blob: 030adf255afe13a537627f5f258abfcecba76e3a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Ville Syrjälä65edccc2016-10-31 22:37:01 +0200118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä525b9312016-10-31 22:37:02 +02001011bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001012{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001016 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * as Haswell has gained clock readout/fastboot support.
1018 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001019 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001020 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001028}
1029
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
Ville Syrjälä98187832016-10-31 22:37:10 +02001033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001035 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036}
1037
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001038static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001040 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001041 u32 line1, line2;
1042 u32 line_mask;
1043
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001044 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001045 line_mask = DSL_LINEMASK_GEN2;
1046 else
1047 line_mask = DSL_LINEMASK_GEN3;
1048
1049 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001050 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001051 line2 = I915_READ(reg) & line_mask;
1052
1053 return line1 == line2;
1054}
1055
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056/*
1057 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001058 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059 *
1060 * After disabling a pipe, we can't wait for vblank in the usual way,
1061 * spinning on the vblank interrupt status bit, since we won't actually
1062 * see an interrupt when the pipe is disabled.
1063 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 * On Gen4 and above:
1065 * wait for the pipe register state bit to turn off
1066 *
1067 * Otherwise:
1068 * wait for the display line value to settle (it usually
1069 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001070 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001071 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001072static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001073{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001078 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001192 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001197 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 return;
1199
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001200 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001201 u32 port_sel;
1202
Imre Deak44cb7342016-08-10 14:07:29 +03001203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001212 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001214 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001215 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 locked = false;
1224
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001226 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228}
1229
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001233 bool cur_state;
1234
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001235 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001237 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001242 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001250 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001253 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001258 state = true;
1259
Imre Deak4feed0e2016-02-12 18:55:14 +02001260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001263 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 }
1269
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001271 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001272 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273}
1274
Chris Wilson931872f2012-01-16 23:01:13 +00001275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001279 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001283 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001284 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001285 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286}
1287
Chris Wilson931872f2012-01-16 23:01:13 +00001288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001294 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295
Ville Syrjälä653e1022013-06-04 13:49:05 +03001296 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001297 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001300 "plane %c assertion failure, should be disabled but not\n",
1301 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001302 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001303 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001304
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001306 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001307 u32 val = I915_READ(DSPCNTR(i));
1308 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001311 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1312 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 }
1314}
1315
Jesse Barnes19332d72013-03-28 09:55:38 -07001316static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001319 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001320
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001321 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001322 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001324 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001325 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1326 sprite, pipe_name(pipe));
1327 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001329 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001330 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001332 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001333 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001335 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001336 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001338 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001340 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1344 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001345 }
1346}
1347
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001348static void assert_vblank_disabled(struct drm_crtc *crtc)
1349{
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001351 drm_crtc_vblank_put(crtc);
1352}
1353
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001354void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
Jesse Barnes92f25842011-01-04 15:09:34 -08001357 u32 val;
1358 bool enabled;
1359
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001362 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001363 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1364 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001365}
1366
Keith Packard4e634382011-08-06 10:39:45 -07001367static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001369{
1370 if ((val & DP_PORT_EN) == 0)
1371 return false;
1372
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001373 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001374 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001377 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001393 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001396 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001412 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001427 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001438 enum pipe pipe, i915_reg_t reg,
1439 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001440{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001441 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001443 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001444 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001445
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001446 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001447 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001448 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001449}
1450
1451static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001453{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001454 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001456 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001458
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001459 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001460 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001461 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001462}
1463
1464static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
1466{
Jesse Barnes291906f2011-02-02 12:28:03 -08001467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
Ville Syrjälä649636e2015-09-22 19:50:01 +03001473 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Paulo Zanonie2debe92013-02-18 19:00:27 -03001483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488static void _vlv_enable_pll(struct intel_crtc *crtc,
1489 const struct intel_crtc_state *pipe_config)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1492 enum pipe pipe = crtc->pipe;
1493
1494 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1495 POSTING_READ(DPLL(pipe));
1496 udelay(150);
1497
Chris Wilson2c30b432016-06-30 15:32:54 +01001498 if (intel_wait_for_register(dev_priv,
1499 DPLL(pipe),
1500 DPLL_LOCK_VLV,
1501 DPLL_LOCK_VLV,
1502 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1504}
1505
Ville Syrjäläd288f652014-10-28 13:20:22 +02001506static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001507 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001508{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001509 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001510 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001512 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001513
Daniel Vetter87442f72013-06-06 00:52:17 +02001514 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001515 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001517 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1518 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001519
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001520 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1521 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001522}
1523
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001524
1525static void _chv_enable_pll(struct intel_crtc *crtc,
1526 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001527{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001528 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001529 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 u32 tmp;
1532
Ville Syrjäläa5805162015-05-26 20:42:30 +03001533 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
Ville Syrjälä54433e92015-05-26 20:42:31 +03001540 mutex_unlock(&dev_priv->sb_lock);
1541
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001542 /*
1543 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1544 */
1545 udelay(1);
1546
1547 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001549
1550 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001551 if (intel_wait_for_register(dev_priv,
1552 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1553 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001555}
1556
1557static void chv_enable_pll(struct intel_crtc *crtc,
1558 const struct intel_crtc_state *pipe_config)
1559{
1560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1561 enum pipe pipe = crtc->pipe;
1562
1563 assert_pipe_disabled(dev_priv, pipe);
1564
1565 /* PLL is protected by panel, make sure we can write it */
1566 assert_panel_unlocked(dev_priv, pipe);
1567
1568 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1569 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570
Ville Syrjäläc2317752016-03-15 16:39:56 +02001571 if (pipe != PIPE_A) {
1572 /*
1573 * WaPixelRepeatModeFixForC0:chv
1574 *
1575 * DPLLCMD is AWOL. Use chicken bits to propagate
1576 * the value from DPLLBMD to either pipe B or C.
1577 */
1578 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1579 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1580 I915_WRITE(CBR4_VLV, 0);
1581 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1582
1583 /*
1584 * DPLLB VGA mode also seems to cause problems.
1585 * We should always have it disabled.
1586 */
1587 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1588 } else {
1589 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1590 POSTING_READ(DPLL_MD(pipe));
1591 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592}
1593
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001594static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595{
1596 struct intel_crtc *crtc;
1597 int count = 0;
1598
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001599 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001600 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001601 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1602 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001603
1604 return count;
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001610 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001611 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001616 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001619 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 /*
1622 * It appears to be important that we don't enable this
1623 * for the current pipe before otherwise configuring the
1624 * PLL. No idea how this should be handled if multiple
1625 * DVO outputs are enabled simultaneosly.
1626 */
1627 dpll |= DPLL_DVO_2X_MODE;
1628 I915_WRITE(DPLL(!crtc->pipe),
1629 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1630 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001632 /*
1633 * Apparently we need to have VGA mode enabled prior to changing
1634 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1635 * dividers, even though the register value does change.
1636 */
1637 I915_WRITE(reg, 0);
1638
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001639 I915_WRITE(reg, dpll);
1640
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001641 /* Wait for the clocks to stabilize. */
1642 POSTING_READ(reg);
1643 udelay(150);
1644
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001645 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001647 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 } else {
1649 /* The pixel multiplier can only be updated once the
1650 * DPLL is enabled and the clocks are stable.
1651 *
1652 * So write it again.
1653 */
1654 I915_WRITE(reg, dpll);
1655 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656
1657 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001661 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
1667}
1668
1669/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001670 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 * @dev_priv: i915 private structure
1672 * @pipe: pipe PLL to disable
1673 *
1674 * Disable the PLL for @pipe, making sure the pipe is off first.
1675 *
1676 * Note! This is for pre-ILK only.
1677 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001678static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001681 enum pipe pipe = crtc->pipe;
1682
1683 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001684 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001685 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001686 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001687 I915_WRITE(DPLL(PIPE_B),
1688 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1689 I915_WRITE(DPLL(PIPE_A),
1690 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1691 }
1692
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001693 /* Don't disable pipe or pipe PLLs if needed */
1694 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1695 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696 return;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001701 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703}
1704
Jesse Barnesf6071162013-10-01 10:41:38 -07001705static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1706{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001707 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001708
1709 /* Make sure the pipe isn't still relying on us */
1710 assert_pipe_disabled(dev_priv, pipe);
1711
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001712 val = DPLL_INTEGRATED_REF_CLK_VLV |
1713 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1714 if (pipe != PIPE_A)
1715 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1716
Jesse Barnesf6071162013-10-01 10:41:38 -07001717 I915_WRITE(DPLL(pipe), val);
1718 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719}
1720
1721static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001724 u32 val;
1725
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001726 /* Make sure the pipe isn't still relying on us */
1727 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001729 val = DPLL_SSC_REF_CLK_CHV |
1730 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 if (pipe != PIPE_A)
1732 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736
Ville Syrjäläa5805162015-05-26 20:42:30 +03001737 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001738
1739 /* Disable 10bit clock to display controller */
1740 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1741 val &= ~DPIO_DCLKP_EN;
1742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001748 struct intel_digital_port *dport,
1749 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001752 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001762 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001763 break;
1764 case PORT_D:
1765 port_mask = DPLL_PORTD_READY_MASK;
1766 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001767 break;
1768 default:
1769 BUG();
1770 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771
Chris Wilson370004d2016-06-30 15:32:56 +01001772 if (intel_wait_for_register(dev_priv,
1773 dpll_reg, port_mask, expected_mask,
1774 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001775 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1776 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777}
1778
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001779static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1780 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001781{
Ville Syrjälä98187832016-10-31 22:37:10 +02001782 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1783 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001784 i915_reg_t reg;
1785 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001786
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001788 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001789
1790 /* FDI must be feeding us bits for PCH ports */
1791 assert_fdi_tx_enabled(dev_priv, pipe);
1792 assert_fdi_rx_enabled(dev_priv, pipe);
1793
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001794 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001795 /* Workaround: Set the timing override bit before enabling the
1796 * pch transcoder. */
1797 reg = TRANS_CHICKEN2(pipe);
1798 val = I915_READ(reg);
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001801 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001802
Daniel Vetterab9412b2013-05-03 11:49:46 +02001803 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001804 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001805 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001806
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001807 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001808 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001809 * Make the BPC in transcoder be consistent with
1810 * that in pipeconf reg. For HDMI we must use 8bpc
1811 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001812 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001813 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001814 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001815 val |= PIPECONF_8BPC;
1816 else
1817 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001818 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001819
1820 val &= ~TRANS_INTERLACE_MASK;
1821 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001822 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001823 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001824 val |= TRANS_LEGACY_INTERLACED_ILK;
1825 else
1826 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827 else
1828 val |= TRANS_PROGRESSIVE;
1829
Jesse Barnes040484a2011-01-03 12:14:26 -08001830 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001831 if (intel_wait_for_register(dev_priv,
1832 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1833 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001834 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001835}
1836
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001837static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001838 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001839{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001840 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001843 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001844 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001846 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001847 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001848 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001849 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001850
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001851 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001854 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1855 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001856 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001857 else
1858 val |= TRANS_PROGRESSIVE;
1859
Daniel Vetterab9412b2013-05-03 11:49:46 +02001860 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF,
1863 TRANS_STATE_ENABLE,
1864 TRANS_STATE_ENABLE,
1865 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001866 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867}
1868
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001869static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1870 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001871{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001872 i915_reg_t reg;
1873 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* FDI relies on the transcoder */
1876 assert_fdi_tx_disabled(dev_priv, pipe);
1877 assert_fdi_rx_disabled(dev_priv, pipe);
1878
Jesse Barnes291906f2011-02-02 12:28:03 -08001879 /* Ports must be off as well */
1880 assert_pch_ports_disabled(dev_priv, pipe);
1881
Daniel Vetterab9412b2013-05-03 11:49:46 +02001882 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001883 val = I915_READ(reg);
1884 val &= ~TRANS_ENABLE;
1885 I915_WRITE(reg, val);
1886 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001887 if (intel_wait_for_register(dev_priv,
1888 reg, TRANS_STATE_ENABLE, 0,
1889 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001890 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001891
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001892 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001893 /* Workaround: Clear the timing override chicken bit again. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
1898 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001899}
1900
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001901void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903 u32 val;
1904
Daniel Vetterab9412b2013-05-03 11:49:46 +02001905 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001907 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001908 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001909 if (intel_wait_for_register(dev_priv,
1910 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1911 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001912 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001913
1914 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001915 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001917 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001918}
1919
Ville Syrjälä65f21302016-10-14 20:02:53 +03001920enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1921{
1922 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1923
1924 WARN_ON(!crtc->config->has_pch_encoder);
1925
1926 if (HAS_PCH_LPT(dev_priv))
1927 return TRANSCODER_A;
1928 else
1929 return (enum transcoder) crtc->pipe;
1930}
1931
Jesse Barnes92f25842011-01-04 15:09:34 -08001932/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001933 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001934 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001936 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001938 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001939static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001940{
Paulo Zanoni03722642014-01-17 13:51:09 -02001941 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001942 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001943 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001944 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946 u32 val;
1947
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001948 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1949
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001951 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001952 assert_sprites_disabled(dev_priv, pipe);
1953
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 /*
1955 * A pipe without a PLL won't actually be able to drive bits from
1956 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1957 * need the check.
1958 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001959 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001960 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001961 assert_dsi_pll_enabled(dev_priv);
1962 else
1963 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001964 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001965 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001967 assert_fdi_rx_pll_enabled(dev_priv,
1968 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001969 assert_fdi_tx_pll_enabled(dev_priv,
1970 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001971 }
1972 /* FIXME: assert CPU port conditions for SNB+ */
1973 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001975 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001977 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001978 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1979 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001980 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001981 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001982
1983 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001984 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001985
1986 /*
1987 * Until the pipe starts DSL will read as 0, which would cause
1988 * an apparent vblank timestamp jump, which messes up also the
1989 * frame count when it's derived from the timestamps. So let's
1990 * wait for the pipe to start properly before we call
1991 * drm_crtc_vblank_on()
1992 */
1993 if (dev->max_vblank_count == 0 &&
1994 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1995 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996}
1997
1998/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001999 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002000 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * Disable the pipe of @crtc, making sure that various hardware
2003 * specific requirements are met, if applicable, e.g. plane
2004 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
2006 * Will wait until the pipe has shut down before returning.
2007 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002008static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002010 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002011 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002012 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002013 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 u32 val;
2015
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002016 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2017
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 /*
2019 * Make sure planes won't keep trying to pump pixels to us,
2020 * or we might hang the display.
2021 */
2022 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002023 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002024 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002026 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002028 if ((val & PIPECONF_ENABLE) == 0)
2029 return;
2030
Ville Syrjälä67adc642014-08-15 01:21:57 +03002031 /*
2032 * Double wide has implications for planes
2033 * so best keep it disabled when not needed.
2034 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002035 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002036 val &= ~PIPECONF_DOUBLE_WIDE;
2037
2038 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002039 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2040 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002041 val &= ~PIPECONF_ENABLE;
2042
2043 I915_WRITE(reg, val);
2044 if ((val & PIPECONF_ENABLE) == 0)
2045 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046}
2047
Ville Syrjälä832be822016-01-12 21:08:33 +02002048static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2049{
2050 return IS_GEN2(dev_priv) ? 2048 : 4096;
2051}
2052
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002053static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2054 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002055{
2056 switch (fb_modifier) {
2057 case DRM_FORMAT_MOD_NONE:
2058 return cpp;
2059 case I915_FORMAT_MOD_X_TILED:
2060 if (IS_GEN2(dev_priv))
2061 return 128;
2062 else
2063 return 512;
2064 case I915_FORMAT_MOD_Y_TILED:
2065 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2066 return 128;
2067 else
2068 return 512;
2069 case I915_FORMAT_MOD_Yf_TILED:
2070 switch (cpp) {
2071 case 1:
2072 return 64;
2073 case 2:
2074 case 4:
2075 return 128;
2076 case 8:
2077 case 16:
2078 return 256;
2079 default:
2080 MISSING_CASE(cpp);
2081 return cpp;
2082 }
2083 break;
2084 default:
2085 MISSING_CASE(fb_modifier);
2086 return cpp;
2087 }
2088}
2089
Ville Syrjälä832be822016-01-12 21:08:33 +02002090unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2091 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002092{
Ville Syrjälä832be822016-01-12 21:08:33 +02002093 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2094 return 1;
2095 else
2096 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002097 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002098}
2099
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002100/* Return the tile dimensions in pixel units */
2101static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2102 unsigned int *tile_width,
2103 unsigned int *tile_height,
2104 uint64_t fb_modifier,
2105 unsigned int cpp)
2106{
2107 unsigned int tile_width_bytes =
2108 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2109
2110 *tile_width = tile_width_bytes / cpp;
2111 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2112}
2113
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002114unsigned int
2115intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002116 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002117{
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2119 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2120
2121 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002122}
2123
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002124unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2125{
2126 unsigned int size = 0;
2127 int i;
2128
2129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2130 size += rot_info->plane[i].width * rot_info->plane[i].height;
2131
2132 return size;
2133}
2134
Daniel Vetter75c82a52015-10-14 16:51:04 +02002135static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002136intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2137 const struct drm_framebuffer *fb,
2138 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002139{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002140 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002141 *view = i915_ggtt_view_rotated;
2142 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2143 } else {
2144 *view = i915_ggtt_view_normal;
2145 }
2146}
2147
Ville Syrjälä603525d2016-01-12 21:08:37 +02002148static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002149{
2150 if (INTEL_INFO(dev_priv)->gen >= 9)
2151 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002152 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002153 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002154 return 128 * 1024;
2155 else if (INTEL_INFO(dev_priv)->gen >= 4)
2156 return 4 * 1024;
2157 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002158 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002159}
2160
Ville Syrjälä603525d2016-01-12 21:08:37 +02002161static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2162 uint64_t fb_modifier)
2163{
2164 switch (fb_modifier) {
2165 case DRM_FORMAT_MOD_NONE:
2166 return intel_linear_alignment(dev_priv);
2167 case I915_FORMAT_MOD_X_TILED:
2168 if (INTEL_INFO(dev_priv)->gen >= 9)
2169 return 256 * 1024;
2170 return 0;
2171 case I915_FORMAT_MOD_Y_TILED:
2172 case I915_FORMAT_MOD_Yf_TILED:
2173 return 1 * 1024 * 1024;
2174 default:
2175 MISSING_CASE(fb_modifier);
2176 return 0;
2177 }
2178}
2179
Chris Wilson058d88c2016-08-15 10:49:06 +01002180struct i915_vma *
2181intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002183 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002184 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002185 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002186 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002187 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002188 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189
Matt Roperebcdd392014-07-09 16:22:11 -07002190 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2191
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002192 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193
Ville Syrjälä3465c582016-02-15 22:54:43 +02002194 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002195
Chris Wilson693db182013-03-05 14:52:39 +00002196 /* Note that the w/a also requires 64 PTE of padding following the
2197 * bo. We currently fill all unused PTE with the shadow page and so
2198 * we should always have valid PTE following the scanout preventing
2199 * the VT-d warning.
2200 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002201 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002202 alignment = 256 * 1024;
2203
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002204 /*
2205 * Global gtt pte registers are special registers which actually forward
2206 * writes to a chunk of system memory. Which means that there is no risk
2207 * that the register values disappear as soon as we call
2208 * intel_runtime_pm_put(), so it is correct to wrap only the
2209 * pin/unpin/fence and not more.
2210 */
2211 intel_runtime_pm_get(dev_priv);
2212
Chris Wilson058d88c2016-08-15 10:49:06 +01002213 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002214 if (IS_ERR(vma))
2215 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002216
Chris Wilson05a20d02016-08-18 17:16:55 +01002217 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002218 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2219 * fence, whereas 965+ only requires a fence if using
2220 * framebuffer compression. For simplicity, we always, when
2221 * possible, install a fence as the cost is not that onerous.
2222 *
2223 * If we fail to fence the tiled scanout, then either the
2224 * modeset will reject the change (which is highly unlikely as
2225 * the affected systems, all but one, do not have unmappable
2226 * space) or we will not be able to enable full powersaving
2227 * techniques (also likely not to apply due to various limits
2228 * FBC and the like impose on the size of the buffer, which
2229 * presumably we violated anyway with this unmappable buffer).
2230 * Anyway, it is presumably better to stumble onwards with
2231 * something and try to run the system in a "less than optimal"
2232 * mode that matches the user configuration.
2233 */
2234 if (i915_vma_get_fence(vma) == 0)
2235 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002236 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002237
Chris Wilson49ef5292016-08-18 17:17:00 +01002238err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002239 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002240 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002241}
2242
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002243void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002244{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002245 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002246 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002247 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002248
Matt Roperebcdd392014-07-09 16:22:11 -07002249 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2250
Ville Syrjälä3465c582016-02-15 22:54:43 +02002251 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002252 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002253
Chris Wilson49ef5292016-08-18 17:17:00 +01002254 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002255 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002256}
2257
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002258static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2259 unsigned int rotation)
2260{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002261 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002262 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2263 else
2264 return fb->pitches[plane];
2265}
2266
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002267/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002268 * Convert the x/y offsets into a linear offset.
2269 * Only valid with 0/180 degree rotation, which is fine since linear
2270 * offset is only used with linear buffers on pre-hsw and tiled buffers
2271 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2272 */
2273u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002274 const struct intel_plane_state *state,
2275 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002276{
Ville Syrjälä29490562016-01-20 18:02:50 +02002277 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002278 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2279 unsigned int pitch = fb->pitches[plane];
2280
2281 return y * pitch + x * cpp;
2282}
2283
2284/*
2285 * Add the x/y offsets derived from fb->offsets[] to the user
2286 * specified plane src x/y offsets. The resulting x/y offsets
2287 * specify the start of scanout from the beginning of the gtt mapping.
2288 */
2289void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002290 const struct intel_plane_state *state,
2291 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002292
2293{
Ville Syrjälä29490562016-01-20 18:02:50 +02002294 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2295 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002296
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002297 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298 *x += intel_fb->rotated[plane].x;
2299 *y += intel_fb->rotated[plane].y;
2300 } else {
2301 *x += intel_fb->normal[plane].x;
2302 *y += intel_fb->normal[plane].y;
2303 }
2304}
2305
2306/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002307 * Input tile dimensions and pitch must already be
2308 * rotated to match x and y, and in pixel units.
2309 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002310static u32 _intel_adjust_tile_offset(int *x, int *y,
2311 unsigned int tile_width,
2312 unsigned int tile_height,
2313 unsigned int tile_size,
2314 unsigned int pitch_tiles,
2315 u32 old_offset,
2316 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002317{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002318 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002319 unsigned int tiles;
2320
2321 WARN_ON(old_offset & (tile_size - 1));
2322 WARN_ON(new_offset & (tile_size - 1));
2323 WARN_ON(new_offset > old_offset);
2324
2325 tiles = (old_offset - new_offset) / tile_size;
2326
2327 *y += tiles / pitch_tiles * tile_height;
2328 *x += tiles % pitch_tiles * tile_width;
2329
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002330 /* minimize x in case it got needlessly big */
2331 *y += *x / pitch_pixels * tile_height;
2332 *x %= pitch_pixels;
2333
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002334 return new_offset;
2335}
2336
2337/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002338 * Adjust the tile offset by moving the difference into
2339 * the x/y offsets.
2340 */
2341static u32 intel_adjust_tile_offset(int *x, int *y,
2342 const struct intel_plane_state *state, int plane,
2343 u32 old_offset, u32 new_offset)
2344{
2345 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2346 const struct drm_framebuffer *fb = state->base.fb;
2347 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2348 unsigned int rotation = state->base.rotation;
2349 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2350
2351 WARN_ON(new_offset > old_offset);
2352
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002353 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002354 unsigned int tile_size, tile_width, tile_height;
2355 unsigned int pitch_tiles;
2356
2357 tile_size = intel_tile_size(dev_priv);
2358 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002359 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002360
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002361 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002362 pitch_tiles = pitch / tile_height;
2363 swap(tile_width, tile_height);
2364 } else {
2365 pitch_tiles = pitch / (tile_width * cpp);
2366 }
2367
2368 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2369 tile_size, pitch_tiles,
2370 old_offset, new_offset);
2371 } else {
2372 old_offset += *y * pitch + *x * cpp;
2373
2374 *y = (old_offset - new_offset) / pitch;
2375 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2376 }
2377
2378 return new_offset;
2379}
2380
2381/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002382 * Computes the linear offset to the base tile and adjusts
2383 * x, y. bytes per pixel is assumed to be a power-of-two.
2384 *
2385 * In the 90/270 rotated case, x and y are assumed
2386 * to be already rotated to match the rotated GTT view, and
2387 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388 *
2389 * This function is used when computing the derived information
2390 * under intel_framebuffer, so using any of that information
2391 * here is not allowed. Anything under drm_framebuffer can be
2392 * used. This is why the user has to pass in the pitch since it
2393 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002394 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002395static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2396 int *x, int *y,
2397 const struct drm_framebuffer *fb, int plane,
2398 unsigned int pitch,
2399 unsigned int rotation,
2400 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002401{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002402 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002403 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002405
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002406 if (alignment)
2407 alignment--;
2408
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002409 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002410 unsigned int tile_size, tile_width, tile_height;
2411 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002412
Ville Syrjäläd8433102016-01-12 21:08:35 +02002413 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002414 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2415 fb_modifier, cpp);
2416
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002417 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002418 pitch_tiles = pitch / tile_height;
2419 swap(tile_width, tile_height);
2420 } else {
2421 pitch_tiles = pitch / (tile_width * cpp);
2422 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002423
Ville Syrjäläd8433102016-01-12 21:08:35 +02002424 tile_rows = *y / tile_height;
2425 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002426
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002427 tiles = *x / tile_width;
2428 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002429
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2431 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002432
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002433 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2434 tile_size, pitch_tiles,
2435 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002436 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002437 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002438 offset_aligned = offset & ~alignment;
2439
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002440 *y = (offset & alignment) / pitch;
2441 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002443
2444 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002445}
2446
Ville Syrjälä6687c902015-09-15 13:16:41 +03002447u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002448 const struct intel_plane_state *state,
2449 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002450{
Ville Syrjälä29490562016-01-20 18:02:50 +02002451 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2452 const struct drm_framebuffer *fb = state->base.fb;
2453 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002454 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002455 u32 alignment;
2456
2457 /* AUX_DIST needs only 4K alignment */
2458 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2459 alignment = 4096;
2460 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002461 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002462
2463 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2464 rotation, alignment);
2465}
2466
2467/* Convert the fb->offset[] linear offset into x/y offsets */
2468static void intel_fb_offset_to_xy(int *x, int *y,
2469 const struct drm_framebuffer *fb, int plane)
2470{
2471 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2472 unsigned int pitch = fb->pitches[plane];
2473 u32 linear_offset = fb->offsets[plane];
2474
2475 *y = linear_offset / pitch;
2476 *x = linear_offset % pitch / cpp;
2477}
2478
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002479static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2480{
2481 switch (fb_modifier) {
2482 case I915_FORMAT_MOD_X_TILED:
2483 return I915_TILING_X;
2484 case I915_FORMAT_MOD_Y_TILED:
2485 return I915_TILING_Y;
2486 default:
2487 return I915_TILING_NONE;
2488 }
2489}
2490
Ville Syrjälä6687c902015-09-15 13:16:41 +03002491static int
2492intel_fill_fb_info(struct drm_i915_private *dev_priv,
2493 struct drm_framebuffer *fb)
2494{
2495 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2496 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2497 u32 gtt_offset_rotated = 0;
2498 unsigned int max_size = 0;
2499 uint32_t format = fb->pixel_format;
2500 int i, num_planes = drm_format_num_planes(format);
2501 unsigned int tile_size = intel_tile_size(dev_priv);
2502
2503 for (i = 0; i < num_planes; i++) {
2504 unsigned int width, height;
2505 unsigned int cpp, size;
2506 u32 offset;
2507 int x, y;
2508
2509 cpp = drm_format_plane_cpp(format, i);
2510 width = drm_format_plane_width(fb->width, format, i);
2511 height = drm_format_plane_height(fb->height, format, i);
2512
2513 intel_fb_offset_to_xy(&x, &y, fb, i);
2514
2515 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002516 * The fence (if used) is aligned to the start of the object
2517 * so having the framebuffer wrap around across the edge of the
2518 * fenced region doesn't really work. We have no API to configure
2519 * the fence start offset within the object (nor could we probably
2520 * on gen2/3). So it's just easier if we just require that the
2521 * fb layout agrees with the fence layout. We already check that the
2522 * fb stride matches the fence stride elsewhere.
2523 */
2524 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2525 (x + width) * cpp > fb->pitches[i]) {
2526 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2527 i, fb->offsets[i]);
2528 return -EINVAL;
2529 }
2530
2531 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002532 * First pixel of the framebuffer from
2533 * the start of the normal gtt mapping.
2534 */
2535 intel_fb->normal[i].x = x;
2536 intel_fb->normal[i].y = y;
2537
2538 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2539 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002540 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002541 offset /= tile_size;
2542
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002543 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002544 unsigned int tile_width, tile_height;
2545 unsigned int pitch_tiles;
2546 struct drm_rect r;
2547
2548 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002549 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002550
2551 rot_info->plane[i].offset = offset;
2552 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2553 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2554 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2555
2556 intel_fb->rotated[i].pitch =
2557 rot_info->plane[i].height * tile_height;
2558
2559 /* how many tiles does this plane need */
2560 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2561 /*
2562 * If the plane isn't horizontally tile aligned,
2563 * we need one more tile.
2564 */
2565 if (x != 0)
2566 size++;
2567
2568 /* rotate the x/y offsets to match the GTT view */
2569 r.x1 = x;
2570 r.y1 = y;
2571 r.x2 = x + width;
2572 r.y2 = y + height;
2573 drm_rect_rotate(&r,
2574 rot_info->plane[i].width * tile_width,
2575 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002576 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002577 x = r.x1;
2578 y = r.y1;
2579
2580 /* rotate the tile dimensions to match the GTT view */
2581 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2582 swap(tile_width, tile_height);
2583
2584 /*
2585 * We only keep the x/y offsets, so push all of the
2586 * gtt offset into the x/y offsets.
2587 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002588 _intel_adjust_tile_offset(&x, &y, tile_size,
2589 tile_width, tile_height, pitch_tiles,
2590 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002591
2592 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2593
2594 /*
2595 * First pixel of the framebuffer from
2596 * the start of the rotated gtt mapping.
2597 */
2598 intel_fb->rotated[i].x = x;
2599 intel_fb->rotated[i].y = y;
2600 } else {
2601 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2602 x * cpp, tile_size);
2603 }
2604
2605 /* how many tiles in total needed in the bo */
2606 max_size = max(max_size, offset + size);
2607 }
2608
2609 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2610 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2611 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2612 return -EINVAL;
2613 }
2614
2615 return 0;
2616}
2617
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002618static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002619{
2620 switch (format) {
2621 case DISPPLANE_8BPP:
2622 return DRM_FORMAT_C8;
2623 case DISPPLANE_BGRX555:
2624 return DRM_FORMAT_XRGB1555;
2625 case DISPPLANE_BGRX565:
2626 return DRM_FORMAT_RGB565;
2627 default:
2628 case DISPPLANE_BGRX888:
2629 return DRM_FORMAT_XRGB8888;
2630 case DISPPLANE_RGBX888:
2631 return DRM_FORMAT_XBGR8888;
2632 case DISPPLANE_BGRX101010:
2633 return DRM_FORMAT_XRGB2101010;
2634 case DISPPLANE_RGBX101010:
2635 return DRM_FORMAT_XBGR2101010;
2636 }
2637}
2638
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002639static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2640{
2641 switch (format) {
2642 case PLANE_CTL_FORMAT_RGB_565:
2643 return DRM_FORMAT_RGB565;
2644 default:
2645 case PLANE_CTL_FORMAT_XRGB_8888:
2646 if (rgb_order) {
2647 if (alpha)
2648 return DRM_FORMAT_ABGR8888;
2649 else
2650 return DRM_FORMAT_XBGR8888;
2651 } else {
2652 if (alpha)
2653 return DRM_FORMAT_ARGB8888;
2654 else
2655 return DRM_FORMAT_XRGB8888;
2656 }
2657 case PLANE_CTL_FORMAT_XRGB_2101010:
2658 if (rgb_order)
2659 return DRM_FORMAT_XBGR2101010;
2660 else
2661 return DRM_FORMAT_XRGB2101010;
2662 }
2663}
2664
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002665static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002666intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2667 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002668{
2669 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002670 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002671 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002672 struct drm_i915_gem_object *obj = NULL;
2673 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002674 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002675 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2676 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2677 PAGE_SIZE);
2678
2679 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002680
Chris Wilsonff2652e2014-03-10 08:07:02 +00002681 if (plane_config->size == 0)
2682 return false;
2683
Paulo Zanoni3badb492015-09-23 12:52:23 -03002684 /* If the FB is too big, just don't use it since fbdev is not very
2685 * important and we should probably use that space with FBC or other
2686 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002687 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002688 return false;
2689
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002690 mutex_lock(&dev->struct_mutex);
2691
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002692 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2693 base_aligned,
2694 base_aligned,
2695 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002696 if (!obj) {
2697 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002698 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002699 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002700
Chris Wilson3e510a82016-08-05 10:14:23 +01002701 if (plane_config->tiling == I915_TILING_X)
2702 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002703
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002704 mode_cmd.pixel_format = fb->pixel_format;
2705 mode_cmd.width = fb->width;
2706 mode_cmd.height = fb->height;
2707 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002708 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002709 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002710
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002711 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002712 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002713 DRM_DEBUG_KMS("intel fb init failed\n");
2714 goto out_unref_obj;
2715 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002716
Jesse Barnes46f297f2014-03-07 08:57:48 -08002717 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002718
Daniel Vetterf6936e22015-03-26 12:17:05 +01002719 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002720 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002721
2722out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002723 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002724 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002725 return false;
2726}
2727
Daniel Vetter5a21b662016-05-24 17:13:53 +02002728/* Update plane->state->fb to match plane->fb after driver-internal updates */
2729static void
2730update_state_fb(struct drm_plane *plane)
2731{
2732 if (plane->fb == plane->state->fb)
2733 return;
2734
2735 if (plane->state->fb)
2736 drm_framebuffer_unreference(plane->state->fb);
2737 plane->state->fb = plane->fb;
2738 if (plane->state->fb)
2739 drm_framebuffer_reference(plane->state->fb);
2740}
2741
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002742static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002743intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2744 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002745{
2746 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002747 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002748 struct drm_crtc *c;
2749 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002750 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002751 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002752 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002753 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2754 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002755 struct intel_plane_state *intel_state =
2756 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002757 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002758
Damien Lespiau2d140302015-02-05 17:22:18 +00002759 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760 return;
2761
Daniel Vetterf6936e22015-03-26 12:17:05 +01002762 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002763 fb = &plane_config->fb->base;
2764 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002765 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002766
Damien Lespiau2d140302015-02-05 17:22:18 +00002767 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002768
2769 /*
2770 * Failed to alloc the obj, check to see if we should share
2771 * an fb with another CRTC instead
2772 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002773 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002774 i = to_intel_crtc(c);
2775
2776 if (c == &intel_crtc->base)
2777 continue;
2778
Matt Roper2ff8fde2014-07-08 07:50:07 -07002779 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002780 continue;
2781
Daniel Vetter88595ac2015-03-26 12:42:24 +01002782 fb = c->primary->fb;
2783 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002784 continue;
2785
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002787 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002788 drm_framebuffer_reference(fb);
2789 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002790 }
2791 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002792
Matt Roper200757f2015-12-03 11:37:36 -08002793 /*
2794 * We've failed to reconstruct the BIOS FB. Current display state
2795 * indicates that the primary plane is visible, but has a NULL FB,
2796 * which will lead to problems later if we don't fix it up. The
2797 * simplest solution is to just disable the primary plane now and
2798 * pretend the BIOS never had it enabled.
2799 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002800 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002801 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002802 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002803 intel_plane->disable_plane(primary, &intel_crtc->base);
2804
Daniel Vetter88595ac2015-03-26 12:42:24 +01002805 return;
2806
2807valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002808 plane_state->src_x = 0;
2809 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002810 plane_state->src_w = fb->width << 16;
2811 plane_state->src_h = fb->height << 16;
2812
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002813 plane_state->crtc_x = 0;
2814 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002815 plane_state->crtc_w = fb->width;
2816 plane_state->crtc_h = fb->height;
2817
Rob Clark1638d302016-11-05 11:08:08 -04002818 intel_state->base.src = drm_plane_state_src(plane_state);
2819 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002820
Daniel Vetter88595ac2015-03-26 12:42:24 +01002821 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002822 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002823 dev_priv->preserve_bios_swizzle = true;
2824
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002825 drm_framebuffer_reference(fb);
2826 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002827 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002828 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002829 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2830 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002831}
2832
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002833static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2834 unsigned int rotation)
2835{
2836 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2837
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002838 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002839 case DRM_FORMAT_MOD_NONE:
2840 case I915_FORMAT_MOD_X_TILED:
2841 switch (cpp) {
2842 case 8:
2843 return 4096;
2844 case 4:
2845 case 2:
2846 case 1:
2847 return 8192;
2848 default:
2849 MISSING_CASE(cpp);
2850 break;
2851 }
2852 break;
2853 case I915_FORMAT_MOD_Y_TILED:
2854 case I915_FORMAT_MOD_Yf_TILED:
2855 switch (cpp) {
2856 case 8:
2857 return 2048;
2858 case 4:
2859 return 4096;
2860 case 2:
2861 case 1:
2862 return 8192;
2863 default:
2864 MISSING_CASE(cpp);
2865 break;
2866 }
2867 break;
2868 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002869 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002870 }
2871
2872 return 2048;
2873}
2874
2875static int skl_check_main_surface(struct intel_plane_state *plane_state)
2876{
2877 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2878 const struct drm_framebuffer *fb = plane_state->base.fb;
2879 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002880 int x = plane_state->base.src.x1 >> 16;
2881 int y = plane_state->base.src.y1 >> 16;
2882 int w = drm_rect_width(&plane_state->base.src) >> 16;
2883 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002884 int max_width = skl_max_plane_width(fb, 0, rotation);
2885 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002886 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002887
2888 if (w > max_width || h > max_height) {
2889 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2890 w, h, max_width, max_height);
2891 return -EINVAL;
2892 }
2893
2894 intel_add_fb_offsets(&x, &y, plane_state, 0);
2895 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2896
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002897 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002898
2899 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002900 * AUX surface offset is specified as the distance from the
2901 * main surface offset, and it must be non-negative. Make
2902 * sure that is what we will get.
2903 */
2904 if (offset > aux_offset)
2905 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2906 offset, aux_offset & ~(alignment - 1));
2907
2908 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002909 * When using an X-tiled surface, the plane blows up
2910 * if the x offset + width exceed the stride.
2911 *
2912 * TODO: linear and Y-tiled seem fine, Yf untested,
2913 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002914 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002915 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2916
2917 while ((x + w) * cpp > fb->pitches[0]) {
2918 if (offset == 0) {
2919 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2920 return -EINVAL;
2921 }
2922
2923 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2924 offset, offset - alignment);
2925 }
2926 }
2927
2928 plane_state->main.offset = offset;
2929 plane_state->main.x = x;
2930 plane_state->main.y = y;
2931
2932 return 0;
2933}
2934
Ville Syrjälä8d970652016-01-28 16:30:28 +02002935static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2936{
2937 const struct drm_framebuffer *fb = plane_state->base.fb;
2938 unsigned int rotation = plane_state->base.rotation;
2939 int max_width = skl_max_plane_width(fb, 1, rotation);
2940 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002941 int x = plane_state->base.src.x1 >> 17;
2942 int y = plane_state->base.src.y1 >> 17;
2943 int w = drm_rect_width(&plane_state->base.src) >> 17;
2944 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002945 u32 offset;
2946
2947 intel_add_fb_offsets(&x, &y, plane_state, 1);
2948 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2949
2950 /* FIXME not quite sure how/if these apply to the chroma plane */
2951 if (w > max_width || h > max_height) {
2952 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2953 w, h, max_width, max_height);
2954 return -EINVAL;
2955 }
2956
2957 plane_state->aux.offset = offset;
2958 plane_state->aux.x = x;
2959 plane_state->aux.y = y;
2960
2961 return 0;
2962}
2963
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002964int skl_check_plane_surface(struct intel_plane_state *plane_state)
2965{
2966 const struct drm_framebuffer *fb = plane_state->base.fb;
2967 unsigned int rotation = plane_state->base.rotation;
2968 int ret;
2969
2970 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002971 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002972 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002973 fb->width << 16, fb->height << 16,
2974 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002975
Ville Syrjälä8d970652016-01-28 16:30:28 +02002976 /*
2977 * Handle the AUX surface first since
2978 * the main surface setup depends on it.
2979 */
2980 if (fb->pixel_format == DRM_FORMAT_NV12) {
2981 ret = skl_check_nv12_aux_surface(plane_state);
2982 if (ret)
2983 return ret;
2984 } else {
2985 plane_state->aux.offset = ~0xfff;
2986 plane_state->aux.x = 0;
2987 plane_state->aux.y = 0;
2988 }
2989
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002990 ret = skl_check_main_surface(plane_state);
2991 if (ret)
2992 return ret;
2993
2994 return 0;
2995}
2996
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002997static void i9xx_update_primary_plane(struct drm_plane *primary,
2998 const struct intel_crtc_state *crtc_state,
2999 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003000{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003001 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3003 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07003004 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003005 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003006 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003007 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003008 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003009 int x = plane_state->base.src.x1 >> 16;
3010 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003011
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003012 dspcntr = DISPPLANE_GAMMA_ENABLE;
3013
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003014 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003015
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003016 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003017 if (intel_crtc->pipe == PIPE_B)
3018 dspcntr |= DISPPLANE_SEL_PIPE_B;
3019
3020 /* pipesrc and dspsize control the size that is scaled from,
3021 * which should always be the user's requested size.
3022 */
3023 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003024 ((crtc_state->pipe_src_h - 1) << 16) |
3025 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003026 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003027 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003028 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003029 ((crtc_state->pipe_src_h - 1) << 16) |
3030 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003031 I915_WRITE(PRIMPOS(plane), 0);
3032 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003033 }
3034
Ville Syrjälä57779d02012-10-31 17:50:14 +02003035 switch (fb->pixel_format) {
3036 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003037 dspcntr |= DISPPLANE_8BPP;
3038 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003039 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003040 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003041 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003042 case DRM_FORMAT_RGB565:
3043 dspcntr |= DISPPLANE_BGRX565;
3044 break;
3045 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003046 dspcntr |= DISPPLANE_BGRX888;
3047 break;
3048 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003049 dspcntr |= DISPPLANE_RGBX888;
3050 break;
3051 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003052 dspcntr |= DISPPLANE_BGRX101010;
3053 break;
3054 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003055 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003056 break;
3057 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003058 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003059 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003060
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003061 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003062 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003063 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003064
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003065 if (rotation & DRM_ROTATE_180)
3066 dspcntr |= DISPPLANE_ROTATE_180;
3067
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003068 if (rotation & DRM_REFLECT_X)
3069 dspcntr |= DISPPLANE_MIRROR;
3070
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003071 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003072 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3073
Ville Syrjälä29490562016-01-20 18:02:50 +02003074 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003075
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003076 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003077 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003078 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003079
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003080 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003081 x += crtc_state->pipe_src_w - 1;
3082 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003083 } else if (rotation & DRM_REFLECT_X) {
3084 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303085 }
3086
Ville Syrjälä29490562016-01-20 18:02:50 +02003087 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003088
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003089 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003090 intel_crtc->dspaddr_offset = linear_offset;
3091
Paulo Zanoni2db33662015-09-14 15:20:03 -03003092 intel_crtc->adjusted_x = x;
3093 intel_crtc->adjusted_y = y;
3094
Sonika Jindal48404c12014-08-22 14:06:04 +05303095 I915_WRITE(reg, dspcntr);
3096
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003097 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003098 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003099 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003100 intel_fb_gtt_offset(fb, rotation) +
3101 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003103 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003104 } else {
3105 I915_WRITE(DSPADDR(plane),
3106 intel_fb_gtt_offset(fb, rotation) +
3107 intel_crtc->dspaddr_offset);
3108 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003110}
3111
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003112static void i9xx_disable_primary_plane(struct drm_plane *primary,
3113 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003114{
3115 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003116 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 int plane = intel_crtc->plane;
3119
3120 I915_WRITE(DSPCNTR(plane), 0);
3121 if (INTEL_INFO(dev_priv)->gen >= 4)
3122 I915_WRITE(DSPSURF(plane), 0);
3123 else
3124 I915_WRITE(DSPADDR(plane), 0);
3125 POSTING_READ(DSPCNTR(plane));
3126}
3127
3128static void ironlake_update_primary_plane(struct drm_plane *primary,
3129 const struct intel_crtc_state *crtc_state,
3130 const struct intel_plane_state *plane_state)
3131{
3132 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003133 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3135 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003137 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003139 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003140 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003141 int x = plane_state->base.src.x1 >> 16;
3142 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003143
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003144 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003145 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003146
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003147 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003148 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3149
Ville Syrjälä57779d02012-10-31 17:50:14 +02003150 switch (fb->pixel_format) {
3151 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003152 dspcntr |= DISPPLANE_8BPP;
3153 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003154 case DRM_FORMAT_RGB565:
3155 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003156 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003158 dspcntr |= DISPPLANE_BGRX888;
3159 break;
3160 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003161 dspcntr |= DISPPLANE_RGBX888;
3162 break;
3163 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003164 dspcntr |= DISPPLANE_BGRX101010;
3165 break;
3166 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003167 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003168 break;
3169 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003170 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171 }
3172
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003173 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003174 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003176 if (rotation & DRM_ROTATE_180)
3177 dspcntr |= DISPPLANE_ROTATE_180;
3178
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003179 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003180 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003181
Ville Syrjälä29490562016-01-20 18:02:50 +02003182 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003183
Daniel Vetterc2c75132012-07-05 12:17:30 +02003184 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003185 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003186
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003187 /* HSW+ does this automagically in hardware */
3188 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3189 rotation & DRM_ROTATE_180) {
3190 x += crtc_state->pipe_src_w - 1;
3191 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303192 }
3193
Ville Syrjälä29490562016-01-20 18:02:50 +02003194 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003195
Paulo Zanoni2db33662015-09-14 15:20:03 -03003196 intel_crtc->adjusted_x = x;
3197 intel_crtc->adjusted_y = y;
3198
Sonika Jindal48404c12014-08-22 14:06:04 +05303199 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003200
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003201 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003202 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003203 intel_fb_gtt_offset(fb, rotation) +
3204 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003205 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003206 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3207 } else {
3208 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3209 I915_WRITE(DSPLINOFF(plane), linear_offset);
3210 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003211 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003212}
3213
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003214u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3215 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003216{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003217 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3218 return 64;
3219 } else {
3220 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003221
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003222 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003223 }
3224}
3225
Ville Syrjälä6687c902015-09-15 13:16:41 +03003226u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3227 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003228{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003229 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003230 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003231 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003232
Ville Syrjälä6687c902015-09-15 13:16:41 +03003233 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003234
Chris Wilson058d88c2016-08-15 10:49:06 +01003235 vma = i915_gem_object_to_ggtt(obj, &view);
3236 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3237 view.type))
3238 return -1;
3239
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003240 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003241}
3242
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003243static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3244{
3245 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003246 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003247
3248 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3250 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003251}
3252
Chandra Kondurua1b22782015-04-07 15:28:45 -07003253/*
3254 * This function detaches (aka. unbinds) unused scalers in hardware
3255 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003256static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003257{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003258 struct intel_crtc_scaler_state *scaler_state;
3259 int i;
3260
Chandra Kondurua1b22782015-04-07 15:28:45 -07003261 scaler_state = &intel_crtc->config->scaler_state;
3262
3263 /* loop through and disable scalers that aren't in use */
3264 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003265 if (!scaler_state->scalers[i].in_use)
3266 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003267 }
3268}
3269
Ville Syrjäläd2196772016-01-28 18:33:11 +02003270u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3271 unsigned int rotation)
3272{
3273 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3274 u32 stride = intel_fb_pitch(fb, plane, rotation);
3275
3276 /*
3277 * The stride is either expressed as a multiple of 64 bytes chunks for
3278 * linear buffers or in number of tiles for tiled buffers.
3279 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003280 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjäläd2196772016-01-28 18:33:11 +02003281 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3282
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003283 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003284 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003285 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjäläd2196772016-01-28 18:33:11 +02003286 fb->pixel_format);
3287 }
3288
3289 return stride;
3290}
3291
Chandra Konduru6156a452015-04-27 13:48:39 -07003292u32 skl_plane_ctl_format(uint32_t pixel_format)
3293{
Chandra Konduru6156a452015-04-27 13:48:39 -07003294 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003295 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003296 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003297 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003298 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003299 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003300 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003301 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003302 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003303 /*
3304 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3305 * to be already pre-multiplied. We need to add a knob (or a different
3306 * DRM_FORMAT) for user-space to configure that.
3307 */
3308 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003309 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003311 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003312 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003314 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003315 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003316 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003317 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003318 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003319 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003320 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003321 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003322 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003323 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003324 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003325 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003326 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003327 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003328 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003329
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003330 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003331}
3332
3333u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3334{
Chandra Konduru6156a452015-04-27 13:48:39 -07003335 switch (fb_modifier) {
3336 case DRM_FORMAT_MOD_NONE:
3337 break;
3338 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003339 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003340 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003341 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003342 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003343 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003344 default:
3345 MISSING_CASE(fb_modifier);
3346 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003347
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003348 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003349}
3350
3351u32 skl_plane_ctl_rotation(unsigned int rotation)
3352{
Chandra Konduru6156a452015-04-27 13:48:39 -07003353 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003354 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003355 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303356 /*
3357 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3358 * while i915 HW rotation is clockwise, thats why this swapping.
3359 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003360 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303361 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003362 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003363 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003364 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303365 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003366 default:
3367 MISSING_CASE(rotation);
3368 }
3369
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003370 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003371}
3372
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003373static void skylake_update_primary_plane(struct drm_plane *plane,
3374 const struct intel_crtc_state *crtc_state,
3375 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003376{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003377 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003378 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3380 struct drm_framebuffer *fb = plane_state->base.fb;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003381 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003382 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003385 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
Chandra Konduru6156a452015-04-27 13:48:39 -07003400 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404
Ville Syrjälä6687c902015-09-15 13:16:41 +03003405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
3410
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003411 intel_crtc->dspaddr_offset = surf_addr;
3412
Ville Syrjälä6687c902015-09-15 13:16:41 +03003413 intel_crtc->adjusted_x = src_x;
3414 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003415
Damien Lespiau70d21f02013-07-03 21:06:04 +01003416 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003417 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003418 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003419 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003420
3421 if (scaler_id >= 0) {
3422 uint32_t ps_ctrl = 0;
3423
3424 WARN_ON(!dst_w || !dst_h);
3425 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3426 crtc_state->scaler_state.scalers[scaler_id].mode;
3427 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3428 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3429 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3430 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3431 I915_WRITE(PLANE_POS(pipe, 0), 0);
3432 } else {
3433 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3434 }
3435
Ville Syrjälä6687c902015-09-15 13:16:41 +03003436 I915_WRITE(PLANE_SURF(pipe, 0),
3437 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003438
3439 POSTING_READ(PLANE_SURF(pipe, 0));
3440}
3441
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003442static void skylake_disable_primary_plane(struct drm_plane *primary,
3443 struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003446 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3448 int pipe = intel_crtc->pipe;
3449
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003450 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3451 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3452 POSTING_READ(PLANE_SURF(pipe, 0));
3453}
3454
Jesse Barnes17638cd2011-06-24 12:19:23 -07003455/* Assume fb object is pinned & idle & fenced and just update base pointers */
3456static int
3457intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3458 int x, int y, enum mode_set_atomic state)
3459{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003460 /* Support for kgdboc is disabled, this needs a major rework. */
3461 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003462
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003463 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003464}
3465
Daniel Vetter5a21b662016-05-24 17:13:53 +02003466static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3467{
3468 struct intel_crtc *crtc;
3469
Chris Wilson91c8a322016-07-05 10:40:23 +01003470 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003471 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3472}
3473
Ville Syrjälä75147472014-11-24 18:28:11 +02003474static void intel_update_primary_planes(struct drm_device *dev)
3475{
Ville Syrjälä75147472014-11-24 18:28:11 +02003476 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003477
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003478 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003479 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003480 struct intel_plane_state *plane_state =
3481 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003482
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003483 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003484 plane->update_plane(&plane->base,
3485 to_intel_crtc_state(crtc->state),
3486 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003487 }
3488}
3489
Maarten Lankhorst73974892016-08-05 23:28:27 +03003490static int
3491__intel_display_resume(struct drm_device *dev,
3492 struct drm_atomic_state *state)
3493{
3494 struct drm_crtc_state *crtc_state;
3495 struct drm_crtc *crtc;
3496 int i, ret;
3497
3498 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003499 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003500
3501 if (!state)
3502 return 0;
3503
3504 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3505 /*
3506 * Force recalculation even if we restore
3507 * current state. With fast modeset this may not result
3508 * in a modeset when the state is compatible.
3509 */
3510 crtc_state->mode_changed = true;
3511 }
3512
3513 /* ignore any reset values/BIOS leftovers in the WM registers */
3514 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3515
3516 ret = drm_atomic_commit(state);
3517
3518 WARN_ON(ret == -EDEADLK);
3519 return ret;
3520}
3521
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003522static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3523{
Ville Syrjäläae981042016-08-05 23:28:30 +03003524 return intel_has_gpu_reset(dev_priv) &&
3525 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003526}
3527
Chris Wilsonc0336662016-05-06 15:40:21 +01003528void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003529{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003530 struct drm_device *dev = &dev_priv->drm;
3531 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3532 struct drm_atomic_state *state;
3533 int ret;
3534
Maarten Lankhorst73974892016-08-05 23:28:27 +03003535 /*
3536 * Need mode_config.mutex so that we don't
3537 * trample ongoing ->detect() and whatnot.
3538 */
3539 mutex_lock(&dev->mode_config.mutex);
3540 drm_modeset_acquire_init(ctx, 0);
3541 while (1) {
3542 ret = drm_modeset_lock_all_ctx(dev, ctx);
3543 if (ret != -EDEADLK)
3544 break;
3545
3546 drm_modeset_backoff(ctx);
3547 }
3548
3549 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003550 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003551 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003552 return;
3553
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003554 /*
3555 * Disabling the crtcs gracefully seems nicer. Also the
3556 * g33 docs say we should at least disable all the planes.
3557 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003558 state = drm_atomic_helper_duplicate_state(dev, ctx);
3559 if (IS_ERR(state)) {
3560 ret = PTR_ERR(state);
3561 state = NULL;
3562 DRM_ERROR("Duplicating state failed with %i\n", ret);
3563 goto err;
3564 }
3565
3566 ret = drm_atomic_helper_disable_all(dev, ctx);
3567 if (ret) {
3568 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3569 goto err;
3570 }
3571
3572 dev_priv->modeset_restore_state = state;
3573 state->acquire_ctx = ctx;
3574 return;
3575
3576err:
Chris Wilson08536952016-10-14 13:18:18 +01003577 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003578}
3579
Chris Wilsonc0336662016-05-06 15:40:21 +01003580void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003581{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003582 struct drm_device *dev = &dev_priv->drm;
3583 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3584 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3585 int ret;
3586
Daniel Vetter5a21b662016-05-24 17:13:53 +02003587 /*
3588 * Flips in the rings will be nuked by the reset,
3589 * so complete all pending flips so that user space
3590 * will get its events and not get stuck.
3591 */
3592 intel_complete_page_flips(dev_priv);
3593
Maarten Lankhorst73974892016-08-05 23:28:27 +03003594 dev_priv->modeset_restore_state = NULL;
3595
Ville Syrjälä75147472014-11-24 18:28:11 +02003596 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003597 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003598 if (!state) {
3599 /*
3600 * Flips in the rings have been nuked by the reset,
3601 * so update the base address of all primary
3602 * planes to the the last fb to make sure we're
3603 * showing the correct fb after a reset.
3604 *
3605 * FIXME: Atomic will make this obsolete since we won't schedule
3606 * CS-based flips (which might get lost in gpu resets) any more.
3607 */
3608 intel_update_primary_planes(dev);
3609 } else {
3610 ret = __intel_display_resume(dev, state);
3611 if (ret)
3612 DRM_ERROR("Restoring old state failed with %i\n", ret);
3613 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003614 } else {
3615 /*
3616 * The display has been reset as well,
3617 * so need a full re-initialization.
3618 */
3619 intel_runtime_pm_disable_interrupts(dev_priv);
3620 intel_runtime_pm_enable_interrupts(dev_priv);
3621
Imre Deak51f59202016-09-14 13:04:13 +03003622 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003623 intel_modeset_init_hw(dev);
3624
3625 spin_lock_irq(&dev_priv->irq_lock);
3626 if (dev_priv->display.hpd_irq_setup)
3627 dev_priv->display.hpd_irq_setup(dev_priv);
3628 spin_unlock_irq(&dev_priv->irq_lock);
3629
3630 ret = __intel_display_resume(dev, state);
3631 if (ret)
3632 DRM_ERROR("Restoring old state failed with %i\n", ret);
3633
3634 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003635 }
3636
Chris Wilson08536952016-10-14 13:18:18 +01003637 if (state)
3638 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003639 drm_modeset_drop_locks(ctx);
3640 drm_modeset_acquire_fini(ctx);
3641 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003642}
3643
Chris Wilson8af29b02016-09-09 14:11:47 +01003644static bool abort_flip_on_reset(struct intel_crtc *crtc)
3645{
3646 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3647
3648 if (i915_reset_in_progress(error))
3649 return true;
3650
3651 if (crtc->reset_count != i915_reset_count(error))
3652 return true;
3653
3654 return false;
3655}
3656
Chris Wilson7d5e3792014-03-04 13:15:08 +00003657static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3658{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003659 struct drm_device *dev = crtc->dev;
3660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003661 bool pending;
3662
Chris Wilson8af29b02016-09-09 14:11:47 +01003663 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003664 return false;
3665
3666 spin_lock_irq(&dev->event_lock);
3667 pending = to_intel_crtc(crtc)->flip_work != NULL;
3668 spin_unlock_irq(&dev->event_lock);
3669
3670 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003671}
3672
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003673static void intel_update_pipe_config(struct intel_crtc *crtc,
3674 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003675{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003676 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003677 struct intel_crtc_state *pipe_config =
3678 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003679
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003680 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3681 crtc->base.mode = crtc->base.state->mode;
3682
3683 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3684 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3685 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003686
3687 /*
3688 * Update pipe size and adjust fitter if needed: the reason for this is
3689 * that in compute_mode_changes we check the native mode (not the pfit
3690 * mode) to see if we can flip rather than do a full mode set. In the
3691 * fastboot case, we'll flip, but if we don't update the pipesrc and
3692 * pfit state, we'll end up with a big fb scanned out into the wrong
3693 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003694 */
3695
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003696 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003697 ((pipe_config->pipe_src_w - 1) << 16) |
3698 (pipe_config->pipe_src_h - 1));
3699
3700 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003701 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003702 skl_detach_scalers(crtc);
3703
3704 if (pipe_config->pch_pfit.enabled)
3705 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003706 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003707 if (pipe_config->pch_pfit.enabled)
3708 ironlake_pfit_enable(crtc);
3709 else if (old_crtc_state->pch_pfit.enabled)
3710 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003711 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003712}
3713
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003714static void intel_fdi_normal_train(struct drm_crtc *crtc)
3715{
3716 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003717 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3719 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003720 i915_reg_t reg;
3721 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003722
3723 /* enable normal train */
3724 reg = FDI_TX_CTL(pipe);
3725 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003726 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003727 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3728 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003729 } else {
3730 temp &= ~FDI_LINK_TRAIN_NONE;
3731 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003732 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003733 I915_WRITE(reg, temp);
3734
3735 reg = FDI_RX_CTL(pipe);
3736 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003737 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003738 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3739 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3740 } else {
3741 temp &= ~FDI_LINK_TRAIN_NONE;
3742 temp |= FDI_LINK_TRAIN_NONE;
3743 }
3744 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3745
3746 /* wait one idle pattern time */
3747 POSTING_READ(reg);
3748 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003749
3750 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003751 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003752 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3753 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003754}
3755
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003756/* The FDI link training functions for ILK/Ibexpeak. */
3757static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003760 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3762 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003763 i915_reg_t reg;
3764 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003765
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003766 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003767 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003768
Adam Jacksone1a44742010-06-25 15:32:14 -04003769 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3770 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003771 reg = FDI_RX_IMR(pipe);
3772 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003773 temp &= ~FDI_RX_SYMBOL_LOCK;
3774 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 I915_WRITE(reg, temp);
3776 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003777 udelay(150);
3778
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003782 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003783 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003784 temp &= ~FDI_LINK_TRAIN_NONE;
3785 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003786 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003787
Chris Wilson5eddb702010-09-11 13:48:45 +01003788 reg = FDI_RX_CTL(pipe);
3789 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003790 temp &= ~FDI_LINK_TRAIN_NONE;
3791 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3793
3794 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003795 udelay(150);
3796
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003797 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003798 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3799 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3800 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003801
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003803 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003805 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3806
3807 if ((temp & FDI_RX_BIT_LOCK)) {
3808 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003809 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003810 break;
3811 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003813 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003814 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003815
3816 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 temp &= ~FDI_LINK_TRAIN_NONE;
3820 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003821 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003822
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 reg = FDI_RX_CTL(pipe);
3824 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003825 temp &= ~FDI_LINK_TRAIN_NONE;
3826 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003827 I915_WRITE(reg, temp);
3828
3829 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830 udelay(150);
3831
Chris Wilson5eddb702010-09-11 13:48:45 +01003832 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003833 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003835 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3836
3837 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003838 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 DRM_DEBUG_KMS("FDI train 2 done.\n");
3840 break;
3841 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003843 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845
3846 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003847
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848}
3849
Akshay Joshi0206e352011-08-16 15:34:10 -04003850static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3852 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3853 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3854 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3855};
3856
3857/* The FDI link training functions for SNB/Cougarpoint. */
3858static void gen6_fdi_link_train(struct drm_crtc *crtc)
3859{
3860 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003861 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003864 i915_reg_t reg;
3865 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866
Adam Jacksone1a44742010-06-25 15:32:14 -04003867 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3868 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003869 reg = FDI_RX_IMR(pipe);
3870 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003871 temp &= ~FDI_RX_SYMBOL_LOCK;
3872 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003873 I915_WRITE(reg, temp);
3874
3875 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003876 udelay(150);
3877
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003879 reg = FDI_TX_CTL(pipe);
3880 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003881 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003882 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 temp &= ~FDI_LINK_TRAIN_NONE;
3884 temp |= FDI_LINK_TRAIN_PATTERN_1;
3885 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3886 /* SNB-B */
3887 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003888 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003889
Daniel Vetterd74cf322012-10-26 10:58:13 +02003890 I915_WRITE(FDI_RX_MISC(pipe),
3891 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3892
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 reg = FDI_RX_CTL(pipe);
3894 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003895 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003896 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3897 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3898 } else {
3899 temp &= ~FDI_LINK_TRAIN_NONE;
3900 temp |= FDI_LINK_TRAIN_PATTERN_1;
3901 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3903
3904 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905 udelay(150);
3906
Akshay Joshi0206e352011-08-16 15:34:10 -04003907 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003908 reg = FDI_TX_CTL(pipe);
3909 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3911 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003912 I915_WRITE(reg, temp);
3913
3914 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915 udelay(500);
3916
Sean Paulfa37d392012-03-02 12:53:39 -05003917 for (retry = 0; retry < 5; retry++) {
3918 reg = FDI_RX_IIR(pipe);
3919 temp = I915_READ(reg);
3920 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3921 if (temp & FDI_RX_BIT_LOCK) {
3922 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3923 DRM_DEBUG_KMS("FDI train 1 done.\n");
3924 break;
3925 }
3926 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003927 }
Sean Paulfa37d392012-03-02 12:53:39 -05003928 if (retry < 5)
3929 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003930 }
3931 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003933
3934 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 reg = FDI_TX_CTL(pipe);
3936 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937 temp &= ~FDI_LINK_TRAIN_NONE;
3938 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003939 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003940 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3941 /* SNB-B */
3942 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3943 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003944 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003945
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 reg = FDI_RX_CTL(pipe);
3947 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003948 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3950 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3951 } else {
3952 temp &= ~FDI_LINK_TRAIN_NONE;
3953 temp |= FDI_LINK_TRAIN_PATTERN_2;
3954 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 I915_WRITE(reg, temp);
3956
3957 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958 udelay(150);
3959
Akshay Joshi0206e352011-08-16 15:34:10 -04003960 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003961 reg = FDI_TX_CTL(pipe);
3962 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003963 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3964 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 I915_WRITE(reg, temp);
3966
3967 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 udelay(500);
3969
Sean Paulfa37d392012-03-02 12:53:39 -05003970 for (retry = 0; retry < 5; retry++) {
3971 reg = FDI_RX_IIR(pipe);
3972 temp = I915_READ(reg);
3973 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3974 if (temp & FDI_RX_SYMBOL_LOCK) {
3975 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3976 DRM_DEBUG_KMS("FDI train 2 done.\n");
3977 break;
3978 }
3979 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003980 }
Sean Paulfa37d392012-03-02 12:53:39 -05003981 if (retry < 5)
3982 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003983 }
3984 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003986
3987 DRM_DEBUG_KMS("FDI train done.\n");
3988}
3989
Jesse Barnes357555c2011-04-28 15:09:55 -07003990/* Manual link training for Ivy Bridge A0 parts */
3991static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3992{
3993 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003994 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3996 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003997 i915_reg_t reg;
3998 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003999
4000 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4001 for train result */
4002 reg = FDI_RX_IMR(pipe);
4003 temp = I915_READ(reg);
4004 temp &= ~FDI_RX_SYMBOL_LOCK;
4005 temp &= ~FDI_RX_BIT_LOCK;
4006 I915_WRITE(reg, temp);
4007
4008 POSTING_READ(reg);
4009 udelay(150);
4010
Daniel Vetter01a415f2012-10-27 15:58:40 +02004011 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4012 I915_READ(FDI_RX_IIR(pipe)));
4013
Jesse Barnes139ccd32013-08-19 11:04:55 -07004014 /* Try each vswing and preemphasis setting twice before moving on */
4015 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4016 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004017 reg = FDI_TX_CTL(pipe);
4018 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004019 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4020 temp &= ~FDI_TX_ENABLE;
4021 I915_WRITE(reg, temp);
4022
4023 reg = FDI_RX_CTL(pipe);
4024 temp = I915_READ(reg);
4025 temp &= ~FDI_LINK_TRAIN_AUTO;
4026 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4027 temp &= ~FDI_RX_ENABLE;
4028 I915_WRITE(reg, temp);
4029
4030 /* enable CPU FDI TX and PCH FDI RX */
4031 reg = FDI_TX_CTL(pipe);
4032 temp = I915_READ(reg);
4033 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004034 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004035 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004036 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004037 temp |= snb_b_fdi_train_param[j/2];
4038 temp |= FDI_COMPOSITE_SYNC;
4039 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4040
4041 I915_WRITE(FDI_RX_MISC(pipe),
4042 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4043
4044 reg = FDI_RX_CTL(pipe);
4045 temp = I915_READ(reg);
4046 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4047 temp |= FDI_COMPOSITE_SYNC;
4048 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4049
4050 POSTING_READ(reg);
4051 udelay(1); /* should be 0.5us */
4052
4053 for (i = 0; i < 4; i++) {
4054 reg = FDI_RX_IIR(pipe);
4055 temp = I915_READ(reg);
4056 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4057
4058 if (temp & FDI_RX_BIT_LOCK ||
4059 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4060 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4061 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4062 i);
4063 break;
4064 }
4065 udelay(1); /* should be 0.5us */
4066 }
4067 if (i == 4) {
4068 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4069 continue;
4070 }
4071
4072 /* Train 2 */
4073 reg = FDI_TX_CTL(pipe);
4074 temp = I915_READ(reg);
4075 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4076 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4077 I915_WRITE(reg, temp);
4078
4079 reg = FDI_RX_CTL(pipe);
4080 temp = I915_READ(reg);
4081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4082 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004083 I915_WRITE(reg, temp);
4084
4085 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004086 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004087
Jesse Barnes139ccd32013-08-19 11:04:55 -07004088 for (i = 0; i < 4; i++) {
4089 reg = FDI_RX_IIR(pipe);
4090 temp = I915_READ(reg);
4091 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004092
Jesse Barnes139ccd32013-08-19 11:04:55 -07004093 if (temp & FDI_RX_SYMBOL_LOCK ||
4094 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4095 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4096 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4097 i);
4098 goto train_done;
4099 }
4100 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004101 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004102 if (i == 4)
4103 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004104 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004105
Jesse Barnes139ccd32013-08-19 11:04:55 -07004106train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004107 DRM_DEBUG_KMS("FDI train done.\n");
4108}
4109
Daniel Vetter88cefb62012-08-12 19:27:14 +02004110static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004111{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004112 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004113 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004114 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004115 i915_reg_t reg;
4116 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004117
Jesse Barnes0e23b992010-09-10 11:10:00 -07004118 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004119 reg = FDI_RX_CTL(pipe);
4120 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004121 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004122 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004123 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004124 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4125
4126 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004127 udelay(200);
4128
4129 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004130 temp = I915_READ(reg);
4131 I915_WRITE(reg, temp | FDI_PCDCLK);
4132
4133 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004134 udelay(200);
4135
Paulo Zanoni20749732012-11-23 15:30:38 -02004136 /* Enable CPU FDI TX PLL, always on for Ironlake */
4137 reg = FDI_TX_CTL(pipe);
4138 temp = I915_READ(reg);
4139 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4140 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004141
Paulo Zanoni20749732012-11-23 15:30:38 -02004142 POSTING_READ(reg);
4143 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004144 }
4145}
4146
Daniel Vetter88cefb62012-08-12 19:27:14 +02004147static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4148{
4149 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004150 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004151 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004152 i915_reg_t reg;
4153 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004154
4155 /* Switch from PCDclk to Rawclk */
4156 reg = FDI_RX_CTL(pipe);
4157 temp = I915_READ(reg);
4158 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4159
4160 /* Disable CPU FDI TX PLL */
4161 reg = FDI_TX_CTL(pipe);
4162 temp = I915_READ(reg);
4163 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4164
4165 POSTING_READ(reg);
4166 udelay(100);
4167
4168 reg = FDI_RX_CTL(pipe);
4169 temp = I915_READ(reg);
4170 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4171
4172 /* Wait for the clocks to turn off. */
4173 POSTING_READ(reg);
4174 udelay(100);
4175}
4176
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004177static void ironlake_fdi_disable(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004180 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004183 i915_reg_t reg;
4184 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004185
4186 /* disable CPU FDI tx and PCH FDI rx */
4187 reg = FDI_TX_CTL(pipe);
4188 temp = I915_READ(reg);
4189 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4190 POSTING_READ(reg);
4191
4192 reg = FDI_RX_CTL(pipe);
4193 temp = I915_READ(reg);
4194 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004195 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004196 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4197
4198 POSTING_READ(reg);
4199 udelay(100);
4200
4201 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004202 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004203 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004204
4205 /* still set train pattern 1 */
4206 reg = FDI_TX_CTL(pipe);
4207 temp = I915_READ(reg);
4208 temp &= ~FDI_LINK_TRAIN_NONE;
4209 temp |= FDI_LINK_TRAIN_PATTERN_1;
4210 I915_WRITE(reg, temp);
4211
4212 reg = FDI_RX_CTL(pipe);
4213 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004214 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004215 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4216 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4217 } else {
4218 temp &= ~FDI_LINK_TRAIN_NONE;
4219 temp |= FDI_LINK_TRAIN_PATTERN_1;
4220 }
4221 /* BPC in FDI rx is consistent with that in PIPECONF */
4222 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004223 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004224 I915_WRITE(reg, temp);
4225
4226 POSTING_READ(reg);
4227 udelay(100);
4228}
4229
Chris Wilson5dce5b932014-01-20 10:17:36 +00004230bool intel_has_pending_fb_unpin(struct drm_device *dev)
4231{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004232 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004233 struct intel_crtc *crtc;
4234
4235 /* Note that we don't need to be called with mode_config.lock here
4236 * as our list of CRTC objects is static for the lifetime of the
4237 * device and so cannot disappear as we iterate. Similarly, we can
4238 * happily treat the predicates as racy, atomic checks as userspace
4239 * cannot claim and pin a new fb without at least acquring the
4240 * struct_mutex and so serialising with us.
4241 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004242 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004243 if (atomic_read(&crtc->unpin_work_count) == 0)
4244 continue;
4245
Daniel Vetter5a21b662016-05-24 17:13:53 +02004246 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004247 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004248
4249 return true;
4250 }
4251
4252 return false;
4253}
4254
Daniel Vetter5a21b662016-05-24 17:13:53 +02004255static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004256{
4257 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004258 struct intel_flip_work *work = intel_crtc->flip_work;
4259
4260 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004261
4262 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004263 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004264
4265 drm_crtc_vblank_put(&intel_crtc->base);
4266
Daniel Vetter5a21b662016-05-24 17:13:53 +02004267 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004268 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004269
4270 trace_i915_flip_complete(intel_crtc->plane,
4271 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004272}
4273
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004274static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004275{
Chris Wilson0f911282012-04-17 10:05:38 +01004276 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004277 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004278 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004279
Daniel Vetter2c10d572012-12-20 21:24:07 +01004280 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004281
4282 ret = wait_event_interruptible_timeout(
4283 dev_priv->pending_flip_queue,
4284 !intel_crtc_has_pending_flip(crtc),
4285 60*HZ);
4286
4287 if (ret < 0)
4288 return ret;
4289
Daniel Vetter5a21b662016-05-24 17:13:53 +02004290 if (ret == 0) {
4291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4292 struct intel_flip_work *work;
4293
4294 spin_lock_irq(&dev->event_lock);
4295 work = intel_crtc->flip_work;
4296 if (work && !is_mmio_work(work)) {
4297 WARN_ONCE(1, "Removing stuck page flip\n");
4298 page_flip_completed(intel_crtc);
4299 }
4300 spin_unlock_irq(&dev->event_lock);
4301 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004302
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004303 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004304}
4305
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004306void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004307{
4308 u32 temp;
4309
4310 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4311
4312 mutex_lock(&dev_priv->sb_lock);
4313
4314 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4315 temp |= SBI_SSCCTL_DISABLE;
4316 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4317
4318 mutex_unlock(&dev_priv->sb_lock);
4319}
4320
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004321/* Program iCLKIP clock to the desired frequency */
4322static void lpt_program_iclkip(struct drm_crtc *crtc)
4323{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004324 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004325 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4327 u32 temp;
4328
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004329 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004330
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004331 /* The iCLK virtual clock root frequency is in MHz,
4332 * but the adjusted_mode->crtc_clock in in KHz. To get the
4333 * divisors, it is necessary to divide one by another, so we
4334 * convert the virtual clock precision to KHz here for higher
4335 * precision.
4336 */
4337 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004338 u32 iclk_virtual_root_freq = 172800 * 1000;
4339 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004340 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004342 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4343 clock << auxdiv);
4344 divsel = (desired_divisor / iclk_pi_range) - 2;
4345 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004346
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004347 /*
4348 * Near 20MHz is a corner case which is
4349 * out of range for the 7-bit divisor
4350 */
4351 if (divsel <= 0x7f)
4352 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353 }
4354
4355 /* This should not happen with any sane values */
4356 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4357 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4358 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4359 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4360
4361 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004362 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004363 auxdiv,
4364 divsel,
4365 phasedir,
4366 phaseinc);
4367
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004368 mutex_lock(&dev_priv->sb_lock);
4369
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004370 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004371 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004372 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4373 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4374 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4375 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4376 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4377 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004378 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004379
4380 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004381 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004382 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4383 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004384 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004385
4386 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004387 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004388 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004389 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004390
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004391 mutex_unlock(&dev_priv->sb_lock);
4392
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004393 /* Wait for initialization time */
4394 udelay(24);
4395
4396 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4397}
4398
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004399int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4400{
4401 u32 divsel, phaseinc, auxdiv;
4402 u32 iclk_virtual_root_freq = 172800 * 1000;
4403 u32 iclk_pi_range = 64;
4404 u32 desired_divisor;
4405 u32 temp;
4406
4407 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4408 return 0;
4409
4410 mutex_lock(&dev_priv->sb_lock);
4411
4412 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4413 if (temp & SBI_SSCCTL_DISABLE) {
4414 mutex_unlock(&dev_priv->sb_lock);
4415 return 0;
4416 }
4417
4418 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4419 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4420 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4421 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4422 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4423
4424 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4425 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4426 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4427
4428 mutex_unlock(&dev_priv->sb_lock);
4429
4430 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4431
4432 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4433 desired_divisor << auxdiv);
4434}
4435
Daniel Vetter275f01b22013-05-03 11:49:47 +02004436static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4437 enum pipe pch_transcoder)
4438{
4439 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004440 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004441 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004442
4443 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4444 I915_READ(HTOTAL(cpu_transcoder)));
4445 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4446 I915_READ(HBLANK(cpu_transcoder)));
4447 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4448 I915_READ(HSYNC(cpu_transcoder)));
4449
4450 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4451 I915_READ(VTOTAL(cpu_transcoder)));
4452 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4453 I915_READ(VBLANK(cpu_transcoder)));
4454 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4455 I915_READ(VSYNC(cpu_transcoder)));
4456 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4457 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4458}
4459
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004460static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004461{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004462 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004463 uint32_t temp;
4464
4465 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004466 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004467 return;
4468
4469 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4470 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4471
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004472 temp &= ~FDI_BC_BIFURCATION_SELECT;
4473 if (enable)
4474 temp |= FDI_BC_BIFURCATION_SELECT;
4475
4476 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004477 I915_WRITE(SOUTH_CHICKEN1, temp);
4478 POSTING_READ(SOUTH_CHICKEN1);
4479}
4480
4481static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4482{
4483 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004484
4485 switch (intel_crtc->pipe) {
4486 case PIPE_A:
4487 break;
4488 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004489 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004490 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004491 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004492 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004493
4494 break;
4495 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004496 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004497
4498 break;
4499 default:
4500 BUG();
4501 }
4502}
4503
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004504/* Return which DP Port should be selected for Transcoder DP control */
4505static enum port
4506intel_trans_dp_port_sel(struct drm_crtc *crtc)
4507{
4508 struct drm_device *dev = crtc->dev;
4509 struct intel_encoder *encoder;
4510
4511 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004512 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004513 encoder->type == INTEL_OUTPUT_EDP)
4514 return enc_to_dig_port(&encoder->base)->port;
4515 }
4516
4517 return -1;
4518}
4519
Jesse Barnesf67a5592011-01-05 10:31:48 -08004520/*
4521 * Enable PCH resources required for PCH ports:
4522 * - PCH PLLs
4523 * - FDI training & RX/TX
4524 * - update transcoder timings
4525 * - DP transcoding bits
4526 * - transcoder
4527 */
4528static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004529{
4530 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004531 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4533 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004534 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004535
Daniel Vetterab9412b2013-05-03 11:49:46 +02004536 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004537
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004538 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004539 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4540
Daniel Vettercd986ab2012-10-26 10:58:12 +02004541 /* Write the TU size bits before fdi link training, so that error
4542 * detection works. */
4543 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4544 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4545
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004546 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004547 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004548
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004549 /* We need to program the right clock selection before writing the pixel
4550 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004551 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004552 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004553
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004554 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004555 temp |= TRANS_DPLL_ENABLE(pipe);
4556 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004557 if (intel_crtc->config->shared_dpll ==
4558 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004559 temp |= sel;
4560 else
4561 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004563 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004565 /* XXX: pch pll's can be enabled any time before we enable the PCH
4566 * transcoder, and we actually should do this to not upset any PCH
4567 * transcoder that already use the clock when we share it.
4568 *
4569 * Note that enable_shared_dpll tries to do the right thing, but
4570 * get_shared_dpll unconditionally resets the pll - we need that to have
4571 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004572 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004573
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004574 /* set transcoder timing, panel must allow it */
4575 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004576 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004577
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004578 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004579
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004580 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004581 if (HAS_PCH_CPT(dev_priv) &&
4582 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004583 const struct drm_display_mode *adjusted_mode =
4584 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004585 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004586 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004587 temp = I915_READ(reg);
4588 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004589 TRANS_DP_SYNC_MASK |
4590 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004591 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004592 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004593
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004594 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004595 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004596 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004597 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004598
4599 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004600 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004601 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004602 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004603 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004604 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004605 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004606 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004607 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004608 break;
4609 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004610 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004611 }
4612
Chris Wilson5eddb702010-09-11 13:48:45 +01004613 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004614 }
4615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004616 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004617}
4618
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004619static void lpt_pch_enable(struct drm_crtc *crtc)
4620{
4621 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004622 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004624 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004625
Daniel Vetterab9412b2013-05-03 11:49:46 +02004626 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004627
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004628 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004629
Paulo Zanoni0540e482012-10-31 18:12:40 -02004630 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004631 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004632
Paulo Zanoni937bb612012-10-31 18:12:47 -02004633 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004634}
4635
Daniel Vettera1520312013-05-03 11:49:50 +02004636static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004637{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004638 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004639 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004640 u32 temp;
4641
4642 temp = I915_READ(dslreg);
4643 udelay(500);
4644 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004645 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004646 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004647 }
4648}
4649
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004650static int
4651skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4652 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4653 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004654{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004655 struct intel_crtc_scaler_state *scaler_state =
4656 &crtc_state->scaler_state;
4657 struct intel_crtc *intel_crtc =
4658 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004659 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004660
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004661 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004662 (src_h != dst_w || src_w != dst_h):
4663 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004664
4665 /*
4666 * if plane is being disabled or scaler is no more required or force detach
4667 * - free scaler binded to this plane/crtc
4668 * - in order to do this, update crtc->scaler_usage
4669 *
4670 * Here scaler state in crtc_state is set free so that
4671 * scaler can be assigned to other user. Actual register
4672 * update to free the scaler is done in plane/panel-fit programming.
4673 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4674 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004675 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004676 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004677 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004678 scaler_state->scalers[*scaler_id].in_use = 0;
4679
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004680 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4681 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4682 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004683 scaler_state->scaler_users);
4684 *scaler_id = -1;
4685 }
4686 return 0;
4687 }
4688
4689 /* range checks */
4690 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4691 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4692
4693 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4694 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004696 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004697 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004698 return -EINVAL;
4699 }
4700
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004701 /* mark this plane as a scaler user in crtc_state */
4702 scaler_state->scaler_users |= (1 << scaler_user);
4703 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4704 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4705 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4706 scaler_state->scaler_users);
4707
4708 return 0;
4709}
4710
4711/**
4712 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4713 *
4714 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004715 *
4716 * Return
4717 * 0 - scaler_usage updated successfully
4718 * error - requested scaling cannot be supported or other error condition
4719 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004720int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004721{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004722 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004723
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004724 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004725 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004726 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004727 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004728}
4729
4730/**
4731 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4732 *
4733 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004734 * @plane_state: atomic plane state to update
4735 *
4736 * Return
4737 * 0 - scaler_usage updated successfully
4738 * error - requested scaling cannot be supported or other error condition
4739 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004740static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4741 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742{
4743
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004744 struct intel_plane *intel_plane =
4745 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004746 struct drm_framebuffer *fb = plane_state->base.fb;
4747 int ret;
4748
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004749 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004751 ret = skl_update_scaler(crtc_state, force_detach,
4752 drm_plane_index(&intel_plane->base),
4753 &plane_state->scaler_id,
4754 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004755 drm_rect_width(&plane_state->base.src) >> 16,
4756 drm_rect_height(&plane_state->base.src) >> 16,
4757 drm_rect_width(&plane_state->base.dst),
4758 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004759
4760 if (ret || plane_state->scaler_id < 0)
4761 return ret;
4762
Chandra Kondurua1b22782015-04-07 15:28:45 -07004763 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004764 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004765 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4766 intel_plane->base.base.id,
4767 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004768 return -EINVAL;
4769 }
4770
4771 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004772 switch (fb->pixel_format) {
4773 case DRM_FORMAT_RGB565:
4774 case DRM_FORMAT_XBGR8888:
4775 case DRM_FORMAT_XRGB8888:
4776 case DRM_FORMAT_ABGR8888:
4777 case DRM_FORMAT_ARGB8888:
4778 case DRM_FORMAT_XRGB2101010:
4779 case DRM_FORMAT_XBGR2101010:
4780 case DRM_FORMAT_YUYV:
4781 case DRM_FORMAT_YVYU:
4782 case DRM_FORMAT_UYVY:
4783 case DRM_FORMAT_VYUY:
4784 break;
4785 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004786 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4787 intel_plane->base.base.id, intel_plane->base.name,
4788 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004789 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004790 }
4791
Chandra Kondurua1b22782015-04-07 15:28:45 -07004792 return 0;
4793}
4794
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004795static void skylake_scaler_disable(struct intel_crtc *crtc)
4796{
4797 int i;
4798
4799 for (i = 0; i < crtc->num_scalers; i++)
4800 skl_detach_scaler(crtc, i);
4801}
4802
4803static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004804{
4805 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004806 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004807 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004808 struct intel_crtc_scaler_state *scaler_state =
4809 &crtc->config->scaler_state;
4810
4811 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004813 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004814 int id;
4815
4816 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4817 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4818 return;
4819 }
4820
4821 id = scaler_state->scaler_id;
4822 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4823 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4824 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4825 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4826
4827 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004828 }
4829}
4830
Jesse Barnesb074cec2013-04-25 12:55:02 -07004831static void ironlake_pfit_enable(struct intel_crtc *crtc)
4832{
4833 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004834 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004835 int pipe = crtc->pipe;
4836
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004837 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004838 /* Force use of hard-coded filter coefficients
4839 * as some pre-programmed values are broken,
4840 * e.g. x201.
4841 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004842 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004843 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4844 PF_PIPE_SEL_IVB(pipe));
4845 else
4846 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004847 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4848 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004849 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850}
4851
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004852void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004853{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004854 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004855 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004858 return;
4859
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004860 /*
4861 * We can only enable IPS after we enable a plane and wait for a vblank
4862 * This function is called from post_plane_update, which is run after
4863 * a vblank wait.
4864 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004865
Paulo Zanonid77e4532013-09-24 13:52:55 -03004866 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004867 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004868 mutex_lock(&dev_priv->rps.hw_lock);
4869 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4870 mutex_unlock(&dev_priv->rps.hw_lock);
4871 /* Quoting Art Runyan: "its not safe to expect any particular
4872 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004873 * mailbox." Moreover, the mailbox may return a bogus state,
4874 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004875 */
4876 } else {
4877 I915_WRITE(IPS_CTL, IPS_ENABLE);
4878 /* The bit only becomes 1 in the next vblank, so this wait here
4879 * is essentially intel_wait_for_vblank. If we don't have this
4880 * and don't wait for vblanks until the end of crtc_enable, then
4881 * the HW state readout code will complain that the expected
4882 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004883 if (intel_wait_for_register(dev_priv,
4884 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4885 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004886 DRM_ERROR("Timed out waiting for IPS enable\n");
4887 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004888}
4889
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004890void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004891{
4892 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004893 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004894
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004895 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004896 return;
4897
4898 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004899 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004900 mutex_lock(&dev_priv->rps.hw_lock);
4901 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4902 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004903 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004904 if (intel_wait_for_register(dev_priv,
4905 IPS_CTL, IPS_ENABLE, 0,
4906 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004907 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004908 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004909 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004910 POSTING_READ(IPS_CTL);
4911 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004912
4913 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004914 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004915}
4916
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004917static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004918{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004919 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004920 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004921 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004922
4923 mutex_lock(&dev->struct_mutex);
4924 dev_priv->mm.interruptible = false;
4925 (void) intel_overlay_switch_off(intel_crtc->overlay);
4926 dev_priv->mm.interruptible = true;
4927 mutex_unlock(&dev->struct_mutex);
4928 }
4929
4930 /* Let userspace switch the overlay on again. In most cases userspace
4931 * has to recompute where to put it anyway.
4932 */
4933}
4934
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004935/**
4936 * intel_post_enable_primary - Perform operations after enabling primary plane
4937 * @crtc: the CRTC whose primary plane was just enabled
4938 *
4939 * Performs potentially sleeping operations that must be done after the primary
4940 * plane is enabled, such as updating FBC and IPS. Note that this may be
4941 * called due to an explicit primary plane update, or due to an implicit
4942 * re-enable that is caused when a sprite plane is updated to no longer
4943 * completely hide the primary plane.
4944 */
4945static void
4946intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004947{
4948 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004949 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4951 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004952
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004953 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004954 * FIXME IPS should be fine as long as one plane is
4955 * enabled, but in practice it seems to have problems
4956 * when going from primary only to sprite only and vice
4957 * versa.
4958 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004959 hsw_enable_ips(intel_crtc);
4960
Daniel Vetterf99d7062014-06-19 16:01:59 +02004961 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004962 * Gen2 reports pipe underruns whenever all planes are disabled.
4963 * So don't enable underrun reporting before at least some planes
4964 * are enabled.
4965 * FIXME: Need to fix the logic to work when we turn off all planes
4966 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004967 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004968 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004969 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4970
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004971 /* Underruns don't always raise interrupts, so check manually. */
4972 intel_check_cpu_fifo_underruns(dev_priv);
4973 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004974}
4975
Ville Syrjälä2622a082016-03-09 19:07:26 +02004976/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004977static void
4978intel_pre_disable_primary(struct drm_crtc *crtc)
4979{
4980 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004981 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4983 int pipe = intel_crtc->pipe;
4984
4985 /*
4986 * Gen2 reports pipe underruns whenever all planes are disabled.
4987 * So diasble underrun reporting before all the planes get disabled.
4988 * FIXME: Need to fix the logic to work when we turn off all planes
4989 * but leave the pipe running.
4990 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004991 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004992 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4993
4994 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004995 * FIXME IPS should be fine as long as one plane is
4996 * enabled, but in practice it seems to have problems
4997 * when going from primary only to sprite only and vice
4998 * versa.
4999 */
5000 hsw_disable_ips(intel_crtc);
5001}
5002
5003/* FIXME get rid of this and use pre_plane_update */
5004static void
5005intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5006{
5007 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005008 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5010 int pipe = intel_crtc->pipe;
5011
5012 intel_pre_disable_primary(crtc);
5013
5014 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005015 * Vblank time updates from the shadow to live plane control register
5016 * are blocked if the memory self-refresh mode is active at that
5017 * moment. So to make sure the plane gets truly disabled, disable
5018 * first the self-refresh mode. The self-refresh enable bit in turn
5019 * will be checked/applied by the HW only at the next frame start
5020 * event which is after the vblank start event, so we need to have a
5021 * wait-for-vblank between disabling the plane and the pipe.
5022 */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005023 if (HAS_GMCH_DISPLAY(dev_priv)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005024 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005025 dev_priv->wm.vlv.cxsr = false;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005026 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005027 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005028}
5029
Daniel Vetter5a21b662016-05-24 17:13:53 +02005030static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5031{
5032 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5033 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5034 struct intel_crtc_state *pipe_config =
5035 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005036 struct drm_plane *primary = crtc->base.primary;
5037 struct drm_plane_state *old_pri_state =
5038 drm_atomic_get_existing_plane_state(old_state, primary);
5039
Chris Wilson5748b6a2016-08-04 16:32:38 +01005040 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005041
5042 crtc->wm.cxsr_allowed = true;
5043
5044 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005045 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005046
5047 if (old_pri_state) {
5048 struct intel_plane_state *primary_state =
5049 to_intel_plane_state(primary->state);
5050 struct intel_plane_state *old_primary_state =
5051 to_intel_plane_state(old_pri_state);
5052
5053 intel_fbc_post_update(crtc);
5054
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005055 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005056 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005057 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005058 intel_post_enable_primary(&crtc->base);
5059 }
5060}
5061
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005062static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005063{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005064 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005065 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005066 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005067 struct intel_crtc_state *pipe_config =
5068 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005069 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5070 struct drm_plane *primary = crtc->base.primary;
5071 struct drm_plane_state *old_pri_state =
5072 drm_atomic_get_existing_plane_state(old_state, primary);
5073 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005074 struct intel_atomic_state *old_intel_state =
5075 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005076
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005077 if (old_pri_state) {
5078 struct intel_plane_state *primary_state =
5079 to_intel_plane_state(primary->state);
5080 struct intel_plane_state *old_primary_state =
5081 to_intel_plane_state(old_pri_state);
5082
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005083 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005084
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005085 if (old_primary_state->base.visible &&
5086 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005087 intel_pre_disable_primary(&crtc->base);
5088 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005089
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005090 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005091 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005092
Ville Syrjälä2622a082016-03-09 19:07:26 +02005093 /*
5094 * Vblank time updates from the shadow to live plane control register
5095 * are blocked if the memory self-refresh mode is active at that
5096 * moment. So to make sure the plane gets truly disabled, disable
5097 * first the self-refresh mode. The self-refresh enable bit in turn
5098 * will be checked/applied by the HW only at the next frame start
5099 * event which is after the vblank start event, so we need to have a
5100 * wait-for-vblank between disabling the plane and the pipe.
5101 */
5102 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005103 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005104 dev_priv->wm.vlv.cxsr = false;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005105 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005106 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005107 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005108
Matt Ropered4a6a72016-02-23 17:20:13 -08005109 /*
5110 * IVB workaround: must disable low power watermarks for at least
5111 * one frame before enabling scaling. LP watermarks can be re-enabled
5112 * when scaling is disabled.
5113 *
5114 * WaCxSRDisabledForSpriteScaling:ivb
5115 */
5116 if (pipe_config->disable_lp_wm) {
5117 ilk_disable_lp_wm(dev);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005118 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005119 }
5120
5121 /*
5122 * If we're doing a modeset, we're done. No need to do any pre-vblank
5123 * watermark programming here.
5124 */
5125 if (needs_modeset(&pipe_config->base))
5126 return;
5127
5128 /*
5129 * For platforms that support atomic watermarks, program the
5130 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5131 * will be the intermediate values that are safe for both pre- and
5132 * post- vblank; when vblank happens, the 'active' values will be set
5133 * to the final 'target' values and we'll do this again to get the
5134 * optimal watermarks. For gen9+ platforms, the values we program here
5135 * will be the final target values which will get automatically latched
5136 * at vblank time; no further programming will be necessary.
5137 *
5138 * If a platform hasn't been transitioned to atomic watermarks yet,
5139 * we'll continue to update watermarks the old way, if flags tell
5140 * us to.
5141 */
5142 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005143 dev_priv->display.initial_watermarks(old_intel_state,
5144 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005145 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005146 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005147}
5148
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005149static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005150{
5151 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005153 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005154 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005155
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005156 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005157
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005158 drm_for_each_plane_mask(p, dev, plane_mask)
5159 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005160
Daniel Vetterf99d7062014-06-19 16:01:59 +02005161 /*
5162 * FIXME: Once we grow proper nuclear flip support out of this we need
5163 * to compute the mask of flip planes precisely. For the time being
5164 * consider this a flip to a NULL plane.
5165 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005166 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005167}
5168
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005169static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005170 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005171 struct drm_atomic_state *old_state)
5172{
5173 struct drm_connector_state *old_conn_state;
5174 struct drm_connector *conn;
5175 int i;
5176
5177 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5178 struct drm_connector_state *conn_state = conn->state;
5179 struct intel_encoder *encoder =
5180 to_intel_encoder(conn_state->best_encoder);
5181
5182 if (conn_state->crtc != crtc)
5183 continue;
5184
5185 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005186 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005187 }
5188}
5189
5190static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005191 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005192 struct drm_atomic_state *old_state)
5193{
5194 struct drm_connector_state *old_conn_state;
5195 struct drm_connector *conn;
5196 int i;
5197
5198 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5199 struct drm_connector_state *conn_state = conn->state;
5200 struct intel_encoder *encoder =
5201 to_intel_encoder(conn_state->best_encoder);
5202
5203 if (conn_state->crtc != crtc)
5204 continue;
5205
5206 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005207 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005208 }
5209}
5210
5211static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005212 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005213 struct drm_atomic_state *old_state)
5214{
5215 struct drm_connector_state *old_conn_state;
5216 struct drm_connector *conn;
5217 int i;
5218
5219 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5220 struct drm_connector_state *conn_state = conn->state;
5221 struct intel_encoder *encoder =
5222 to_intel_encoder(conn_state->best_encoder);
5223
5224 if (conn_state->crtc != crtc)
5225 continue;
5226
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005227 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005228 intel_opregion_notify_encoder(encoder, true);
5229 }
5230}
5231
5232static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005233 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005234 struct drm_atomic_state *old_state)
5235{
5236 struct drm_connector_state *old_conn_state;
5237 struct drm_connector *conn;
5238 int i;
5239
5240 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5241 struct intel_encoder *encoder =
5242 to_intel_encoder(old_conn_state->best_encoder);
5243
5244 if (old_conn_state->crtc != crtc)
5245 continue;
5246
5247 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005248 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005249 }
5250}
5251
5252static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005253 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005254 struct drm_atomic_state *old_state)
5255{
5256 struct drm_connector_state *old_conn_state;
5257 struct drm_connector *conn;
5258 int i;
5259
5260 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5261 struct intel_encoder *encoder =
5262 to_intel_encoder(old_conn_state->best_encoder);
5263
5264 if (old_conn_state->crtc != crtc)
5265 continue;
5266
5267 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005268 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005269 }
5270}
5271
5272static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005273 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005274 struct drm_atomic_state *old_state)
5275{
5276 struct drm_connector_state *old_conn_state;
5277 struct drm_connector *conn;
5278 int i;
5279
5280 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5281 struct intel_encoder *encoder =
5282 to_intel_encoder(old_conn_state->best_encoder);
5283
5284 if (old_conn_state->crtc != crtc)
5285 continue;
5286
5287 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005288 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005289 }
5290}
5291
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005292static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5293 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005294{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005295 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005296 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005297 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5299 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005300 struct intel_atomic_state *old_intel_state =
5301 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005302
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005303 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005304 return;
5305
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005306 /*
5307 * Sometimes spurious CPU pipe underruns happen during FDI
5308 * training, at least with VGA+HDMI cloning. Suppress them.
5309 *
5310 * On ILK we get an occasional spurious CPU pipe underruns
5311 * between eDP port A enable and vdd enable. Also PCH port
5312 * enable seems to result in the occasional CPU pipe underrun.
5313 *
5314 * Spurious PCH underruns also occur during PCH enabling.
5315 */
5316 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5317 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005318 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005319 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5320
5321 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005322 intel_prepare_shared_dpll(intel_crtc);
5323
Ville Syrjälä37a56502016-06-22 21:57:04 +03005324 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305325 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005326
5327 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005328 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005329
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005330 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005331 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005332 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005333 }
5334
5335 ironlake_set_pipeconf(crtc);
5336
Jesse Barnesf67a5592011-01-05 10:31:48 -08005337 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005338
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005339 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005340
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005341 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005342 /* Note: FDI PLL enabling _must_ be done before we enable the
5343 * cpu pipes, hence this is separate from all the other fdi/pch
5344 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005345 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005346 } else {
5347 assert_fdi_tx_disabled(dev_priv, pipe);
5348 assert_fdi_rx_disabled(dev_priv, pipe);
5349 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005350
Jesse Barnesb074cec2013-04-25 12:55:02 -07005351 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005352
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005353 /*
5354 * On ILK+ LUT must be loaded before the pipe is running but with
5355 * clocks enabled
5356 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005357 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005358
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005359 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005360 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005361 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005362
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005363 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005364 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005365
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005366 assert_vblank_disabled(crtc);
5367 drm_crtc_vblank_on(crtc);
5368
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005369 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005370
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005371 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005372 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005373
5374 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5375 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005376 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005377 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005378 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005379}
5380
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005381/* IPS only exists on ULT machines and is tied to pipe A. */
5382static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5383{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005384 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005385}
5386
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005387static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5388 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005389{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005390 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005391 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005393 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005394 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005395 struct intel_atomic_state *old_intel_state =
5396 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005397
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005398 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005399 return;
5400
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005401 if (intel_crtc->config->has_pch_encoder)
5402 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5403 false);
5404
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005405 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005406
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005407 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005408 intel_enable_shared_dpll(intel_crtc);
5409
Ville Syrjälä37a56502016-06-22 21:57:04 +03005410 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305411 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005412
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005413 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005414 intel_set_pipe_timings(intel_crtc);
5415
Jani Nikulabc58be62016-03-18 17:05:39 +02005416 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005417
Jani Nikula4d1de972016-03-18 17:05:42 +02005418 if (cpu_transcoder != TRANSCODER_EDP &&
5419 !transcoder_is_dsi(cpu_transcoder)) {
5420 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005421 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005422 }
5423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005424 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005425 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005426 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005427 }
5428
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005429 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005430 haswell_set_pipeconf(crtc);
5431
Jani Nikula391bf042016-03-18 17:05:40 +02005432 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005433
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005434 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005435
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005436 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005437
Daniel Vetter6b698512015-11-28 11:05:39 +01005438 if (intel_crtc->config->has_pch_encoder)
5439 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5440 else
5441 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5442
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005443 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005444
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005445 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005446 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005447
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005448 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305449 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005450
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005451 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005452 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005453 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005454 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005455
5456 /*
5457 * On ILK+ LUT must be loaded before the pipe is running but with
5458 * clocks enabled
5459 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005460 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005461
Paulo Zanoni1f544382012-10-24 11:32:00 -02005462 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005463 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305464 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005465
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005466 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005467 dev_priv->display.initial_watermarks(old_intel_state,
5468 pipe_config);
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005469 else
Ville Syrjälä432081b2016-10-31 22:37:03 +02005470 intel_update_watermarks(intel_crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005471
5472 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005473 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005474 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005475
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005476 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005477 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005478
Ville Syrjälä00370712016-11-14 19:44:06 +02005479 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005480 intel_ddi_set_vc_payload_alloc(crtc, true);
5481
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005482 assert_vblank_disabled(crtc);
5483 drm_crtc_vblank_on(crtc);
5484
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005485 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005486
Daniel Vetter6b698512015-11-28 11:05:39 +01005487 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005488 intel_wait_for_vblank(dev_priv, pipe);
5489 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005490 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005491 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5492 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005493 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005494
Paulo Zanonie4916942013-09-20 16:21:19 -03005495 /* If we change the relative order between pipe/planes enabling, we need
5496 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005497 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005498 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005499 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5500 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005501 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005502}
5503
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005504static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005505{
5506 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005507 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005508 int pipe = crtc->pipe;
5509
5510 /* To avoid upsetting the power well on haswell only disable the pfit if
5511 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005512 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005513 I915_WRITE(PF_CTL(pipe), 0);
5514 I915_WRITE(PF_WIN_POS(pipe), 0);
5515 I915_WRITE(PF_WIN_SZ(pipe), 0);
5516 }
5517}
5518
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005519static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5520 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005521{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005522 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005523 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005524 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5526 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005527
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005528 /*
5529 * Sometimes spurious CPU pipe underruns happen when the
5530 * pipe is already disabled, but FDI RX/TX is still enabled.
5531 * Happens at least with VGA+HDMI cloning. Suppress them.
5532 */
5533 if (intel_crtc->config->has_pch_encoder) {
5534 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005535 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005536 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005537
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005538 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005539
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005540 drm_crtc_vblank_off(crtc);
5541 assert_vblank_disabled(crtc);
5542
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005543 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005544
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005545 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005546
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005547 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005548 ironlake_fdi_disable(crtc);
5549
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005550 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005551
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005552 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005553 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005554
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005555 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005556 i915_reg_t reg;
5557 u32 temp;
5558
Daniel Vetterd925c592013-06-05 13:34:04 +02005559 /* disable TRANS_DP_CTL */
5560 reg = TRANS_DP_CTL(pipe);
5561 temp = I915_READ(reg);
5562 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5563 TRANS_DP_PORT_SEL_MASK);
5564 temp |= TRANS_DP_PORT_SEL_NONE;
5565 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005566
Daniel Vetterd925c592013-06-05 13:34:04 +02005567 /* disable DPLL_SEL */
5568 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005569 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005570 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005571 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005572
Daniel Vetterd925c592013-06-05 13:34:04 +02005573 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005574 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005575
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005576 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005577 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005578}
5579
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005580static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5581 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005582{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005583 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005584 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005586 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005587
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005588 if (intel_crtc->config->has_pch_encoder)
5589 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5590 false);
5591
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005592 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005593
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005594 drm_crtc_vblank_off(crtc);
5595 assert_vblank_disabled(crtc);
5596
Jani Nikula4d1de972016-03-18 17:05:42 +02005597 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005598 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005599 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005600
Ville Syrjälä00370712016-11-14 19:44:06 +02005601 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005602 intel_ddi_set_vc_payload_alloc(crtc, false);
5603
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005604 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305605 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005606
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005607 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005608 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005609 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005610 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005611
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005612 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305613 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005614
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005615 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005616
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005617 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005618 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5619 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005620}
5621
Jesse Barnes2dd24552013-04-25 12:55:01 -07005622static void i9xx_pfit_enable(struct intel_crtc *crtc)
5623{
5624 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005625 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005626 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005627
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005628 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005629 return;
5630
Daniel Vetterc0b03412013-05-28 12:05:54 +02005631 /*
5632 * The panel fitter should only be adjusted whilst the pipe is disabled,
5633 * according to register description and PRM.
5634 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005635 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5636 assert_pipe_disabled(dev_priv, crtc->pipe);
5637
Jesse Barnesb074cec2013-04-25 12:55:02 -07005638 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5639 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005640
5641 /* Border color in case we don't scale up to the full screen. Black by
5642 * default, change to something else for debugging. */
5643 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005644}
5645
Dave Airlied05410f2014-06-05 13:22:59 +10005646static enum intel_display_power_domain port_to_power_domain(enum port port)
5647{
5648 switch (port) {
5649 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005650 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005651 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005652 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005653 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005654 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005655 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005656 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005657 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005658 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005659 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005660 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005661 return POWER_DOMAIN_PORT_OTHER;
5662 }
5663}
5664
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005665static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5666{
5667 switch (port) {
5668 case PORT_A:
5669 return POWER_DOMAIN_AUX_A;
5670 case PORT_B:
5671 return POWER_DOMAIN_AUX_B;
5672 case PORT_C:
5673 return POWER_DOMAIN_AUX_C;
5674 case PORT_D:
5675 return POWER_DOMAIN_AUX_D;
5676 case PORT_E:
5677 /* FIXME: Check VBT for actual wiring of PORT E */
5678 return POWER_DOMAIN_AUX_D;
5679 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005680 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005681 return POWER_DOMAIN_AUX_A;
5682 }
5683}
5684
Imre Deak319be8a2014-03-04 19:22:57 +02005685enum intel_display_power_domain
5686intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005687{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005688 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005689 struct intel_digital_port *intel_dig_port;
5690
5691 switch (intel_encoder->type) {
5692 case INTEL_OUTPUT_UNKNOWN:
5693 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005694 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005695 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005696 case INTEL_OUTPUT_HDMI:
5697 case INTEL_OUTPUT_EDP:
5698 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005699 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005700 case INTEL_OUTPUT_DP_MST:
5701 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5702 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005703 case INTEL_OUTPUT_ANALOG:
5704 return POWER_DOMAIN_PORT_CRT;
5705 case INTEL_OUTPUT_DSI:
5706 return POWER_DOMAIN_PORT_DSI;
5707 default:
5708 return POWER_DOMAIN_PORT_OTHER;
5709 }
5710}
5711
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005712enum intel_display_power_domain
5713intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5714{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005715 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005716 struct intel_digital_port *intel_dig_port;
5717
5718 switch (intel_encoder->type) {
5719 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005720 case INTEL_OUTPUT_HDMI:
5721 /*
5722 * Only DDI platforms should ever use these output types.
5723 * We can get here after the HDMI detect code has already set
5724 * the type of the shared encoder. Since we can't be sure
5725 * what's the status of the given connectors, play safe and
5726 * run the DP detection too.
5727 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005728 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005729 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005730 case INTEL_OUTPUT_EDP:
5731 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5732 return port_to_aux_power_domain(intel_dig_port->port);
5733 case INTEL_OUTPUT_DP_MST:
5734 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5735 return port_to_aux_power_domain(intel_dig_port->port);
5736 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005737 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005738 return POWER_DOMAIN_AUX_A;
5739 }
5740}
5741
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005742static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5743 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005744{
5745 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005746 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5748 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005749 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005750 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005751
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005752 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005753 return 0;
5754
Imre Deak77d22dc2014-03-05 16:20:52 +02005755 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5756 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005757 if (crtc_state->pch_pfit.enabled ||
5758 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005759 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5760
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005761 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5762 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5763
Imre Deak319be8a2014-03-04 19:22:57 +02005764 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005765 }
Imre Deak319be8a2014-03-04 19:22:57 +02005766
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005767 if (crtc_state->shared_dpll)
5768 mask |= BIT(POWER_DOMAIN_PLLS);
5769
Imre Deak77d22dc2014-03-05 16:20:52 +02005770 return mask;
5771}
5772
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005773static unsigned long
5774modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5775 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005776{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005777 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5779 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005780 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005781
5782 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005783 intel_crtc->enabled_power_domains = new_domains =
5784 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005785
Daniel Vetter5a21b662016-05-24 17:13:53 +02005786 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005787
5788 for_each_power_domain(domain, domains)
5789 intel_display_power_get(dev_priv, domain);
5790
Daniel Vetter5a21b662016-05-24 17:13:53 +02005791 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005792}
5793
5794static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5795 unsigned long domains)
5796{
5797 enum intel_display_power_domain domain;
5798
5799 for_each_power_domain(domain, domains)
5800 intel_display_power_put(dev_priv, domain);
5801}
5802
Mika Kaholaadafdc62015-08-18 14:36:59 +03005803static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5804{
5805 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5806
5807 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5808 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5809 return max_cdclk_freq;
5810 else if (IS_CHERRYVIEW(dev_priv))
5811 return max_cdclk_freq*95/100;
5812 else if (INTEL_INFO(dev_priv)->gen < 4)
5813 return 2*max_cdclk_freq*90/100;
5814 else
5815 return max_cdclk_freq*90/100;
5816}
5817
Ville Syrjäläb2045352016-05-13 23:41:27 +03005818static int skl_calc_cdclk(int max_pixclk, int vco);
5819
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005820static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005821{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005822 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005823 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005824 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005825
Ville Syrjäläb2045352016-05-13 23:41:27 +03005826 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005827 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005828
5829 /*
5830 * Use the lower (vco 8640) cdclk values as a
5831 * first guess. skl_calc_cdclk() will correct it
5832 * if the preferred vco is 8100 instead.
5833 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005834 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005835 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005836 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005837 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005838 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005839 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005840 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005841 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005842
5843 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005844 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005845 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005846 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005847 /*
5848 * FIXME with extra cooling we can allow
5849 * 540 MHz for ULX and 675 Mhz for ULT.
5850 * How can we know if extra cooling is
5851 * available? PCI ID, VTB, something else?
5852 */
5853 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5854 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005855 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005856 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005857 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005858 dev_priv->max_cdclk_freq = 540000;
5859 else
5860 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005861 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005862 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005863 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005864 dev_priv->max_cdclk_freq = 400000;
5865 } else {
5866 /* otherwise assume cdclk is fixed */
5867 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5868 }
5869
Mika Kaholaadafdc62015-08-18 14:36:59 +03005870 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5871
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005872 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5873 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005874
5875 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5876 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005877}
5878
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005879static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005880{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005881 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005882
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005883 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005884 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5885 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5886 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005887 else
5888 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5889 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005890
5891 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005892 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5893 * Programmng [sic] note: bit[9:2] should be programmed to the number
5894 * of cdclk that generates 4MHz reference clock freq which is used to
5895 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005896 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005897 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005898 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005899}
5900
Ville Syrjälä92891e42016-05-11 22:44:45 +03005901/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5902static int skl_cdclk_decimal(int cdclk)
5903{
5904 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5905}
5906
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005907static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5908{
5909 int ratio;
5910
5911 if (cdclk == dev_priv->cdclk_pll.ref)
5912 return 0;
5913
5914 switch (cdclk) {
5915 default:
5916 MISSING_CASE(cdclk);
5917 case 144000:
5918 case 288000:
5919 case 384000:
5920 case 576000:
5921 ratio = 60;
5922 break;
5923 case 624000:
5924 ratio = 65;
5925 break;
5926 }
5927
5928 return dev_priv->cdclk_pll.ref * ratio;
5929}
5930
Ville Syrjälä2b730012016-05-13 23:41:34 +03005931static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5932{
5933 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5934
5935 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005936 if (intel_wait_for_register(dev_priv,
5937 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5938 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005939 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005940
5941 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005942}
5943
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005944static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005945{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005946 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005947 u32 val;
5948
5949 val = I915_READ(BXT_DE_PLL_CTL);
5950 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005951 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005952 I915_WRITE(BXT_DE_PLL_CTL, val);
5953
5954 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5955
5956 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005957 if (intel_wait_for_register(dev_priv,
5958 BXT_DE_PLL_ENABLE,
5959 BXT_DE_PLL_LOCK,
5960 BXT_DE_PLL_LOCK,
5961 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005962 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005963
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005964 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005965}
5966
Imre Deak324513c2016-06-13 16:44:36 +03005967static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305968{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005969 u32 val, divider;
5970 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305971
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005972 vco = bxt_de_pll_vco(dev_priv, cdclk);
5973
5974 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5975
5976 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5977 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5978 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305979 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305980 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005981 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305982 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305983 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005984 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305985 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305986 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005987 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305988 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305989 break;
5990 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005991 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5992 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305993
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005994 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5995 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996 }
5997
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305998 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005999 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306000 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6001 0x80000000);
6002 mutex_unlock(&dev_priv->rps.hw_lock);
6003
6004 if (ret) {
6005 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006006 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306007 return;
6008 }
6009
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006010 if (dev_priv->cdclk_pll.vco != 0 &&
6011 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006012 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006014 if (dev_priv->cdclk_pll.vco != vco)
6015 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306016
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006017 val = divider | skl_cdclk_decimal(cdclk);
6018 /*
6019 * FIXME if only the cd2x divider needs changing, it could be done
6020 * without shutting off the pipe (if only one pipe is active).
6021 */
6022 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6023 /*
6024 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6025 * enable otherwise.
6026 */
6027 if (cdclk >= 500000)
6028 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6029 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306030
6031 mutex_lock(&dev_priv->rps.hw_lock);
6032 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006033 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306034 mutex_unlock(&dev_priv->rps.hw_lock);
6035
6036 if (ret) {
6037 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006038 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306039 return;
6040 }
6041
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006042 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306043}
6044
Imre Deakd66a2192016-05-24 15:38:33 +03006045static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306046{
Imre Deakd66a2192016-05-24 15:38:33 +03006047 u32 cdctl, expected;
6048
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006049 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306050
Imre Deakd66a2192016-05-24 15:38:33 +03006051 if (dev_priv->cdclk_pll.vco == 0 ||
6052 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6053 goto sanitize;
6054
6055 /* DPLL okay; verify the cdclock
6056 *
6057 * Some BIOS versions leave an incorrect decimal frequency value and
6058 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6059 * so sanitize this register.
6060 */
6061 cdctl = I915_READ(CDCLK_CTL);
6062 /*
6063 * Let's ignore the pipe field, since BIOS could have configured the
6064 * dividers both synching to an active pipe, or asynchronously
6065 * (PIPE_NONE).
6066 */
6067 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6068
6069 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6070 skl_cdclk_decimal(dev_priv->cdclk_freq);
6071 /*
6072 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6073 * enable otherwise.
6074 */
6075 if (dev_priv->cdclk_freq >= 500000)
6076 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6077
6078 if (cdctl == expected)
6079 /* All well; nothing to sanitize */
6080 return;
6081
6082sanitize:
6083 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6084
6085 /* force cdclk programming */
6086 dev_priv->cdclk_freq = 0;
6087
6088 /* force full PLL disable + enable */
6089 dev_priv->cdclk_pll.vco = -1;
6090}
6091
Imre Deak324513c2016-06-13 16:44:36 +03006092void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006093{
6094 bxt_sanitize_cdclk(dev_priv);
6095
6096 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006097 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006098
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306099 /*
6100 * FIXME:
6101 * - The initial CDCLK needs to be read from VBT.
6102 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306103 */
Imre Deak324513c2016-06-13 16:44:36 +03006104 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306105}
6106
Imre Deak324513c2016-06-13 16:44:36 +03006107void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306108{
Imre Deak324513c2016-06-13 16:44:36 +03006109 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306110}
6111
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006112static int skl_calc_cdclk(int max_pixclk, int vco)
6113{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006114 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006115 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006116 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006117 else if (max_pixclk > 432000)
6118 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006119 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006120 return 432000;
6121 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006122 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006123 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006124 if (max_pixclk > 540000)
6125 return 675000;
6126 else if (max_pixclk > 450000)
6127 return 540000;
6128 else if (max_pixclk > 337500)
6129 return 450000;
6130 else
6131 return 337500;
6132 }
6133}
6134
Ville Syrjäläea617912016-05-13 23:41:24 +03006135static void
6136skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006137{
Ville Syrjäläea617912016-05-13 23:41:24 +03006138 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006139
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006140 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006141 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006142
Ville Syrjäläea617912016-05-13 23:41:24 +03006143 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006144 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006145 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006146
Imre Deak1c3f7702016-05-24 15:38:32 +03006147 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6148 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006149
Ville Syrjäläea617912016-05-13 23:41:24 +03006150 val = I915_READ(DPLL_CTRL1);
6151
Imre Deak1c3f7702016-05-24 15:38:32 +03006152 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6153 DPLL_CTRL1_SSC(SKL_DPLL0) |
6154 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6155 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6156 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006157
Ville Syrjäläea617912016-05-13 23:41:24 +03006158 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6159 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6160 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6161 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6162 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006163 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006164 break;
6165 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6166 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006167 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006168 break;
6169 default:
6170 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006171 break;
6172 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006173}
6174
Ville Syrjäläb2045352016-05-13 23:41:27 +03006175void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6176{
6177 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6178
6179 dev_priv->skl_preferred_vco_freq = vco;
6180
6181 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006182 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006183}
6184
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006185static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006186skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006187{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006188 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006189 u32 val;
6190
Ville Syrjälä63911d72016-05-13 23:41:32 +03006191 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006192
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006193 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006194 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006195 I915_WRITE(CDCLK_CTL, val);
6196 POSTING_READ(CDCLK_CTL);
6197
6198 /*
6199 * We always enable DPLL0 with the lowest link rate possible, but still
6200 * taking into account the VCO required to operate the eDP panel at the
6201 * desired frequency. The usual DP link rates operate with a VCO of
6202 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6203 * The modeset code is responsible for the selection of the exact link
6204 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006205 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006206 */
6207 val = I915_READ(DPLL_CTRL1);
6208
6209 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6210 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6211 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006212 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006213 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6214 SKL_DPLL0);
6215 else
6216 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6217 SKL_DPLL0);
6218
6219 I915_WRITE(DPLL_CTRL1, val);
6220 POSTING_READ(DPLL_CTRL1);
6221
6222 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6223
Chris Wilsone24ca052016-06-30 15:33:05 +01006224 if (intel_wait_for_register(dev_priv,
6225 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6226 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006227 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006228
Ville Syrjälä63911d72016-05-13 23:41:32 +03006229 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006230
6231 /* We'll want to keep using the current vco from now on. */
6232 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006233}
6234
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006235static void
6236skl_dpll0_disable(struct drm_i915_private *dev_priv)
6237{
6238 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006239 if (intel_wait_for_register(dev_priv,
6240 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6241 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006242 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006243
Ville Syrjälä63911d72016-05-13 23:41:32 +03006244 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006245}
6246
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006247static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6248{
6249 int ret;
6250 u32 val;
6251
6252 /* inform PCU we want to change CDCLK */
6253 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6254 mutex_lock(&dev_priv->rps.hw_lock);
6255 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6256 mutex_unlock(&dev_priv->rps.hw_lock);
6257
6258 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6259}
6260
6261static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6262{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006263 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006264}
6265
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006266static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006267{
6268 u32 freq_select, pcu_ack;
6269
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006270 WARN_ON((cdclk == 24000) != (vco == 0));
6271
Ville Syrjälä63911d72016-05-13 23:41:32 +03006272 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006273
6274 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6275 DRM_ERROR("failed to inform PCU about cdclk change\n");
6276 return;
6277 }
6278
6279 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006280 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006281 case 450000:
6282 case 432000:
6283 freq_select = CDCLK_FREQ_450_432;
6284 pcu_ack = 1;
6285 break;
6286 case 540000:
6287 freq_select = CDCLK_FREQ_540;
6288 pcu_ack = 2;
6289 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006290 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006291 case 337500:
6292 default:
6293 freq_select = CDCLK_FREQ_337_308;
6294 pcu_ack = 0;
6295 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006296 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006297 case 675000:
6298 freq_select = CDCLK_FREQ_675_617;
6299 pcu_ack = 3;
6300 break;
6301 }
6302
Ville Syrjälä63911d72016-05-13 23:41:32 +03006303 if (dev_priv->cdclk_pll.vco != 0 &&
6304 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006305 skl_dpll0_disable(dev_priv);
6306
Ville Syrjälä63911d72016-05-13 23:41:32 +03006307 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006308 skl_dpll0_enable(dev_priv, vco);
6309
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006310 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006311 POSTING_READ(CDCLK_CTL);
6312
6313 /* inform PCU of the change */
6314 mutex_lock(&dev_priv->rps.hw_lock);
6315 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6316 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006317
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006318 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006319}
6320
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006321static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6322
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006323void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6324{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006325 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006326}
6327
6328void skl_init_cdclk(struct drm_i915_private *dev_priv)
6329{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006330 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006331
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006332 skl_sanitize_cdclk(dev_priv);
6333
Ville Syrjälä63911d72016-05-13 23:41:32 +03006334 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006335 /*
6336 * Use the current vco as our initial
6337 * guess as to what the preferred vco is.
6338 */
6339 if (dev_priv->skl_preferred_vco_freq == 0)
6340 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006341 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006342 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006343 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006344
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006345 vco = dev_priv->skl_preferred_vco_freq;
6346 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006347 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006348 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006349
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006350 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006351}
6352
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006353static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306354{
Ville Syrjälä09492492016-05-13 23:41:28 +03006355 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306356
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306357 /*
6358 * check if the pre-os intialized the display
6359 * There is SWF18 scratchpad register defined which is set by the
6360 * pre-os which can be used by the OS drivers to check the status
6361 */
6362 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6363 goto sanitize;
6364
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006365 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006366 /* Is PLL enabled and locked ? */
6367 if (dev_priv->cdclk_pll.vco == 0 ||
6368 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6369 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006370
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306371 /* DPLL okay; verify the cdclock
6372 *
6373 * Noticed in some instances that the freq selection is correct but
6374 * decimal part is programmed wrong from BIOS where pre-os does not
6375 * enable display. Verify the same as well.
6376 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006377 cdctl = I915_READ(CDCLK_CTL);
6378 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6379 skl_cdclk_decimal(dev_priv->cdclk_freq);
6380 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306381 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006382 return;
6383
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306384sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006385 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006386
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006387 /* force cdclk programming */
6388 dev_priv->cdclk_freq = 0;
6389 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006390 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306391}
6392
Jesse Barnes30a970c2013-11-04 13:48:12 -08006393/* Adjust CDclk dividers to allow high res or save power if possible */
6394static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6395{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006396 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006397 u32 val, cmd;
6398
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006399 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306400 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006401
Ville Syrjälädfcab172014-06-13 13:37:47 +03006402 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006403 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006404 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006405 cmd = 1;
6406 else
6407 cmd = 0;
6408
6409 mutex_lock(&dev_priv->rps.hw_lock);
6410 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6411 val &= ~DSPFREQGUAR_MASK;
6412 val |= (cmd << DSPFREQGUAR_SHIFT);
6413 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6414 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6415 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6416 50)) {
6417 DRM_ERROR("timed out waiting for CDclk change\n");
6418 }
6419 mutex_unlock(&dev_priv->rps.hw_lock);
6420
Ville Syrjälä54433e92015-05-26 20:42:31 +03006421 mutex_lock(&dev_priv->sb_lock);
6422
Ville Syrjälädfcab172014-06-13 13:37:47 +03006423 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006424 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006425
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006426 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006427
Jesse Barnes30a970c2013-11-04 13:48:12 -08006428 /* adjust cdclk divider */
6429 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006430 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006431 val |= divider;
6432 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006433
6434 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006435 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006436 50))
6437 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006438 }
6439
Jesse Barnes30a970c2013-11-04 13:48:12 -08006440 /* adjust self-refresh exit latency value */
6441 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6442 val &= ~0x7f;
6443
6444 /*
6445 * For high bandwidth configs, we set a higher latency in the bunit
6446 * so that the core display fetch happens in time to avoid underruns.
6447 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006448 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006449 val |= 4500 / 250; /* 4.5 usec */
6450 else
6451 val |= 3000 / 250; /* 3.0 usec */
6452 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006453
Ville Syrjäläa5805162015-05-26 20:42:30 +03006454 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006455
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006456 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006457}
6458
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006459static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6460{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006461 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006462 u32 val, cmd;
6463
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006464 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306465 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006466
6467 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006468 case 333333:
6469 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006470 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006471 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006472 break;
6473 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006474 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006475 return;
6476 }
6477
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006478 /*
6479 * Specs are full of misinformation, but testing on actual
6480 * hardware has shown that we just need to write the desired
6481 * CCK divider into the Punit register.
6482 */
6483 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6484
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006485 mutex_lock(&dev_priv->rps.hw_lock);
6486 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6487 val &= ~DSPFREQGUAR_MASK_CHV;
6488 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6489 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6490 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6491 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6492 50)) {
6493 DRM_ERROR("timed out waiting for CDclk change\n");
6494 }
6495 mutex_unlock(&dev_priv->rps.hw_lock);
6496
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006497 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006498}
6499
Jesse Barnes30a970c2013-11-04 13:48:12 -08006500static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6501 int max_pixclk)
6502{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006503 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006504 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006505
Jesse Barnes30a970c2013-11-04 13:48:12 -08006506 /*
6507 * Really only a few cases to deal with, as only 4 CDclks are supported:
6508 * 200MHz
6509 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006510 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006511 * 400MHz (VLV only)
6512 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6513 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006514 *
6515 * We seem to get an unstable or solid color picture at 200MHz.
6516 * Not sure what's wrong. For now use 200MHz only when all pipes
6517 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006518 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006519 if (!IS_CHERRYVIEW(dev_priv) &&
6520 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006521 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006522 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006523 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006524 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006525 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006526 else
6527 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006528}
6529
Imre Deak324513c2016-06-13 16:44:36 +03006530static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006531{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006532 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306533 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006534 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306535 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006536 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306537 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006538 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306539 return 288000;
6540 else
6541 return 144000;
6542}
6543
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006544/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006545static int intel_mode_max_pixclk(struct drm_device *dev,
6546 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006547{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006548 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006549 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006550 struct drm_crtc *crtc;
6551 struct drm_crtc_state *crtc_state;
6552 unsigned max_pixclk = 0, i;
6553 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006554
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006555 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6556 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006557
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006558 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6559 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006560
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006561 if (crtc_state->enable)
6562 pixclk = crtc_state->adjusted_mode.crtc_clock;
6563
6564 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006565 }
6566
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006567 for_each_pipe(dev_priv, pipe)
6568 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6569
Jesse Barnes30a970c2013-11-04 13:48:12 -08006570 return max_pixclk;
6571}
6572
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006573static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006574{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006575 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006576 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006577 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006578 struct intel_atomic_state *intel_state =
6579 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006580
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006581 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006582 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306583
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006584 if (!intel_state->active_crtcs)
6585 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6586
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006587 return 0;
6588}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006589
Imre Deak324513c2016-06-13 16:44:36 +03006590static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006591{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006592 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006593 struct intel_atomic_state *intel_state =
6594 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006595
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006596 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006597 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006598
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006599 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006600 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006601
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006602 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006603}
6604
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006605static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6606{
6607 unsigned int credits, default_credits;
6608
6609 if (IS_CHERRYVIEW(dev_priv))
6610 default_credits = PFI_CREDIT(12);
6611 else
6612 default_credits = PFI_CREDIT(8);
6613
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006614 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006615 /* CHV suggested value is 31 or 63 */
6616 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006617 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006618 else
6619 credits = PFI_CREDIT(15);
6620 } else {
6621 credits = default_credits;
6622 }
6623
6624 /*
6625 * WA - write default credits before re-programming
6626 * FIXME: should we also set the resend bit here?
6627 */
6628 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6629 default_credits);
6630
6631 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6632 credits | PFI_CREDIT_RESEND);
6633
6634 /*
6635 * FIXME is this guaranteed to clear
6636 * immediately or should we poll for it?
6637 */
6638 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6639}
6640
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006641static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006642{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006643 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006644 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006645 struct intel_atomic_state *old_intel_state =
6646 to_intel_atomic_state(old_state);
6647 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006648
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006649 /*
6650 * FIXME: We can end up here with all power domains off, yet
6651 * with a CDCLK frequency other than the minimum. To account
6652 * for this take the PIPE-A power domain, which covers the HW
6653 * blocks needed for the following programming. This can be
6654 * removed once it's guaranteed that we get here either with
6655 * the minimum CDCLK set, or the required power domains
6656 * enabled.
6657 */
6658 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006659
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006660 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006661 cherryview_set_cdclk(dev, req_cdclk);
6662 else
6663 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006664
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006665 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006666
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006667 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006668}
6669
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006670static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6671 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006672{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006673 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006674 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006675 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006677 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006678
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006679 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006680 return;
6681
Ville Syrjälä37a56502016-06-22 21:57:04 +03006682 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306683 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006684
6685 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006686 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006687
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006688 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006689 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006690
6691 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6692 I915_WRITE(CHV_CANVAS(pipe), 0);
6693 }
6694
Daniel Vetter5b18e572014-04-24 23:55:06 +02006695 i9xx_set_pipeconf(intel_crtc);
6696
Jesse Barnes89b667f2013-04-18 14:51:36 -07006697 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006698
Daniel Vettera72e4c92014-09-30 10:56:47 +02006699 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006700
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006701 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006702
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006703 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006704 chv_prepare_pll(intel_crtc, intel_crtc->config);
6705 chv_enable_pll(intel_crtc, intel_crtc->config);
6706 } else {
6707 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6708 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006709 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006710
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006711 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712
Jesse Barnes2dd24552013-04-25 12:55:01 -07006713 i9xx_pfit_enable(intel_crtc);
6714
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006715 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006716
Ville Syrjälä432081b2016-10-31 22:37:03 +02006717 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006718 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006719
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006720 assert_vblank_disabled(crtc);
6721 drm_crtc_vblank_on(crtc);
6722
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006723 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006724}
6725
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006726static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6727{
6728 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006729 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006730
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006731 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6732 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006733}
6734
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006735static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6736 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006737{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006738 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006739 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006740 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006742 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006743
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006744 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006745 return;
6746
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006747 i9xx_set_pll_dividers(intel_crtc);
6748
Ville Syrjälä37a56502016-06-22 21:57:04 +03006749 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306750 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006751
6752 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006753 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006754
Daniel Vetter5b18e572014-04-24 23:55:06 +02006755 i9xx_set_pipeconf(intel_crtc);
6756
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006757 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006758
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006759 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006760 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006761
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006762 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006763
Daniel Vetterf6736a12013-06-05 13:34:30 +02006764 i9xx_enable_pll(intel_crtc);
6765
Jesse Barnes2dd24552013-04-25 12:55:01 -07006766 i9xx_pfit_enable(intel_crtc);
6767
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006768 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006769
Ville Syrjälä432081b2016-10-31 22:37:03 +02006770 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006771 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006772
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006773 assert_vblank_disabled(crtc);
6774 drm_crtc_vblank_on(crtc);
6775
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006776 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006777}
6778
Daniel Vetter87476d62013-04-11 16:29:06 +02006779static void i9xx_pfit_disable(struct intel_crtc *crtc)
6780{
6781 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006782 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006783
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006784 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006785 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006786
6787 assert_pipe_disabled(dev_priv, crtc->pipe);
6788
Daniel Vetter328d8e82013-05-08 10:36:31 +02006789 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6790 I915_READ(PFIT_CONTROL));
6791 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006792}
6793
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006794static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6795 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006796{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006797 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006798 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006799 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6801 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006802
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006803 /*
6804 * On gen2 planes are double buffered but the pipe isn't, so we must
6805 * wait for planes to fully turn off before disabling the pipe.
6806 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006807 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006808 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006809
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006810 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006811
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006812 drm_crtc_vblank_off(crtc);
6813 assert_vblank_disabled(crtc);
6814
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006815 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006816
Daniel Vetter87476d62013-04-11 16:29:06 +02006817 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006818
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006819 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006820
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006821 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006822 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006823 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006824 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006825 vlv_disable_pll(dev_priv, pipe);
6826 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006827 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006828 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006829
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006830 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006831
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006832 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006833 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006834}
6835
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006836static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006837{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006838 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006840 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006841 enum intel_display_power_domain domain;
6842 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006843 struct drm_atomic_state *state;
6844 struct intel_crtc_state *crtc_state;
6845 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006846
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006847 if (!intel_crtc->active)
6848 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006849
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006850 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006851 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006852
Ville Syrjälä2622a082016-03-09 19:07:26 +02006853 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006854
6855 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006856 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006857 }
6858
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006859 state = drm_atomic_state_alloc(crtc->dev);
6860 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6861
6862 /* Everything's already locked, -EDEADLK can't happen. */
6863 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6864 ret = drm_atomic_add_affected_connectors(state, crtc);
6865
6866 WARN_ON(IS_ERR(crtc_state) || ret);
6867
6868 dev_priv->display.crtc_disable(crtc_state, state);
6869
Chris Wilson08536952016-10-14 13:18:18 +01006870 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006871
Ville Syrjälä78108b72016-05-27 20:59:19 +03006872 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6873 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006874
6875 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6876 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006877 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006878 crtc->enabled = false;
6879 crtc->state->connector_mask = 0;
6880 crtc->state->encoder_mask = 0;
6881
6882 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6883 encoder->base.crtc = NULL;
6884
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006885 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006886 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006887 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006888
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006889 domains = intel_crtc->enabled_power_domains;
6890 for_each_power_domain(domain, domains)
6891 intel_display_power_put(dev_priv, domain);
6892 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006893
6894 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6895 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006896}
6897
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006898/*
6899 * turn all crtc's off, but do not adjust state
6900 * This has to be paired with a call to intel_modeset_setup_hw_state.
6901 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006902int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006903{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006904 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006905 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006906 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006907
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006908 state = drm_atomic_helper_suspend(dev);
6909 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006910 if (ret)
6911 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006912 else
6913 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006914 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006915}
6916
Chris Wilsonea5b2132010-08-04 13:50:23 +01006917void intel_encoder_destroy(struct drm_encoder *encoder)
6918{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006919 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006920
Chris Wilsonea5b2132010-08-04 13:50:23 +01006921 drm_encoder_cleanup(encoder);
6922 kfree(intel_encoder);
6923}
6924
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006925/* Cross check the actual hw state with our own modeset state tracking (and it's
6926 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006927static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006928{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006929 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006930
6931 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6932 connector->base.base.id,
6933 connector->base.name);
6934
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006935 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006936 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006937 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006938
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006939 I915_STATE_WARN(!crtc,
6940 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006941
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006942 if (!crtc)
6943 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006944
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006945 I915_STATE_WARN(!crtc->state->active,
6946 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006947
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006948 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006949 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006950
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006951 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006952 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006953
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006954 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006955 "attached encoder crtc differs from connector crtc\n");
6956 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006957 I915_STATE_WARN(crtc && crtc->state->active,
6958 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006959 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006960 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006961 }
6962}
6963
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006964int intel_connector_init(struct intel_connector *connector)
6965{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006966 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006967
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006968 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006969 return -ENOMEM;
6970
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006971 return 0;
6972}
6973
6974struct intel_connector *intel_connector_alloc(void)
6975{
6976 struct intel_connector *connector;
6977
6978 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6979 if (!connector)
6980 return NULL;
6981
6982 if (intel_connector_init(connector) < 0) {
6983 kfree(connector);
6984 return NULL;
6985 }
6986
6987 return connector;
6988}
6989
Daniel Vetterf0947c32012-07-02 13:10:34 +02006990/* Simple connector->get_hw_state implementation for encoders that support only
6991 * one connector and no cloning and hence the encoder state determines the state
6992 * of the connector. */
6993bool intel_connector_get_hw_state(struct intel_connector *connector)
6994{
Daniel Vetter24929352012-07-02 20:28:59 +02006995 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006996 struct intel_encoder *encoder = connector->encoder;
6997
6998 return encoder->get_hw_state(encoder, &pipe);
6999}
7000
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007001static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007002{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007003 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7004 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007005
7006 return 0;
7007}
7008
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007009static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007010 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007011{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007012 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007013 struct drm_atomic_state *state = pipe_config->base.state;
7014 struct intel_crtc *other_crtc;
7015 struct intel_crtc_state *other_crtc_state;
7016
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007017 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7018 pipe_name(pipe), pipe_config->fdi_lanes);
7019 if (pipe_config->fdi_lanes > 4) {
7020 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7021 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007022 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007023 }
7024
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007025 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007026 if (pipe_config->fdi_lanes > 2) {
7027 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7028 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007029 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007030 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007031 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007032 }
7033 }
7034
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00007035 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007036 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007037
7038 /* Ivybridge 3 pipe is really complicated */
7039 switch (pipe) {
7040 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007041 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007042 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007043 if (pipe_config->fdi_lanes <= 2)
7044 return 0;
7045
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007046 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007047 other_crtc_state =
7048 intel_atomic_get_crtc_state(state, other_crtc);
7049 if (IS_ERR(other_crtc_state))
7050 return PTR_ERR(other_crtc_state);
7051
7052 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007053 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7054 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007055 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007056 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007057 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007058 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007059 if (pipe_config->fdi_lanes > 2) {
7060 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7061 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007062 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007063 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007064
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007065 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007066 other_crtc_state =
7067 intel_atomic_get_crtc_state(state, other_crtc);
7068 if (IS_ERR(other_crtc_state))
7069 return PTR_ERR(other_crtc_state);
7070
7071 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007072 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007073 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007074 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007075 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007076 default:
7077 BUG();
7078 }
7079}
7080
Daniel Vettere29c22c2013-02-21 00:00:16 +01007081#define RETRY 1
7082static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007083 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007084{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007085 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007086 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007087 int lane, link_bw, fdi_dotclock, ret;
7088 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007089
Daniel Vettere29c22c2013-02-21 00:00:16 +01007090retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007091 /* FDI is a binary signal running at ~2.7GHz, encoding
7092 * each output octet as 10 bits. The actual frequency
7093 * is stored as a divider into a 100MHz clock, and the
7094 * mode pixel clock is stored in units of 1KHz.
7095 * Hence the bw of each lane in terms of the mode signal
7096 * is:
7097 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007098 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007099
Damien Lespiau241bfc32013-09-25 16:45:37 +01007100 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007101
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007102 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007103 pipe_config->pipe_bpp);
7104
7105 pipe_config->fdi_lanes = lane;
7106
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007107 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007108 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007109
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007110 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007111 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007112 pipe_config->pipe_bpp -= 2*3;
7113 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7114 pipe_config->pipe_bpp);
7115 needs_recompute = true;
7116 pipe_config->bw_constrained = true;
7117
7118 goto retry;
7119 }
7120
7121 if (needs_recompute)
7122 return RETRY;
7123
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007124 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007125}
7126
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007127static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7128 struct intel_crtc_state *pipe_config)
7129{
7130 if (pipe_config->pipe_bpp > 24)
7131 return false;
7132
7133 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007134 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007135 return true;
7136
7137 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007138 * We compare against max which means we must take
7139 * the increased cdclk requirement into account when
7140 * calculating the new cdclk.
7141 *
7142 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007143 */
7144 return ilk_pipe_pixel_rate(pipe_config) <=
7145 dev_priv->max_cdclk_freq * 95 / 100;
7146}
7147
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007148static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007149 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007150{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007151 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007152 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007153
Jani Nikulad330a952014-01-21 11:24:25 +02007154 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007155 hsw_crtc_supports_ips(crtc) &&
7156 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007157}
7158
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007159static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7160{
7161 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7162
7163 /* GDG double wide on either pipe, otherwise pipe A only */
7164 return INTEL_INFO(dev_priv)->gen < 4 &&
7165 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7166}
7167
Daniel Vettera43f6e02013-06-07 23:10:32 +02007168static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007169 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007170{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007171 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007172 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007173 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007174 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007175
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007176 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007177 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007178
7179 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007180 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007181 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007182 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007183 if (intel_crtc_supports_double_wide(crtc) &&
7184 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007185 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007186 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007187 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007188 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007189
Ville Syrjäläf3261152016-05-24 21:34:18 +03007190 if (adjusted_mode->crtc_clock > clock_limit) {
7191 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7192 adjusted_mode->crtc_clock, clock_limit,
7193 yesno(pipe_config->double_wide));
7194 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007195 }
Chris Wilson89749352010-09-12 18:25:19 +01007196
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007197 /*
7198 * Pipe horizontal size must be even in:
7199 * - DVO ganged mode
7200 * - LVDS dual channel mode
7201 * - Double wide pipe
7202 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007203 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007204 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7205 pipe_config->pipe_src_w &= ~1;
7206
Damien Lespiau8693a822013-05-03 18:48:11 +01007207 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7208 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007209 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007210 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007211 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007212 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007213
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007214 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007215 hsw_compute_ips_config(crtc, pipe_config);
7216
Daniel Vetter877d48d2013-04-19 11:24:43 +02007217 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007218 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007219
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007220 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007221}
7222
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007223static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007224{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007225 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007226
Ville Syrjäläea617912016-05-13 23:41:24 +03007227 skl_dpll0_update(dev_priv);
7228
Ville Syrjälä63911d72016-05-13 23:41:32 +03007229 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007230 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007231
Ville Syrjäläea617912016-05-13 23:41:24 +03007232 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007233
Ville Syrjälä63911d72016-05-13 23:41:32 +03007234 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007235 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7236 case CDCLK_FREQ_450_432:
7237 return 432000;
7238 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007239 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007240 case CDCLK_FREQ_540:
7241 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007242 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007243 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007244 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007245 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007246 }
7247 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007248 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7249 case CDCLK_FREQ_450_432:
7250 return 450000;
7251 case CDCLK_FREQ_337_308:
7252 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007253 case CDCLK_FREQ_540:
7254 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007255 case CDCLK_FREQ_675_617:
7256 return 675000;
7257 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007258 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007259 }
7260 }
7261
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007262 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007263}
7264
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007265static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7266{
7267 u32 val;
7268
7269 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007270 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007271
7272 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007273 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007274 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007275
Imre Deak1c3f7702016-05-24 15:38:32 +03007276 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7277 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007278
7279 val = I915_READ(BXT_DE_PLL_CTL);
7280 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7281 dev_priv->cdclk_pll.ref;
7282}
7283
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007284static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007285{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007286 u32 divider;
7287 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007288
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007289 bxt_de_pll_update(dev_priv);
7290
Ville Syrjäläf5986242016-05-13 23:41:37 +03007291 vco = dev_priv->cdclk_pll.vco;
7292 if (vco == 0)
7293 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007294
Ville Syrjäläf5986242016-05-13 23:41:37 +03007295 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007296
Ville Syrjäläf5986242016-05-13 23:41:37 +03007297 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007298 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007299 div = 2;
7300 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007301 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007302 div = 3;
7303 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007304 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007305 div = 4;
7306 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007307 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007308 div = 8;
7309 break;
7310 default:
7311 MISSING_CASE(divider);
7312 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007313 }
7314
Ville Syrjäläf5986242016-05-13 23:41:37 +03007315 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007316}
7317
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007318static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007319{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007320 uint32_t lcpll = I915_READ(LCPLL_CTL);
7321 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7322
7323 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7324 return 800000;
7325 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7326 return 450000;
7327 else if (freq == LCPLL_CLK_FREQ_450)
7328 return 450000;
7329 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7330 return 540000;
7331 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7332 return 337500;
7333 else
7334 return 675000;
7335}
7336
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007337static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007338{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007339 uint32_t lcpll = I915_READ(LCPLL_CTL);
7340 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7341
7342 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7343 return 800000;
7344 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7345 return 450000;
7346 else if (freq == LCPLL_CLK_FREQ_450)
7347 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007348 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007349 return 337500;
7350 else
7351 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007352}
7353
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007354static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007355{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007356 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007357 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007358}
7359
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007360static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007361{
7362 return 450000;
7363}
7364
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007365static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007366{
Jesse Barnese70236a2009-09-21 10:42:27 -07007367 return 400000;
7368}
Jesse Barnes79e53942008-11-07 14:24:08 -08007369
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007370static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007371{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007372 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007373}
Jesse Barnes79e53942008-11-07 14:24:08 -08007374
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007375static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007376{
7377 return 200000;
7378}
Jesse Barnes79e53942008-11-07 14:24:08 -08007379
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007380static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007381{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007382 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007383 u16 gcfgc = 0;
7384
David Weinehall52a05c32016-08-22 13:32:44 +03007385 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007386
7387 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7388 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007389 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007390 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007391 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007392 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007393 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007394 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7395 return 200000;
7396 default:
7397 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7398 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007399 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007400 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007401 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007402 }
7403}
7404
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007405static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007406{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007407 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007408 u16 gcfgc = 0;
7409
David Weinehall52a05c32016-08-22 13:32:44 +03007410 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007411
7412 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007413 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007414 else {
7415 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7416 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007417 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007418 default:
7419 case GC_DISPLAY_CLOCK_190_200_MHZ:
7420 return 190000;
7421 }
7422 }
7423}
Jesse Barnes79e53942008-11-07 14:24:08 -08007424
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007425static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007426{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007427 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007428}
7429
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007430static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007431{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007432 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007433 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007434
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007435 /*
7436 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7437 * encoding is different :(
7438 * FIXME is this the right way to detect 852GM/852GMV?
7439 */
David Weinehall52a05c32016-08-22 13:32:44 +03007440 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007441 return 133333;
7442
David Weinehall52a05c32016-08-22 13:32:44 +03007443 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007444 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7445
Jesse Barnese70236a2009-09-21 10:42:27 -07007446 /* Assume that the hardware is in the high speed state. This
7447 * should be the default.
7448 */
7449 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7450 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007451 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007452 case GC_CLOCK_100_200:
7453 return 200000;
7454 case GC_CLOCK_166_250:
7455 return 250000;
7456 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007457 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007458 case GC_CLOCK_133_266:
7459 case GC_CLOCK_133_266_2:
7460 case GC_CLOCK_166_266:
7461 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007462 }
7463
7464 /* Shouldn't happen */
7465 return 0;
7466}
7467
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007468static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007469{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007470 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007471}
7472
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007473static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007474{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007475 static const unsigned int blb_vco[8] = {
7476 [0] = 3200000,
7477 [1] = 4000000,
7478 [2] = 5333333,
7479 [3] = 4800000,
7480 [4] = 6400000,
7481 };
7482 static const unsigned int pnv_vco[8] = {
7483 [0] = 3200000,
7484 [1] = 4000000,
7485 [2] = 5333333,
7486 [3] = 4800000,
7487 [4] = 2666667,
7488 };
7489 static const unsigned int cl_vco[8] = {
7490 [0] = 3200000,
7491 [1] = 4000000,
7492 [2] = 5333333,
7493 [3] = 6400000,
7494 [4] = 3333333,
7495 [5] = 3566667,
7496 [6] = 4266667,
7497 };
7498 static const unsigned int elk_vco[8] = {
7499 [0] = 3200000,
7500 [1] = 4000000,
7501 [2] = 5333333,
7502 [3] = 4800000,
7503 };
7504 static const unsigned int ctg_vco[8] = {
7505 [0] = 3200000,
7506 [1] = 4000000,
7507 [2] = 5333333,
7508 [3] = 6400000,
7509 [4] = 2666667,
7510 [5] = 4266667,
7511 };
7512 const unsigned int *vco_table;
7513 unsigned int vco;
7514 uint8_t tmp = 0;
7515
7516 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007517 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007518 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007519 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007520 vco_table = elk_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007521 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007522 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007523 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007524 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007525 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007526 vco_table = blb_vco;
7527 else
7528 return 0;
7529
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007530 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007531
7532 vco = vco_table[tmp & 0x7];
7533 if (vco == 0)
7534 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7535 else
7536 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7537
7538 return vco;
7539}
7540
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007541static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007542{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007543 struct pci_dev *pdev = dev_priv->drm.pdev;
7544 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007545 uint16_t tmp = 0;
7546
David Weinehall52a05c32016-08-22 13:32:44 +03007547 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007548
7549 cdclk_sel = (tmp >> 12) & 0x1;
7550
7551 switch (vco) {
7552 case 2666667:
7553 case 4000000:
7554 case 5333333:
7555 return cdclk_sel ? 333333 : 222222;
7556 case 3200000:
7557 return cdclk_sel ? 320000 : 228571;
7558 default:
7559 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7560 return 222222;
7561 }
7562}
7563
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007564static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007565{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007566 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007567 static const uint8_t div_3200[] = { 16, 10, 8 };
7568 static const uint8_t div_4000[] = { 20, 12, 10 };
7569 static const uint8_t div_5333[] = { 24, 16, 14 };
7570 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007571 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007572 uint16_t tmp = 0;
7573
David Weinehall52a05c32016-08-22 13:32:44 +03007574 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007575
7576 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7577
7578 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7579 goto fail;
7580
7581 switch (vco) {
7582 case 3200000:
7583 div_table = div_3200;
7584 break;
7585 case 4000000:
7586 div_table = div_4000;
7587 break;
7588 case 5333333:
7589 div_table = div_5333;
7590 break;
7591 default:
7592 goto fail;
7593 }
7594
7595 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7596
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007597fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007598 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7599 return 200000;
7600}
7601
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007602static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007603{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007604 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007605 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7606 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7607 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7608 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7609 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007610 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007611 uint16_t tmp = 0;
7612
David Weinehall52a05c32016-08-22 13:32:44 +03007613 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007614
7615 cdclk_sel = (tmp >> 4) & 0x7;
7616
7617 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7618 goto fail;
7619
7620 switch (vco) {
7621 case 3200000:
7622 div_table = div_3200;
7623 break;
7624 case 4000000:
7625 div_table = div_4000;
7626 break;
7627 case 4800000:
7628 div_table = div_4800;
7629 break;
7630 case 5333333:
7631 div_table = div_5333;
7632 break;
7633 default:
7634 goto fail;
7635 }
7636
7637 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7638
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007639fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007640 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7641 return 190476;
7642}
7643
Zhenyu Wang2c072452009-06-05 15:38:42 +08007644static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007645intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007646{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007647 while (*num > DATA_LINK_M_N_MASK ||
7648 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007649 *num >>= 1;
7650 *den >>= 1;
7651 }
7652}
7653
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007654static void compute_m_n(unsigned int m, unsigned int n,
7655 uint32_t *ret_m, uint32_t *ret_n)
7656{
7657 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7658 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7659 intel_reduce_m_n_ratio(ret_m, ret_n);
7660}
7661
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007662void
7663intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7664 int pixel_clock, int link_clock,
7665 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007666{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007667 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007668
7669 compute_m_n(bits_per_pixel * pixel_clock,
7670 link_clock * nlanes * 8,
7671 &m_n->gmch_m, &m_n->gmch_n);
7672
7673 compute_m_n(pixel_clock, link_clock,
7674 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007675}
7676
Chris Wilsona7615032011-01-12 17:04:08 +00007677static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7678{
Jani Nikulad330a952014-01-21 11:24:25 +02007679 if (i915.panel_use_ssc >= 0)
7680 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007681 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007682 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007683}
7684
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007685static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007686{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007687 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007688}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007689
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007690static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7691{
7692 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007693}
7694
Daniel Vetterf47709a2013-03-28 10:42:02 +01007695static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007696 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007697 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007698{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007699 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007700 u32 fp, fp2 = 0;
7701
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007702 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007703 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007704 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007705 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007706 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007707 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007708 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007709 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007710 }
7711
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007712 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007713
Daniel Vetterf47709a2013-03-28 10:42:02 +01007714 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007715 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007716 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007717 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007718 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007719 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007720 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007721 }
7722}
7723
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007724static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7725 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007726{
7727 u32 reg_val;
7728
7729 /*
7730 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7731 * and set it to a reasonable value instead.
7732 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007733 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007734 reg_val &= 0xffffff00;
7735 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007736 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007737
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007738 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007739 reg_val &= 0x8cffffff;
7740 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007741 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007742
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007743 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007744 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007745 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007746
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007747 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007748 reg_val &= 0x00ffffff;
7749 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007750 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007751}
7752
Daniel Vetterb5518422013-05-03 11:49:48 +02007753static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7754 struct intel_link_m_n *m_n)
7755{
7756 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007757 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007758 int pipe = crtc->pipe;
7759
Daniel Vettere3b95f12013-05-03 11:49:49 +02007760 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7761 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7762 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7763 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007764}
7765
7766static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007767 struct intel_link_m_n *m_n,
7768 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007769{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007770 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007771 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007772 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007773
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007774 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02007775 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7776 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7777 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7778 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007779 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7780 * for gen < 8) and if DRRS is supported (to make sure the
7781 * registers are not unnecessarily accessed).
7782 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007783 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7784 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007785 I915_WRITE(PIPE_DATA_M2(transcoder),
7786 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7787 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7788 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7789 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7790 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007791 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007792 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7793 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7794 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7795 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007796 }
7797}
7798
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307799void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007800{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307801 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7802
7803 if (m_n == M1_N1) {
7804 dp_m_n = &crtc->config->dp_m_n;
7805 dp_m2_n2 = &crtc->config->dp_m2_n2;
7806 } else if (m_n == M2_N2) {
7807
7808 /*
7809 * M2_N2 registers are not supported. Hence m2_n2 divider value
7810 * needs to be programmed into M1_N1.
7811 */
7812 dp_m_n = &crtc->config->dp_m2_n2;
7813 } else {
7814 DRM_ERROR("Unsupported divider value\n");
7815 return;
7816 }
7817
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007818 if (crtc->config->has_pch_encoder)
7819 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007820 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307821 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007822}
7823
Daniel Vetter251ac862015-06-18 10:30:24 +02007824static void vlv_compute_dpll(struct intel_crtc *crtc,
7825 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007826{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007827 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007828 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007829 if (crtc->pipe != PIPE_A)
7830 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007831
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007832 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007833 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007834 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7835 DPLL_EXT_BUFFER_ENABLE_VLV;
7836
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007837 pipe_config->dpll_hw_state.dpll_md =
7838 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7839}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007840
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007841static void chv_compute_dpll(struct intel_crtc *crtc,
7842 struct intel_crtc_state *pipe_config)
7843{
7844 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007845 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007846 if (crtc->pipe != PIPE_A)
7847 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7848
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007849 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007850 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007851 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7852
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007853 pipe_config->dpll_hw_state.dpll_md =
7854 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007855}
7856
Ville Syrjäläd288f652014-10-28 13:20:22 +02007857static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007858 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007859{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007860 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007861 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007862 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007863 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007864 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007865 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007866
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007867 /* Enable Refclk */
7868 I915_WRITE(DPLL(pipe),
7869 pipe_config->dpll_hw_state.dpll &
7870 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7871
7872 /* No need to actually set up the DPLL with DSI */
7873 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7874 return;
7875
Ville Syrjäläa5805162015-05-26 20:42:30 +03007876 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007877
Ville Syrjäläd288f652014-10-28 13:20:22 +02007878 bestn = pipe_config->dpll.n;
7879 bestm1 = pipe_config->dpll.m1;
7880 bestm2 = pipe_config->dpll.m2;
7881 bestp1 = pipe_config->dpll.p1;
7882 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007883
Jesse Barnes89b667f2013-04-18 14:51:36 -07007884 /* See eDP HDMI DPIO driver vbios notes doc */
7885
7886 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007887 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007888 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007889
7890 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007891 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007892
7893 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007894 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007895 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007896 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007897
7898 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007899 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007900
7901 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007902 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7903 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7904 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007905 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007906
7907 /*
7908 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7909 * but we don't support that).
7910 * Note: don't use the DAC post divider as it seems unstable.
7911 */
7912 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007913 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007914
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007915 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007916 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007917
Jesse Barnes89b667f2013-04-18 14:51:36 -07007918 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007919 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007920 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7921 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007923 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007924 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007925 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007926 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007927
Ville Syrjälä37a56502016-06-22 21:57:04 +03007928 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007929 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007930 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007932 0x0df40000);
7933 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007934 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007935 0x0df70000);
7936 } else { /* HDMI or VGA */
7937 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007938 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007940 0x0df70000);
7941 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007943 0x0df40000);
7944 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007945
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007946 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007947 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007948 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007949 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007951
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007953 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007954}
7955
Ville Syrjäläd288f652014-10-28 13:20:22 +02007956static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007957 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007958{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007959 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007960 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007961 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007962 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307963 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007964 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307965 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307966 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007967
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007968 /* Enable Refclk and SSC */
7969 I915_WRITE(DPLL(pipe),
7970 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7971
7972 /* No need to actually set up the DPLL with DSI */
7973 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7974 return;
7975
Ville Syrjäläd288f652014-10-28 13:20:22 +02007976 bestn = pipe_config->dpll.n;
7977 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7978 bestm1 = pipe_config->dpll.m1;
7979 bestm2 = pipe_config->dpll.m2 >> 22;
7980 bestp1 = pipe_config->dpll.p1;
7981 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307982 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307983 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307984 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007985
Ville Syrjäläa5805162015-05-26 20:42:30 +03007986 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007987
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007988 /* p1 and p2 divider */
7989 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7990 5 << DPIO_CHV_S1_DIV_SHIFT |
7991 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7992 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7993 1 << DPIO_CHV_K_DIV_SHIFT);
7994
7995 /* Feedback post-divider - m2 */
7996 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7997
7998 /* Feedback refclk divider - n and m1 */
7999 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8000 DPIO_CHV_M1_DIV_BY_2 |
8001 1 << DPIO_CHV_N_DIV_SHIFT);
8002
8003 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008004 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008005
8006 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308007 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8008 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8009 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8010 if (bestm2_frac)
8011 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8012 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008013
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308014 /* Program digital lock detect threshold */
8015 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8016 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8017 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8018 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8019 if (!bestm2_frac)
8020 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8021 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8022
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008023 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308024 if (vco == 5400000) {
8025 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8026 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8027 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8028 tribuf_calcntr = 0x9;
8029 } else if (vco <= 6200000) {
8030 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8031 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8032 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8033 tribuf_calcntr = 0x9;
8034 } else if (vco <= 6480000) {
8035 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8036 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8037 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8038 tribuf_calcntr = 0x8;
8039 } else {
8040 /* Not supported. Apply the same limits as in the max case */
8041 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8042 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8043 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8044 tribuf_calcntr = 0;
8045 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008046 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8047
Ville Syrjälä968040b2015-03-11 22:52:08 +02008048 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308049 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8050 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8051 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8052
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008053 /* AFC Recal */
8054 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8055 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8056 DPIO_AFC_RECAL);
8057
Ville Syrjäläa5805162015-05-26 20:42:30 +03008058 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008059}
8060
Ville Syrjäläd288f652014-10-28 13:20:22 +02008061/**
8062 * vlv_force_pll_on - forcibly enable just the PLL
8063 * @dev_priv: i915 private structure
8064 * @pipe: pipe PLL to enable
8065 * @dpll: PLL configuration
8066 *
8067 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8068 * in cases where we need the PLL enabled even when @pipe is not going to
8069 * be enabled.
8070 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008071int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008072 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008073{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008074 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008075 struct intel_crtc_state *pipe_config;
8076
8077 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8078 if (!pipe_config)
8079 return -ENOMEM;
8080
8081 pipe_config->base.crtc = &crtc->base;
8082 pipe_config->pixel_multiplier = 1;
8083 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008084
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008085 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008086 chv_compute_dpll(crtc, pipe_config);
8087 chv_prepare_pll(crtc, pipe_config);
8088 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008089 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008090 vlv_compute_dpll(crtc, pipe_config);
8091 vlv_prepare_pll(crtc, pipe_config);
8092 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008093 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008094
8095 kfree(pipe_config);
8096
8097 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008098}
8099
8100/**
8101 * vlv_force_pll_off - forcibly disable just the PLL
8102 * @dev_priv: i915 private structure
8103 * @pipe: pipe PLL to disable
8104 *
8105 * Disable the PLL for @pipe. To be used in cases where we need
8106 * the PLL enabled even when @pipe is not going to be enabled.
8107 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008108void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008109{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008110 if (IS_CHERRYVIEW(dev_priv))
8111 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008112 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008113 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008114}
8115
Daniel Vetter251ac862015-06-18 10:30:24 +02008116static void i9xx_compute_dpll(struct intel_crtc *crtc,
8117 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008118 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008119{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008120 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008121 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008122 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008123
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008124 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308125
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008126 dpll = DPLL_VGA_MODE_DIS;
8127
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008128 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008129 dpll |= DPLLB_MODE_LVDS;
8130 else
8131 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008132
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008133 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008134 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008135 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008136 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008137
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008138 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8139 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008140 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008141
Ville Syrjälä37a56502016-06-22 21:57:04 +03008142 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008143 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008144
8145 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008146 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008147 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8148 else {
8149 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008150 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008151 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8152 }
8153 switch (clock->p2) {
8154 case 5:
8155 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8156 break;
8157 case 7:
8158 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8159 break;
8160 case 10:
8161 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8162 break;
8163 case 14:
8164 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8165 break;
8166 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008167 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008168 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8169
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008170 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008171 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008172 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008173 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008174 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8175 else
8176 dpll |= PLL_REF_INPUT_DREFCLK;
8177
8178 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008179 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008180
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008181 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008182 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008183 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008184 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008185 }
8186}
8187
Daniel Vetter251ac862015-06-18 10:30:24 +02008188static void i8xx_compute_dpll(struct intel_crtc *crtc,
8189 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008190 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008191{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008192 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008193 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008194 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008195 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008196
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008197 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308198
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008199 dpll = DPLL_VGA_MODE_DIS;
8200
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008201 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008202 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8203 } else {
8204 if (clock->p1 == 2)
8205 dpll |= PLL_P1_DIVIDE_BY_TWO;
8206 else
8207 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8208 if (clock->p2 == 4)
8209 dpll |= PLL_P2_DIVIDE_BY_4;
8210 }
8211
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008212 if (!IS_I830(dev_priv) &&
8213 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008214 dpll |= DPLL_DVO_2X_MODE;
8215
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008216 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008217 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008218 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8219 else
8220 dpll |= PLL_REF_INPUT_DREFCLK;
8221
8222 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008223 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008224}
8225
Daniel Vetter8a654f32013-06-01 17:16:22 +02008226static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008227{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008228 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008229 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008230 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008231 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008232 uint32_t crtc_vtotal, crtc_vblank_end;
8233 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008234
8235 /* We need to be careful not to changed the adjusted mode, for otherwise
8236 * the hw state checker will get angry at the mismatch. */
8237 crtc_vtotal = adjusted_mode->crtc_vtotal;
8238 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008239
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008240 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008241 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008242 crtc_vtotal -= 1;
8243 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008244
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008245 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008246 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8247 else
8248 vsyncshift = adjusted_mode->crtc_hsync_start -
8249 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008250 if (vsyncshift < 0)
8251 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008252 }
8253
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008254 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008255 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008256
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008257 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008258 (adjusted_mode->crtc_hdisplay - 1) |
8259 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008260 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008261 (adjusted_mode->crtc_hblank_start - 1) |
8262 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008263 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008264 (adjusted_mode->crtc_hsync_start - 1) |
8265 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8266
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008267 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008268 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008269 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008270 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008271 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008272 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008273 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008274 (adjusted_mode->crtc_vsync_start - 1) |
8275 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8276
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008277 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8278 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8279 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8280 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008281 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008282 (pipe == PIPE_B || pipe == PIPE_C))
8283 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8284
Jani Nikulabc58be62016-03-18 17:05:39 +02008285}
8286
8287static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8288{
8289 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008290 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008291 enum pipe pipe = intel_crtc->pipe;
8292
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008293 /* pipesrc controls the size that is scaled from, which should
8294 * always be the user's requested size.
8295 */
8296 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008297 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8298 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008299}
8300
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008301static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008302 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008303{
8304 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008305 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008306 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8307 uint32_t tmp;
8308
8309 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008310 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8311 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008312 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008313 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8314 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008315 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008316 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8317 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008318
8319 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008320 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8321 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008322 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008323 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8324 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008325 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008326 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8327 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008328
8329 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008330 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8331 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8332 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008333 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008334}
8335
8336static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8337 struct intel_crtc_state *pipe_config)
8338{
8339 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008340 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008341 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008342
8343 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008344 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8345 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8346
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008347 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8348 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008349}
8350
Daniel Vetterf6a83282014-02-11 15:28:57 -08008351void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008352 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008353{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008354 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8355 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8356 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8357 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008358
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008359 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8360 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8361 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8362 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008363
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008364 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008365 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008366
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008367 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8368 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008369
8370 mode->hsync = drm_mode_hsync(mode);
8371 mode->vrefresh = drm_mode_vrefresh(mode);
8372 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008373}
8374
Daniel Vetter84b046f2013-02-19 18:48:54 +01008375static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8376{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008377 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008378 uint32_t pipeconf;
8379
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008380 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008381
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008382 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8383 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8384 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008386 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008387 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008388
Daniel Vetterff9ce462013-04-24 14:57:17 +02008389 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008390 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8391 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008392 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008393 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008394 pipeconf |= PIPECONF_DITHER_EN |
8395 PIPECONF_DITHER_TYPE_SP;
8396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008397 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008398 case 18:
8399 pipeconf |= PIPECONF_6BPC;
8400 break;
8401 case 24:
8402 pipeconf |= PIPECONF_8BPC;
8403 break;
8404 case 30:
8405 pipeconf |= PIPECONF_10BPC;
8406 break;
8407 default:
8408 /* Case prevented by intel_choose_pipe_bpp_dither. */
8409 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008410 }
8411 }
8412
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00008413 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01008414 if (intel_crtc->lowfreq_avail) {
8415 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8416 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8417 } else {
8418 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008419 }
8420 }
8421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008422 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008423 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008424 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008425 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8426 else
8427 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8428 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008429 pipeconf |= PIPECONF_PROGRESSIVE;
8430
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008431 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008432 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008433 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008434
Daniel Vetter84b046f2013-02-19 18:48:54 +01008435 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8436 POSTING_READ(PIPECONF(intel_crtc->pipe));
8437}
8438
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008439static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8440 struct intel_crtc_state *crtc_state)
8441{
8442 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008443 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008444 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008445 int refclk = 48000;
8446
8447 memset(&crtc_state->dpll_hw_state, 0,
8448 sizeof(crtc_state->dpll_hw_state));
8449
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008450 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008451 if (intel_panel_use_ssc(dev_priv)) {
8452 refclk = dev_priv->vbt.lvds_ssc_freq;
8453 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8454 }
8455
8456 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008457 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008458 limit = &intel_limits_i8xx_dvo;
8459 } else {
8460 limit = &intel_limits_i8xx_dac;
8461 }
8462
8463 if (!crtc_state->clock_set &&
8464 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8465 refclk, NULL, &crtc_state->dpll)) {
8466 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8467 return -EINVAL;
8468 }
8469
8470 i8xx_compute_dpll(crtc, crtc_state, NULL);
8471
8472 return 0;
8473}
8474
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008475static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8476 struct intel_crtc_state *crtc_state)
8477{
8478 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008479 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008480 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008481 int refclk = 96000;
8482
8483 memset(&crtc_state->dpll_hw_state, 0,
8484 sizeof(crtc_state->dpll_hw_state));
8485
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008486 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008487 if (intel_panel_use_ssc(dev_priv)) {
8488 refclk = dev_priv->vbt.lvds_ssc_freq;
8489 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8490 }
8491
8492 if (intel_is_dual_link_lvds(dev))
8493 limit = &intel_limits_g4x_dual_channel_lvds;
8494 else
8495 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008496 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8497 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008498 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008499 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008500 limit = &intel_limits_g4x_sdvo;
8501 } else {
8502 /* The option is for other outputs */
8503 limit = &intel_limits_i9xx_sdvo;
8504 }
8505
8506 if (!crtc_state->clock_set &&
8507 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8508 refclk, NULL, &crtc_state->dpll)) {
8509 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8510 return -EINVAL;
8511 }
8512
8513 i9xx_compute_dpll(crtc, crtc_state, NULL);
8514
8515 return 0;
8516}
8517
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008518static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8519 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008520{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008521 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008522 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008523 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008524 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008525
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008526 memset(&crtc_state->dpll_hw_state, 0,
8527 sizeof(crtc_state->dpll_hw_state));
8528
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008529 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008530 if (intel_panel_use_ssc(dev_priv)) {
8531 refclk = dev_priv->vbt.lvds_ssc_freq;
8532 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8533 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008534
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008535 limit = &intel_limits_pineview_lvds;
8536 } else {
8537 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008538 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008539
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008540 if (!crtc_state->clock_set &&
8541 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8542 refclk, NULL, &crtc_state->dpll)) {
8543 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8544 return -EINVAL;
8545 }
8546
8547 i9xx_compute_dpll(crtc, crtc_state, NULL);
8548
8549 return 0;
8550}
8551
8552static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8553 struct intel_crtc_state *crtc_state)
8554{
8555 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008556 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008557 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008558 int refclk = 96000;
8559
8560 memset(&crtc_state->dpll_hw_state, 0,
8561 sizeof(crtc_state->dpll_hw_state));
8562
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008563 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008564 if (intel_panel_use_ssc(dev_priv)) {
8565 refclk = dev_priv->vbt.lvds_ssc_freq;
8566 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008567 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008568
8569 limit = &intel_limits_i9xx_lvds;
8570 } else {
8571 limit = &intel_limits_i9xx_sdvo;
8572 }
8573
8574 if (!crtc_state->clock_set &&
8575 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8576 refclk, NULL, &crtc_state->dpll)) {
8577 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8578 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008579 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008580
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008581 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008582
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008583 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008584}
8585
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008586static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8587 struct intel_crtc_state *crtc_state)
8588{
8589 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008590 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008591
8592 memset(&crtc_state->dpll_hw_state, 0,
8593 sizeof(crtc_state->dpll_hw_state));
8594
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008595 if (!crtc_state->clock_set &&
8596 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8597 refclk, NULL, &crtc_state->dpll)) {
8598 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8599 return -EINVAL;
8600 }
8601
8602 chv_compute_dpll(crtc, crtc_state);
8603
8604 return 0;
8605}
8606
8607static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8608 struct intel_crtc_state *crtc_state)
8609{
8610 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008611 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008612
8613 memset(&crtc_state->dpll_hw_state, 0,
8614 sizeof(crtc_state->dpll_hw_state));
8615
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008616 if (!crtc_state->clock_set &&
8617 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8618 refclk, NULL, &crtc_state->dpll)) {
8619 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8620 return -EINVAL;
8621 }
8622
8623 vlv_compute_dpll(crtc, crtc_state);
8624
8625 return 0;
8626}
8627
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008628static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008629 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008630{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008631 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008632 uint32_t tmp;
8633
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008634 if (INTEL_GEN(dev_priv) <= 3 &&
8635 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008636 return;
8637
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008638 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008639 if (!(tmp & PFIT_ENABLE))
8640 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008641
Daniel Vetter06922822013-07-11 13:35:40 +02008642 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008643 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008644 if (crtc->pipe != PIPE_B)
8645 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008646 } else {
8647 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8648 return;
8649 }
8650
Daniel Vetter06922822013-07-11 13:35:40 +02008651 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008652 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008653}
8654
Jesse Barnesacbec812013-09-20 11:29:32 -07008655static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008656 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008657{
8658 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008659 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008660 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008661 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008662 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008663 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008664
Ville Syrjäläb5219732016-03-15 16:40:01 +02008665 /* In case of DSI, DPLL will not be used */
8666 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308667 return;
8668
Ville Syrjäläa5805162015-05-26 20:42:30 +03008669 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008670 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008671 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008672
8673 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8674 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8675 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8676 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8677 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8678
Imre Deakdccbea32015-06-22 23:35:51 +03008679 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008680}
8681
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008682static void
8683i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8684 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008685{
8686 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008687 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008688 u32 val, base, offset;
8689 int pipe = crtc->pipe, plane = crtc->plane;
8690 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008691 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008692 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008693 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008694
Damien Lespiau42a7b082015-02-05 19:35:13 +00008695 val = I915_READ(DSPCNTR(plane));
8696 if (!(val & DISPLAY_PLANE_ENABLE))
8697 return;
8698
Damien Lespiaud9806c92015-01-21 14:07:19 +00008699 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008700 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008701 DRM_DEBUG_KMS("failed to alloc fb\n");
8702 return;
8703 }
8704
Damien Lespiau1b842c82015-01-21 13:50:54 +00008705 fb = &intel_fb->base;
8706
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008707 fb->dev = dev;
8708
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008709 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008710 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008711 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008712 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008713 }
8714 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008715
8716 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008717 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008718 fb->pixel_format = fourcc;
8719 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008720
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008721 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008722 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008723 offset = I915_READ(DSPTILEOFF(plane));
8724 else
8725 offset = I915_READ(DSPLINOFF(plane));
8726 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8727 } else {
8728 base = I915_READ(DSPADDR(plane));
8729 }
8730 plane_config->base = base;
8731
8732 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008733 fb->width = ((val >> 16) & 0xfff) + 1;
8734 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008735
8736 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008737 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008738
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008739 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008740 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008741 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008742
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008743 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008744
Damien Lespiau2844a922015-01-20 12:51:48 +00008745 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8746 pipe_name(pipe), plane, fb->width, fb->height,
8747 fb->bits_per_pixel, base, fb->pitches[0],
8748 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008749
Damien Lespiau2d140302015-02-05 17:22:18 +00008750 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008751}
8752
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008753static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008754 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008755{
8756 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008757 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008758 int pipe = pipe_config->cpu_transcoder;
8759 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008760 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008761 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008762 int refclk = 100000;
8763
Ville Syrjäläb5219732016-03-15 16:40:01 +02008764 /* In case of DSI, DPLL will not be used */
8765 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8766 return;
8767
Ville Syrjäläa5805162015-05-26 20:42:30 +03008768 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008769 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8770 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8771 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8772 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008773 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008774 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008775
8776 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008777 clock.m2 = (pll_dw0 & 0xff) << 22;
8778 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8779 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008780 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8781 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8782 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8783
Imre Deakdccbea32015-06-22 23:35:51 +03008784 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008785}
8786
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008787static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008788 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008789{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008790 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008791 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008792 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008793 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008794
Imre Deak17290502016-02-12 18:55:11 +02008795 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8796 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008797 return false;
8798
Daniel Vettere143a212013-07-04 12:01:15 +02008799 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008800 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008801
Imre Deak17290502016-02-12 18:55:11 +02008802 ret = false;
8803
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008804 tmp = I915_READ(PIPECONF(crtc->pipe));
8805 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008806 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008807
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008808 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8809 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008810 switch (tmp & PIPECONF_BPC_MASK) {
8811 case PIPECONF_6BPC:
8812 pipe_config->pipe_bpp = 18;
8813 break;
8814 case PIPECONF_8BPC:
8815 pipe_config->pipe_bpp = 24;
8816 break;
8817 case PIPECONF_10BPC:
8818 pipe_config->pipe_bpp = 30;
8819 break;
8820 default:
8821 break;
8822 }
8823 }
8824
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008825 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008826 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008827 pipe_config->limited_color_range = true;
8828
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008829 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008830 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8831
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008832 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008833 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008834
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008835 i9xx_get_pfit_config(crtc, pipe_config);
8836
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008837 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008838 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008839 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008840 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8841 else
8842 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008843 pipe_config->pixel_multiplier =
8844 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8845 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008846 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008847 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8848 IS_G33(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008849 tmp = I915_READ(DPLL(crtc->pipe));
8850 pipe_config->pixel_multiplier =
8851 ((tmp & SDVO_MULTIPLIER_MASK)
8852 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8853 } else {
8854 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8855 * port and will be fixed up in the encoder->get_config
8856 * function. */
8857 pipe_config->pixel_multiplier = 1;
8858 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008859 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008860 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008861 /*
8862 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8863 * on 830. Filter it out here so that we don't
8864 * report errors due to that.
8865 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008866 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008867 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8868
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008869 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8870 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008871 } else {
8872 /* Mask out read-only status bits. */
8873 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8874 DPLL_PORTC_READY_MASK |
8875 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008876 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008877
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008878 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008879 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008880 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008881 vlv_crtc_clock_get(crtc, pipe_config);
8882 else
8883 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008884
Ville Syrjälä0f646142015-08-26 19:39:18 +03008885 /*
8886 * Normally the dotclock is filled in by the encoder .get_config()
8887 * but in case the pipe is enabled w/o any ports we need a sane
8888 * default.
8889 */
8890 pipe_config->base.adjusted_mode.crtc_clock =
8891 pipe_config->port_clock / pipe_config->pixel_multiplier;
8892
Imre Deak17290502016-02-12 18:55:11 +02008893 ret = true;
8894
8895out:
8896 intel_display_power_put(dev_priv, power_domain);
8897
8898 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008899}
8900
Paulo Zanonidde86e22012-12-01 12:04:25 -02008901static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008902{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008903 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008904 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008905 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008906 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008907 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008908 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008909 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008910 bool has_ck505 = false;
8911 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008912 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008913
8914 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008915 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008916 switch (encoder->type) {
8917 case INTEL_OUTPUT_LVDS:
8918 has_panel = true;
8919 has_lvds = true;
8920 break;
8921 case INTEL_OUTPUT_EDP:
8922 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008923 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008924 has_cpu_edp = true;
8925 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008926 default:
8927 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008928 }
8929 }
8930
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008931 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008932 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008933 can_ssc = has_ck505;
8934 } else {
8935 has_ck505 = false;
8936 can_ssc = true;
8937 }
8938
Lyude1c1a24d2016-06-14 11:04:09 -04008939 /* Check if any DPLLs are using the SSC source */
8940 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8941 u32 temp = I915_READ(PCH_DPLL(i));
8942
8943 if (!(temp & DPLL_VCO_ENABLE))
8944 continue;
8945
8946 if ((temp & PLL_REF_INPUT_MASK) ==
8947 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8948 using_ssc_source = true;
8949 break;
8950 }
8951 }
8952
8953 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8954 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008955
8956 /* Ironlake: try to setup display ref clock before DPLL
8957 * enabling. This is only under driver's control after
8958 * PCH B stepping, previous chipset stepping should be
8959 * ignoring this setting.
8960 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008961 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008962
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008963 /* As we must carefully and slowly disable/enable each source in turn,
8964 * compute the final state we want first and check if we need to
8965 * make any changes at all.
8966 */
8967 final = val;
8968 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008969 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008970 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008971 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008972 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8973
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008974 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008975 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008976 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008977
Keith Packard199e5d72011-09-22 12:01:57 -07008978 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008979 final |= DREF_SSC_SOURCE_ENABLE;
8980
8981 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8982 final |= DREF_SSC1_ENABLE;
8983
8984 if (has_cpu_edp) {
8985 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8986 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8987 else
8988 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8989 } else
8990 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008991 } else if (using_ssc_source) {
8992 final |= DREF_SSC_SOURCE_ENABLE;
8993 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008994 }
8995
8996 if (final == val)
8997 return;
8998
8999 /* Always enable nonspread source */
9000 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9001
9002 if (has_ck505)
9003 val |= DREF_NONSPREAD_CK505_ENABLE;
9004 else
9005 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9006
9007 if (has_panel) {
9008 val &= ~DREF_SSC_SOURCE_MASK;
9009 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009010
Keith Packard199e5d72011-09-22 12:01:57 -07009011 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009012 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009013 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009014 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009015 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009016 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009017
9018 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009019 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009020 POSTING_READ(PCH_DREF_CONTROL);
9021 udelay(200);
9022
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009023 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009024
9025 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009026 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009027 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009028 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009029 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009030 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009031 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009032 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009033 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009034
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009035 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009036 POSTING_READ(PCH_DREF_CONTROL);
9037 udelay(200);
9038 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009039 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009040
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009041 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009042
9043 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009044 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009045
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009046 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009047 POSTING_READ(PCH_DREF_CONTROL);
9048 udelay(200);
9049
Lyude1c1a24d2016-06-14 11:04:09 -04009050 if (!using_ssc_source) {
9051 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009052
Lyude1c1a24d2016-06-14 11:04:09 -04009053 /* Turn off the SSC source */
9054 val &= ~DREF_SSC_SOURCE_MASK;
9055 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009056
Lyude1c1a24d2016-06-14 11:04:09 -04009057 /* Turn off SSC1 */
9058 val &= ~DREF_SSC1_ENABLE;
9059
9060 I915_WRITE(PCH_DREF_CONTROL, val);
9061 POSTING_READ(PCH_DREF_CONTROL);
9062 udelay(200);
9063 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009064 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009065
9066 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009067}
9068
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009069static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009070{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009071 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009072
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009073 tmp = I915_READ(SOUTH_CHICKEN2);
9074 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9075 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009076
Imre Deakcf3598c2016-06-28 13:37:31 +03009077 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9078 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009079 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009080
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009081 tmp = I915_READ(SOUTH_CHICKEN2);
9082 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9083 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009084
Imre Deakcf3598c2016-06-28 13:37:31 +03009085 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9086 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009087 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009088}
9089
9090/* WaMPhyProgramming:hsw */
9091static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9092{
9093 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009094
9095 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9096 tmp &= ~(0xFF << 24);
9097 tmp |= (0x12 << 24);
9098 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9099
Paulo Zanonidde86e22012-12-01 12:04:25 -02009100 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9101 tmp |= (1 << 11);
9102 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9103
9104 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9105 tmp |= (1 << 11);
9106 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9107
Paulo Zanonidde86e22012-12-01 12:04:25 -02009108 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9109 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9110 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9111
9112 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9113 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9114 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9115
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009116 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9117 tmp &= ~(7 << 13);
9118 tmp |= (5 << 13);
9119 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009120
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009121 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9122 tmp &= ~(7 << 13);
9123 tmp |= (5 << 13);
9124 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009125
9126 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9127 tmp &= ~0xFF;
9128 tmp |= 0x1C;
9129 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9130
9131 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9132 tmp &= ~0xFF;
9133 tmp |= 0x1C;
9134 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9135
9136 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9137 tmp &= ~(0xFF << 16);
9138 tmp |= (0x1C << 16);
9139 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9140
9141 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9142 tmp &= ~(0xFF << 16);
9143 tmp |= (0x1C << 16);
9144 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9145
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009146 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9147 tmp |= (1 << 27);
9148 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009149
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009150 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9151 tmp |= (1 << 27);
9152 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009153
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009154 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9155 tmp &= ~(0xF << 28);
9156 tmp |= (4 << 28);
9157 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009158
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009159 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9160 tmp &= ~(0xF << 28);
9161 tmp |= (4 << 28);
9162 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009163}
9164
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009165/* Implements 3 different sequences from BSpec chapter "Display iCLK
9166 * Programming" based on the parameters passed:
9167 * - Sequence to enable CLKOUT_DP
9168 * - Sequence to enable CLKOUT_DP without spread
9169 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9170 */
9171static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9172 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009173{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009174 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009175 uint32_t reg, tmp;
9176
9177 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9178 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009179 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9180 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009181 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009182
Ville Syrjäläa5805162015-05-26 20:42:30 +03009183 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009184
9185 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9186 tmp &= ~SBI_SSCCTL_DISABLE;
9187 tmp |= SBI_SSCCTL_PATHALT;
9188 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9189
9190 udelay(24);
9191
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009192 if (with_spread) {
9193 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9194 tmp &= ~SBI_SSCCTL_PATHALT;
9195 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009196
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009197 if (with_fdi) {
9198 lpt_reset_fdi_mphy(dev_priv);
9199 lpt_program_fdi_mphy(dev_priv);
9200 }
9201 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009202
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009203 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009204 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9205 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9206 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009207
Ville Syrjäläa5805162015-05-26 20:42:30 +03009208 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009209}
9210
Paulo Zanoni47701c32013-07-23 11:19:25 -03009211/* Sequence to disable CLKOUT_DP */
9212static void lpt_disable_clkout_dp(struct drm_device *dev)
9213{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009214 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009215 uint32_t reg, tmp;
9216
Ville Syrjäläa5805162015-05-26 20:42:30 +03009217 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009218
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009219 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009220 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9221 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9222 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9223
9224 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9225 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9226 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9227 tmp |= SBI_SSCCTL_PATHALT;
9228 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9229 udelay(32);
9230 }
9231 tmp |= SBI_SSCCTL_DISABLE;
9232 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9233 }
9234
Ville Syrjäläa5805162015-05-26 20:42:30 +03009235 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009236}
9237
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009238#define BEND_IDX(steps) ((50 + (steps)) / 5)
9239
9240static const uint16_t sscdivintphase[] = {
9241 [BEND_IDX( 50)] = 0x3B23,
9242 [BEND_IDX( 45)] = 0x3B23,
9243 [BEND_IDX( 40)] = 0x3C23,
9244 [BEND_IDX( 35)] = 0x3C23,
9245 [BEND_IDX( 30)] = 0x3D23,
9246 [BEND_IDX( 25)] = 0x3D23,
9247 [BEND_IDX( 20)] = 0x3E23,
9248 [BEND_IDX( 15)] = 0x3E23,
9249 [BEND_IDX( 10)] = 0x3F23,
9250 [BEND_IDX( 5)] = 0x3F23,
9251 [BEND_IDX( 0)] = 0x0025,
9252 [BEND_IDX( -5)] = 0x0025,
9253 [BEND_IDX(-10)] = 0x0125,
9254 [BEND_IDX(-15)] = 0x0125,
9255 [BEND_IDX(-20)] = 0x0225,
9256 [BEND_IDX(-25)] = 0x0225,
9257 [BEND_IDX(-30)] = 0x0325,
9258 [BEND_IDX(-35)] = 0x0325,
9259 [BEND_IDX(-40)] = 0x0425,
9260 [BEND_IDX(-45)] = 0x0425,
9261 [BEND_IDX(-50)] = 0x0525,
9262};
9263
9264/*
9265 * Bend CLKOUT_DP
9266 * steps -50 to 50 inclusive, in steps of 5
9267 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9268 * change in clock period = -(steps / 10) * 5.787 ps
9269 */
9270static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9271{
9272 uint32_t tmp;
9273 int idx = BEND_IDX(steps);
9274
9275 if (WARN_ON(steps % 5 != 0))
9276 return;
9277
9278 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9279 return;
9280
9281 mutex_lock(&dev_priv->sb_lock);
9282
9283 if (steps % 10 != 0)
9284 tmp = 0xAAAAAAAB;
9285 else
9286 tmp = 0x00000000;
9287 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9288
9289 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9290 tmp &= 0xffff0000;
9291 tmp |= sscdivintphase[idx];
9292 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9293
9294 mutex_unlock(&dev_priv->sb_lock);
9295}
9296
9297#undef BEND_IDX
9298
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009299static void lpt_init_pch_refclk(struct drm_device *dev)
9300{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009301 struct intel_encoder *encoder;
9302 bool has_vga = false;
9303
Damien Lespiaub2784e12014-08-05 11:29:37 +01009304 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009305 switch (encoder->type) {
9306 case INTEL_OUTPUT_ANALOG:
9307 has_vga = true;
9308 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009309 default:
9310 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009311 }
9312 }
9313
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009314 if (has_vga) {
9315 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009316 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009317 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009318 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009319 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009320}
9321
Paulo Zanonidde86e22012-12-01 12:04:25 -02009322/*
9323 * Initialize reference clocks when the driver loads
9324 */
9325void intel_init_pch_refclk(struct drm_device *dev)
9326{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009327 struct drm_i915_private *dev_priv = to_i915(dev);
9328
9329 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009330 ironlake_init_pch_refclk(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009331 else if (HAS_PCH_LPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009332 lpt_init_pch_refclk(dev);
9333}
9334
Daniel Vetter6ff93602013-04-19 11:24:36 +02009335static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009336{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009337 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9339 int pipe = intel_crtc->pipe;
9340 uint32_t val;
9341
Daniel Vetter78114072013-06-13 00:54:57 +02009342 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009343
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009344 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009345 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009346 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009347 break;
9348 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009349 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009350 break;
9351 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009352 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009353 break;
9354 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009355 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009356 break;
9357 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009358 /* Case prevented by intel_choose_pipe_bpp_dither. */
9359 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009360 }
9361
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009362 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009363 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9364
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009365 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009366 val |= PIPECONF_INTERLACED_ILK;
9367 else
9368 val |= PIPECONF_PROGRESSIVE;
9369
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009370 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009371 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009372
Paulo Zanonic8203562012-09-12 10:06:29 -03009373 I915_WRITE(PIPECONF(pipe), val);
9374 POSTING_READ(PIPECONF(pipe));
9375}
9376
Daniel Vetter6ff93602013-04-19 11:24:36 +02009377static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009378{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009379 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009381 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009382 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009383
Jani Nikula391bf042016-03-18 17:05:40 +02009384 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009385 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9386
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009387 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009388 val |= PIPECONF_INTERLACED_ILK;
9389 else
9390 val |= PIPECONF_PROGRESSIVE;
9391
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009392 I915_WRITE(PIPECONF(cpu_transcoder), val);
9393 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009394}
9395
Jani Nikula391bf042016-03-18 17:05:40 +02009396static void haswell_set_pipemisc(struct drm_crtc *crtc)
9397{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009398 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9400
9401 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9402 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009404 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009405 case 18:
9406 val |= PIPEMISC_DITHER_6_BPC;
9407 break;
9408 case 24:
9409 val |= PIPEMISC_DITHER_8_BPC;
9410 break;
9411 case 30:
9412 val |= PIPEMISC_DITHER_10_BPC;
9413 break;
9414 case 36:
9415 val |= PIPEMISC_DITHER_12_BPC;
9416 break;
9417 default:
9418 /* Case prevented by pipe_config_set_bpp. */
9419 BUG();
9420 }
9421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009422 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009423 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9424
Jani Nikula391bf042016-03-18 17:05:40 +02009425 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009426 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009427}
9428
Paulo Zanonid4b19312012-11-29 11:29:32 -02009429int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9430{
9431 /*
9432 * Account for spread spectrum to avoid
9433 * oversubscribing the link. Max center spread
9434 * is 2.5%; use 5% for safety's sake.
9435 */
9436 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009437 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009438}
9439
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009440static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009441{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009442 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009443}
9444
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009445static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9446 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009447 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009448{
9449 struct drm_crtc *crtc = &intel_crtc->base;
9450 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009451 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009452 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009453 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009454
Chris Wilsonc1858122010-12-03 21:35:48 +00009455 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009456 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009457 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009458 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009459 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009460 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009461 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009462 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009463 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009464
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009465 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009466
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009467 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9468 fp |= FP_CB_TUNE;
9469
9470 if (reduced_clock) {
9471 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9472
9473 if (reduced_clock->m < factor * reduced_clock->n)
9474 fp2 |= FP_CB_TUNE;
9475 } else {
9476 fp2 = fp;
9477 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009478
Chris Wilson5eddb702010-09-11 13:48:45 +01009479 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009480
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009481 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009482 dpll |= DPLLB_MODE_LVDS;
9483 else
9484 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009485
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009486 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009487 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009488
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009489 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9490 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009491 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009492
Ville Syrjälä37a56502016-06-22 21:57:04 +03009493 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009494 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009495
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009496 /*
9497 * The high speed IO clock is only really required for
9498 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9499 * possible to share the DPLL between CRT and HDMI. Enabling
9500 * the clock needlessly does no real harm, except use up a
9501 * bit of power potentially.
9502 *
9503 * We'll limit this to IVB with 3 pipes, since it has only two
9504 * DPLLs and so DPLL sharing is the only way to get three pipes
9505 * driving PCH ports at the same time. On SNB we could do this,
9506 * and potentially avoid enabling the second DPLL, but it's not
9507 * clear if it''s a win or loss power wise. No point in doing
9508 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9509 */
9510 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9511 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9512 dpll |= DPLL_SDVO_HIGH_SPEED;
9513
Eric Anholta07d6782011-03-30 13:01:08 -07009514 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009515 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009516 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009517 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009518
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009519 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009520 case 5:
9521 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9522 break;
9523 case 7:
9524 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9525 break;
9526 case 10:
9527 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9528 break;
9529 case 14:
9530 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9531 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009532 }
9533
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009534 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9535 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009536 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009537 else
9538 dpll |= PLL_REF_INPUT_DREFCLK;
9539
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009540 dpll |= DPLL_VCO_ENABLE;
9541
9542 crtc_state->dpll_hw_state.dpll = dpll;
9543 crtc_state->dpll_hw_state.fp0 = fp;
9544 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009545}
9546
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009547static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9548 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009549{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009550 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009551 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009552 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009553 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009554 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009555 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009556 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009557
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009558 memset(&crtc_state->dpll_hw_state, 0,
9559 sizeof(crtc_state->dpll_hw_state));
9560
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009561 crtc->lowfreq_avail = false;
9562
9563 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9564 if (!crtc_state->has_pch_encoder)
9565 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009566
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009567 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009568 if (intel_panel_use_ssc(dev_priv)) {
9569 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9570 dev_priv->vbt.lvds_ssc_freq);
9571 refclk = dev_priv->vbt.lvds_ssc_freq;
9572 }
9573
9574 if (intel_is_dual_link_lvds(dev)) {
9575 if (refclk == 100000)
9576 limit = &intel_limits_ironlake_dual_lvds_100m;
9577 else
9578 limit = &intel_limits_ironlake_dual_lvds;
9579 } else {
9580 if (refclk == 100000)
9581 limit = &intel_limits_ironlake_single_lvds_100m;
9582 else
9583 limit = &intel_limits_ironlake_single_lvds;
9584 }
9585 } else {
9586 limit = &intel_limits_ironlake_dac;
9587 }
9588
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009589 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009590 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9591 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009592 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9593 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009594 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009595
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009596 ironlake_compute_dpll(crtc, crtc_state,
9597 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009598
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009599 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9600 if (pll == NULL) {
9601 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9602 pipe_name(crtc->pipe));
9603 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009604 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009605
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009606 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009607 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009608 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009609
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009610 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009611}
9612
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009613static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9614 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009615{
9616 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009617 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009618 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009619
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009620 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9621 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9622 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9623 & ~TU_SIZE_MASK;
9624 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9625 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9626 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9627}
9628
9629static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9630 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009631 struct intel_link_m_n *m_n,
9632 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009633{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009634 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009635 enum pipe pipe = crtc->pipe;
9636
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009637 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009638 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9639 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9640 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9641 & ~TU_SIZE_MASK;
9642 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9643 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9644 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009645 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9646 * gen < 8) and if DRRS is supported (to make sure the
9647 * registers are not unnecessarily read).
9648 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009649 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009650 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009651 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9652 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9653 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9654 & ~TU_SIZE_MASK;
9655 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9656 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9657 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9658 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009659 } else {
9660 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9661 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9662 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9663 & ~TU_SIZE_MASK;
9664 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9665 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9666 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9667 }
9668}
9669
9670void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009671 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009672{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009673 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009674 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9675 else
9676 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009677 &pipe_config->dp_m_n,
9678 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009679}
9680
Daniel Vetter72419202013-04-04 13:28:53 +02009681static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009682 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009683{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009684 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009685 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009686}
9687
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009688static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009689 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009690{
9691 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009692 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009693 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9694 uint32_t ps_ctrl = 0;
9695 int id = -1;
9696 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009697
Chandra Kondurua1b22782015-04-07 15:28:45 -07009698 /* find scaler attached to this pipe */
9699 for (i = 0; i < crtc->num_scalers; i++) {
9700 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9701 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9702 id = i;
9703 pipe_config->pch_pfit.enabled = true;
9704 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9705 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9706 break;
9707 }
9708 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009709
Chandra Kondurua1b22782015-04-07 15:28:45 -07009710 scaler_state->scaler_id = id;
9711 if (id >= 0) {
9712 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9713 } else {
9714 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009715 }
9716}
9717
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009718static void
9719skylake_get_initial_plane_config(struct intel_crtc *crtc,
9720 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009721{
9722 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009723 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009724 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009725 int pipe = crtc->pipe;
9726 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009727 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009728 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009729 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009730
Damien Lespiaud9806c92015-01-21 14:07:19 +00009731 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009732 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009733 DRM_DEBUG_KMS("failed to alloc fb\n");
9734 return;
9735 }
9736
Damien Lespiau1b842c82015-01-21 13:50:54 +00009737 fb = &intel_fb->base;
9738
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009739 fb->dev = dev;
9740
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009741 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009742 if (!(val & PLANE_CTL_ENABLE))
9743 goto error;
9744
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009745 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9746 fourcc = skl_format_to_fourcc(pixel_format,
9747 val & PLANE_CTL_ORDER_RGBX,
9748 val & PLANE_CTL_ALPHA_MASK);
9749 fb->pixel_format = fourcc;
9750 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9751
Damien Lespiau40f46282015-02-27 11:15:21 +00009752 tiling = val & PLANE_CTL_TILED_MASK;
9753 switch (tiling) {
9754 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009755 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00009756 break;
9757 case PLANE_CTL_TILED_X:
9758 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009759 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009760 break;
9761 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009762 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009763 break;
9764 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009765 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009766 break;
9767 default:
9768 MISSING_CASE(tiling);
9769 goto error;
9770 }
9771
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009772 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9773 plane_config->base = base;
9774
9775 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9776
9777 val = I915_READ(PLANE_SIZE(pipe, 0));
9778 fb->height = ((val >> 16) & 0xfff) + 1;
9779 fb->width = ((val >> 0) & 0x1fff) + 1;
9780
9781 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009782 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Damien Lespiau40f46282015-02-27 11:15:21 +00009783 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009784 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9785
9786 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009787 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009788 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009789
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009790 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009791
9792 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9793 pipe_name(pipe), fb->width, fb->height,
9794 fb->bits_per_pixel, base, fb->pitches[0],
9795 plane_config->size);
9796
Damien Lespiau2d140302015-02-05 17:22:18 +00009797 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009798 return;
9799
9800error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009801 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009802}
9803
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009804static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009805 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009806{
9807 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009808 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009809 uint32_t tmp;
9810
9811 tmp = I915_READ(PF_CTL(crtc->pipe));
9812
9813 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009814 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009815 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9816 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009817
9818 /* We currently do not free assignements of panel fitters on
9819 * ivb/hsw (since we don't use the higher upscaling modes which
9820 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009821 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009822 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9823 PF_PIPE_SEL_IVB(crtc->pipe));
9824 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009825 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009826}
9827
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009828static void
9829ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9830 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009831{
9832 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009833 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009834 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009835 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009836 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009837 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009838 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009839 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009840
Damien Lespiau42a7b082015-02-05 19:35:13 +00009841 val = I915_READ(DSPCNTR(pipe));
9842 if (!(val & DISPLAY_PLANE_ENABLE))
9843 return;
9844
Damien Lespiaud9806c92015-01-21 14:07:19 +00009845 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009846 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009847 DRM_DEBUG_KMS("failed to alloc fb\n");
9848 return;
9849 }
9850
Damien Lespiau1b842c82015-01-21 13:50:54 +00009851 fb = &intel_fb->base;
9852
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009853 fb->dev = dev;
9854
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009855 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00009856 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009857 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009858 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00009859 }
9860 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009861
9862 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009863 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009864 fb->pixel_format = fourcc;
9865 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009866
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009867 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009868 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009869 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009870 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009871 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009872 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009873 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009874 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009875 }
9876 plane_config->base = base;
9877
9878 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009879 fb->width = ((val >> 16) & 0xfff) + 1;
9880 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009881
9882 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009883 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009884
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009885 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009886 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009887 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009888
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009889 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009890
Damien Lespiau2844a922015-01-20 12:51:48 +00009891 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9892 pipe_name(pipe), fb->width, fb->height,
9893 fb->bits_per_pixel, base, fb->pitches[0],
9894 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009895
Damien Lespiau2d140302015-02-05 17:22:18 +00009896 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009897}
9898
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009899static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009900 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009901{
9902 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009903 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009904 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009905 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009906 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009907
Imre Deak17290502016-02-12 18:55:11 +02009908 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9909 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009910 return false;
9911
Daniel Vettere143a212013-07-04 12:01:15 +02009912 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009913 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009914
Imre Deak17290502016-02-12 18:55:11 +02009915 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009916 tmp = I915_READ(PIPECONF(crtc->pipe));
9917 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009918 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009919
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009920 switch (tmp & PIPECONF_BPC_MASK) {
9921 case PIPECONF_6BPC:
9922 pipe_config->pipe_bpp = 18;
9923 break;
9924 case PIPECONF_8BPC:
9925 pipe_config->pipe_bpp = 24;
9926 break;
9927 case PIPECONF_10BPC:
9928 pipe_config->pipe_bpp = 30;
9929 break;
9930 case PIPECONF_12BPC:
9931 pipe_config->pipe_bpp = 36;
9932 break;
9933 default:
9934 break;
9935 }
9936
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009937 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9938 pipe_config->limited_color_range = true;
9939
Daniel Vetterab9412b2013-05-03 11:49:46 +02009940 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009941 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009942 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009943
Daniel Vetter88adfff2013-03-28 10:42:01 +01009944 pipe_config->has_pch_encoder = true;
9945
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009946 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9947 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9948 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009949
9950 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009951
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009952 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009953 /*
9954 * The pipe->pch transcoder and pch transcoder->pll
9955 * mapping is fixed.
9956 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009957 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009958 } else {
9959 tmp = I915_READ(PCH_DPLL_SEL);
9960 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009961 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009962 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009963 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009964 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009965
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009966 pipe_config->shared_dpll =
9967 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9968 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009969
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009970 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9971 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009972
9973 tmp = pipe_config->dpll_hw_state.dpll;
9974 pipe_config->pixel_multiplier =
9975 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9976 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009977
9978 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009979 } else {
9980 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009981 }
9982
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009983 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009984 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009985
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009986 ironlake_get_pfit_config(crtc, pipe_config);
9987
Imre Deak17290502016-02-12 18:55:11 +02009988 ret = true;
9989
9990out:
9991 intel_display_power_put(dev_priv, power_domain);
9992
9993 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009994}
9995
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009996static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9997{
Chris Wilson91c8a322016-07-05 10:40:23 +01009998 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009999 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010000
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010001 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010002 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010003 pipe_name(crtc->pipe));
10004
Rob Clarke2c719b2014-12-15 13:56:32 -050010005 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10006 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010007 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10008 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010009 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010010 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010011 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010012 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010013 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010014 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010015 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010016 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010017 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010018 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010019 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010020
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010021 /*
10022 * In theory we can still leave IRQs enabled, as long as only the HPD
10023 * interrupts remain enabled. We used to check for that, but since it's
10024 * gen-specific and since we only disable LCPLL after we fully disable
10025 * the interrupts, the check below should be enough.
10026 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010027 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010028}
10029
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010030static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10031{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010032 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010033 return I915_READ(D_COMP_HSW);
10034 else
10035 return I915_READ(D_COMP_BDW);
10036}
10037
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010038static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10039{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010040 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010041 mutex_lock(&dev_priv->rps.hw_lock);
10042 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10043 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010044 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010045 mutex_unlock(&dev_priv->rps.hw_lock);
10046 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010047 I915_WRITE(D_COMP_BDW, val);
10048 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010049 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010050}
10051
10052/*
10053 * This function implements pieces of two sequences from BSpec:
10054 * - Sequence for display software to disable LCPLL
10055 * - Sequence for display software to allow package C8+
10056 * The steps implemented here are just the steps that actually touch the LCPLL
10057 * register. Callers should take care of disabling all the display engine
10058 * functions, doing the mode unset, fixing interrupts, etc.
10059 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010060static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10061 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010062{
10063 uint32_t val;
10064
10065 assert_can_disable_lcpll(dev_priv);
10066
10067 val = I915_READ(LCPLL_CTL);
10068
10069 if (switch_to_fclk) {
10070 val |= LCPLL_CD_SOURCE_FCLK;
10071 I915_WRITE(LCPLL_CTL, val);
10072
Imre Deakf53dd632016-06-28 13:37:32 +030010073 if (wait_for_us(I915_READ(LCPLL_CTL) &
10074 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010075 DRM_ERROR("Switching to FCLK failed\n");
10076
10077 val = I915_READ(LCPLL_CTL);
10078 }
10079
10080 val |= LCPLL_PLL_DISABLE;
10081 I915_WRITE(LCPLL_CTL, val);
10082 POSTING_READ(LCPLL_CTL);
10083
Chris Wilson24d84412016-06-30 15:33:07 +010010084 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010085 DRM_ERROR("LCPLL still locked\n");
10086
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010087 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010088 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010089 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010090 ndelay(100);
10091
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010092 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10093 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010094 DRM_ERROR("D_COMP RCOMP still in progress\n");
10095
10096 if (allow_power_down) {
10097 val = I915_READ(LCPLL_CTL);
10098 val |= LCPLL_POWER_DOWN_ALLOW;
10099 I915_WRITE(LCPLL_CTL, val);
10100 POSTING_READ(LCPLL_CTL);
10101 }
10102}
10103
10104/*
10105 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10106 * source.
10107 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010108static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010109{
10110 uint32_t val;
10111
10112 val = I915_READ(LCPLL_CTL);
10113
10114 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10115 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10116 return;
10117
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010118 /*
10119 * Make sure we're not on PC8 state before disabling PC8, otherwise
10120 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010121 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010122 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010123
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010124 if (val & LCPLL_POWER_DOWN_ALLOW) {
10125 val &= ~LCPLL_POWER_DOWN_ALLOW;
10126 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010127 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010128 }
10129
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010130 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010131 val |= D_COMP_COMP_FORCE;
10132 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010133 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010134
10135 val = I915_READ(LCPLL_CTL);
10136 val &= ~LCPLL_PLL_DISABLE;
10137 I915_WRITE(LCPLL_CTL, val);
10138
Chris Wilson93220c02016-06-30 15:33:08 +010010139 if (intel_wait_for_register(dev_priv,
10140 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10141 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010142 DRM_ERROR("LCPLL not locked yet\n");
10143
10144 if (val & LCPLL_CD_SOURCE_FCLK) {
10145 val = I915_READ(LCPLL_CTL);
10146 val &= ~LCPLL_CD_SOURCE_FCLK;
10147 I915_WRITE(LCPLL_CTL, val);
10148
Imre Deakf53dd632016-06-28 13:37:32 +030010149 if (wait_for_us((I915_READ(LCPLL_CTL) &
10150 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010151 DRM_ERROR("Switching back to LCPLL failed\n");
10152 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010153
Mika Kuoppala59bad942015-01-16 11:34:40 +020010154 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010155 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010156}
10157
Paulo Zanoni765dab672014-03-07 20:08:18 -030010158/*
10159 * Package states C8 and deeper are really deep PC states that can only be
10160 * reached when all the devices on the system allow it, so even if the graphics
10161 * device allows PC8+, it doesn't mean the system will actually get to these
10162 * states. Our driver only allows PC8+ when going into runtime PM.
10163 *
10164 * The requirements for PC8+ are that all the outputs are disabled, the power
10165 * well is disabled and most interrupts are disabled, and these are also
10166 * requirements for runtime PM. When these conditions are met, we manually do
10167 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10168 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10169 * hang the machine.
10170 *
10171 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10172 * the state of some registers, so when we come back from PC8+ we need to
10173 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10174 * need to take care of the registers kept by RC6. Notice that this happens even
10175 * if we don't put the device in PCI D3 state (which is what currently happens
10176 * because of the runtime PM support).
10177 *
10178 * For more, read "Display Sequences for Package C8" on the hardware
10179 * documentation.
10180 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010181void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010182{
Chris Wilson91c8a322016-07-05 10:40:23 +010010183 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010184 uint32_t val;
10185
Paulo Zanonic67a4702013-08-19 13:18:09 -030010186 DRM_DEBUG_KMS("Enabling package C8+\n");
10187
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010188 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010189 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10190 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10191 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10192 }
10193
10194 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010195 hsw_disable_lcpll(dev_priv, true, true);
10196}
10197
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010198void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010199{
Chris Wilson91c8a322016-07-05 10:40:23 +010010200 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010201 uint32_t val;
10202
Paulo Zanonic67a4702013-08-19 13:18:09 -030010203 DRM_DEBUG_KMS("Disabling package C8+\n");
10204
10205 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010206 lpt_init_pch_refclk(dev);
10207
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010208 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010209 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10210 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10211 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10212 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010213}
10214
Imre Deak324513c2016-06-13 16:44:36 +030010215static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010216{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010217 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010218 struct intel_atomic_state *old_intel_state =
10219 to_intel_atomic_state(old_state);
10220 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010221
Imre Deak324513c2016-06-13 16:44:36 +030010222 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010223}
10224
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010225static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10226 int pixel_rate)
10227{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010228 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10229
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010230 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010231 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010232 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10233
10234 /* BSpec says "Do not use DisplayPort with CDCLK less than
10235 * 432 MHz, audio enabled, port width x4, and link rate
10236 * HBR2 (5.4 GHz), or else there may be audio corruption or
10237 * screen corruption."
10238 */
10239 if (intel_crtc_has_dp_encoder(crtc_state) &&
10240 crtc_state->has_audio &&
10241 crtc_state->port_clock >= 540000 &&
10242 crtc_state->lane_count == 4)
10243 pixel_rate = max(432000, pixel_rate);
10244
10245 return pixel_rate;
10246}
10247
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010248/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010249static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010250{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010251 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010252 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010253 struct drm_crtc *crtc;
10254 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010255 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010256 unsigned max_pixel_rate = 0, i;
10257 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010258
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010259 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10260 sizeof(intel_state->min_pixclk));
10261
10262 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010263 int pixel_rate;
10264
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010265 crtc_state = to_intel_crtc_state(cstate);
10266 if (!crtc_state->base.enable) {
10267 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010268 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010269 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010270
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010271 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010272
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010273 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010274 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10275 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010276
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010277 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010278 }
10279
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010280 for_each_pipe(dev_priv, pipe)
10281 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10282
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010283 return max_pixel_rate;
10284}
10285
10286static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10287{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010288 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010289 uint32_t val, data;
10290 int ret;
10291
10292 if (WARN((I915_READ(LCPLL_CTL) &
10293 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10294 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10295 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10296 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10297 "trying to change cdclk frequency with cdclk not enabled\n"))
10298 return;
10299
10300 mutex_lock(&dev_priv->rps.hw_lock);
10301 ret = sandybridge_pcode_write(dev_priv,
10302 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10303 mutex_unlock(&dev_priv->rps.hw_lock);
10304 if (ret) {
10305 DRM_ERROR("failed to inform pcode about cdclk change\n");
10306 return;
10307 }
10308
10309 val = I915_READ(LCPLL_CTL);
10310 val |= LCPLL_CD_SOURCE_FCLK;
10311 I915_WRITE(LCPLL_CTL, val);
10312
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010313 if (wait_for_us(I915_READ(LCPLL_CTL) &
10314 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010315 DRM_ERROR("Switching to FCLK failed\n");
10316
10317 val = I915_READ(LCPLL_CTL);
10318 val &= ~LCPLL_CLK_FREQ_MASK;
10319
10320 switch (cdclk) {
10321 case 450000:
10322 val |= LCPLL_CLK_FREQ_450;
10323 data = 0;
10324 break;
10325 case 540000:
10326 val |= LCPLL_CLK_FREQ_54O_BDW;
10327 data = 1;
10328 break;
10329 case 337500:
10330 val |= LCPLL_CLK_FREQ_337_5_BDW;
10331 data = 2;
10332 break;
10333 case 675000:
10334 val |= LCPLL_CLK_FREQ_675_BDW;
10335 data = 3;
10336 break;
10337 default:
10338 WARN(1, "invalid cdclk frequency\n");
10339 return;
10340 }
10341
10342 I915_WRITE(LCPLL_CTL, val);
10343
10344 val = I915_READ(LCPLL_CTL);
10345 val &= ~LCPLL_CD_SOURCE_FCLK;
10346 I915_WRITE(LCPLL_CTL, val);
10347
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010348 if (wait_for_us((I915_READ(LCPLL_CTL) &
10349 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010350 DRM_ERROR("Switching back to LCPLL failed\n");
10351
10352 mutex_lock(&dev_priv->rps.hw_lock);
10353 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10354 mutex_unlock(&dev_priv->rps.hw_lock);
10355
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010356 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10357
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010358 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010359
10360 WARN(cdclk != dev_priv->cdclk_freq,
10361 "cdclk requested %d kHz but got %d kHz\n",
10362 cdclk, dev_priv->cdclk_freq);
10363}
10364
Ville Syrjälä587c7912016-05-11 22:44:41 +030010365static int broadwell_calc_cdclk(int max_pixclk)
10366{
10367 if (max_pixclk > 540000)
10368 return 675000;
10369 else if (max_pixclk > 450000)
10370 return 540000;
10371 else if (max_pixclk > 337500)
10372 return 450000;
10373 else
10374 return 337500;
10375}
10376
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010377static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010378{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010379 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010380 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010381 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010382 int cdclk;
10383
10384 /*
10385 * FIXME should also account for plane ratio
10386 * once 64bpp pixel formats are supported.
10387 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010388 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010389
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010390 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010391 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10392 cdclk, dev_priv->max_cdclk_freq);
10393 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010394 }
10395
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010396 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10397 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010398 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010399
10400 return 0;
10401}
10402
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010403static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010404{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010405 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010406 struct intel_atomic_state *old_intel_state =
10407 to_intel_atomic_state(old_state);
10408 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010409
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010410 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010411}
10412
Clint Taylorc89e39f2016-05-13 23:41:21 +030010413static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10414{
10415 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10416 struct drm_i915_private *dev_priv = to_i915(state->dev);
10417 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010418 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010419 int cdclk;
10420
10421 /*
10422 * FIXME should also account for plane ratio
10423 * once 64bpp pixel formats are supported.
10424 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010425 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010426
10427 /*
10428 * FIXME move the cdclk caclulation to
10429 * compute_config() so we can fail gracegully.
10430 */
10431 if (cdclk > dev_priv->max_cdclk_freq) {
10432 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10433 cdclk, dev_priv->max_cdclk_freq);
10434 cdclk = dev_priv->max_cdclk_freq;
10435 }
10436
10437 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10438 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010439 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010440
10441 return 0;
10442}
10443
10444static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10445{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010446 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10447 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10448 unsigned int req_cdclk = intel_state->dev_cdclk;
10449 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010450
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010451 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010452}
10453
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010454static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10455 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010456{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010457 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010458 if (!intel_ddi_pll_select(crtc, crtc_state))
10459 return -EINVAL;
10460 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010461
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010462 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010463
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010464 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010465}
10466
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010467static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10468 enum port port,
10469 struct intel_crtc_state *pipe_config)
10470{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010471 enum intel_dpll_id id;
10472
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010473 switch (port) {
10474 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010475 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010476 break;
10477 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010478 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010479 break;
10480 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010481 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010482 break;
10483 default:
10484 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010485 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010486 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010487
10488 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010489}
10490
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010491static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10492 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010493 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010494{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010495 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010496 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010497
10498 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010499 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010500
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010501 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010502 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010503
10504 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010505}
10506
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010507static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10508 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010509 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010510{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010511 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010512 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010513
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010514 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010515 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010516 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010517 break;
10518 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010519 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010520 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010521 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010522 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010523 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010524 case PORT_CLK_SEL_LCPLL_810:
10525 id = DPLL_ID_LCPLL_810;
10526 break;
10527 case PORT_CLK_SEL_LCPLL_1350:
10528 id = DPLL_ID_LCPLL_1350;
10529 break;
10530 case PORT_CLK_SEL_LCPLL_2700:
10531 id = DPLL_ID_LCPLL_2700;
10532 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010533 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010534 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010535 /* fall through */
10536 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010537 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010538 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010539
10540 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010541}
10542
Jani Nikulacf304292016-03-18 17:05:41 +020010543static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10544 struct intel_crtc_state *pipe_config,
10545 unsigned long *power_domain_mask)
10546{
10547 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010548 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010549 enum intel_display_power_domain power_domain;
10550 u32 tmp;
10551
Imre Deakd9a7bc62016-05-12 16:18:50 +030010552 /*
10553 * The pipe->transcoder mapping is fixed with the exception of the eDP
10554 * transcoder handled below.
10555 */
Jani Nikulacf304292016-03-18 17:05:41 +020010556 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10557
10558 /*
10559 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10560 * consistency and less surprising code; it's in always on power).
10561 */
10562 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10563 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10564 enum pipe trans_edp_pipe;
10565 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10566 default:
10567 WARN(1, "unknown pipe linked to edp transcoder\n");
10568 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10569 case TRANS_DDI_EDP_INPUT_A_ON:
10570 trans_edp_pipe = PIPE_A;
10571 break;
10572 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10573 trans_edp_pipe = PIPE_B;
10574 break;
10575 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10576 trans_edp_pipe = PIPE_C;
10577 break;
10578 }
10579
10580 if (trans_edp_pipe == crtc->pipe)
10581 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10582 }
10583
10584 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10585 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10586 return false;
10587 *power_domain_mask |= BIT(power_domain);
10588
10589 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10590
10591 return tmp & PIPECONF_ENABLE;
10592}
10593
Jani Nikula4d1de972016-03-18 17:05:42 +020010594static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10595 struct intel_crtc_state *pipe_config,
10596 unsigned long *power_domain_mask)
10597{
10598 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010599 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010600 enum intel_display_power_domain power_domain;
10601 enum port port;
10602 enum transcoder cpu_transcoder;
10603 u32 tmp;
10604
Jani Nikula4d1de972016-03-18 17:05:42 +020010605 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10606 if (port == PORT_A)
10607 cpu_transcoder = TRANSCODER_DSI_A;
10608 else
10609 cpu_transcoder = TRANSCODER_DSI_C;
10610
10611 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10612 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10613 continue;
10614 *power_domain_mask |= BIT(power_domain);
10615
Imre Deakdb18b6a2016-03-24 12:41:40 +020010616 /*
10617 * The PLL needs to be enabled with a valid divider
10618 * configuration, otherwise accessing DSI registers will hang
10619 * the machine. See BSpec North Display Engine
10620 * registers/MIPI[BXT]. We can break out here early, since we
10621 * need the same DSI PLL to be enabled for both DSI ports.
10622 */
10623 if (!intel_dsi_pll_is_enabled(dev_priv))
10624 break;
10625
Jani Nikula4d1de972016-03-18 17:05:42 +020010626 /* XXX: this works for video mode only */
10627 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10628 if (!(tmp & DPI_ENABLE))
10629 continue;
10630
10631 tmp = I915_READ(MIPI_CTRL(port));
10632 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10633 continue;
10634
10635 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010636 break;
10637 }
10638
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010639 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010640}
10641
Daniel Vetter26804af2014-06-25 22:01:55 +030010642static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010643 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010644{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010645 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010646 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010647 enum port port;
10648 uint32_t tmp;
10649
10650 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10651
10652 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10653
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010654 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010655 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010010656 else if (IS_BROXTON(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010657 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010658 else
10659 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010660
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010661 pll = pipe_config->shared_dpll;
10662 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010663 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10664 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010665 }
10666
Daniel Vetter26804af2014-06-25 22:01:55 +030010667 /*
10668 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10669 * DDI E. So just check whether this pipe is wired to DDI E and whether
10670 * the PCH transcoder is on.
10671 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010672 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +000010673 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010674 pipe_config->has_pch_encoder = true;
10675
10676 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10677 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10678 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10679
10680 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10681 }
10682}
10683
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010684static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010685 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010686{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010687 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +020010688 enum intel_display_power_domain power_domain;
10689 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010690 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010691
Imre Deak17290502016-02-12 18:55:11 +020010692 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10693 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010694 return false;
Imre Deak17290502016-02-12 18:55:11 +020010695 power_domain_mask = BIT(power_domain);
10696
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010697 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010698
Jani Nikulacf304292016-03-18 17:05:41 +020010699 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010700
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010701 if (IS_BROXTON(dev_priv) &&
10702 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10703 WARN_ON(active);
10704 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010705 }
10706
Jani Nikulacf304292016-03-18 17:05:41 +020010707 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010708 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010709
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010710 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010711 haswell_get_ddi_port_state(crtc, pipe_config);
10712 intel_get_pipe_timings(crtc, pipe_config);
10713 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010714
Jani Nikulabc58be62016-03-18 17:05:39 +020010715 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010716
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010717 pipe_config->gamma_mode =
10718 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10719
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010720 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä65edccc2016-10-31 22:37:01 +020010721 skl_init_scalers(dev_priv, crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010722
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070010723 pipe_config->scaler_state.scaler_id = -1;
10724 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10725 }
10726
Imre Deak17290502016-02-12 18:55:11 +020010727 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10728 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10729 power_domain_mask |= BIT(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010730 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010731 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010732 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010733 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010734 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010735
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010736 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010737 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10738 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010739
Jani Nikula4d1de972016-03-18 17:05:42 +020010740 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10741 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010742 pipe_config->pixel_multiplier =
10743 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10744 } else {
10745 pipe_config->pixel_multiplier = 1;
10746 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010747
Imre Deak17290502016-02-12 18:55:11 +020010748out:
10749 for_each_power_domain(power_domain, power_domain_mask)
10750 intel_display_power_put(dev_priv, power_domain);
10751
Jani Nikulacf304292016-03-18 17:05:41 +020010752 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010753}
10754
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010755static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10756 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010757{
10758 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010759 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010761 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010762
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010763 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010764 unsigned int width = plane_state->base.crtc_w;
10765 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010766 unsigned int stride = roundup_pow_of_two(width) * 4;
10767
10768 switch (stride) {
10769 default:
10770 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10771 width, stride);
10772 stride = 256;
10773 /* fallthrough */
10774 case 256:
10775 case 512:
10776 case 1024:
10777 case 2048:
10778 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010779 }
10780
Ville Syrjälädc41c152014-08-13 11:57:05 +030010781 cntl |= CURSOR_ENABLE |
10782 CURSOR_GAMMA_ENABLE |
10783 CURSOR_FORMAT_ARGB |
10784 CURSOR_STRIDE(stride);
10785
10786 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010787 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010788
Ville Syrjälädc41c152014-08-13 11:57:05 +030010789 if (intel_crtc->cursor_cntl != 0 &&
10790 (intel_crtc->cursor_base != base ||
10791 intel_crtc->cursor_size != size ||
10792 intel_crtc->cursor_cntl != cntl)) {
10793 /* On these chipsets we can only modify the base/size/stride
10794 * whilst the cursor is disabled.
10795 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010796 I915_WRITE(CURCNTR(PIPE_A), 0);
10797 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010798 intel_crtc->cursor_cntl = 0;
10799 }
10800
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010801 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010802 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010803 intel_crtc->cursor_base = base;
10804 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010805
10806 if (intel_crtc->cursor_size != size) {
10807 I915_WRITE(CURSIZE, size);
10808 intel_crtc->cursor_size = size;
10809 }
10810
Chris Wilson4b0e3332014-05-30 16:35:26 +030010811 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010812 I915_WRITE(CURCNTR(PIPE_A), cntl);
10813 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010814 intel_crtc->cursor_cntl = cntl;
10815 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010816}
10817
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010818static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10819 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010820{
10821 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010822 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10824 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010825 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010826
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010827 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010828 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010829 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010830 case 64:
10831 cntl |= CURSOR_MODE_64_ARGB_AX;
10832 break;
10833 case 128:
10834 cntl |= CURSOR_MODE_128_ARGB_AX;
10835 break;
10836 case 256:
10837 cntl |= CURSOR_MODE_256_ARGB_AX;
10838 break;
10839 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010840 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010841 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010842 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010843 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010844
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010845 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010846 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010847
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010848 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010849 cntl |= CURSOR_ROTATE_180;
10850 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010851
Chris Wilson4b0e3332014-05-30 16:35:26 +030010852 if (intel_crtc->cursor_cntl != cntl) {
10853 I915_WRITE(CURCNTR(pipe), cntl);
10854 POSTING_READ(CURCNTR(pipe));
10855 intel_crtc->cursor_cntl = cntl;
10856 }
10857
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010858 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010859 I915_WRITE(CURBASE(pipe), base);
10860 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010861
10862 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010863}
10864
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010865/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010866static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010867 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010868{
10869 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010870 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10872 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010873 u32 base = intel_crtc->cursor_addr;
10874 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010875
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010876 if (plane_state) {
10877 int x = plane_state->base.crtc_x;
10878 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010879
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010880 if (x < 0) {
10881 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10882 x = -x;
10883 }
10884 pos |= x << CURSOR_X_SHIFT;
10885
10886 if (y < 0) {
10887 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10888 y = -y;
10889 }
10890 pos |= y << CURSOR_Y_SHIFT;
10891
10892 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010893 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010894 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010895 base += (plane_state->base.crtc_h *
10896 plane_state->base.crtc_w - 1) * 4;
10897 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010898 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010899
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010900 I915_WRITE(CURPOS(pipe), pos);
10901
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010902 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010903 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010904 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010905 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010906}
10907
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010908static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010909 uint32_t width, uint32_t height)
10910{
10911 if (width == 0 || height == 0)
10912 return false;
10913
10914 /*
10915 * 845g/865g are special in that they are only limited by
10916 * the width of their cursors, the height is arbitrary up to
10917 * the precision of the register. Everything else requires
10918 * square cursors, limited to a few power-of-two sizes.
10919 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010920 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010921 if ((width & 63) != 0)
10922 return false;
10923
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010924 if (width > (IS_845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010925 return false;
10926
10927 if (height > 1023)
10928 return false;
10929 } else {
10930 switch (width | height) {
10931 case 256:
10932 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010933 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010934 return false;
10935 case 64:
10936 break;
10937 default:
10938 return false;
10939 }
10940 }
10941
10942 return true;
10943}
10944
Jesse Barnes79e53942008-11-07 14:24:08 -080010945/* VESA 640x480x72Hz mode to set on the pipe */
10946static struct drm_display_mode load_detect_mode = {
10947 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10948 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10949};
10950
Daniel Vettera8bb6812014-02-10 18:00:39 +010010951struct drm_framebuffer *
10952__intel_framebuffer_create(struct drm_device *dev,
10953 struct drm_mode_fb_cmd2 *mode_cmd,
10954 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010955{
10956 struct intel_framebuffer *intel_fb;
10957 int ret;
10958
10959 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010960 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010961 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010962
10963 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010964 if (ret)
10965 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010966
10967 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010968
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010969err:
10970 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010971 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010972}
10973
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010974static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010975intel_framebuffer_create(struct drm_device *dev,
10976 struct drm_mode_fb_cmd2 *mode_cmd,
10977 struct drm_i915_gem_object *obj)
10978{
10979 struct drm_framebuffer *fb;
10980 int ret;
10981
10982 ret = i915_mutex_lock_interruptible(dev);
10983 if (ret)
10984 return ERR_PTR(ret);
10985 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10986 mutex_unlock(&dev->struct_mutex);
10987
10988 return fb;
10989}
10990
Chris Wilsond2dff872011-04-19 08:36:26 +010010991static u32
10992intel_framebuffer_pitch_for_width(int width, int bpp)
10993{
10994 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10995 return ALIGN(pitch, 64);
10996}
10997
10998static u32
10999intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11000{
11001 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011002 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011003}
11004
11005static struct drm_framebuffer *
11006intel_framebuffer_create_for_mode(struct drm_device *dev,
11007 struct drm_display_mode *mode,
11008 int depth, int bpp)
11009{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011010 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011011 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011012 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011013
Dave Gordond37cd8a2016-04-22 19:14:32 +010011014 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011015 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011016 if (IS_ERR(obj))
11017 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011018
11019 mode_cmd.width = mode->hdisplay;
11020 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011021 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11022 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011023 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011024
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011025 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11026 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011027 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011028
11029 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011030}
11031
11032static struct drm_framebuffer *
11033mode_fits_in_fbdev(struct drm_device *dev,
11034 struct drm_display_mode *mode)
11035{
Daniel Vetter06957262015-08-10 13:34:08 +020011036#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011037 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011038 struct drm_i915_gem_object *obj;
11039 struct drm_framebuffer *fb;
11040
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011041 if (!dev_priv->fbdev)
11042 return NULL;
11043
11044 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011045 return NULL;
11046
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011047 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011048 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011049
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011050 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011051 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11052 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011053 return NULL;
11054
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011055 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011056 return NULL;
11057
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011058 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011059 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011060#else
11061 return NULL;
11062#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011063}
11064
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011065static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11066 struct drm_crtc *crtc,
11067 struct drm_display_mode *mode,
11068 struct drm_framebuffer *fb,
11069 int x, int y)
11070{
11071 struct drm_plane_state *plane_state;
11072 int hdisplay, vdisplay;
11073 int ret;
11074
11075 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11076 if (IS_ERR(plane_state))
11077 return PTR_ERR(plane_state);
11078
11079 if (mode)
11080 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11081 else
11082 hdisplay = vdisplay = 0;
11083
11084 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11085 if (ret)
11086 return ret;
11087 drm_atomic_set_fb_for_plane(plane_state, fb);
11088 plane_state->crtc_x = 0;
11089 plane_state->crtc_y = 0;
11090 plane_state->crtc_w = hdisplay;
11091 plane_state->crtc_h = vdisplay;
11092 plane_state->src_x = x << 16;
11093 plane_state->src_y = y << 16;
11094 plane_state->src_w = hdisplay << 16;
11095 plane_state->src_h = vdisplay << 16;
11096
11097 return 0;
11098}
11099
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011100bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011101 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011102 struct intel_load_detect_pipe *old,
11103 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011104{
11105 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011106 struct intel_encoder *intel_encoder =
11107 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011108 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011109 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011110 struct drm_crtc *crtc = NULL;
11111 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011112 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011113 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011114 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011115 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011116 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011117 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011118 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011119
Chris Wilsond2dff872011-04-19 08:36:26 +010011120 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011121 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011122 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011123
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011124 old->restore_state = NULL;
11125
Rob Clark51fd3712013-11-19 12:10:12 -050011126retry:
11127 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11128 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011129 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011130
Jesse Barnes79e53942008-11-07 14:24:08 -080011131 /*
11132 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011133 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011134 * - if the connector already has an assigned crtc, use it (but make
11135 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011136 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011137 * - try to find the first unused crtc that can drive this connector,
11138 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011139 */
11140
11141 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011142 if (connector->state->crtc) {
11143 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011144
Rob Clark51fd3712013-11-19 12:10:12 -050011145 ret = drm_modeset_lock(&crtc->mutex, ctx);
11146 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011147 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011148
11149 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011150 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011151 }
11152
11153 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011154 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011155 i++;
11156 if (!(encoder->possible_crtcs & (1 << i)))
11157 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011158
11159 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11160 if (ret)
11161 goto fail;
11162
11163 if (possible_crtc->state->enable) {
11164 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011165 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011166 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011167
11168 crtc = possible_crtc;
11169 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011170 }
11171
11172 /*
11173 * If we didn't find an unused CRTC, don't use any.
11174 */
11175 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011176 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011177 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011178 }
11179
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011180found:
11181 intel_crtc = to_intel_crtc(crtc);
11182
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011183 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11184 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011185 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011186
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011187 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011188 restore_state = drm_atomic_state_alloc(dev);
11189 if (!state || !restore_state) {
11190 ret = -ENOMEM;
11191 goto fail;
11192 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011193
11194 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011195 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011196
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011197 connector_state = drm_atomic_get_connector_state(state, connector);
11198 if (IS_ERR(connector_state)) {
11199 ret = PTR_ERR(connector_state);
11200 goto fail;
11201 }
11202
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011203 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11204 if (ret)
11205 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011206
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011207 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11208 if (IS_ERR(crtc_state)) {
11209 ret = PTR_ERR(crtc_state);
11210 goto fail;
11211 }
11212
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011213 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011214
Chris Wilson64927112011-04-20 07:25:26 +010011215 if (!mode)
11216 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011217
Chris Wilsond2dff872011-04-19 08:36:26 +010011218 /* We need a framebuffer large enough to accommodate all accesses
11219 * that the plane may generate whilst we perform load detection.
11220 * We can not rely on the fbcon either being present (we get called
11221 * during its initialisation to detect all boot displays, or it may
11222 * not even exist) or that it is large enough to satisfy the
11223 * requested mode.
11224 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011225 fb = mode_fits_in_fbdev(dev, mode);
11226 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011227 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011228 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011229 } else
11230 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011231 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011232 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011233 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011234 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011235
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011236 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11237 if (ret)
11238 goto fail;
11239
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011240 drm_framebuffer_unreference(fb);
11241
11242 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11243 if (ret)
11244 goto fail;
11245
11246 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11247 if (!ret)
11248 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11249 if (!ret)
11250 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11251 if (ret) {
11252 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11253 goto fail;
11254 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011255
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011256 ret = drm_atomic_commit(state);
11257 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011258 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011259 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011260 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011261
11262 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011263
Jesse Barnes79e53942008-11-07 14:24:08 -080011264 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011265 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011266 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011267
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011268fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011269 if (state) {
11270 drm_atomic_state_put(state);
11271 state = NULL;
11272 }
11273 if (restore_state) {
11274 drm_atomic_state_put(restore_state);
11275 restore_state = NULL;
11276 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011277
Rob Clark51fd3712013-11-19 12:10:12 -050011278 if (ret == -EDEADLK) {
11279 drm_modeset_backoff(ctx);
11280 goto retry;
11281 }
11282
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011283 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011284}
11285
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011286void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011287 struct intel_load_detect_pipe *old,
11288 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011289{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011290 struct intel_encoder *intel_encoder =
11291 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011292 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011293 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011294 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011295
Chris Wilsond2dff872011-04-19 08:36:26 +010011296 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011297 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011298 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011299
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011300 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011301 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011302
11303 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011304 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011305 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011306 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011307}
11308
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011309static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011310 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011311{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011312 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011313 u32 dpll = pipe_config->dpll_hw_state.dpll;
11314
11315 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011316 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011317 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011318 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011319 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011320 return 96000;
11321 else
11322 return 48000;
11323}
11324
Jesse Barnes79e53942008-11-07 14:24:08 -080011325/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011326static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011327 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011328{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011329 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011330 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011331 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011332 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011333 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011334 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011335 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011336 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011337
11338 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011339 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011340 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011341 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011342
11343 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011344 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011345 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11346 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011347 } else {
11348 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11349 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11350 }
11351
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011352 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011353 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011354 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11355 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011356 else
11357 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011358 DPLL_FPA01_P1_POST_DIV_SHIFT);
11359
11360 switch (dpll & DPLL_MODE_MASK) {
11361 case DPLLB_MODE_DAC_SERIAL:
11362 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11363 5 : 10;
11364 break;
11365 case DPLLB_MODE_LVDS:
11366 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11367 7 : 14;
11368 break;
11369 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011370 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011371 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011372 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011373 }
11374
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011375 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011376 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011377 else
Imre Deakdccbea32015-06-22 23:35:51 +030011378 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011379 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011380 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011381 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011382
11383 if (is_lvds) {
11384 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11385 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011386
11387 if (lvds & LVDS_CLKB_POWER_UP)
11388 clock.p2 = 7;
11389 else
11390 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011391 } else {
11392 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11393 clock.p1 = 2;
11394 else {
11395 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11396 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11397 }
11398 if (dpll & PLL_P2_DIVIDE_BY_4)
11399 clock.p2 = 4;
11400 else
11401 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011402 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011403
Imre Deakdccbea32015-06-22 23:35:51 +030011404 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011405 }
11406
Ville Syrjälä18442d02013-09-13 16:00:08 +030011407 /*
11408 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011409 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011410 * encoder's get_config() function.
11411 */
Imre Deakdccbea32015-06-22 23:35:51 +030011412 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011413}
11414
Ville Syrjälä6878da02013-09-13 15:59:11 +030011415int intel_dotclock_calculate(int link_freq,
11416 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011417{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011418 /*
11419 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011420 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011421 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011422 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011423 *
11424 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011425 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011426 */
11427
Ville Syrjälä6878da02013-09-13 15:59:11 +030011428 if (!m_n->link_n)
11429 return 0;
11430
11431 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11432}
11433
Ville Syrjälä18442d02013-09-13 16:00:08 +030011434static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011435 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011436{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011437 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011438
11439 /* read out port_clock from the DPLL */
11440 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011441
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011442 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011443 * In case there is an active pipe without active ports,
11444 * we may need some idea for the dotclock anyway.
11445 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011446 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011447 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011448 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011449 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011450}
11451
11452/** Returns the currently programmed mode of the given pipe. */
11453struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11454 struct drm_crtc *crtc)
11455{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011456 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011458 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011459 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011460 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011461 int htot = I915_READ(HTOTAL(cpu_transcoder));
11462 int hsync = I915_READ(HSYNC(cpu_transcoder));
11463 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11464 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011465 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011466
11467 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11468 if (!mode)
11469 return NULL;
11470
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011471 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11472 if (!pipe_config) {
11473 kfree(mode);
11474 return NULL;
11475 }
11476
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011477 /*
11478 * Construct a pipe_config sufficient for getting the clock info
11479 * back out of crtc_clock_get.
11480 *
11481 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11482 * to use a real value here instead.
11483 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011484 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11485 pipe_config->pixel_multiplier = 1;
11486 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11487 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11488 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11489 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011490
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011491 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011492 mode->hdisplay = (htot & 0xffff) + 1;
11493 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11494 mode->hsync_start = (hsync & 0xffff) + 1;
11495 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11496 mode->vdisplay = (vtot & 0xffff) + 1;
11497 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11498 mode->vsync_start = (vsync & 0xffff) + 1;
11499 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11500
11501 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011502
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011503 kfree(pipe_config);
11504
Jesse Barnes79e53942008-11-07 14:24:08 -080011505 return mode;
11506}
11507
11508static void intel_crtc_destroy(struct drm_crtc *crtc)
11509{
11510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011511 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011512 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011513
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011514 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011515 work = intel_crtc->flip_work;
11516 intel_crtc->flip_work = NULL;
11517 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011518
Daniel Vetter5a21b662016-05-24 17:13:53 +020011519 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011520 cancel_work_sync(&work->mmio_work);
11521 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011522 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011523 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011524
11525 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011526
Jesse Barnes79e53942008-11-07 14:24:08 -080011527 kfree(intel_crtc);
11528}
11529
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011530static void intel_unpin_work_fn(struct work_struct *__work)
11531{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011532 struct intel_flip_work *work =
11533 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011534 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11535 struct drm_device *dev = crtc->base.dev;
11536 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011537
Daniel Vetter5a21b662016-05-24 17:13:53 +020011538 if (is_mmio_work(work))
11539 flush_work(&work->mmio_work);
11540
11541 mutex_lock(&dev->struct_mutex);
11542 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011543 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011544 mutex_unlock(&dev->struct_mutex);
11545
Chris Wilsone8a261e2016-07-20 13:31:49 +010011546 i915_gem_request_put(work->flip_queued_req);
11547
Chris Wilson5748b6a2016-08-04 16:32:38 +010011548 intel_frontbuffer_flip_complete(to_i915(dev),
11549 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011550 intel_fbc_post_update(crtc);
11551 drm_framebuffer_unreference(work->old_fb);
11552
11553 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11554 atomic_dec(&crtc->unpin_work_count);
11555
11556 kfree(work);
11557}
11558
11559/* Is 'a' after or equal to 'b'? */
11560static bool g4x_flip_count_after_eq(u32 a, u32 b)
11561{
11562 return !((a - b) & 0x80000000);
11563}
11564
11565static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11566 struct intel_flip_work *work)
11567{
11568 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011569 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011570
Chris Wilson8af29b02016-09-09 14:11:47 +010011571 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011572 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011573
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011574 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011575 * The relevant registers doen't exist on pre-ctg.
11576 * As the flip done interrupt doesn't trigger for mmio
11577 * flips on gmch platforms, a flip count check isn't
11578 * really needed there. But since ctg has the registers,
11579 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011580 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011581 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011582 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011583
Daniel Vetter5a21b662016-05-24 17:13:53 +020011584 /*
11585 * BDW signals flip done immediately if the plane
11586 * is disabled, even if the plane enable is already
11587 * armed to occur at the next vblank :(
11588 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011589
Daniel Vetter5a21b662016-05-24 17:13:53 +020011590 /*
11591 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11592 * used the same base address. In that case the mmio flip might
11593 * have completed, but the CS hasn't even executed the flip yet.
11594 *
11595 * A flip count check isn't enough as the CS might have updated
11596 * the base address just after start of vblank, but before we
11597 * managed to process the interrupt. This means we'd complete the
11598 * CS flip too soon.
11599 *
11600 * Combining both checks should get us a good enough result. It may
11601 * still happen that the CS flip has been executed, but has not
11602 * yet actually completed. But in case the base address is the same
11603 * anyway, we don't really care.
11604 */
11605 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11606 crtc->flip_work->gtt_offset &&
11607 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11608 crtc->flip_work->flip_count);
11609}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011610
Daniel Vetter5a21b662016-05-24 17:13:53 +020011611static bool
11612__pageflip_finished_mmio(struct intel_crtc *crtc,
11613 struct intel_flip_work *work)
11614{
11615 /*
11616 * MMIO work completes when vblank is different from
11617 * flip_queued_vblank.
11618 *
11619 * Reset counter value doesn't matter, this is handled by
11620 * i915_wait_request finishing early, so no need to handle
11621 * reset here.
11622 */
11623 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011624}
11625
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011626
11627static bool pageflip_finished(struct intel_crtc *crtc,
11628 struct intel_flip_work *work)
11629{
11630 if (!atomic_read(&work->pending))
11631 return false;
11632
11633 smp_rmb();
11634
Daniel Vetter5a21b662016-05-24 17:13:53 +020011635 if (is_mmio_work(work))
11636 return __pageflip_finished_mmio(crtc, work);
11637 else
11638 return __pageflip_finished_cs(crtc, work);
11639}
11640
11641void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11642{
Chris Wilson91c8a322016-07-05 10:40:23 +010011643 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011644 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011645 struct intel_flip_work *work;
11646 unsigned long flags;
11647
11648 /* Ignore early vblank irqs */
11649 if (!crtc)
11650 return;
11651
Daniel Vetterf3260382014-09-15 14:55:23 +020011652 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011653 * This is called both by irq handlers and the reset code (to complete
11654 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011655 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011656 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011657 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011658
11659 if (work != NULL &&
11660 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011661 pageflip_finished(crtc, work))
11662 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011663
11664 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011665}
11666
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011667void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011668{
Chris Wilson91c8a322016-07-05 10:40:23 +010011669 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011670 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011671 struct intel_flip_work *work;
11672 unsigned long flags;
11673
11674 /* Ignore early vblank irqs */
11675 if (!crtc)
11676 return;
11677
11678 /*
11679 * This is called both by irq handlers and the reset code (to complete
11680 * lost pageflips) so needs the full irqsave spinlocks.
11681 */
11682 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011683 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011684
Daniel Vetter5a21b662016-05-24 17:13:53 +020011685 if (work != NULL &&
11686 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011687 pageflip_finished(crtc, work))
11688 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011689
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011690 spin_unlock_irqrestore(&dev->event_lock, flags);
11691}
11692
Daniel Vetter5a21b662016-05-24 17:13:53 +020011693static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11694 struct intel_flip_work *work)
11695{
11696 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11697
11698 /* Ensure that the work item is consistent when activating it ... */
11699 smp_mb__before_atomic();
11700 atomic_set(&work->pending, 1);
11701}
11702
11703static int intel_gen2_queue_flip(struct drm_device *dev,
11704 struct drm_crtc *crtc,
11705 struct drm_framebuffer *fb,
11706 struct drm_i915_gem_object *obj,
11707 struct drm_i915_gem_request *req,
11708 uint32_t flags)
11709{
Chris Wilson7e37f882016-08-02 22:50:21 +010011710 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11712 u32 flip_mask;
11713 int ret;
11714
11715 ret = intel_ring_begin(req, 6);
11716 if (ret)
11717 return ret;
11718
11719 /* Can't queue multiple flips, so wait for the previous
11720 * one to finish before executing the next.
11721 */
11722 if (intel_crtc->plane)
11723 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11724 else
11725 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011726 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11727 intel_ring_emit(ring, MI_NOOP);
11728 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011729 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011730 intel_ring_emit(ring, fb->pitches[0]);
11731 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11732 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011733
11734 return 0;
11735}
11736
11737static int intel_gen3_queue_flip(struct drm_device *dev,
11738 struct drm_crtc *crtc,
11739 struct drm_framebuffer *fb,
11740 struct drm_i915_gem_object *obj,
11741 struct drm_i915_gem_request *req,
11742 uint32_t flags)
11743{
Chris Wilson7e37f882016-08-02 22:50:21 +010011744 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11746 u32 flip_mask;
11747 int ret;
11748
11749 ret = intel_ring_begin(req, 6);
11750 if (ret)
11751 return ret;
11752
11753 if (intel_crtc->plane)
11754 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11755 else
11756 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011757 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11758 intel_ring_emit(ring, MI_NOOP);
11759 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011760 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011761 intel_ring_emit(ring, fb->pitches[0]);
11762 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11763 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011764
11765 return 0;
11766}
11767
11768static int intel_gen4_queue_flip(struct drm_device *dev,
11769 struct drm_crtc *crtc,
11770 struct drm_framebuffer *fb,
11771 struct drm_i915_gem_object *obj,
11772 struct drm_i915_gem_request *req,
11773 uint32_t flags)
11774{
Chris Wilson7e37f882016-08-02 22:50:21 +010011775 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011776 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11778 uint32_t pf, pipesrc;
11779 int ret;
11780
11781 ret = intel_ring_begin(req, 4);
11782 if (ret)
11783 return ret;
11784
11785 /* i965+ uses the linear or tiled offsets from the
11786 * Display Registers (which do not change across a page-flip)
11787 * so we need only reprogram the base address.
11788 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011789 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011790 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011791 intel_ring_emit(ring, fb->pitches[0]);
11792 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011793 intel_fb_modifier_to_tiling(fb->modifier));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011794
11795 /* XXX Enabling the panel-fitter across page-flip is so far
11796 * untested on non-native modes, so ignore it for now.
11797 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11798 */
11799 pf = 0;
11800 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011801 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011802
11803 return 0;
11804}
11805
11806static int intel_gen6_queue_flip(struct drm_device *dev,
11807 struct drm_crtc *crtc,
11808 struct drm_framebuffer *fb,
11809 struct drm_i915_gem_object *obj,
11810 struct drm_i915_gem_request *req,
11811 uint32_t flags)
11812{
Chris Wilson7e37f882016-08-02 22:50:21 +010011813 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011814 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11816 uint32_t pf, pipesrc;
11817 int ret;
11818
11819 ret = intel_ring_begin(req, 4);
11820 if (ret)
11821 return ret;
11822
Chris Wilsonb5321f32016-08-02 22:50:18 +010011823 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011824 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011825 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011826 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011827 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011828
11829 /* Contrary to the suggestions in the documentation,
11830 * "Enable Panel Fitter" does not seem to be required when page
11831 * flipping with a non-native mode, and worse causes a normal
11832 * modeset to fail.
11833 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11834 */
11835 pf = 0;
11836 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011837 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011838
11839 return 0;
11840}
11841
11842static int intel_gen7_queue_flip(struct drm_device *dev,
11843 struct drm_crtc *crtc,
11844 struct drm_framebuffer *fb,
11845 struct drm_i915_gem_object *obj,
11846 struct drm_i915_gem_request *req,
11847 uint32_t flags)
11848{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011849 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011850 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11852 uint32_t plane_bit = 0;
11853 int len, ret;
11854
11855 switch (intel_crtc->plane) {
11856 case PLANE_A:
11857 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11858 break;
11859 case PLANE_B:
11860 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11861 break;
11862 case PLANE_C:
11863 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11864 break;
11865 default:
11866 WARN_ONCE(1, "unknown plane in flip command\n");
11867 return -ENODEV;
11868 }
11869
11870 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011871 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011872 len += 6;
11873 /*
11874 * On Gen 8, SRM is now taking an extra dword to accommodate
11875 * 48bits addresses, and we need a NOOP for the batch size to
11876 * stay even.
11877 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011878 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011879 len += 2;
11880 }
11881
11882 /*
11883 * BSpec MI_DISPLAY_FLIP for IVB:
11884 * "The full packet must be contained within the same cache line."
11885 *
11886 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11887 * cacheline, if we ever start emitting more commands before
11888 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11889 * then do the cacheline alignment, and finally emit the
11890 * MI_DISPLAY_FLIP.
11891 */
11892 ret = intel_ring_cacheline_align(req);
11893 if (ret)
11894 return ret;
11895
11896 ret = intel_ring_begin(req, len);
11897 if (ret)
11898 return ret;
11899
11900 /* Unmask the flip-done completion message. Note that the bspec says that
11901 * we should do this for both the BCS and RCS, and that we must not unmask
11902 * more than one flip event at any time (or ensure that one flip message
11903 * can be sent by waiting for flip-done prior to queueing new flips).
11904 * Experimentation says that BCS works despite DERRMR masking all
11905 * flip-done completion events and that unmasking all planes at once
11906 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11907 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11908 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011909 if (req->engine->id == RCS) {
11910 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11911 intel_ring_emit_reg(ring, DERRMR);
11912 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011913 DERRMR_PIPEB_PRI_FLIP_DONE |
11914 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011915 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011916 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011917 MI_SRM_LRM_GLOBAL_GTT);
11918 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011919 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011920 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011921 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011922 intel_ring_emit(ring,
11923 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011924 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011925 intel_ring_emit(ring, 0);
11926 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011927 }
11928 }
11929
Chris Wilsonb5321f32016-08-02 22:50:18 +010011930 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011931 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011932 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011933 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11934 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011935
11936 return 0;
11937}
11938
11939static bool use_mmio_flip(struct intel_engine_cs *engine,
11940 struct drm_i915_gem_object *obj)
11941{
11942 /*
11943 * This is not being used for older platforms, because
11944 * non-availability of flip done interrupt forces us to use
11945 * CS flips. Older platforms derive flip done using some clever
11946 * tricks involving the flip_pending status bits and vblank irqs.
11947 * So using MMIO flips there would disrupt this mechanism.
11948 */
11949
11950 if (engine == NULL)
11951 return true;
11952
11953 if (INTEL_GEN(engine->i915) < 5)
11954 return false;
11955
11956 if (i915.use_mmio_flip < 0)
11957 return false;
11958 else if (i915.use_mmio_flip > 0)
11959 return true;
11960 else if (i915.enable_execlists)
11961 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011962
Chris Wilsond07f0e52016-10-28 13:58:44 +010011963 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011964}
11965
11966static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11967 unsigned int rotation,
11968 struct intel_flip_work *work)
11969{
11970 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011971 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011972 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11973 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011974 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011975
11976 ctl = I915_READ(PLANE_CTL(pipe, 0));
11977 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011978 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011979 case DRM_FORMAT_MOD_NONE:
11980 break;
11981 case I915_FORMAT_MOD_X_TILED:
11982 ctl |= PLANE_CTL_TILED_X;
11983 break;
11984 case I915_FORMAT_MOD_Y_TILED:
11985 ctl |= PLANE_CTL_TILED_Y;
11986 break;
11987 case I915_FORMAT_MOD_Yf_TILED:
11988 ctl |= PLANE_CTL_TILED_YF;
11989 break;
11990 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011991 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011992 }
11993
11994 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011995 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11996 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11997 */
11998 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11999 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12000
12001 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12002 POSTING_READ(PLANE_SURF(pipe, 0));
12003}
12004
12005static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12006 struct intel_flip_work *work)
12007{
12008 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012009 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012010 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012011 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12012 u32 dspcntr;
12013
12014 dspcntr = I915_READ(reg);
12015
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012016 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012017 dspcntr |= DISPPLANE_TILED;
12018 else
12019 dspcntr &= ~DISPPLANE_TILED;
12020
12021 I915_WRITE(reg, dspcntr);
12022
12023 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12024 POSTING_READ(DSPSURF(intel_crtc->plane));
12025}
12026
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012027static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012028{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012029 struct intel_flip_work *work =
12030 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012031 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12032 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12033 struct intel_framebuffer *intel_fb =
12034 to_intel_framebuffer(crtc->base.primary->fb);
12035 struct drm_i915_gem_object *obj = intel_fb->obj;
12036
Chris Wilsond07f0e52016-10-28 13:58:44 +010012037 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012038
12039 intel_pipe_update_start(crtc);
12040
12041 if (INTEL_GEN(dev_priv) >= 9)
12042 skl_do_mmio_flip(crtc, work->rotation, work);
12043 else
12044 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12045 ilk_do_mmio_flip(crtc, work);
12046
12047 intel_pipe_update_end(crtc, work);
12048}
12049
12050static int intel_default_queue_flip(struct drm_device *dev,
12051 struct drm_crtc *crtc,
12052 struct drm_framebuffer *fb,
12053 struct drm_i915_gem_object *obj,
12054 struct drm_i915_gem_request *req,
12055 uint32_t flags)
12056{
12057 return -ENODEV;
12058}
12059
12060static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12061 struct intel_crtc *intel_crtc,
12062 struct intel_flip_work *work)
12063{
12064 u32 addr, vblank;
12065
12066 if (!atomic_read(&work->pending))
12067 return false;
12068
12069 smp_rmb();
12070
12071 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12072 if (work->flip_ready_vblank == 0) {
12073 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012074 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012075 return false;
12076
12077 work->flip_ready_vblank = vblank;
12078 }
12079
12080 if (vblank - work->flip_ready_vblank < 3)
12081 return false;
12082
12083 /* Potential stall - if we see that the flip has happened,
12084 * assume a missed interrupt. */
12085 if (INTEL_GEN(dev_priv) >= 4)
12086 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12087 else
12088 addr = I915_READ(DSPADDR(intel_crtc->plane));
12089
12090 /* There is a potential issue here with a false positive after a flip
12091 * to the same address. We could address this by checking for a
12092 * non-incrementing frame counter.
12093 */
12094 return addr == work->gtt_offset;
12095}
12096
12097void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12098{
Chris Wilson91c8a322016-07-05 10:40:23 +010012099 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012100 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012101 struct intel_flip_work *work;
12102
12103 WARN_ON(!in_interrupt());
12104
12105 if (crtc == NULL)
12106 return;
12107
12108 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012109 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012110
12111 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012112 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012113 WARN_ONCE(1,
12114 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012115 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12116 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012117 work = NULL;
12118 }
12119
12120 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012121 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012122 intel_queue_rps_boost_for_request(work->flip_queued_req);
12123 spin_unlock(&dev->event_lock);
12124}
12125
12126static int intel_crtc_page_flip(struct drm_crtc *crtc,
12127 struct drm_framebuffer *fb,
12128 struct drm_pending_vblank_event *event,
12129 uint32_t page_flip_flags)
12130{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012131 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012132 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012133 struct drm_framebuffer *old_fb = crtc->primary->fb;
12134 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12136 struct drm_plane *primary = crtc->primary;
12137 enum pipe pipe = intel_crtc->pipe;
12138 struct intel_flip_work *work;
12139 struct intel_engine_cs *engine;
12140 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012141 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012142 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012143 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012144
Daniel Vetter5a21b662016-05-24 17:13:53 +020012145 /*
12146 * drm_mode_page_flip_ioctl() should already catch this, but double
12147 * check to be safe. In the future we may enable pageflipping from
12148 * a disabled primary plane.
12149 */
12150 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12151 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012152
Daniel Vetter5a21b662016-05-24 17:13:53 +020012153 /* Can't change pixel format via MI display flips. */
12154 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12155 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012156
Daniel Vetter5a21b662016-05-24 17:13:53 +020012157 /*
12158 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12159 * Note that pitch changes could also affect these register.
12160 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012161 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020012162 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12163 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12164 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012165
Daniel Vetter5a21b662016-05-24 17:13:53 +020012166 if (i915_terminally_wedged(&dev_priv->gpu_error))
12167 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012168
Daniel Vetter5a21b662016-05-24 17:13:53 +020012169 work = kzalloc(sizeof(*work), GFP_KERNEL);
12170 if (work == NULL)
12171 return -ENOMEM;
12172
12173 work->event = event;
12174 work->crtc = crtc;
12175 work->old_fb = old_fb;
12176 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012177
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012178 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012179 if (ret)
12180 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012181
Daniel Vetter5a21b662016-05-24 17:13:53 +020012182 /* We borrow the event spin lock for protecting flip_work */
12183 spin_lock_irq(&dev->event_lock);
12184 if (intel_crtc->flip_work) {
12185 /* Before declaring the flip queue wedged, check if
12186 * the hardware completed the operation behind our backs.
12187 */
12188 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12189 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12190 page_flip_completed(intel_crtc);
12191 } else {
12192 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12193 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012194
Daniel Vetter5a21b662016-05-24 17:13:53 +020012195 drm_crtc_vblank_put(crtc);
12196 kfree(work);
12197 return -EBUSY;
12198 }
12199 }
12200 intel_crtc->flip_work = work;
12201 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012202
Daniel Vetter5a21b662016-05-24 17:13:53 +020012203 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12204 flush_workqueue(dev_priv->wq);
12205
12206 /* Reference the objects for the scheduled work. */
12207 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012208
12209 crtc->primary->fb = fb;
12210 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012211
Chris Wilson25dc5562016-07-20 13:31:52 +010012212 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012213
12214 ret = i915_mutex_lock_interruptible(dev);
12215 if (ret)
12216 goto cleanup;
12217
Chris Wilson8af29b02016-09-09 14:11:47 +010012218 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12219 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012220 ret = -EIO;
Matthew Aulde4110722016-11-28 10:36:48 +000012221 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012222 }
12223
12224 atomic_inc(&intel_crtc->unpin_work_count);
12225
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012226 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012227 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12228
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012229 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012230 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012231 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012232 /* vlv: DISPLAY_FLIP fails to change tiling */
12233 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012234 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012235 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012236 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012237 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012238 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012239 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012240 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012241 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012242 }
12243
12244 mmio_flip = use_mmio_flip(engine, obj);
12245
Chris Wilson058d88c2016-08-15 10:49:06 +010012246 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12247 if (IS_ERR(vma)) {
12248 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012249 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012250 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012251
Ville Syrjälä6687c902015-09-15 13:16:41 +030012252 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012253 work->gtt_offset += intel_crtc->dspaddr_offset;
12254 work->rotation = crtc->primary->state->rotation;
12255
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012256 /*
12257 * There's the potential that the next frame will not be compatible with
12258 * FBC, so we want to call pre_update() before the actual page flip.
12259 * The problem is that pre_update() caches some information about the fb
12260 * object, so we want to do this only after the object is pinned. Let's
12261 * be on the safe side and do this immediately before scheduling the
12262 * flip.
12263 */
12264 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12265 to_intel_plane_state(primary->state));
12266
Daniel Vetter5a21b662016-05-24 17:13:53 +020012267 if (mmio_flip) {
12268 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012269 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012270 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012271 request = i915_gem_request_alloc(engine, engine->last_context);
12272 if (IS_ERR(request)) {
12273 ret = PTR_ERR(request);
12274 goto cleanup_unpin;
12275 }
12276
Chris Wilsona2bc4692016-09-09 14:11:56 +010012277 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012278 if (ret)
12279 goto cleanup_request;
12280
Daniel Vetter5a21b662016-05-24 17:13:53 +020012281 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12282 page_flip_flags);
12283 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012284 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012285
12286 intel_mark_page_flip_active(intel_crtc, work);
12287
Chris Wilson8e637172016-08-02 22:50:26 +010012288 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012289 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012290 }
12291
Chris Wilson7a9e1022016-11-28 14:36:48 +000012292 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012293 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12294 to_intel_plane(primary)->frontbuffer_bit);
12295 mutex_unlock(&dev->struct_mutex);
12296
Chris Wilson5748b6a2016-08-04 16:32:38 +010012297 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012298 to_intel_plane(primary)->frontbuffer_bit);
12299
12300 trace_i915_flip_request(intel_crtc->plane, obj);
12301
12302 return 0;
12303
Chris Wilson8e637172016-08-02 22:50:26 +010012304cleanup_request:
12305 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012306cleanup_unpin:
12307 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12308cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012309 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Aulde4110722016-11-28 10:36:48 +000012310unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012311 mutex_unlock(&dev->struct_mutex);
12312cleanup:
12313 crtc->primary->fb = old_fb;
12314 update_state_fb(crtc->primary);
12315
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012316 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012317 drm_framebuffer_unreference(work->old_fb);
12318
12319 spin_lock_irq(&dev->event_lock);
12320 intel_crtc->flip_work = NULL;
12321 spin_unlock_irq(&dev->event_lock);
12322
12323 drm_crtc_vblank_put(crtc);
12324free_work:
12325 kfree(work);
12326
12327 if (ret == -EIO) {
12328 struct drm_atomic_state *state;
12329 struct drm_plane_state *plane_state;
12330
12331out_hang:
12332 state = drm_atomic_state_alloc(dev);
12333 if (!state)
12334 return -ENOMEM;
12335 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12336
12337retry:
12338 plane_state = drm_atomic_get_plane_state(state, primary);
12339 ret = PTR_ERR_OR_ZERO(plane_state);
12340 if (!ret) {
12341 drm_atomic_set_fb_for_plane(plane_state, fb);
12342
12343 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12344 if (!ret)
12345 ret = drm_atomic_commit(state);
12346 }
12347
12348 if (ret == -EDEADLK) {
12349 drm_modeset_backoff(state->acquire_ctx);
12350 drm_atomic_state_clear(state);
12351 goto retry;
12352 }
12353
Chris Wilson08536952016-10-14 13:18:18 +010012354 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012355
12356 if (ret == 0 && event) {
12357 spin_lock_irq(&dev->event_lock);
12358 drm_crtc_send_vblank_event(crtc, event);
12359 spin_unlock_irq(&dev->event_lock);
12360 }
12361 }
12362 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012363}
12364
Daniel Vetter5a21b662016-05-24 17:13:53 +020012365
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012366/**
12367 * intel_wm_need_update - Check whether watermarks need updating
12368 * @plane: drm plane
12369 * @state: new plane state
12370 *
12371 * Check current plane state versus the new one to determine whether
12372 * watermarks need to be recalculated.
12373 *
12374 * Returns true or false.
12375 */
12376static bool intel_wm_need_update(struct drm_plane *plane,
12377 struct drm_plane_state *state)
12378{
Matt Roperd21fbe82015-09-24 15:53:12 -070012379 struct intel_plane_state *new = to_intel_plane_state(state);
12380 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12381
12382 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012383 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012384 return true;
12385
12386 if (!cur->base.fb || !new->base.fb)
12387 return false;
12388
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012389 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012390 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012391 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12392 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12393 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12394 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012395 return true;
12396
12397 return false;
12398}
12399
Matt Roperd21fbe82015-09-24 15:53:12 -070012400static bool needs_scaling(struct intel_plane_state *state)
12401{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012402 int src_w = drm_rect_width(&state->base.src) >> 16;
12403 int src_h = drm_rect_height(&state->base.src) >> 16;
12404 int dst_w = drm_rect_width(&state->base.dst);
12405 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012406
12407 return (src_w != dst_w || src_h != dst_h);
12408}
12409
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012410int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12411 struct drm_plane_state *plane_state)
12412{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012413 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012414 struct drm_crtc *crtc = crtc_state->crtc;
12415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12416 struct drm_plane *plane = plane_state->plane;
12417 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012418 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012419 struct intel_plane_state *old_plane_state =
12420 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012421 bool mode_changed = needs_modeset(crtc_state);
12422 bool was_crtc_enabled = crtc->state->active;
12423 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012424 bool turn_off, turn_on, visible, was_visible;
12425 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012426 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012427
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012428 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012429 ret = skl_update_scaler_plane(
12430 to_intel_crtc_state(crtc_state),
12431 to_intel_plane_state(plane_state));
12432 if (ret)
12433 return ret;
12434 }
12435
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012436 was_visible = old_plane_state->base.visible;
12437 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012438
12439 if (!was_crtc_enabled && WARN_ON(was_visible))
12440 was_visible = false;
12441
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012442 /*
12443 * Visibility is calculated as if the crtc was on, but
12444 * after scaler setup everything depends on it being off
12445 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012446 *
12447 * FIXME this is wrong for watermarks. Watermarks should also
12448 * be computed as if the pipe would be active. Perhaps move
12449 * per-plane wm computation to the .check_plane() hook, and
12450 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012451 */
12452 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012453 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012454
12455 if (!was_visible && !visible)
12456 return 0;
12457
Maarten Lankhorste8861672016-02-24 11:24:26 +010012458 if (fb != old_plane_state->base.fb)
12459 pipe_config->fb_changed = true;
12460
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012461 turn_off = was_visible && (!visible || mode_changed);
12462 turn_on = visible && (!was_visible || mode_changed);
12463
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012464 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012465 intel_crtc->base.base.id,
12466 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012467 plane->base.id, plane->name,
12468 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012469
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012470 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12471 plane->base.id, plane->name,
12472 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012473 turn_off, turn_on, mode_changed);
12474
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012475 if (turn_on) {
12476 pipe_config->update_wm_pre = true;
12477
12478 /* must disable cxsr around plane enable/disable */
12479 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12480 pipe_config->disable_cxsr = true;
12481 } else if (turn_off) {
12482 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012483
Ville Syrjälä852eb002015-06-24 22:00:07 +030012484 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012485 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012486 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012487 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012488 /* FIXME bollocks */
12489 pipe_config->update_wm_pre = true;
12490 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012491 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012492
Matt Ropered4a6a72016-02-23 17:20:13 -080012493 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012494 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012495 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012496 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12497
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012498 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012499 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012500
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012501 /*
12502 * WaCxSRDisabledForSpriteScaling:ivb
12503 *
12504 * cstate->update_wm was already set above, so this flag will
12505 * take effect when we commit and program watermarks.
12506 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012507 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012508 needs_scaling(to_intel_plane_state(plane_state)) &&
12509 !needs_scaling(old_plane_state))
12510 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012511
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012512 return 0;
12513}
12514
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012515static bool encoders_cloneable(const struct intel_encoder *a,
12516 const struct intel_encoder *b)
12517{
12518 /* masks could be asymmetric, so check both ways */
12519 return a == b || (a->cloneable & (1 << b->type) &&
12520 b->cloneable & (1 << a->type));
12521}
12522
12523static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12524 struct intel_crtc *crtc,
12525 struct intel_encoder *encoder)
12526{
12527 struct intel_encoder *source_encoder;
12528 struct drm_connector *connector;
12529 struct drm_connector_state *connector_state;
12530 int i;
12531
12532 for_each_connector_in_state(state, connector, connector_state, i) {
12533 if (connector_state->crtc != &crtc->base)
12534 continue;
12535
12536 source_encoder =
12537 to_intel_encoder(connector_state->best_encoder);
12538 if (!encoders_cloneable(encoder, source_encoder))
12539 return false;
12540 }
12541
12542 return true;
12543}
12544
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012545static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12546 struct drm_crtc_state *crtc_state)
12547{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012548 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012549 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012551 struct intel_crtc_state *pipe_config =
12552 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012553 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012554 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012555 bool mode_changed = needs_modeset(crtc_state);
12556
Ville Syrjälä852eb002015-06-24 22:00:07 +030012557 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012558 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012559
Maarten Lankhorstad421372015-06-15 12:33:42 +020012560 if (mode_changed && crtc_state->enable &&
12561 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012562 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012563 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12564 pipe_config);
12565 if (ret)
12566 return ret;
12567 }
12568
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012569 if (crtc_state->color_mgmt_changed) {
12570 ret = intel_color_check(crtc, crtc_state);
12571 if (ret)
12572 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012573
12574 /*
12575 * Changing color management on Intel hardware is
12576 * handled as part of planes update.
12577 */
12578 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012579 }
12580
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012581 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012582 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012583 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012584 if (ret) {
12585 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012586 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012587 }
12588 }
12589
12590 if (dev_priv->display.compute_intermediate_wm &&
12591 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12592 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12593 return 0;
12594
12595 /*
12596 * Calculate 'intermediate' watermarks that satisfy both the
12597 * old state and the new state. We can program these
12598 * immediately.
12599 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012600 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080012601 intel_crtc,
12602 pipe_config);
12603 if (ret) {
12604 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12605 return ret;
12606 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012607 } else if (dev_priv->display.compute_intermediate_wm) {
12608 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12609 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012610 }
12611
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012612 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012613 if (mode_changed)
12614 ret = skl_update_scaler_crtc(pipe_config);
12615
12616 if (!ret)
12617 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12618 pipe_config);
12619 }
12620
12621 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012622}
12623
Jani Nikula65b38e02015-04-13 11:26:56 +030012624static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012625 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012626 .atomic_begin = intel_begin_crtc_commit,
12627 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012628 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012629};
12630
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012631static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12632{
12633 struct intel_connector *connector;
12634
12635 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012636 if (connector->base.state->crtc)
12637 drm_connector_unreference(&connector->base);
12638
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012639 if (connector->base.encoder) {
12640 connector->base.state->best_encoder =
12641 connector->base.encoder;
12642 connector->base.state->crtc =
12643 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012644
12645 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012646 } else {
12647 connector->base.state->best_encoder = NULL;
12648 connector->base.state->crtc = NULL;
12649 }
12650 }
12651}
12652
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012653static void
Robin Schroereba905b2014-05-18 02:24:50 +020012654connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012655 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012656{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012657 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012658 int bpp = pipe_config->pipe_bpp;
12659
12660 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012661 connector->base.base.id,
12662 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012663
12664 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012665 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012666 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012667 bpp, info->bpc * 3);
12668 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012669 }
12670
Mario Kleiner196f9542016-07-06 12:05:45 +020012671 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012672 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012673 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12674 bpp);
12675 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012676 }
12677}
12678
12679static int
12680compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012681 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012682{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012683 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012684 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012685 struct drm_connector *connector;
12686 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012687 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012688
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012689 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12690 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012691 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012692 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012693 bpp = 12*3;
12694 else
12695 bpp = 8*3;
12696
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012697
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012698 pipe_config->pipe_bpp = bpp;
12699
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012700 state = pipe_config->base.state;
12701
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012702 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012703 for_each_connector_in_state(state, connector, connector_state, i) {
12704 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012705 continue;
12706
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012707 connected_sink_compute_bpp(to_intel_connector(connector),
12708 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012709 }
12710
12711 return bpp;
12712}
12713
Daniel Vetter644db712013-09-19 14:53:58 +020012714static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12715{
12716 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12717 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012718 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012719 mode->crtc_hdisplay, mode->crtc_hsync_start,
12720 mode->crtc_hsync_end, mode->crtc_htotal,
12721 mode->crtc_vdisplay, mode->crtc_vsync_start,
12722 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12723}
12724
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012725static inline void
12726intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012727 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012728{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012729 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12730 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012731 m_n->gmch_m, m_n->gmch_n,
12732 m_n->link_m, m_n->link_n, m_n->tu);
12733}
12734
Daniel Vetterc0b03412013-05-28 12:05:54 +020012735static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012736 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012737 const char *context)
12738{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012739 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012740 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012741 struct drm_plane *plane;
12742 struct intel_plane *intel_plane;
12743 struct intel_plane_state *state;
12744 struct drm_framebuffer *fb;
12745
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000012746 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12747 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012748
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012749 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12750 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020012751 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012752
12753 if (pipe_config->has_pch_encoder)
12754 intel_dump_m_n_config(pipe_config, "fdi",
12755 pipe_config->fdi_lanes,
12756 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012757
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012758 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012759 intel_dump_m_n_config(pipe_config, "dp m_n",
12760 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000012761 if (pipe_config->has_drrs)
12762 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12763 pipe_config->lane_count,
12764 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012765 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012766
Daniel Vetter55072d12014-11-20 16:10:28 +010012767 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012768 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010012769
Daniel Vetterc0b03412013-05-28 12:05:54 +020012770 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012771 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012772 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012773 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12774 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012775 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12776 pipe_config->port_clock,
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012777 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012778
12779 if (INTEL_GEN(dev_priv) >= 9)
12780 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12781 crtc->num_scalers,
12782 pipe_config->scaler_state.scaler_users,
12783 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012784
12785 if (HAS_GMCH_DISPLAY(dev_priv))
12786 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12787 pipe_config->gmch_pfit.control,
12788 pipe_config->gmch_pfit.pgm_ratios,
12789 pipe_config->gmch_pfit.lvds_border_bits);
12790 else
12791 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12792 pipe_config->pch_pfit.pos,
12793 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000012794 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012795
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012796 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12797 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012798
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010012799 if (IS_BROXTON(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012800 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012801 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012802 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012803 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012804 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012805 pipe_config->dpll_hw_state.pll0,
12806 pipe_config->dpll_hw_state.pll1,
12807 pipe_config->dpll_hw_state.pll2,
12808 pipe_config->dpll_hw_state.pll3,
12809 pipe_config->dpll_hw_state.pll6,
12810 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012811 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012812 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012813 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012814 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012815 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012816 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012817 pipe_config->dpll_hw_state.ctrl1,
12818 pipe_config->dpll_hw_state.cfgcr1,
12819 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012820 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012821 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012822 pipe_config->dpll_hw_state.wrpll,
12823 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012824 } else {
12825 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12826 "fp0: 0x%x, fp1: 0x%x\n",
12827 pipe_config->dpll_hw_state.dpll,
12828 pipe_config->dpll_hw_state.dpll_md,
12829 pipe_config->dpll_hw_state.fp0,
12830 pipe_config->dpll_hw_state.fp1);
12831 }
12832
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012833 DRM_DEBUG_KMS("planes on this crtc\n");
12834 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012835 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012836 intel_plane = to_intel_plane(plane);
12837 if (intel_plane->pipe != crtc->pipe)
12838 continue;
12839
12840 state = to_intel_plane_state(plane->state);
12841 fb = state->base.fb;
12842 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012843 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12844 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012845 continue;
12846 }
12847
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012848 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12849 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012850 fb->base.id, fb->width, fb->height,
12851 drm_get_format_name(fb->pixel_format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012852 if (INTEL_GEN(dev_priv) >= 9)
12853 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12854 state->scaler_id,
12855 state->base.src.x1 >> 16,
12856 state->base.src.y1 >> 16,
12857 drm_rect_width(&state->base.src) >> 16,
12858 drm_rect_height(&state->base.src) >> 16,
12859 state->base.dst.x1, state->base.dst.y1,
12860 drm_rect_width(&state->base.dst),
12861 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012862 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012863}
12864
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012865static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012866{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012867 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012868 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012869 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012870 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012871
12872 /*
12873 * Walk the connector list instead of the encoder
12874 * list to detect the problem on ddi platforms
12875 * where there's just one encoder per digital port.
12876 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012877 drm_for_each_connector(connector, dev) {
12878 struct drm_connector_state *connector_state;
12879 struct intel_encoder *encoder;
12880
12881 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12882 if (!connector_state)
12883 connector_state = connector->state;
12884
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012885 if (!connector_state->best_encoder)
12886 continue;
12887
12888 encoder = to_intel_encoder(connector_state->best_encoder);
12889
12890 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012891
12892 switch (encoder->type) {
12893 unsigned int port_mask;
12894 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012895 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012896 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012897 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012898 case INTEL_OUTPUT_HDMI:
12899 case INTEL_OUTPUT_EDP:
12900 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12901
12902 /* the same port mustn't appear more than once */
12903 if (used_ports & port_mask)
12904 return false;
12905
12906 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012907 break;
12908 case INTEL_OUTPUT_DP_MST:
12909 used_mst_ports |=
12910 1 << enc_to_mst(&encoder->base)->primary->port;
12911 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012912 default:
12913 break;
12914 }
12915 }
12916
Ville Syrjälä477321e2016-07-28 17:50:40 +030012917 /* can't mix MST and SST/HDMI on the same port */
12918 if (used_ports & used_mst_ports)
12919 return false;
12920
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012921 return true;
12922}
12923
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012924static void
12925clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12926{
12927 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012928 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012929 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012930 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012931 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012932
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012933 /* FIXME: before the switch to atomic started, a new pipe_config was
12934 * kzalloc'd. Code that depends on any field being zero should be
12935 * fixed, so that the crtc_state can be safely duplicated. For now,
12936 * only fields that are know to not cause problems are preserved. */
12937
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012938 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012939 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012940 shared_dpll = crtc_state->shared_dpll;
12941 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012942 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012943
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012944 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012945
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012946 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012947 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012948 crtc_state->shared_dpll = shared_dpll;
12949 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012950 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012951}
12952
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012953static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012954intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012955 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012956{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012957 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012958 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012959 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012960 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012961 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012962 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012963 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012964
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012965 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012966
Daniel Vettere143a212013-07-04 12:01:15 +020012967 pipe_config->cpu_transcoder =
12968 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012969
Imre Deak2960bc92013-07-30 13:36:32 +030012970 /*
12971 * Sanitize sync polarity flags based on requested ones. If neither
12972 * positive or negative polarity is requested, treat this as meaning
12973 * negative polarity.
12974 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012975 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012976 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012977 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012978
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012979 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012980 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012981 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012982
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012983 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12984 pipe_config);
12985 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012986 goto fail;
12987
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012988 /*
12989 * Determine the real pipe dimensions. Note that stereo modes can
12990 * increase the actual pipe size due to the frame doubling and
12991 * insertion of additional space for blanks between the frame. This
12992 * is stored in the crtc timings. We use the requested mode to do this
12993 * computation to clearly distinguish it from the adjusted mode, which
12994 * can be changed by the connectors in the below retry loop.
12995 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012996 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012997 &pipe_config->pipe_src_w,
12998 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012999
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013000 for_each_connector_in_state(state, connector, connector_state, i) {
13001 if (connector_state->crtc != crtc)
13002 continue;
13003
13004 encoder = to_intel_encoder(connector_state->best_encoder);
13005
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013006 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13007 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13008 goto fail;
13009 }
13010
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013011 /*
13012 * Determine output_types before calling the .compute_config()
13013 * hooks so that the hooks can use this information safely.
13014 */
13015 pipe_config->output_types |= 1 << encoder->type;
13016 }
13017
Daniel Vettere29c22c2013-02-21 00:00:16 +010013018encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013019 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013020 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013021 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013022
Daniel Vetter135c81b2013-07-21 21:37:09 +020013023 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013024 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13025 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013026
Daniel Vetter7758a112012-07-08 19:40:39 +020013027 /* Pass our mode to the connectors and the CRTC to give them a chance to
13028 * adjust it according to limitations or connector properties, and also
13029 * a chance to reject the mode entirely.
13030 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013031 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013032 if (connector_state->crtc != crtc)
13033 continue;
13034
13035 encoder = to_intel_encoder(connector_state->best_encoder);
13036
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013037 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013038 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013039 goto fail;
13040 }
13041 }
13042
Daniel Vetterff9a6752013-06-01 17:16:21 +020013043 /* Set default port clock if not overwritten by the encoder. Needs to be
13044 * done afterwards in case the encoder adjusts the mode. */
13045 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013046 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013047 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013048
Daniel Vettera43f6e02013-06-07 23:10:32 +020013049 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013050 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013051 DRM_DEBUG_KMS("CRTC fixup failed\n");
13052 goto fail;
13053 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013054
13055 if (ret == RETRY) {
13056 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13057 ret = -EINVAL;
13058 goto fail;
13059 }
13060
13061 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13062 retry = false;
13063 goto encoder_retry;
13064 }
13065
Daniel Vettere8fa4272015-08-12 11:43:34 +020013066 /* Dithering seems to not pass-through bits correctly when it should, so
13067 * only enable it on 6bpc panels. */
13068 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013069 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013070 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013071
Daniel Vetter7758a112012-07-08 19:40:39 +020013072fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013073 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013074}
13075
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013076static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013077intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013078{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013079 struct drm_crtc *crtc;
13080 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020013081 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013082
Ville Syrjälä76688512014-01-10 11:28:06 +020013083 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020013084 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013085 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013086
13087 /* Update hwmode for vblank functions */
13088 if (crtc->state->active)
13089 crtc->hwmode = crtc->state->adjusted_mode;
13090 else
13091 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013092
13093 /*
13094 * Update legacy state to satisfy fbc code. This can
13095 * be removed when fbc uses the atomic state.
13096 */
13097 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13098 struct drm_plane_state *plane_state = crtc->primary->state;
13099
13100 crtc->primary->fb = plane_state->fb;
13101 crtc->x = plane_state->src_x >> 16;
13102 crtc->y = plane_state->src_y >> 16;
13103 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013104 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013105}
13106
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013107static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013108{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013109 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013110
13111 if (clock1 == clock2)
13112 return true;
13113
13114 if (!clock1 || !clock2)
13115 return false;
13116
13117 diff = abs(clock1 - clock2);
13118
13119 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13120 return true;
13121
13122 return false;
13123}
13124
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013125static bool
13126intel_compare_m_n(unsigned int m, unsigned int n,
13127 unsigned int m2, unsigned int n2,
13128 bool exact)
13129{
13130 if (m == m2 && n == n2)
13131 return true;
13132
13133 if (exact || !m || !n || !m2 || !n2)
13134 return false;
13135
13136 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13137
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013138 if (n > n2) {
13139 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013140 m2 <<= 1;
13141 n2 <<= 1;
13142 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013143 } else if (n < n2) {
13144 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013145 m <<= 1;
13146 n <<= 1;
13147 }
13148 }
13149
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013150 if (n != n2)
13151 return false;
13152
13153 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013154}
13155
13156static bool
13157intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13158 struct intel_link_m_n *m2_n2,
13159 bool adjust)
13160{
13161 if (m_n->tu == m2_n2->tu &&
13162 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13163 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13164 intel_compare_m_n(m_n->link_m, m_n->link_n,
13165 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13166 if (adjust)
13167 *m2_n2 = *m_n;
13168
13169 return true;
13170 }
13171
13172 return false;
13173}
13174
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013175static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013176intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013177 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013178 struct intel_crtc_state *pipe_config,
13179 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013180{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013181 bool ret = true;
13182
13183#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13184 do { \
13185 if (!adjust) \
13186 DRM_ERROR(fmt, ##__VA_ARGS__); \
13187 else \
13188 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13189 } while (0)
13190
Daniel Vetter66e985c2013-06-05 13:34:20 +020013191#define PIPE_CONF_CHECK_X(name) \
13192 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013193 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013194 "(expected 0x%08x, found 0x%08x)\n", \
13195 current_config->name, \
13196 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013197 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013198 }
13199
Daniel Vetter08a24032013-04-19 11:25:34 +020013200#define PIPE_CONF_CHECK_I(name) \
13201 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013202 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013203 "(expected %i, found %i)\n", \
13204 current_config->name, \
13205 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013206 ret = false; \
13207 }
13208
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013209#define PIPE_CONF_CHECK_P(name) \
13210 if (current_config->name != pipe_config->name) { \
13211 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13212 "(expected %p, found %p)\n", \
13213 current_config->name, \
13214 pipe_config->name); \
13215 ret = false; \
13216 }
13217
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013218#define PIPE_CONF_CHECK_M_N(name) \
13219 if (!intel_compare_link_m_n(&current_config->name, \
13220 &pipe_config->name,\
13221 adjust)) { \
13222 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13223 "(expected tu %i gmch %i/%i link %i/%i, " \
13224 "found tu %i, gmch %i/%i link %i/%i)\n", \
13225 current_config->name.tu, \
13226 current_config->name.gmch_m, \
13227 current_config->name.gmch_n, \
13228 current_config->name.link_m, \
13229 current_config->name.link_n, \
13230 pipe_config->name.tu, \
13231 pipe_config->name.gmch_m, \
13232 pipe_config->name.gmch_n, \
13233 pipe_config->name.link_m, \
13234 pipe_config->name.link_n); \
13235 ret = false; \
13236 }
13237
Daniel Vetter55c561a2016-03-30 11:34:36 +020013238/* This is required for BDW+ where there is only one set of registers for
13239 * switching between high and low RR.
13240 * This macro can be used whenever a comparison has to be made between one
13241 * hw state and multiple sw state variables.
13242 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013243#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13244 if (!intel_compare_link_m_n(&current_config->name, \
13245 &pipe_config->name, adjust) && \
13246 !intel_compare_link_m_n(&current_config->alt_name, \
13247 &pipe_config->name, adjust)) { \
13248 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13249 "(expected tu %i gmch %i/%i link %i/%i, " \
13250 "or tu %i gmch %i/%i link %i/%i, " \
13251 "found tu %i, gmch %i/%i link %i/%i)\n", \
13252 current_config->name.tu, \
13253 current_config->name.gmch_m, \
13254 current_config->name.gmch_n, \
13255 current_config->name.link_m, \
13256 current_config->name.link_n, \
13257 current_config->alt_name.tu, \
13258 current_config->alt_name.gmch_m, \
13259 current_config->alt_name.gmch_n, \
13260 current_config->alt_name.link_m, \
13261 current_config->alt_name.link_n, \
13262 pipe_config->name.tu, \
13263 pipe_config->name.gmch_m, \
13264 pipe_config->name.gmch_n, \
13265 pipe_config->name.link_m, \
13266 pipe_config->name.link_n); \
13267 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013268 }
13269
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013270#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13271 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013272 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013273 "(expected %i, found %i)\n", \
13274 current_config->name & (mask), \
13275 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013276 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013277 }
13278
Ville Syrjälä5e550652013-09-06 23:29:07 +030013279#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13280 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013281 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013282 "(expected %i, found %i)\n", \
13283 current_config->name, \
13284 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013285 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013286 }
13287
Daniel Vetterbb760062013-06-06 14:55:52 +020013288#define PIPE_CONF_QUIRK(quirk) \
13289 ((current_config->quirks | pipe_config->quirks) & (quirk))
13290
Daniel Vettereccb1402013-05-22 00:50:22 +020013291 PIPE_CONF_CHECK_I(cpu_transcoder);
13292
Daniel Vetter08a24032013-04-19 11:25:34 +020013293 PIPE_CONF_CHECK_I(has_pch_encoder);
13294 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013295 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013296
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013297 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013298 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013299
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013300 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013301 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013302
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013303 if (current_config->has_drrs)
13304 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13305 } else
13306 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013307
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013308 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013309
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013310 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13311 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13312 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13313 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13314 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13315 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013316
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013317 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13318 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13319 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13320 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13321 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13322 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013323
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013324 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013325 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013326 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013327 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013328 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013329 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013330
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013331 PIPE_CONF_CHECK_I(has_audio);
13332
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013333 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013334 DRM_MODE_FLAG_INTERLACE);
13335
Daniel Vetterbb760062013-06-06 14:55:52 +020013336 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013337 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013338 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013339 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013340 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013341 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013342 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013343 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013344 DRM_MODE_FLAG_NVSYNC);
13345 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013346
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013347 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013348 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013349 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013350 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013351 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013352
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013353 if (!adjust) {
13354 PIPE_CONF_CHECK_I(pipe_src_w);
13355 PIPE_CONF_CHECK_I(pipe_src_h);
13356
13357 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13358 if (current_config->pch_pfit.enabled) {
13359 PIPE_CONF_CHECK_X(pch_pfit.pos);
13360 PIPE_CONF_CHECK_X(pch_pfit.size);
13361 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013362
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013363 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13364 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013365
Jesse Barnese59150d2014-01-07 13:30:45 -080013366 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013367 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013368 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013369
Ville Syrjälä282740f2013-09-04 18:30:03 +030013370 PIPE_CONF_CHECK_I(double_wide);
13371
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013372 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013373 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013374 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013375 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13376 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013377 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013378 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013379 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13380 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13381 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013382
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013383 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13384 PIPE_CONF_CHECK_X(dsi_pll.div);
13385
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013386 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013387 PIPE_CONF_CHECK_I(pipe_bpp);
13388
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013389 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013390 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013391
Daniel Vetter66e985c2013-06-05 13:34:20 +020013392#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013393#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013394#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013395#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013396#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013397#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013398#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013399
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013400 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013401}
13402
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013403static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13404 const struct intel_crtc_state *pipe_config)
13405{
13406 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013407 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013408 &pipe_config->fdi_m_n);
13409 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13410
13411 /*
13412 * FDI already provided one idea for the dotclock.
13413 * Yell if the encoder disagrees.
13414 */
13415 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13416 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13417 fdi_dotclock, dotclock);
13418 }
13419}
13420
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013421static void verify_wm_state(struct drm_crtc *crtc,
13422 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013423{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013424 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013425 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013426 struct skl_pipe_wm hw_wm, *sw_wm;
13427 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13428 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13430 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013431 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013432
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013433 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013434 return;
13435
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013436 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013437 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013438
Damien Lespiau08db6652014-11-04 17:06:52 +000013439 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13440 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13441
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013442 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013443 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013444 hw_plane_wm = &hw_wm.planes[plane];
13445 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013446
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013447 /* Watermarks */
13448 for (level = 0; level <= max_level; level++) {
13449 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13450 &sw_plane_wm->wm[level]))
13451 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013452
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013453 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13454 pipe_name(pipe), plane + 1, level,
13455 sw_plane_wm->wm[level].plane_en,
13456 sw_plane_wm->wm[level].plane_res_b,
13457 sw_plane_wm->wm[level].plane_res_l,
13458 hw_plane_wm->wm[level].plane_en,
13459 hw_plane_wm->wm[level].plane_res_b,
13460 hw_plane_wm->wm[level].plane_res_l);
13461 }
13462
13463 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13464 &sw_plane_wm->trans_wm)) {
13465 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13466 pipe_name(pipe), plane + 1,
13467 sw_plane_wm->trans_wm.plane_en,
13468 sw_plane_wm->trans_wm.plane_res_b,
13469 sw_plane_wm->trans_wm.plane_res_l,
13470 hw_plane_wm->trans_wm.plane_en,
13471 hw_plane_wm->trans_wm.plane_res_b,
13472 hw_plane_wm->trans_wm.plane_res_l);
13473 }
13474
13475 /* DDB */
13476 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13477 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13478
13479 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013480 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013481 pipe_name(pipe), plane + 1,
13482 sw_ddb_entry->start, sw_ddb_entry->end,
13483 hw_ddb_entry->start, hw_ddb_entry->end);
13484 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013485 }
13486
Lyude27082492016-08-24 07:48:10 +020013487 /*
13488 * cursor
13489 * If the cursor plane isn't active, we may not have updated it's ddb
13490 * allocation. In that case since the ddb allocation will be updated
13491 * once the plane becomes visible, we can skip this check
13492 */
13493 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013494 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13495 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013496
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013497 /* Watermarks */
13498 for (level = 0; level <= max_level; level++) {
13499 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13500 &sw_plane_wm->wm[level]))
13501 continue;
13502
13503 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13504 pipe_name(pipe), level,
13505 sw_plane_wm->wm[level].plane_en,
13506 sw_plane_wm->wm[level].plane_res_b,
13507 sw_plane_wm->wm[level].plane_res_l,
13508 hw_plane_wm->wm[level].plane_en,
13509 hw_plane_wm->wm[level].plane_res_b,
13510 hw_plane_wm->wm[level].plane_res_l);
13511 }
13512
13513 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13514 &sw_plane_wm->trans_wm)) {
13515 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13516 pipe_name(pipe),
13517 sw_plane_wm->trans_wm.plane_en,
13518 sw_plane_wm->trans_wm.plane_res_b,
13519 sw_plane_wm->trans_wm.plane_res_l,
13520 hw_plane_wm->trans_wm.plane_en,
13521 hw_plane_wm->trans_wm.plane_res_b,
13522 hw_plane_wm->trans_wm.plane_res_l);
13523 }
13524
13525 /* DDB */
13526 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13527 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13528
13529 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013530 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013531 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013532 sw_ddb_entry->start, sw_ddb_entry->end,
13533 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013534 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013535 }
13536}
13537
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013538static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013539verify_connector_state(struct drm_device *dev,
13540 struct drm_atomic_state *state,
13541 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013542{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013543 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013544 struct drm_connector_state *old_conn_state;
13545 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013546
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013547 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013548 struct drm_encoder *encoder = connector->encoder;
13549 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013550
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013551 if (state->crtc != crtc)
13552 continue;
13553
Daniel Vetter5a21b662016-05-24 17:13:53 +020013554 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013555
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013556 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013557 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013558 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013559}
13560
13561static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013562verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013563{
13564 struct intel_encoder *encoder;
13565 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013566
Damien Lespiaub2784e12014-08-05 11:29:37 +010013567 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013568 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013569 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013570
13571 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13572 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013573 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013574
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013575 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013576 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013577 continue;
13578 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013579
13580 I915_STATE_WARN(connector->base.state->crtc !=
13581 encoder->base.crtc,
13582 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013583 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013584
Rob Clarke2c719b2014-12-15 13:56:32 -050013585 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013586 "encoder's enabled state mismatch "
13587 "(expected %i, found %i)\n",
13588 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013589
13590 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013591 bool active;
13592
13593 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013594 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013595 "encoder detached but still enabled on pipe %c.\n",
13596 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013597 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013598 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013599}
13600
13601static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013602verify_crtc_state(struct drm_crtc *crtc,
13603 struct drm_crtc_state *old_crtc_state,
13604 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013605{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013606 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013607 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013608 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13610 struct intel_crtc_state *pipe_config, *sw_config;
13611 struct drm_atomic_state *old_state;
13612 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013613
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013614 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013615 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013616 pipe_config = to_intel_crtc_state(old_crtc_state);
13617 memset(pipe_config, 0, sizeof(*pipe_config));
13618 pipe_config->base.crtc = crtc;
13619 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013620
Ville Syrjälä78108b72016-05-27 20:59:19 +030013621 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013622
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013623 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013624
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013625 /* hw state is inconsistent with the pipe quirk */
13626 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13627 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13628 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013629
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013630 I915_STATE_WARN(new_crtc_state->active != active,
13631 "crtc active state doesn't match with hw state "
13632 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013633
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013634 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13635 "transitional active state does not match atomic hw state "
13636 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013637
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013638 for_each_encoder_on_crtc(dev, crtc, encoder) {
13639 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013640
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013641 active = encoder->get_hw_state(encoder, &pipe);
13642 I915_STATE_WARN(active != new_crtc_state->active,
13643 "[ENCODER:%i] active %i with crtc active %i\n",
13644 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013645
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013646 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13647 "Encoder connected to wrong pipe %c\n",
13648 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013649
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013650 if (active) {
13651 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013652 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013653 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013654 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013655
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013656 if (!new_crtc_state->active)
13657 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013658
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013659 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013660
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013661 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013662 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013663 pipe_config, false)) {
13664 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13665 intel_dump_pipe_config(intel_crtc, pipe_config,
13666 "[hw state]");
13667 intel_dump_pipe_config(intel_crtc, sw_config,
13668 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013669 }
13670}
13671
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013672static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013673verify_single_dpll_state(struct drm_i915_private *dev_priv,
13674 struct intel_shared_dpll *pll,
13675 struct drm_crtc *crtc,
13676 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013677{
13678 struct intel_dpll_hw_state dpll_hw_state;
13679 unsigned crtc_mask;
13680 bool active;
13681
13682 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13683
13684 DRM_DEBUG_KMS("%s\n", pll->name);
13685
13686 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13687
13688 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13689 I915_STATE_WARN(!pll->on && pll->active_mask,
13690 "pll in active use but not on in sw tracking\n");
13691 I915_STATE_WARN(pll->on && !pll->active_mask,
13692 "pll is on but not used by any active crtc\n");
13693 I915_STATE_WARN(pll->on != active,
13694 "pll on state mismatch (expected %i, found %i)\n",
13695 pll->on, active);
13696 }
13697
13698 if (!crtc) {
13699 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13700 "more active pll users than references: %x vs %x\n",
13701 pll->active_mask, pll->config.crtc_mask);
13702
13703 return;
13704 }
13705
13706 crtc_mask = 1 << drm_crtc_index(crtc);
13707
13708 if (new_state->active)
13709 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13710 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13711 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13712 else
13713 I915_STATE_WARN(pll->active_mask & crtc_mask,
13714 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13715 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13716
13717 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13718 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13719 crtc_mask, pll->config.crtc_mask);
13720
13721 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13722 &dpll_hw_state,
13723 sizeof(dpll_hw_state)),
13724 "pll hw state mismatch\n");
13725}
13726
13727static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013728verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13729 struct drm_crtc_state *old_crtc_state,
13730 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013731{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013732 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013733 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13734 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13735
13736 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013737 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013738
13739 if (old_state->shared_dpll &&
13740 old_state->shared_dpll != new_state->shared_dpll) {
13741 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13742 struct intel_shared_dpll *pll = old_state->shared_dpll;
13743
13744 I915_STATE_WARN(pll->active_mask & crtc_mask,
13745 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13746 pipe_name(drm_crtc_index(crtc)));
13747 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13748 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13749 pipe_name(drm_crtc_index(crtc)));
13750 }
13751}
13752
13753static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013754intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013755 struct drm_atomic_state *state,
13756 struct drm_crtc_state *old_state,
13757 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013758{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013759 if (!needs_modeset(new_state) &&
13760 !to_intel_crtc_state(new_state)->update_pipe)
13761 return;
13762
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013763 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013764 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013765 verify_crtc_state(crtc, old_state, new_state);
13766 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013767}
13768
13769static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013770verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013771{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013772 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013773 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013774
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013775 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013776 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013777}
Daniel Vetter53589012013-06-05 13:34:16 +020013778
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013779static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013780intel_modeset_verify_disabled(struct drm_device *dev,
13781 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013782{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013783 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013784 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013785 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013786}
13787
Ville Syrjälä80715b22014-05-15 20:23:23 +030013788static void update_scanline_offset(struct intel_crtc *crtc)
13789{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013790 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013791
13792 /*
13793 * The scanline counter increments at the leading edge of hsync.
13794 *
13795 * On most platforms it starts counting from vtotal-1 on the
13796 * first active line. That means the scanline counter value is
13797 * always one less than what we would expect. Ie. just after
13798 * start of vblank, which also occurs at start of hsync (on the
13799 * last active line), the scanline counter will read vblank_start-1.
13800 *
13801 * On gen2 the scanline counter starts counting from 1 instead
13802 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13803 * to keep the value positive), instead of adding one.
13804 *
13805 * On HSW+ the behaviour of the scanline counter depends on the output
13806 * type. For DP ports it behaves like most other platforms, but on HDMI
13807 * there's an extra 1 line difference. So we need to add two instead of
13808 * one to the value.
13809 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013810 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013811 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013812 int vtotal;
13813
Ville Syrjälä124abe02015-09-08 13:40:45 +030013814 vtotal = adjusted_mode->crtc_vtotal;
13815 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013816 vtotal /= 2;
13817
13818 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013819 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013820 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013821 crtc->scanline_offset = 2;
13822 } else
13823 crtc->scanline_offset = 1;
13824}
13825
Maarten Lankhorstad421372015-06-15 12:33:42 +020013826static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013827{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013828 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013829 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013830 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013831 struct drm_crtc *crtc;
13832 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013833 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013834
13835 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013836 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013837
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013838 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013840 struct intel_shared_dpll *old_dpll =
13841 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013842
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013843 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013844 continue;
13845
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013846 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013847
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013848 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013849 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013850
Maarten Lankhorstad421372015-06-15 12:33:42 +020013851 if (!shared_dpll)
13852 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13853
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013854 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013855 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013856}
13857
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013858/*
13859 * This implements the workaround described in the "notes" section of the mode
13860 * set sequence documentation. When going from no pipes or single pipe to
13861 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13862 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13863 */
13864static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13865{
13866 struct drm_crtc_state *crtc_state;
13867 struct intel_crtc *intel_crtc;
13868 struct drm_crtc *crtc;
13869 struct intel_crtc_state *first_crtc_state = NULL;
13870 struct intel_crtc_state *other_crtc_state = NULL;
13871 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13872 int i;
13873
13874 /* look at all crtc's that are going to be enabled in during modeset */
13875 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13876 intel_crtc = to_intel_crtc(crtc);
13877
13878 if (!crtc_state->active || !needs_modeset(crtc_state))
13879 continue;
13880
13881 if (first_crtc_state) {
13882 other_crtc_state = to_intel_crtc_state(crtc_state);
13883 break;
13884 } else {
13885 first_crtc_state = to_intel_crtc_state(crtc_state);
13886 first_pipe = intel_crtc->pipe;
13887 }
13888 }
13889
13890 /* No workaround needed? */
13891 if (!first_crtc_state)
13892 return 0;
13893
13894 /* w/a possibly needed, check how many crtc's are already enabled. */
13895 for_each_intel_crtc(state->dev, intel_crtc) {
13896 struct intel_crtc_state *pipe_config;
13897
13898 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13899 if (IS_ERR(pipe_config))
13900 return PTR_ERR(pipe_config);
13901
13902 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13903
13904 if (!pipe_config->base.active ||
13905 needs_modeset(&pipe_config->base))
13906 continue;
13907
13908 /* 2 or more enabled crtcs means no need for w/a */
13909 if (enabled_pipe != INVALID_PIPE)
13910 return 0;
13911
13912 enabled_pipe = intel_crtc->pipe;
13913 }
13914
13915 if (enabled_pipe != INVALID_PIPE)
13916 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13917 else if (other_crtc_state)
13918 other_crtc_state->hsw_workaround_pipe = first_pipe;
13919
13920 return 0;
13921}
13922
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013923static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13924{
13925 struct drm_crtc *crtc;
13926 struct drm_crtc_state *crtc_state;
13927 int ret = 0;
13928
13929 /* add all active pipes to the state */
13930 for_each_crtc(state->dev, crtc) {
13931 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13932 if (IS_ERR(crtc_state))
13933 return PTR_ERR(crtc_state);
13934
13935 if (!crtc_state->active || needs_modeset(crtc_state))
13936 continue;
13937
13938 crtc_state->mode_changed = true;
13939
13940 ret = drm_atomic_add_affected_connectors(state, crtc);
13941 if (ret)
13942 break;
13943
13944 ret = drm_atomic_add_affected_planes(state, crtc);
13945 if (ret)
13946 break;
13947 }
13948
13949 return ret;
13950}
13951
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013952static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013953{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013954 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013955 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013956 struct drm_crtc *crtc;
13957 struct drm_crtc_state *crtc_state;
13958 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013959
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013960 if (!check_digital_port_conflicts(state)) {
13961 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13962 return -EINVAL;
13963 }
13964
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013965 intel_state->modeset = true;
13966 intel_state->active_crtcs = dev_priv->active_crtcs;
13967
13968 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13969 if (crtc_state->active)
13970 intel_state->active_crtcs |= 1 << i;
13971 else
13972 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013973
13974 if (crtc_state->active != crtc->state->active)
13975 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013976 }
13977
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013978 /*
13979 * See if the config requires any additional preparation, e.g.
13980 * to adjust global state with pipes off. We need to do this
13981 * here so we can get the modeset_pipe updated config for the new
13982 * mode set on this crtc. For other crtcs we need to use the
13983 * adjusted_mode bits in the crtc directly.
13984 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013985 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013986 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013987 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013988 if (!intel_state->cdclk_pll_vco)
13989 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013990
Clint Taylorc89e39f2016-05-13 23:41:21 +030013991 ret = dev_priv->display.modeset_calc_cdclk(state);
13992 if (ret < 0)
13993 return ret;
13994
13995 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013996 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013997 ret = intel_modeset_all_pipes(state);
13998
13999 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014000 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014001
14002 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14003 intel_state->cdclk, intel_state->dev_cdclk);
Ville Syrjälä14676ec2016-11-14 18:35:09 +020014004 } else {
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014005 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ville Syrjälä14676ec2016-11-14 18:35:09 +020014006 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014007
Maarten Lankhorstad421372015-06-15 12:33:42 +020014008 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014009
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014010 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014011 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014012
Maarten Lankhorstad421372015-06-15 12:33:42 +020014013 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014014}
14015
Matt Roperaa363132015-09-24 15:53:18 -070014016/*
14017 * Handle calculation of various watermark data at the end of the atomic check
14018 * phase. The code here should be run after the per-crtc and per-plane 'check'
14019 * handlers to ensure that all derived state has been updated.
14020 */
Matt Roper55994c22016-05-12 07:06:08 -070014021static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014022{
14023 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014024 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014025
14026 /* Is there platform-specific watermark information to calculate? */
14027 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014028 return dev_priv->display.compute_global_watermarks(state);
14029
14030 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014031}
14032
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014033/**
14034 * intel_atomic_check - validate state object
14035 * @dev: drm device
14036 * @state: state to validate
14037 */
14038static int intel_atomic_check(struct drm_device *dev,
14039 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014040{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014041 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014042 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014043 struct drm_crtc *crtc;
14044 struct drm_crtc_state *crtc_state;
14045 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014046 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014047
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014048 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014049 if (ret)
14050 return ret;
14051
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014052 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014053 struct intel_crtc_state *pipe_config =
14054 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014055
14056 /* Catch I915_MODE_FLAG_INHERITED */
14057 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14058 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014059
Daniel Vetter26495482015-07-15 14:15:52 +020014060 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014061 continue;
14062
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014063 if (!crtc_state->enable) {
14064 any_ms = true;
14065 continue;
14066 }
14067
Daniel Vetter26495482015-07-15 14:15:52 +020014068 /* FIXME: For only active_changed we shouldn't need to do any
14069 * state recomputation at all. */
14070
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014071 ret = drm_atomic_add_affected_connectors(state, crtc);
14072 if (ret)
14073 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014074
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014075 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014076 if (ret) {
14077 intel_dump_pipe_config(to_intel_crtc(crtc),
14078 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014079 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014080 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014081
Jani Nikula73831232015-11-19 10:26:30 +020014082 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014083 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014084 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014085 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014086 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014087 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014088 }
14089
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014090 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014091 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014092
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014093 ret = drm_atomic_add_affected_planes(state, crtc);
14094 if (ret)
14095 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014096
Daniel Vetter26495482015-07-15 14:15:52 +020014097 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14098 needs_modeset(crtc_state) ?
14099 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014100 }
14101
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014102 if (any_ms) {
14103 ret = intel_modeset_checks(state);
14104
14105 if (ret)
14106 return ret;
Ville Syrjälä14676ec2016-11-14 18:35:09 +020014107 } else {
14108 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14109 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014110
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014111 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014112 if (ret)
14113 return ret;
14114
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014115 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014116 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014117}
14118
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014119static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014120 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014121{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014122 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014123 struct drm_crtc_state *crtc_state;
14124 struct drm_crtc *crtc;
14125 int i, ret;
14126
Daniel Vetter5a21b662016-05-24 17:13:53 +020014127 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14128 if (state->legacy_cursor_update)
14129 continue;
14130
14131 ret = intel_crtc_wait_for_pending_flips(crtc);
14132 if (ret)
14133 return ret;
14134
14135 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14136 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014137 }
14138
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014139 ret = mutex_lock_interruptible(&dev->struct_mutex);
14140 if (ret)
14141 return ret;
14142
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014143 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014144 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014145
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014146 return ret;
14147}
14148
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014149u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14150{
14151 struct drm_device *dev = crtc->base.dev;
14152
14153 if (!dev->max_vblank_count)
14154 return drm_accurate_vblank_count(&crtc->base);
14155
14156 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14157}
14158
Daniel Vetter5a21b662016-05-24 17:13:53 +020014159static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14160 struct drm_i915_private *dev_priv,
14161 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014162{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014163 unsigned last_vblank_count[I915_MAX_PIPES];
14164 enum pipe pipe;
14165 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014166
Daniel Vetter5a21b662016-05-24 17:13:53 +020014167 if (!crtc_mask)
14168 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014169
Daniel Vetter5a21b662016-05-24 17:13:53 +020014170 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014171 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14172 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014173
Daniel Vetter5a21b662016-05-24 17:13:53 +020014174 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014175 continue;
14176
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014177 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014178 if (WARN_ON(ret != 0)) {
14179 crtc_mask &= ~(1 << pipe);
14180 continue;
14181 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014182
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014183 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014184 }
14185
14186 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014187 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14188 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014189 long lret;
14190
14191 if (!((1 << pipe) & crtc_mask))
14192 continue;
14193
14194 lret = wait_event_timeout(dev->vblank[pipe].queue,
14195 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014196 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014197 msecs_to_jiffies(50));
14198
14199 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14200
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014201 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014202 }
14203}
14204
Daniel Vetter5a21b662016-05-24 17:13:53 +020014205static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014206{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014207 /* fb updated, need to unpin old fb */
14208 if (crtc_state->fb_changed)
14209 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014210
Daniel Vetter5a21b662016-05-24 17:13:53 +020014211 /* wm changes, need vblank before final wm's */
14212 if (crtc_state->update_wm_post)
14213 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014214
Daniel Vetter5a21b662016-05-24 17:13:53 +020014215 /*
14216 * cxsr is re-enabled after vblank.
14217 * This is already handled by crtc_state->update_wm_post,
14218 * but added for clarity.
14219 */
14220 if (crtc_state->disable_cxsr)
14221 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014222
Daniel Vetter5a21b662016-05-24 17:13:53 +020014223 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014224}
14225
Lyude896e5bb2016-08-24 07:48:09 +020014226static void intel_update_crtc(struct drm_crtc *crtc,
14227 struct drm_atomic_state *state,
14228 struct drm_crtc_state *old_crtc_state,
14229 unsigned int *crtc_vblank_mask)
14230{
14231 struct drm_device *dev = crtc->dev;
14232 struct drm_i915_private *dev_priv = to_i915(dev);
14233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14234 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14235 bool modeset = needs_modeset(crtc->state);
14236
14237 if (modeset) {
14238 update_scanline_offset(intel_crtc);
14239 dev_priv->display.crtc_enable(pipe_config, state);
14240 } else {
14241 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14242 }
14243
14244 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14245 intel_fbc_enable(
14246 intel_crtc, pipe_config,
14247 to_intel_plane_state(crtc->primary->state));
14248 }
14249
14250 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14251
14252 if (needs_vblank_wait(pipe_config))
14253 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14254}
14255
14256static void intel_update_crtcs(struct drm_atomic_state *state,
14257 unsigned int *crtc_vblank_mask)
14258{
14259 struct drm_crtc *crtc;
14260 struct drm_crtc_state *old_crtc_state;
14261 int i;
14262
14263 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14264 if (!crtc->state->active)
14265 continue;
14266
14267 intel_update_crtc(crtc, state, old_crtc_state,
14268 crtc_vblank_mask);
14269 }
14270}
14271
Lyude27082492016-08-24 07:48:10 +020014272static void skl_update_crtcs(struct drm_atomic_state *state,
14273 unsigned int *crtc_vblank_mask)
14274{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014275 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014276 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14277 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014278 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014279 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014280 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014281 unsigned int updated = 0;
14282 bool progress;
14283 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014284 int i;
14285
14286 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14287
14288 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14289 /* ignore allocations for crtc's that have been turned off. */
14290 if (crtc->state->active)
14291 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014292
14293 /*
14294 * Whenever the number of active pipes changes, we need to make sure we
14295 * update the pipes in the right order so that their ddb allocations
14296 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14297 * cause pipe underruns and other bad stuff.
14298 */
14299 do {
Lyude27082492016-08-24 07:48:10 +020014300 progress = false;
14301
14302 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14303 bool vbl_wait = false;
14304 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014305
14306 intel_crtc = to_intel_crtc(crtc);
14307 cstate = to_intel_crtc_state(crtc->state);
14308 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014309
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014310 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020014311 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014312
14313 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020014314 continue;
14315
14316 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014317 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014318
14319 /*
14320 * If this is an already active pipe, it's DDB changed,
14321 * and this isn't the last pipe that needs updating
14322 * then we need to wait for a vblank to pass for the
14323 * new ddb allocation to take effect.
14324 */
Lyudece0ba282016-09-15 10:46:35 -040014325 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010014326 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020014327 !crtc->state->active_changed &&
14328 intel_state->wm_results.dirty_pipes != updated)
14329 vbl_wait = true;
14330
14331 intel_update_crtc(crtc, state, old_crtc_state,
14332 crtc_vblank_mask);
14333
14334 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014335 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014336
14337 progress = true;
14338 }
14339 } while (progress);
14340}
14341
Daniel Vetter94f05022016-06-14 18:01:00 +020014342static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014343{
Daniel Vetter94f05022016-06-14 18:01:00 +020014344 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014345 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014346 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014347 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014348 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014349 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014350 bool hw_check = intel_state->modeset;
14351 unsigned long put_domains[I915_MAX_PIPES] = {};
14352 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014353 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014354
Daniel Vetterea0000f2016-06-13 16:13:46 +020014355 drm_atomic_helper_wait_for_dependencies(state);
14356
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014357 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014358 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014359
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014360 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14362
Daniel Vetter5a21b662016-05-24 17:13:53 +020014363 if (needs_modeset(crtc->state) ||
14364 to_intel_crtc_state(crtc->state)->update_pipe) {
14365 hw_check = true;
14366
14367 put_domains[to_intel_crtc(crtc)->pipe] =
14368 modeset_get_crtc_power_domains(crtc,
14369 to_intel_crtc_state(crtc->state));
14370 }
14371
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014372 if (!needs_modeset(crtc->state))
14373 continue;
14374
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014375 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014376
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014377 if (old_crtc_state->active) {
14378 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014379 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014380 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014381 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014382 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014383
14384 /*
14385 * Underruns don't always raise
14386 * interrupts, so check manually.
14387 */
14388 intel_check_cpu_fifo_underruns(dev_priv);
14389 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014390
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014391 if (!crtc->state->active) {
14392 /*
14393 * Make sure we don't call initial_watermarks
14394 * for ILK-style watermark updates.
14395 */
14396 if (dev_priv->display.atomic_update_watermarks)
14397 dev_priv->display.initial_watermarks(intel_state,
14398 to_intel_crtc_state(crtc->state));
14399 else
14400 intel_update_watermarks(intel_crtc);
14401 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014402 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014403 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014404
Daniel Vetterea9d7582012-07-10 10:42:52 +020014405 /* Only after disabling all output pipelines that will be changed can we
14406 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014407 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014408
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014409 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014410 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014411
14412 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014413 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014414 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014415 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014416
Lyude656d1b82016-08-17 15:55:54 -040014417 /*
14418 * SKL workaround: bspec recommends we disable the SAGV when we
14419 * have more then one pipe enabled
14420 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014421 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014422 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014423
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014424 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014425 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014426
Lyude896e5bb2016-08-24 07:48:09 +020014427 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014428 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014429 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014430
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014431 /* Complete events for now disable pipes here. */
14432 if (modeset && !crtc->state->active && crtc->state->event) {
14433 spin_lock_irq(&dev->event_lock);
14434 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14435 spin_unlock_irq(&dev->event_lock);
14436
14437 crtc->state->event = NULL;
14438 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014439 }
14440
Lyude896e5bb2016-08-24 07:48:09 +020014441 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14442 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14443
Daniel Vetter94f05022016-06-14 18:01:00 +020014444 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14445 * already, but still need the state for the delayed optimization. To
14446 * fix this:
14447 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14448 * - schedule that vblank worker _before_ calling hw_done
14449 * - at the start of commit_tail, cancel it _synchrously
14450 * - switch over to the vblank wait helper in the core after that since
14451 * we don't need out special handling any more.
14452 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014453 if (!state->legacy_cursor_update)
14454 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14455
14456 /*
14457 * Now that the vblank has passed, we can go ahead and program the
14458 * optimal watermarks on platforms that need two-step watermark
14459 * programming.
14460 *
14461 * TODO: Move this (and other cleanup) to an async worker eventually.
14462 */
14463 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14464 intel_cstate = to_intel_crtc_state(crtc->state);
14465
14466 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014467 dev_priv->display.optimize_watermarks(intel_state,
14468 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014469 }
14470
14471 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14472 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14473
14474 if (put_domains[i])
14475 modeset_put_power_domains(dev_priv, put_domains[i]);
14476
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014477 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014478 }
14479
Paulo Zanoni56feca92016-09-22 18:00:28 -030014480 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014481 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014482
Daniel Vetter94f05022016-06-14 18:01:00 +020014483 drm_atomic_helper_commit_hw_done(state);
14484
Daniel Vetter5a21b662016-05-24 17:13:53 +020014485 if (intel_state->modeset)
14486 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14487
14488 mutex_lock(&dev->struct_mutex);
14489 drm_atomic_helper_cleanup_planes(dev, state);
14490 mutex_unlock(&dev->struct_mutex);
14491
Daniel Vetterea0000f2016-06-13 16:13:46 +020014492 drm_atomic_helper_commit_cleanup_done(state);
14493
Chris Wilson08536952016-10-14 13:18:18 +010014494 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014495
Mika Kuoppala75714942015-12-16 09:26:48 +020014496 /* As one of the primary mmio accessors, KMS has a high likelihood
14497 * of triggering bugs in unclaimed access. After we finish
14498 * modesetting, see if an error has been flagged, and if so
14499 * enable debugging for the next modeset - and hope we catch
14500 * the culprit.
14501 *
14502 * XXX note that we assume display power is on at this point.
14503 * This might hold true now but we need to add pm helper to check
14504 * unclaimed only when the hardware is on, as atomic commits
14505 * can happen also when the device is completely off.
14506 */
14507 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014508}
14509
14510static void intel_atomic_commit_work(struct work_struct *work)
14511{
Chris Wilsonc004a902016-10-28 13:58:45 +010014512 struct drm_atomic_state *state =
14513 container_of(work, struct drm_atomic_state, commit_work);
14514
Daniel Vetter94f05022016-06-14 18:01:00 +020014515 intel_atomic_commit_tail(state);
14516}
14517
Chris Wilsonc004a902016-10-28 13:58:45 +010014518static int __i915_sw_fence_call
14519intel_atomic_commit_ready(struct i915_sw_fence *fence,
14520 enum i915_sw_fence_notify notify)
14521{
14522 struct intel_atomic_state *state =
14523 container_of(fence, struct intel_atomic_state, commit_ready);
14524
14525 switch (notify) {
14526 case FENCE_COMPLETE:
14527 if (state->base.commit_work.func)
14528 queue_work(system_unbound_wq, &state->base.commit_work);
14529 break;
14530
14531 case FENCE_FREE:
14532 drm_atomic_state_put(&state->base);
14533 break;
14534 }
14535
14536 return NOTIFY_DONE;
14537}
14538
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014539static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14540{
14541 struct drm_plane_state *old_plane_state;
14542 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014543 int i;
14544
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014545 for_each_plane_in_state(state, plane, old_plane_state, i)
14546 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14547 intel_fb_obj(plane->state->fb),
14548 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014549}
14550
Daniel Vetter94f05022016-06-14 18:01:00 +020014551/**
14552 * intel_atomic_commit - commit validated state object
14553 * @dev: DRM device
14554 * @state: the top-level driver state object
14555 * @nonblock: nonblocking commit
14556 *
14557 * This function commits a top-level state object that has been validated
14558 * with drm_atomic_helper_check().
14559 *
Daniel Vetter94f05022016-06-14 18:01:00 +020014560 * RETURNS
14561 * Zero for success or -errno.
14562 */
14563static int intel_atomic_commit(struct drm_device *dev,
14564 struct drm_atomic_state *state,
14565 bool nonblock)
14566{
14567 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014568 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014569 int ret = 0;
14570
Daniel Vetter94f05022016-06-14 18:01:00 +020014571 ret = drm_atomic_helper_setup_commit(state, nonblock);
14572 if (ret)
14573 return ret;
14574
Chris Wilsonc004a902016-10-28 13:58:45 +010014575 drm_atomic_state_get(state);
14576 i915_sw_fence_init(&intel_state->commit_ready,
14577 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014578
Chris Wilsond07f0e52016-10-28 13:58:44 +010014579 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014580 if (ret) {
14581 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014582 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014583 return ret;
14584 }
14585
14586 drm_atomic_helper_swap_state(state, true);
14587 dev_priv->wm.distrust_bios_wm = false;
Daniel Vetter94f05022016-06-14 18:01:00 +020014588 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014589 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014590
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014591 if (intel_state->modeset) {
14592 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14593 sizeof(intel_state->min_pixclk));
14594 dev_priv->active_crtcs = intel_state->active_crtcs;
14595 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14596 }
14597
Chris Wilson08536952016-10-14 13:18:18 +010014598 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014599 INIT_WORK(&state->commit_work,
14600 nonblock ? intel_atomic_commit_work : NULL);
14601
14602 i915_sw_fence_commit(&intel_state->commit_ready);
14603 if (!nonblock) {
14604 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014605 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014606 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014607
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014608 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014609}
14610
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014611void intel_crtc_restore_mode(struct drm_crtc *crtc)
14612{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014613 struct drm_device *dev = crtc->dev;
14614 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014615 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014616 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014617
14618 state = drm_atomic_state_alloc(dev);
14619 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014620 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14621 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014622 return;
14623 }
14624
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014625 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014626
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014627retry:
14628 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14629 ret = PTR_ERR_OR_ZERO(crtc_state);
14630 if (!ret) {
14631 if (!crtc_state->active)
14632 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014633
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014634 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014635 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014636 }
14637
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014638 if (ret == -EDEADLK) {
14639 drm_atomic_state_clear(state);
14640 drm_modeset_backoff(state->acquire_ctx);
14641 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014642 }
14643
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014644out:
Chris Wilson08536952016-10-14 13:18:18 +010014645 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014646}
14647
Bob Paauwea8784872016-07-15 14:59:02 +010014648/*
14649 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14650 * drm_atomic_helper_legacy_gamma_set() directly.
14651 */
14652static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14653 u16 *red, u16 *green, u16 *blue,
14654 uint32_t size)
14655{
14656 struct drm_device *dev = crtc->dev;
14657 struct drm_mode_config *config = &dev->mode_config;
14658 struct drm_crtc_state *state;
14659 int ret;
14660
14661 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14662 if (ret)
14663 return ret;
14664
14665 /*
14666 * Make sure we update the legacy properties so this works when
14667 * atomic is not enabled.
14668 */
14669
14670 state = crtc->state;
14671
14672 drm_object_property_set_value(&crtc->base,
14673 config->degamma_lut_property,
14674 (state->degamma_lut) ?
14675 state->degamma_lut->base.id : 0);
14676
14677 drm_object_property_set_value(&crtc->base,
14678 config->ctm_property,
14679 (state->ctm) ?
14680 state->ctm->base.id : 0);
14681
14682 drm_object_property_set_value(&crtc->base,
14683 config->gamma_lut_property,
14684 (state->gamma_lut) ?
14685 state->gamma_lut->base.id : 0);
14686
14687 return 0;
14688}
14689
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014690static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014691 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014692 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014693 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014694 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014695 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014696 .atomic_duplicate_state = intel_crtc_duplicate_state,
14697 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014698};
14699
Matt Roper6beb8c232014-12-01 15:40:14 -080014700/**
14701 * intel_prepare_plane_fb - Prepare fb for usage on plane
14702 * @plane: drm plane to prepare for
14703 * @fb: framebuffer to prepare for presentation
14704 *
14705 * Prepares a framebuffer for usage on a display plane. Generally this
14706 * involves pinning the underlying object and updating the frontbuffer tracking
14707 * bits. Some older platforms need special physical address handling for
14708 * cursor planes.
14709 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014710 * Must be called with struct_mutex held.
14711 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014712 * Returns 0 on success, negative error code on failure.
14713 */
14714int
14715intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014716 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014717{
Chris Wilsonc004a902016-10-28 13:58:45 +010014718 struct intel_atomic_state *intel_state =
14719 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014720 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014721 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014722 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014723 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014724 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014725
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014726 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014727 return 0;
14728
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014729 if (old_obj) {
14730 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014731 drm_atomic_get_existing_crtc_state(new_state->state,
14732 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014733
14734 /* Big Hammer, we also need to ensure that any pending
14735 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14736 * current scanout is retired before unpinning the old
14737 * framebuffer. Note that we rely on userspace rendering
14738 * into the buffer attached to the pipe they are waiting
14739 * on. If not, userspace generates a GPU hang with IPEHR
14740 * point to the MI_WAIT_FOR_EVENT.
14741 *
14742 * This should only fail upon a hung GPU, in which case we
14743 * can safely continue.
14744 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014745 if (needs_modeset(crtc_state)) {
14746 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14747 old_obj->resv, NULL,
14748 false, 0,
14749 GFP_KERNEL);
14750 if (ret < 0)
14751 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014752 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014753 }
14754
Chris Wilsonc004a902016-10-28 13:58:45 +010014755 if (new_state->fence) { /* explicit fencing */
14756 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14757 new_state->fence,
14758 I915_FENCE_TIMEOUT,
14759 GFP_KERNEL);
14760 if (ret < 0)
14761 return ret;
14762 }
14763
Chris Wilsonc37efb92016-06-17 08:28:47 +010014764 if (!obj)
14765 return 0;
14766
Chris Wilsonc004a902016-10-28 13:58:45 +010014767 if (!new_state->fence) { /* implicit fencing */
14768 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14769 obj->resv, NULL,
14770 false, I915_FENCE_TIMEOUT,
14771 GFP_KERNEL);
14772 if (ret < 0)
14773 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000014774
14775 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010014776 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014777
Chris Wilsonc37efb92016-06-17 08:28:47 +010014778 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014779 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014780 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014781 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014782 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014783 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014784 return ret;
14785 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014786 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014787 struct i915_vma *vma;
14788
14789 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014790 if (IS_ERR(vma)) {
14791 DRM_DEBUG_KMS("failed to pin object\n");
14792 return PTR_ERR(vma);
14793 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014794 }
14795
Chris Wilsond07f0e52016-10-28 13:58:44 +010014796 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014797}
14798
Matt Roper38f3ce32014-12-02 07:45:25 -080014799/**
14800 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14801 * @plane: drm plane to clean up for
14802 * @fb: old framebuffer that was on plane
14803 *
14804 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014805 *
14806 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014807 */
14808void
14809intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014810 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014811{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014812 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014813 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014814 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14815 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014816
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014817 old_intel_state = to_intel_plane_state(old_state);
14818
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014819 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014820 return;
14821
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014822 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014823 !INTEL_INFO(dev_priv)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014824 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Matt Roper465c1202014-05-29 08:06:54 -070014825}
14826
Chandra Konduru6156a452015-04-27 13:48:39 -070014827int
14828skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14829{
14830 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014831 int crtc_clock, cdclk;
14832
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014833 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014834 return DRM_PLANE_HELPER_NO_SCALING;
14835
Chandra Konduru6156a452015-04-27 13:48:39 -070014836 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014837 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014838
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014839 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014840 return DRM_PLANE_HELPER_NO_SCALING;
14841
14842 /*
14843 * skl max scale is lower of:
14844 * close to 3 but not 3, -1 is for that purpose
14845 * or
14846 * cdclk/crtc_clock
14847 */
14848 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14849
14850 return max_scale;
14851}
14852
Matt Roper465c1202014-05-29 08:06:54 -070014853static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014854intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014855 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014856 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014857{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014858 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014859 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014860 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014861 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14862 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014863 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014864
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014865 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014866 /* use scaler when colorkey is not required */
14867 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14868 min_scale = 1;
14869 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14870 }
Sonika Jindald8106362015-04-10 14:37:28 +053014871 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014872 }
Sonika Jindald8106362015-04-10 14:37:28 +053014873
Daniel Vettercc926382016-08-15 10:41:47 +020014874 ret = drm_plane_helper_check_state(&state->base,
14875 &state->clip,
14876 min_scale, max_scale,
14877 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014878 if (ret)
14879 return ret;
14880
Daniel Vettercc926382016-08-15 10:41:47 +020014881 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014882 return 0;
14883
14884 if (INTEL_GEN(dev_priv) >= 9) {
14885 ret = skl_check_plane_surface(state);
14886 if (ret)
14887 return ret;
14888 }
14889
14890 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014891}
14892
Daniel Vetter5a21b662016-05-24 17:13:53 +020014893static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14894 struct drm_crtc_state *old_crtc_state)
14895{
14896 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014897 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014899 struct intel_crtc_state *intel_cstate =
14900 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014901 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020014902 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014903 struct intel_atomic_state *old_intel_state =
14904 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014905 bool modeset = needs_modeset(crtc->state);
14906
14907 /* Perform vblank evasion around commit operation */
14908 intel_pipe_update_start(intel_crtc);
14909
14910 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014911 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014912
14913 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14914 intel_color_set_csc(crtc->state);
14915 intel_color_load_luts(crtc->state);
14916 }
14917
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014918 if (intel_cstate->update_pipe)
14919 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14920 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014921 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014922
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014923out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014924 if (dev_priv->display.atomic_update_watermarks)
14925 dev_priv->display.atomic_update_watermarks(old_intel_state,
14926 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014927}
14928
14929static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14930 struct drm_crtc_state *old_crtc_state)
14931{
14932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14933
14934 intel_pipe_update_end(intel_crtc, NULL);
14935}
14936
Matt Ropercf4c7c12014-12-04 10:27:42 -080014937/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014938 * intel_plane_destroy - destroy a plane
14939 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014940 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014941 * Common destruction function for all types of planes (primary, cursor,
14942 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014943 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014944void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014945{
Matt Roper465c1202014-05-29 08:06:54 -070014946 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014947 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014948}
14949
Matt Roper65a3fea2015-01-21 16:35:42 -080014950const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014951 .update_plane = drm_atomic_helper_update_plane,
14952 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014953 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014954 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014955 .atomic_get_property = intel_plane_atomic_get_property,
14956 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014957 .atomic_duplicate_state = intel_plane_duplicate_state,
14958 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070014959};
14960
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014961static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020014962intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070014963{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014964 struct intel_plane *primary = NULL;
14965 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014966 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014967 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020014968 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014969 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014970
14971 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014972 if (!primary) {
14973 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014974 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014975 }
Matt Roper465c1202014-05-29 08:06:54 -070014976
Matt Roper8e7d6882015-01-21 16:35:41 -080014977 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014978 if (!state) {
14979 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014980 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014981 }
14982
Matt Roper8e7d6882015-01-21 16:35:41 -080014983 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014984
Matt Roper465c1202014-05-29 08:06:54 -070014985 primary->can_scale = false;
14986 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020014987 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070014988 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014989 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014990 }
Matt Roper465c1202014-05-29 08:06:54 -070014991 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020014992 /*
14993 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
14994 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
14995 */
14996 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
14997 primary->plane = (enum plane) !pipe;
14998 else
14999 primary->plane = (enum plane) pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015000 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015001 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015002
Ville Syrjälä580503c2016-10-31 22:37:00 +020015003 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015004 intel_primary_formats = skl_primary_formats;
15005 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015006
15007 primary->update_plane = skylake_update_primary_plane;
15008 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015009 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015010 intel_primary_formats = i965_primary_formats;
15011 num_formats = ARRAY_SIZE(i965_primary_formats);
15012
15013 primary->update_plane = ironlake_update_primary_plane;
15014 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015015 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015016 intel_primary_formats = i965_primary_formats;
15017 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015018
15019 primary->update_plane = i9xx_update_primary_plane;
15020 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015021 } else {
15022 intel_primary_formats = i8xx_primary_formats;
15023 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015024
15025 primary->update_plane = i9xx_update_primary_plane;
15026 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015027 }
15028
Ville Syrjälä580503c2016-10-31 22:37:00 +020015029 if (INTEL_GEN(dev_priv) >= 9)
15030 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15031 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015032 intel_primary_formats, num_formats,
15033 DRM_PLANE_TYPE_PRIMARY,
15034 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015035 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015036 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15037 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015038 intel_primary_formats, num_formats,
15039 DRM_PLANE_TYPE_PRIMARY,
15040 "primary %c", pipe_name(pipe));
15041 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015042 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15043 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015044 intel_primary_formats, num_formats,
15045 DRM_PLANE_TYPE_PRIMARY,
15046 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015047 if (ret)
15048 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015049
Dave Airlie5481e272016-10-25 16:36:13 +100015050 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015051 supported_rotations =
15052 DRM_ROTATE_0 | DRM_ROTATE_90 |
15053 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020015054 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15055 supported_rotations =
15056 DRM_ROTATE_0 | DRM_ROTATE_180 |
15057 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100015058 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015059 supported_rotations =
15060 DRM_ROTATE_0 | DRM_ROTATE_180;
15061 } else {
15062 supported_rotations = DRM_ROTATE_0;
15063 }
15064
Dave Airlie5481e272016-10-25 16:36:13 +100015065 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015066 drm_plane_create_rotation_property(&primary->base,
15067 DRM_ROTATE_0,
15068 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015069
Matt Roperea2c67b2014-12-23 10:41:52 -080015070 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15071
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015072 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015073
15074fail:
15075 kfree(state);
15076 kfree(primary);
15077
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015078 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015079}
15080
Matt Roper3d7d6512014-06-10 08:28:13 -070015081static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015082intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015083 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015084 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015085{
Matt Roper2b875c22014-12-01 15:40:13 -080015086 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015087 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015088 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015089 unsigned stride;
15090 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015091
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015092 ret = drm_plane_helper_check_state(&state->base,
15093 &state->clip,
15094 DRM_PLANE_HELPER_NO_SCALING,
15095 DRM_PLANE_HELPER_NO_SCALING,
15096 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015097 if (ret)
15098 return ret;
15099
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015100 /* if we want to turn off the cursor ignore width and height */
15101 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015102 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015103
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015104 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015105 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15106 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015107 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15108 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015109 return -EINVAL;
15110 }
15111
Matt Roperea2c67b2014-12-23 10:41:52 -080015112 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15113 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015114 DRM_DEBUG_KMS("buffer is too small\n");
15115 return -ENOMEM;
15116 }
15117
Ville Syrjäläbae781b2016-11-16 13:33:16 +020015118 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015119 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015120 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015121 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015122
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015123 /*
15124 * There's something wrong with the cursor on CHV pipe C.
15125 * If it straddles the left edge of the screen then
15126 * moving it away from the edge or disabling it often
15127 * results in a pipe underrun, and often that can lead to
15128 * dead pipe (constant underrun reported, and it scans
15129 * out just a solid color). To recover from that, the
15130 * display power well must be turned off and on again.
15131 * Refuse the put the cursor into that compromised position.
15132 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015133 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015134 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015135 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15136 return -EINVAL;
15137 }
15138
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015139 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015140}
15141
Matt Roperf4a2cf22014-12-01 15:40:12 -080015142static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015143intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015144 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015145{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15147
15148 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015149 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015150}
15151
15152static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015153intel_update_cursor_plane(struct drm_plane *plane,
15154 const struct intel_crtc_state *crtc_state,
15155 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015156{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015157 struct drm_crtc *crtc = crtc_state->base.crtc;
15158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015159 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080015160 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015161 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015162
Matt Roperf4a2cf22014-12-01 15:40:12 -080015163 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015164 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015165 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015166 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015167 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015168 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015169
Gustavo Padovana912f122014-12-01 15:40:10 -080015170 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015171 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015172}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015173
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015174static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015175intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015176{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015177 struct intel_plane *cursor = NULL;
15178 struct intel_plane_state *state = NULL;
15179 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015180
15181 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015182 if (!cursor) {
15183 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015184 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015185 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015186
Matt Roper8e7d6882015-01-21 16:35:41 -080015187 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015188 if (!state) {
15189 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015190 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015191 }
15192
Matt Roper8e7d6882015-01-21 16:35:41 -080015193 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015194
Matt Roper3d7d6512014-06-10 08:28:13 -070015195 cursor->can_scale = false;
15196 cursor->max_downscale = 1;
15197 cursor->pipe = pipe;
15198 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015199 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015200 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015201 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015202 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015203
Ville Syrjälä580503c2016-10-31 22:37:00 +020015204 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15205 0, &intel_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015206 intel_cursor_formats,
15207 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015208 DRM_PLANE_TYPE_CURSOR,
15209 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015210 if (ret)
15211 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015212
Dave Airlie5481e272016-10-25 16:36:13 +100015213 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015214 drm_plane_create_rotation_property(&cursor->base,
15215 DRM_ROTATE_0,
15216 DRM_ROTATE_0 |
15217 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015218
Ville Syrjälä580503c2016-10-31 22:37:00 +020015219 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070015220 state->scaler_id = -1;
15221
Matt Roperea2c67b2014-12-23 10:41:52 -080015222 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15223
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015224 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015225
15226fail:
15227 kfree(state);
15228 kfree(cursor);
15229
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015230 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015231}
15232
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015233static void skl_init_scalers(struct drm_i915_private *dev_priv,
15234 struct intel_crtc *crtc,
15235 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015236{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015237 struct intel_crtc_scaler_state *scaler_state =
15238 &crtc_state->scaler_state;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015239 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015240
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015241 for (i = 0; i < crtc->num_scalers; i++) {
15242 struct intel_scaler *scaler = &scaler_state->scalers[i];
15243
15244 scaler->in_use = 0;
15245 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015246 }
15247
15248 scaler_state->scaler_id = -1;
15249}
15250
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015251static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015252{
15253 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015254 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015255 struct intel_plane *primary = NULL;
15256 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015257 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015258
Daniel Vetter955382f2013-09-19 14:05:45 +020015259 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015260 if (!intel_crtc)
15261 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015262
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015263 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015264 if (!crtc_state) {
15265 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015266 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015267 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015268 intel_crtc->config = crtc_state;
15269 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015270 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015271
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015272 /* initialize shared scalers */
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015273 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015274 if (pipe == PIPE_C)
15275 intel_crtc->num_scalers = 1;
15276 else
15277 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15278
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015279 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015280 }
15281
Ville Syrjälä580503c2016-10-31 22:37:00 +020015282 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015283 if (IS_ERR(primary)) {
15284 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015285 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015286 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015287
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015288 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015289 struct intel_plane *plane;
15290
Ville Syrjälä580503c2016-10-31 22:37:00 +020015291 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015292 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015293 ret = PTR_ERR(plane);
15294 goto fail;
15295 }
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015296 }
15297
Ville Syrjälä580503c2016-10-31 22:37:00 +020015298 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015299 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015300 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015301 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015302 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015303
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015304 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015305 &primary->base, &cursor->base,
15306 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015307 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015308 if (ret)
15309 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015310
Jesse Barnes80824002009-09-10 15:28:06 -070015311 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015312 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070015313
Chris Wilson4b0e3332014-05-30 16:35:26 +030015314 intel_crtc->cursor_base = ~0;
15315 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015316 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015317
Ville Syrjälä852eb002015-06-24 22:00:07 +030015318 intel_crtc->wm.cxsr_allowed = true;
15319
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015320 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15321 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015322 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15323 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015324
Jesse Barnes79e53942008-11-07 14:24:08 -080015325 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015326
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015327 intel_color_init(&intel_crtc->base);
15328
Daniel Vetter87b6b102014-05-15 15:33:46 +020015329 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015330
15331 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015332
15333fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015334 /*
15335 * drm_mode_config_cleanup() will free up any
15336 * crtcs/planes already initialized.
15337 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015338 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015339 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015340
15341 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015342}
15343
Jesse Barnes752aa882013-10-31 18:55:49 +020015344enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15345{
15346 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015347 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015348
Rob Clark51fd3712013-11-19 12:10:12 -050015349 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015350
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015351 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015352 return INVALID_PIPE;
15353
15354 return to_intel_crtc(encoder->crtc)->pipe;
15355}
15356
Carl Worth08d7b3d2009-04-29 14:43:54 -070015357int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015358 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015359{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015360 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015361 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015362 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015363
Rob Clark7707e652014-07-17 23:30:04 -040015364 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015365 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015366 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015367
Rob Clark7707e652014-07-17 23:30:04 -040015368 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015369 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015370
Daniel Vetterc05422d2009-08-11 16:05:30 +020015371 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015372}
15373
Daniel Vetter66a92782012-07-12 20:08:18 +020015374static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015375{
Daniel Vetter66a92782012-07-12 20:08:18 +020015376 struct drm_device *dev = encoder->base.dev;
15377 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015378 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015379 int entry = 0;
15380
Damien Lespiaub2784e12014-08-05 11:29:37 +010015381 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015382 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015383 index_mask |= (1 << entry);
15384
Jesse Barnes79e53942008-11-07 14:24:08 -080015385 entry++;
15386 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015387
Jesse Barnes79e53942008-11-07 14:24:08 -080015388 return index_mask;
15389}
15390
Ville Syrjälä646d5772016-10-31 22:37:14 +020015391static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015392{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015393 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015394 return false;
15395
15396 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15397 return false;
15398
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015399 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015400 return false;
15401
15402 return true;
15403}
15404
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015405static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015406{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015407 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000015408 return false;
15409
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015410 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015411 return false;
15412
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015413 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015414 return false;
15415
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015416 if (HAS_PCH_LPT_H(dev_priv) &&
15417 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015418 return false;
15419
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015420 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015421 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015422 return false;
15423
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015424 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015425 return false;
15426
15427 return true;
15428}
15429
Imre Deak8090ba82016-08-10 14:07:33 +030015430void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15431{
15432 int pps_num;
15433 int pps_idx;
15434
15435 if (HAS_DDI(dev_priv))
15436 return;
15437 /*
15438 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15439 * everywhere where registers can be write protected.
15440 */
15441 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15442 pps_num = 2;
15443 else
15444 pps_num = 1;
15445
15446 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15447 u32 val = I915_READ(PP_CONTROL(pps_idx));
15448
15449 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15450 I915_WRITE(PP_CONTROL(pps_idx), val);
15451 }
15452}
15453
Imre Deak44cb7342016-08-10 14:07:29 +030015454static void intel_pps_init(struct drm_i915_private *dev_priv)
15455{
15456 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15457 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15458 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15459 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15460 else
15461 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015462
15463 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015464}
15465
Jesse Barnes79e53942008-11-07 14:24:08 -080015466static void intel_setup_outputs(struct drm_device *dev)
15467{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015468 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015469 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015470 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015471
Imre Deak44cb7342016-08-10 14:07:29 +030015472 intel_pps_init(dev_priv);
15473
Imre Deak97a824e12016-06-21 11:51:47 +030015474 /*
15475 * intel_edp_init_connector() depends on this completing first, to
15476 * prevent the registeration of both eDP and LVDS and the incorrect
15477 * sharing of the PPS.
15478 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015479 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015480
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015481 if (intel_crt_present(dev_priv))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015482 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015483
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010015484 if (IS_BROXTON(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015485 /*
15486 * FIXME: Broxton doesn't support port detection via the
15487 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15488 * detect the ports.
15489 */
15490 intel_ddi_init(dev, PORT_A);
15491 intel_ddi_init(dev, PORT_B);
15492 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015493
15494 intel_dsi_init(dev);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015495 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015496 int found;
15497
Jesse Barnesde31fac2015-03-06 15:53:32 -080015498 /*
15499 * Haswell uses DDI functions to detect digital outputs.
15500 * On SKL pre-D0 the strap isn't connected, so we assume
15501 * it's there.
15502 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015503 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015504 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015505 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015506 intel_ddi_init(dev, PORT_A);
15507
15508 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15509 * register */
15510 found = I915_READ(SFUSE_STRAP);
15511
15512 if (found & SFUSE_STRAP_DDIB_DETECTED)
15513 intel_ddi_init(dev, PORT_B);
15514 if (found & SFUSE_STRAP_DDIC_DETECTED)
15515 intel_ddi_init(dev, PORT_C);
15516 if (found & SFUSE_STRAP_DDID_DETECTED)
15517 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015518 /*
15519 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15520 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015521 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015522 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15523 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15524 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15525 intel_ddi_init(dev, PORT_E);
15526
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015527 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015528 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015529 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015530
Ville Syrjälä646d5772016-10-31 22:37:14 +020015531 if (has_edp_a(dev_priv))
Daniel Vetter270b3042012-10-27 15:52:05 +020015532 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015533
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015534 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015535 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015536 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015537 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015538 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015539 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015540 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015541 }
15542
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015543 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015544 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015545
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015546 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015547 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015548
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015549 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015550 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015551
Daniel Vetter270b3042012-10-27 15:52:05 +020015552 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015553 intel_dp_init(dev, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015554 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015555 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015556
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015557 /*
15558 * The DP_DETECTED bit is the latched state of the DDC
15559 * SDA pin at boot. However since eDP doesn't require DDC
15560 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15561 * eDP ports may have been muxed to an alternate function.
15562 * Thus we can't rely on the DP_DETECTED bit alone to detect
15563 * eDP ports. Consult the VBT as well as DP_DETECTED to
15564 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015565 *
15566 * Sadly the straps seem to be missing sometimes even for HDMI
15567 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15568 * and VBT for the presence of the port. Additionally we can't
15569 * trust the port type the VBT declares as we've seen at least
15570 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015571 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015572 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015573 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15574 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015575 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015576 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015577 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015578
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015579 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015580 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15581 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015582 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015583 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015584 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015585
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015586 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015587 /*
15588 * eDP not supported on port D,
15589 * so no need to worry about it
15590 */
15591 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15592 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015593 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015594 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15595 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015596 }
15597
Jani Nikula3cfca972013-08-27 15:12:26 +030015598 intel_dsi_init(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015599 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015600 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015601
Paulo Zanonie2debe92013-02-18 19:00:27 -030015602 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015603 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015604 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015605 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015606 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015607 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015608 }
Ma Ling27185ae2009-08-24 13:50:23 +080015609
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015610 if (!found && IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015611 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015612 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015613
15614 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015615
Paulo Zanonie2debe92013-02-18 19:00:27 -030015616 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015617 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015618 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015619 }
Ma Ling27185ae2009-08-24 13:50:23 +080015620
Paulo Zanonie2debe92013-02-18 19:00:27 -030015621 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015622
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015623 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015624 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015625 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015626 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015627 if (IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015628 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015629 }
Ma Ling27185ae2009-08-24 13:50:23 +080015630
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015631 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015632 intel_dp_init(dev, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015633 } else if (IS_GEN2(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -080015634 intel_dvo_init(dev);
15635
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000015636 if (SUPPORTS_TV(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -080015637 intel_tv_init(dev);
15638
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015639 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015640
Damien Lespiaub2784e12014-08-05 11:29:37 +010015641 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015642 encoder->base.possible_crtcs = encoder->crtc_mask;
15643 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015644 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015645 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015646
Paulo Zanonidde86e22012-12-01 12:04:25 -020015647 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015648
15649 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015650}
15651
15652static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15653{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015654 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015655 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015656
Daniel Vetteref2d6332014-02-10 18:00:38 +010015657 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015658 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015659 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015660 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015661 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015662 kfree(intel_fb);
15663}
15664
15665static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015666 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015667 unsigned int *handle)
15668{
15669 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015670 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015671
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015672 if (obj->userptr.mm) {
15673 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15674 return -EINVAL;
15675 }
15676
Chris Wilson05394f32010-11-08 19:18:58 +000015677 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015678}
15679
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015680static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15681 struct drm_file *file,
15682 unsigned flags, unsigned color,
15683 struct drm_clip_rect *clips,
15684 unsigned num_clips)
15685{
15686 struct drm_device *dev = fb->dev;
15687 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15688 struct drm_i915_gem_object *obj = intel_fb->obj;
15689
15690 mutex_lock(&dev->struct_mutex);
Chris Wilsona6a7cc42016-11-18 21:17:46 +000015691 if (obj->pin_display && obj->cache_dirty)
15692 i915_gem_clflush_object(obj, true);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015693 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015694 mutex_unlock(&dev->struct_mutex);
15695
15696 return 0;
15697}
15698
Jesse Barnes79e53942008-11-07 14:24:08 -080015699static const struct drm_framebuffer_funcs intel_fb_funcs = {
15700 .destroy = intel_user_framebuffer_destroy,
15701 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015702 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015703};
15704
Damien Lespiaub3218032015-02-27 11:15:18 +000015705static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015706u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15707 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015708{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015709 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015710
15711 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015712 int cpp = drm_format_plane_cpp(pixel_format, 0);
15713
Damien Lespiaub3218032015-02-27 11:15:18 +000015714 /* "The stride in bytes must not exceed the of the size of 8K
15715 * pixels and 32K bytes."
15716 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015717 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015718 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15719 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015720 return 32*1024;
15721 } else if (gen >= 4) {
15722 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15723 return 16*1024;
15724 else
15725 return 32*1024;
15726 } else if (gen >= 3) {
15727 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15728 return 8*1024;
15729 else
15730 return 16*1024;
15731 } else {
15732 /* XXX DSPC is limited to 4k tiled */
15733 return 8*1024;
15734 }
15735}
15736
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015737static int intel_framebuffer_init(struct drm_device *dev,
15738 struct intel_framebuffer *intel_fb,
15739 struct drm_mode_fb_cmd2 *mode_cmd,
15740 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015741{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015742 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015743 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015744 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015745 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015746 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015747
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015748 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15749
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015750 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015751 /*
15752 * If there's a fence, enforce that
15753 * the fb modifier and tiling mode match.
15754 */
15755 if (tiling != I915_TILING_NONE &&
15756 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015757 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15758 return -EINVAL;
15759 }
15760 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015761 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015762 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015763 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015764 DRM_DEBUG("No Y tiling for legacy addfb\n");
15765 return -EINVAL;
15766 }
15767 }
15768
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015769 /* Passed in modifier sanity checking. */
15770 switch (mode_cmd->modifier[0]) {
15771 case I915_FORMAT_MOD_Y_TILED:
15772 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015773 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015774 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15775 mode_cmd->modifier[0]);
15776 return -EINVAL;
15777 }
15778 case DRM_FORMAT_MOD_NONE:
15779 case I915_FORMAT_MOD_X_TILED:
15780 break;
15781 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015782 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15783 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015784 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015785 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015786
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015787 /*
15788 * gen2/3 display engine uses the fence if present,
15789 * so the tiling mode must match the fb modifier exactly.
15790 */
15791 if (INTEL_INFO(dev_priv)->gen < 4 &&
15792 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15793 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15794 return -EINVAL;
15795 }
15796
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015797 stride_alignment = intel_fb_stride_alignment(dev_priv,
15798 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015799 mode_cmd->pixel_format);
15800 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15801 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15802 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015803 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015804 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015805
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015806 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015807 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015808 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015809 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15810 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015811 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015812 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015813 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015814 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015815
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015816 /*
15817 * If there's a fence, enforce that
15818 * the fb pitch and fence stride match.
15819 */
15820 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015821 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015822 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015823 mode_cmd->pitches[0],
15824 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015825 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015826 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015827
Ville Syrjälä57779d02012-10-31 17:50:14 +020015828 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015829 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015830 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015831 case DRM_FORMAT_RGB565:
15832 case DRM_FORMAT_XRGB8888:
15833 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015834 break;
15835 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015836 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015837 DRM_DEBUG("unsupported pixel format: %s\n",
15838 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015839 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015840 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015841 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015842 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015843 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015844 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015845 DRM_DEBUG("unsupported pixel format: %s\n",
15846 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015847 return -EINVAL;
15848 }
15849 break;
15850 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015851 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015852 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015853 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015854 DRM_DEBUG("unsupported pixel format: %s\n",
15855 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015856 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015857 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015858 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015859 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015860 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015861 DRM_DEBUG("unsupported pixel format: %s\n",
15862 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010015863 return -EINVAL;
15864 }
15865 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015866 case DRM_FORMAT_YUYV:
15867 case DRM_FORMAT_UYVY:
15868 case DRM_FORMAT_YVYU:
15869 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015870 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015871 DRM_DEBUG("unsupported pixel format: %s\n",
15872 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015873 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015874 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015875 break;
15876 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015877 DRM_DEBUG("unsupported pixel format: %s\n",
15878 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010015879 return -EINVAL;
15880 }
15881
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015882 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15883 if (mode_cmd->offsets[0] != 0)
15884 return -EINVAL;
15885
Ville Syrjäläa3f913c2016-12-14 22:48:59 +020015886 drm_helper_mode_fill_fb_struct(dev, &intel_fb->base, mode_cmd);
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015887 intel_fb->obj = obj;
15888
Ville Syrjälä6687c902015-09-15 13:16:41 +030015889 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15890 if (ret)
15891 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015892
Jesse Barnes79e53942008-11-07 14:24:08 -080015893 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15894 if (ret) {
15895 DRM_ERROR("framebuffer init failed %d\n", ret);
15896 return ret;
15897 }
15898
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015899 intel_fb->obj->framebuffer_references++;
15900
Jesse Barnes79e53942008-11-07 14:24:08 -080015901 return 0;
15902}
15903
Jesse Barnes79e53942008-11-07 14:24:08 -080015904static struct drm_framebuffer *
15905intel_user_framebuffer_create(struct drm_device *dev,
15906 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020015907 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015908{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015909 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015910 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015911 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015912
Chris Wilson03ac0642016-07-20 13:31:51 +010015913 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15914 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015915 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015916
Daniel Vetter92907cb2015-11-23 09:04:05 +010015917 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015918 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010015919 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015920
15921 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015922}
15923
Jesse Barnes79e53942008-11-07 14:24:08 -080015924static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015925 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015926 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015927 .atomic_check = intel_atomic_check,
15928 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015929 .atomic_state_alloc = intel_atomic_state_alloc,
15930 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015931};
15932
Imre Deak88212942016-03-16 13:38:53 +020015933/**
15934 * intel_init_display_hooks - initialize the display modesetting hooks
15935 * @dev_priv: device private
15936 */
15937void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015938{
Imre Deak88212942016-03-16 13:38:53 +020015939 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015940 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015941 dev_priv->display.get_initial_plane_config =
15942 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015943 dev_priv->display.crtc_compute_clock =
15944 haswell_crtc_compute_clock;
15945 dev_priv->display.crtc_enable = haswell_crtc_enable;
15946 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015947 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015948 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015949 dev_priv->display.get_initial_plane_config =
15950 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015951 dev_priv->display.crtc_compute_clock =
15952 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015953 dev_priv->display.crtc_enable = haswell_crtc_enable;
15954 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015955 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015956 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015957 dev_priv->display.get_initial_plane_config =
15958 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015959 dev_priv->display.crtc_compute_clock =
15960 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015961 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15962 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015963 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015964 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015965 dev_priv->display.get_initial_plane_config =
15966 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015967 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15968 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15969 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15970 } else if (IS_VALLEYVIEW(dev_priv)) {
15971 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15972 dev_priv->display.get_initial_plane_config =
15973 i9xx_get_initial_plane_config;
15974 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015975 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15976 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015977 } else if (IS_G4X(dev_priv)) {
15978 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15979 dev_priv->display.get_initial_plane_config =
15980 i9xx_get_initial_plane_config;
15981 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15982 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15983 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015984 } else if (IS_PINEVIEW(dev_priv)) {
15985 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15986 dev_priv->display.get_initial_plane_config =
15987 i9xx_get_initial_plane_config;
15988 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15989 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15990 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015991 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015992 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015993 dev_priv->display.get_initial_plane_config =
15994 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015995 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015996 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15997 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015998 } else {
15999 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16000 dev_priv->display.get_initial_plane_config =
16001 i9xx_get_initial_plane_config;
16002 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16003 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16004 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016005 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016006
Jesse Barnese70236a2009-09-21 10:42:27 -070016007 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016008 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016009 dev_priv->display.get_display_clock_speed =
16010 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016011 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016012 dev_priv->display.get_display_clock_speed =
16013 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016014 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016015 dev_priv->display.get_display_clock_speed =
16016 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016017 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016018 dev_priv->display.get_display_clock_speed =
16019 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016020 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016021 dev_priv->display.get_display_clock_speed =
16022 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016023 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016024 dev_priv->display.get_display_clock_speed =
16025 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016026 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16027 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016028 dev_priv->display.get_display_clock_speed =
16029 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016030 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016031 dev_priv->display.get_display_clock_speed =
16032 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016033 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016034 dev_priv->display.get_display_clock_speed =
16035 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016036 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016037 dev_priv->display.get_display_clock_speed =
16038 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016039 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016040 dev_priv->display.get_display_clock_speed =
16041 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016042 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016043 dev_priv->display.get_display_clock_speed =
16044 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016045 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016046 dev_priv->display.get_display_clock_speed =
16047 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016048 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016049 dev_priv->display.get_display_clock_speed =
16050 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016051 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016052 dev_priv->display.get_display_clock_speed =
16053 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016054 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016055 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016056 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016057 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016058 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016059 dev_priv->display.get_display_clock_speed =
16060 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016061 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016062
Imre Deak88212942016-03-16 13:38:53 +020016063 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016064 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016065 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016066 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016067 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016068 /* FIXME: detect B0+ stepping and use auto training */
16069 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016070 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016071 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016072 }
16073
16074 if (IS_BROADWELL(dev_priv)) {
16075 dev_priv->display.modeset_commit_cdclk =
16076 broadwell_modeset_commit_cdclk;
16077 dev_priv->display.modeset_calc_cdclk =
16078 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016079 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016080 dev_priv->display.modeset_commit_cdclk =
16081 valleyview_modeset_commit_cdclk;
16082 dev_priv->display.modeset_calc_cdclk =
16083 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016084 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016085 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016086 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016087 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016088 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016089 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16090 dev_priv->display.modeset_commit_cdclk =
16091 skl_modeset_commit_cdclk;
16092 dev_priv->display.modeset_calc_cdclk =
16093 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016094 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016095
Lyude27082492016-08-24 07:48:10 +020016096 if (dev_priv->info.gen >= 9)
16097 dev_priv->display.update_crtcs = skl_update_crtcs;
16098 else
16099 dev_priv->display.update_crtcs = intel_update_crtcs;
16100
Daniel Vetter5a21b662016-05-24 17:13:53 +020016101 switch (INTEL_INFO(dev_priv)->gen) {
16102 case 2:
16103 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16104 break;
16105
16106 case 3:
16107 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16108 break;
16109
16110 case 4:
16111 case 5:
16112 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16113 break;
16114
16115 case 6:
16116 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16117 break;
16118 case 7:
16119 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16120 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16121 break;
16122 case 9:
16123 /* Drop through - unsupported since execlist only. */
16124 default:
16125 /* Default just returns -ENODEV to indicate unsupported */
16126 dev_priv->display.queue_flip = intel_default_queue_flip;
16127 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016128}
16129
Jesse Barnesb690e962010-07-19 13:53:12 -070016130/*
16131 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16132 * resume, or other times. This quirk makes sure that's the case for
16133 * affected systems.
16134 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016135static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016136{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016137 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016138
16139 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016140 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016141}
16142
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016143static void quirk_pipeb_force(struct drm_device *dev)
16144{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016145 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016146
16147 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16148 DRM_INFO("applying pipe b force quirk\n");
16149}
16150
Keith Packard435793d2011-07-12 14:56:22 -070016151/*
16152 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16153 */
16154static void quirk_ssc_force_disable(struct drm_device *dev)
16155{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016156 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016157 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016158 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016159}
16160
Carsten Emde4dca20e2012-03-15 15:56:26 +010016161/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016162 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16163 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016164 */
16165static void quirk_invert_brightness(struct drm_device *dev)
16166{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016167 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016168 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016169 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016170}
16171
Scot Doyle9c72cc62014-07-03 23:27:50 +000016172/* Some VBT's incorrectly indicate no backlight is present */
16173static void quirk_backlight_present(struct drm_device *dev)
16174{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016175 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016176 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16177 DRM_INFO("applying backlight present quirk\n");
16178}
16179
Jesse Barnesb690e962010-07-19 13:53:12 -070016180struct intel_quirk {
16181 int device;
16182 int subsystem_vendor;
16183 int subsystem_device;
16184 void (*hook)(struct drm_device *dev);
16185};
16186
Egbert Eich5f85f172012-10-14 15:46:38 +020016187/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16188struct intel_dmi_quirk {
16189 void (*hook)(struct drm_device *dev);
16190 const struct dmi_system_id (*dmi_id_list)[];
16191};
16192
16193static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16194{
16195 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16196 return 1;
16197}
16198
16199static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16200 {
16201 .dmi_id_list = &(const struct dmi_system_id[]) {
16202 {
16203 .callback = intel_dmi_reverse_brightness,
16204 .ident = "NCR Corporation",
16205 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16206 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16207 },
16208 },
16209 { } /* terminating entry */
16210 },
16211 .hook = quirk_invert_brightness,
16212 },
16213};
16214
Ben Widawskyc43b5632012-04-16 14:07:40 -070016215static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016216 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16217 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16218
Jesse Barnesb690e962010-07-19 13:53:12 -070016219 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16220 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16221
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016222 /* 830 needs to leave pipe A & dpll A up */
16223 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016225 /* 830 needs to leave pipe B & dpll B up */
16226 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16227
Keith Packard435793d2011-07-12 14:56:22 -070016228 /* Lenovo U160 cannot use SSC on LVDS */
16229 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016230
16231 /* Sony Vaio Y cannot use SSC on LVDS */
16232 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016233
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016234 /* Acer Aspire 5734Z must invert backlight brightness */
16235 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16236
16237 /* Acer/eMachines G725 */
16238 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16239
16240 /* Acer/eMachines e725 */
16241 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16242
16243 /* Acer/Packard Bell NCL20 */
16244 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16245
16246 /* Acer Aspire 4736Z */
16247 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016248
16249 /* Acer Aspire 5336 */
16250 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016251
16252 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16253 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016254
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016255 /* Acer C720 Chromebook (Core i3 4005U) */
16256 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16257
jens steinb2a96012014-10-28 20:25:53 +010016258 /* Apple Macbook 2,1 (Core 2 T7400) */
16259 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16260
Jani Nikula1b9448b2015-11-05 11:49:59 +020016261 /* Apple Macbook 4,1 */
16262 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16263
Scot Doyled4967d82014-07-03 23:27:52 +000016264 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16265 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016266
16267 /* HP Chromebook 14 (Celeron 2955U) */
16268 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016269
16270 /* Dell Chromebook 11 */
16271 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016272
16273 /* Dell Chromebook 11 (2015 version) */
16274 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016275};
16276
16277static void intel_init_quirks(struct drm_device *dev)
16278{
16279 struct pci_dev *d = dev->pdev;
16280 int i;
16281
16282 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16283 struct intel_quirk *q = &intel_quirks[i];
16284
16285 if (d->device == q->device &&
16286 (d->subsystem_vendor == q->subsystem_vendor ||
16287 q->subsystem_vendor == PCI_ANY_ID) &&
16288 (d->subsystem_device == q->subsystem_device ||
16289 q->subsystem_device == PCI_ANY_ID))
16290 q->hook(dev);
16291 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016292 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16293 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16294 intel_dmi_quirks[i].hook(dev);
16295 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016296}
16297
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016298/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016299static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016300{
David Weinehall52a05c32016-08-22 13:32:44 +030016301 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016302 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016303 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016304
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016305 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016306 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016307 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016308 sr1 = inb(VGA_SR_DATA);
16309 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016310 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016311 udelay(300);
16312
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016313 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016314 POSTING_READ(vga_reg);
16315}
16316
Daniel Vetterf8175862012-04-10 15:50:11 +020016317void intel_modeset_init_hw(struct drm_device *dev)
16318{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016319 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016320
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016321 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016322
16323 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16324
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016325 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016326}
16327
Matt Roperd93c0372015-12-03 11:37:41 -080016328/*
16329 * Calculate what we think the watermarks should be for the state we've read
16330 * out of the hardware and then immediately program those watermarks so that
16331 * we ensure the hardware settings match our internal state.
16332 *
16333 * We can calculate what we think WM's should be by creating a duplicate of the
16334 * current state (which was constructed during hardware readout) and running it
16335 * through the atomic check code to calculate new watermark values in the
16336 * state object.
16337 */
16338static void sanitize_watermarks(struct drm_device *dev)
16339{
16340 struct drm_i915_private *dev_priv = to_i915(dev);
16341 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016342 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016343 struct drm_crtc *crtc;
16344 struct drm_crtc_state *cstate;
16345 struct drm_modeset_acquire_ctx ctx;
16346 int ret;
16347 int i;
16348
16349 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016350 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016351 return;
16352
16353 /*
16354 * We need to hold connection_mutex before calling duplicate_state so
16355 * that the connector loop is protected.
16356 */
16357 drm_modeset_acquire_init(&ctx, 0);
16358retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016359 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016360 if (ret == -EDEADLK) {
16361 drm_modeset_backoff(&ctx);
16362 goto retry;
16363 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016364 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016365 }
16366
16367 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16368 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016369 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016370
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016371 intel_state = to_intel_atomic_state(state);
16372
Matt Ropered4a6a72016-02-23 17:20:13 -080016373 /*
16374 * Hardware readout is the only time we don't want to calculate
16375 * intermediate watermarks (since we don't trust the current
16376 * watermarks).
16377 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016378 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080016379
Matt Roperd93c0372015-12-03 11:37:41 -080016380 ret = intel_atomic_check(dev, state);
16381 if (ret) {
16382 /*
16383 * If we fail here, it means that the hardware appears to be
16384 * programmed in a way that shouldn't be possible, given our
16385 * understanding of watermark requirements. This might mean a
16386 * mistake in the hardware readout code or a mistake in the
16387 * watermark calculations for a given platform. Raise a WARN
16388 * so that this is noticeable.
16389 *
16390 * If this actually happens, we'll have to just leave the
16391 * BIOS-programmed watermarks untouched and hope for the best.
16392 */
16393 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016394 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016395 }
16396
16397 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016398 for_each_crtc_in_state(state, crtc, cstate, i) {
16399 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16400
Matt Ropered4a6a72016-02-23 17:20:13 -080016401 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016402 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016403 }
16404
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016405put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016406 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016407fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016408 drm_modeset_drop_locks(&ctx);
16409 drm_modeset_acquire_fini(&ctx);
16410}
16411
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016412int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016413{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016414 struct drm_i915_private *dev_priv = to_i915(dev);
16415 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016416 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016417 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016418
16419 drm_mode_config_init(dev);
16420
16421 dev->mode_config.min_width = 0;
16422 dev->mode_config.min_height = 0;
16423
Dave Airlie019d96c2011-09-29 16:20:42 +010016424 dev->mode_config.preferred_depth = 24;
16425 dev->mode_config.prefer_shadow = 1;
16426
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016427 dev->mode_config.allow_fb_modifiers = true;
16428
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016429 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016430
Jesse Barnesb690e962010-07-19 13:53:12 -070016431 intel_init_quirks(dev);
16432
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016433 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016434
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016435 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016436 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016437
Lukas Wunner69f92f62015-07-15 13:57:35 +020016438 /*
16439 * There may be no VBT; and if the BIOS enabled SSC we can
16440 * just keep using it to avoid unnecessary flicker. Whereas if the
16441 * BIOS isn't using it, don't assume it will work even if the VBT
16442 * indicates as much.
16443 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016444 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016445 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16446 DREF_SSC1_ENABLE);
16447
16448 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16449 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16450 bios_lvds_use_ssc ? "en" : "dis",
16451 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16452 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16453 }
16454 }
16455
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016456 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016457 dev->mode_config.max_width = 2048;
16458 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016459 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016460 dev->mode_config.max_width = 4096;
16461 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016462 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016463 dev->mode_config.max_width = 8192;
16464 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016465 }
Damien Lespiau068be562014-03-28 14:17:49 +000016466
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010016467 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16468 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016469 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016470 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016471 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16472 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16473 } else {
16474 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16475 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16476 }
16477
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016478 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016479
Zhao Yakui28c97732009-10-09 11:39:41 +080016480 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016481 INTEL_INFO(dev_priv)->num_pipes,
16482 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016483
Damien Lespiau055e3932014-08-18 13:49:10 +010016484 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016485 int ret;
16486
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016487 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016488 if (ret) {
16489 drm_mode_config_cleanup(dev);
16490 return ret;
16491 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016492 }
16493
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016494 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016495 intel_update_cdclk(dev_priv);
Ville Syrjälä1f3dc3e2016-11-29 16:13:57 +020016496 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016497
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016498 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016499
Ville Syrjäläb2045352016-05-13 23:41:27 +030016500 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016501 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016502
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016503 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016504 i915_disable_vga(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080016505 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016506
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016507 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016508 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016509 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016510
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016511 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016512 struct intel_initial_plane_config plane_config = {};
16513
Jesse Barnes46f297f2014-03-07 08:57:48 -080016514 if (!crtc->active)
16515 continue;
16516
Jesse Barnes46f297f2014-03-07 08:57:48 -080016517 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016518 * Note that reserving the BIOS fb up front prevents us
16519 * from stuffing other stolen allocations like the ring
16520 * on top. This prevents some ugliness at boot time, and
16521 * can even allow for smooth boot transitions if the BIOS
16522 * fb is large enough for the active pipe configuration.
16523 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016524 dev_priv->display.get_initial_plane_config(crtc,
16525 &plane_config);
16526
16527 /*
16528 * If the fb is shared between multiple heads, we'll
16529 * just get the first one.
16530 */
16531 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016532 }
Matt Roperd93c0372015-12-03 11:37:41 -080016533
16534 /*
16535 * Make sure hardware watermarks really match the state we read out.
16536 * Note that we need to do this after reconstructing the BIOS fb's
16537 * since the watermark calculation done here will use pstate->fb.
16538 */
16539 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016540
16541 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016542}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016543
Daniel Vetter7fad7982012-07-04 17:51:47 +020016544static void intel_enable_pipe_a(struct drm_device *dev)
16545{
16546 struct intel_connector *connector;
16547 struct drm_connector *crt = NULL;
16548 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016549 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016550
16551 /* We can't just switch on the pipe A, we need to set things up with a
16552 * proper mode and output configuration. As a gross hack, enable pipe A
16553 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016554 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016555 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16556 crt = &connector->base;
16557 break;
16558 }
16559 }
16560
16561 if (!crt)
16562 return;
16563
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016564 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016565 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016566}
16567
Daniel Vetterfa555832012-10-10 23:14:00 +020016568static bool
16569intel_check_plane_mapping(struct intel_crtc *crtc)
16570{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016571 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016572 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016573
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016574 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016575 return true;
16576
Ville Syrjälä649636e2015-09-22 19:50:01 +030016577 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016578
16579 if ((val & DISPLAY_PLANE_ENABLE) &&
16580 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16581 return false;
16582
16583 return true;
16584}
16585
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016586static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16587{
16588 struct drm_device *dev = crtc->base.dev;
16589 struct intel_encoder *encoder;
16590
16591 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16592 return true;
16593
16594 return false;
16595}
16596
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016597static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16598{
16599 struct drm_device *dev = encoder->base.dev;
16600 struct intel_connector *connector;
16601
16602 for_each_connector_on_encoder(dev, &encoder->base, connector)
16603 return connector;
16604
16605 return NULL;
16606}
16607
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016608static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16609 enum transcoder pch_transcoder)
16610{
16611 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16612 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16613}
16614
Daniel Vetter24929352012-07-02 20:28:59 +020016615static void intel_sanitize_crtc(struct intel_crtc *crtc)
16616{
16617 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016618 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016619 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016620
Daniel Vetter24929352012-07-02 20:28:59 +020016621 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016622 if (!transcoder_is_dsi(cpu_transcoder)) {
16623 i915_reg_t reg = PIPECONF(cpu_transcoder);
16624
16625 I915_WRITE(reg,
16626 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16627 }
Daniel Vetter24929352012-07-02 20:28:59 +020016628
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016629 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016630 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016631 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016632 struct intel_plane *plane;
16633
Daniel Vetter96256042015-02-13 21:03:42 +010016634 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016635
16636 /* Disable everything but the primary plane */
16637 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16638 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16639 continue;
16640
16641 plane->disable_plane(&plane->base, &crtc->base);
16642 }
Daniel Vetter96256042015-02-13 21:03:42 +010016643 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016644
Daniel Vetter24929352012-07-02 20:28:59 +020016645 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016646 * disable the crtc (and hence change the state) if it is wrong. Note
16647 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016648 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016649 bool plane;
16650
Ville Syrjälä78108b72016-05-27 20:59:19 +030016651 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16652 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016653
16654 /* Pipe has the wrong plane attached and the plane is active.
16655 * Temporarily change the plane mapping and disable everything
16656 * ... */
16657 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016658 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016659 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016660 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016661 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016662 }
Daniel Vetter24929352012-07-02 20:28:59 +020016663
Daniel Vetter7fad7982012-07-04 17:51:47 +020016664 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16665 crtc->pipe == PIPE_A && !crtc->active) {
16666 /* BIOS forgot to enable pipe A, this mostly happens after
16667 * resume. Force-enable the pipe to fix this, the update_dpms
16668 * call below we restore the pipe to the right state, but leave
16669 * the required bits on. */
16670 intel_enable_pipe_a(dev);
16671 }
16672
Daniel Vetter24929352012-07-02 20:28:59 +020016673 /* Adjust the state of the output pipe according to whether we
16674 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016675 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016676 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016677
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016678 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016679 /*
16680 * We start out with underrun reporting disabled to avoid races.
16681 * For correct bookkeeping mark this on active crtcs.
16682 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016683 * Also on gmch platforms we dont have any hardware bits to
16684 * disable the underrun reporting. Which means we need to start
16685 * out with underrun reporting disabled also on inactive pipes,
16686 * since otherwise we'll complain about the garbage we read when
16687 * e.g. coming up after runtime pm.
16688 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016689 * No protection against concurrent access is required - at
16690 * worst a fifo underrun happens which also sets this to false.
16691 */
16692 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016693 /*
16694 * We track the PCH trancoder underrun reporting state
16695 * within the crtc. With crtc for pipe A housing the underrun
16696 * reporting state for PCH transcoder A, crtc for pipe B housing
16697 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16698 * and marking underrun reporting as disabled for the non-existing
16699 * PCH transcoders B and C would prevent enabling the south
16700 * error interrupt (see cpt_can_enable_serr_int()).
16701 */
16702 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16703 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016704 }
Daniel Vetter24929352012-07-02 20:28:59 +020016705}
16706
16707static void intel_sanitize_encoder(struct intel_encoder *encoder)
16708{
16709 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016710
16711 /* We need to check both for a crtc link (meaning that the
16712 * encoder is active and trying to read from a pipe) and the
16713 * pipe itself being active. */
16714 bool has_active_crtc = encoder->base.crtc &&
16715 to_intel_crtc(encoder->base.crtc)->active;
16716
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016717 connector = intel_encoder_find_connector(encoder);
16718 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016719 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16720 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016721 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016722
16723 /* Connector is active, but has no active pipe. This is
16724 * fallout from our resume register restoring. Disable
16725 * the encoder manually again. */
16726 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016727 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16728
Daniel Vetter24929352012-07-02 20:28:59 +020016729 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16730 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016731 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016732 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016733 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016734 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016735 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016736 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016737
16738 /* Inconsistent output/port/pipe state happens presumably due to
16739 * a bug in one of the get_hw_state functions. Or someplace else
16740 * in our code, like the register restore mess on resume. Clamp
16741 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016742
16743 connector->base.dpms = DRM_MODE_DPMS_OFF;
16744 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016745 }
16746 /* Enabled encoders without active connectors will be fixed in
16747 * the crtc fixup. */
16748}
16749
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016750void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016751{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016752 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016753
Imre Deak04098752014-02-18 00:02:16 +020016754 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16755 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016756 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020016757 }
16758}
16759
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016760void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020016761{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016762 /* This function can be called both from intel_modeset_setup_hw_state or
16763 * at a very early point in our resume sequence, where the power well
16764 * structures are not yet restored. Since this function is at a very
16765 * paranoid "someone might have enabled VGA while we were not looking"
16766 * level, just check if the power well is enabled instead of trying to
16767 * follow the "don't touch the power well if we don't need it" policy
16768 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016769 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016770 return;
16771
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016772 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020016773
16774 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016775}
16776
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016777static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016778{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016779 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016780
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016781 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016782}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016783
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016784/* FIXME read out full plane state for all planes */
16785static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016786{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016787 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016788 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016789 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016790
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016791 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016792 primary_get_hw_state(to_intel_plane(primary));
16793
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016794 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016795 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016796}
16797
Daniel Vetter30e984d2013-06-05 13:34:17 +020016798static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016799{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016800 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016801 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016802 struct intel_crtc *crtc;
16803 struct intel_encoder *encoder;
16804 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016805 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016806
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016807 dev_priv->active_crtcs = 0;
16808
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016809 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016810 struct intel_crtc_state *crtc_state = crtc->config;
16811 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016812
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016813 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016814 memset(crtc_state, 0, sizeof(*crtc_state));
16815 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016816
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016817 crtc_state->base.active = crtc_state->base.enable =
16818 dev_priv->display.get_pipe_config(crtc, crtc_state);
16819
16820 crtc->base.enabled = crtc_state->base.enable;
16821 crtc->active = crtc_state->base.active;
16822
16823 if (crtc_state->base.active) {
16824 dev_priv->active_crtcs |= 1 << crtc->pipe;
16825
Clint Taylorc89e39f2016-05-13 23:41:21 +030016826 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016827 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016828 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016829 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16830 else
16831 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016832
16833 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16834 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16835 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016836 }
16837
16838 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016839
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016840 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016841
Ville Syrjälä78108b72016-05-27 20:59:19 +030016842 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16843 crtc->base.base.id, crtc->base.name,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000016844 enableddisabled(crtc->active));
Daniel Vetter24929352012-07-02 20:28:59 +020016845 }
16846
Daniel Vetter53589012013-06-05 13:34:16 +020016847 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16848 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16849
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016850 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16851 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016852 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016853 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016854 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016855 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016856 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016857 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016858
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016859 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016860 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016861 }
16862
Damien Lespiaub2784e12014-08-05 11:29:37 +010016863 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016864 pipe = 0;
16865
16866 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjälä98187832016-10-31 22:37:10 +020016867 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016868
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016869 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016870 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016871 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016872 } else {
16873 encoder->base.crtc = NULL;
16874 }
16875
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016876 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000016877 encoder->base.base.id, encoder->base.name,
16878 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016879 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016880 }
16881
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016882 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016883 if (connector->get_hw_state(connector)) {
16884 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016885
16886 encoder = connector->encoder;
16887 connector->base.encoder = &encoder->base;
16888
16889 if (encoder->base.crtc &&
16890 encoder->base.crtc->state->active) {
16891 /*
16892 * This has to be done during hardware readout
16893 * because anything calling .crtc_disable may
16894 * rely on the connector_mask being accurate.
16895 */
16896 encoder->base.crtc->state->connector_mask |=
16897 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016898 encoder->base.crtc->state->encoder_mask |=
16899 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016900 }
16901
Daniel Vetter24929352012-07-02 20:28:59 +020016902 } else {
16903 connector->base.dpms = DRM_MODE_DPMS_OFF;
16904 connector->base.encoder = NULL;
16905 }
16906 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000016907 connector->base.base.id, connector->base.name,
16908 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020016909 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016910
16911 for_each_intel_crtc(dev, crtc) {
16912 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16913
16914 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16915 if (crtc->base.state->active) {
16916 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16917 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16918 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16919
16920 /*
16921 * The initial mode needs to be set in order to keep
16922 * the atomic core happy. It wants a valid mode if the
16923 * crtc's enabled, so we do the above call.
16924 *
16925 * At this point some state updated by the connectors
16926 * in their ->detect() callback has not run yet, so
16927 * no recalculation can be done yet.
16928 *
16929 * Even if we could do a recalculation and modeset
16930 * right now it would cause a double modeset if
16931 * fbdev or userspace chooses a different initial mode.
16932 *
16933 * If that happens, someone indicated they wanted a
16934 * mode change, which means it's safe to do a full
16935 * recalculation.
16936 */
16937 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016938
16939 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16940 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016941 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016942
16943 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016944 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016945}
16946
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016947/* Scan out the current hw modeset state,
16948 * and sanitizes it to the current state
16949 */
16950static void
16951intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016952{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016953 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016954 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016955 struct intel_crtc *crtc;
16956 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016957 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016958
16959 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016960
16961 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016962 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016963 intel_sanitize_encoder(encoder);
16964 }
16965
Damien Lespiau055e3932014-08-18 13:49:10 +010016966 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020016967 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016968
Daniel Vetter24929352012-07-02 20:28:59 +020016969 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016970 intel_dump_pipe_config(crtc, crtc->config,
16971 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016972 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016973
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016974 intel_modeset_update_connector_atomic_state(dev);
16975
Daniel Vetter35c95372013-07-17 06:55:04 +020016976 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16977 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16978
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016979 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016980 continue;
16981
16982 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16983
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016984 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016985 pll->on = false;
16986 }
16987
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016988 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016989 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016990 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000016991 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016992 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016993 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016994
16995 for_each_intel_crtc(dev, crtc) {
16996 unsigned long put_domains;
16997
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016998 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016999 if (WARN_ON(put_domains))
17000 modeset_put_power_domains(dev_priv, put_domains);
17001 }
17002 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017003
17004 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017005}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017006
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017007void intel_display_resume(struct drm_device *dev)
17008{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017009 struct drm_i915_private *dev_priv = to_i915(dev);
17010 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17011 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017012 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017013
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017014 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017015 if (state)
17016 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017017
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017018 /*
17019 * This is a cludge because with real atomic modeset mode_config.mutex
17020 * won't be taken. Unfortunately some probed state like
17021 * audio_codec_enable is still protected by mode_config.mutex, so lock
17022 * it here for now.
17023 */
17024 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017025 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017026
Maarten Lankhorst73974892016-08-05 23:28:27 +030017027 while (1) {
17028 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17029 if (ret != -EDEADLK)
17030 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017031
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017032 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017033 }
17034
Maarten Lankhorst73974892016-08-05 23:28:27 +030017035 if (!ret)
17036 ret = __intel_display_resume(dev, state);
17037
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017038 drm_modeset_drop_locks(&ctx);
17039 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017040 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017041
Chris Wilson08536952016-10-14 13:18:18 +010017042 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017043 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010017044 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017045}
17046
17047void intel_modeset_gem_init(struct drm_device *dev)
17048{
Chris Wilsondc979972016-05-10 14:10:04 +010017049 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017050 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017051 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017052
Chris Wilsondc979972016-05-10 14:10:04 +010017053 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017054
Chris Wilson1833b132012-05-09 11:56:28 +010017055 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017056
Chris Wilson1ee8da62016-05-12 12:43:23 +010017057 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017058
17059 /*
17060 * Make sure any fbs we allocated at startup are properly
17061 * pinned & fenced. When we do the allocation it's too early
17062 * for this.
17063 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017064 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017065 struct i915_vma *vma;
17066
Matt Roper2ff8fde2014-07-08 07:50:07 -070017067 obj = intel_fb_obj(c->primary->fb);
17068 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017069 continue;
17070
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017071 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017072 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017073 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017074 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017075 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017076 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17077 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017078 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017079 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017080 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017081 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017082 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017083 }
17084 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017085}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017086
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017087int intel_connector_register(struct drm_connector *connector)
17088{
17089 struct intel_connector *intel_connector = to_intel_connector(connector);
17090 int ret;
17091
17092 ret = intel_backlight_device_register(intel_connector);
17093 if (ret)
17094 goto err;
17095
17096 return 0;
17097
17098err:
17099 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017100}
17101
Chris Wilsonc191eca2016-06-17 11:40:33 +010017102void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017103{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017104 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017105
Chris Wilsone63d87c2016-06-17 11:40:34 +010017106 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017107 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017108}
17109
Jesse Barnes79e53942008-11-07 14:24:08 -080017110void intel_modeset_cleanup(struct drm_device *dev)
17111{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017112 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017113
Chris Wilsondc979972016-05-10 14:10:04 +010017114 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017115
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017116 /*
17117 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017118 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017119 * experience fancy races otherwise.
17120 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017121 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017122
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017123 /*
17124 * Due to the hpd irq storm handling the hotplug work can re-arm the
17125 * poll handlers. Hence disable polling after hpd handling is shut down.
17126 */
Keith Packardf87ea762010-10-03 19:36:26 -070017127 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017128
Jesse Barnes723bfd72010-10-07 16:01:13 -070017129 intel_unregister_dsm_handler();
17130
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017131 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017132
Chris Wilson1630fe72011-07-08 12:22:42 +010017133 /* flush any delayed tasks or pending work */
17134 flush_scheduled_work();
17135
Jesse Barnes79e53942008-11-07 14:24:08 -080017136 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017137
Chris Wilson1ee8da62016-05-12 12:43:23 +010017138 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017139
Chris Wilsondc979972016-05-10 14:10:04 +010017140 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017141
17142 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017143}
17144
Chris Wilsondf0e9242010-09-09 16:20:55 +010017145void intel_connector_attach_encoder(struct intel_connector *connector,
17146 struct intel_encoder *encoder)
17147{
17148 connector->encoder = encoder;
17149 drm_mode_connector_attach_encoder(&connector->base,
17150 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017151}
Dave Airlie28d52042009-09-21 14:33:58 +100017152
17153/*
17154 * set vga decode state - true == enable VGA decode
17155 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017156int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100017157{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017158 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017159 u16 gmch_ctrl;
17160
Chris Wilson75fa0412014-02-07 18:37:02 -020017161 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17162 DRM_ERROR("failed to read control word\n");
17163 return -EIO;
17164 }
17165
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017166 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17167 return 0;
17168
Dave Airlie28d52042009-09-21 14:33:58 +100017169 if (state)
17170 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17171 else
17172 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017173
17174 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17175 DRM_ERROR("failed to write control word\n");
17176 return -EIO;
17177 }
17178
Dave Airlie28d52042009-09-21 14:33:58 +100017179 return 0;
17180}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017181
Chris Wilson98a2f412016-10-12 10:05:18 +010017182#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17183
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017184struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017185
17186 u32 power_well_driver;
17187
Chris Wilson63b66e52013-08-08 15:12:06 +020017188 int num_transcoders;
17189
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017190 struct intel_cursor_error_state {
17191 u32 control;
17192 u32 position;
17193 u32 base;
17194 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017195 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017196
17197 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017198 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017199 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030017200 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017201 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017202
17203 struct intel_plane_error_state {
17204 u32 control;
17205 u32 stride;
17206 u32 size;
17207 u32 pos;
17208 u32 addr;
17209 u32 surface;
17210 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017211 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017212
17213 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017214 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017215 enum transcoder cpu_transcoder;
17216
17217 u32 conf;
17218
17219 u32 htotal;
17220 u32 hblank;
17221 u32 hsync;
17222 u32 vtotal;
17223 u32 vblank;
17224 u32 vsync;
17225 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017226};
17227
17228struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017229intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017230{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017231 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017232 int transcoders[] = {
17233 TRANSCODER_A,
17234 TRANSCODER_B,
17235 TRANSCODER_C,
17236 TRANSCODER_EDP,
17237 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017238 int i;
17239
Chris Wilsonc0336662016-05-06 15:40:21 +010017240 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017241 return NULL;
17242
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017243 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017244 if (error == NULL)
17245 return NULL;
17246
Chris Wilsonc0336662016-05-06 15:40:21 +010017247 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017248 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17249
Damien Lespiau055e3932014-08-18 13:49:10 +010017250 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017251 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017252 __intel_display_power_is_enabled(dev_priv,
17253 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017254 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017255 continue;
17256
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017257 error->cursor[i].control = I915_READ(CURCNTR(i));
17258 error->cursor[i].position = I915_READ(CURPOS(i));
17259 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017260
17261 error->plane[i].control = I915_READ(DSPCNTR(i));
17262 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017263 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017264 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017265 error->plane[i].pos = I915_READ(DSPPOS(i));
17266 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017267 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017268 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017269 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017270 error->plane[i].surface = I915_READ(DSPSURF(i));
17271 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17272 }
17273
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017274 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030017275
Chris Wilsonc0336662016-05-06 15:40:21 +010017276 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030017277 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017278 }
17279
Jani Nikula4d1de972016-03-18 17:05:42 +020017280 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017281 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017282 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017283 error->num_transcoders++; /* Account for eDP. */
17284
17285 for (i = 0; i < error->num_transcoders; i++) {
17286 enum transcoder cpu_transcoder = transcoders[i];
17287
Imre Deakddf9c532013-11-27 22:02:02 +020017288 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017289 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017290 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017291 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017292 continue;
17293
Chris Wilson63b66e52013-08-08 15:12:06 +020017294 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17295
17296 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17297 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17298 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17299 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17300 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17301 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17302 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017303 }
17304
17305 return error;
17306}
17307
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017308#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17309
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017310void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017311intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017312 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017313 struct intel_display_error_state *error)
17314{
17315 int i;
17316
Chris Wilson63b66e52013-08-08 15:12:06 +020017317 if (!error)
17318 return;
17319
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000017320 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017321 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017322 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017323 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017324 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017325 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017326 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017327 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017328 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030017329 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017330
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017331 err_printf(m, "Plane [%d]:\n", i);
17332 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17333 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017334 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017335 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17336 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017337 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017338 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017339 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017340 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017341 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17342 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017343 }
17344
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017345 err_printf(m, "Cursor [%d]:\n", i);
17346 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17347 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17348 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017349 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017350
17351 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017352 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017353 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017354 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017355 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017356 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17357 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17358 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17359 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17360 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17361 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17362 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17363 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017364}
Chris Wilson98a2f412016-10-12 10:05:18 +010017365
17366#endif