blob: 3f505682963fc15083ea724c25f9efab4b0c9e4a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300123static void intel_modeset_setup_hw_state(struct drm_device *dev,
124 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100126
Ma Lingd4906092009-03-18 20:13:27 +0800127struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300128 struct {
129 int min, max;
130 } dot, vco, n, m, m1, m2, p, p1;
131
132 struct {
133 int dot_limit;
134 int p2_slow, p2_fast;
135 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800136};
Jesse Barnes79e53942008-11-07 14:24:08 -0800137
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300138/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200139int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140{
141 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
142
143 /* Obtain SKU information */
144 mutex_lock(&dev_priv->sb_lock);
145 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
146 CCK_FUSE_HPLL_FREQ_MASK;
147 mutex_unlock(&dev_priv->sb_lock);
148
149 return vco_freq[hpll_freq] * 1000;
150}
151
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200152int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
153 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300154{
155 u32 val;
156 int divider;
157
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200168 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
169}
170
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200171int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
172 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200173{
174 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200175 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176
177 return vlv_get_cck_clock(dev_priv, name, reg,
178 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300179}
180
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181static void intel_update_czclk(struct drm_i915_private *dev_priv)
182{
Wayne Boyer666a4532015-12-09 12:29:35 -0800183 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300184 return;
185
186 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
187 CCK_CZ_CLOCK_CONTROL);
188
189 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
190}
191
Chris Wilson021357a2010-09-07 20:54:59 +0100192static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200193intel_fdi_link_freq(struct drm_i915_private *dev_priv,
194 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100195{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200196 if (HAS_DDI(dev_priv))
197 return pipe_config->port_clock; /* SPLL */
198 else if (IS_GEN5(dev_priv))
199 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200200 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200201 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100202}
203
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300204static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200206 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200207 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .m = { .min = 96, .max = 140 },
209 .m1 = { .min = 18, .max = 26 },
210 .m2 = { .min = 6, .max = 16 },
211 .p = { .min = 4, .max = 128 },
212 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700213 .p2 = { .dot_limit = 165000,
214 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700215};
216
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300217static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200218 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200219 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200220 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200221 .m = { .min = 96, .max = 140 },
222 .m1 = { .min = 18, .max = 26 },
223 .m2 = { .min = 6, .max = 16 },
224 .p = { .min = 4, .max = 128 },
225 .p1 = { .min = 2, .max = 33 },
226 .p2 = { .dot_limit = 165000,
227 .p2_slow = 4, .p2_fast = 4 },
228};
229
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300230static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400231 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200232 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200233 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .m = { .min = 96, .max = 140 },
235 .m1 = { .min = 18, .max = 26 },
236 .m2 = { .min = 6, .max = 16 },
237 .p = { .min = 4, .max = 128 },
238 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2 = { .dot_limit = 165000,
240 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
Eric Anholt273e27c2011-03-30 13:01:10 -0700242
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300243static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000 },
245 .vco = { .min = 1400000, .max = 2800000 },
246 .n = { .min = 1, .max = 6 },
247 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100248 .m1 = { .min = 8, .max = 18 },
249 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400250 .p = { .min = 5, .max = 80 },
251 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700252 .p2 = { .dot_limit = 200000,
253 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300256static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400257 .dot = { .min = 20000, .max = 400000 },
258 .vco = { .min = 1400000, .max = 2800000 },
259 .n = { .min = 1, .max = 6 },
260 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100261 .m1 = { .min = 8, .max = 18 },
262 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .p = { .min = 7, .max = 98 },
264 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .p2 = { .dot_limit = 112000,
266 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Eric Anholt273e27c2011-03-30 13:01:10 -0700269
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300270static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .dot = { .min = 25000, .max = 270000 },
272 .vco = { .min = 1750000, .max = 3500000},
273 .n = { .min = 1, .max = 4 },
274 .m = { .min = 104, .max = 138 },
275 .m1 = { .min = 17, .max = 23 },
276 .m2 = { .min = 5, .max = 11 },
277 .p = { .min = 10, .max = 30 },
278 .p1 = { .min = 1, .max = 3},
279 .p2 = { .dot_limit = 270000,
280 .p2_slow = 10,
281 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800282 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300285static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 22000, .max = 400000 },
287 .vco = { .min = 1750000, .max = 3500000},
288 .n = { .min = 1, .max = 4 },
289 .m = { .min = 104, .max = 138 },
290 .m1 = { .min = 16, .max = 23 },
291 .m2 = { .min = 5, .max = 11 },
292 .p = { .min = 5, .max = 80 },
293 .p1 = { .min = 1, .max = 8},
294 .p2 = { .dot_limit = 165000,
295 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300298static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .dot = { .min = 20000, .max = 115000 },
300 .vco = { .min = 1750000, .max = 3500000 },
301 .n = { .min = 1, .max = 3 },
302 .m = { .min = 104, .max = 138 },
303 .m1 = { .min = 17, .max = 23 },
304 .m2 = { .min = 5, .max = 11 },
305 .p = { .min = 28, .max = 112 },
306 .p1 = { .min = 2, .max = 8 },
307 .p2 = { .dot_limit = 0,
308 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800309 },
Keith Packarde4b36692009-06-05 19:22:17 -0700310};
311
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300312static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700313 .dot = { .min = 80000, .max = 224000 },
314 .vco = { .min = 1750000, .max = 3500000 },
315 .n = { .min = 1, .max = 3 },
316 .m = { .min = 104, .max = 138 },
317 .m1 = { .min = 17, .max = 23 },
318 .m2 = { .min = 5, .max = 11 },
319 .p = { .min = 14, .max = 42 },
320 .p1 = { .min = 2, .max = 6 },
321 .p2 = { .dot_limit = 0,
322 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800323 },
Keith Packarde4b36692009-06-05 19:22:17 -0700324};
325
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300326static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400327 .dot = { .min = 20000, .max = 400000},
328 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400330 .n = { .min = 3, .max = 6 },
331 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .m1 = { .min = 0, .max = 0 },
334 .m2 = { .min = 0, .max = 254 },
335 .p = { .min = 5, .max = 80 },
336 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 200000,
338 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700339};
340
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300341static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .dot = { .min = 20000, .max = 400000 },
343 .vco = { .min = 1700000, .max = 3500000 },
344 .n = { .min = 3, .max = 6 },
345 .m = { .min = 2, .max = 256 },
346 .m1 = { .min = 0, .max = 0 },
347 .m2 = { .min = 0, .max = 254 },
348 .p = { .min = 7, .max = 112 },
349 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .p2 = { .dot_limit = 112000,
351 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700352};
353
Eric Anholt273e27c2011-03-30 13:01:10 -0700354/* Ironlake / Sandybridge
355 *
356 * We calculate clock using (register_value + 2) for N/M1/M2, so here
357 * the range value for them is (actual_value - 2).
358 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300359static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .dot = { .min = 25000, .max = 350000 },
361 .vco = { .min = 1760000, .max = 3510000 },
362 .n = { .min = 1, .max = 5 },
363 .m = { .min = 79, .max = 127 },
364 .m1 = { .min = 12, .max = 22 },
365 .m2 = { .min = 5, .max = 9 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
368 .p2 = { .dot_limit = 225000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300372static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .dot = { .min = 25000, .max = 350000 },
374 .vco = { .min = 1760000, .max = 3510000 },
375 .n = { .min = 1, .max = 3 },
376 .m = { .min = 79, .max = 118 },
377 .m1 = { .min = 12, .max = 22 },
378 .m2 = { .min = 5, .max = 9 },
379 .p = { .min = 28, .max = 112 },
380 .p1 = { .min = 2, .max = 8 },
381 .p2 = { .dot_limit = 225000,
382 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700386 .dot = { .min = 25000, .max = 350000 },
387 .vco = { .min = 1760000, .max = 3510000 },
388 .n = { .min = 1, .max = 3 },
389 .m = { .min = 79, .max = 127 },
390 .m1 = { .min = 12, .max = 22 },
391 .m2 = { .min = 5, .max = 9 },
392 .p = { .min = 14, .max = 56 },
393 .p1 = { .min = 2, .max = 8 },
394 .p2 = { .dot_limit = 225000,
395 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800396};
397
Eric Anholt273e27c2011-03-30 13:01:10 -0700398/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300399static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700400 .dot = { .min = 25000, .max = 350000 },
401 .vco = { .min = 1760000, .max = 3510000 },
402 .n = { .min = 1, .max = 2 },
403 .m = { .min = 79, .max = 126 },
404 .m1 = { .min = 12, .max = 22 },
405 .m2 = { .min = 5, .max = 9 },
406 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400407 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .p2 = { .dot_limit = 225000,
409 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800410};
411
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300412static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700413 .dot = { .min = 25000, .max = 350000 },
414 .vco = { .min = 1760000, .max = 3510000 },
415 .n = { .min = 1, .max = 3 },
416 .m = { .min = 79, .max = 126 },
417 .m1 = { .min = 12, .max = 22 },
418 .m2 = { .min = 5, .max = 9 },
419 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400420 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700421 .p2 = { .dot_limit = 225000,
422 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800423};
424
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300425static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300426 /*
427 * These are the data rate limits (measured in fast clocks)
428 * since those are the strictest limits we have. The fast
429 * clock and actual rate limits are more relaxed, so checking
430 * them would make no difference.
431 */
432 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200433 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700435 .m1 = { .min = 2, .max = 3 },
436 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300437 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300438 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700439};
440
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300441static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300442 /*
443 * These are the data rate limits (measured in fast clocks)
444 * since those are the strictest limits we have. The fast
445 * clock and actual rate limits are more relaxed, so checking
446 * them would make no difference.
447 */
448 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200449 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300450 .n = { .min = 1, .max = 1 },
451 .m1 = { .min = 2, .max = 2 },
452 .m2 = { .min = 24 << 22, .max = 175 << 22 },
453 .p1 = { .min = 2, .max = 4 },
454 .p2 = { .p2_slow = 1, .p2_fast = 14 },
455};
456
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300457static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200458 /* FIXME: find real dot limits */
459 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530460 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200461 .n = { .min = 1, .max = 1 },
462 .m1 = { .min = 2, .max = 2 },
463 /* FIXME: find real m2 limits */
464 .m2 = { .min = 2 << 22, .max = 255 << 22 },
465 .p1 = { .min = 2, .max = 4 },
466 .p2 = { .p2_slow = 1, .p2_fast = 20 },
467};
468
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200469static bool
470needs_modeset(struct drm_crtc_state *state)
471{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200472 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200473}
474
Imre Deakdccbea32015-06-22 23:35:51 +0300475/*
476 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
477 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
478 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
479 * The helpers' return value is the rate of the clock that is fed to the
480 * display engine's pipe which can be the above fast dot clock rate or a
481 * divided-down version of it.
482 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500483/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300484static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800485{
Shaohua Li21778322009-02-23 15:19:16 +0800486 clock->m = clock->m2 + 2;
487 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200488 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300489 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300490 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
491 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300492
493 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800494}
495
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200496static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
497{
498 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
499}
500
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300501static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800502{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200503 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200505 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300506 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300507 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
508 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300509
510 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511}
512
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300513static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300514{
515 clock->m = clock->m1 * clock->m2;
516 clock->p = clock->p1 * clock->p2;
517 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300518 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300519 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
520 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300521
522 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300523}
524
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300525int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300526{
527 clock->m = clock->m1 * clock->m2;
528 clock->p = clock->p1 * clock->p2;
529 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300530 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300531 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
532 clock->n << 22);
533 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300534
535 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536}
537
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800538#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800539/**
540 * Returns whether the given set of divisors are valid for a given refclk with
541 * the given connectors.
542 */
543
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100544static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300545 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300546 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800547{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300548 if (clock->n < limit->n.min || limit->n.max < clock->n)
549 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800550 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400551 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300556
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100557 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200558 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300559 if (clock->m1 <= clock->m2)
560 INTELPllInvalid("m1 <= m2\n");
561
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100562 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200563 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300564 if (clock->p < limit->p.min || limit->p.max < clock->p)
565 INTELPllInvalid("p out of range\n");
566 if (clock->m < limit->m.min || limit->m.max < clock->m)
567 INTELPllInvalid("m out of range\n");
568 }
569
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400571 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
573 * connector, etc., rather than just a single range.
574 */
575 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577
578 return true;
579}
580
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300581static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300582i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300583 const struct intel_crtc_state *crtc_state,
584 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800585{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300586 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800587
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300588 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100590 * For LVDS just rely on its current settings for dual-channel.
591 * We haven't figured out how to reliably set up different
592 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100594 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300595 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300597 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800598 } else {
599 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300600 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300602 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300604}
605
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200606/*
607 * Returns a set of divisors for the desired target clock with the given
608 * refclk, or FALSE. The returned values represent the clock equation:
609 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
610 *
611 * Target and reference clocks are specified in kHz.
612 *
613 * If match_clock is provided, then best_clock P divider must match the P
614 * divider from @match_clock used for LVDS downclocking.
615 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300616static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300617i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300618 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300619 int target, int refclk, struct dpll *match_clock,
620 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300621{
622 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300623 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800627
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300628 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
629
Zhao Yakui42158662009-11-20 11:24:18 +0800630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200634 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800635 break;
636 for (clock.n = limit->n.min;
637 clock.n <= limit->n.max; clock.n++) {
638 for (clock.p1 = limit->p1.min;
639 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 int this_err;
641
Imre Deakdccbea32015-06-22 23:35:51 +0300642 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100643 if (!intel_PLL_is_valid(to_i915(dev),
644 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800646 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800647 if (match_clock &&
648 clock.p != match_clock->p)
649 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650
651 this_err = abs(clock.dot - target);
652 if (this_err < err) {
653 *best_clock = clock;
654 err = this_err;
655 }
656 }
657 }
658 }
659 }
660
661 return (err != target);
662}
663
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200664/*
665 * Returns a set of divisors for the desired target clock with the given
666 * refclk, or FALSE. The returned values represent the clock equation:
667 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
668 *
669 * Target and reference clocks are specified in kHz.
670 *
671 * If match_clock is provided, then best_clock P divider must match the P
672 * divider from @match_clock used for LVDS downclocking.
673 */
Ma Lingd4906092009-03-18 20:13:27 +0800674static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300675pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200676 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300677 int target, int refclk, struct dpll *match_clock,
678 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200679{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300681 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200682 int err = target;
683
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200684 memset(best_clock, 0, sizeof(*best_clock));
685
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
687
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200688 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
689 clock.m1++) {
690 for (clock.m2 = limit->m2.min;
691 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200692 for (clock.n = limit->n.min;
693 clock.n <= limit->n.max; clock.n++) {
694 for (clock.p1 = limit->p1.min;
695 clock.p1 <= limit->p1.max; clock.p1++) {
696 int this_err;
697
Imre Deakdccbea32015-06-22 23:35:51 +0300698 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100699 if (!intel_PLL_is_valid(to_i915(dev),
700 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 &clock))
702 continue;
703 if (match_clock &&
704 clock.p != match_clock->p)
705 continue;
706
707 this_err = abs(clock.dot - target);
708 if (this_err < err) {
709 *best_clock = clock;
710 err = this_err;
711 }
712 }
713 }
714 }
715 }
716
717 return (err != target);
718}
719
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200720/*
721 * Returns a set of divisors for the desired target clock with the given
722 * refclk, or FALSE. The returned values represent the clock equation:
723 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200724 *
725 * Target and reference clocks are specified in kHz.
726 *
727 * If match_clock is provided, then best_clock P divider must match the P
728 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200729 */
Ma Lingd4906092009-03-18 20:13:27 +0800730static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300731g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200732 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300733 int target, int refclk, struct dpll *match_clock,
734 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800735{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300736 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300737 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800738 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400740 /* approximately equals target * 0.00585 */
741 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800742
743 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744
745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Ma Lingd4906092009-03-18 20:13:27 +0800747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Imre Deakdccbea32015-06-22 23:35:51 +0300759 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100760 if (!intel_PLL_is_valid(to_i915(dev),
761 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000762 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800763 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000764
765 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800766 if (this_err < err_most) {
767 *best_clock = clock;
768 err_most = this_err;
769 max_n = clock.n;
770 found = true;
771 }
772 }
773 }
774 }
775 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800776 return found;
777}
Ma Lingd4906092009-03-18 20:13:27 +0800778
Imre Deakd5dd62b2015-03-17 11:40:03 +0200779/*
780 * Check if the calculated PLL configuration is more optimal compared to the
781 * best configuration and error found so far. Return the calculated error.
782 */
783static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300784 const struct dpll *calculated_clock,
785 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200786 unsigned int best_error_ppm,
787 unsigned int *error_ppm)
788{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200789 /*
790 * For CHV ignore the error and consider only the P value.
791 * Prefer a bigger P value based on HW requirements.
792 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100793 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200794 *error_ppm = 0;
795
796 return calculated_clock->p > best_clock->p;
797 }
798
Imre Deak24be4e42015-03-17 11:40:04 +0200799 if (WARN_ON_ONCE(!target_freq))
800 return false;
801
Imre Deakd5dd62b2015-03-17 11:40:03 +0200802 *error_ppm = div_u64(1000000ULL *
803 abs(target_freq - calculated_clock->dot),
804 target_freq);
805 /*
806 * Prefer a better P value over a better (smaller) error if the error
807 * is small. Ensure this preference for future configurations too by
808 * setting the error to 0.
809 */
810 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
811 *error_ppm = 0;
812
813 return true;
814 }
815
816 return *error_ppm + 10 < best_error_ppm;
817}
818
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200819/*
820 * Returns a set of divisors for the desired target clock with the given
821 * refclk, or FALSE. The returned values represent the clock equation:
822 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
823 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800824static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300825vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200826 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300827 int target, int refclk, struct dpll *match_clock,
828 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700829{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200830 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300831 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300832 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300833 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300834 /* min update 19.2 MHz */
835 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300836 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700837
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300838 target *= 5; /* fast clock */
839
840 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700841
842 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300843 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300844 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300845 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300846 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300847 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700848 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300849 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200850 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300851
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300852 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
853 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300854
Imre Deakdccbea32015-06-22 23:35:51 +0300855 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300856
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100857 if (!intel_PLL_is_valid(to_i915(dev),
858 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300859 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300860 continue;
861
Imre Deakd5dd62b2015-03-17 11:40:03 +0200862 if (!vlv_PLL_is_optimal(dev, target,
863 &clock,
864 best_clock,
865 bestppm, &ppm))
866 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300867
Imre Deakd5dd62b2015-03-17 11:40:03 +0200868 *best_clock = clock;
869 bestppm = ppm;
870 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700871 }
872 }
873 }
874 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700875
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300876 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700877}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700878
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200879/*
880 * Returns a set of divisors for the desired target clock with the given
881 * refclk, or FALSE. The returned values represent the clock equation:
882 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
883 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300884static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300885chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200886 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300887 int target, int refclk, struct dpll *match_clock,
888 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300889{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200890 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300891 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200892 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300893 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300894 uint64_t m2;
895 int found = false;
896
897 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200898 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300899
900 /*
901 * Based on hardware doc, the n always set to 1, and m1 always
902 * set to 2. If requires to support 200Mhz refclk, we need to
903 * revisit this because n may not 1 anymore.
904 */
905 clock.n = 1, clock.m1 = 2;
906 target *= 5; /* fast clock */
907
908 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
909 for (clock.p2 = limit->p2.p2_fast;
910 clock.p2 >= limit->p2.p2_slow;
911 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200912 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300913
914 clock.p = clock.p1 * clock.p2;
915
916 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
917 clock.n) << 22, refclk * clock.m1);
918
919 if (m2 > INT_MAX/clock.m1)
920 continue;
921
922 clock.m2 = m2;
923
Imre Deakdccbea32015-06-22 23:35:51 +0300924 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300925
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100926 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300927 continue;
928
Imre Deak9ca3ba02015-03-17 11:40:05 +0200929 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
930 best_error_ppm, &error_ppm))
931 continue;
932
933 *best_clock = clock;
934 best_error_ppm = error_ppm;
935 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300936 }
937 }
938
939 return found;
940}
941
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200942bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300943 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200944{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200945 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300946 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200947
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200948 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200949 target_clock, refclk, NULL, best_clock);
950}
951
Ville Syrjälä525b9312016-10-31 22:37:02 +0200952bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300954 /* Be paranoid as we can arrive here with only partial
955 * state retrieved from the hardware during setup.
956 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100957 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300958 * as Haswell has gained clock readout/fastboot support.
959 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000960 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300961 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700962 *
963 * FIXME: The intel_crtc->active here should be switched to
964 * crtc->state->active once we have proper CRTC states wired up
965 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300966 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200967 return crtc->active && crtc->base.primary->state->fb &&
968 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300969}
970
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200971enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
972 enum pipe pipe)
973{
Ville Syrjälä98187832016-10-31 22:37:10 +0200974 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200975
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200976 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200977}
978
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000979static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300980{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200981 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300982 u32 line1, line2;
983 u32 line_mask;
984
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100985 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300986 line_mask = DSL_LINEMASK_GEN2;
987 else
988 line_mask = DSL_LINEMASK_GEN3;
989
990 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200991 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300992 line2 = I915_READ(reg) & line_mask;
993
994 return line1 == line2;
995}
996
Keith Packardab7ad7f2010-10-03 00:33:06 -0700997/*
998 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300999 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001000 *
1001 * After disabling a pipe, we can't wait for vblank in the usual way,
1002 * spinning on the vblank interrupt status bit, since we won't actually
1003 * see an interrupt when the pipe is disabled.
1004 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001005 * On Gen4 and above:
1006 * wait for the pipe register state bit to turn off
1007 *
1008 * Otherwise:
1009 * wait for the display line value to settle (it usually
1010 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001011 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001012 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001013static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001014{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001015 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001016 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001017 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001018
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001019 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001020 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001021
Keith Packardab7ad7f2010-10-03 00:33:06 -07001022 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001023 if (intel_wait_for_register(dev_priv,
1024 reg, I965_PIPECONF_ACTIVE, 0,
1025 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001026 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001028 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001029 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001030 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001032}
1033
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001035void assert_pll(struct drm_i915_private *dev_priv,
1036 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001038 u32 val;
1039 bool cur_state;
1040
Ville Syrjälä649636e2015-09-22 19:50:01 +03001041 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001042 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001043 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001045 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047
Jani Nikula23538ef2013-08-27 15:12:22 +03001048/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001049void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001050{
1051 u32 val;
1052 bool cur_state;
1053
Ville Syrjäläa5805162015-05-26 20:42:30 +03001054 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001055 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001056 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001057
1058 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001059 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001060 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001061 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001062}
Jani Nikula23538ef2013-08-27 15:12:22 +03001063
Jesse Barnes040484a2011-01-03 12:14:26 -08001064static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1065 enum pipe pipe, bool state)
1066{
Jesse Barnes040484a2011-01-03 12:14:26 -08001067 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001068 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1069 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001071 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001072 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001073 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001074 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001075 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001076 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001077 cur_state = !!(val & FDI_TX_ENABLE);
1078 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001079 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001080 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001081 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001082}
1083#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1084#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1085
1086static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1087 enum pipe pipe, bool state)
1088{
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 u32 val;
1090 bool cur_state;
1091
Ville Syrjälä649636e2015-09-22 19:50:01 +03001092 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001093 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001094 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001095 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001096 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001097}
1098#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1099#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1100
1101static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1102 enum pipe pipe)
1103{
Jesse Barnes040484a2011-01-03 12:14:26 -08001104 u32 val;
1105
1106 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001107 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001108 return;
1109
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001110 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001111 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001112 return;
1113
Ville Syrjälä649636e2015-09-22 19:50:01 +03001114 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001115 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001116}
1117
Daniel Vetter55607e82013-06-16 21:42:39 +02001118void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001120{
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001122 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001123
Ville Syrjälä649636e2015-09-22 19:50:01 +03001124 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001125 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001126 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001127 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001128 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001129}
1130
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001131void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001132{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001133 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001134 u32 val;
1135 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001136 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001137
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001138 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001139 return;
1140
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001141 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001142 u32 port_sel;
1143
Imre Deak44cb7342016-08-10 14:07:29 +03001144 pp_reg = PP_CONTROL(0);
1145 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001146
1147 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1148 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1149 panel_pipe = PIPE_B;
1150 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001151 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001152 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001153 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001154 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001155 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001156 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001157 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1158 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159 }
1160
1161 val = I915_READ(pp_reg);
1162 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001163 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 locked = false;
1165
Rob Clarke2c719b2014-12-15 13:56:32 -05001166 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001168 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001169}
1170
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001171static void assert_cursor(struct drm_i915_private *dev_priv,
1172 enum pipe pipe, bool state)
1173{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001174 bool cur_state;
1175
Jani Nikula2a307c22016-11-30 17:43:04 +02001176 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001177 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001178 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001179 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001180
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001182 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001183 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001184}
1185#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1186#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1187
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001188void assert_pipe(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001190{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001191 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001192 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1193 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001194 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001195
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001196 /* we keep both pipes enabled on 830 */
1197 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001280 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001552 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001553
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001554 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001555
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001557 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001558 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001559
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001560 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001561 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001562 /*
1563 * It appears to be important that we don't enable this
1564 * for the current pipe before otherwise configuring the
1565 * PLL. No idea how this should be handled if multiple
1566 * DVO outputs are enabled simultaneosly.
1567 */
1568 dpll |= DPLL_DVO_2X_MODE;
1569 I915_WRITE(DPLL(!crtc->pipe),
1570 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1571 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001572
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001573 /*
1574 * Apparently we need to have VGA mode enabled prior to changing
1575 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1576 * dividers, even though the register value does change.
1577 */
1578 I915_WRITE(reg, 0);
1579
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001580 I915_WRITE(reg, dpll);
1581
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001582 /* Wait for the clocks to stabilize. */
1583 POSTING_READ(reg);
1584 udelay(150);
1585
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001586 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001587 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001588 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001589 } else {
1590 /* The pixel multiplier can only be updated once the
1591 * DPLL is enabled and the clocks are stable.
1592 *
1593 * So write it again.
1594 */
1595 I915_WRITE(reg, dpll);
1596 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001597
1598 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001599 for (i = 0; i < 3; i++) {
1600 I915_WRITE(reg, dpll);
1601 POSTING_READ(reg);
1602 udelay(150); /* wait for warmup */
1603 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604}
1605
1606/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001607 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608 * @dev_priv: i915 private structure
1609 * @pipe: pipe PLL to disable
1610 *
1611 * Disable the PLL for @pipe, making sure the pipe is off first.
1612 *
1613 * Note! This is for pre-ILK only.
1614 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001616{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001617 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618 enum pipe pipe = crtc->pipe;
1619
1620 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001621 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001622 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001623 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001624 I915_WRITE(DPLL(PIPE_B),
1625 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1626 I915_WRITE(DPLL(PIPE_A),
1627 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1628 }
1629
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001630 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001631 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632 return;
1633
1634 /* Make sure the pipe isn't still relying on us */
1635 assert_pipe_disabled(dev_priv, pipe);
1636
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001637 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001638 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001639}
1640
Jesse Barnesf6071162013-10-01 10:41:38 -07001641static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1642{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001643 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001644
1645 /* Make sure the pipe isn't still relying on us */
1646 assert_pipe_disabled(dev_priv, pipe);
1647
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001648 val = DPLL_INTEGRATED_REF_CLK_VLV |
1649 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1650 if (pipe != PIPE_A)
1651 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1652
Jesse Barnesf6071162013-10-01 10:41:38 -07001653 I915_WRITE(DPLL(pipe), val);
1654 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001655}
1656
1657static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1658{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001659 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001660 u32 val;
1661
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001662 /* Make sure the pipe isn't still relying on us */
1663 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001665 val = DPLL_SSC_REF_CLK_CHV |
1666 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (pipe != PIPE_A)
1668 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 I915_WRITE(DPLL(pipe), val);
1671 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001672
Ville Syrjäläa5805162015-05-26 20:42:30 +03001673 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001674
1675 /* Disable 10bit clock to display controller */
1676 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1677 val &= ~DPIO_DCLKP_EN;
1678 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1679
Ville Syrjäläa5805162015-05-26 20:42:30 +03001680 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001681}
1682
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001683void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001684 struct intel_digital_port *dport,
1685 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001686{
1687 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001688 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001689
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001690 switch (dport->port) {
1691 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001692 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001693 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 break;
1695 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001698 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001699 break;
1700 case PORT_D:
1701 port_mask = DPLL_PORTD_READY_MASK;
1702 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001703 break;
1704 default:
1705 BUG();
1706 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001707
Chris Wilson370004d2016-06-30 15:32:56 +01001708 if (intel_wait_for_register(dev_priv,
1709 dpll_reg, port_mask, expected_mask,
1710 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001711 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1712 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713}
1714
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001715static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1716 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001717{
Ville Syrjälä98187832016-10-31 22:37:10 +02001718 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1719 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001720 i915_reg_t reg;
1721 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001722
Jesse Barnes040484a2011-01-03 12:14:26 -08001723 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001724 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001725
1726 /* FDI must be feeding us bits for PCH ports */
1727 assert_fdi_tx_enabled(dev_priv, pipe);
1728 assert_fdi_rx_enabled(dev_priv, pipe);
1729
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001730 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001731 /* Workaround: Set the timing override bit before enabling the
1732 * pch transcoder. */
1733 reg = TRANS_CHICKEN2(pipe);
1734 val = I915_READ(reg);
1735 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1736 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001737 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001738
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001740 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001741 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001742
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001743 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001744 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001745 * Make the BPC in transcoder be consistent with
1746 * that in pipeconf reg. For HDMI we must use 8bpc
1747 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001749 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001750 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001751 val |= PIPECONF_8BPC;
1752 else
1753 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001754 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001755
1756 val &= ~TRANS_INTERLACE_MASK;
1757 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001758 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001759 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001760 val |= TRANS_LEGACY_INTERLACED_ILK;
1761 else
1762 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001763 else
1764 val |= TRANS_PROGRESSIVE;
1765
Jesse Barnes040484a2011-01-03 12:14:26 -08001766 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001767 if (intel_wait_for_register(dev_priv,
1768 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1769 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001770 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001771}
1772
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001773static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001774 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001775{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001776 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001778 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001779 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001780 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001782 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001783 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001784 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001785 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001787 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001788 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001790 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1791 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001792 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 else
1794 val |= TRANS_PROGRESSIVE;
1795
Daniel Vetterab9412b2013-05-03 11:49:46 +02001796 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001797 if (intel_wait_for_register(dev_priv,
1798 LPT_TRANSCONF,
1799 TRANS_STATE_ENABLE,
1800 TRANS_STATE_ENABLE,
1801 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001802 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001803}
1804
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001805static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1806 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001807{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001808 i915_reg_t reg;
1809 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001810
1811 /* FDI relies on the transcoder */
1812 assert_fdi_tx_disabled(dev_priv, pipe);
1813 assert_fdi_rx_disabled(dev_priv, pipe);
1814
Jesse Barnes291906f2011-02-02 12:28:03 -08001815 /* Ports must be off as well */
1816 assert_pch_ports_disabled(dev_priv, pipe);
1817
Daniel Vetterab9412b2013-05-03 11:49:46 +02001818 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001819 val = I915_READ(reg);
1820 val &= ~TRANS_ENABLE;
1821 I915_WRITE(reg, val);
1822 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001823 if (intel_wait_for_register(dev_priv,
1824 reg, TRANS_STATE_ENABLE, 0,
1825 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001826 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001827
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001828 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001829 /* Workaround: Clear the timing override chicken bit again. */
1830 reg = TRANS_CHICKEN2(pipe);
1831 val = I915_READ(reg);
1832 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1833 I915_WRITE(reg, val);
1834 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001835}
1836
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001837void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001838{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001839 u32 val;
1840
Daniel Vetterab9412b2013-05-03 11:49:46 +02001841 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001843 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001844 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001845 if (intel_wait_for_register(dev_priv,
1846 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1847 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001848 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001849
1850 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001851 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001852 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001853 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001854}
1855
Ville Syrjälä65f21302016-10-14 20:02:53 +03001856enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1857{
1858 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1859
1860 WARN_ON(!crtc->config->has_pch_encoder);
1861
1862 if (HAS_PCH_LPT(dev_priv))
1863 return TRANSCODER_A;
1864 else
1865 return (enum transcoder) crtc->pipe;
1866}
1867
Jesse Barnes92f25842011-01-04 15:09:34 -08001868/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001869 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001870 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001872 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001875static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876{
Paulo Zanoni03722642014-01-17 13:51:09 -02001877 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001878 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001879 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001880 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 u32 val;
1883
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001884 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1885
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001886 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001887 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001888 assert_sprites_disabled(dev_priv, pipe);
1889
Jesse Barnesb24e7172011-01-04 15:09:30 -08001890 /*
1891 * A pipe without a PLL won't actually be able to drive bits from
1892 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1893 * need the check.
1894 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001895 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001896 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001897 assert_dsi_pll_enabled(dev_priv);
1898 else
1899 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001900 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001901 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001902 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001903 assert_fdi_rx_pll_enabled(dev_priv,
1904 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001905 assert_fdi_tx_pll_enabled(dev_priv,
1906 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001907 }
1908 /* FIXME: assert CPU port conditions for SNB+ */
1909 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001910
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001911 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001912 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001913 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001914 /* we keep both pipes enabled on 830 */
1915 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001916 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001918
1919 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001920 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001921
1922 /*
1923 * Until the pipe starts DSL will read as 0, which would cause
1924 * an apparent vblank timestamp jump, which messes up also the
1925 * frame count when it's derived from the timestamps. So let's
1926 * wait for the pipe to start properly before we call
1927 * drm_crtc_vblank_on()
1928 */
1929 if (dev->max_vblank_count == 0 &&
1930 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1931 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932}
1933
1934/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001935 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001936 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001938 * Disable the pipe of @crtc, making sure that various hardware
1939 * specific requirements are met, if applicable, e.g. plane
1940 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
1942 * Will wait until the pipe has shut down before returning.
1943 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001944static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001946 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001947 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001949 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001950 u32 val;
1951
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001952 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1953
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 /*
1955 * Make sure planes won't keep trying to pump pixels to us,
1956 * or we might hang the display.
1957 */
1958 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001959 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001960 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001961
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001962 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001963 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001964 if ((val & PIPECONF_ENABLE) == 0)
1965 return;
1966
Ville Syrjälä67adc642014-08-15 01:21:57 +03001967 /*
1968 * Double wide has implications for planes
1969 * so best keep it disabled when not needed.
1970 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001971 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001972 val &= ~PIPECONF_DOUBLE_WIDE;
1973
1974 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001975 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_ENABLE;
1977
1978 I915_WRITE(reg, val);
1979 if ((val & PIPECONF_ENABLE) == 0)
1980 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001981}
1982
Ville Syrjälä832be822016-01-12 21:08:33 +02001983static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1984{
1985 return IS_GEN2(dev_priv) ? 2048 : 4096;
1986}
1987
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001988static unsigned int
1989intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001990{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001991 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1992 unsigned int cpp = fb->format->cpp[plane];
1993
1994 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001995 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001996 return cpp;
1997 case I915_FORMAT_MOD_X_TILED:
1998 if (IS_GEN2(dev_priv))
1999 return 128;
2000 else
2001 return 512;
2002 case I915_FORMAT_MOD_Y_TILED:
2003 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Yf_TILED:
2008 switch (cpp) {
2009 case 1:
2010 return 64;
2011 case 2:
2012 case 4:
2013 return 128;
2014 case 8:
2015 case 16:
2016 return 256;
2017 default:
2018 MISSING_CASE(cpp);
2019 return cpp;
2020 }
2021 break;
2022 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002023 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002024 return cpp;
2025 }
2026}
2027
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028static unsigned int
2029intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002030{
Ben Widawsky2f075562017-03-24 14:29:48 -07002031 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002032 return 1;
2033 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002034 return intel_tile_size(to_i915(fb->dev)) /
2035 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002036}
2037
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002038/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002040 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002041 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002042{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002043 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2044 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045
2046 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002047 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002048}
2049
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002050unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002051intel_fb_align_height(const struct drm_framebuffer *fb,
2052 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002053{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002054 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002055
2056 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002057}
2058
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002059unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2060{
2061 unsigned int size = 0;
2062 int i;
2063
2064 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2065 size += rot_info->plane[i].width * rot_info->plane[i].height;
2066
2067 return size;
2068}
2069
Daniel Vetter75c82a52015-10-14 16:51:04 +02002070static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002071intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2072 const struct drm_framebuffer *fb,
2073 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002074{
Chris Wilson7b92c042017-01-14 00:28:26 +00002075 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002076 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002077 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002078 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002079 }
2080}
2081
Ville Syrjäläfabac482017-03-27 21:55:43 +03002082static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2083{
2084 if (IS_I830(dev_priv))
2085 return 16 * 1024;
2086 else if (IS_I85X(dev_priv))
2087 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002088 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2089 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002090 else
2091 return 4 * 1024;
2092}
2093
Ville Syrjälä603525d2016-01-12 21:08:37 +02002094static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002095{
2096 if (INTEL_INFO(dev_priv)->gen >= 9)
2097 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002098 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002099 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002100 return 128 * 1024;
2101 else if (INTEL_INFO(dev_priv)->gen >= 4)
2102 return 4 * 1024;
2103 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002104 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002105}
2106
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002107static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2108 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002109{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002110 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2111
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002112 /* AUX_DIST needs only 4K alignment */
2113 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2114 return 4096;
2115
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002116 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002117 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002118 return intel_linear_alignment(dev_priv);
2119 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002120 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return 256 * 1024;
2122 return 0;
2123 case I915_FORMAT_MOD_Y_TILED:
2124 case I915_FORMAT_MOD_Yf_TILED:
2125 return 1 * 1024 * 1024;
2126 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002127 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002128 return 0;
2129 }
2130}
2131
Chris Wilson058d88c2016-08-15 10:49:06 +01002132struct i915_vma *
2133intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002135 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002136 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002137 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002138 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002139 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002140 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002141
Matt Roperebcdd392014-07-09 16:22:11 -07002142 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2143
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002144 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002145
Ville Syrjälä3465c582016-02-15 22:54:43 +02002146 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002147
Chris Wilson693db182013-03-05 14:52:39 +00002148 /* Note that the w/a also requires 64 PTE of padding following the
2149 * bo. We currently fill all unused PTE with the shadow page and so
2150 * we should always have valid PTE following the scanout preventing
2151 * the VT-d warning.
2152 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002153 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002154 alignment = 256 * 1024;
2155
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002156 /*
2157 * Global gtt pte registers are special registers which actually forward
2158 * writes to a chunk of system memory. Which means that there is no risk
2159 * that the register values disappear as soon as we call
2160 * intel_runtime_pm_put(), so it is correct to wrap only the
2161 * pin/unpin/fence and not more.
2162 */
2163 intel_runtime_pm_get(dev_priv);
2164
Chris Wilson058d88c2016-08-15 10:49:06 +01002165 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002166 if (IS_ERR(vma))
2167 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002168
Chris Wilson05a20d02016-08-18 17:16:55 +01002169 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002170 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2171 * fence, whereas 965+ only requires a fence if using
2172 * framebuffer compression. For simplicity, we always, when
2173 * possible, install a fence as the cost is not that onerous.
2174 *
2175 * If we fail to fence the tiled scanout, then either the
2176 * modeset will reject the change (which is highly unlikely as
2177 * the affected systems, all but one, do not have unmappable
2178 * space) or we will not be able to enable full powersaving
2179 * techniques (also likely not to apply due to various limits
2180 * FBC and the like impose on the size of the buffer, which
2181 * presumably we violated anyway with this unmappable buffer).
2182 * Anyway, it is presumably better to stumble onwards with
2183 * something and try to run the system in a "less than optimal"
2184 * mode that matches the user configuration.
2185 */
2186 if (i915_vma_get_fence(vma) == 0)
2187 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002188 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002190 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002191err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002192 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002193 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194}
2195
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002196void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002197{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002198 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002199
Chris Wilson49ef5292016-08-18 17:17:00 +01002200 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002201 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002202 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002203}
2204
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002205static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2206 unsigned int rotation)
2207{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002208 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002209 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2210 else
2211 return fb->pitches[plane];
2212}
2213
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002214/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002215 * Convert the x/y offsets into a linear offset.
2216 * Only valid with 0/180 degree rotation, which is fine since linear
2217 * offset is only used with linear buffers on pre-hsw and tiled buffers
2218 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2219 */
2220u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002221 const struct intel_plane_state *state,
2222 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002223{
Ville Syrjälä29490562016-01-20 18:02:50 +02002224 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002225 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002226 unsigned int pitch = fb->pitches[plane];
2227
2228 return y * pitch + x * cpp;
2229}
2230
2231/*
2232 * Add the x/y offsets derived from fb->offsets[] to the user
2233 * specified plane src x/y offsets. The resulting x/y offsets
2234 * specify the start of scanout from the beginning of the gtt mapping.
2235 */
2236void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002237 const struct intel_plane_state *state,
2238 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002239
2240{
Ville Syrjälä29490562016-01-20 18:02:50 +02002241 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2242 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002243
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002244 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002245 *x += intel_fb->rotated[plane].x;
2246 *y += intel_fb->rotated[plane].y;
2247 } else {
2248 *x += intel_fb->normal[plane].x;
2249 *y += intel_fb->normal[plane].y;
2250 }
2251}
2252
2253/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002254 * Input tile dimensions and pitch must already be
2255 * rotated to match x and y, and in pixel units.
2256 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002257static u32 _intel_adjust_tile_offset(int *x, int *y,
2258 unsigned int tile_width,
2259 unsigned int tile_height,
2260 unsigned int tile_size,
2261 unsigned int pitch_tiles,
2262 u32 old_offset,
2263 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002264{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002265 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002266 unsigned int tiles;
2267
2268 WARN_ON(old_offset & (tile_size - 1));
2269 WARN_ON(new_offset & (tile_size - 1));
2270 WARN_ON(new_offset > old_offset);
2271
2272 tiles = (old_offset - new_offset) / tile_size;
2273
2274 *y += tiles / pitch_tiles * tile_height;
2275 *x += tiles % pitch_tiles * tile_width;
2276
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002277 /* minimize x in case it got needlessly big */
2278 *y += *x / pitch_pixels * tile_height;
2279 *x %= pitch_pixels;
2280
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002281 return new_offset;
2282}
2283
2284/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002285 * Adjust the tile offset by moving the difference into
2286 * the x/y offsets.
2287 */
2288static u32 intel_adjust_tile_offset(int *x, int *y,
2289 const struct intel_plane_state *state, int plane,
2290 u32 old_offset, u32 new_offset)
2291{
2292 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2293 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002294 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002295 unsigned int rotation = state->base.rotation;
2296 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2297
2298 WARN_ON(new_offset > old_offset);
2299
Ben Widawsky2f075562017-03-24 14:29:48 -07002300 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002301 unsigned int tile_size, tile_width, tile_height;
2302 unsigned int pitch_tiles;
2303
2304 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002305 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002306
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002307 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002308 pitch_tiles = pitch / tile_height;
2309 swap(tile_width, tile_height);
2310 } else {
2311 pitch_tiles = pitch / (tile_width * cpp);
2312 }
2313
2314 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2315 tile_size, pitch_tiles,
2316 old_offset, new_offset);
2317 } else {
2318 old_offset += *y * pitch + *x * cpp;
2319
2320 *y = (old_offset - new_offset) / pitch;
2321 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2322 }
2323
2324 return new_offset;
2325}
2326
2327/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002328 * Computes the linear offset to the base tile and adjusts
2329 * x, y. bytes per pixel is assumed to be a power-of-two.
2330 *
2331 * In the 90/270 rotated case, x and y are assumed
2332 * to be already rotated to match the rotated GTT view, and
2333 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334 *
2335 * This function is used when computing the derived information
2336 * under intel_framebuffer, so using any of that information
2337 * here is not allowed. Anything under drm_framebuffer can be
2338 * used. This is why the user has to pass in the pitch since it
2339 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002340 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002341static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2342 int *x, int *y,
2343 const struct drm_framebuffer *fb, int plane,
2344 unsigned int pitch,
2345 unsigned int rotation,
2346 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002347{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002348 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002349 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002350 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002351
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002352 if (alignment)
2353 alignment--;
2354
Ben Widawsky2f075562017-03-24 14:29:48 -07002355 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 unsigned int tile_size, tile_width, tile_height;
2357 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002358
Ville Syrjäläd8433102016-01-12 21:08:35 +02002359 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002360 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002361
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002362 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002363 pitch_tiles = pitch / tile_height;
2364 swap(tile_width, tile_height);
2365 } else {
2366 pitch_tiles = pitch / (tile_width * cpp);
2367 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002368
Ville Syrjäläd8433102016-01-12 21:08:35 +02002369 tile_rows = *y / tile_height;
2370 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002371
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002372 tiles = *x / tile_width;
2373 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002374
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002375 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2376 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002377
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002378 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2379 tile_size, pitch_tiles,
2380 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002381 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002382 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002383 offset_aligned = offset & ~alignment;
2384
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002385 *y = (offset & alignment) / pitch;
2386 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002387 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002388
2389 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002390}
2391
Ville Syrjälä6687c902015-09-15 13:16:41 +03002392u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002393 const struct intel_plane_state *state,
2394 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002395{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002396 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2397 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002398 const struct drm_framebuffer *fb = state->base.fb;
2399 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002400 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002401 u32 alignment;
2402
2403 if (intel_plane->id == PLANE_CURSOR)
2404 alignment = intel_cursor_alignment(dev_priv);
2405 else
2406 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002407
2408 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2409 rotation, alignment);
2410}
2411
2412/* Convert the fb->offset[] linear offset into x/y offsets */
2413static void intel_fb_offset_to_xy(int *x, int *y,
2414 const struct drm_framebuffer *fb, int plane)
2415{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002416 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002417 unsigned int pitch = fb->pitches[plane];
2418 u32 linear_offset = fb->offsets[plane];
2419
2420 *y = linear_offset / pitch;
2421 *x = linear_offset % pitch / cpp;
2422}
2423
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002424static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2425{
2426 switch (fb_modifier) {
2427 case I915_FORMAT_MOD_X_TILED:
2428 return I915_TILING_X;
2429 case I915_FORMAT_MOD_Y_TILED:
2430 return I915_TILING_Y;
2431 default:
2432 return I915_TILING_NONE;
2433 }
2434}
2435
Ville Syrjälä6687c902015-09-15 13:16:41 +03002436static int
2437intel_fill_fb_info(struct drm_i915_private *dev_priv,
2438 struct drm_framebuffer *fb)
2439{
2440 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2441 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2442 u32 gtt_offset_rotated = 0;
2443 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002444 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002445 unsigned int tile_size = intel_tile_size(dev_priv);
2446
2447 for (i = 0; i < num_planes; i++) {
2448 unsigned int width, height;
2449 unsigned int cpp, size;
2450 u32 offset;
2451 int x, y;
2452
Ville Syrjälä353c8592016-12-14 23:30:57 +02002453 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002454 width = drm_framebuffer_plane_width(fb->width, fb, i);
2455 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456
2457 intel_fb_offset_to_xy(&x, &y, fb, i);
2458
2459 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002460 * The fence (if used) is aligned to the start of the object
2461 * so having the framebuffer wrap around across the edge of the
2462 * fenced region doesn't really work. We have no API to configure
2463 * the fence start offset within the object (nor could we probably
2464 * on gen2/3). So it's just easier if we just require that the
2465 * fb layout agrees with the fence layout. We already check that the
2466 * fb stride matches the fence stride elsewhere.
2467 */
2468 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2469 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002470 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2471 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002472 return -EINVAL;
2473 }
2474
2475 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002476 * First pixel of the framebuffer from
2477 * the start of the normal gtt mapping.
2478 */
2479 intel_fb->normal[i].x = x;
2480 intel_fb->normal[i].y = y;
2481
2482 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002483 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002484 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002485 offset /= tile_size;
2486
Ben Widawsky2f075562017-03-24 14:29:48 -07002487 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002488 unsigned int tile_width, tile_height;
2489 unsigned int pitch_tiles;
2490 struct drm_rect r;
2491
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002492 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002493
2494 rot_info->plane[i].offset = offset;
2495 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2496 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2497 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2498
2499 intel_fb->rotated[i].pitch =
2500 rot_info->plane[i].height * tile_height;
2501
2502 /* how many tiles does this plane need */
2503 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2504 /*
2505 * If the plane isn't horizontally tile aligned,
2506 * we need one more tile.
2507 */
2508 if (x != 0)
2509 size++;
2510
2511 /* rotate the x/y offsets to match the GTT view */
2512 r.x1 = x;
2513 r.y1 = y;
2514 r.x2 = x + width;
2515 r.y2 = y + height;
2516 drm_rect_rotate(&r,
2517 rot_info->plane[i].width * tile_width,
2518 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002519 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002520 x = r.x1;
2521 y = r.y1;
2522
2523 /* rotate the tile dimensions to match the GTT view */
2524 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2525 swap(tile_width, tile_height);
2526
2527 /*
2528 * We only keep the x/y offsets, so push all of the
2529 * gtt offset into the x/y offsets.
2530 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002531 _intel_adjust_tile_offset(&x, &y,
2532 tile_width, tile_height,
2533 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002534 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002535
2536 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2537
2538 /*
2539 * First pixel of the framebuffer from
2540 * the start of the rotated gtt mapping.
2541 */
2542 intel_fb->rotated[i].x = x;
2543 intel_fb->rotated[i].y = y;
2544 } else {
2545 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2546 x * cpp, tile_size);
2547 }
2548
2549 /* how many tiles in total needed in the bo */
2550 max_size = max(max_size, offset + size);
2551 }
2552
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002553 if (max_size * tile_size > intel_fb->obj->base.size) {
2554 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2555 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002556 return -EINVAL;
2557 }
2558
2559 return 0;
2560}
2561
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002562static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563{
2564 switch (format) {
2565 case DISPPLANE_8BPP:
2566 return DRM_FORMAT_C8;
2567 case DISPPLANE_BGRX555:
2568 return DRM_FORMAT_XRGB1555;
2569 case DISPPLANE_BGRX565:
2570 return DRM_FORMAT_RGB565;
2571 default:
2572 case DISPPLANE_BGRX888:
2573 return DRM_FORMAT_XRGB8888;
2574 case DISPPLANE_RGBX888:
2575 return DRM_FORMAT_XBGR8888;
2576 case DISPPLANE_BGRX101010:
2577 return DRM_FORMAT_XRGB2101010;
2578 case DISPPLANE_RGBX101010:
2579 return DRM_FORMAT_XBGR2101010;
2580 }
2581}
2582
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002583static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2584{
2585 switch (format) {
2586 case PLANE_CTL_FORMAT_RGB_565:
2587 return DRM_FORMAT_RGB565;
2588 default:
2589 case PLANE_CTL_FORMAT_XRGB_8888:
2590 if (rgb_order) {
2591 if (alpha)
2592 return DRM_FORMAT_ABGR8888;
2593 else
2594 return DRM_FORMAT_XBGR8888;
2595 } else {
2596 if (alpha)
2597 return DRM_FORMAT_ARGB8888;
2598 else
2599 return DRM_FORMAT_XRGB8888;
2600 }
2601 case PLANE_CTL_FORMAT_XRGB_2101010:
2602 if (rgb_order)
2603 return DRM_FORMAT_XBGR2101010;
2604 else
2605 return DRM_FORMAT_XRGB2101010;
2606 }
2607}
2608
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002609static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002610intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2611 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002612{
2613 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002614 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002615 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002616 struct drm_i915_gem_object *obj = NULL;
2617 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002618 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002619 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2620 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2621 PAGE_SIZE);
2622
2623 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002624
Chris Wilsonff2652e2014-03-10 08:07:02 +00002625 if (plane_config->size == 0)
2626 return false;
2627
Paulo Zanoni3badb492015-09-23 12:52:23 -03002628 /* If the FB is too big, just don't use it since fbdev is not very
2629 * important and we should probably use that space with FBC or other
2630 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002631 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002632 return false;
2633
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002634 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002635 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002636 base_aligned,
2637 base_aligned,
2638 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002639 mutex_unlock(&dev->struct_mutex);
2640 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002641 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002642
Chris Wilson3e510a82016-08-05 10:14:23 +01002643 if (plane_config->tiling == I915_TILING_X)
2644 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002645
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002646 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002647 mode_cmd.width = fb->width;
2648 mode_cmd.height = fb->height;
2649 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002650 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002651 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002652
Chris Wilson24dbf512017-02-15 10:59:18 +00002653 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002654 DRM_DEBUG_KMS("intel fb init failed\n");
2655 goto out_unref_obj;
2656 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002657
Jesse Barnes484b41d2014-03-07 08:57:55 -08002658
Daniel Vetterf6936e22015-03-26 12:17:05 +01002659 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002660 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002661
2662out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002663 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002664 return false;
2665}
2666
Daniel Vetter5a21b662016-05-24 17:13:53 +02002667/* Update plane->state->fb to match plane->fb after driver-internal updates */
2668static void
2669update_state_fb(struct drm_plane *plane)
2670{
2671 if (plane->fb == plane->state->fb)
2672 return;
2673
2674 if (plane->state->fb)
2675 drm_framebuffer_unreference(plane->state->fb);
2676 plane->state->fb = plane->fb;
2677 if (plane->state->fb)
2678 drm_framebuffer_reference(plane->state->fb);
2679}
2680
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002681static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002682intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2683 struct intel_plane_state *plane_state,
2684 bool visible)
2685{
2686 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2687
2688 plane_state->base.visible = visible;
2689
2690 /* FIXME pre-g4x don't work like this */
2691 if (visible) {
2692 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2693 crtc_state->active_planes |= BIT(plane->id);
2694 } else {
2695 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2696 crtc_state->active_planes &= ~BIT(plane->id);
2697 }
2698
2699 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2700 crtc_state->base.crtc->name,
2701 crtc_state->active_planes);
2702}
2703
2704static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002705intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2706 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002707{
2708 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002709 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002710 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002711 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002712 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002713 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002714 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2715 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002716 struct intel_plane_state *intel_state =
2717 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002718 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002719
Damien Lespiau2d140302015-02-05 17:22:18 +00002720 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002721 return;
2722
Daniel Vetterf6936e22015-03-26 12:17:05 +01002723 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002724 fb = &plane_config->fb->base;
2725 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002726 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002727
Damien Lespiau2d140302015-02-05 17:22:18 +00002728 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002729
2730 /*
2731 * Failed to alloc the obj, check to see if we should share
2732 * an fb with another CRTC instead
2733 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002734 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002735 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002736
2737 if (c == &intel_crtc->base)
2738 continue;
2739
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002740 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002741 continue;
2742
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002743 state = to_intel_plane_state(c->primary->state);
2744 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002745 continue;
2746
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002747 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2748 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002749 drm_framebuffer_reference(fb);
2750 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002751 }
2752 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002753
Matt Roper200757f2015-12-03 11:37:36 -08002754 /*
2755 * We've failed to reconstruct the BIOS FB. Current display state
2756 * indicates that the primary plane is visible, but has a NULL FB,
2757 * which will lead to problems later if we don't fix it up. The
2758 * simplest solution is to just disable the primary plane now and
2759 * pretend the BIOS never had it enabled.
2760 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002761 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2762 to_intel_plane_state(plane_state),
2763 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002764 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002765 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002766 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002767
Daniel Vetter88595ac2015-03-26 12:42:24 +01002768 return;
2769
2770valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002771 mutex_lock(&dev->struct_mutex);
2772 intel_state->vma =
2773 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2774 mutex_unlock(&dev->struct_mutex);
2775 if (IS_ERR(intel_state->vma)) {
2776 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2777 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2778
2779 intel_state->vma = NULL;
2780 drm_framebuffer_unreference(fb);
2781 return;
2782 }
2783
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002784 plane_state->src_x = 0;
2785 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002786 plane_state->src_w = fb->width << 16;
2787 plane_state->src_h = fb->height << 16;
2788
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002789 plane_state->crtc_x = 0;
2790 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002791 plane_state->crtc_w = fb->width;
2792 plane_state->crtc_h = fb->height;
2793
Rob Clark1638d302016-11-05 11:08:08 -04002794 intel_state->base.src = drm_plane_state_src(plane_state);
2795 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002796
Daniel Vetter88595ac2015-03-26 12:42:24 +01002797 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002798 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002799 dev_priv->preserve_bios_swizzle = true;
2800
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002801 drm_framebuffer_reference(fb);
2802 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002803 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002804
2805 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2806 to_intel_plane_state(plane_state),
2807 true);
2808
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002809 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2810 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002811}
2812
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002813static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2814 unsigned int rotation)
2815{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002816 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002817
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002818 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002819 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002820 case I915_FORMAT_MOD_X_TILED:
2821 switch (cpp) {
2822 case 8:
2823 return 4096;
2824 case 4:
2825 case 2:
2826 case 1:
2827 return 8192;
2828 default:
2829 MISSING_CASE(cpp);
2830 break;
2831 }
2832 break;
2833 case I915_FORMAT_MOD_Y_TILED:
2834 case I915_FORMAT_MOD_Yf_TILED:
2835 switch (cpp) {
2836 case 8:
2837 return 2048;
2838 case 4:
2839 return 4096;
2840 case 2:
2841 case 1:
2842 return 8192;
2843 default:
2844 MISSING_CASE(cpp);
2845 break;
2846 }
2847 break;
2848 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002849 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850 }
2851
2852 return 2048;
2853}
2854
2855static int skl_check_main_surface(struct intel_plane_state *plane_state)
2856{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002857 const struct drm_framebuffer *fb = plane_state->base.fb;
2858 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002859 int x = plane_state->base.src.x1 >> 16;
2860 int y = plane_state->base.src.y1 >> 16;
2861 int w = drm_rect_width(&plane_state->base.src) >> 16;
2862 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863 int max_width = skl_max_plane_width(fb, 0, rotation);
2864 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002865 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002866
2867 if (w > max_width || h > max_height) {
2868 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2869 w, h, max_width, max_height);
2870 return -EINVAL;
2871 }
2872
2873 intel_add_fb_offsets(&x, &y, plane_state, 0);
2874 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002875 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002876
2877 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002878 * AUX surface offset is specified as the distance from the
2879 * main surface offset, and it must be non-negative. Make
2880 * sure that is what we will get.
2881 */
2882 if (offset > aux_offset)
2883 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2884 offset, aux_offset & ~(alignment - 1));
2885
2886 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002887 * When using an X-tiled surface, the plane blows up
2888 * if the x offset + width exceed the stride.
2889 *
2890 * TODO: linear and Y-tiled seem fine, Yf untested,
2891 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002892 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002893 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002894
2895 while ((x + w) * cpp > fb->pitches[0]) {
2896 if (offset == 0) {
2897 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2898 return -EINVAL;
2899 }
2900
2901 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2902 offset, offset - alignment);
2903 }
2904 }
2905
2906 plane_state->main.offset = offset;
2907 plane_state->main.x = x;
2908 plane_state->main.y = y;
2909
2910 return 0;
2911}
2912
Ville Syrjälä8d970652016-01-28 16:30:28 +02002913static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2914{
2915 const struct drm_framebuffer *fb = plane_state->base.fb;
2916 unsigned int rotation = plane_state->base.rotation;
2917 int max_width = skl_max_plane_width(fb, 1, rotation);
2918 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002919 int x = plane_state->base.src.x1 >> 17;
2920 int y = plane_state->base.src.y1 >> 17;
2921 int w = drm_rect_width(&plane_state->base.src) >> 17;
2922 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002923 u32 offset;
2924
2925 intel_add_fb_offsets(&x, &y, plane_state, 1);
2926 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2927
2928 /* FIXME not quite sure how/if these apply to the chroma plane */
2929 if (w > max_width || h > max_height) {
2930 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2931 w, h, max_width, max_height);
2932 return -EINVAL;
2933 }
2934
2935 plane_state->aux.offset = offset;
2936 plane_state->aux.x = x;
2937 plane_state->aux.y = y;
2938
2939 return 0;
2940}
2941
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002942int skl_check_plane_surface(struct intel_plane_state *plane_state)
2943{
2944 const struct drm_framebuffer *fb = plane_state->base.fb;
2945 unsigned int rotation = plane_state->base.rotation;
2946 int ret;
2947
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002948 if (!plane_state->base.visible)
2949 return 0;
2950
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002951 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002952 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002953 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002954 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04002955 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002956
Ville Syrjälä8d970652016-01-28 16:30:28 +02002957 /*
2958 * Handle the AUX surface first since
2959 * the main surface setup depends on it.
2960 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002961 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002962 ret = skl_check_nv12_aux_surface(plane_state);
2963 if (ret)
2964 return ret;
2965 } else {
2966 plane_state->aux.offset = ~0xfff;
2967 plane_state->aux.x = 0;
2968 plane_state->aux.y = 0;
2969 }
2970
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002971 ret = skl_check_main_surface(plane_state);
2972 if (ret)
2973 return ret;
2974
2975 return 0;
2976}
2977
Ville Syrjälä7145f602017-03-23 21:27:07 +02002978static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2979 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002980{
Ville Syrjälä7145f602017-03-23 21:27:07 +02002981 struct drm_i915_private *dev_priv =
2982 to_i915(plane_state->base.plane->dev);
2983 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2984 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002985 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02002986 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002987
Ville Syrjälä7145f602017-03-23 21:27:07 +02002988 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002989
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002990 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2991 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02002992 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002993
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002994 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2995 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002996
Ville Syrjäläd509e282017-03-27 21:55:32 +03002997 if (INTEL_GEN(dev_priv) < 4)
2998 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002999
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003000 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003001 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003002 dspcntr |= DISPPLANE_8BPP;
3003 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003004 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003005 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003006 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003007 case DRM_FORMAT_RGB565:
3008 dspcntr |= DISPPLANE_BGRX565;
3009 break;
3010 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003011 dspcntr |= DISPPLANE_BGRX888;
3012 break;
3013 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003014 dspcntr |= DISPPLANE_RGBX888;
3015 break;
3016 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003017 dspcntr |= DISPPLANE_BGRX101010;
3018 break;
3019 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003020 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003021 break;
3022 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003023 MISSING_CASE(fb->format->format);
3024 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003025 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003026
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003027 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003028 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003029 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003030
Robert Fossc2c446a2017-05-19 16:50:17 -04003031 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003032 dspcntr |= DISPPLANE_ROTATE_180;
3033
Robert Fossc2c446a2017-05-19 16:50:17 -04003034 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003035 dspcntr |= DISPPLANE_MIRROR;
3036
Ville Syrjälä7145f602017-03-23 21:27:07 +02003037 return dspcntr;
3038}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003039
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003040int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003041{
3042 struct drm_i915_private *dev_priv =
3043 to_i915(plane_state->base.plane->dev);
3044 int src_x = plane_state->base.src.x1 >> 16;
3045 int src_y = plane_state->base.src.y1 >> 16;
3046 u32 offset;
3047
3048 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003049
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003050 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003051 offset = intel_compute_tile_offset(&src_x, &src_y,
3052 plane_state, 0);
3053 else
3054 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003055
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003056 /* HSW/BDW do this automagically in hardware */
3057 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3058 unsigned int rotation = plane_state->base.rotation;
3059 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3060 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3061
Robert Fossc2c446a2017-05-19 16:50:17 -04003062 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003063 src_x += src_w - 1;
3064 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003065 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003066 src_x += src_w - 1;
3067 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303068 }
3069
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003070 plane_state->main.offset = offset;
3071 plane_state->main.x = src_x;
3072 plane_state->main.y = src_y;
3073
3074 return 0;
3075}
3076
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003077static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003078 const struct intel_crtc_state *crtc_state,
3079 const struct intel_plane_state *plane_state)
3080{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003081 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3082 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3083 const struct drm_framebuffer *fb = plane_state->base.fb;
3084 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003085 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003086 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003087 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003088 int x = plane_state->main.x;
3089 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003090 unsigned long irqflags;
3091
Ville Syrjälä29490562016-01-20 18:02:50 +02003092 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003093
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003094 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003095 crtc->dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003096 else
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003097 crtc->dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003098
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003099 crtc->adjusted_x = x;
3100 crtc->adjusted_y = y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003101
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003102 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3103
Ville Syrjälä78587de2017-03-09 17:44:32 +02003104 if (INTEL_GEN(dev_priv) < 4) {
3105 /* pipesrc and dspsize control the size that is scaled from,
3106 * which should always be the user's requested size.
3107 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003108 I915_WRITE_FW(DSPSIZE(plane),
3109 ((crtc_state->pipe_src_h - 1) << 16) |
3110 (crtc_state->pipe_src_w - 1));
3111 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003112 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003113 I915_WRITE_FW(PRIMSIZE(plane),
3114 ((crtc_state->pipe_src_h - 1) << 16) |
3115 (crtc_state->pipe_src_w - 1));
3116 I915_WRITE_FW(PRIMPOS(plane), 0);
3117 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003118 }
3119
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003120 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303121
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003122 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003123 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3124 I915_WRITE_FW(DSPSURF(plane),
3125 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003126 crtc->dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003127 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3128 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003129 I915_WRITE_FW(DSPSURF(plane),
3130 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003131 crtc->dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003132 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3133 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003134 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003135 I915_WRITE_FW(DSPADDR(plane),
3136 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003137 crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003138 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003139 POSTING_READ_FW(reg);
3140
3141 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003142}
3143
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003144static void i9xx_disable_primary_plane(struct intel_plane *primary,
3145 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003146{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003147 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3148 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003149 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003150
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003151 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3152
3153 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003154 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003155 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003156 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003157 I915_WRITE_FW(DSPADDR(plane), 0);
3158 POSTING_READ_FW(DSPCNTR(plane));
3159
3160 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003161}
3162
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003163static u32
3164intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003165{
Ben Widawsky2f075562017-03-24 14:29:48 -07003166 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003167 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003168 else
3169 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003170}
3171
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003172static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3173{
3174 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003175 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003176
3177 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3178 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3179 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003180}
3181
Chandra Kondurua1b22782015-04-07 15:28:45 -07003182/*
3183 * This function detaches (aka. unbinds) unused scalers in hardware
3184 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003185static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003186{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003187 struct intel_crtc_scaler_state *scaler_state;
3188 int i;
3189
Chandra Kondurua1b22782015-04-07 15:28:45 -07003190 scaler_state = &intel_crtc->config->scaler_state;
3191
3192 /* loop through and disable scalers that aren't in use */
3193 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003194 if (!scaler_state->scalers[i].in_use)
3195 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003196 }
3197}
3198
Ville Syrjäläd2196772016-01-28 18:33:11 +02003199u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3200 unsigned int rotation)
3201{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003202 u32 stride;
3203
3204 if (plane >= fb->format->num_planes)
3205 return 0;
3206
3207 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003208
3209 /*
3210 * The stride is either expressed as a multiple of 64 bytes chunks for
3211 * linear buffers or in number of tiles for tiled buffers.
3212 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003213 if (drm_rotation_90_or_270(rotation))
3214 stride /= intel_tile_height(fb, plane);
3215 else
3216 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003217
3218 return stride;
3219}
3220
Ville Syrjälä2e881262017-03-17 23:17:56 +02003221static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003222{
Chandra Konduru6156a452015-04-27 13:48:39 -07003223 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003224 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003225 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003226 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003227 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003228 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003229 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003230 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003231 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003232 /*
3233 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3234 * to be already pre-multiplied. We need to add a knob (or a different
3235 * DRM_FORMAT) for user-space to configure that.
3236 */
3237 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003238 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003239 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003240 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003241 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003243 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003244 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003245 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003246 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003247 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003248 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003249 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003250 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003251 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003252 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003253 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003254 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003255 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003256 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003257 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003258
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003259 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003260}
3261
Ville Syrjälä2e881262017-03-17 23:17:56 +02003262static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003263{
Chandra Konduru6156a452015-04-27 13:48:39 -07003264 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003265 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003266 break;
3267 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003268 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003269 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003270 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003271 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003272 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003273 default:
3274 MISSING_CASE(fb_modifier);
3275 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003276
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003277 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003278}
3279
Ville Syrjälä2e881262017-03-17 23:17:56 +02003280static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003281{
Chandra Konduru6156a452015-04-27 13:48:39 -07003282 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003283 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003284 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303285 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003286 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303287 * while i915 HW rotation is clockwise, thats why this swapping.
3288 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003289 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303290 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003291 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003292 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003293 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303294 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003295 default:
3296 MISSING_CASE(rotation);
3297 }
3298
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300}
3301
Ville Syrjälä2e881262017-03-17 23:17:56 +02003302u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3303 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003304{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003305 struct drm_i915_private *dev_priv =
3306 to_i915(plane_state->base.plane->dev);
3307 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003308 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003309 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003310 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003311
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003312 plane_ctl = PLANE_CTL_ENABLE;
3313
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003314 if (!IS_GEMINILAKE(dev_priv) && !IS_CANNONLAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003315 plane_ctl |=
3316 PLANE_CTL_PIPE_GAMMA_ENABLE |
3317 PLANE_CTL_PIPE_CSC_ENABLE |
3318 PLANE_CTL_PLANE_GAMMA_DISABLE;
3319 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003320
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003321 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003322 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003324
Ville Syrjälä2e881262017-03-17 23:17:56 +02003325 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3326 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3327 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3328 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3329
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003330 return plane_ctl;
3331}
3332
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003333static void skylake_update_primary_plane(struct intel_plane *plane,
Damien Lespiau70d21f02013-07-03 21:06:04 +01003334 const struct intel_crtc_state *crtc_state,
3335 const struct intel_plane_state *plane_state)
3336{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003337 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3338 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3339 const struct drm_framebuffer *fb = plane_state->base.fb;
3340 enum plane_id plane_id = plane->id;
3341 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003342 u32 plane_ctl = plane_state->ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003343 unsigned int rotation = plane_state->base.rotation;
3344 u32 stride = skl_plane_stride(fb, 0, rotation);
3345 u32 surf_addr = plane_state->main.offset;
3346 int scaler_id = plane_state->scaler_id;
3347 int src_x = plane_state->main.x;
3348 int src_y = plane_state->main.y;
3349 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3350 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3351 int dst_x = plane_state->base.dst.x1;
3352 int dst_y = plane_state->base.dst.y1;
3353 int dst_w = drm_rect_width(&plane_state->base.dst);
3354 int dst_h = drm_rect_height(&plane_state->base.dst);
3355 unsigned long irqflags;
3356
Ville Syrjälä6687c902015-09-15 13:16:41 +03003357 /* Sizes are 0 based */
3358 src_w--;
3359 src_h--;
3360 dst_w--;
3361 dst_h--;
3362
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003363 crtc->dspaddr_offset = surf_addr;
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003364
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003365 crtc->adjusted_x = src_x;
3366 crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003367
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003368 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3369
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003370 if (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003371 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3372 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3373 PLANE_COLOR_PIPE_CSC_ENABLE |
3374 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003375 }
3376
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003377 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3378 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3379 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3380 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003381
3382 if (scaler_id >= 0) {
3383 uint32_t ps_ctrl = 0;
3384
3385 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003386 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003387 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003388 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3389 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3390 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3391 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3392 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003393 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003394 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003395 }
3396
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003397 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3398 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003399
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003400 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3401
3402 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003403}
3404
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003405static void skylake_disable_primary_plane(struct intel_plane *primary,
3406 struct intel_crtc *crtc)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003407{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003408 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3409 enum plane_id plane_id = primary->id;
3410 enum pipe pipe = primary->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003411 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003412
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003413 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3414
3415 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3416 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3417 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3418
3419 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003420}
3421
Daniel Vetter5a21b662016-05-24 17:13:53 +02003422static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3423{
3424 struct intel_crtc *crtc;
3425
Chris Wilson91c8a322016-07-05 10:40:23 +01003426 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003427 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3428}
3429
Maarten Lankhorst73974892016-08-05 23:28:27 +03003430static int
3431__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003432 struct drm_atomic_state *state,
3433 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003434{
3435 struct drm_crtc_state *crtc_state;
3436 struct drm_crtc *crtc;
3437 int i, ret;
3438
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003439 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003440 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003441
3442 if (!state)
3443 return 0;
3444
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003445 /*
3446 * We've duplicated the state, pointers to the old state are invalid.
3447 *
3448 * Don't attempt to use the old state until we commit the duplicated state.
3449 */
3450 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003451 /*
3452 * Force recalculation even if we restore
3453 * current state. With fast modeset this may not result
3454 * in a modeset when the state is compatible.
3455 */
3456 crtc_state->mode_changed = true;
3457 }
3458
3459 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003460 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3461 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003462
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003463 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003464
3465 WARN_ON(ret == -EDEADLK);
3466 return ret;
3467}
3468
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003469static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3470{
Ville Syrjäläae981042016-08-05 23:28:30 +03003471 return intel_has_gpu_reset(dev_priv) &&
3472 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003473}
3474
Chris Wilsonc0336662016-05-06 15:40:21 +01003475void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003476{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003477 struct drm_device *dev = &dev_priv->drm;
3478 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3479 struct drm_atomic_state *state;
3480 int ret;
3481
Daniel Vetter4706ca72017-07-19 14:54:55 +02003482
3483 /* reset doesn't touch the display */
3484 if (!i915.force_reset_modeset_test &&
3485 !gpu_reset_clobbers_display(dev_priv))
3486 return;
3487
Maarten Lankhorst73974892016-08-05 23:28:27 +03003488 /*
3489 * Need mode_config.mutex so that we don't
3490 * trample ongoing ->detect() and whatnot.
3491 */
3492 mutex_lock(&dev->mode_config.mutex);
3493 drm_modeset_acquire_init(ctx, 0);
3494 while (1) {
3495 ret = drm_modeset_lock_all_ctx(dev, ctx);
3496 if (ret != -EDEADLK)
3497 break;
3498
3499 drm_modeset_backoff(ctx);
3500 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003501 /*
3502 * Disabling the crtcs gracefully seems nicer. Also the
3503 * g33 docs say we should at least disable all the planes.
3504 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003505 state = drm_atomic_helper_duplicate_state(dev, ctx);
3506 if (IS_ERR(state)) {
3507 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003508 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003509 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003510 }
3511
3512 ret = drm_atomic_helper_disable_all(dev, ctx);
3513 if (ret) {
3514 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003515 drm_atomic_state_put(state);
3516 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003517 }
3518
3519 dev_priv->modeset_restore_state = state;
3520 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003521}
3522
Chris Wilsonc0336662016-05-06 15:40:21 +01003523void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003524{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003525 struct drm_device *dev = &dev_priv->drm;
3526 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3527 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3528 int ret;
3529
Daniel Vetter4706ca72017-07-19 14:54:55 +02003530 /* reset doesn't touch the display */
3531 if (!i915.force_reset_modeset_test &&
3532 !gpu_reset_clobbers_display(dev_priv))
3533 return;
3534
3535 if (!state)
3536 goto unlock;
3537
Daniel Vetter5a21b662016-05-24 17:13:53 +02003538 /*
3539 * Flips in the rings will be nuked by the reset,
3540 * so complete all pending flips so that user space
3541 * will get its events and not get stuck.
3542 */
3543 intel_complete_page_flips(dev_priv);
3544
Maarten Lankhorst73974892016-08-05 23:28:27 +03003545 dev_priv->modeset_restore_state = NULL;
3546
Ville Syrjälä75147472014-11-24 18:28:11 +02003547 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003548 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetter4706ca72017-07-19 14:54:55 +02003549 /* for testing only restore the display */
3550 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003551 if (ret)
3552 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003553 } else {
3554 /*
3555 * The display has been reset as well,
3556 * so need a full re-initialization.
3557 */
3558 intel_runtime_pm_disable_interrupts(dev_priv);
3559 intel_runtime_pm_enable_interrupts(dev_priv);
3560
Imre Deak51f59202016-09-14 13:04:13 +03003561 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003562 intel_modeset_init_hw(dev);
3563
3564 spin_lock_irq(&dev_priv->irq_lock);
3565 if (dev_priv->display.hpd_irq_setup)
3566 dev_priv->display.hpd_irq_setup(dev_priv);
3567 spin_unlock_irq(&dev_priv->irq_lock);
3568
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003569 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003570 if (ret)
3571 DRM_ERROR("Restoring old state failed with %i\n", ret);
3572
3573 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003574 }
3575
Daniel Vetter4706ca72017-07-19 14:54:55 +02003576 drm_atomic_state_put(state);
3577unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003578 drm_modeset_drop_locks(ctx);
3579 drm_modeset_acquire_fini(ctx);
3580 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003581}
3582
Chris Wilson8af29b02016-09-09 14:11:47 +01003583static bool abort_flip_on_reset(struct intel_crtc *crtc)
3584{
3585 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3586
Chris Wilson8c185ec2017-03-16 17:13:02 +00003587 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003588 return true;
3589
3590 if (crtc->reset_count != i915_reset_count(error))
3591 return true;
3592
3593 return false;
3594}
3595
Chris Wilson7d5e3792014-03-04 13:15:08 +00003596static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3597{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003598 struct drm_device *dev = crtc->dev;
3599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003600 bool pending;
3601
Chris Wilson8af29b02016-09-09 14:11:47 +01003602 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003603 return false;
3604
3605 spin_lock_irq(&dev->event_lock);
3606 pending = to_intel_crtc(crtc)->flip_work != NULL;
3607 spin_unlock_irq(&dev->event_lock);
3608
3609 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003610}
3611
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003612static void intel_update_pipe_config(struct intel_crtc *crtc,
3613 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003614{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003615 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003616 struct intel_crtc_state *pipe_config =
3617 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003618
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003619 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3620 crtc->base.mode = crtc->base.state->mode;
3621
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003622 /*
3623 * Update pipe size and adjust fitter if needed: the reason for this is
3624 * that in compute_mode_changes we check the native mode (not the pfit
3625 * mode) to see if we can flip rather than do a full mode set. In the
3626 * fastboot case, we'll flip, but if we don't update the pipesrc and
3627 * pfit state, we'll end up with a big fb scanned out into the wrong
3628 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003629 */
3630
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003631 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003632 ((pipe_config->pipe_src_w - 1) << 16) |
3633 (pipe_config->pipe_src_h - 1));
3634
3635 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003636 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003637 skl_detach_scalers(crtc);
3638
3639 if (pipe_config->pch_pfit.enabled)
3640 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003641 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003642 if (pipe_config->pch_pfit.enabled)
3643 ironlake_pfit_enable(crtc);
3644 else if (old_crtc_state->pch_pfit.enabled)
3645 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003646 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003647}
3648
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003649static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003650{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003651 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003652 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003653 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003654 i915_reg_t reg;
3655 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003656
3657 /* enable normal train */
3658 reg = FDI_TX_CTL(pipe);
3659 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003660 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003661 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3662 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003663 } else {
3664 temp &= ~FDI_LINK_TRAIN_NONE;
3665 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003666 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003667 I915_WRITE(reg, temp);
3668
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003671 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3674 } else {
3675 temp &= ~FDI_LINK_TRAIN_NONE;
3676 temp |= FDI_LINK_TRAIN_NONE;
3677 }
3678 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3679
3680 /* wait one idle pattern time */
3681 POSTING_READ(reg);
3682 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003683
3684 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003685 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003686 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3687 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003688}
3689
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003690/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003691static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3692 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003693{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003694 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003695 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003696 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003697 i915_reg_t reg;
3698 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003699
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003700 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003701 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003702
Adam Jacksone1a44742010-06-25 15:32:14 -04003703 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3704 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003705 reg = FDI_RX_IMR(pipe);
3706 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003707 temp &= ~FDI_RX_SYMBOL_LOCK;
3708 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003709 I915_WRITE(reg, temp);
3710 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003711 udelay(150);
3712
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003713 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003714 reg = FDI_TX_CTL(pipe);
3715 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003716 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003717 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003718 temp &= ~FDI_LINK_TRAIN_NONE;
3719 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003720 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003721
Chris Wilson5eddb702010-09-11 13:48:45 +01003722 reg = FDI_RX_CTL(pipe);
3723 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003724 temp &= ~FDI_LINK_TRAIN_NONE;
3725 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3727
3728 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003729 udelay(150);
3730
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003731 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003732 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3733 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3734 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003735
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003737 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003739 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3740
3741 if ((temp & FDI_RX_BIT_LOCK)) {
3742 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003744 break;
3745 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003746 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003747 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003748 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003749
3750 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003753 temp &= ~FDI_LINK_TRAIN_NONE;
3754 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003756
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 reg = FDI_RX_CTL(pipe);
3758 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003759 temp &= ~FDI_LINK_TRAIN_NONE;
3760 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 I915_WRITE(reg, temp);
3762
3763 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003764 udelay(150);
3765
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003767 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003768 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003769 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3770
3771 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773 DRM_DEBUG_KMS("FDI train 2 done.\n");
3774 break;
3775 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003777 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779
3780 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003781
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003782}
3783
Akshay Joshi0206e352011-08-16 15:34:10 -04003784static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3786 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3787 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3788 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3789};
3790
3791/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003792static void gen6_fdi_link_train(struct intel_crtc *crtc,
3793 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003796 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003797 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003798 i915_reg_t reg;
3799 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800
Adam Jacksone1a44742010-06-25 15:32:14 -04003801 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3802 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 reg = FDI_RX_IMR(pipe);
3804 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003805 temp &= ~FDI_RX_SYMBOL_LOCK;
3806 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003807 I915_WRITE(reg, temp);
3808
3809 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003810 udelay(150);
3811
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 reg = FDI_TX_CTL(pipe);
3814 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003815 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003816 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817 temp &= ~FDI_LINK_TRAIN_NONE;
3818 temp |= FDI_LINK_TRAIN_PATTERN_1;
3819 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3820 /* SNB-B */
3821 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823
Daniel Vetterd74cf322012-10-26 10:58:13 +02003824 I915_WRITE(FDI_RX_MISC(pipe),
3825 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3826
Chris Wilson5eddb702010-09-11 13:48:45 +01003827 reg = FDI_RX_CTL(pipe);
3828 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003829 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3831 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3832 } else {
3833 temp &= ~FDI_LINK_TRAIN_NONE;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1;
3835 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3837
3838 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 udelay(150);
3840
Akshay Joshi0206e352011-08-16 15:34:10 -04003841 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3845 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003846 I915_WRITE(reg, temp);
3847
3848 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003849 udelay(500);
3850
Sean Paulfa37d392012-03-02 12:53:39 -05003851 for (retry = 0; retry < 5; retry++) {
3852 reg = FDI_RX_IIR(pipe);
3853 temp = I915_READ(reg);
3854 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3855 if (temp & FDI_RX_BIT_LOCK) {
3856 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3857 DRM_DEBUG_KMS("FDI train 1 done.\n");
3858 break;
3859 }
3860 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861 }
Sean Paulfa37d392012-03-02 12:53:39 -05003862 if (retry < 5)
3863 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 }
3865 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867
3868 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003871 temp &= ~FDI_LINK_TRAIN_NONE;
3872 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003873 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003874 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3875 /* SNB-B */
3876 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3877 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003878 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003879
Chris Wilson5eddb702010-09-11 13:48:45 +01003880 reg = FDI_RX_CTL(pipe);
3881 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003882 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3884 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3885 } else {
3886 temp &= ~FDI_LINK_TRAIN_NONE;
3887 temp |= FDI_LINK_TRAIN_PATTERN_2;
3888 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003889 I915_WRITE(reg, temp);
3890
3891 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892 udelay(150);
3893
Akshay Joshi0206e352011-08-16 15:34:10 -04003894 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 reg = FDI_TX_CTL(pipe);
3896 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003897 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3898 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003899 I915_WRITE(reg, temp);
3900
3901 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003902 udelay(500);
3903
Sean Paulfa37d392012-03-02 12:53:39 -05003904 for (retry = 0; retry < 5; retry++) {
3905 reg = FDI_RX_IIR(pipe);
3906 temp = I915_READ(reg);
3907 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3908 if (temp & FDI_RX_SYMBOL_LOCK) {
3909 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3910 DRM_DEBUG_KMS("FDI train 2 done.\n");
3911 break;
3912 }
3913 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 }
Sean Paulfa37d392012-03-02 12:53:39 -05003915 if (retry < 5)
3916 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 }
3918 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003919 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003920
3921 DRM_DEBUG_KMS("FDI train done.\n");
3922}
3923
Jesse Barnes357555c2011-04-28 15:09:55 -07003924/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003925static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3926 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003927{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003928 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003929 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003930 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003931 i915_reg_t reg;
3932 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003933
3934 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3935 for train result */
3936 reg = FDI_RX_IMR(pipe);
3937 temp = I915_READ(reg);
3938 temp &= ~FDI_RX_SYMBOL_LOCK;
3939 temp &= ~FDI_RX_BIT_LOCK;
3940 I915_WRITE(reg, temp);
3941
3942 POSTING_READ(reg);
3943 udelay(150);
3944
Daniel Vetter01a415f2012-10-27 15:58:40 +02003945 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3946 I915_READ(FDI_RX_IIR(pipe)));
3947
Jesse Barnes139ccd32013-08-19 11:04:55 -07003948 /* Try each vswing and preemphasis setting twice before moving on */
3949 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3950 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003951 reg = FDI_TX_CTL(pipe);
3952 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003953 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3954 temp &= ~FDI_TX_ENABLE;
3955 I915_WRITE(reg, temp);
3956
3957 reg = FDI_RX_CTL(pipe);
3958 temp = I915_READ(reg);
3959 temp &= ~FDI_LINK_TRAIN_AUTO;
3960 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3961 temp &= ~FDI_RX_ENABLE;
3962 I915_WRITE(reg, temp);
3963
3964 /* enable CPU FDI TX and PCH FDI RX */
3965 reg = FDI_TX_CTL(pipe);
3966 temp = I915_READ(reg);
3967 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003968 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003969 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003970 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003971 temp |= snb_b_fdi_train_param[j/2];
3972 temp |= FDI_COMPOSITE_SYNC;
3973 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3974
3975 I915_WRITE(FDI_RX_MISC(pipe),
3976 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3977
3978 reg = FDI_RX_CTL(pipe);
3979 temp = I915_READ(reg);
3980 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3981 temp |= FDI_COMPOSITE_SYNC;
3982 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3983
3984 POSTING_READ(reg);
3985 udelay(1); /* should be 0.5us */
3986
3987 for (i = 0; i < 4; i++) {
3988 reg = FDI_RX_IIR(pipe);
3989 temp = I915_READ(reg);
3990 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3991
3992 if (temp & FDI_RX_BIT_LOCK ||
3993 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3994 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3995 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3996 i);
3997 break;
3998 }
3999 udelay(1); /* should be 0.5us */
4000 }
4001 if (i == 4) {
4002 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4003 continue;
4004 }
4005
4006 /* Train 2 */
4007 reg = FDI_TX_CTL(pipe);
4008 temp = I915_READ(reg);
4009 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4010 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4011 I915_WRITE(reg, temp);
4012
4013 reg = FDI_RX_CTL(pipe);
4014 temp = I915_READ(reg);
4015 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4016 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004017 I915_WRITE(reg, temp);
4018
4019 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004020 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004021
Jesse Barnes139ccd32013-08-19 11:04:55 -07004022 for (i = 0; i < 4; i++) {
4023 reg = FDI_RX_IIR(pipe);
4024 temp = I915_READ(reg);
4025 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004026
Jesse Barnes139ccd32013-08-19 11:04:55 -07004027 if (temp & FDI_RX_SYMBOL_LOCK ||
4028 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4029 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4030 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4031 i);
4032 goto train_done;
4033 }
4034 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004035 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004036 if (i == 4)
4037 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004039
Jesse Barnes139ccd32013-08-19 11:04:55 -07004040train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004041 DRM_DEBUG_KMS("FDI train done.\n");
4042}
4043
Daniel Vetter88cefb62012-08-12 19:27:14 +02004044static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004045{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004046 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004047 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004048 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004049 i915_reg_t reg;
4050 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004051
Jesse Barnes0e23b992010-09-10 11:10:00 -07004052 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004053 reg = FDI_RX_CTL(pipe);
4054 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004055 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004056 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004057 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004058 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4059
4060 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004061 udelay(200);
4062
4063 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004064 temp = I915_READ(reg);
4065 I915_WRITE(reg, temp | FDI_PCDCLK);
4066
4067 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004068 udelay(200);
4069
Paulo Zanoni20749732012-11-23 15:30:38 -02004070 /* Enable CPU FDI TX PLL, always on for Ironlake */
4071 reg = FDI_TX_CTL(pipe);
4072 temp = I915_READ(reg);
4073 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4074 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004075
Paulo Zanoni20749732012-11-23 15:30:38 -02004076 POSTING_READ(reg);
4077 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004078 }
4079}
4080
Daniel Vetter88cefb62012-08-12 19:27:14 +02004081static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004084 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004085 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004086 i915_reg_t reg;
4087 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004088
4089 /* Switch from PCDclk to Rawclk */
4090 reg = FDI_RX_CTL(pipe);
4091 temp = I915_READ(reg);
4092 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4093
4094 /* Disable CPU FDI TX PLL */
4095 reg = FDI_TX_CTL(pipe);
4096 temp = I915_READ(reg);
4097 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4098
4099 POSTING_READ(reg);
4100 udelay(100);
4101
4102 reg = FDI_RX_CTL(pipe);
4103 temp = I915_READ(reg);
4104 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4105
4106 /* Wait for the clocks to turn off. */
4107 POSTING_READ(reg);
4108 udelay(100);
4109}
4110
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004111static void ironlake_fdi_disable(struct drm_crtc *crtc)
4112{
4113 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004114 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4116 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004117 i915_reg_t reg;
4118 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004119
4120 /* disable CPU FDI tx and PCH FDI rx */
4121 reg = FDI_TX_CTL(pipe);
4122 temp = I915_READ(reg);
4123 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4124 POSTING_READ(reg);
4125
4126 reg = FDI_RX_CTL(pipe);
4127 temp = I915_READ(reg);
4128 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004129 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004130 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4131
4132 POSTING_READ(reg);
4133 udelay(100);
4134
4135 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004136 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004137 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004138
4139 /* still set train pattern 1 */
4140 reg = FDI_TX_CTL(pipe);
4141 temp = I915_READ(reg);
4142 temp &= ~FDI_LINK_TRAIN_NONE;
4143 temp |= FDI_LINK_TRAIN_PATTERN_1;
4144 I915_WRITE(reg, temp);
4145
4146 reg = FDI_RX_CTL(pipe);
4147 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004148 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004149 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4150 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4151 } else {
4152 temp &= ~FDI_LINK_TRAIN_NONE;
4153 temp |= FDI_LINK_TRAIN_PATTERN_1;
4154 }
4155 /* BPC in FDI rx is consistent with that in PIPECONF */
4156 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004157 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004158 I915_WRITE(reg, temp);
4159
4160 POSTING_READ(reg);
4161 udelay(100);
4162}
4163
Chris Wilson49d73912016-11-29 09:50:08 +00004164bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004165{
4166 struct intel_crtc *crtc;
4167
4168 /* Note that we don't need to be called with mode_config.lock here
4169 * as our list of CRTC objects is static for the lifetime of the
4170 * device and so cannot disappear as we iterate. Similarly, we can
4171 * happily treat the predicates as racy, atomic checks as userspace
4172 * cannot claim and pin a new fb without at least acquring the
4173 * struct_mutex and so serialising with us.
4174 */
Chris Wilson49d73912016-11-29 09:50:08 +00004175 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004176 if (atomic_read(&crtc->unpin_work_count) == 0)
4177 continue;
4178
Daniel Vetter5a21b662016-05-24 17:13:53 +02004179 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004180 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004181
4182 return true;
4183 }
4184
4185 return false;
4186}
4187
Daniel Vetter5a21b662016-05-24 17:13:53 +02004188static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004189{
4190 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004191 struct intel_flip_work *work = intel_crtc->flip_work;
4192
4193 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004194
4195 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004196 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004197
4198 drm_crtc_vblank_put(&intel_crtc->base);
4199
Daniel Vetter5a21b662016-05-24 17:13:53 +02004200 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004201 trace_i915_flip_complete(intel_crtc->plane,
4202 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004203
4204 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004205}
4206
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004207static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004208{
Chris Wilson0f911282012-04-17 10:05:38 +01004209 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004210 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004211 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004212
Daniel Vetter2c10d572012-12-20 21:24:07 +01004213 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004214
4215 ret = wait_event_interruptible_timeout(
4216 dev_priv->pending_flip_queue,
4217 !intel_crtc_has_pending_flip(crtc),
4218 60*HZ);
4219
4220 if (ret < 0)
4221 return ret;
4222
Daniel Vetter5a21b662016-05-24 17:13:53 +02004223 if (ret == 0) {
4224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4225 struct intel_flip_work *work;
4226
4227 spin_lock_irq(&dev->event_lock);
4228 work = intel_crtc->flip_work;
4229 if (work && !is_mmio_work(work)) {
4230 WARN_ONCE(1, "Removing stuck page flip\n");
4231 page_flip_completed(intel_crtc);
4232 }
4233 spin_unlock_irq(&dev->event_lock);
4234 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004235
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004236 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004237}
4238
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004239void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004240{
4241 u32 temp;
4242
4243 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4244
4245 mutex_lock(&dev_priv->sb_lock);
4246
4247 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4248 temp |= SBI_SSCCTL_DISABLE;
4249 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4250
4251 mutex_unlock(&dev_priv->sb_lock);
4252}
4253
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004254/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004255static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004256{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004257 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4258 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004259 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4260 u32 temp;
4261
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004262 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004263
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004264 /* The iCLK virtual clock root frequency is in MHz,
4265 * but the adjusted_mode->crtc_clock in in KHz. To get the
4266 * divisors, it is necessary to divide one by another, so we
4267 * convert the virtual clock precision to KHz here for higher
4268 * precision.
4269 */
4270 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004271 u32 iclk_virtual_root_freq = 172800 * 1000;
4272 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004273 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004274
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004275 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4276 clock << auxdiv);
4277 divsel = (desired_divisor / iclk_pi_range) - 2;
4278 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004279
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004280 /*
4281 * Near 20MHz is a corner case which is
4282 * out of range for the 7-bit divisor
4283 */
4284 if (divsel <= 0x7f)
4285 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004286 }
4287
4288 /* This should not happen with any sane values */
4289 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4290 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4291 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4292 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4293
4294 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004295 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004296 auxdiv,
4297 divsel,
4298 phasedir,
4299 phaseinc);
4300
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004301 mutex_lock(&dev_priv->sb_lock);
4302
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004303 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004304 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004305 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4306 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4307 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4308 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4309 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4310 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004311 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004312
4313 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004314 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004315 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4316 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004317 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004318
4319 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004320 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004321 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004322 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004323
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004324 mutex_unlock(&dev_priv->sb_lock);
4325
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326 /* Wait for initialization time */
4327 udelay(24);
4328
4329 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4330}
4331
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004332int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4333{
4334 u32 divsel, phaseinc, auxdiv;
4335 u32 iclk_virtual_root_freq = 172800 * 1000;
4336 u32 iclk_pi_range = 64;
4337 u32 desired_divisor;
4338 u32 temp;
4339
4340 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4341 return 0;
4342
4343 mutex_lock(&dev_priv->sb_lock);
4344
4345 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4346 if (temp & SBI_SSCCTL_DISABLE) {
4347 mutex_unlock(&dev_priv->sb_lock);
4348 return 0;
4349 }
4350
4351 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4352 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4353 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4354 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4355 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4356
4357 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4358 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4359 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4360
4361 mutex_unlock(&dev_priv->sb_lock);
4362
4363 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4364
4365 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4366 desired_divisor << auxdiv);
4367}
4368
Daniel Vetter275f01b22013-05-03 11:49:47 +02004369static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4370 enum pipe pch_transcoder)
4371{
4372 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004373 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004374 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004375
4376 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4377 I915_READ(HTOTAL(cpu_transcoder)));
4378 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4379 I915_READ(HBLANK(cpu_transcoder)));
4380 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4381 I915_READ(HSYNC(cpu_transcoder)));
4382
4383 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4384 I915_READ(VTOTAL(cpu_transcoder)));
4385 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4386 I915_READ(VBLANK(cpu_transcoder)));
4387 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4388 I915_READ(VSYNC(cpu_transcoder)));
4389 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4390 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4391}
4392
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004393static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004394{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004395 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004396 uint32_t temp;
4397
4398 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004399 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004400 return;
4401
4402 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4403 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4404
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004405 temp &= ~FDI_BC_BIFURCATION_SELECT;
4406 if (enable)
4407 temp |= FDI_BC_BIFURCATION_SELECT;
4408
4409 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004410 I915_WRITE(SOUTH_CHICKEN1, temp);
4411 POSTING_READ(SOUTH_CHICKEN1);
4412}
4413
4414static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4415{
4416 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004417
4418 switch (intel_crtc->pipe) {
4419 case PIPE_A:
4420 break;
4421 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004422 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004423 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004424 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004425 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004426
4427 break;
4428 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004429 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004430
4431 break;
4432 default:
4433 BUG();
4434 }
4435}
4436
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004437/* Return which DP Port should be selected for Transcoder DP control */
4438static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004439intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004440{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004441 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004442 struct intel_encoder *encoder;
4443
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004444 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004445 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004446 encoder->type == INTEL_OUTPUT_EDP)
4447 return enc_to_dig_port(&encoder->base)->port;
4448 }
4449
4450 return -1;
4451}
4452
Jesse Barnesf67a5592011-01-05 10:31:48 -08004453/*
4454 * Enable PCH resources required for PCH ports:
4455 * - PCH PLLs
4456 * - FDI training & RX/TX
4457 * - update transcoder timings
4458 * - DP transcoding bits
4459 * - transcoder
4460 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004461static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004462{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004463 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004464 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004465 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004466 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004467 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004468
Daniel Vetterab9412b2013-05-03 11:49:46 +02004469 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004470
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004471 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004472 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004473
Daniel Vettercd986ab2012-10-26 10:58:12 +02004474 /* Write the TU size bits before fdi link training, so that error
4475 * detection works. */
4476 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4477 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4478
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004479 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004480 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004481
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004482 /* We need to program the right clock selection before writing the pixel
4483 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004484 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004485 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004486
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004487 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004488 temp |= TRANS_DPLL_ENABLE(pipe);
4489 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004490 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004491 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004492 temp |= sel;
4493 else
4494 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004495 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004496 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004497
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004498 /* XXX: pch pll's can be enabled any time before we enable the PCH
4499 * transcoder, and we actually should do this to not upset any PCH
4500 * transcoder that already use the clock when we share it.
4501 *
4502 * Note that enable_shared_dpll tries to do the right thing, but
4503 * get_shared_dpll unconditionally resets the pll - we need that to have
4504 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004505 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004506
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004507 /* set transcoder timing, panel must allow it */
4508 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004509 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004510
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004511 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004512
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004513 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004514 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004515 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004516 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004517 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004518 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004519 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004520 temp = I915_READ(reg);
4521 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004522 TRANS_DP_SYNC_MASK |
4523 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004524 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004525 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004526
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004527 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004528 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004529 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004530 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004531
4532 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004533 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004534 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004535 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004536 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004537 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004538 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004539 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004540 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004541 break;
4542 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004543 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004544 }
4545
Chris Wilson5eddb702010-09-11 13:48:45 +01004546 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004547 }
4548
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004549 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004550}
4551
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004552static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004553{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004554 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004555 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004556 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004557
Daniel Vetterab9412b2013-05-03 11:49:46 +02004558 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004559
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004560 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004561
Paulo Zanoni0540e482012-10-31 18:12:40 -02004562 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004563 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004564
Paulo Zanoni937bb612012-10-31 18:12:47 -02004565 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004566}
4567
Daniel Vettera1520312013-05-03 11:49:50 +02004568static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004569{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004570 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004571 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004572 u32 temp;
4573
4574 temp = I915_READ(dslreg);
4575 udelay(500);
4576 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004577 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004578 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004579 }
4580}
4581
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004582static int
4583skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004584 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004585 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004586{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004587 struct intel_crtc_scaler_state *scaler_state =
4588 &crtc_state->scaler_state;
4589 struct intel_crtc *intel_crtc =
4590 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304591 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4592 const struct drm_display_mode *adjusted_mode =
4593 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004594 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004595
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004596 /*
4597 * Src coordinates are already rotated by 270 degrees for
4598 * the 90/270 degree plane rotation cases (to match the
4599 * GTT mapping), hence no need to account for rotation here.
4600 */
4601 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004602
4603 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304604 * Scaling/fitting not supported in IF-ID mode in GEN9+
4605 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4606 * Once NV12 is enabled, handle it here while allocating scaler
4607 * for NV12.
4608 */
4609 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4610 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4611 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4612 return -EINVAL;
4613 }
4614
4615 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004616 * if plane is being disabled or scaler is no more required or force detach
4617 * - free scaler binded to this plane/crtc
4618 * - in order to do this, update crtc->scaler_usage
4619 *
4620 * Here scaler state in crtc_state is set free so that
4621 * scaler can be assigned to other user. Actual register
4622 * update to free the scaler is done in plane/panel-fit programming.
4623 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4624 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004625 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004626 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004627 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004628 scaler_state->scalers[*scaler_id].in_use = 0;
4629
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004630 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4631 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4632 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004633 scaler_state->scaler_users);
4634 *scaler_id = -1;
4635 }
4636 return 0;
4637 }
4638
4639 /* range checks */
4640 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4641 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4642
4643 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4644 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004645 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004646 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004647 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004648 return -EINVAL;
4649 }
4650
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004651 /* mark this plane as a scaler user in crtc_state */
4652 scaler_state->scaler_users |= (1 << scaler_user);
4653 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4654 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4655 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4656 scaler_state->scaler_users);
4657
4658 return 0;
4659}
4660
4661/**
4662 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4663 *
4664 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004665 *
4666 * Return
4667 * 0 - scaler_usage updated successfully
4668 * error - requested scaling cannot be supported or other error condition
4669 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004670int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004671{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004672 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004673
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004674 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004675 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004676 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004677 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004678}
4679
4680/**
4681 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4682 *
4683 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004684 * @plane_state: atomic plane state to update
4685 *
4686 * Return
4687 * 0 - scaler_usage updated successfully
4688 * error - requested scaling cannot be supported or other error condition
4689 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004690static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4691 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004692{
4693
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004694 struct intel_plane *intel_plane =
4695 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004696 struct drm_framebuffer *fb = plane_state->base.fb;
4697 int ret;
4698
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004699 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004701 ret = skl_update_scaler(crtc_state, force_detach,
4702 drm_plane_index(&intel_plane->base),
4703 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004704 drm_rect_width(&plane_state->base.src) >> 16,
4705 drm_rect_height(&plane_state->base.src) >> 16,
4706 drm_rect_width(&plane_state->base.dst),
4707 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708
4709 if (ret || plane_state->scaler_id < 0)
4710 return ret;
4711
Chandra Kondurua1b22782015-04-07 15:28:45 -07004712 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004713 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004714 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4715 intel_plane->base.base.id,
4716 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004717 return -EINVAL;
4718 }
4719
4720 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004721 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 case DRM_FORMAT_RGB565:
4723 case DRM_FORMAT_XBGR8888:
4724 case DRM_FORMAT_XRGB8888:
4725 case DRM_FORMAT_ABGR8888:
4726 case DRM_FORMAT_ARGB8888:
4727 case DRM_FORMAT_XRGB2101010:
4728 case DRM_FORMAT_XBGR2101010:
4729 case DRM_FORMAT_YUYV:
4730 case DRM_FORMAT_YVYU:
4731 case DRM_FORMAT_UYVY:
4732 case DRM_FORMAT_VYUY:
4733 break;
4734 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004735 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4736 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004737 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004739 }
4740
Chandra Kondurua1b22782015-04-07 15:28:45 -07004741 return 0;
4742}
4743
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004744static void skylake_scaler_disable(struct intel_crtc *crtc)
4745{
4746 int i;
4747
4748 for (i = 0; i < crtc->num_scalers; i++)
4749 skl_detach_scaler(crtc, i);
4750}
4751
4752static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004753{
4754 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004755 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004756 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004757 struct intel_crtc_scaler_state *scaler_state =
4758 &crtc->config->scaler_state;
4759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004760 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004761 int id;
4762
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004763 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004764 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004765
4766 id = scaler_state->scaler_id;
4767 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4768 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4769 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4770 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004771 }
4772}
4773
Jesse Barnesb074cec2013-04-25 12:55:02 -07004774static void ironlake_pfit_enable(struct intel_crtc *crtc)
4775{
4776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004777 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004778 int pipe = crtc->pipe;
4779
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004780 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004781 /* Force use of hard-coded filter coefficients
4782 * as some pre-programmed values are broken,
4783 * e.g. x201.
4784 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004785 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004786 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4787 PF_PIPE_SEL_IVB(pipe));
4788 else
4789 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004790 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4791 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004792 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004793}
4794
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004795void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004796{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004797 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004798 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004799
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004800 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004801 return;
4802
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004803 /*
4804 * We can only enable IPS after we enable a plane and wait for a vblank
4805 * This function is called from post_plane_update, which is run after
4806 * a vblank wait.
4807 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004808
Paulo Zanonid77e4532013-09-24 13:52:55 -03004809 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004810 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004811 mutex_lock(&dev_priv->rps.hw_lock);
4812 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4813 mutex_unlock(&dev_priv->rps.hw_lock);
4814 /* Quoting Art Runyan: "its not safe to expect any particular
4815 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004816 * mailbox." Moreover, the mailbox may return a bogus state,
4817 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004818 */
4819 } else {
4820 I915_WRITE(IPS_CTL, IPS_ENABLE);
4821 /* The bit only becomes 1 in the next vblank, so this wait here
4822 * is essentially intel_wait_for_vblank. If we don't have this
4823 * and don't wait for vblanks until the end of crtc_enable, then
4824 * the HW state readout code will complain that the expected
4825 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004826 if (intel_wait_for_register(dev_priv,
4827 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4828 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004829 DRM_ERROR("Timed out waiting for IPS enable\n");
4830 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004831}
4832
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004833void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004834{
4835 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004836 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004839 return;
4840
4841 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004842 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004843 mutex_lock(&dev_priv->rps.hw_lock);
4844 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4845 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004846 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004847 if (intel_wait_for_register(dev_priv,
4848 IPS_CTL, IPS_ENABLE, 0,
4849 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004850 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004851 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004852 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004853 POSTING_READ(IPS_CTL);
4854 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004855
4856 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004857 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004858}
4859
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004860static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004861{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004862 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004863 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004864
4865 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004866 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004867 mutex_unlock(&dev->struct_mutex);
4868 }
4869
4870 /* Let userspace switch the overlay on again. In most cases userspace
4871 * has to recompute where to put it anyway.
4872 */
4873}
4874
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004875/**
4876 * intel_post_enable_primary - Perform operations after enabling primary plane
4877 * @crtc: the CRTC whose primary plane was just enabled
4878 *
4879 * Performs potentially sleeping operations that must be done after the primary
4880 * plane is enabled, such as updating FBC and IPS. Note that this may be
4881 * called due to an explicit primary plane update, or due to an implicit
4882 * re-enable that is caused when a sprite plane is updated to no longer
4883 * completely hide the primary plane.
4884 */
4885static void
4886intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004887{
4888 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004889 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4891 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004892
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004893 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004894 * FIXME IPS should be fine as long as one plane is
4895 * enabled, but in practice it seems to have problems
4896 * when going from primary only to sprite only and vice
4897 * versa.
4898 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004899 hsw_enable_ips(intel_crtc);
4900
Daniel Vetterf99d7062014-06-19 16:01:59 +02004901 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004902 * Gen2 reports pipe underruns whenever all planes are disabled.
4903 * So don't enable underrun reporting before at least some planes
4904 * are enabled.
4905 * FIXME: Need to fix the logic to work when we turn off all planes
4906 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004907 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004908 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004909 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4910
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004911 /* Underruns don't always raise interrupts, so check manually. */
4912 intel_check_cpu_fifo_underruns(dev_priv);
4913 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004914}
4915
Ville Syrjälä2622a082016-03-09 19:07:26 +02004916/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004917static void
4918intel_pre_disable_primary(struct drm_crtc *crtc)
4919{
4920 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004921 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4923 int pipe = intel_crtc->pipe;
4924
4925 /*
4926 * Gen2 reports pipe underruns whenever all planes are disabled.
4927 * So diasble underrun reporting before all the planes get disabled.
4928 * FIXME: Need to fix the logic to work when we turn off all planes
4929 * but leave the pipe running.
4930 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004931 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004932 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4933
4934 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004935 * FIXME IPS should be fine as long as one plane is
4936 * enabled, but in practice it seems to have problems
4937 * when going from primary only to sprite only and vice
4938 * versa.
4939 */
4940 hsw_disable_ips(intel_crtc);
4941}
4942
4943/* FIXME get rid of this and use pre_plane_update */
4944static void
4945intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4946{
4947 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004948 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4950 int pipe = intel_crtc->pipe;
4951
4952 intel_pre_disable_primary(crtc);
4953
4954 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004955 * Vblank time updates from the shadow to live plane control register
4956 * are blocked if the memory self-refresh mode is active at that
4957 * moment. So to make sure the plane gets truly disabled, disable
4958 * first the self-refresh mode. The self-refresh enable bit in turn
4959 * will be checked/applied by the HW only at the next frame start
4960 * event which is after the vblank start event, so we need to have a
4961 * wait-for-vblank between disabling the plane and the pipe.
4962 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004963 if (HAS_GMCH_DISPLAY(dev_priv) &&
4964 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004965 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004966}
4967
Daniel Vetter5a21b662016-05-24 17:13:53 +02004968static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4969{
4970 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4971 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4972 struct intel_crtc_state *pipe_config =
4973 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004974 struct drm_plane *primary = crtc->base.primary;
4975 struct drm_plane_state *old_pri_state =
4976 drm_atomic_get_existing_plane_state(old_state, primary);
4977
Chris Wilson5748b6a2016-08-04 16:32:38 +01004978 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004979
Daniel Vetter5a21b662016-05-24 17:13:53 +02004980 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004981 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004982
4983 if (old_pri_state) {
4984 struct intel_plane_state *primary_state =
4985 to_intel_plane_state(primary->state);
4986 struct intel_plane_state *old_primary_state =
4987 to_intel_plane_state(old_pri_state);
4988
4989 intel_fbc_post_update(crtc);
4990
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004991 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02004992 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004993 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02004994 intel_post_enable_primary(&crtc->base);
4995 }
4996}
4997
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01004998static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
4999 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005000{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005001 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005002 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005003 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005004 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5005 struct drm_plane *primary = crtc->base.primary;
5006 struct drm_plane_state *old_pri_state =
5007 drm_atomic_get_existing_plane_state(old_state, primary);
5008 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005009 struct intel_atomic_state *old_intel_state =
5010 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005011
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005012 if (old_pri_state) {
5013 struct intel_plane_state *primary_state =
5014 to_intel_plane_state(primary->state);
5015 struct intel_plane_state *old_primary_state =
5016 to_intel_plane_state(old_pri_state);
5017
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005018 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005019
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005020 if (old_primary_state->base.visible &&
5021 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005022 intel_pre_disable_primary(&crtc->base);
5023 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005024
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005025 /*
5026 * Vblank time updates from the shadow to live plane control register
5027 * are blocked if the memory self-refresh mode is active at that
5028 * moment. So to make sure the plane gets truly disabled, disable
5029 * first the self-refresh mode. The self-refresh enable bit in turn
5030 * will be checked/applied by the HW only at the next frame start
5031 * event which is after the vblank start event, so we need to have a
5032 * wait-for-vblank between disabling the plane and the pipe.
5033 */
5034 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5035 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5036 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005037
Matt Ropered4a6a72016-02-23 17:20:13 -08005038 /*
5039 * IVB workaround: must disable low power watermarks for at least
5040 * one frame before enabling scaling. LP watermarks can be re-enabled
5041 * when scaling is disabled.
5042 *
5043 * WaCxSRDisabledForSpriteScaling:ivb
5044 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005045 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005046 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005047
5048 /*
5049 * If we're doing a modeset, we're done. No need to do any pre-vblank
5050 * watermark programming here.
5051 */
5052 if (needs_modeset(&pipe_config->base))
5053 return;
5054
5055 /*
5056 * For platforms that support atomic watermarks, program the
5057 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5058 * will be the intermediate values that are safe for both pre- and
5059 * post- vblank; when vblank happens, the 'active' values will be set
5060 * to the final 'target' values and we'll do this again to get the
5061 * optimal watermarks. For gen9+ platforms, the values we program here
5062 * will be the final target values which will get automatically latched
5063 * at vblank time; no further programming will be necessary.
5064 *
5065 * If a platform hasn't been transitioned to atomic watermarks yet,
5066 * we'll continue to update watermarks the old way, if flags tell
5067 * us to.
5068 */
5069 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005070 dev_priv->display.initial_watermarks(old_intel_state,
5071 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005072 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005073 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005074}
5075
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005076static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005077{
5078 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005080 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005081 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005082
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005083 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005084
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005085 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005086 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005087
Daniel Vetterf99d7062014-06-19 16:01:59 +02005088 /*
5089 * FIXME: Once we grow proper nuclear flip support out of this we need
5090 * to compute the mask of flip planes precisely. For the time being
5091 * consider this a flip to a NULL plane.
5092 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005093 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005094}
5095
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005096static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005097 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005098 struct drm_atomic_state *old_state)
5099{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005100 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005101 struct drm_connector *conn;
5102 int i;
5103
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005104 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005105 struct intel_encoder *encoder =
5106 to_intel_encoder(conn_state->best_encoder);
5107
5108 if (conn_state->crtc != crtc)
5109 continue;
5110
5111 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005112 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005113 }
5114}
5115
5116static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005117 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005118 struct drm_atomic_state *old_state)
5119{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005120 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005121 struct drm_connector *conn;
5122 int i;
5123
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005124 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005125 struct intel_encoder *encoder =
5126 to_intel_encoder(conn_state->best_encoder);
5127
5128 if (conn_state->crtc != crtc)
5129 continue;
5130
5131 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005132 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005133 }
5134}
5135
5136static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005137 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005138 struct drm_atomic_state *old_state)
5139{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005140 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005141 struct drm_connector *conn;
5142 int i;
5143
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005144 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005145 struct intel_encoder *encoder =
5146 to_intel_encoder(conn_state->best_encoder);
5147
5148 if (conn_state->crtc != crtc)
5149 continue;
5150
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005151 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005152 intel_opregion_notify_encoder(encoder, true);
5153 }
5154}
5155
5156static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005157 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005158 struct drm_atomic_state *old_state)
5159{
5160 struct drm_connector_state *old_conn_state;
5161 struct drm_connector *conn;
5162 int i;
5163
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005164 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005165 struct intel_encoder *encoder =
5166 to_intel_encoder(old_conn_state->best_encoder);
5167
5168 if (old_conn_state->crtc != crtc)
5169 continue;
5170
5171 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005172 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005173 }
5174}
5175
5176static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005177 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005178 struct drm_atomic_state *old_state)
5179{
5180 struct drm_connector_state *old_conn_state;
5181 struct drm_connector *conn;
5182 int i;
5183
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005184 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005185 struct intel_encoder *encoder =
5186 to_intel_encoder(old_conn_state->best_encoder);
5187
5188 if (old_conn_state->crtc != crtc)
5189 continue;
5190
5191 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005192 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005193 }
5194}
5195
5196static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005197 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005198 struct drm_atomic_state *old_state)
5199{
5200 struct drm_connector_state *old_conn_state;
5201 struct drm_connector *conn;
5202 int i;
5203
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005204 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005205 struct intel_encoder *encoder =
5206 to_intel_encoder(old_conn_state->best_encoder);
5207
5208 if (old_conn_state->crtc != crtc)
5209 continue;
5210
5211 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005212 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005213 }
5214}
5215
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005216static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5217 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005218{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005219 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005220 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005221 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5223 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005224 struct intel_atomic_state *old_intel_state =
5225 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005226
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005227 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005228 return;
5229
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005230 /*
5231 * Sometimes spurious CPU pipe underruns happen during FDI
5232 * training, at least with VGA+HDMI cloning. Suppress them.
5233 *
5234 * On ILK we get an occasional spurious CPU pipe underruns
5235 * between eDP port A enable and vdd enable. Also PCH port
5236 * enable seems to result in the occasional CPU pipe underrun.
5237 *
5238 * Spurious PCH underruns also occur during PCH enabling.
5239 */
5240 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5241 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005242 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005243 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5244
5245 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005246 intel_prepare_shared_dpll(intel_crtc);
5247
Ville Syrjälä37a56502016-06-22 21:57:04 +03005248 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305249 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005250
5251 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005252 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005253
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005254 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005255 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005256 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005257 }
5258
5259 ironlake_set_pipeconf(crtc);
5260
Jesse Barnesf67a5592011-01-05 10:31:48 -08005261 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005262
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005263 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005264
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005265 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005266 /* Note: FDI PLL enabling _must_ be done before we enable the
5267 * cpu pipes, hence this is separate from all the other fdi/pch
5268 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005269 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005270 } else {
5271 assert_fdi_tx_disabled(dev_priv, pipe);
5272 assert_fdi_rx_disabled(dev_priv, pipe);
5273 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005274
Jesse Barnesb074cec2013-04-25 12:55:02 -07005275 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005276
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005277 /*
5278 * On ILK+ LUT must be loaded before the pipe is running but with
5279 * clocks enabled
5280 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005281 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005282
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005283 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005284 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005285 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005286
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005287 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005288 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005289
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005290 assert_vblank_disabled(crtc);
5291 drm_crtc_vblank_on(crtc);
5292
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005293 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005294
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005295 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005296 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005297
5298 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5299 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005300 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005301 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005302 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005303}
5304
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005305/* IPS only exists on ULT machines and is tied to pipe A. */
5306static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5307{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005308 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005309}
5310
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005311static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5312 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005313{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005314 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005315 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005317 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005318 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005319 struct intel_atomic_state *old_intel_state =
5320 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005321
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005322 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005323 return;
5324
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005325 if (intel_crtc->config->has_pch_encoder)
5326 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5327 false);
5328
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005329 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005330
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005331 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005332 intel_enable_shared_dpll(intel_crtc);
5333
Ville Syrjälä37a56502016-06-22 21:57:04 +03005334 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305335 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005336
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005337 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005338 intel_set_pipe_timings(intel_crtc);
5339
Jani Nikulabc58be62016-03-18 17:05:39 +02005340 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005341
Jani Nikula4d1de972016-03-18 17:05:42 +02005342 if (cpu_transcoder != TRANSCODER_EDP &&
5343 !transcoder_is_dsi(cpu_transcoder)) {
5344 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005345 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005346 }
5347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005348 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005349 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005350 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005351 }
5352
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005353 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005354 haswell_set_pipeconf(crtc);
5355
Jani Nikula391bf042016-03-18 17:05:40 +02005356 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005357
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005358 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005359
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005360 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005361
Daniel Vetter6b698512015-11-28 11:05:39 +01005362 if (intel_crtc->config->has_pch_encoder)
5363 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5364 else
5365 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5366
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005367 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005368
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005369 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005370 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005371
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005372 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005373 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005374
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005375 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005376 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005377 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005378 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005379
5380 /*
5381 * On ILK+ LUT must be loaded before the pipe is running but with
5382 * clocks enabled
5383 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005384 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005385
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005386 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005387 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005388 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005389
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005390 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005391 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005392
5393 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005394 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005395 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005397 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005398 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005399
Ville Syrjälä00370712016-11-14 19:44:06 +02005400 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005401 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005402
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005403 assert_vblank_disabled(crtc);
5404 drm_crtc_vblank_on(crtc);
5405
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005406 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005407
Daniel Vetter6b698512015-11-28 11:05:39 +01005408 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005409 intel_wait_for_vblank(dev_priv, pipe);
5410 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005411 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005412 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5413 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005414 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005415
Paulo Zanonie4916942013-09-20 16:21:19 -03005416 /* If we change the relative order between pipe/planes enabling, we need
5417 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005418 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005419 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005420 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5421 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005422 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005423}
5424
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005425static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005426{
5427 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005428 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005429 int pipe = crtc->pipe;
5430
5431 /* To avoid upsetting the power well on haswell only disable the pfit if
5432 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005433 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005434 I915_WRITE(PF_CTL(pipe), 0);
5435 I915_WRITE(PF_WIN_POS(pipe), 0);
5436 I915_WRITE(PF_WIN_SZ(pipe), 0);
5437 }
5438}
5439
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005440static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5441 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005442{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005443 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005444 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005445 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5447 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005448
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005449 /*
5450 * Sometimes spurious CPU pipe underruns happen when the
5451 * pipe is already disabled, but FDI RX/TX is still enabled.
5452 * Happens at least with VGA+HDMI cloning. Suppress them.
5453 */
5454 if (intel_crtc->config->has_pch_encoder) {
5455 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005456 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005457 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005458
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005459 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005460
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005461 drm_crtc_vblank_off(crtc);
5462 assert_vblank_disabled(crtc);
5463
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005464 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005465
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005466 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005467
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005468 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005469 ironlake_fdi_disable(crtc);
5470
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005471 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005472
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005473 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005474 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005475
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005476 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005477 i915_reg_t reg;
5478 u32 temp;
5479
Daniel Vetterd925c592013-06-05 13:34:04 +02005480 /* disable TRANS_DP_CTL */
5481 reg = TRANS_DP_CTL(pipe);
5482 temp = I915_READ(reg);
5483 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5484 TRANS_DP_PORT_SEL_MASK);
5485 temp |= TRANS_DP_PORT_SEL_NONE;
5486 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005487
Daniel Vetterd925c592013-06-05 13:34:04 +02005488 /* disable DPLL_SEL */
5489 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005490 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005491 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005492 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005493
Daniel Vetterd925c592013-06-05 13:34:04 +02005494 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005495 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005496
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005497 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005498 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005499}
5500
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005501static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5502 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005503{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005504 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005505 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005507 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005508
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005509 if (intel_crtc->config->has_pch_encoder)
5510 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5511 false);
5512
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005513 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005514
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005515 drm_crtc_vblank_off(crtc);
5516 assert_vblank_disabled(crtc);
5517
Jani Nikula4d1de972016-03-18 17:05:42 +02005518 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005519 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005520 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005521
Ville Syrjälä00370712016-11-14 19:44:06 +02005522 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005523 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005524
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005525 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305526 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005527
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005528 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005529 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005530 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005531 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005532
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005533 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005534 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005535
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005536 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005537
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005538 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005539 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5540 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005541}
5542
Jesse Barnes2dd24552013-04-25 12:55:01 -07005543static void i9xx_pfit_enable(struct intel_crtc *crtc)
5544{
5545 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005546 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005547 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005548
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005549 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005550 return;
5551
Daniel Vetterc0b03412013-05-28 12:05:54 +02005552 /*
5553 * The panel fitter should only be adjusted whilst the pipe is disabled,
5554 * according to register description and PRM.
5555 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005556 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5557 assert_pipe_disabled(dev_priv, crtc->pipe);
5558
Jesse Barnesb074cec2013-04-25 12:55:02 -07005559 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5560 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005561
5562 /* Border color in case we don't scale up to the full screen. Black by
5563 * default, change to something else for debugging. */
5564 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005565}
5566
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005567enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005568{
5569 switch (port) {
5570 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005571 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005572 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005573 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005574 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005575 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005576 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005577 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005578 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005579 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005580 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005581 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005582 return POWER_DOMAIN_PORT_OTHER;
5583 }
5584}
5585
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005586static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5587 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005588{
5589 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005590 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005591 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5593 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005594 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005595 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005596
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005597 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005598 return 0;
5599
Imre Deak77d22dc2014-03-05 16:20:52 +02005600 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5601 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005602 if (crtc_state->pch_pfit.enabled ||
5603 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005604 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005605
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005606 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5607 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5608
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005609 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005610 }
Imre Deak319be8a2014-03-04 19:22:57 +02005611
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005612 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5613 mask |= BIT(POWER_DOMAIN_AUDIO);
5614
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005615 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005616 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005617
Imre Deak77d22dc2014-03-05 16:20:52 +02005618 return mask;
5619}
5620
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005621static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005622modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5623 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005624{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005625 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5627 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005628 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005629
5630 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005631 intel_crtc->enabled_power_domains = new_domains =
5632 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005633
Daniel Vetter5a21b662016-05-24 17:13:53 +02005634 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005635
5636 for_each_power_domain(domain, domains)
5637 intel_display_power_get(dev_priv, domain);
5638
Daniel Vetter5a21b662016-05-24 17:13:53 +02005639 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005640}
5641
5642static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005643 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005644{
5645 enum intel_display_power_domain domain;
5646
5647 for_each_power_domain(domain, domains)
5648 intel_display_power_put(dev_priv, domain);
5649}
5650
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005651static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5652 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005653{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005654 struct intel_atomic_state *old_intel_state =
5655 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005656 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005657 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005658 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005660 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005661
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005662 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005663 return;
5664
Ville Syrjälä37a56502016-06-22 21:57:04 +03005665 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305666 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005667
5668 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005669 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005670
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005671 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005672 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005673
5674 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5675 I915_WRITE(CHV_CANVAS(pipe), 0);
5676 }
5677
Daniel Vetter5b18e572014-04-24 23:55:06 +02005678 i9xx_set_pipeconf(intel_crtc);
5679
Jesse Barnes89b667f2013-04-18 14:51:36 -07005680 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005681
Daniel Vettera72e4c92014-09-30 10:56:47 +02005682 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005683
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005684 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005685
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005686 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005687 chv_prepare_pll(intel_crtc, intel_crtc->config);
5688 chv_enable_pll(intel_crtc, intel_crtc->config);
5689 } else {
5690 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5691 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005692 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005693
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005694 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005695
Jesse Barnes2dd24552013-04-25 12:55:01 -07005696 i9xx_pfit_enable(intel_crtc);
5697
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005698 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005699
Ville Syrjäläff32c542017-03-02 19:14:57 +02005700 dev_priv->display.initial_watermarks(old_intel_state,
5701 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005702 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005703
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005704 assert_vblank_disabled(crtc);
5705 drm_crtc_vblank_on(crtc);
5706
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005707 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005708}
5709
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005710static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5711{
5712 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005713 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005714
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005715 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5716 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005717}
5718
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005719static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5720 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005721{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005722 struct intel_atomic_state *old_intel_state =
5723 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005724 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005725 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005726 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005728 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005729
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005730 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005731 return;
5732
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005733 i9xx_set_pll_dividers(intel_crtc);
5734
Ville Syrjälä37a56502016-06-22 21:57:04 +03005735 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305736 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005737
5738 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005739 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005740
Daniel Vetter5b18e572014-04-24 23:55:06 +02005741 i9xx_set_pipeconf(intel_crtc);
5742
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005743 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005744
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005745 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005746 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005747
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005748 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005749
Daniel Vetterf6736a12013-06-05 13:34:30 +02005750 i9xx_enable_pll(intel_crtc);
5751
Jesse Barnes2dd24552013-04-25 12:55:01 -07005752 i9xx_pfit_enable(intel_crtc);
5753
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005754 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005755
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005756 if (dev_priv->display.initial_watermarks != NULL)
5757 dev_priv->display.initial_watermarks(old_intel_state,
5758 intel_crtc->config);
5759 else
5760 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005761 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005762
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005763 assert_vblank_disabled(crtc);
5764 drm_crtc_vblank_on(crtc);
5765
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005766 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005767}
5768
Daniel Vetter87476d62013-04-11 16:29:06 +02005769static void i9xx_pfit_disable(struct intel_crtc *crtc)
5770{
5771 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005772 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005773
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005774 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005775 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005776
5777 assert_pipe_disabled(dev_priv, crtc->pipe);
5778
Daniel Vetter328d8e82013-05-08 10:36:31 +02005779 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5780 I915_READ(PFIT_CONTROL));
5781 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005782}
5783
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005784static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5785 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005786{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005787 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005788 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005789 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5791 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005792
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005793 /*
5794 * On gen2 planes are double buffered but the pipe isn't, so we must
5795 * wait for planes to fully turn off before disabling the pipe.
5796 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005797 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005798 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005799
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005800 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005801
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005802 drm_crtc_vblank_off(crtc);
5803 assert_vblank_disabled(crtc);
5804
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005805 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005806
Daniel Vetter87476d62013-04-11 16:29:06 +02005807 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005808
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005809 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005810
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005811 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005812 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005813 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005814 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005815 vlv_disable_pll(dev_priv, pipe);
5816 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005817 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005818 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005819
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005820 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005821
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005822 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005823 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005824
5825 if (!dev_priv->display.initial_watermarks)
5826 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005827
5828 /* clock the pipe down to 640x480@60 to potentially save power */
5829 if (IS_I830(dev_priv))
5830 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005831}
5832
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005833static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5834 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005835{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005836 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005838 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005839 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005840 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005841 struct drm_atomic_state *state;
5842 struct intel_crtc_state *crtc_state;
5843 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005844
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005845 if (!intel_crtc->active)
5846 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005847
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005848 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005849 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005850
Ville Syrjälä2622a082016-03-09 19:07:26 +02005851 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005852
5853 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005854 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005855 }
5856
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005857 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005858 if (!state) {
5859 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5860 crtc->base.id, crtc->name);
5861 return;
5862 }
5863
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005864 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005865
5866 /* Everything's already locked, -EDEADLK can't happen. */
5867 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5868 ret = drm_atomic_add_affected_connectors(state, crtc);
5869
5870 WARN_ON(IS_ERR(crtc_state) || ret);
5871
5872 dev_priv->display.crtc_disable(crtc_state, state);
5873
Chris Wilson08536952016-10-14 13:18:18 +01005874 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005875
Ville Syrjälä78108b72016-05-27 20:59:19 +03005876 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5877 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005878
5879 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5880 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005881 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005882 crtc->enabled = false;
5883 crtc->state->connector_mask = 0;
5884 crtc->state->encoder_mask = 0;
5885
5886 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5887 encoder->base.crtc = NULL;
5888
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005889 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005890 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005891 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005892
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005893 domains = intel_crtc->enabled_power_domains;
5894 for_each_power_domain(domain, domains)
5895 intel_display_power_put(dev_priv, domain);
5896 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005897
5898 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5899 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005900}
5901
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005902/*
5903 * turn all crtc's off, but do not adjust state
5904 * This has to be paired with a call to intel_modeset_setup_hw_state.
5905 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005906int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005907{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005908 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005909 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005910 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005911
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005912 state = drm_atomic_helper_suspend(dev);
5913 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005914 if (ret)
5915 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005916 else
5917 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005918 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005919}
5920
Chris Wilsonea5b2132010-08-04 13:50:23 +01005921void intel_encoder_destroy(struct drm_encoder *encoder)
5922{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005923 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005924
Chris Wilsonea5b2132010-08-04 13:50:23 +01005925 drm_encoder_cleanup(encoder);
5926 kfree(intel_encoder);
5927}
5928
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005929/* Cross check the actual hw state with our own modeset state tracking (and it's
5930 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005931static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5932 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005933{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005934 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005935
5936 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5937 connector->base.base.id,
5938 connector->base.name);
5939
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005940 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005941 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005942
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005943 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005944 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005945
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005946 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005947 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005948
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005949 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005950 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005951
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005952 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005953 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005954
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005955 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005956 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005957
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005958 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005959 "attached encoder crtc differs from connector crtc\n");
5960 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005961 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005962 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005963 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005964 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005965 }
5966}
5967
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005968int intel_connector_init(struct intel_connector *connector)
5969{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02005970 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005971
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02005972 /*
5973 * Allocate enough memory to hold intel_digital_connector_state,
5974 * This might be a few bytes too many, but for connectors that don't
5975 * need it we'll free the state and allocate a smaller one on the first
5976 * succesful commit anyway.
5977 */
5978 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
5979 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005980 return -ENOMEM;
5981
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02005982 __drm_atomic_helper_connector_reset(&connector->base,
5983 &conn_state->base);
5984
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005985 return 0;
5986}
5987
5988struct intel_connector *intel_connector_alloc(void)
5989{
5990 struct intel_connector *connector;
5991
5992 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5993 if (!connector)
5994 return NULL;
5995
5996 if (intel_connector_init(connector) < 0) {
5997 kfree(connector);
5998 return NULL;
5999 }
6000
6001 return connector;
6002}
6003
Daniel Vetterf0947c32012-07-02 13:10:34 +02006004/* Simple connector->get_hw_state implementation for encoders that support only
6005 * one connector and no cloning and hence the encoder state determines the state
6006 * of the connector. */
6007bool intel_connector_get_hw_state(struct intel_connector *connector)
6008{
Daniel Vetter24929352012-07-02 20:28:59 +02006009 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006010 struct intel_encoder *encoder = connector->encoder;
6011
6012 return encoder->get_hw_state(encoder, &pipe);
6013}
6014
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006015static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006016{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006017 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6018 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006019
6020 return 0;
6021}
6022
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006023static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006024 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006025{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006026 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006027 struct drm_atomic_state *state = pipe_config->base.state;
6028 struct intel_crtc *other_crtc;
6029 struct intel_crtc_state *other_crtc_state;
6030
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006031 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6032 pipe_name(pipe), pipe_config->fdi_lanes);
6033 if (pipe_config->fdi_lanes > 4) {
6034 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6035 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006036 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006037 }
6038
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006039 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006040 if (pipe_config->fdi_lanes > 2) {
6041 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6042 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006043 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006044 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006045 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006046 }
6047 }
6048
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006049 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006050 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006051
6052 /* Ivybridge 3 pipe is really complicated */
6053 switch (pipe) {
6054 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006055 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006056 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006057 if (pipe_config->fdi_lanes <= 2)
6058 return 0;
6059
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006060 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006061 other_crtc_state =
6062 intel_atomic_get_crtc_state(state, other_crtc);
6063 if (IS_ERR(other_crtc_state))
6064 return PTR_ERR(other_crtc_state);
6065
6066 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006067 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6068 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006069 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006070 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006071 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006072 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006073 if (pipe_config->fdi_lanes > 2) {
6074 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6075 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006076 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006077 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006078
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006079 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006080 other_crtc_state =
6081 intel_atomic_get_crtc_state(state, other_crtc);
6082 if (IS_ERR(other_crtc_state))
6083 return PTR_ERR(other_crtc_state);
6084
6085 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006086 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006087 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006088 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006089 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006090 default:
6091 BUG();
6092 }
6093}
6094
Daniel Vettere29c22c2013-02-21 00:00:16 +01006095#define RETRY 1
6096static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006097 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006098{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006099 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006100 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006101 int lane, link_bw, fdi_dotclock, ret;
6102 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006103
Daniel Vettere29c22c2013-02-21 00:00:16 +01006104retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006105 /* FDI is a binary signal running at ~2.7GHz, encoding
6106 * each output octet as 10 bits. The actual frequency
6107 * is stored as a divider into a 100MHz clock, and the
6108 * mode pixel clock is stored in units of 1KHz.
6109 * Hence the bw of each lane in terms of the mode signal
6110 * is:
6111 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006112 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006113
Damien Lespiau241bfc32013-09-25 16:45:37 +01006114 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006115
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006116 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006117 pipe_config->pipe_bpp);
6118
6119 pipe_config->fdi_lanes = lane;
6120
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006121 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006122 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006123
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006124 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006125 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006126 pipe_config->pipe_bpp -= 2*3;
6127 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6128 pipe_config->pipe_bpp);
6129 needs_recompute = true;
6130 pipe_config->bw_constrained = true;
6131
6132 goto retry;
6133 }
6134
6135 if (needs_recompute)
6136 return RETRY;
6137
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006138 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006139}
6140
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006141static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6142 struct intel_crtc_state *pipe_config)
6143{
6144 if (pipe_config->pipe_bpp > 24)
6145 return false;
6146
6147 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006148 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006149 return true;
6150
6151 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006152 * We compare against max which means we must take
6153 * the increased cdclk requirement into account when
6154 * calculating the new cdclk.
6155 *
6156 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006157 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006158 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006159 dev_priv->max_cdclk_freq * 95 / 100;
6160}
6161
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006162static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006163 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006164{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006165 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006166 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006167
Jani Nikulad330a952014-01-21 11:24:25 +02006168 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006169 hsw_crtc_supports_ips(crtc) &&
6170 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006171}
6172
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006173static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6174{
6175 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6176
6177 /* GDG double wide on either pipe, otherwise pipe A only */
6178 return INTEL_INFO(dev_priv)->gen < 4 &&
6179 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6180}
6181
Ville Syrjäläceb99322017-01-20 20:22:05 +02006182static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6183{
6184 uint32_t pixel_rate;
6185
6186 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6187
6188 /*
6189 * We only use IF-ID interlacing. If we ever use
6190 * PF-ID we'll need to adjust the pixel_rate here.
6191 */
6192
6193 if (pipe_config->pch_pfit.enabled) {
6194 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6195 uint32_t pfit_size = pipe_config->pch_pfit.size;
6196
6197 pipe_w = pipe_config->pipe_src_w;
6198 pipe_h = pipe_config->pipe_src_h;
6199
6200 pfit_w = (pfit_size >> 16) & 0xFFFF;
6201 pfit_h = pfit_size & 0xFFFF;
6202 if (pipe_w < pfit_w)
6203 pipe_w = pfit_w;
6204 if (pipe_h < pfit_h)
6205 pipe_h = pfit_h;
6206
6207 if (WARN_ON(!pfit_w || !pfit_h))
6208 return pixel_rate;
6209
6210 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6211 pfit_w * pfit_h);
6212 }
6213
6214 return pixel_rate;
6215}
6216
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006217static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6218{
6219 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6220
6221 if (HAS_GMCH_DISPLAY(dev_priv))
6222 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6223 crtc_state->pixel_rate =
6224 crtc_state->base.adjusted_mode.crtc_clock;
6225 else
6226 crtc_state->pixel_rate =
6227 ilk_pipe_pixel_rate(crtc_state);
6228}
6229
Daniel Vettera43f6e02013-06-07 23:10:32 +02006230static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006231 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006232{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006233 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006234 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006235 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006236 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006237
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006238 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006239 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006240
6241 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006242 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006243 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006244 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006245 if (intel_crtc_supports_double_wide(crtc) &&
6246 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006247 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006248 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006249 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006250 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006251
Ville Syrjäläf3261152016-05-24 21:34:18 +03006252 if (adjusted_mode->crtc_clock > clock_limit) {
6253 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6254 adjusted_mode->crtc_clock, clock_limit,
6255 yesno(pipe_config->double_wide));
6256 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006257 }
Chris Wilson89749352010-09-12 18:25:19 +01006258
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006259 /*
6260 * Pipe horizontal size must be even in:
6261 * - DVO ganged mode
6262 * - LVDS dual channel mode
6263 * - Double wide pipe
6264 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006265 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006266 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6267 pipe_config->pipe_src_w &= ~1;
6268
Damien Lespiau8693a822013-05-03 18:48:11 +01006269 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6270 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006271 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006272 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006273 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006274 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006275
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006276 intel_crtc_compute_pixel_rate(pipe_config);
6277
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006278 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006279 hsw_compute_ips_config(crtc, pipe_config);
6280
Daniel Vetter877d48d2013-04-19 11:24:43 +02006281 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006282 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006283
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006284 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006285}
6286
Zhenyu Wang2c072452009-06-05 15:38:42 +08006287static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006288intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006289{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006290 while (*num > DATA_LINK_M_N_MASK ||
6291 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006292 *num >>= 1;
6293 *den >>= 1;
6294 }
6295}
6296
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006297static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006298 uint32_t *ret_m, uint32_t *ret_n,
6299 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006300{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006301 /*
6302 * Reduce M/N as much as possible without loss in precision. Several DP
6303 * dongles in particular seem to be fussy about too large *link* M/N
6304 * values. The passed in values are more likely to have the least
6305 * significant bits zero than M after rounding below, so do this first.
6306 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006307 if (reduce_m_n) {
6308 while ((m & 1) == 0 && (n & 1) == 0) {
6309 m >>= 1;
6310 n >>= 1;
6311 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006312 }
6313
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006314 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6315 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6316 intel_reduce_m_n_ratio(ret_m, ret_n);
6317}
6318
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006319void
6320intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6321 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006322 struct intel_link_m_n *m_n,
6323 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006324{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006325 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006326
6327 compute_m_n(bits_per_pixel * pixel_clock,
6328 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006329 &m_n->gmch_m, &m_n->gmch_n,
6330 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006331
6332 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006333 &m_n->link_m, &m_n->link_n,
6334 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006335}
6336
Chris Wilsona7615032011-01-12 17:04:08 +00006337static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6338{
Jani Nikulad330a952014-01-21 11:24:25 +02006339 if (i915.panel_use_ssc >= 0)
6340 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006341 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006342 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006343}
6344
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006345static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006346{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006347 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006348}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006349
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006350static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6351{
6352 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006353}
6354
Daniel Vetterf47709a2013-03-28 10:42:02 +01006355static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006356 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006357 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006358{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006359 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006360 u32 fp, fp2 = 0;
6361
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006362 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006363 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006364 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006365 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006366 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006367 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006368 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006369 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006370 }
6371
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006372 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006373
Daniel Vetterf47709a2013-03-28 10:42:02 +01006374 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006375 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006376 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006377 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006378 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006379 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006380 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006381 }
6382}
6383
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006384static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6385 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006386{
6387 u32 reg_val;
6388
6389 /*
6390 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6391 * and set it to a reasonable value instead.
6392 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006393 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006394 reg_val &= 0xffffff00;
6395 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006396 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006397
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006398 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006399 reg_val &= 0x00ffffff;
6400 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006401 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006402
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006403 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006404 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006405 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006406
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006407 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006408 reg_val &= 0x00ffffff;
6409 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006410 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006411}
6412
Daniel Vetterb5518422013-05-03 11:49:48 +02006413static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6414 struct intel_link_m_n *m_n)
6415{
6416 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006417 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006418 int pipe = crtc->pipe;
6419
Daniel Vettere3b95f12013-05-03 11:49:49 +02006420 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6421 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6422 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6423 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006424}
6425
6426static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006427 struct intel_link_m_n *m_n,
6428 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006429{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006430 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006431 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006432 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006433
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006434 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006435 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6436 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6437 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6438 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006439 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6440 * for gen < 8) and if DRRS is supported (to make sure the
6441 * registers are not unnecessarily accessed).
6442 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006443 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6444 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006445 I915_WRITE(PIPE_DATA_M2(transcoder),
6446 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6447 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6448 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6449 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6450 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006451 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006452 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6453 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6454 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6455 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006456 }
6457}
6458
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306459void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006460{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306461 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6462
6463 if (m_n == M1_N1) {
6464 dp_m_n = &crtc->config->dp_m_n;
6465 dp_m2_n2 = &crtc->config->dp_m2_n2;
6466 } else if (m_n == M2_N2) {
6467
6468 /*
6469 * M2_N2 registers are not supported. Hence m2_n2 divider value
6470 * needs to be programmed into M1_N1.
6471 */
6472 dp_m_n = &crtc->config->dp_m2_n2;
6473 } else {
6474 DRM_ERROR("Unsupported divider value\n");
6475 return;
6476 }
6477
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006478 if (crtc->config->has_pch_encoder)
6479 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006480 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306481 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006482}
6483
Daniel Vetter251ac862015-06-18 10:30:24 +02006484static void vlv_compute_dpll(struct intel_crtc *crtc,
6485 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006486{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006487 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006488 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006489 if (crtc->pipe != PIPE_A)
6490 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006491
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006492 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006493 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006494 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6495 DPLL_EXT_BUFFER_ENABLE_VLV;
6496
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006497 pipe_config->dpll_hw_state.dpll_md =
6498 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6499}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006500
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006501static void chv_compute_dpll(struct intel_crtc *crtc,
6502 struct intel_crtc_state *pipe_config)
6503{
6504 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006505 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006506 if (crtc->pipe != PIPE_A)
6507 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6508
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006509 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006510 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006511 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6512
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006513 pipe_config->dpll_hw_state.dpll_md =
6514 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006515}
6516
Ville Syrjäläd288f652014-10-28 13:20:22 +02006517static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006518 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006519{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006520 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006521 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006522 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006523 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006524 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006525 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006526
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006527 /* Enable Refclk */
6528 I915_WRITE(DPLL(pipe),
6529 pipe_config->dpll_hw_state.dpll &
6530 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6531
6532 /* No need to actually set up the DPLL with DSI */
6533 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6534 return;
6535
Ville Syrjäläa5805162015-05-26 20:42:30 +03006536 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006537
Ville Syrjäläd288f652014-10-28 13:20:22 +02006538 bestn = pipe_config->dpll.n;
6539 bestm1 = pipe_config->dpll.m1;
6540 bestm2 = pipe_config->dpll.m2;
6541 bestp1 = pipe_config->dpll.p1;
6542 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006543
Jesse Barnes89b667f2013-04-18 14:51:36 -07006544 /* See eDP HDMI DPIO driver vbios notes doc */
6545
6546 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006547 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006548 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006549
6550 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006551 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006552
6553 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006554 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006555 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006556 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006557
6558 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006559 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006560
6561 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006562 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6563 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6564 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006565 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006566
6567 /*
6568 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6569 * but we don't support that).
6570 * Note: don't use the DAC post divider as it seems unstable.
6571 */
6572 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006573 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006574
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006575 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006576 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006577
Jesse Barnes89b667f2013-04-18 14:51:36 -07006578 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006579 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006580 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6581 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006582 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006583 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006584 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006585 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006586 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006587
Ville Syrjälä37a56502016-06-22 21:57:04 +03006588 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006589 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006590 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006591 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006592 0x0df40000);
6593 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006594 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006595 0x0df70000);
6596 } else { /* HDMI or VGA */
6597 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006598 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006599 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006600 0x0df70000);
6601 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006602 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006603 0x0df40000);
6604 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006605
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006606 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006607 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006608 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006609 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006610 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006611
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006612 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006613 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006614}
6615
Ville Syrjäläd288f652014-10-28 13:20:22 +02006616static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006617 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006618{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006619 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006620 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006621 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006622 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306623 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006624 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306625 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306626 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006627
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006628 /* Enable Refclk and SSC */
6629 I915_WRITE(DPLL(pipe),
6630 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6631
6632 /* No need to actually set up the DPLL with DSI */
6633 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6634 return;
6635
Ville Syrjäläd288f652014-10-28 13:20:22 +02006636 bestn = pipe_config->dpll.n;
6637 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6638 bestm1 = pipe_config->dpll.m1;
6639 bestm2 = pipe_config->dpll.m2 >> 22;
6640 bestp1 = pipe_config->dpll.p1;
6641 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306642 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306643 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306644 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006645
Ville Syrjäläa5805162015-05-26 20:42:30 +03006646 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006647
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006648 /* p1 and p2 divider */
6649 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6650 5 << DPIO_CHV_S1_DIV_SHIFT |
6651 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6652 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6653 1 << DPIO_CHV_K_DIV_SHIFT);
6654
6655 /* Feedback post-divider - m2 */
6656 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6657
6658 /* Feedback refclk divider - n and m1 */
6659 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6660 DPIO_CHV_M1_DIV_BY_2 |
6661 1 << DPIO_CHV_N_DIV_SHIFT);
6662
6663 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006664 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006665
6666 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306667 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6668 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6669 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6670 if (bestm2_frac)
6671 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6672 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006673
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306674 /* Program digital lock detect threshold */
6675 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6676 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6677 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6678 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6679 if (!bestm2_frac)
6680 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6681 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6682
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006683 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306684 if (vco == 5400000) {
6685 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6686 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6687 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6688 tribuf_calcntr = 0x9;
6689 } else if (vco <= 6200000) {
6690 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6691 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6692 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6693 tribuf_calcntr = 0x9;
6694 } else if (vco <= 6480000) {
6695 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6696 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6697 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6698 tribuf_calcntr = 0x8;
6699 } else {
6700 /* Not supported. Apply the same limits as in the max case */
6701 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6702 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6703 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6704 tribuf_calcntr = 0;
6705 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006706 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6707
Ville Syrjälä968040b2015-03-11 22:52:08 +02006708 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306709 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6710 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6711 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6712
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006713 /* AFC Recal */
6714 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6715 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6716 DPIO_AFC_RECAL);
6717
Ville Syrjäläa5805162015-05-26 20:42:30 +03006718 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006719}
6720
Ville Syrjäläd288f652014-10-28 13:20:22 +02006721/**
6722 * vlv_force_pll_on - forcibly enable just the PLL
6723 * @dev_priv: i915 private structure
6724 * @pipe: pipe PLL to enable
6725 * @dpll: PLL configuration
6726 *
6727 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6728 * in cases where we need the PLL enabled even when @pipe is not going to
6729 * be enabled.
6730 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006731int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006732 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006733{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006734 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006735 struct intel_crtc_state *pipe_config;
6736
6737 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6738 if (!pipe_config)
6739 return -ENOMEM;
6740
6741 pipe_config->base.crtc = &crtc->base;
6742 pipe_config->pixel_multiplier = 1;
6743 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006744
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006745 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006746 chv_compute_dpll(crtc, pipe_config);
6747 chv_prepare_pll(crtc, pipe_config);
6748 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006749 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006750 vlv_compute_dpll(crtc, pipe_config);
6751 vlv_prepare_pll(crtc, pipe_config);
6752 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006753 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006754
6755 kfree(pipe_config);
6756
6757 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006758}
6759
6760/**
6761 * vlv_force_pll_off - forcibly disable just the PLL
6762 * @dev_priv: i915 private structure
6763 * @pipe: pipe PLL to disable
6764 *
6765 * Disable the PLL for @pipe. To be used in cases where we need
6766 * the PLL enabled even when @pipe is not going to be enabled.
6767 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006768void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006769{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006770 if (IS_CHERRYVIEW(dev_priv))
6771 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006772 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006773 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006774}
6775
Daniel Vetter251ac862015-06-18 10:30:24 +02006776static void i9xx_compute_dpll(struct intel_crtc *crtc,
6777 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006778 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006779{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006780 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006781 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006782 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006783
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006784 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306785
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006786 dpll = DPLL_VGA_MODE_DIS;
6787
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006788 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006789 dpll |= DPLLB_MODE_LVDS;
6790 else
6791 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006792
Jani Nikula73f67aa2016-12-07 22:48:09 +02006793 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6794 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006795 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006796 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006797 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006798
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006799 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6800 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006801 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006802
Ville Syrjälä37a56502016-06-22 21:57:04 +03006803 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006804 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006805
6806 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006807 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006808 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6809 else {
6810 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006811 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006812 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6813 }
6814 switch (clock->p2) {
6815 case 5:
6816 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6817 break;
6818 case 7:
6819 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6820 break;
6821 case 10:
6822 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6823 break;
6824 case 14:
6825 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6826 break;
6827 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006828 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006829 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6830
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006831 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006832 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006833 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006834 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006835 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6836 else
6837 dpll |= PLL_REF_INPUT_DREFCLK;
6838
6839 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006840 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006841
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006842 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006843 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006844 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006845 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006846 }
6847}
6848
Daniel Vetter251ac862015-06-18 10:30:24 +02006849static void i8xx_compute_dpll(struct intel_crtc *crtc,
6850 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006851 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006852{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006853 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006854 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006855 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006856 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006857
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006858 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306859
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006860 dpll = DPLL_VGA_MODE_DIS;
6861
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006862 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006863 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6864 } else {
6865 if (clock->p1 == 2)
6866 dpll |= PLL_P1_DIVIDE_BY_TWO;
6867 else
6868 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6869 if (clock->p2 == 4)
6870 dpll |= PLL_P2_DIVIDE_BY_4;
6871 }
6872
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006873 if (!IS_I830(dev_priv) &&
6874 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006875 dpll |= DPLL_DVO_2X_MODE;
6876
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006877 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006878 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006879 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6880 else
6881 dpll |= PLL_REF_INPUT_DREFCLK;
6882
6883 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006884 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006885}
6886
Daniel Vetter8a654f32013-06-01 17:16:22 +02006887static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006888{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006889 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006890 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006891 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006892 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006893 uint32_t crtc_vtotal, crtc_vblank_end;
6894 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006895
6896 /* We need to be careful not to changed the adjusted mode, for otherwise
6897 * the hw state checker will get angry at the mismatch. */
6898 crtc_vtotal = adjusted_mode->crtc_vtotal;
6899 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006900
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006901 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006902 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006903 crtc_vtotal -= 1;
6904 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006905
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006906 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006907 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6908 else
6909 vsyncshift = adjusted_mode->crtc_hsync_start -
6910 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006911 if (vsyncshift < 0)
6912 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006913 }
6914
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006915 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006916 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006917
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006918 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006919 (adjusted_mode->crtc_hdisplay - 1) |
6920 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006921 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006922 (adjusted_mode->crtc_hblank_start - 1) |
6923 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006924 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006925 (adjusted_mode->crtc_hsync_start - 1) |
6926 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6927
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006928 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006929 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006930 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006931 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006932 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006933 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006934 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006935 (adjusted_mode->crtc_vsync_start - 1) |
6936 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6937
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006938 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6939 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6940 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6941 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006942 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006943 (pipe == PIPE_B || pipe == PIPE_C))
6944 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6945
Jani Nikulabc58be62016-03-18 17:05:39 +02006946}
6947
6948static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6949{
6950 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006951 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006952 enum pipe pipe = intel_crtc->pipe;
6953
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006954 /* pipesrc controls the size that is scaled from, which should
6955 * always be the user's requested size.
6956 */
6957 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006958 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6959 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006960}
6961
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006962static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006963 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006964{
6965 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006966 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006967 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6968 uint32_t tmp;
6969
6970 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006971 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6972 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006973 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006974 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6975 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006976 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006977 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6978 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006979
6980 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006981 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6982 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006983 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006984 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6985 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006986 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006987 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6988 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006989
6990 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006991 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6992 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6993 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006994 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006995}
6996
6997static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6998 struct intel_crtc_state *pipe_config)
6999{
7000 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007001 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007002 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007003
7004 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007005 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7006 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7007
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007008 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7009 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007010}
7011
Daniel Vetterf6a83282014-02-11 15:28:57 -08007012void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007013 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007014{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007015 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7016 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7017 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7018 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007019
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007020 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7021 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7022 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7023 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007024
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007025 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007026 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007027
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007028 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007029
7030 mode->hsync = drm_mode_hsync(mode);
7031 mode->vrefresh = drm_mode_vrefresh(mode);
7032 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007033}
7034
Daniel Vetter84b046f2013-02-19 18:48:54 +01007035static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7036{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007037 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007038 uint32_t pipeconf;
7039
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007040 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007041
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007042 /* we keep both pipes enabled on 830 */
7043 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007044 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007045
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007046 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007047 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007048
Daniel Vetterff9ce462013-04-24 14:57:17 +02007049 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007050 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7051 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007052 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007053 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007054 pipeconf |= PIPECONF_DITHER_EN |
7055 PIPECONF_DITHER_TYPE_SP;
7056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007057 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007058 case 18:
7059 pipeconf |= PIPECONF_6BPC;
7060 break;
7061 case 24:
7062 pipeconf |= PIPECONF_8BPC;
7063 break;
7064 case 30:
7065 pipeconf |= PIPECONF_10BPC;
7066 break;
7067 default:
7068 /* Case prevented by intel_choose_pipe_bpp_dither. */
7069 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007070 }
7071 }
7072
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007073 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007074 if (intel_crtc->lowfreq_avail) {
7075 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7076 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7077 } else {
7078 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007079 }
7080 }
7081
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007082 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007083 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007084 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007085 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7086 else
7087 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7088 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007089 pipeconf |= PIPECONF_PROGRESSIVE;
7090
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007091 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007092 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007093 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007094
Daniel Vetter84b046f2013-02-19 18:48:54 +01007095 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7096 POSTING_READ(PIPECONF(intel_crtc->pipe));
7097}
7098
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007099static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7100 struct intel_crtc_state *crtc_state)
7101{
7102 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007103 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007104 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007105 int refclk = 48000;
7106
7107 memset(&crtc_state->dpll_hw_state, 0,
7108 sizeof(crtc_state->dpll_hw_state));
7109
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007110 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007111 if (intel_panel_use_ssc(dev_priv)) {
7112 refclk = dev_priv->vbt.lvds_ssc_freq;
7113 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7114 }
7115
7116 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007117 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007118 limit = &intel_limits_i8xx_dvo;
7119 } else {
7120 limit = &intel_limits_i8xx_dac;
7121 }
7122
7123 if (!crtc_state->clock_set &&
7124 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7125 refclk, NULL, &crtc_state->dpll)) {
7126 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7127 return -EINVAL;
7128 }
7129
7130 i8xx_compute_dpll(crtc, crtc_state, NULL);
7131
7132 return 0;
7133}
7134
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007135static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7136 struct intel_crtc_state *crtc_state)
7137{
7138 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007139 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007140 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007141 int refclk = 96000;
7142
7143 memset(&crtc_state->dpll_hw_state, 0,
7144 sizeof(crtc_state->dpll_hw_state));
7145
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007146 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007147 if (intel_panel_use_ssc(dev_priv)) {
7148 refclk = dev_priv->vbt.lvds_ssc_freq;
7149 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7150 }
7151
7152 if (intel_is_dual_link_lvds(dev))
7153 limit = &intel_limits_g4x_dual_channel_lvds;
7154 else
7155 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007156 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7157 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007158 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007159 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007160 limit = &intel_limits_g4x_sdvo;
7161 } else {
7162 /* The option is for other outputs */
7163 limit = &intel_limits_i9xx_sdvo;
7164 }
7165
7166 if (!crtc_state->clock_set &&
7167 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7168 refclk, NULL, &crtc_state->dpll)) {
7169 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7170 return -EINVAL;
7171 }
7172
7173 i9xx_compute_dpll(crtc, crtc_state, NULL);
7174
7175 return 0;
7176}
7177
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007178static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7179 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007180{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007181 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007182 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007183 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007184 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007185
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007186 memset(&crtc_state->dpll_hw_state, 0,
7187 sizeof(crtc_state->dpll_hw_state));
7188
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007189 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007190 if (intel_panel_use_ssc(dev_priv)) {
7191 refclk = dev_priv->vbt.lvds_ssc_freq;
7192 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7193 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007194
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007195 limit = &intel_limits_pineview_lvds;
7196 } else {
7197 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007198 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007199
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007200 if (!crtc_state->clock_set &&
7201 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7202 refclk, NULL, &crtc_state->dpll)) {
7203 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7204 return -EINVAL;
7205 }
7206
7207 i9xx_compute_dpll(crtc, crtc_state, NULL);
7208
7209 return 0;
7210}
7211
7212static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7213 struct intel_crtc_state *crtc_state)
7214{
7215 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007216 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007217 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007218 int refclk = 96000;
7219
7220 memset(&crtc_state->dpll_hw_state, 0,
7221 sizeof(crtc_state->dpll_hw_state));
7222
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007223 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007224 if (intel_panel_use_ssc(dev_priv)) {
7225 refclk = dev_priv->vbt.lvds_ssc_freq;
7226 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007227 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007228
7229 limit = &intel_limits_i9xx_lvds;
7230 } else {
7231 limit = &intel_limits_i9xx_sdvo;
7232 }
7233
7234 if (!crtc_state->clock_set &&
7235 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7236 refclk, NULL, &crtc_state->dpll)) {
7237 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7238 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007239 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007240
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007241 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007242
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007243 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007244}
7245
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007246static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7247 struct intel_crtc_state *crtc_state)
7248{
7249 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007250 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007251
7252 memset(&crtc_state->dpll_hw_state, 0,
7253 sizeof(crtc_state->dpll_hw_state));
7254
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007255 if (!crtc_state->clock_set &&
7256 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7257 refclk, NULL, &crtc_state->dpll)) {
7258 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7259 return -EINVAL;
7260 }
7261
7262 chv_compute_dpll(crtc, crtc_state);
7263
7264 return 0;
7265}
7266
7267static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7268 struct intel_crtc_state *crtc_state)
7269{
7270 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007271 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007272
7273 memset(&crtc_state->dpll_hw_state, 0,
7274 sizeof(crtc_state->dpll_hw_state));
7275
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007276 if (!crtc_state->clock_set &&
7277 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7278 refclk, NULL, &crtc_state->dpll)) {
7279 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7280 return -EINVAL;
7281 }
7282
7283 vlv_compute_dpll(crtc, crtc_state);
7284
7285 return 0;
7286}
7287
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007288static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007289 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007290{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007291 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007292 uint32_t tmp;
7293
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007294 if (INTEL_GEN(dev_priv) <= 3 &&
7295 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007296 return;
7297
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007298 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007299 if (!(tmp & PFIT_ENABLE))
7300 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007301
Daniel Vetter06922822013-07-11 13:35:40 +02007302 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007303 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007304 if (crtc->pipe != PIPE_B)
7305 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007306 } else {
7307 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7308 return;
7309 }
7310
Daniel Vetter06922822013-07-11 13:35:40 +02007311 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007312 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007313}
7314
Jesse Barnesacbec812013-09-20 11:29:32 -07007315static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007316 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007317{
7318 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007319 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007320 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007321 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007322 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007323 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007324
Ville Syrjäläb5219732016-03-15 16:40:01 +02007325 /* In case of DSI, DPLL will not be used */
7326 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307327 return;
7328
Ville Syrjäläa5805162015-05-26 20:42:30 +03007329 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007331 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007332
7333 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7334 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7335 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7336 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7337 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7338
Imre Deakdccbea32015-06-22 23:35:51 +03007339 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007340}
7341
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007342static void
7343i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7344 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007345{
7346 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007347 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007348 u32 val, base, offset;
7349 int pipe = crtc->pipe, plane = crtc->plane;
7350 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007351 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007352 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007353 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007354
Damien Lespiau42a7b082015-02-05 19:35:13 +00007355 val = I915_READ(DSPCNTR(plane));
7356 if (!(val & DISPLAY_PLANE_ENABLE))
7357 return;
7358
Damien Lespiaud9806c92015-01-21 14:07:19 +00007359 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007360 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007361 DRM_DEBUG_KMS("failed to alloc fb\n");
7362 return;
7363 }
7364
Damien Lespiau1b842c82015-01-21 13:50:54 +00007365 fb = &intel_fb->base;
7366
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007367 fb->dev = dev;
7368
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007369 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007370 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007371 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007372 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007373 }
7374 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007375
7376 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007377 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007378 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007379
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007380 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007381 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007382 offset = I915_READ(DSPTILEOFF(plane));
7383 else
7384 offset = I915_READ(DSPLINOFF(plane));
7385 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7386 } else {
7387 base = I915_READ(DSPADDR(plane));
7388 }
7389 plane_config->base = base;
7390
7391 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007392 fb->width = ((val >> 16) & 0xfff) + 1;
7393 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007394
7395 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007396 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007397
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007398 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007399
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007400 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007401
Damien Lespiau2844a922015-01-20 12:51:48 +00007402 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7403 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007404 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007405 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007406
Damien Lespiau2d140302015-02-05 17:22:18 +00007407 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007408}
7409
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007410static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007411 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007412{
7413 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007414 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007415 int pipe = pipe_config->cpu_transcoder;
7416 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007417 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007418 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007419 int refclk = 100000;
7420
Ville Syrjäläb5219732016-03-15 16:40:01 +02007421 /* In case of DSI, DPLL will not be used */
7422 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7423 return;
7424
Ville Syrjäläa5805162015-05-26 20:42:30 +03007425 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007426 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7427 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7428 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7429 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007430 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007431 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007432
7433 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007434 clock.m2 = (pll_dw0 & 0xff) << 22;
7435 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7436 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007437 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7438 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7439 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7440
Imre Deakdccbea32015-06-22 23:35:51 +03007441 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007442}
7443
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007444static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007445 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007446{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007447 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007448 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007449 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007450 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007451
Imre Deak17290502016-02-12 18:55:11 +02007452 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7453 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007454 return false;
7455
Daniel Vettere143a212013-07-04 12:01:15 +02007456 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007457 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007458
Imre Deak17290502016-02-12 18:55:11 +02007459 ret = false;
7460
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007461 tmp = I915_READ(PIPECONF(crtc->pipe));
7462 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007463 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007464
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007465 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7466 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007467 switch (tmp & PIPECONF_BPC_MASK) {
7468 case PIPECONF_6BPC:
7469 pipe_config->pipe_bpp = 18;
7470 break;
7471 case PIPECONF_8BPC:
7472 pipe_config->pipe_bpp = 24;
7473 break;
7474 case PIPECONF_10BPC:
7475 pipe_config->pipe_bpp = 30;
7476 break;
7477 default:
7478 break;
7479 }
7480 }
7481
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007482 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007483 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007484 pipe_config->limited_color_range = true;
7485
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007486 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007487 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7488
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007489 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007490 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007491
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007492 i9xx_get_pfit_config(crtc, pipe_config);
7493
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007494 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007495 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007496 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007497 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7498 else
7499 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007500 pipe_config->pixel_multiplier =
7501 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7502 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007503 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007504 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007505 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007506 tmp = I915_READ(DPLL(crtc->pipe));
7507 pipe_config->pixel_multiplier =
7508 ((tmp & SDVO_MULTIPLIER_MASK)
7509 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7510 } else {
7511 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7512 * port and will be fixed up in the encoder->get_config
7513 * function. */
7514 pipe_config->pixel_multiplier = 1;
7515 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007516 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007517 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007518 /*
7519 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7520 * on 830. Filter it out here so that we don't
7521 * report errors due to that.
7522 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007523 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007524 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7525
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007526 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7527 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007528 } else {
7529 /* Mask out read-only status bits. */
7530 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7531 DPLL_PORTC_READY_MASK |
7532 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007533 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007534
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007535 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007536 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007537 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007538 vlv_crtc_clock_get(crtc, pipe_config);
7539 else
7540 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007541
Ville Syrjälä0f646142015-08-26 19:39:18 +03007542 /*
7543 * Normally the dotclock is filled in by the encoder .get_config()
7544 * but in case the pipe is enabled w/o any ports we need a sane
7545 * default.
7546 */
7547 pipe_config->base.adjusted_mode.crtc_clock =
7548 pipe_config->port_clock / pipe_config->pixel_multiplier;
7549
Imre Deak17290502016-02-12 18:55:11 +02007550 ret = true;
7551
7552out:
7553 intel_display_power_put(dev_priv, power_domain);
7554
7555 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007556}
7557
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007558static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007559{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007560 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007561 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007562 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007563 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007564 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007565 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007566 bool has_ck505 = false;
7567 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007568 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007569
7570 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007571 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007572 switch (encoder->type) {
7573 case INTEL_OUTPUT_LVDS:
7574 has_panel = true;
7575 has_lvds = true;
7576 break;
7577 case INTEL_OUTPUT_EDP:
7578 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007579 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007580 has_cpu_edp = true;
7581 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007582 default:
7583 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007584 }
7585 }
7586
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007587 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007588 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007589 can_ssc = has_ck505;
7590 } else {
7591 has_ck505 = false;
7592 can_ssc = true;
7593 }
7594
Lyude1c1a24d2016-06-14 11:04:09 -04007595 /* Check if any DPLLs are using the SSC source */
7596 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7597 u32 temp = I915_READ(PCH_DPLL(i));
7598
7599 if (!(temp & DPLL_VCO_ENABLE))
7600 continue;
7601
7602 if ((temp & PLL_REF_INPUT_MASK) ==
7603 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7604 using_ssc_source = true;
7605 break;
7606 }
7607 }
7608
7609 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7610 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007611
7612 /* Ironlake: try to setup display ref clock before DPLL
7613 * enabling. This is only under driver's control after
7614 * PCH B stepping, previous chipset stepping should be
7615 * ignoring this setting.
7616 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007617 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007618
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007619 /* As we must carefully and slowly disable/enable each source in turn,
7620 * compute the final state we want first and check if we need to
7621 * make any changes at all.
7622 */
7623 final = val;
7624 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007625 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007626 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007627 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007628 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7629
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007630 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007631 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007632 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007633
Keith Packard199e5d72011-09-22 12:01:57 -07007634 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007635 final |= DREF_SSC_SOURCE_ENABLE;
7636
7637 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7638 final |= DREF_SSC1_ENABLE;
7639
7640 if (has_cpu_edp) {
7641 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7642 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7643 else
7644 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7645 } else
7646 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007647 } else if (using_ssc_source) {
7648 final |= DREF_SSC_SOURCE_ENABLE;
7649 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007650 }
7651
7652 if (final == val)
7653 return;
7654
7655 /* Always enable nonspread source */
7656 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7657
7658 if (has_ck505)
7659 val |= DREF_NONSPREAD_CK505_ENABLE;
7660 else
7661 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7662
7663 if (has_panel) {
7664 val &= ~DREF_SSC_SOURCE_MASK;
7665 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007666
Keith Packard199e5d72011-09-22 12:01:57 -07007667 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007668 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007669 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007670 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007671 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007672 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007673
7674 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007675 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007676 POSTING_READ(PCH_DREF_CONTROL);
7677 udelay(200);
7678
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007679 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007680
7681 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007682 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007683 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007684 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007685 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007686 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007687 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007688 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007689 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007690
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007691 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007692 POSTING_READ(PCH_DREF_CONTROL);
7693 udelay(200);
7694 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007695 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007696
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007697 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007698
7699 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007700 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007701
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007702 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007703 POSTING_READ(PCH_DREF_CONTROL);
7704 udelay(200);
7705
Lyude1c1a24d2016-06-14 11:04:09 -04007706 if (!using_ssc_source) {
7707 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007708
Lyude1c1a24d2016-06-14 11:04:09 -04007709 /* Turn off the SSC source */
7710 val &= ~DREF_SSC_SOURCE_MASK;
7711 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007712
Lyude1c1a24d2016-06-14 11:04:09 -04007713 /* Turn off SSC1 */
7714 val &= ~DREF_SSC1_ENABLE;
7715
7716 I915_WRITE(PCH_DREF_CONTROL, val);
7717 POSTING_READ(PCH_DREF_CONTROL);
7718 udelay(200);
7719 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007720 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007721
7722 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007723}
7724
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007725static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007726{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007727 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007728
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007729 tmp = I915_READ(SOUTH_CHICKEN2);
7730 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7731 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007732
Imre Deakcf3598c2016-06-28 13:37:31 +03007733 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7734 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007735 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007736
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007737 tmp = I915_READ(SOUTH_CHICKEN2);
7738 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7739 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007740
Imre Deakcf3598c2016-06-28 13:37:31 +03007741 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7742 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007743 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007744}
7745
7746/* WaMPhyProgramming:hsw */
7747static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7748{
7749 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007750
7751 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7752 tmp &= ~(0xFF << 24);
7753 tmp |= (0x12 << 24);
7754 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7755
Paulo Zanonidde86e22012-12-01 12:04:25 -02007756 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7757 tmp |= (1 << 11);
7758 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7759
7760 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7761 tmp |= (1 << 11);
7762 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7763
Paulo Zanonidde86e22012-12-01 12:04:25 -02007764 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7765 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7766 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7767
7768 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7769 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7770 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7771
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007772 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7773 tmp &= ~(7 << 13);
7774 tmp |= (5 << 13);
7775 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007776
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007777 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7778 tmp &= ~(7 << 13);
7779 tmp |= (5 << 13);
7780 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007781
7782 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7783 tmp &= ~0xFF;
7784 tmp |= 0x1C;
7785 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7786
7787 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7788 tmp &= ~0xFF;
7789 tmp |= 0x1C;
7790 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7791
7792 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7793 tmp &= ~(0xFF << 16);
7794 tmp |= (0x1C << 16);
7795 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7796
7797 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7798 tmp &= ~(0xFF << 16);
7799 tmp |= (0x1C << 16);
7800 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7801
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007802 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7803 tmp |= (1 << 27);
7804 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007805
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007806 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7807 tmp |= (1 << 27);
7808 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007809
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007810 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7811 tmp &= ~(0xF << 28);
7812 tmp |= (4 << 28);
7813 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007814
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007815 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7816 tmp &= ~(0xF << 28);
7817 tmp |= (4 << 28);
7818 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007819}
7820
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007821/* Implements 3 different sequences from BSpec chapter "Display iCLK
7822 * Programming" based on the parameters passed:
7823 * - Sequence to enable CLKOUT_DP
7824 * - Sequence to enable CLKOUT_DP without spread
7825 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7826 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007827static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7828 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007829{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007830 uint32_t reg, tmp;
7831
7832 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7833 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007834 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7835 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007836 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007837
Ville Syrjäläa5805162015-05-26 20:42:30 +03007838 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007839
7840 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7841 tmp &= ~SBI_SSCCTL_DISABLE;
7842 tmp |= SBI_SSCCTL_PATHALT;
7843 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7844
7845 udelay(24);
7846
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007847 if (with_spread) {
7848 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7849 tmp &= ~SBI_SSCCTL_PATHALT;
7850 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007851
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007852 if (with_fdi) {
7853 lpt_reset_fdi_mphy(dev_priv);
7854 lpt_program_fdi_mphy(dev_priv);
7855 }
7856 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007857
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007858 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007859 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7860 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7861 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007862
Ville Syrjäläa5805162015-05-26 20:42:30 +03007863 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007864}
7865
Paulo Zanoni47701c32013-07-23 11:19:25 -03007866/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007867static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007868{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007869 uint32_t reg, tmp;
7870
Ville Syrjäläa5805162015-05-26 20:42:30 +03007871 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007872
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007873 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007874 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7875 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7876 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7877
7878 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7879 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7880 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7881 tmp |= SBI_SSCCTL_PATHALT;
7882 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7883 udelay(32);
7884 }
7885 tmp |= SBI_SSCCTL_DISABLE;
7886 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7887 }
7888
Ville Syrjäläa5805162015-05-26 20:42:30 +03007889 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007890}
7891
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007892#define BEND_IDX(steps) ((50 + (steps)) / 5)
7893
7894static const uint16_t sscdivintphase[] = {
7895 [BEND_IDX( 50)] = 0x3B23,
7896 [BEND_IDX( 45)] = 0x3B23,
7897 [BEND_IDX( 40)] = 0x3C23,
7898 [BEND_IDX( 35)] = 0x3C23,
7899 [BEND_IDX( 30)] = 0x3D23,
7900 [BEND_IDX( 25)] = 0x3D23,
7901 [BEND_IDX( 20)] = 0x3E23,
7902 [BEND_IDX( 15)] = 0x3E23,
7903 [BEND_IDX( 10)] = 0x3F23,
7904 [BEND_IDX( 5)] = 0x3F23,
7905 [BEND_IDX( 0)] = 0x0025,
7906 [BEND_IDX( -5)] = 0x0025,
7907 [BEND_IDX(-10)] = 0x0125,
7908 [BEND_IDX(-15)] = 0x0125,
7909 [BEND_IDX(-20)] = 0x0225,
7910 [BEND_IDX(-25)] = 0x0225,
7911 [BEND_IDX(-30)] = 0x0325,
7912 [BEND_IDX(-35)] = 0x0325,
7913 [BEND_IDX(-40)] = 0x0425,
7914 [BEND_IDX(-45)] = 0x0425,
7915 [BEND_IDX(-50)] = 0x0525,
7916};
7917
7918/*
7919 * Bend CLKOUT_DP
7920 * steps -50 to 50 inclusive, in steps of 5
7921 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7922 * change in clock period = -(steps / 10) * 5.787 ps
7923 */
7924static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7925{
7926 uint32_t tmp;
7927 int idx = BEND_IDX(steps);
7928
7929 if (WARN_ON(steps % 5 != 0))
7930 return;
7931
7932 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7933 return;
7934
7935 mutex_lock(&dev_priv->sb_lock);
7936
7937 if (steps % 10 != 0)
7938 tmp = 0xAAAAAAAB;
7939 else
7940 tmp = 0x00000000;
7941 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7942
7943 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7944 tmp &= 0xffff0000;
7945 tmp |= sscdivintphase[idx];
7946 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7947
7948 mutex_unlock(&dev_priv->sb_lock);
7949}
7950
7951#undef BEND_IDX
7952
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007953static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007954{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007955 struct intel_encoder *encoder;
7956 bool has_vga = false;
7957
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007958 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007959 switch (encoder->type) {
7960 case INTEL_OUTPUT_ANALOG:
7961 has_vga = true;
7962 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007963 default:
7964 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007965 }
7966 }
7967
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007968 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007969 lpt_bend_clkout_dp(dev_priv, 0);
7970 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007971 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007972 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007973 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007974}
7975
Paulo Zanonidde86e22012-12-01 12:04:25 -02007976/*
7977 * Initialize reference clocks when the driver loads
7978 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007979void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007980{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007981 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007982 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007983 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007984 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007985}
7986
Daniel Vetter6ff93602013-04-19 11:24:36 +02007987static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007988{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007989 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7991 int pipe = intel_crtc->pipe;
7992 uint32_t val;
7993
Daniel Vetter78114072013-06-13 00:54:57 +02007994 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007995
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007996 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007997 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007998 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007999 break;
8000 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008001 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008002 break;
8003 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008004 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008005 break;
8006 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008007 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008008 break;
8009 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008010 /* Case prevented by intel_choose_pipe_bpp_dither. */
8011 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008012 }
8013
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008014 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008015 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8016
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008017 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008018 val |= PIPECONF_INTERLACED_ILK;
8019 else
8020 val |= PIPECONF_PROGRESSIVE;
8021
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008022 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008023 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008024
Paulo Zanonic8203562012-09-12 10:06:29 -03008025 I915_WRITE(PIPECONF(pipe), val);
8026 POSTING_READ(PIPECONF(pipe));
8027}
8028
Daniel Vetter6ff93602013-04-19 11:24:36 +02008029static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008030{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008031 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008033 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008034 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008035
Jani Nikula391bf042016-03-18 17:05:40 +02008036 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008037 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8038
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008039 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008040 val |= PIPECONF_INTERLACED_ILK;
8041 else
8042 val |= PIPECONF_PROGRESSIVE;
8043
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008044 I915_WRITE(PIPECONF(cpu_transcoder), val);
8045 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008046}
8047
Jani Nikula391bf042016-03-18 17:05:40 +02008048static void haswell_set_pipemisc(struct drm_crtc *crtc)
8049{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008050 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8052
8053 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8054 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008056 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008057 case 18:
8058 val |= PIPEMISC_DITHER_6_BPC;
8059 break;
8060 case 24:
8061 val |= PIPEMISC_DITHER_8_BPC;
8062 break;
8063 case 30:
8064 val |= PIPEMISC_DITHER_10_BPC;
8065 break;
8066 case 36:
8067 val |= PIPEMISC_DITHER_12_BPC;
8068 break;
8069 default:
8070 /* Case prevented by pipe_config_set_bpp. */
8071 BUG();
8072 }
8073
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008074 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008075 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8076
Jani Nikula391bf042016-03-18 17:05:40 +02008077 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008078 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008079}
8080
Paulo Zanonid4b19312012-11-29 11:29:32 -02008081int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8082{
8083 /*
8084 * Account for spread spectrum to avoid
8085 * oversubscribing the link. Max center spread
8086 * is 2.5%; use 5% for safety's sake.
8087 */
8088 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008089 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008090}
8091
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008092static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008093{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008094 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008095}
8096
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008097static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8098 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008099 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008100{
8101 struct drm_crtc *crtc = &intel_crtc->base;
8102 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008103 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008104 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008105 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008106
Chris Wilsonc1858122010-12-03 21:35:48 +00008107 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008108 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008109 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008110 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008111 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008112 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008113 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008114 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008115 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008116
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008117 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008118
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008119 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8120 fp |= FP_CB_TUNE;
8121
8122 if (reduced_clock) {
8123 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8124
8125 if (reduced_clock->m < factor * reduced_clock->n)
8126 fp2 |= FP_CB_TUNE;
8127 } else {
8128 fp2 = fp;
8129 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008130
Chris Wilson5eddb702010-09-11 13:48:45 +01008131 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008132
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008133 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008134 dpll |= DPLLB_MODE_LVDS;
8135 else
8136 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008137
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008138 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008139 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008140
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008141 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8142 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008143 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008144
Ville Syrjälä37a56502016-06-22 21:57:04 +03008145 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008146 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008147
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008148 /*
8149 * The high speed IO clock is only really required for
8150 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8151 * possible to share the DPLL between CRT and HDMI. Enabling
8152 * the clock needlessly does no real harm, except use up a
8153 * bit of power potentially.
8154 *
8155 * We'll limit this to IVB with 3 pipes, since it has only two
8156 * DPLLs and so DPLL sharing is the only way to get three pipes
8157 * driving PCH ports at the same time. On SNB we could do this,
8158 * and potentially avoid enabling the second DPLL, but it's not
8159 * clear if it''s a win or loss power wise. No point in doing
8160 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8161 */
8162 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8163 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8164 dpll |= DPLL_SDVO_HIGH_SPEED;
8165
Eric Anholta07d6782011-03-30 13:01:08 -07008166 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008167 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008168 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008169 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008170
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008171 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008172 case 5:
8173 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8174 break;
8175 case 7:
8176 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8177 break;
8178 case 10:
8179 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8180 break;
8181 case 14:
8182 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8183 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008184 }
8185
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008186 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8187 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008188 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008189 else
8190 dpll |= PLL_REF_INPUT_DREFCLK;
8191
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008192 dpll |= DPLL_VCO_ENABLE;
8193
8194 crtc_state->dpll_hw_state.dpll = dpll;
8195 crtc_state->dpll_hw_state.fp0 = fp;
8196 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008197}
8198
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008199static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8200 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008201{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008202 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008203 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008204 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008205 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008206
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008207 memset(&crtc_state->dpll_hw_state, 0,
8208 sizeof(crtc_state->dpll_hw_state));
8209
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008210 crtc->lowfreq_avail = false;
8211
8212 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8213 if (!crtc_state->has_pch_encoder)
8214 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008215
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008216 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008217 if (intel_panel_use_ssc(dev_priv)) {
8218 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8219 dev_priv->vbt.lvds_ssc_freq);
8220 refclk = dev_priv->vbt.lvds_ssc_freq;
8221 }
8222
8223 if (intel_is_dual_link_lvds(dev)) {
8224 if (refclk == 100000)
8225 limit = &intel_limits_ironlake_dual_lvds_100m;
8226 else
8227 limit = &intel_limits_ironlake_dual_lvds;
8228 } else {
8229 if (refclk == 100000)
8230 limit = &intel_limits_ironlake_single_lvds_100m;
8231 else
8232 limit = &intel_limits_ironlake_single_lvds;
8233 }
8234 } else {
8235 limit = &intel_limits_ironlake_dac;
8236 }
8237
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008238 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008239 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8240 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008241 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8242 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008243 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008244
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008245 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008246
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008247 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008248 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8249 pipe_name(crtc->pipe));
8250 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008251 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008252
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008253 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008254}
8255
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008256static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8257 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008258{
8259 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008260 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008261 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008262
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008263 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8264 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8265 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8266 & ~TU_SIZE_MASK;
8267 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8268 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8269 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8270}
8271
8272static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8273 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008274 struct intel_link_m_n *m_n,
8275 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008276{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008277 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008278 enum pipe pipe = crtc->pipe;
8279
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008280 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008281 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8282 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8283 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8284 & ~TU_SIZE_MASK;
8285 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8286 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8287 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008288 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8289 * gen < 8) and if DRRS is supported (to make sure the
8290 * registers are not unnecessarily read).
8291 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008292 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008293 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008294 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8295 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8296 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8297 & ~TU_SIZE_MASK;
8298 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8299 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8300 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8301 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008302 } else {
8303 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8304 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8305 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8306 & ~TU_SIZE_MASK;
8307 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8308 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8309 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8310 }
8311}
8312
8313void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008314 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008315{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008316 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008317 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8318 else
8319 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008320 &pipe_config->dp_m_n,
8321 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008322}
8323
Daniel Vetter72419202013-04-04 13:28:53 +02008324static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008325 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008326{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008327 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008328 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008329}
8330
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008331static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008332 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008333{
8334 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008335 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008336 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8337 uint32_t ps_ctrl = 0;
8338 int id = -1;
8339 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008340
Chandra Kondurua1b22782015-04-07 15:28:45 -07008341 /* find scaler attached to this pipe */
8342 for (i = 0; i < crtc->num_scalers; i++) {
8343 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8344 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8345 id = i;
8346 pipe_config->pch_pfit.enabled = true;
8347 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8348 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8349 break;
8350 }
8351 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008352
Chandra Kondurua1b22782015-04-07 15:28:45 -07008353 scaler_state->scaler_id = id;
8354 if (id >= 0) {
8355 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8356 } else {
8357 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008358 }
8359}
8360
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008361static void
8362skylake_get_initial_plane_config(struct intel_crtc *crtc,
8363 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008364{
8365 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008366 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008367 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008368 int pipe = crtc->pipe;
8369 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008370 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008371 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008372 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008373
Damien Lespiaud9806c92015-01-21 14:07:19 +00008374 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008375 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008376 DRM_DEBUG_KMS("failed to alloc fb\n");
8377 return;
8378 }
8379
Damien Lespiau1b842c82015-01-21 13:50:54 +00008380 fb = &intel_fb->base;
8381
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008382 fb->dev = dev;
8383
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008384 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008385 if (!(val & PLANE_CTL_ENABLE))
8386 goto error;
8387
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008388 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8389 fourcc = skl_format_to_fourcc(pixel_format,
8390 val & PLANE_CTL_ORDER_RGBX,
8391 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008392 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008393
Damien Lespiau40f46282015-02-27 11:15:21 +00008394 tiling = val & PLANE_CTL_TILED_MASK;
8395 switch (tiling) {
8396 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008397 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008398 break;
8399 case PLANE_CTL_TILED_X:
8400 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008401 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008402 break;
8403 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008404 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008405 break;
8406 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008407 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008408 break;
8409 default:
8410 MISSING_CASE(tiling);
8411 goto error;
8412 }
8413
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008414 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8415 plane_config->base = base;
8416
8417 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8418
8419 val = I915_READ(PLANE_SIZE(pipe, 0));
8420 fb->height = ((val >> 16) & 0xfff) + 1;
8421 fb->width = ((val >> 0) & 0x1fff) + 1;
8422
8423 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008424 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008425 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8426
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008427 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008428
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008429 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008430
8431 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8432 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008433 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008434 plane_config->size);
8435
Damien Lespiau2d140302015-02-05 17:22:18 +00008436 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008437 return;
8438
8439error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008440 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008441}
8442
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008443static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008444 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008445{
8446 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008447 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008448 uint32_t tmp;
8449
8450 tmp = I915_READ(PF_CTL(crtc->pipe));
8451
8452 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008453 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008454 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8455 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008456
8457 /* We currently do not free assignements of panel fitters on
8458 * ivb/hsw (since we don't use the higher upscaling modes which
8459 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008460 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008461 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8462 PF_PIPE_SEL_IVB(crtc->pipe));
8463 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008464 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008465}
8466
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008467static void
8468ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8469 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008470{
8471 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008472 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008473 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008474 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008475 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008476 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008477 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008478 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008479
Damien Lespiau42a7b082015-02-05 19:35:13 +00008480 val = I915_READ(DSPCNTR(pipe));
8481 if (!(val & DISPLAY_PLANE_ENABLE))
8482 return;
8483
Damien Lespiaud9806c92015-01-21 14:07:19 +00008484 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008485 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008486 DRM_DEBUG_KMS("failed to alloc fb\n");
8487 return;
8488 }
8489
Damien Lespiau1b842c82015-01-21 13:50:54 +00008490 fb = &intel_fb->base;
8491
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008492 fb->dev = dev;
8493
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008494 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008495 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008496 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008497 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008498 }
8499 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008500
8501 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008502 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008503 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008504
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008505 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008506 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008507 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008508 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008509 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008510 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008511 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008512 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008513 }
8514 plane_config->base = base;
8515
8516 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008517 fb->width = ((val >> 16) & 0xfff) + 1;
8518 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008519
8520 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008521 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008522
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008523 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008524
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008525 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008526
Damien Lespiau2844a922015-01-20 12:51:48 +00008527 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8528 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008529 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008530 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008531
Damien Lespiau2d140302015-02-05 17:22:18 +00008532 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008533}
8534
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008535static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008536 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008537{
8538 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008539 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008540 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008541 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008542 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008543
Imre Deak17290502016-02-12 18:55:11 +02008544 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8545 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008546 return false;
8547
Daniel Vettere143a212013-07-04 12:01:15 +02008548 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008549 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008550
Imre Deak17290502016-02-12 18:55:11 +02008551 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008552 tmp = I915_READ(PIPECONF(crtc->pipe));
8553 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008554 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008555
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008556 switch (tmp & PIPECONF_BPC_MASK) {
8557 case PIPECONF_6BPC:
8558 pipe_config->pipe_bpp = 18;
8559 break;
8560 case PIPECONF_8BPC:
8561 pipe_config->pipe_bpp = 24;
8562 break;
8563 case PIPECONF_10BPC:
8564 pipe_config->pipe_bpp = 30;
8565 break;
8566 case PIPECONF_12BPC:
8567 pipe_config->pipe_bpp = 36;
8568 break;
8569 default:
8570 break;
8571 }
8572
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008573 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8574 pipe_config->limited_color_range = true;
8575
Daniel Vetterab9412b2013-05-03 11:49:46 +02008576 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008577 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008578 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008579
Daniel Vetter88adfff2013-03-28 10:42:01 +01008580 pipe_config->has_pch_encoder = true;
8581
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008582 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8583 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8584 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008585
8586 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008587
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008588 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008589 /*
8590 * The pipe->pch transcoder and pch transcoder->pll
8591 * mapping is fixed.
8592 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008593 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008594 } else {
8595 tmp = I915_READ(PCH_DPLL_SEL);
8596 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008597 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008598 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008599 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008600 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008601
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008602 pipe_config->shared_dpll =
8603 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8604 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008605
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008606 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8607 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008608
8609 tmp = pipe_config->dpll_hw_state.dpll;
8610 pipe_config->pixel_multiplier =
8611 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8612 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008613
8614 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008615 } else {
8616 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008617 }
8618
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008619 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008620 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008621
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008622 ironlake_get_pfit_config(crtc, pipe_config);
8623
Imre Deak17290502016-02-12 18:55:11 +02008624 ret = true;
8625
8626out:
8627 intel_display_power_put(dev_priv, power_domain);
8628
8629 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008630}
8631
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008632static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8633{
Chris Wilson91c8a322016-07-05 10:40:23 +01008634 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008635 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008636
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008637 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008638 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008639 pipe_name(crtc->pipe));
8640
Rob Clarke2c719b2014-12-15 13:56:32 -05008641 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8642 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008643 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8644 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008645 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008646 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008647 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008648 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008649 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008650 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008651 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008652 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008653 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008654 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008655 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008656
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008657 /*
8658 * In theory we can still leave IRQs enabled, as long as only the HPD
8659 * interrupts remain enabled. We used to check for that, but since it's
8660 * gen-specific and since we only disable LCPLL after we fully disable
8661 * the interrupts, the check below should be enough.
8662 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008663 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008664}
8665
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008666static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8667{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008668 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008669 return I915_READ(D_COMP_HSW);
8670 else
8671 return I915_READ(D_COMP_BDW);
8672}
8673
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008674static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8675{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008676 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008677 mutex_lock(&dev_priv->rps.hw_lock);
8678 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8679 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008680 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008681 mutex_unlock(&dev_priv->rps.hw_lock);
8682 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008683 I915_WRITE(D_COMP_BDW, val);
8684 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008685 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008686}
8687
8688/*
8689 * This function implements pieces of two sequences from BSpec:
8690 * - Sequence for display software to disable LCPLL
8691 * - Sequence for display software to allow package C8+
8692 * The steps implemented here are just the steps that actually touch the LCPLL
8693 * register. Callers should take care of disabling all the display engine
8694 * functions, doing the mode unset, fixing interrupts, etc.
8695 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008696static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8697 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008698{
8699 uint32_t val;
8700
8701 assert_can_disable_lcpll(dev_priv);
8702
8703 val = I915_READ(LCPLL_CTL);
8704
8705 if (switch_to_fclk) {
8706 val |= LCPLL_CD_SOURCE_FCLK;
8707 I915_WRITE(LCPLL_CTL, val);
8708
Imre Deakf53dd632016-06-28 13:37:32 +03008709 if (wait_for_us(I915_READ(LCPLL_CTL) &
8710 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008711 DRM_ERROR("Switching to FCLK failed\n");
8712
8713 val = I915_READ(LCPLL_CTL);
8714 }
8715
8716 val |= LCPLL_PLL_DISABLE;
8717 I915_WRITE(LCPLL_CTL, val);
8718 POSTING_READ(LCPLL_CTL);
8719
Chris Wilson24d84412016-06-30 15:33:07 +01008720 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008721 DRM_ERROR("LCPLL still locked\n");
8722
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008723 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008724 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008725 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008726 ndelay(100);
8727
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008728 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8729 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008730 DRM_ERROR("D_COMP RCOMP still in progress\n");
8731
8732 if (allow_power_down) {
8733 val = I915_READ(LCPLL_CTL);
8734 val |= LCPLL_POWER_DOWN_ALLOW;
8735 I915_WRITE(LCPLL_CTL, val);
8736 POSTING_READ(LCPLL_CTL);
8737 }
8738}
8739
8740/*
8741 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8742 * source.
8743 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008744static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008745{
8746 uint32_t val;
8747
8748 val = I915_READ(LCPLL_CTL);
8749
8750 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8751 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8752 return;
8753
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008754 /*
8755 * Make sure we're not on PC8 state before disabling PC8, otherwise
8756 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008757 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008758 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008759
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008760 if (val & LCPLL_POWER_DOWN_ALLOW) {
8761 val &= ~LCPLL_POWER_DOWN_ALLOW;
8762 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008763 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008764 }
8765
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008766 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008767 val |= D_COMP_COMP_FORCE;
8768 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008769 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008770
8771 val = I915_READ(LCPLL_CTL);
8772 val &= ~LCPLL_PLL_DISABLE;
8773 I915_WRITE(LCPLL_CTL, val);
8774
Chris Wilson93220c02016-06-30 15:33:08 +01008775 if (intel_wait_for_register(dev_priv,
8776 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8777 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008778 DRM_ERROR("LCPLL not locked yet\n");
8779
8780 if (val & LCPLL_CD_SOURCE_FCLK) {
8781 val = I915_READ(LCPLL_CTL);
8782 val &= ~LCPLL_CD_SOURCE_FCLK;
8783 I915_WRITE(LCPLL_CTL, val);
8784
Imre Deakf53dd632016-06-28 13:37:32 +03008785 if (wait_for_us((I915_READ(LCPLL_CTL) &
8786 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008787 DRM_ERROR("Switching back to LCPLL failed\n");
8788 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008789
Mika Kuoppala59bad942015-01-16 11:34:40 +02008790 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008791 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008792}
8793
Paulo Zanoni765dab672014-03-07 20:08:18 -03008794/*
8795 * Package states C8 and deeper are really deep PC states that can only be
8796 * reached when all the devices on the system allow it, so even if the graphics
8797 * device allows PC8+, it doesn't mean the system will actually get to these
8798 * states. Our driver only allows PC8+ when going into runtime PM.
8799 *
8800 * The requirements for PC8+ are that all the outputs are disabled, the power
8801 * well is disabled and most interrupts are disabled, and these are also
8802 * requirements for runtime PM. When these conditions are met, we manually do
8803 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8804 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8805 * hang the machine.
8806 *
8807 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8808 * the state of some registers, so when we come back from PC8+ we need to
8809 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8810 * need to take care of the registers kept by RC6. Notice that this happens even
8811 * if we don't put the device in PCI D3 state (which is what currently happens
8812 * because of the runtime PM support).
8813 *
8814 * For more, read "Display Sequences for Package C8" on the hardware
8815 * documentation.
8816 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008817void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008818{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008819 uint32_t val;
8820
Paulo Zanonic67a4702013-08-19 13:18:09 -03008821 DRM_DEBUG_KMS("Enabling package C8+\n");
8822
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008823 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008824 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8825 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8826 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8827 }
8828
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008829 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008830 hsw_disable_lcpll(dev_priv, true, true);
8831}
8832
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008833void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008834{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008835 uint32_t val;
8836
Paulo Zanonic67a4702013-08-19 13:18:09 -03008837 DRM_DEBUG_KMS("Disabling package C8+\n");
8838
8839 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008840 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008841
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008842 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008843 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8844 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8845 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8846 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008847}
8848
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008849static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8850 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008851{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008852 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008853 struct intel_encoder *encoder =
8854 intel_ddi_get_crtc_new_encoder(crtc_state);
8855
8856 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8857 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8858 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008859 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008860 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008861 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008862
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008863 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008864
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008865 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008866}
8867
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008868static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8869 enum port port,
8870 struct intel_crtc_state *pipe_config)
8871{
8872 enum intel_dpll_id id;
8873 u32 temp;
8874
8875 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
8876 id = temp >> (port * 2);
8877
8878 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8879 return;
8880
8881 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8882}
8883
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308884static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8885 enum port port,
8886 struct intel_crtc_state *pipe_config)
8887{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008888 enum intel_dpll_id id;
8889
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308890 switch (port) {
8891 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008892 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308893 break;
8894 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008895 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308896 break;
8897 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008898 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308899 break;
8900 default:
8901 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008902 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308903 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008904
8905 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308906}
8907
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008908static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8909 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008910 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008911{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008912 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008913 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008914
8915 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008916 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008917
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008918 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008919 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008920
8921 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008922}
8923
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008924static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8925 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008926 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008927{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008928 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008929 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008930
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008931 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008932 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008933 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008934 break;
8935 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008936 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008937 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008938 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008939 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008940 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008941 case PORT_CLK_SEL_LCPLL_810:
8942 id = DPLL_ID_LCPLL_810;
8943 break;
8944 case PORT_CLK_SEL_LCPLL_1350:
8945 id = DPLL_ID_LCPLL_1350;
8946 break;
8947 case PORT_CLK_SEL_LCPLL_2700:
8948 id = DPLL_ID_LCPLL_2700;
8949 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008950 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008951 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008952 /* fall through */
8953 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008954 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008955 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008956
8957 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008958}
8959
Jani Nikulacf304292016-03-18 17:05:41 +02008960static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8961 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008962 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008963{
8964 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008965 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008966 enum intel_display_power_domain power_domain;
8967 u32 tmp;
8968
Imre Deakd9a7bc62016-05-12 16:18:50 +03008969 /*
8970 * The pipe->transcoder mapping is fixed with the exception of the eDP
8971 * transcoder handled below.
8972 */
Jani Nikulacf304292016-03-18 17:05:41 +02008973 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8974
8975 /*
8976 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8977 * consistency and less surprising code; it's in always on power).
8978 */
8979 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8980 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8981 enum pipe trans_edp_pipe;
8982 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8983 default:
8984 WARN(1, "unknown pipe linked to edp transcoder\n");
8985 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8986 case TRANS_DDI_EDP_INPUT_A_ON:
8987 trans_edp_pipe = PIPE_A;
8988 break;
8989 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8990 trans_edp_pipe = PIPE_B;
8991 break;
8992 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8993 trans_edp_pipe = PIPE_C;
8994 break;
8995 }
8996
8997 if (trans_edp_pipe == crtc->pipe)
8998 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8999 }
9000
9001 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9002 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9003 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009004 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009005
9006 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9007
9008 return tmp & PIPECONF_ENABLE;
9009}
9010
Jani Nikula4d1de972016-03-18 17:05:42 +02009011static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9012 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009013 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009014{
9015 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009016 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009017 enum intel_display_power_domain power_domain;
9018 enum port port;
9019 enum transcoder cpu_transcoder;
9020 u32 tmp;
9021
Jani Nikula4d1de972016-03-18 17:05:42 +02009022 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9023 if (port == PORT_A)
9024 cpu_transcoder = TRANSCODER_DSI_A;
9025 else
9026 cpu_transcoder = TRANSCODER_DSI_C;
9027
9028 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9029 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9030 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009031 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009032
Imre Deakdb18b6a2016-03-24 12:41:40 +02009033 /*
9034 * The PLL needs to be enabled with a valid divider
9035 * configuration, otherwise accessing DSI registers will hang
9036 * the machine. See BSpec North Display Engine
9037 * registers/MIPI[BXT]. We can break out here early, since we
9038 * need the same DSI PLL to be enabled for both DSI ports.
9039 */
9040 if (!intel_dsi_pll_is_enabled(dev_priv))
9041 break;
9042
Jani Nikula4d1de972016-03-18 17:05:42 +02009043 /* XXX: this works for video mode only */
9044 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9045 if (!(tmp & DPI_ENABLE))
9046 continue;
9047
9048 tmp = I915_READ(MIPI_CTRL(port));
9049 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9050 continue;
9051
9052 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009053 break;
9054 }
9055
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009056 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009057}
9058
Daniel Vetter26804af2014-06-25 22:01:55 +03009059static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009060 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009061{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009062 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009063 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009064 enum port port;
9065 uint32_t tmp;
9066
9067 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9068
9069 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9070
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009071 if (IS_CANNONLAKE(dev_priv))
9072 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9073 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009074 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009075 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309076 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009077 else
9078 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009079
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009080 pll = pipe_config->shared_dpll;
9081 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009082 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9083 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009084 }
9085
Daniel Vetter26804af2014-06-25 22:01:55 +03009086 /*
9087 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9088 * DDI E. So just check whether this pipe is wired to DDI E and whether
9089 * the PCH transcoder is on.
9090 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009091 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009092 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009093 pipe_config->has_pch_encoder = true;
9094
9095 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9096 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9097 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9098
9099 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9100 }
9101}
9102
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009103static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009104 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009105{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009106 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009107 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009108 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009109 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009110
Imre Deak283d6862017-07-20 14:28:20 +03009111 if (INTEL_GEN(dev_priv) >= 9) {
9112 intel_crtc_init_scalers(crtc, pipe_config);
9113
9114 pipe_config->scaler_state.scaler_id = -1;
9115 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9116 }
9117
Imre Deak17290502016-02-12 18:55:11 +02009118 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9119 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009120 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009121 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009122
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009123 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009124
Jani Nikulacf304292016-03-18 17:05:41 +02009125 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009126
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009127 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009128 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9129 WARN_ON(active);
9130 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009131 }
9132
Jani Nikulacf304292016-03-18 17:05:41 +02009133 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009134 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009135
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009136 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009137 haswell_get_ddi_port_state(crtc, pipe_config);
9138 intel_get_pipe_timings(crtc, pipe_config);
9139 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009140
Jani Nikulabc58be62016-03-18 17:05:39 +02009141 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009142
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009143 pipe_config->gamma_mode =
9144 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9145
Imre Deak17290502016-02-12 18:55:11 +02009146 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9147 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009148 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009149 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009150 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009151 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009152 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009153 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009154
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009155 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009156 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9157 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009158
Jani Nikula4d1de972016-03-18 17:05:42 +02009159 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9160 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009161 pipe_config->pixel_multiplier =
9162 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9163 } else {
9164 pipe_config->pixel_multiplier = 1;
9165 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009166
Imre Deak17290502016-02-12 18:55:11 +02009167out:
9168 for_each_power_domain(power_domain, power_domain_mask)
9169 intel_display_power_put(dev_priv, power_domain);
9170
Jani Nikulacf304292016-03-18 17:05:41 +02009171 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009172}
9173
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009174static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009175{
9176 struct drm_i915_private *dev_priv =
9177 to_i915(plane_state->base.plane->dev);
9178 const struct drm_framebuffer *fb = plane_state->base.fb;
9179 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9180 u32 base;
9181
9182 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9183 base = obj->phys_handle->busaddr;
9184 else
9185 base = intel_plane_ggtt_offset(plane_state);
9186
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009187 base += plane_state->main.offset;
9188
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009189 /* ILK+ do this automagically */
9190 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009191 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009192 base += (plane_state->base.crtc_h *
9193 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9194
9195 return base;
9196}
9197
Ville Syrjäläed270222017-03-27 21:55:36 +03009198static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9199{
9200 int x = plane_state->base.crtc_x;
9201 int y = plane_state->base.crtc_y;
9202 u32 pos = 0;
9203
9204 if (x < 0) {
9205 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9206 x = -x;
9207 }
9208 pos |= x << CURSOR_X_SHIFT;
9209
9210 if (y < 0) {
9211 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9212 y = -y;
9213 }
9214 pos |= y << CURSOR_Y_SHIFT;
9215
9216 return pos;
9217}
9218
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009219static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9220{
9221 const struct drm_mode_config *config =
9222 &plane_state->base.plane->dev->mode_config;
9223 int width = plane_state->base.crtc_w;
9224 int height = plane_state->base.crtc_h;
9225
9226 return width > 0 && width <= config->cursor_width &&
9227 height > 0 && height <= config->cursor_height;
9228}
9229
Ville Syrjälä659056f2017-03-27 21:55:39 +03009230static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9231 struct intel_plane_state *plane_state)
9232{
9233 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009234 int src_x, src_y;
9235 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009236 int ret;
9237
9238 ret = drm_plane_helper_check_state(&plane_state->base,
9239 &plane_state->clip,
9240 DRM_PLANE_HELPER_NO_SCALING,
9241 DRM_PLANE_HELPER_NO_SCALING,
9242 true, true);
9243 if (ret)
9244 return ret;
9245
9246 if (!fb)
9247 return 0;
9248
9249 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9250 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9251 return -EINVAL;
9252 }
9253
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009254 src_x = plane_state->base.src_x >> 16;
9255 src_y = plane_state->base.src_y >> 16;
9256
9257 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9258 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9259
9260 if (src_x != 0 || src_y != 0) {
9261 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9262 return -EINVAL;
9263 }
9264
9265 plane_state->main.offset = offset;
9266
Ville Syrjälä659056f2017-03-27 21:55:39 +03009267 return 0;
9268}
9269
Ville Syrjälä292889e2017-03-17 23:18:01 +02009270static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9271 const struct intel_plane_state *plane_state)
9272{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009273 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009274
Ville Syrjälä292889e2017-03-17 23:18:01 +02009275 return CURSOR_ENABLE |
9276 CURSOR_GAMMA_ENABLE |
9277 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009278 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009279}
9280
Ville Syrjälä659056f2017-03-27 21:55:39 +03009281static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9282{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009283 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009284
9285 /*
9286 * 845g/865g are only limited by the width of their cursors,
9287 * the height is arbitrary up to the precision of the register.
9288 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009289 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009290}
9291
9292static int i845_check_cursor(struct intel_plane *plane,
9293 struct intel_crtc_state *crtc_state,
9294 struct intel_plane_state *plane_state)
9295{
9296 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009297 int ret;
9298
9299 ret = intel_check_cursor(crtc_state, plane_state);
9300 if (ret)
9301 return ret;
9302
9303 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009304 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009305 return 0;
9306
9307 /* Check for which cursor types we support */
9308 if (!i845_cursor_size_ok(plane_state)) {
9309 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9310 plane_state->base.crtc_w,
9311 plane_state->base.crtc_h);
9312 return -EINVAL;
9313 }
9314
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009315 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009316 case 256:
9317 case 512:
9318 case 1024:
9319 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009320 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009321 default:
9322 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9323 fb->pitches[0]);
9324 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009325 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009326
Ville Syrjälä659056f2017-03-27 21:55:39 +03009327 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9328
9329 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009330}
9331
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009332static void i845_update_cursor(struct intel_plane *plane,
9333 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009334 const struct intel_plane_state *plane_state)
9335{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009336 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009337 u32 cntl = 0, base = 0, pos = 0, size = 0;
9338 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009339
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009340 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009341 unsigned int width = plane_state->base.crtc_w;
9342 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009343
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009344 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009345 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009346
9347 base = intel_cursor_base(plane_state);
9348 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009349 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009350
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009351 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9352
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009353 /* On these chipsets we can only modify the base/size/stride
9354 * whilst the cursor is disabled.
9355 */
9356 if (plane->cursor.base != base ||
9357 plane->cursor.size != size ||
9358 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009359 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009360 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009361 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009362 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009363 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009364
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009365 plane->cursor.base = base;
9366 plane->cursor.size = size;
9367 plane->cursor.cntl = cntl;
9368 } else {
9369 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009370 }
9371
Ville Syrjälä75343a42017-03-27 21:55:38 +03009372 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009373
9374 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9375}
9376
9377static void i845_disable_cursor(struct intel_plane *plane,
9378 struct intel_crtc *crtc)
9379{
9380 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009381}
9382
Ville Syrjälä292889e2017-03-17 23:18:01 +02009383static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9384 const struct intel_plane_state *plane_state)
9385{
9386 struct drm_i915_private *dev_priv =
9387 to_i915(plane_state->base.plane->dev);
9388 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009389 u32 cntl;
9390
9391 cntl = MCURSOR_GAMMA_ENABLE;
9392
9393 if (HAS_DDI(dev_priv))
9394 cntl |= CURSOR_PIPE_CSC_ENABLE;
9395
Ville Syrjäläd509e282017-03-27 21:55:32 +03009396 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009397
9398 switch (plane_state->base.crtc_w) {
9399 case 64:
9400 cntl |= CURSOR_MODE_64_ARGB_AX;
9401 break;
9402 case 128:
9403 cntl |= CURSOR_MODE_128_ARGB_AX;
9404 break;
9405 case 256:
9406 cntl |= CURSOR_MODE_256_ARGB_AX;
9407 break;
9408 default:
9409 MISSING_CASE(plane_state->base.crtc_w);
9410 return 0;
9411 }
9412
Robert Fossc2c446a2017-05-19 16:50:17 -04009413 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009414 cntl |= CURSOR_ROTATE_180;
9415
9416 return cntl;
9417}
9418
Ville Syrjälä659056f2017-03-27 21:55:39 +03009419static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009420{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009421 struct drm_i915_private *dev_priv =
9422 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009423 int width = plane_state->base.crtc_w;
9424 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009425
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009426 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009427 return false;
9428
Ville Syrjälä024faac2017-03-27 21:55:42 +03009429 /* Cursor width is limited to a few power-of-two sizes */
9430 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009431 case 256:
9432 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009433 case 64:
9434 break;
9435 default:
9436 return false;
9437 }
9438
Ville Syrjälädc41c152014-08-13 11:57:05 +03009439 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009440 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9441 * height from 8 lines up to the cursor width, when the
9442 * cursor is not rotated. Everything else requires square
9443 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009444 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009445 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009446 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009447 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009448 return false;
9449 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009450 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009451 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009452 }
9453
9454 return true;
9455}
9456
Ville Syrjälä659056f2017-03-27 21:55:39 +03009457static int i9xx_check_cursor(struct intel_plane *plane,
9458 struct intel_crtc_state *crtc_state,
9459 struct intel_plane_state *plane_state)
9460{
9461 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9462 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009463 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009464 int ret;
9465
9466 ret = intel_check_cursor(crtc_state, plane_state);
9467 if (ret)
9468 return ret;
9469
9470 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009471 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009472 return 0;
9473
9474 /* Check for which cursor types we support */
9475 if (!i9xx_cursor_size_ok(plane_state)) {
9476 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9477 plane_state->base.crtc_w,
9478 plane_state->base.crtc_h);
9479 return -EINVAL;
9480 }
9481
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009482 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9483 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9484 fb->pitches[0], plane_state->base.crtc_w);
9485 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009486 }
9487
9488 /*
9489 * There's something wrong with the cursor on CHV pipe C.
9490 * If it straddles the left edge of the screen then
9491 * moving it away from the edge or disabling it often
9492 * results in a pipe underrun, and often that can lead to
9493 * dead pipe (constant underrun reported, and it scans
9494 * out just a solid color). To recover from that, the
9495 * display power well must be turned off and on again.
9496 * Refuse the put the cursor into that compromised position.
9497 */
9498 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9499 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9500 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9501 return -EINVAL;
9502 }
9503
9504 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9505
9506 return 0;
9507}
9508
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009509static void i9xx_update_cursor(struct intel_plane *plane,
9510 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309511 const struct intel_plane_state *plane_state)
9512{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009513 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9514 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009515 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009516 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309517
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009518 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009519 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009520
Ville Syrjälä024faac2017-03-27 21:55:42 +03009521 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9522 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9523
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009524 base = intel_cursor_base(plane_state);
9525 pos = intel_cursor_position(plane_state);
9526 }
9527
9528 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9529
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009530 /*
9531 * On some platforms writing CURCNTR first will also
9532 * cause CURPOS to be armed by the CURBASE write.
9533 * Without the CURCNTR write the CURPOS write would
Ville Syrjäläd34cfeb2017-07-14 18:52:27 +03009534 * arm itself. Thus we always start the full update
9535 * with a CURCNTR write.
9536 *
9537 * On other platforms CURPOS always requires the
9538 * CURBASE write to arm the update. Additonally
9539 * a write to any of the cursor register will cancel
9540 * an already armed cursor update. Thus leaving out
9541 * the CURBASE write after CURPOS could lead to a
9542 * cursor that doesn't appear to move, or even change
9543 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009544 *
9545 * CURCNTR and CUR_FBC_CTL are always
9546 * armed by the CURBASE write only.
9547 */
9548 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009549 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009550 plane->cursor.cntl != cntl) {
9551 I915_WRITE_FW(CURCNTR(pipe), cntl);
9552 if (HAS_CUR_FBC(dev_priv))
9553 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9554 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009555 I915_WRITE_FW(CURBASE(pipe), base);
9556
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009557 plane->cursor.base = base;
9558 plane->cursor.size = fbc_ctl;
9559 plane->cursor.cntl = cntl;
9560 } else {
9561 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjäläd34cfeb2017-07-14 18:52:27 +03009562 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009563 }
9564
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309565 POSTING_READ_FW(CURBASE(pipe));
9566
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009567 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009568}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009569
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009570static void i9xx_disable_cursor(struct intel_plane *plane,
9571 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009572{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009573 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009574}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009575
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009576
Jesse Barnes79e53942008-11-07 14:24:08 -08009577/* VESA 640x480x72Hz mode to set on the pipe */
9578static struct drm_display_mode load_detect_mode = {
9579 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9580 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9581};
9582
Daniel Vettera8bb6812014-02-10 18:00:39 +01009583struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009584intel_framebuffer_create(struct drm_i915_gem_object *obj,
9585 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009586{
9587 struct intel_framebuffer *intel_fb;
9588 int ret;
9589
9590 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009591 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009592 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009593
Chris Wilson24dbf512017-02-15 10:59:18 +00009594 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009595 if (ret)
9596 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009597
9598 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009599
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009600err:
9601 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009602 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009603}
9604
9605static u32
9606intel_framebuffer_pitch_for_width(int width, int bpp)
9607{
9608 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9609 return ALIGN(pitch, 64);
9610}
9611
9612static u32
9613intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9614{
9615 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009616 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009617}
9618
9619static struct drm_framebuffer *
9620intel_framebuffer_create_for_mode(struct drm_device *dev,
9621 struct drm_display_mode *mode,
9622 int depth, int bpp)
9623{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009624 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009625 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009626 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009627
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009628 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009629 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009630 if (IS_ERR(obj))
9631 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009632
9633 mode_cmd.width = mode->hdisplay;
9634 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009635 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9636 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009637 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009638
Chris Wilson24dbf512017-02-15 10:59:18 +00009639 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009640 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009641 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009642
9643 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009644}
9645
9646static struct drm_framebuffer *
9647mode_fits_in_fbdev(struct drm_device *dev,
9648 struct drm_display_mode *mode)
9649{
Daniel Vetter06957262015-08-10 13:34:08 +02009650#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009651 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009652 struct drm_i915_gem_object *obj;
9653 struct drm_framebuffer *fb;
9654
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009655 if (!dev_priv->fbdev)
9656 return NULL;
9657
9658 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009659 return NULL;
9660
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009661 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009662 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009663
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009664 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009665 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009666 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009667 return NULL;
9668
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009669 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009670 return NULL;
9671
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009672 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009673 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009674#else
9675 return NULL;
9676#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009677}
9678
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009679static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9680 struct drm_crtc *crtc,
9681 struct drm_display_mode *mode,
9682 struct drm_framebuffer *fb,
9683 int x, int y)
9684{
9685 struct drm_plane_state *plane_state;
9686 int hdisplay, vdisplay;
9687 int ret;
9688
9689 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9690 if (IS_ERR(plane_state))
9691 return PTR_ERR(plane_state);
9692
9693 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009694 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009695 else
9696 hdisplay = vdisplay = 0;
9697
9698 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9699 if (ret)
9700 return ret;
9701 drm_atomic_set_fb_for_plane(plane_state, fb);
9702 plane_state->crtc_x = 0;
9703 plane_state->crtc_y = 0;
9704 plane_state->crtc_w = hdisplay;
9705 plane_state->crtc_h = vdisplay;
9706 plane_state->src_x = x << 16;
9707 plane_state->src_y = y << 16;
9708 plane_state->src_w = hdisplay << 16;
9709 plane_state->src_h = vdisplay << 16;
9710
9711 return 0;
9712}
9713
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009714int intel_get_load_detect_pipe(struct drm_connector *connector,
9715 struct drm_display_mode *mode,
9716 struct intel_load_detect_pipe *old,
9717 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009718{
9719 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009720 struct intel_encoder *intel_encoder =
9721 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009722 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009723 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009724 struct drm_crtc *crtc = NULL;
9725 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009726 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009727 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009728 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009729 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009730 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009731 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009732 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009733
Chris Wilsond2dff872011-04-19 08:36:26 +01009734 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009735 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009736 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009737
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009738 old->restore_state = NULL;
9739
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009740 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009741
Jesse Barnes79e53942008-11-07 14:24:08 -08009742 /*
9743 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009744 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009745 * - if the connector already has an assigned crtc, use it (but make
9746 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009747 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009748 * - try to find the first unused crtc that can drive this connector,
9749 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009750 */
9751
9752 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009753 if (connector->state->crtc) {
9754 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009755
Rob Clark51fd3712013-11-19 12:10:12 -05009756 ret = drm_modeset_lock(&crtc->mutex, ctx);
9757 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009758 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009759
9760 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009761 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009762 }
9763
9764 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009765 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009766 i++;
9767 if (!(encoder->possible_crtcs & (1 << i)))
9768 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009769
9770 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9771 if (ret)
9772 goto fail;
9773
9774 if (possible_crtc->state->enable) {
9775 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009776 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009777 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009778
9779 crtc = possible_crtc;
9780 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009781 }
9782
9783 /*
9784 * If we didn't find an unused CRTC, don't use any.
9785 */
9786 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009787 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009788 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009789 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009790 }
9791
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009792found:
9793 intel_crtc = to_intel_crtc(crtc);
9794
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009795 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9796 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009797 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009798
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009799 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009800 restore_state = drm_atomic_state_alloc(dev);
9801 if (!state || !restore_state) {
9802 ret = -ENOMEM;
9803 goto fail;
9804 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009805
9806 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009807 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009808
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009809 connector_state = drm_atomic_get_connector_state(state, connector);
9810 if (IS_ERR(connector_state)) {
9811 ret = PTR_ERR(connector_state);
9812 goto fail;
9813 }
9814
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009815 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9816 if (ret)
9817 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009818
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009819 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9820 if (IS_ERR(crtc_state)) {
9821 ret = PTR_ERR(crtc_state);
9822 goto fail;
9823 }
9824
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009825 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009826
Chris Wilson64927112011-04-20 07:25:26 +01009827 if (!mode)
9828 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009829
Chris Wilsond2dff872011-04-19 08:36:26 +01009830 /* We need a framebuffer large enough to accommodate all accesses
9831 * that the plane may generate whilst we perform load detection.
9832 * We can not rely on the fbcon either being present (we get called
9833 * during its initialisation to detect all boot displays, or it may
9834 * not even exist) or that it is large enough to satisfy the
9835 * requested mode.
9836 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009837 fb = mode_fits_in_fbdev(dev, mode);
9838 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009839 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009840 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009841 } else
9842 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009843 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009844 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009845 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009846 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009847 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009848
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009849 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9850 if (ret)
9851 goto fail;
9852
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009853 drm_framebuffer_unreference(fb);
9854
9855 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9856 if (ret)
9857 goto fail;
9858
9859 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9860 if (!ret)
9861 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9862 if (!ret)
9863 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9864 if (ret) {
9865 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9866 goto fail;
9867 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009868
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009869 ret = drm_atomic_commit(state);
9870 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009871 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009872 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009873 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009874
9875 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009876 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009877
Jesse Barnes79e53942008-11-07 14:24:08 -08009878 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009879 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009880 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009881
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009882fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009883 if (state) {
9884 drm_atomic_state_put(state);
9885 state = NULL;
9886 }
9887 if (restore_state) {
9888 drm_atomic_state_put(restore_state);
9889 restore_state = NULL;
9890 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009891
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009892 if (ret == -EDEADLK)
9893 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009894
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009895 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009896}
9897
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009898void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009899 struct intel_load_detect_pipe *old,
9900 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009901{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009902 struct intel_encoder *intel_encoder =
9903 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009904 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009905 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009906 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009907
Chris Wilsond2dff872011-04-19 08:36:26 +01009908 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009909 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009910 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009911
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009912 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009913 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009914
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009915 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009916 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009917 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009918 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009919}
9920
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009921static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009922 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009923{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009924 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009925 u32 dpll = pipe_config->dpll_hw_state.dpll;
9926
9927 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009928 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009929 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009930 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009931 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009932 return 96000;
9933 else
9934 return 48000;
9935}
9936
Jesse Barnes79e53942008-11-07 14:24:08 -08009937/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009938static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009939 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009940{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009941 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009942 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009943 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009944 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009945 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009946 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009947 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009948 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009949
9950 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009951 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009952 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009953 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009954
9955 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009956 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009957 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9958 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009959 } else {
9960 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9961 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9962 }
9963
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009964 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009965 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009966 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9967 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009968 else
9969 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009970 DPLL_FPA01_P1_POST_DIV_SHIFT);
9971
9972 switch (dpll & DPLL_MODE_MASK) {
9973 case DPLLB_MODE_DAC_SERIAL:
9974 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9975 5 : 10;
9976 break;
9977 case DPLLB_MODE_LVDS:
9978 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9979 7 : 14;
9980 break;
9981 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009982 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009983 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009984 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009985 }
9986
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009987 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009988 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009989 else
Imre Deakdccbea32015-06-22 23:35:51 +03009990 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009991 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009992 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009993 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009994
9995 if (is_lvds) {
9996 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9997 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009998
9999 if (lvds & LVDS_CLKB_POWER_UP)
10000 clock.p2 = 7;
10001 else
10002 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010003 } else {
10004 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10005 clock.p1 = 2;
10006 else {
10007 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10008 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10009 }
10010 if (dpll & PLL_P2_DIVIDE_BY_4)
10011 clock.p2 = 4;
10012 else
10013 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010014 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010015
Imre Deakdccbea32015-06-22 23:35:51 +030010016 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010017 }
10018
Ville Syrjälä18442d02013-09-13 16:00:08 +030010019 /*
10020 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010021 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010022 * encoder's get_config() function.
10023 */
Imre Deakdccbea32015-06-22 23:35:51 +030010024 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010025}
10026
Ville Syrjälä6878da02013-09-13 15:59:11 +030010027int intel_dotclock_calculate(int link_freq,
10028 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010029{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010030 /*
10031 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010032 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010033 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010034 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010035 *
10036 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010037 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010038 */
10039
Ville Syrjälä6878da02013-09-13 15:59:11 +030010040 if (!m_n->link_n)
10041 return 0;
10042
10043 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10044}
10045
Ville Syrjälä18442d02013-09-13 16:00:08 +030010046static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010047 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010048{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010049 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010050
10051 /* read out port_clock from the DPLL */
10052 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010053
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010054 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010055 * In case there is an active pipe without active ports,
10056 * we may need some idea for the dotclock anyway.
10057 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010058 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010059 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010060 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010061 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010062}
10063
10064/** Returns the currently programmed mode of the given pipe. */
10065struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10066 struct drm_crtc *crtc)
10067{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010068 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010070 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010071 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010072 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010073 int htot = I915_READ(HTOTAL(cpu_transcoder));
10074 int hsync = I915_READ(HSYNC(cpu_transcoder));
10075 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10076 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010077 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010078
10079 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10080 if (!mode)
10081 return NULL;
10082
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010083 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10084 if (!pipe_config) {
10085 kfree(mode);
10086 return NULL;
10087 }
10088
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010089 /*
10090 * Construct a pipe_config sufficient for getting the clock info
10091 * back out of crtc_clock_get.
10092 *
10093 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10094 * to use a real value here instead.
10095 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010096 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10097 pipe_config->pixel_multiplier = 1;
10098 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10099 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10100 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10101 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010102
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010103 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010104 mode->hdisplay = (htot & 0xffff) + 1;
10105 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10106 mode->hsync_start = (hsync & 0xffff) + 1;
10107 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10108 mode->vdisplay = (vtot & 0xffff) + 1;
10109 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10110 mode->vsync_start = (vsync & 0xffff) + 1;
10111 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10112
10113 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010114
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010115 kfree(pipe_config);
10116
Jesse Barnes79e53942008-11-07 14:24:08 -080010117 return mode;
10118}
10119
10120static void intel_crtc_destroy(struct drm_crtc *crtc)
10121{
10122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010123 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010124 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010125
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010126 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010127 work = intel_crtc->flip_work;
10128 intel_crtc->flip_work = NULL;
10129 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010130
Daniel Vetter5a21b662016-05-24 17:13:53 +020010131 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010132 cancel_work_sync(&work->mmio_work);
10133 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010134 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010135 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010136
10137 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010138
Jesse Barnes79e53942008-11-07 14:24:08 -080010139 kfree(intel_crtc);
10140}
10141
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010142static void intel_unpin_work_fn(struct work_struct *__work)
10143{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010144 struct intel_flip_work *work =
10145 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010146 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10147 struct drm_device *dev = crtc->base.dev;
10148 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010149
Daniel Vetter5a21b662016-05-24 17:13:53 +020010150 if (is_mmio_work(work))
10151 flush_work(&work->mmio_work);
10152
10153 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010154 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010010155 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010156 mutex_unlock(&dev->struct_mutex);
10157
Chris Wilsone8a261e2016-07-20 13:31:49 +010010158 i915_gem_request_put(work->flip_queued_req);
10159
Chris Wilson5748b6a2016-08-04 16:32:38 +010010160 intel_frontbuffer_flip_complete(to_i915(dev),
10161 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010162 intel_fbc_post_update(crtc);
10163 drm_framebuffer_unreference(work->old_fb);
10164
10165 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10166 atomic_dec(&crtc->unpin_work_count);
10167
10168 kfree(work);
10169}
10170
10171/* Is 'a' after or equal to 'b'? */
10172static bool g4x_flip_count_after_eq(u32 a, u32 b)
10173{
10174 return !((a - b) & 0x80000000);
10175}
10176
10177static bool __pageflip_finished_cs(struct intel_crtc *crtc,
10178 struct intel_flip_work *work)
10179{
10180 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010181 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010182
Chris Wilson8af29b02016-09-09 14:11:47 +010010183 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010184 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010185
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010186 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010187 * The relevant registers doen't exist on pre-ctg.
10188 * As the flip done interrupt doesn't trigger for mmio
10189 * flips on gmch platforms, a flip count check isn't
10190 * really needed there. But since ctg has the registers,
10191 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010192 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010193 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010194 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010195
Daniel Vetter5a21b662016-05-24 17:13:53 +020010196 /*
10197 * BDW signals flip done immediately if the plane
10198 * is disabled, even if the plane enable is already
10199 * armed to occur at the next vblank :(
10200 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010201
Daniel Vetter5a21b662016-05-24 17:13:53 +020010202 /*
10203 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10204 * used the same base address. In that case the mmio flip might
10205 * have completed, but the CS hasn't even executed the flip yet.
10206 *
10207 * A flip count check isn't enough as the CS might have updated
10208 * the base address just after start of vblank, but before we
10209 * managed to process the interrupt. This means we'd complete the
10210 * CS flip too soon.
10211 *
10212 * Combining both checks should get us a good enough result. It may
10213 * still happen that the CS flip has been executed, but has not
10214 * yet actually completed. But in case the base address is the same
10215 * anyway, we don't really care.
10216 */
10217 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10218 crtc->flip_work->gtt_offset &&
10219 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10220 crtc->flip_work->flip_count);
10221}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010222
Daniel Vetter5a21b662016-05-24 17:13:53 +020010223static bool
10224__pageflip_finished_mmio(struct intel_crtc *crtc,
10225 struct intel_flip_work *work)
10226{
10227 /*
10228 * MMIO work completes when vblank is different from
10229 * flip_queued_vblank.
10230 *
10231 * Reset counter value doesn't matter, this is handled by
10232 * i915_wait_request finishing early, so no need to handle
10233 * reset here.
10234 */
10235 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010236}
10237
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010238
10239static bool pageflip_finished(struct intel_crtc *crtc,
10240 struct intel_flip_work *work)
10241{
10242 if (!atomic_read(&work->pending))
10243 return false;
10244
10245 smp_rmb();
10246
Daniel Vetter5a21b662016-05-24 17:13:53 +020010247 if (is_mmio_work(work))
10248 return __pageflip_finished_mmio(crtc, work);
10249 else
10250 return __pageflip_finished_cs(crtc, work);
10251}
10252
10253void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10254{
Chris Wilson91c8a322016-07-05 10:40:23 +010010255 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010256 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010257 struct intel_flip_work *work;
10258 unsigned long flags;
10259
10260 /* Ignore early vblank irqs */
10261 if (!crtc)
10262 return;
10263
Daniel Vetterf3260382014-09-15 14:55:23 +020010264 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010265 * This is called both by irq handlers and the reset code (to complete
10266 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010267 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010268 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010269 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010270
10271 if (work != NULL &&
10272 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010273 pageflip_finished(crtc, work))
10274 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010275
10276 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010277}
10278
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010279void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010280{
Chris Wilson91c8a322016-07-05 10:40:23 +010010281 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010282 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010283 struct intel_flip_work *work;
10284 unsigned long flags;
10285
10286 /* Ignore early vblank irqs */
10287 if (!crtc)
10288 return;
10289
10290 /*
10291 * This is called both by irq handlers and the reset code (to complete
10292 * lost pageflips) so needs the full irqsave spinlocks.
10293 */
10294 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010295 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010296
Daniel Vetter5a21b662016-05-24 17:13:53 +020010297 if (work != NULL &&
10298 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010299 pageflip_finished(crtc, work))
10300 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010301
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010302 spin_unlock_irqrestore(&dev->event_lock, flags);
10303}
10304
Daniel Vetter5a21b662016-05-24 17:13:53 +020010305static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10306 struct intel_flip_work *work)
10307{
10308 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10309
10310 /* Ensure that the work item is consistent when activating it ... */
10311 smp_mb__before_atomic();
10312 atomic_set(&work->pending, 1);
10313}
10314
10315static int intel_gen2_queue_flip(struct drm_device *dev,
10316 struct drm_crtc *crtc,
10317 struct drm_framebuffer *fb,
10318 struct drm_i915_gem_object *obj,
10319 struct drm_i915_gem_request *req,
10320 uint32_t flags)
10321{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010323 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010324
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010325 cs = intel_ring_begin(req, 6);
10326 if (IS_ERR(cs))
10327 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010328
10329 /* Can't queue multiple flips, so wait for the previous
10330 * one to finish before executing the next.
10331 */
10332 if (intel_crtc->plane)
10333 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10334 else
10335 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010336 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10337 *cs++ = MI_NOOP;
10338 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10339 *cs++ = fb->pitches[0];
10340 *cs++ = intel_crtc->flip_work->gtt_offset;
10341 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010342
10343 return 0;
10344}
10345
10346static int intel_gen3_queue_flip(struct drm_device *dev,
10347 struct drm_crtc *crtc,
10348 struct drm_framebuffer *fb,
10349 struct drm_i915_gem_object *obj,
10350 struct drm_i915_gem_request *req,
10351 uint32_t flags)
10352{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010354 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010355
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010356 cs = intel_ring_begin(req, 6);
10357 if (IS_ERR(cs))
10358 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010359
10360 if (intel_crtc->plane)
10361 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10362 else
10363 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010364 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10365 *cs++ = MI_NOOP;
10366 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10367 *cs++ = fb->pitches[0];
10368 *cs++ = intel_crtc->flip_work->gtt_offset;
10369 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010370
10371 return 0;
10372}
10373
10374static int intel_gen4_queue_flip(struct drm_device *dev,
10375 struct drm_crtc *crtc,
10376 struct drm_framebuffer *fb,
10377 struct drm_i915_gem_object *obj,
10378 struct drm_i915_gem_request *req,
10379 uint32_t flags)
10380{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010381 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010383 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010384
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010385 cs = intel_ring_begin(req, 4);
10386 if (IS_ERR(cs))
10387 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010388
10389 /* i965+ uses the linear or tiled offsets from the
10390 * Display Registers (which do not change across a page-flip)
10391 * so we need only reprogram the base address.
10392 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010393 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10394 *cs++ = fb->pitches[0];
10395 *cs++ = intel_crtc->flip_work->gtt_offset |
10396 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010397
10398 /* XXX Enabling the panel-fitter across page-flip is so far
10399 * untested on non-native modes, so ignore it for now.
10400 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10401 */
10402 pf = 0;
10403 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010404 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010405
10406 return 0;
10407}
10408
10409static int intel_gen6_queue_flip(struct drm_device *dev,
10410 struct drm_crtc *crtc,
10411 struct drm_framebuffer *fb,
10412 struct drm_i915_gem_object *obj,
10413 struct drm_i915_gem_request *req,
10414 uint32_t flags)
10415{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010416 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010418 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010419
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010420 cs = intel_ring_begin(req, 4);
10421 if (IS_ERR(cs))
10422 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010423
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010424 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10425 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10426 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010427
10428 /* Contrary to the suggestions in the documentation,
10429 * "Enable Panel Fitter" does not seem to be required when page
10430 * flipping with a non-native mode, and worse causes a normal
10431 * modeset to fail.
10432 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10433 */
10434 pf = 0;
10435 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010436 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010437
10438 return 0;
10439}
10440
10441static int intel_gen7_queue_flip(struct drm_device *dev,
10442 struct drm_crtc *crtc,
10443 struct drm_framebuffer *fb,
10444 struct drm_i915_gem_object *obj,
10445 struct drm_i915_gem_request *req,
10446 uint32_t flags)
10447{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010448 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010450 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010451 int len, ret;
10452
10453 switch (intel_crtc->plane) {
10454 case PLANE_A:
10455 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10456 break;
10457 case PLANE_B:
10458 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10459 break;
10460 case PLANE_C:
10461 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10462 break;
10463 default:
10464 WARN_ONCE(1, "unknown plane in flip command\n");
10465 return -ENODEV;
10466 }
10467
10468 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010469 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010470 len += 6;
10471 /*
10472 * On Gen 8, SRM is now taking an extra dword to accommodate
10473 * 48bits addresses, and we need a NOOP for the batch size to
10474 * stay even.
10475 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010476 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010477 len += 2;
10478 }
10479
10480 /*
10481 * BSpec MI_DISPLAY_FLIP for IVB:
10482 * "The full packet must be contained within the same cache line."
10483 *
10484 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10485 * cacheline, if we ever start emitting more commands before
10486 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10487 * then do the cacheline alignment, and finally emit the
10488 * MI_DISPLAY_FLIP.
10489 */
10490 ret = intel_ring_cacheline_align(req);
10491 if (ret)
10492 return ret;
10493
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010494 cs = intel_ring_begin(req, len);
10495 if (IS_ERR(cs))
10496 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010497
10498 /* Unmask the flip-done completion message. Note that the bspec says that
10499 * we should do this for both the BCS and RCS, and that we must not unmask
10500 * more than one flip event at any time (or ensure that one flip message
10501 * can be sent by waiting for flip-done prior to queueing new flips).
10502 * Experimentation says that BCS works despite DERRMR masking all
10503 * flip-done completion events and that unmasking all planes at once
10504 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10505 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10506 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010507 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010508 *cs++ = MI_LOAD_REGISTER_IMM(1);
10509 *cs++ = i915_mmio_reg_offset(DERRMR);
10510 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10511 DERRMR_PIPEB_PRI_FLIP_DONE |
10512 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010513 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010514 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10515 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010516 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010517 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10518 *cs++ = i915_mmio_reg_offset(DERRMR);
10519 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010520 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010521 *cs++ = 0;
10522 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010523 }
10524 }
10525
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010526 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10527 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10528 *cs++ = intel_crtc->flip_work->gtt_offset;
10529 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010530
10531 return 0;
10532}
10533
10534static bool use_mmio_flip(struct intel_engine_cs *engine,
10535 struct drm_i915_gem_object *obj)
10536{
10537 /*
10538 * This is not being used for older platforms, because
10539 * non-availability of flip done interrupt forces us to use
10540 * CS flips. Older platforms derive flip done using some clever
10541 * tricks involving the flip_pending status bits and vblank irqs.
10542 * So using MMIO flips there would disrupt this mechanism.
10543 */
10544
10545 if (engine == NULL)
10546 return true;
10547
10548 if (INTEL_GEN(engine->i915) < 5)
10549 return false;
10550
10551 if (i915.use_mmio_flip < 0)
10552 return false;
10553 else if (i915.use_mmio_flip > 0)
10554 return true;
10555 else if (i915.enable_execlists)
10556 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010557
Chris Wilsond07f0e52016-10-28 13:58:44 +010010558 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010559}
10560
10561static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10562 unsigned int rotation,
10563 struct intel_flip_work *work)
10564{
10565 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010566 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010567 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10568 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010569 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010570
10571 ctl = I915_READ(PLANE_CTL(pipe, 0));
10572 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010573 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -070010574 case DRM_FORMAT_MOD_LINEAR:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010575 break;
10576 case I915_FORMAT_MOD_X_TILED:
10577 ctl |= PLANE_CTL_TILED_X;
10578 break;
10579 case I915_FORMAT_MOD_Y_TILED:
10580 ctl |= PLANE_CTL_TILED_Y;
10581 break;
10582 case I915_FORMAT_MOD_Yf_TILED:
10583 ctl |= PLANE_CTL_TILED_YF;
10584 break;
10585 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010586 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010587 }
10588
10589 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010590 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10591 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10592 */
10593 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10594 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10595
10596 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10597 POSTING_READ(PLANE_SURF(pipe, 0));
10598}
10599
10600static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10601 struct intel_flip_work *work)
10602{
10603 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010604 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010605 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010606 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10607 u32 dspcntr;
10608
10609 dspcntr = I915_READ(reg);
10610
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010611 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010612 dspcntr |= DISPPLANE_TILED;
10613 else
10614 dspcntr &= ~DISPPLANE_TILED;
10615
10616 I915_WRITE(reg, dspcntr);
10617
10618 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10619 POSTING_READ(DSPSURF(intel_crtc->plane));
10620}
10621
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010622static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010623{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010624 struct intel_flip_work *work =
10625 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010626 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10627 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10628 struct intel_framebuffer *intel_fb =
10629 to_intel_framebuffer(crtc->base.primary->fb);
10630 struct drm_i915_gem_object *obj = intel_fb->obj;
10631
Chris Wilsond07f0e52016-10-28 13:58:44 +010010632 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010633
10634 intel_pipe_update_start(crtc);
10635
10636 if (INTEL_GEN(dev_priv) >= 9)
10637 skl_do_mmio_flip(crtc, work->rotation, work);
10638 else
10639 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10640 ilk_do_mmio_flip(crtc, work);
10641
10642 intel_pipe_update_end(crtc, work);
10643}
10644
10645static int intel_default_queue_flip(struct drm_device *dev,
10646 struct drm_crtc *crtc,
10647 struct drm_framebuffer *fb,
10648 struct drm_i915_gem_object *obj,
10649 struct drm_i915_gem_request *req,
10650 uint32_t flags)
10651{
10652 return -ENODEV;
10653}
10654
10655static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10656 struct intel_crtc *intel_crtc,
10657 struct intel_flip_work *work)
10658{
10659 u32 addr, vblank;
10660
10661 if (!atomic_read(&work->pending))
10662 return false;
10663
10664 smp_rmb();
10665
10666 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10667 if (work->flip_ready_vblank == 0) {
10668 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010669 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010670 return false;
10671
10672 work->flip_ready_vblank = vblank;
10673 }
10674
10675 if (vblank - work->flip_ready_vblank < 3)
10676 return false;
10677
10678 /* Potential stall - if we see that the flip has happened,
10679 * assume a missed interrupt. */
10680 if (INTEL_GEN(dev_priv) >= 4)
10681 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10682 else
10683 addr = I915_READ(DSPADDR(intel_crtc->plane));
10684
10685 /* There is a potential issue here with a false positive after a flip
10686 * to the same address. We could address this by checking for a
10687 * non-incrementing frame counter.
10688 */
10689 return addr == work->gtt_offset;
10690}
10691
10692void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10693{
Chris Wilson91c8a322016-07-05 10:40:23 +010010694 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010695 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010696 struct intel_flip_work *work;
10697
10698 WARN_ON(!in_interrupt());
10699
10700 if (crtc == NULL)
10701 return;
10702
10703 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010704 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010705
10706 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010707 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010708 WARN_ONCE(1,
10709 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010710 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10711 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010712 work = NULL;
10713 }
10714
10715 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010716 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010717 intel_queue_rps_boost_for_request(work->flip_queued_req);
10718 spin_unlock(&dev->event_lock);
10719}
10720
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010721__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010722static int intel_crtc_page_flip(struct drm_crtc *crtc,
10723 struct drm_framebuffer *fb,
10724 struct drm_pending_vblank_event *event,
10725 uint32_t page_flip_flags)
10726{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010727 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010728 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010729 struct drm_framebuffer *old_fb = crtc->primary->fb;
10730 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10732 struct drm_plane *primary = crtc->primary;
10733 enum pipe pipe = intel_crtc->pipe;
10734 struct intel_flip_work *work;
10735 struct intel_engine_cs *engine;
10736 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010737 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010738 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010739 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010740
Daniel Vetter5a21b662016-05-24 17:13:53 +020010741 /*
10742 * drm_mode_page_flip_ioctl() should already catch this, but double
10743 * check to be safe. In the future we may enable pageflipping from
10744 * a disabled primary plane.
10745 */
10746 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10747 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010748
Daniel Vetter5a21b662016-05-24 17:13:53 +020010749 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010750 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010751 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010752
Daniel Vetter5a21b662016-05-24 17:13:53 +020010753 /*
10754 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10755 * Note that pitch changes could also affect these register.
10756 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010757 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010758 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10759 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10760 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010761
Daniel Vetter5a21b662016-05-24 17:13:53 +020010762 if (i915_terminally_wedged(&dev_priv->gpu_error))
10763 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010764
Daniel Vetter5a21b662016-05-24 17:13:53 +020010765 work = kzalloc(sizeof(*work), GFP_KERNEL);
10766 if (work == NULL)
10767 return -ENOMEM;
10768
10769 work->event = event;
10770 work->crtc = crtc;
10771 work->old_fb = old_fb;
10772 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010773
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010774 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010775 if (ret)
10776 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010777
Daniel Vetter5a21b662016-05-24 17:13:53 +020010778 /* We borrow the event spin lock for protecting flip_work */
10779 spin_lock_irq(&dev->event_lock);
10780 if (intel_crtc->flip_work) {
10781 /* Before declaring the flip queue wedged, check if
10782 * the hardware completed the operation behind our backs.
10783 */
10784 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10785 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10786 page_flip_completed(intel_crtc);
10787 } else {
10788 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10789 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010790
Daniel Vetter5a21b662016-05-24 17:13:53 +020010791 drm_crtc_vblank_put(crtc);
10792 kfree(work);
10793 return -EBUSY;
10794 }
10795 }
10796 intel_crtc->flip_work = work;
10797 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010798
Daniel Vetter5a21b662016-05-24 17:13:53 +020010799 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10800 flush_workqueue(dev_priv->wq);
10801
10802 /* Reference the objects for the scheduled work. */
10803 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010804
10805 crtc->primary->fb = fb;
10806 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010807
Chris Wilson25dc5562016-07-20 13:31:52 +010010808 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010809
10810 ret = i915_mutex_lock_interruptible(dev);
10811 if (ret)
10812 goto cleanup;
10813
Chris Wilson8af29b02016-09-09 14:11:47 +010010814 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010815 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010816 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010817 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010818 }
10819
10820 atomic_inc(&intel_crtc->unpin_work_count);
10821
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010822 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010823 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10824
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010825 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010826 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010827 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010828 /* vlv: DISPLAY_FLIP fails to change tiling */
10829 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010830 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010831 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010832 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010833 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010834 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010835 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010836 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010837 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010838 }
10839
10840 mmio_flip = use_mmio_flip(engine, obj);
10841
Chris Wilson058d88c2016-08-15 10:49:06 +010010842 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10843 if (IS_ERR(vma)) {
10844 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010845 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010846 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010847
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010848 work->old_vma = to_intel_plane_state(primary->state)->vma;
10849 to_intel_plane_state(primary->state)->vma = vma;
10850
10851 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010852 work->rotation = crtc->primary->state->rotation;
10853
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010854 /*
10855 * There's the potential that the next frame will not be compatible with
10856 * FBC, so we want to call pre_update() before the actual page flip.
10857 * The problem is that pre_update() caches some information about the fb
10858 * object, so we want to do this only after the object is pinned. Let's
10859 * be on the safe side and do this immediately before scheduling the
10860 * flip.
10861 */
10862 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10863 to_intel_plane_state(primary->state));
10864
Daniel Vetter5a21b662016-05-24 17:13:53 +020010865 if (mmio_flip) {
10866 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010867 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010868 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010869 request = i915_gem_request_alloc(engine,
10870 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010871 if (IS_ERR(request)) {
10872 ret = PTR_ERR(request);
10873 goto cleanup_unpin;
10874 }
10875
Chris Wilsona2bc4692016-09-09 14:11:56 +010010876 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010877 if (ret)
10878 goto cleanup_request;
10879
Daniel Vetter5a21b662016-05-24 17:13:53 +020010880 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10881 page_flip_flags);
10882 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010883 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010884
10885 intel_mark_page_flip_active(intel_crtc, work);
10886
Chris Wilson8e637172016-08-02 22:50:26 +010010887 work->flip_queued_req = i915_gem_request_get(request);
Chris Wilsone642c852017-03-17 11:47:09 +000010888 i915_add_request(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010889 }
10890
Chris Wilson92117f02016-11-28 14:36:48 +000010891 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010892 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10893 to_intel_plane(primary)->frontbuffer_bit);
10894 mutex_unlock(&dev->struct_mutex);
10895
Chris Wilson5748b6a2016-08-04 16:32:38 +010010896 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010897 to_intel_plane(primary)->frontbuffer_bit);
10898
10899 trace_i915_flip_request(intel_crtc->plane, obj);
10900
10901 return 0;
10902
Chris Wilson8e637172016-08-02 22:50:26 +010010903cleanup_request:
Chris Wilsone642c852017-03-17 11:47:09 +000010904 i915_add_request(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010905cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010906 to_intel_plane_state(primary->state)->vma = work->old_vma;
10907 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010908cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010909 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010910unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010911 mutex_unlock(&dev->struct_mutex);
10912cleanup:
10913 crtc->primary->fb = old_fb;
10914 update_state_fb(crtc->primary);
10915
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010916 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010917 drm_framebuffer_unreference(work->old_fb);
10918
10919 spin_lock_irq(&dev->event_lock);
10920 intel_crtc->flip_work = NULL;
10921 spin_unlock_irq(&dev->event_lock);
10922
10923 drm_crtc_vblank_put(crtc);
10924free_work:
10925 kfree(work);
10926
10927 if (ret == -EIO) {
10928 struct drm_atomic_state *state;
10929 struct drm_plane_state *plane_state;
10930
10931out_hang:
10932 state = drm_atomic_state_alloc(dev);
10933 if (!state)
10934 return -ENOMEM;
Daniel Vetterb260ac32017-04-03 10:32:52 +020010935 state->acquire_ctx = dev->mode_config.acquire_ctx;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010936
10937retry:
10938 plane_state = drm_atomic_get_plane_state(state, primary);
10939 ret = PTR_ERR_OR_ZERO(plane_state);
10940 if (!ret) {
10941 drm_atomic_set_fb_for_plane(plane_state, fb);
10942
10943 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10944 if (!ret)
10945 ret = drm_atomic_commit(state);
10946 }
10947
10948 if (ret == -EDEADLK) {
10949 drm_modeset_backoff(state->acquire_ctx);
10950 drm_atomic_state_clear(state);
10951 goto retry;
10952 }
10953
Chris Wilson08536952016-10-14 13:18:18 +010010954 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010955
10956 if (ret == 0 && event) {
10957 spin_lock_irq(&dev->event_lock);
10958 drm_crtc_send_vblank_event(crtc, event);
10959 spin_unlock_irq(&dev->event_lock);
10960 }
10961 }
10962 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010963}
10964
Daniel Vetter5a21b662016-05-24 17:13:53 +020010965
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010966/**
10967 * intel_wm_need_update - Check whether watermarks need updating
10968 * @plane: drm plane
10969 * @state: new plane state
10970 *
10971 * Check current plane state versus the new one to determine whether
10972 * watermarks need to be recalculated.
10973 *
10974 * Returns true or false.
10975 */
10976static bool intel_wm_need_update(struct drm_plane *plane,
10977 struct drm_plane_state *state)
10978{
Matt Roperd21fbe82015-09-24 15:53:12 -070010979 struct intel_plane_state *new = to_intel_plane_state(state);
10980 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10981
10982 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010983 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010984 return true;
10985
10986 if (!cur->base.fb || !new->base.fb)
10987 return false;
10988
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010989 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010990 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010991 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10992 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10993 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10994 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010995 return true;
10996
10997 return false;
10998}
10999
Matt Roperd21fbe82015-09-24 15:53:12 -070011000static bool needs_scaling(struct intel_plane_state *state)
11001{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030011002 int src_w = drm_rect_width(&state->base.src) >> 16;
11003 int src_h = drm_rect_height(&state->base.src) >> 16;
11004 int dst_w = drm_rect_width(&state->base.dst);
11005 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070011006
11007 return (src_w != dst_w || src_h != dst_h);
11008}
11009
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011010int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11011 struct drm_plane_state *plane_state)
11012{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011013 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011014 struct drm_crtc *crtc = crtc_state->crtc;
11015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011016 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011017 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011018 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011019 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011020 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011021 bool mode_changed = needs_modeset(crtc_state);
11022 bool was_crtc_enabled = crtc->state->active;
11023 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011024 bool turn_off, turn_on, visible, was_visible;
11025 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030011026 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011027
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011028 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011029 ret = skl_update_scaler_plane(
11030 to_intel_crtc_state(crtc_state),
11031 to_intel_plane_state(plane_state));
11032 if (ret)
11033 return ret;
11034 }
11035
Ville Syrjälä936e71e2016-07-26 19:06:59 +030011036 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010011037 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011038
11039 if (!was_crtc_enabled && WARN_ON(was_visible))
11040 was_visible = false;
11041
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011042 /*
11043 * Visibility is calculated as if the crtc was on, but
11044 * after scaler setup everything depends on it being off
11045 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011046 *
11047 * FIXME this is wrong for watermarks. Watermarks should also
11048 * be computed as if the pipe would be active. Perhaps move
11049 * per-plane wm computation to the .check_plane() hook, and
11050 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011051 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011052 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010011053 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011054 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
11055 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011056
11057 if (!was_visible && !visible)
11058 return 0;
11059
Maarten Lankhorste8861672016-02-24 11:24:26 +010011060 if (fb != old_plane_state->base.fb)
11061 pipe_config->fb_changed = true;
11062
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011063 turn_off = was_visible && (!visible || mode_changed);
11064 turn_on = visible && (!was_visible || mode_changed);
11065
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011066 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011067 intel_crtc->base.base.id, intel_crtc->base.name,
11068 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011069 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011070
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011071 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011072 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011073 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011074 turn_off, turn_on, mode_changed);
11075
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011076 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011077 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011078 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011079
11080 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011081 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011082 pipe_config->disable_cxsr = true;
11083 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011084 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011085 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011086
Ville Syrjälä852eb002015-06-24 22:00:07 +030011087 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011088 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011089 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011090 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011091 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011092 /* FIXME bollocks */
11093 pipe_config->update_wm_pre = true;
11094 pipe_config->update_wm_post = true;
11095 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030011096 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011097
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011098 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011099 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011100
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011101 /*
11102 * WaCxSRDisabledForSpriteScaling:ivb
11103 *
11104 * cstate->update_wm was already set above, so this flag will
11105 * take effect when we commit and program watermarks.
11106 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011107 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011108 needs_scaling(to_intel_plane_state(plane_state)) &&
11109 !needs_scaling(old_plane_state))
11110 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011111
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011112 return 0;
11113}
11114
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011115static bool encoders_cloneable(const struct intel_encoder *a,
11116 const struct intel_encoder *b)
11117{
11118 /* masks could be asymmetric, so check both ways */
11119 return a == b || (a->cloneable & (1 << b->type) &&
11120 b->cloneable & (1 << a->type));
11121}
11122
11123static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11124 struct intel_crtc *crtc,
11125 struct intel_encoder *encoder)
11126{
11127 struct intel_encoder *source_encoder;
11128 struct drm_connector *connector;
11129 struct drm_connector_state *connector_state;
11130 int i;
11131
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011132 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011133 if (connector_state->crtc != &crtc->base)
11134 continue;
11135
11136 source_encoder =
11137 to_intel_encoder(connector_state->best_encoder);
11138 if (!encoders_cloneable(encoder, source_encoder))
11139 return false;
11140 }
11141
11142 return true;
11143}
11144
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011145static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11146 struct drm_crtc_state *crtc_state)
11147{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011148 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011149 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011151 struct intel_crtc_state *pipe_config =
11152 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011153 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011154 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011155 bool mode_changed = needs_modeset(crtc_state);
11156
Ville Syrjälä852eb002015-06-24 22:00:07 +030011157 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011158 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011159
Maarten Lankhorstad421372015-06-15 12:33:42 +020011160 if (mode_changed && crtc_state->enable &&
11161 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011162 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011163 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11164 pipe_config);
11165 if (ret)
11166 return ret;
11167 }
11168
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011169 if (crtc_state->color_mgmt_changed) {
11170 ret = intel_color_check(crtc, crtc_state);
11171 if (ret)
11172 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010011173
11174 /*
11175 * Changing color management on Intel hardware is
11176 * handled as part of planes update.
11177 */
11178 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011179 }
11180
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011181 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011182 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011183 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011184 if (ret) {
11185 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011186 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011187 }
11188 }
11189
11190 if (dev_priv->display.compute_intermediate_wm &&
11191 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11192 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11193 return 0;
11194
11195 /*
11196 * Calculate 'intermediate' watermarks that satisfy both the
11197 * old state and the new state. We can program these
11198 * immediately.
11199 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011200 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080011201 intel_crtc,
11202 pipe_config);
11203 if (ret) {
11204 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11205 return ret;
11206 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011207 } else if (dev_priv->display.compute_intermediate_wm) {
11208 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11209 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011210 }
11211
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011212 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011213 if (mode_changed)
11214 ret = skl_update_scaler_crtc(pipe_config);
11215
11216 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053011217 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
11218 pipe_config);
11219 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011220 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011221 pipe_config);
11222 }
11223
11224 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011225}
11226
Jani Nikula65b38e02015-04-13 11:26:56 +030011227static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011228 .atomic_begin = intel_begin_crtc_commit,
11229 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011230 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011231};
11232
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011233static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11234{
11235 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011236 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011237
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011238 drm_connector_list_iter_begin(dev, &conn_iter);
11239 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011240 if (connector->base.state->crtc)
11241 drm_connector_unreference(&connector->base);
11242
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011243 if (connector->base.encoder) {
11244 connector->base.state->best_encoder =
11245 connector->base.encoder;
11246 connector->base.state->crtc =
11247 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011248
11249 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011250 } else {
11251 connector->base.state->best_encoder = NULL;
11252 connector->base.state->crtc = NULL;
11253 }
11254 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011255 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011256}
11257
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011258static void
Robin Schroereba905b2014-05-18 02:24:50 +020011259connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011260 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011261{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011262 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011263 int bpp = pipe_config->pipe_bpp;
11264
11265 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011266 connector->base.base.id,
11267 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011268
11269 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011270 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011271 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011272 bpp, info->bpc * 3);
11273 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011274 }
11275
Mario Kleiner196f9542016-07-06 12:05:45 +020011276 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011277 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011278 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11279 bpp);
11280 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011281 }
11282}
11283
11284static int
11285compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011286 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011287{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011288 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011289 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011290 struct drm_connector *connector;
11291 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011292 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011293
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011294 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11295 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011296 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011297 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011298 bpp = 12*3;
11299 else
11300 bpp = 8*3;
11301
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011302
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011303 pipe_config->pipe_bpp = bpp;
11304
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011305 state = pipe_config->base.state;
11306
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011307 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011308 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011309 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011310 continue;
11311
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011312 connected_sink_compute_bpp(to_intel_connector(connector),
11313 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011314 }
11315
11316 return bpp;
11317}
11318
Daniel Vetter644db712013-09-19 14:53:58 +020011319static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11320{
11321 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11322 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011323 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011324 mode->crtc_hdisplay, mode->crtc_hsync_start,
11325 mode->crtc_hsync_end, mode->crtc_htotal,
11326 mode->crtc_vdisplay, mode->crtc_vsync_start,
11327 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11328}
11329
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011330static inline void
11331intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011332 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011333{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011334 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11335 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011336 m_n->gmch_m, m_n->gmch_n,
11337 m_n->link_m, m_n->link_n, m_n->tu);
11338}
11339
Daniel Vetterc0b03412013-05-28 12:05:54 +020011340static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011341 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011342 const char *context)
11343{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011344 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011345 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011346 struct drm_plane *plane;
11347 struct intel_plane *intel_plane;
11348 struct intel_plane_state *state;
11349 struct drm_framebuffer *fb;
11350
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011351 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11352 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011353
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011354 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11355 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011356 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011357
11358 if (pipe_config->has_pch_encoder)
11359 intel_dump_m_n_config(pipe_config, "fdi",
11360 pipe_config->fdi_lanes,
11361 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011362
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011363 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011364 intel_dump_m_n_config(pipe_config, "dp m_n",
11365 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011366 if (pipe_config->has_drrs)
11367 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11368 pipe_config->lane_count,
11369 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011370 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011371
Daniel Vetter55072d12014-11-20 16:10:28 +010011372 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011373 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011374
Daniel Vetterc0b03412013-05-28 12:05:54 +020011375 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011376 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011377 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011378 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11379 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011380 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011381 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011382 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11383 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011384
11385 if (INTEL_GEN(dev_priv) >= 9)
11386 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11387 crtc->num_scalers,
11388 pipe_config->scaler_state.scaler_users,
11389 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011390
11391 if (HAS_GMCH_DISPLAY(dev_priv))
11392 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11393 pipe_config->gmch_pfit.control,
11394 pipe_config->gmch_pfit.pgm_ratios,
11395 pipe_config->gmch_pfit.lvds_border_bits);
11396 else
11397 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11398 pipe_config->pch_pfit.pos,
11399 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011400 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011401
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011402 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11403 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011404
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011405 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011406
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011407 DRM_DEBUG_KMS("planes on this crtc\n");
11408 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011409 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011410 intel_plane = to_intel_plane(plane);
11411 if (intel_plane->pipe != crtc->pipe)
11412 continue;
11413
11414 state = to_intel_plane_state(plane->state);
11415 fb = state->base.fb;
11416 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011417 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11418 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011419 continue;
11420 }
11421
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011422 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11423 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011424 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011425 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011426 if (INTEL_GEN(dev_priv) >= 9)
11427 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11428 state->scaler_id,
11429 state->base.src.x1 >> 16,
11430 state->base.src.y1 >> 16,
11431 drm_rect_width(&state->base.src) >> 16,
11432 drm_rect_height(&state->base.src) >> 16,
11433 state->base.dst.x1, state->base.dst.y1,
11434 drm_rect_width(&state->base.dst),
11435 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011436 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011437}
11438
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011439static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011440{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011441 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011442 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011443 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011444 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011445 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011446
11447 /*
11448 * Walk the connector list instead of the encoder
11449 * list to detect the problem on ddi platforms
11450 * where there's just one encoder per digital port.
11451 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011452 drm_connector_list_iter_begin(dev, &conn_iter);
11453 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011454 struct drm_connector_state *connector_state;
11455 struct intel_encoder *encoder;
11456
11457 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11458 if (!connector_state)
11459 connector_state = connector->state;
11460
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011461 if (!connector_state->best_encoder)
11462 continue;
11463
11464 encoder = to_intel_encoder(connector_state->best_encoder);
11465
11466 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011467
11468 switch (encoder->type) {
11469 unsigned int port_mask;
11470 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011471 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011472 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011473 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011474 case INTEL_OUTPUT_HDMI:
11475 case INTEL_OUTPUT_EDP:
11476 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11477
11478 /* the same port mustn't appear more than once */
11479 if (used_ports & port_mask)
11480 return false;
11481
11482 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011483 break;
11484 case INTEL_OUTPUT_DP_MST:
11485 used_mst_ports |=
11486 1 << enc_to_mst(&encoder->base)->primary->port;
11487 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011488 default:
11489 break;
11490 }
11491 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011492 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011493
Ville Syrjälä477321e2016-07-28 17:50:40 +030011494 /* can't mix MST and SST/HDMI on the same port */
11495 if (used_ports & used_mst_ports)
11496 return false;
11497
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011498 return true;
11499}
11500
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011501static void
11502clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11503{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011504 struct drm_i915_private *dev_priv =
11505 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011506 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011507 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011508 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011509 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011510 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011511
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011512 /* FIXME: before the switch to atomic started, a new pipe_config was
11513 * kzalloc'd. Code that depends on any field being zero should be
11514 * fixed, so that the crtc_state can be safely duplicated. For now,
11515 * only fields that are know to not cause problems are preserved. */
11516
Chandra Konduru663a3642015-04-07 15:28:41 -070011517 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011518 shared_dpll = crtc_state->shared_dpll;
11519 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011520 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011521 if (IS_G4X(dev_priv) ||
11522 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011523 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011524
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011525 /* Keep base drm_crtc_state intact, only clear our extended struct */
11526 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11527 memset(&crtc_state->base + 1, 0,
11528 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011529
Chandra Konduru663a3642015-04-07 15:28:41 -070011530 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011531 crtc_state->shared_dpll = shared_dpll;
11532 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011533 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011534 if (IS_G4X(dev_priv) ||
11535 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011536 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011537}
11538
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011539static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011540intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011541 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011542{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011543 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011544 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011545 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011546 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011547 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011548 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011549 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011550
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011551 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011552
Daniel Vettere143a212013-07-04 12:01:15 +020011553 pipe_config->cpu_transcoder =
11554 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011555
Imre Deak2960bc92013-07-30 13:36:32 +030011556 /*
11557 * Sanitize sync polarity flags based on requested ones. If neither
11558 * positive or negative polarity is requested, treat this as meaning
11559 * negative polarity.
11560 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011561 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011562 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011563 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011564
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011565 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011566 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011567 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011568
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011569 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11570 pipe_config);
11571 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011572 goto fail;
11573
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011574 /*
11575 * Determine the real pipe dimensions. Note that stereo modes can
11576 * increase the actual pipe size due to the frame doubling and
11577 * insertion of additional space for blanks between the frame. This
11578 * is stored in the crtc timings. We use the requested mode to do this
11579 * computation to clearly distinguish it from the adjusted mode, which
11580 * can be changed by the connectors in the below retry loop.
11581 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011582 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011583 &pipe_config->pipe_src_w,
11584 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011585
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011586 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011587 if (connector_state->crtc != crtc)
11588 continue;
11589
11590 encoder = to_intel_encoder(connector_state->best_encoder);
11591
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011592 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11593 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11594 goto fail;
11595 }
11596
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011597 /*
11598 * Determine output_types before calling the .compute_config()
11599 * hooks so that the hooks can use this information safely.
11600 */
11601 pipe_config->output_types |= 1 << encoder->type;
11602 }
11603
Daniel Vettere29c22c2013-02-21 00:00:16 +010011604encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011605 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011606 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011607 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011608
Daniel Vetter135c81b2013-07-21 21:37:09 +020011609 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011610 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11611 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011612
Daniel Vetter7758a112012-07-08 19:40:39 +020011613 /* Pass our mode to the connectors and the CRTC to give them a chance to
11614 * adjust it according to limitations or connector properties, and also
11615 * a chance to reject the mode entirely.
11616 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011617 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011618 if (connector_state->crtc != crtc)
11619 continue;
11620
11621 encoder = to_intel_encoder(connector_state->best_encoder);
11622
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011623 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011624 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011625 goto fail;
11626 }
11627 }
11628
Daniel Vetterff9a6752013-06-01 17:16:21 +020011629 /* Set default port clock if not overwritten by the encoder. Needs to be
11630 * done afterwards in case the encoder adjusts the mode. */
11631 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011632 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011633 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011634
Daniel Vettera43f6e02013-06-07 23:10:32 +020011635 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011636 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011637 DRM_DEBUG_KMS("CRTC fixup failed\n");
11638 goto fail;
11639 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011640
11641 if (ret == RETRY) {
11642 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11643 ret = -EINVAL;
11644 goto fail;
11645 }
11646
11647 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11648 retry = false;
11649 goto encoder_retry;
11650 }
11651
Daniel Vettere8fa4272015-08-12 11:43:34 +020011652 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011653 * only enable it on 6bpc panels and when its not a compliance
11654 * test requesting 6bpc video pattern.
11655 */
11656 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11657 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011658 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011659 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011660
Daniel Vetter7758a112012-07-08 19:40:39 +020011661fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011662 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011663}
11664
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011665static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011666intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011667{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011668 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011669 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020011670 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011671
Ville Syrjälä76688512014-01-10 11:28:06 +020011672 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011673 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11674 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011675
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011676 /*
11677 * Update legacy state to satisfy fbc code. This can
11678 * be removed when fbc uses the atomic state.
11679 */
11680 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11681 struct drm_plane_state *plane_state = crtc->primary->state;
11682
11683 crtc->primary->fb = plane_state->fb;
11684 crtc->x = plane_state->src_x >> 16;
11685 crtc->y = plane_state->src_y >> 16;
11686 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011687 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011688}
11689
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011690static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011691{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011692 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011693
11694 if (clock1 == clock2)
11695 return true;
11696
11697 if (!clock1 || !clock2)
11698 return false;
11699
11700 diff = abs(clock1 - clock2);
11701
11702 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11703 return true;
11704
11705 return false;
11706}
11707
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011708static bool
11709intel_compare_m_n(unsigned int m, unsigned int n,
11710 unsigned int m2, unsigned int n2,
11711 bool exact)
11712{
11713 if (m == m2 && n == n2)
11714 return true;
11715
11716 if (exact || !m || !n || !m2 || !n2)
11717 return false;
11718
11719 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11720
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011721 if (n > n2) {
11722 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011723 m2 <<= 1;
11724 n2 <<= 1;
11725 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011726 } else if (n < n2) {
11727 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011728 m <<= 1;
11729 n <<= 1;
11730 }
11731 }
11732
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011733 if (n != n2)
11734 return false;
11735
11736 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011737}
11738
11739static bool
11740intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11741 struct intel_link_m_n *m2_n2,
11742 bool adjust)
11743{
11744 if (m_n->tu == m2_n2->tu &&
11745 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11746 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11747 intel_compare_m_n(m_n->link_m, m_n->link_n,
11748 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11749 if (adjust)
11750 *m2_n2 = *m_n;
11751
11752 return true;
11753 }
11754
11755 return false;
11756}
11757
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011758static void __printf(3, 4)
11759pipe_config_err(bool adjust, const char *name, const char *format, ...)
11760{
11761 char *level;
11762 unsigned int category;
11763 struct va_format vaf;
11764 va_list args;
11765
11766 if (adjust) {
11767 level = KERN_DEBUG;
11768 category = DRM_UT_KMS;
11769 } else {
11770 level = KERN_ERR;
11771 category = DRM_UT_NONE;
11772 }
11773
11774 va_start(args, format);
11775 vaf.fmt = format;
11776 vaf.va = &args;
11777
11778 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11779
11780 va_end(args);
11781}
11782
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011783static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011784intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011785 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011786 struct intel_crtc_state *pipe_config,
11787 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011788{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011789 bool ret = true;
11790
Daniel Vetter66e985c2013-06-05 13:34:20 +020011791#define PIPE_CONF_CHECK_X(name) \
11792 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011793 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011794 "(expected 0x%08x, found 0x%08x)\n", \
11795 current_config->name, \
11796 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011797 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011798 }
11799
Daniel Vetter08a24032013-04-19 11:25:34 +020011800#define PIPE_CONF_CHECK_I(name) \
11801 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011802 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011803 "(expected %i, found %i)\n", \
11804 current_config->name, \
11805 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011806 ret = false; \
11807 }
11808
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011809#define PIPE_CONF_CHECK_P(name) \
11810 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011811 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011812 "(expected %p, found %p)\n", \
11813 current_config->name, \
11814 pipe_config->name); \
11815 ret = false; \
11816 }
11817
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011818#define PIPE_CONF_CHECK_M_N(name) \
11819 if (!intel_compare_link_m_n(&current_config->name, \
11820 &pipe_config->name,\
11821 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011822 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011823 "(expected tu %i gmch %i/%i link %i/%i, " \
11824 "found tu %i, gmch %i/%i link %i/%i)\n", \
11825 current_config->name.tu, \
11826 current_config->name.gmch_m, \
11827 current_config->name.gmch_n, \
11828 current_config->name.link_m, \
11829 current_config->name.link_n, \
11830 pipe_config->name.tu, \
11831 pipe_config->name.gmch_m, \
11832 pipe_config->name.gmch_n, \
11833 pipe_config->name.link_m, \
11834 pipe_config->name.link_n); \
11835 ret = false; \
11836 }
11837
Daniel Vetter55c561a2016-03-30 11:34:36 +020011838/* This is required for BDW+ where there is only one set of registers for
11839 * switching between high and low RR.
11840 * This macro can be used whenever a comparison has to be made between one
11841 * hw state and multiple sw state variables.
11842 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011843#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11844 if (!intel_compare_link_m_n(&current_config->name, \
11845 &pipe_config->name, adjust) && \
11846 !intel_compare_link_m_n(&current_config->alt_name, \
11847 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011848 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011849 "(expected tu %i gmch %i/%i link %i/%i, " \
11850 "or tu %i gmch %i/%i link %i/%i, " \
11851 "found tu %i, gmch %i/%i link %i/%i)\n", \
11852 current_config->name.tu, \
11853 current_config->name.gmch_m, \
11854 current_config->name.gmch_n, \
11855 current_config->name.link_m, \
11856 current_config->name.link_n, \
11857 current_config->alt_name.tu, \
11858 current_config->alt_name.gmch_m, \
11859 current_config->alt_name.gmch_n, \
11860 current_config->alt_name.link_m, \
11861 current_config->alt_name.link_n, \
11862 pipe_config->name.tu, \
11863 pipe_config->name.gmch_m, \
11864 pipe_config->name.gmch_n, \
11865 pipe_config->name.link_m, \
11866 pipe_config->name.link_n); \
11867 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011868 }
11869
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011870#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11871 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011872 pipe_config_err(adjust, __stringify(name), \
11873 "(%x) (expected %i, found %i)\n", \
11874 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011875 current_config->name & (mask), \
11876 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011877 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011878 }
11879
Ville Syrjälä5e550652013-09-06 23:29:07 +030011880#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11881 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011882 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011883 "(expected %i, found %i)\n", \
11884 current_config->name, \
11885 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011886 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011887 }
11888
Daniel Vetterbb760062013-06-06 14:55:52 +020011889#define PIPE_CONF_QUIRK(quirk) \
11890 ((current_config->quirks | pipe_config->quirks) & (quirk))
11891
Daniel Vettereccb1402013-05-22 00:50:22 +020011892 PIPE_CONF_CHECK_I(cpu_transcoder);
11893
Daniel Vetter08a24032013-04-19 11:25:34 +020011894 PIPE_CONF_CHECK_I(has_pch_encoder);
11895 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011896 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011897
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011898 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011899 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011900
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011901 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011902 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011903
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011904 if (current_config->has_drrs)
11905 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11906 } else
11907 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011908
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011909 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011910
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011911 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11912 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11913 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11914 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11915 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11916 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011917
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011918 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11919 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11920 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11921 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11922 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11923 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011924
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011925 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011926 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011927 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011928 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011929 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011930
11931 PIPE_CONF_CHECK_I(hdmi_scrambling);
11932 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011933 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011934
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011935 PIPE_CONF_CHECK_I(has_audio);
11936
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011937 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011938 DRM_MODE_FLAG_INTERLACE);
11939
Daniel Vetterbb760062013-06-06 14:55:52 +020011940 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011941 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011942 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011943 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011944 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011945 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011946 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011947 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011948 DRM_MODE_FLAG_NVSYNC);
11949 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011950
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011951 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011952 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011953 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011954 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011955 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011956
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011957 if (!adjust) {
11958 PIPE_CONF_CHECK_I(pipe_src_w);
11959 PIPE_CONF_CHECK_I(pipe_src_h);
11960
11961 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11962 if (current_config->pch_pfit.enabled) {
11963 PIPE_CONF_CHECK_X(pch_pfit.pos);
11964 PIPE_CONF_CHECK_X(pch_pfit.size);
11965 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011966
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011967 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011968 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011969 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011970
Jesse Barnese59150d2014-01-07 13:30:45 -080011971 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011972 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011973 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011974
Ville Syrjälä282740f2013-09-04 18:30:03 +030011975 PIPE_CONF_CHECK_I(double_wide);
11976
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011977 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011978 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011979 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011980 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11981 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011982 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011983 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011984 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11985 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11986 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011987
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011988 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11989 PIPE_CONF_CHECK_X(dsi_pll.div);
11990
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011991 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011992 PIPE_CONF_CHECK_I(pipe_bpp);
11993
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011994 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011995 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011996
Daniel Vetter66e985c2013-06-05 13:34:20 +020011997#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011998#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011999#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012000#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012001#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012002#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012003
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012004 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012005}
12006
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012007static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12008 const struct intel_crtc_state *pipe_config)
12009{
12010 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012011 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012012 &pipe_config->fdi_m_n);
12013 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12014
12015 /*
12016 * FDI already provided one idea for the dotclock.
12017 * Yell if the encoder disagrees.
12018 */
12019 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12020 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12021 fdi_dotclock, dotclock);
12022 }
12023}
12024
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012025static void verify_wm_state(struct drm_crtc *crtc,
12026 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012027{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012028 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000012029 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012030 struct skl_pipe_wm hw_wm, *sw_wm;
12031 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
12032 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12034 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012035 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000012036
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012037 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012038 return;
12039
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012040 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020012041 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012042
Damien Lespiau08db6652014-11-04 17:06:52 +000012043 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12044 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12045
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012046 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070012047 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012048 hw_plane_wm = &hw_wm.planes[plane];
12049 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012050
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012051 /* Watermarks */
12052 for (level = 0; level <= max_level; level++) {
12053 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12054 &sw_plane_wm->wm[level]))
12055 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000012056
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012057 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12058 pipe_name(pipe), plane + 1, level,
12059 sw_plane_wm->wm[level].plane_en,
12060 sw_plane_wm->wm[level].plane_res_b,
12061 sw_plane_wm->wm[level].plane_res_l,
12062 hw_plane_wm->wm[level].plane_en,
12063 hw_plane_wm->wm[level].plane_res_b,
12064 hw_plane_wm->wm[level].plane_res_l);
12065 }
12066
12067 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12068 &sw_plane_wm->trans_wm)) {
12069 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12070 pipe_name(pipe), plane + 1,
12071 sw_plane_wm->trans_wm.plane_en,
12072 sw_plane_wm->trans_wm.plane_res_b,
12073 sw_plane_wm->trans_wm.plane_res_l,
12074 hw_plane_wm->trans_wm.plane_en,
12075 hw_plane_wm->trans_wm.plane_res_b,
12076 hw_plane_wm->trans_wm.plane_res_l);
12077 }
12078
12079 /* DDB */
12080 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
12081 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
12082
12083 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012084 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012085 pipe_name(pipe), plane + 1,
12086 sw_ddb_entry->start, sw_ddb_entry->end,
12087 hw_ddb_entry->start, hw_ddb_entry->end);
12088 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012089 }
12090
Lyude27082492016-08-24 07:48:10 +020012091 /*
12092 * cursor
12093 * If the cursor plane isn't active, we may not have updated it's ddb
12094 * allocation. In that case since the ddb allocation will be updated
12095 * once the plane becomes visible, we can skip this check
12096 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030012097 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012098 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
12099 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012100
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012101 /* Watermarks */
12102 for (level = 0; level <= max_level; level++) {
12103 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12104 &sw_plane_wm->wm[level]))
12105 continue;
12106
12107 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12108 pipe_name(pipe), level,
12109 sw_plane_wm->wm[level].plane_en,
12110 sw_plane_wm->wm[level].plane_res_b,
12111 sw_plane_wm->wm[level].plane_res_l,
12112 hw_plane_wm->wm[level].plane_en,
12113 hw_plane_wm->wm[level].plane_res_b,
12114 hw_plane_wm->wm[level].plane_res_l);
12115 }
12116
12117 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12118 &sw_plane_wm->trans_wm)) {
12119 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12120 pipe_name(pipe),
12121 sw_plane_wm->trans_wm.plane_en,
12122 sw_plane_wm->trans_wm.plane_res_b,
12123 sw_plane_wm->trans_wm.plane_res_l,
12124 hw_plane_wm->trans_wm.plane_en,
12125 hw_plane_wm->trans_wm.plane_res_b,
12126 hw_plane_wm->trans_wm.plane_res_l);
12127 }
12128
12129 /* DDB */
12130 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12131 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12132
12133 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012134 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020012135 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012136 sw_ddb_entry->start, sw_ddb_entry->end,
12137 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020012138 }
Damien Lespiau08db6652014-11-04 17:06:52 +000012139 }
12140}
12141
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012142static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012143verify_connector_state(struct drm_device *dev,
12144 struct drm_atomic_state *state,
12145 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012146{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012147 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012148 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012149 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012150
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012151 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012152 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012153 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012154
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012155 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012156 continue;
12157
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012158 if (crtc)
12159 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
12160
12161 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012162
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012163 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012164 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012165 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012166}
12167
12168static void
Daniel Vetter86b04262017-03-01 10:52:26 +010012169verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012170{
12171 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010012172 struct drm_connector *connector;
12173 struct drm_connector_state *old_conn_state, *new_conn_state;
12174 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012175
Damien Lespiaub2784e12014-08-05 11:29:37 +010012176 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010012177 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012178 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012179
12180 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12181 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012182 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012183
Daniel Vetter86b04262017-03-01 10:52:26 +010012184 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
12185 new_conn_state, i) {
12186 if (old_conn_state->best_encoder == &encoder->base)
12187 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012188
Daniel Vetter86b04262017-03-01 10:52:26 +010012189 if (new_conn_state->best_encoder != &encoder->base)
12190 continue;
12191 found = enabled = true;
12192
12193 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012194 encoder->base.crtc,
12195 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012196 }
Daniel Vetter86b04262017-03-01 10:52:26 +010012197
12198 if (!found)
12199 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100012200
Rob Clarke2c719b2014-12-15 13:56:32 -050012201 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012202 "encoder's enabled state mismatch "
12203 "(expected %i, found %i)\n",
12204 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012205
12206 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012207 bool active;
12208
12209 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012210 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012211 "encoder detached but still enabled on pipe %c.\n",
12212 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012213 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012214 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012215}
12216
12217static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012218verify_crtc_state(struct drm_crtc *crtc,
12219 struct drm_crtc_state *old_crtc_state,
12220 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012221{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012222 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012223 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012224 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12226 struct intel_crtc_state *pipe_config, *sw_config;
12227 struct drm_atomic_state *old_state;
12228 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012229
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012230 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012231 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012232 pipe_config = to_intel_crtc_state(old_crtc_state);
12233 memset(pipe_config, 0, sizeof(*pipe_config));
12234 pipe_config->base.crtc = crtc;
12235 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012236
Ville Syrjälä78108b72016-05-27 20:59:19 +030012237 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012238
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012239 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012240
Ville Syrjäläe56134b2017-06-01 17:36:19 +030012241 /* we keep both pipes enabled on 830 */
12242 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012243 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012244
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012245 I915_STATE_WARN(new_crtc_state->active != active,
12246 "crtc active state doesn't match with hw state "
12247 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012248
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012249 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12250 "transitional active state does not match atomic hw state "
12251 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012252
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012253 for_each_encoder_on_crtc(dev, crtc, encoder) {
12254 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012255
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012256 active = encoder->get_hw_state(encoder, &pipe);
12257 I915_STATE_WARN(active != new_crtc_state->active,
12258 "[ENCODER:%i] active %i with crtc active %i\n",
12259 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012260
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012261 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12262 "Encoder connected to wrong pipe %c\n",
12263 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012264
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012265 if (active) {
12266 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012267 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012268 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012269 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012270
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012271 intel_crtc_compute_pixel_rate(pipe_config);
12272
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012273 if (!new_crtc_state->active)
12274 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012275
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012276 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012277
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012278 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012279 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012280 pipe_config, false)) {
12281 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12282 intel_dump_pipe_config(intel_crtc, pipe_config,
12283 "[hw state]");
12284 intel_dump_pipe_config(intel_crtc, sw_config,
12285 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012286 }
12287}
12288
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012289static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012290verify_single_dpll_state(struct drm_i915_private *dev_priv,
12291 struct intel_shared_dpll *pll,
12292 struct drm_crtc *crtc,
12293 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012294{
12295 struct intel_dpll_hw_state dpll_hw_state;
12296 unsigned crtc_mask;
12297 bool active;
12298
12299 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12300
12301 DRM_DEBUG_KMS("%s\n", pll->name);
12302
12303 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12304
12305 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12306 I915_STATE_WARN(!pll->on && pll->active_mask,
12307 "pll in active use but not on in sw tracking\n");
12308 I915_STATE_WARN(pll->on && !pll->active_mask,
12309 "pll is on but not used by any active crtc\n");
12310 I915_STATE_WARN(pll->on != active,
12311 "pll on state mismatch (expected %i, found %i)\n",
12312 pll->on, active);
12313 }
12314
12315 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012316 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012317 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012318 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012319
12320 return;
12321 }
12322
12323 crtc_mask = 1 << drm_crtc_index(crtc);
12324
12325 if (new_state->active)
12326 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12327 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12328 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12329 else
12330 I915_STATE_WARN(pll->active_mask & crtc_mask,
12331 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12332 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12333
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012334 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012335 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012336 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012337
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012338 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012339 &dpll_hw_state,
12340 sizeof(dpll_hw_state)),
12341 "pll hw state mismatch\n");
12342}
12343
12344static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012345verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12346 struct drm_crtc_state *old_crtc_state,
12347 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012348{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012349 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012350 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12351 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12352
12353 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012354 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012355
12356 if (old_state->shared_dpll &&
12357 old_state->shared_dpll != new_state->shared_dpll) {
12358 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12359 struct intel_shared_dpll *pll = old_state->shared_dpll;
12360
12361 I915_STATE_WARN(pll->active_mask & crtc_mask,
12362 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12363 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012364 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012365 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12366 pipe_name(drm_crtc_index(crtc)));
12367 }
12368}
12369
12370static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012371intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012372 struct drm_atomic_state *state,
12373 struct drm_crtc_state *old_state,
12374 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012375{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012376 if (!needs_modeset(new_state) &&
12377 !to_intel_crtc_state(new_state)->update_pipe)
12378 return;
12379
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012380 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012381 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012382 verify_crtc_state(crtc, old_state, new_state);
12383 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012384}
12385
12386static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012387verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012388{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012389 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012390 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012391
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012392 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012393 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012394}
Daniel Vetter53589012013-06-05 13:34:16 +020012395
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012396static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012397intel_modeset_verify_disabled(struct drm_device *dev,
12398 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012399{
Daniel Vetter86b04262017-03-01 10:52:26 +010012400 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012401 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012402 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012403}
12404
Ville Syrjälä80715b22014-05-15 20:23:23 +030012405static void update_scanline_offset(struct intel_crtc *crtc)
12406{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012407 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012408
12409 /*
12410 * The scanline counter increments at the leading edge of hsync.
12411 *
12412 * On most platforms it starts counting from vtotal-1 on the
12413 * first active line. That means the scanline counter value is
12414 * always one less than what we would expect. Ie. just after
12415 * start of vblank, which also occurs at start of hsync (on the
12416 * last active line), the scanline counter will read vblank_start-1.
12417 *
12418 * On gen2 the scanline counter starts counting from 1 instead
12419 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12420 * to keep the value positive), instead of adding one.
12421 *
12422 * On HSW+ the behaviour of the scanline counter depends on the output
12423 * type. For DP ports it behaves like most other platforms, but on HDMI
12424 * there's an extra 1 line difference. So we need to add two instead of
12425 * one to the value.
Ville Syrjälä8f4d3802016-12-15 19:47:34 +020012426 *
12427 * On VLV/CHV DSI the scanline counter would appear to increment
12428 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12429 * that means we can't tell whether we're in vblank or not while
12430 * we're on that particular line. We must still set scanline_offset
12431 * to 1 so that the vblank timestamps come out correct when we query
12432 * the scanline counter from within the vblank interrupt handler.
12433 * However if queried just before the start of vblank we'll get an
12434 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012435 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012436 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012437 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012438 int vtotal;
12439
Ville Syrjälä124abe02015-09-08 13:40:45 +030012440 vtotal = adjusted_mode->crtc_vtotal;
12441 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012442 vtotal /= 2;
12443
12444 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012445 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012446 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012447 crtc->scanline_offset = 2;
12448 } else
12449 crtc->scanline_offset = 1;
12450}
12451
Maarten Lankhorstad421372015-06-15 12:33:42 +020012452static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012453{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012454 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012455 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012456 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012457 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012458 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012459
12460 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012461 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012462
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012463 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012465 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012466 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012467
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012468 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012469 continue;
12470
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012471 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012472
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012473 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012474 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012475
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012476 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012477 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012478}
12479
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012480/*
12481 * This implements the workaround described in the "notes" section of the mode
12482 * set sequence documentation. When going from no pipes or single pipe to
12483 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12484 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12485 */
12486static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12487{
12488 struct drm_crtc_state *crtc_state;
12489 struct intel_crtc *intel_crtc;
12490 struct drm_crtc *crtc;
12491 struct intel_crtc_state *first_crtc_state = NULL;
12492 struct intel_crtc_state *other_crtc_state = NULL;
12493 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12494 int i;
12495
12496 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012497 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012498 intel_crtc = to_intel_crtc(crtc);
12499
12500 if (!crtc_state->active || !needs_modeset(crtc_state))
12501 continue;
12502
12503 if (first_crtc_state) {
12504 other_crtc_state = to_intel_crtc_state(crtc_state);
12505 break;
12506 } else {
12507 first_crtc_state = to_intel_crtc_state(crtc_state);
12508 first_pipe = intel_crtc->pipe;
12509 }
12510 }
12511
12512 /* No workaround needed? */
12513 if (!first_crtc_state)
12514 return 0;
12515
12516 /* w/a possibly needed, check how many crtc's are already enabled. */
12517 for_each_intel_crtc(state->dev, intel_crtc) {
12518 struct intel_crtc_state *pipe_config;
12519
12520 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12521 if (IS_ERR(pipe_config))
12522 return PTR_ERR(pipe_config);
12523
12524 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12525
12526 if (!pipe_config->base.active ||
12527 needs_modeset(&pipe_config->base))
12528 continue;
12529
12530 /* 2 or more enabled crtcs means no need for w/a */
12531 if (enabled_pipe != INVALID_PIPE)
12532 return 0;
12533
12534 enabled_pipe = intel_crtc->pipe;
12535 }
12536
12537 if (enabled_pipe != INVALID_PIPE)
12538 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12539 else if (other_crtc_state)
12540 other_crtc_state->hsw_workaround_pipe = first_pipe;
12541
12542 return 0;
12543}
12544
Ville Syrjälä8d965612016-11-14 18:35:10 +020012545static int intel_lock_all_pipes(struct drm_atomic_state *state)
12546{
12547 struct drm_crtc *crtc;
12548
12549 /* Add all pipes to the state */
12550 for_each_crtc(state->dev, crtc) {
12551 struct drm_crtc_state *crtc_state;
12552
12553 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12554 if (IS_ERR(crtc_state))
12555 return PTR_ERR(crtc_state);
12556 }
12557
12558 return 0;
12559}
12560
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012561static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12562{
12563 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012564
Ville Syrjälä8d965612016-11-14 18:35:10 +020012565 /*
12566 * Add all pipes to the state, and force
12567 * a modeset on all the active ones.
12568 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012569 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012570 struct drm_crtc_state *crtc_state;
12571 int ret;
12572
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012573 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12574 if (IS_ERR(crtc_state))
12575 return PTR_ERR(crtc_state);
12576
12577 if (!crtc_state->active || needs_modeset(crtc_state))
12578 continue;
12579
12580 crtc_state->mode_changed = true;
12581
12582 ret = drm_atomic_add_affected_connectors(state, crtc);
12583 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012584 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012585
12586 ret = drm_atomic_add_affected_planes(state, crtc);
12587 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012588 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012589 }
12590
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012591 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012592}
12593
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012594static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012595{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012596 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012597 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012598 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012599 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012600 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012601
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012602 if (!check_digital_port_conflicts(state)) {
12603 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12604 return -EINVAL;
12605 }
12606
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012607 intel_state->modeset = true;
12608 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012609 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12610 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012611
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012612 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12613 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012614 intel_state->active_crtcs |= 1 << i;
12615 else
12616 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012617
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012618 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012619 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012620 }
12621
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012622 /*
12623 * See if the config requires any additional preparation, e.g.
12624 * to adjust global state with pipes off. We need to do this
12625 * here so we can get the modeset_pipe updated config for the new
12626 * mode set on this crtc. For other crtcs we need to use the
12627 * adjusted_mode bits in the crtc directly.
12628 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012629 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012630 ret = dev_priv->display.modeset_calc_cdclk(state);
12631 if (ret < 0)
12632 return ret;
12633
Ville Syrjälä8d965612016-11-14 18:35:10 +020012634 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012635 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012636 * holding all the crtc locks, even if we don't end up
12637 * touching the hardware
12638 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012639 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12640 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012641 ret = intel_lock_all_pipes(state);
12642 if (ret < 0)
12643 return ret;
12644 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012645
Ville Syrjälä8d965612016-11-14 18:35:10 +020012646 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012647 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12648 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012649 ret = intel_modeset_all_pipes(state);
12650 if (ret < 0)
12651 return ret;
12652 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012653
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012654 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12655 intel_state->cdclk.logical.cdclk,
12656 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012657 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012658 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012659 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012660
Maarten Lankhorstad421372015-06-15 12:33:42 +020012661 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012662
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012663 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012664 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012665
Maarten Lankhorstad421372015-06-15 12:33:42 +020012666 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012667}
12668
Matt Roperaa363132015-09-24 15:53:18 -070012669/*
12670 * Handle calculation of various watermark data at the end of the atomic check
12671 * phase. The code here should be run after the per-crtc and per-plane 'check'
12672 * handlers to ensure that all derived state has been updated.
12673 */
Matt Roper55994c22016-05-12 07:06:08 -070012674static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012675{
12676 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012677 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012678
12679 /* Is there platform-specific watermark information to calculate? */
12680 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012681 return dev_priv->display.compute_global_watermarks(state);
12682
12683 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012684}
12685
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012686/**
12687 * intel_atomic_check - validate state object
12688 * @dev: drm device
12689 * @state: state to validate
12690 */
12691static int intel_atomic_check(struct drm_device *dev,
12692 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012693{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012694 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012695 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012696 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012697 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012698 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012699 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012700
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012701 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012702 if (ret)
12703 return ret;
12704
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012705 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012706 struct intel_crtc_state *pipe_config =
12707 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012708
12709 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012710 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012711 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012712
Daniel Vetter26495482015-07-15 14:15:52 +020012713 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012714 continue;
12715
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012716 if (!crtc_state->enable) {
12717 any_ms = true;
12718 continue;
12719 }
12720
Daniel Vetter26495482015-07-15 14:15:52 +020012721 /* FIXME: For only active_changed we shouldn't need to do any
12722 * state recomputation at all. */
12723
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012724 ret = drm_atomic_add_affected_connectors(state, crtc);
12725 if (ret)
12726 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012727
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012728 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012729 if (ret) {
12730 intel_dump_pipe_config(to_intel_crtc(crtc),
12731 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012732 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012733 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012734
Jani Nikula73831232015-11-19 10:26:30 +020012735 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012736 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012737 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012738 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012739 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012740 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012741 }
12742
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012743 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012744 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012745
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012746 ret = drm_atomic_add_affected_planes(state, crtc);
12747 if (ret)
12748 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012749
Daniel Vetter26495482015-07-15 14:15:52 +020012750 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12751 needs_modeset(crtc_state) ?
12752 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012753 }
12754
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012755 if (any_ms) {
12756 ret = intel_modeset_checks(state);
12757
12758 if (ret)
12759 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012760 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012761 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012762 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012763
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012764 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012765 if (ret)
12766 return ret;
12767
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012768 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012769 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012770}
12771
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012772static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012773 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012774{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012775 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012776 struct drm_crtc_state *crtc_state;
12777 struct drm_crtc *crtc;
12778 int i, ret;
12779
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012780 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012781 if (state->legacy_cursor_update)
12782 continue;
12783
12784 ret = intel_crtc_wait_for_pending_flips(crtc);
12785 if (ret)
12786 return ret;
12787
12788 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12789 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012790 }
12791
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012792 ret = mutex_lock_interruptible(&dev->struct_mutex);
12793 if (ret)
12794 return ret;
12795
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012796 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012797 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012798
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012799 return ret;
12800}
12801
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012802u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12803{
12804 struct drm_device *dev = crtc->base.dev;
12805
12806 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012807 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012808
12809 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12810}
12811
Lyude896e5bb2016-08-24 07:48:09 +020012812static void intel_update_crtc(struct drm_crtc *crtc,
12813 struct drm_atomic_state *state,
12814 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012815 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012816{
12817 struct drm_device *dev = crtc->dev;
12818 struct drm_i915_private *dev_priv = to_i915(dev);
12819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012820 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12821 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012822
12823 if (modeset) {
12824 update_scanline_offset(intel_crtc);
12825 dev_priv->display.crtc_enable(pipe_config, state);
12826 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012827 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12828 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012829 }
12830
12831 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12832 intel_fbc_enable(
12833 intel_crtc, pipe_config,
12834 to_intel_plane_state(crtc->primary->state));
12835 }
12836
12837 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012838}
12839
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012840static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012841{
12842 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012843 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012844 int i;
12845
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012846 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12847 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012848 continue;
12849
12850 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012851 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012852 }
12853}
12854
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012855static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012856{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012857 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012858 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12859 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012860 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012861 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012862 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012863 unsigned int updated = 0;
12864 bool progress;
12865 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012866 int i;
12867
12868 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12869
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012870 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012871 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012872 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012873 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012874
12875 /*
12876 * Whenever the number of active pipes changes, we need to make sure we
12877 * update the pipes in the right order so that their ddb allocations
12878 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12879 * cause pipe underruns and other bad stuff.
12880 */
12881 do {
Lyude27082492016-08-24 07:48:10 +020012882 progress = false;
12883
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012884 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012885 bool vbl_wait = false;
12886 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012887
12888 intel_crtc = to_intel_crtc(crtc);
12889 cstate = to_intel_crtc_state(crtc->state);
12890 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012891
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012892 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012893 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012894
12895 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012896 continue;
12897
12898 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012899 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012900
12901 /*
12902 * If this is an already active pipe, it's DDB changed,
12903 * and this isn't the last pipe that needs updating
12904 * then we need to wait for a vblank to pass for the
12905 * new ddb allocation to take effect.
12906 */
Lyudece0ba282016-09-15 10:46:35 -040012907 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012908 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012909 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012910 intel_state->wm_results.dirty_pipes != updated)
12911 vbl_wait = true;
12912
12913 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012914 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012915
12916 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012917 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012918
12919 progress = true;
12920 }
12921 } while (progress);
12922}
12923
Chris Wilsonba318c62017-02-02 20:47:41 +000012924static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12925{
12926 struct intel_atomic_state *state, *next;
12927 struct llist_node *freed;
12928
12929 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12930 llist_for_each_entry_safe(state, next, freed, freed)
12931 drm_atomic_state_put(&state->base);
12932}
12933
12934static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12935{
12936 struct drm_i915_private *dev_priv =
12937 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12938
12939 intel_atomic_helper_free_state(dev_priv);
12940}
12941
Daniel Vetter94f05022016-06-14 18:01:00 +020012942static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012943{
Daniel Vetter94f05022016-06-14 18:01:00 +020012944 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012945 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012946 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012947 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012948 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012949 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012950 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012951 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012952 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012953
Daniel Vetterea0000f2016-06-13 16:13:46 +020012954 drm_atomic_helper_wait_for_dependencies(state);
12955
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012956 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012957 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012958
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012959 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12961
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012962 if (needs_modeset(new_crtc_state) ||
12963 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012964 hw_check = true;
12965
12966 put_domains[to_intel_crtc(crtc)->pipe] =
12967 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012968 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012969 }
12970
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012971 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012972 continue;
12973
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012974 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12975 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012976
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012977 if (old_crtc_state->active) {
12978 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012979 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012980 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012981 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012982 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012983
12984 /*
12985 * Underruns don't always raise
12986 * interrupts, so check manually.
12987 */
12988 intel_check_cpu_fifo_underruns(dev_priv);
12989 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012990
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012991 if (!crtc->state->active) {
12992 /*
12993 * Make sure we don't call initial_watermarks
12994 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012995 *
12996 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012997 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012998 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012999 dev_priv->display.initial_watermarks(intel_state,
13000 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013001 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013002 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013003 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013004
Daniel Vetterea9d7582012-07-10 10:42:52 +020013005 /* Only after disabling all output pipelines that will be changed can we
13006 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013007 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013008
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013009 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013010 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013011
Ville Syrjäläb0587e42017-01-26 21:52:01 +020013012 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013013
Lyude656d1b82016-08-17 15:55:54 -040013014 /*
13015 * SKL workaround: bspec recommends we disable the SAGV when we
13016 * have more then one pipe enabled
13017 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030013018 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013019 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013020
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013021 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013022 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013023
Lyude896e5bb2016-08-24 07:48:09 +020013024 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013025 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13026 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013027
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013028 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013029 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013030 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013031 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013032 spin_unlock_irq(&dev->event_lock);
13033
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013034 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013035 }
Matt Ropered4a6a72016-02-23 17:20:13 -080013036 }
13037
Lyude896e5bb2016-08-24 07:48:09 +020013038 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020013039 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020013040
Daniel Vetter94f05022016-06-14 18:01:00 +020013041 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13042 * already, but still need the state for the delayed optimization. To
13043 * fix this:
13044 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13045 * - schedule that vblank worker _before_ calling hw_done
13046 * - at the start of commit_tail, cancel it _synchrously
13047 * - switch over to the vblank wait helper in the core after that since
13048 * we don't need out special handling any more.
13049 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020013050 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013051
13052 /*
13053 * Now that the vblank has passed, we can go ahead and program the
13054 * optimal watermarks on platforms that need two-step watermark
13055 * programming.
13056 *
13057 * TODO: Move this (and other cleanup) to an async worker eventually.
13058 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013059 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13060 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013061
13062 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013063 dev_priv->display.optimize_watermarks(intel_state,
13064 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013065 }
13066
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013067 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013068 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13069
13070 if (put_domains[i])
13071 modeset_put_power_domains(dev_priv, put_domains[i]);
13072
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013073 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013074 }
13075
Paulo Zanoni56feca92016-09-22 18:00:28 -030013076 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013077 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013078
Daniel Vetter94f05022016-06-14 18:01:00 +020013079 drm_atomic_helper_commit_hw_done(state);
13080
Chris Wilsond5553c02017-05-04 12:55:08 +010013081 if (intel_state->modeset) {
13082 /* As one of the primary mmio accessors, KMS has a high
13083 * likelihood of triggering bugs in unclaimed access. After we
13084 * finish modesetting, see if an error has been flagged, and if
13085 * so enable debugging for the next modeset - and hope we catch
13086 * the culprit.
13087 */
13088 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013089 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010013090 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013091
13092 mutex_lock(&dev->struct_mutex);
13093 drm_atomic_helper_cleanup_planes(dev, state);
13094 mutex_unlock(&dev->struct_mutex);
13095
Daniel Vetterea0000f2016-06-13 16:13:46 +020013096 drm_atomic_helper_commit_cleanup_done(state);
13097
Chris Wilson08536952016-10-14 13:18:18 +010013098 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013099
Chris Wilsonba318c62017-02-02 20:47:41 +000013100 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020013101}
13102
13103static void intel_atomic_commit_work(struct work_struct *work)
13104{
Chris Wilsonc004a902016-10-28 13:58:45 +010013105 struct drm_atomic_state *state =
13106 container_of(work, struct drm_atomic_state, commit_work);
13107
Daniel Vetter94f05022016-06-14 18:01:00 +020013108 intel_atomic_commit_tail(state);
13109}
13110
Chris Wilsonc004a902016-10-28 13:58:45 +010013111static int __i915_sw_fence_call
13112intel_atomic_commit_ready(struct i915_sw_fence *fence,
13113 enum i915_sw_fence_notify notify)
13114{
13115 struct intel_atomic_state *state =
13116 container_of(fence, struct intel_atomic_state, commit_ready);
13117
13118 switch (notify) {
13119 case FENCE_COMPLETE:
13120 if (state->base.commit_work.func)
13121 queue_work(system_unbound_wq, &state->base.commit_work);
13122 break;
13123
13124 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000013125 {
13126 struct intel_atomic_helper *helper =
13127 &to_i915(state->base.dev)->atomic_helper;
13128
13129 if (llist_add(&state->freed, &helper->free_list))
13130 schedule_work(&helper->free_work);
13131 break;
13132 }
Chris Wilsonc004a902016-10-28 13:58:45 +010013133 }
13134
13135 return NOTIFY_DONE;
13136}
13137
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013138static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13139{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013140 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013141 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013142 int i;
13143
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013144 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013145 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013146 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013147 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013148}
13149
Daniel Vetter94f05022016-06-14 18:01:00 +020013150/**
13151 * intel_atomic_commit - commit validated state object
13152 * @dev: DRM device
13153 * @state: the top-level driver state object
13154 * @nonblock: nonblocking commit
13155 *
13156 * This function commits a top-level state object that has been validated
13157 * with drm_atomic_helper_check().
13158 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013159 * RETURNS
13160 * Zero for success or -errno.
13161 */
13162static int intel_atomic_commit(struct drm_device *dev,
13163 struct drm_atomic_state *state,
13164 bool nonblock)
13165{
13166 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013167 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013168 int ret = 0;
13169
Daniel Vetter94f05022016-06-14 18:01:00 +020013170 ret = drm_atomic_helper_setup_commit(state, nonblock);
13171 if (ret)
13172 return ret;
13173
Chris Wilsonc004a902016-10-28 13:58:45 +010013174 drm_atomic_state_get(state);
13175 i915_sw_fence_init(&intel_state->commit_ready,
13176 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013177
Chris Wilsond07f0e52016-10-28 13:58:44 +010013178 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013179 if (ret) {
13180 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013181 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013182 return ret;
13183 }
13184
Ville Syrjälä440df932017-03-29 17:21:23 +030013185 /*
13186 * The intel_legacy_cursor_update() fast path takes care
13187 * of avoiding the vblank waits for simple cursor
13188 * movement and flips. For cursor on/off and size changes,
13189 * we want to perform the vblank waits so that watermark
13190 * updates happen during the correct frames. Gen9+ have
13191 * double buffered watermarks and so shouldn't need this.
13192 *
13193 * Do this after drm_atomic_helper_setup_commit() and
13194 * intel_atomic_prepare_commit() because we still want
13195 * to skip the flip and fb cleanup waits. Although that
13196 * does risk yanking the mapping from under the display
13197 * engine.
13198 *
13199 * FIXME doing watermarks and fb cleanup from a vblank worker
13200 * (assuming we had any) would solve these problems.
13201 */
13202 if (INTEL_GEN(dev_priv) < 9)
13203 state->legacy_cursor_update = false;
13204
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013205 ret = drm_atomic_helper_swap_state(state, true);
13206 if (ret) {
13207 i915_sw_fence_commit(&intel_state->commit_ready);
13208
13209 mutex_lock(&dev->struct_mutex);
13210 drm_atomic_helper_cleanup_planes(dev, state);
13211 mutex_unlock(&dev->struct_mutex);
13212 return ret;
13213 }
Daniel Vetter94f05022016-06-14 18:01:00 +020013214 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013215 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013216 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013217
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013218 if (intel_state->modeset) {
13219 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13220 sizeof(intel_state->min_pixclk));
13221 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013222 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13223 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013224 }
13225
Chris Wilson08536952016-10-14 13:18:18 +010013226 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013227 INIT_WORK(&state->commit_work,
13228 nonblock ? intel_atomic_commit_work : NULL);
13229
13230 i915_sw_fence_commit(&intel_state->commit_ready);
13231 if (!nonblock) {
13232 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013233 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013234 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013235
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013236 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013237}
13238
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013239static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013240 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013241 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013242 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013243 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013244 .atomic_duplicate_state = intel_crtc_duplicate_state,
13245 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013246 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013247};
13248
Matt Roper6beb8c232014-12-01 15:40:14 -080013249/**
13250 * intel_prepare_plane_fb - Prepare fb for usage on plane
13251 * @plane: drm plane to prepare for
13252 * @fb: framebuffer to prepare for presentation
13253 *
13254 * Prepares a framebuffer for usage on a display plane. Generally this
13255 * involves pinning the underlying object and updating the frontbuffer tracking
13256 * bits. Some older platforms need special physical address handling for
13257 * cursor planes.
13258 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013259 * Must be called with struct_mutex held.
13260 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013261 * Returns 0 on success, negative error code on failure.
13262 */
13263int
13264intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013265 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013266{
Chris Wilsonc004a902016-10-28 13:58:45 +010013267 struct intel_atomic_state *intel_state =
13268 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013269 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013270 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013271 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013272 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013273 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013274
Chris Wilson57822dc2017-02-22 11:40:48 +000013275 if (obj) {
13276 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13277 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013278 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +000013279
13280 ret = i915_gem_object_attach_phys(obj, align);
13281 if (ret) {
13282 DRM_DEBUG_KMS("failed to attach phys object\n");
13283 return ret;
13284 }
13285 } else {
13286 struct i915_vma *vma;
13287
13288 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13289 if (IS_ERR(vma)) {
13290 DRM_DEBUG_KMS("failed to pin object\n");
13291 return PTR_ERR(vma);
13292 }
13293
13294 to_intel_plane_state(new_state)->vma = vma;
13295 }
13296 }
13297
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013298 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013299 return 0;
13300
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013301 if (old_obj) {
13302 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013303 drm_atomic_get_existing_crtc_state(new_state->state,
13304 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013305
13306 /* Big Hammer, we also need to ensure that any pending
13307 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13308 * current scanout is retired before unpinning the old
13309 * framebuffer. Note that we rely on userspace rendering
13310 * into the buffer attached to the pipe they are waiting
13311 * on. If not, userspace generates a GPU hang with IPEHR
13312 * point to the MI_WAIT_FOR_EVENT.
13313 *
13314 * This should only fail upon a hung GPU, in which case we
13315 * can safely continue.
13316 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013317 if (needs_modeset(crtc_state)) {
13318 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13319 old_obj->resv, NULL,
13320 false, 0,
13321 GFP_KERNEL);
13322 if (ret < 0)
13323 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013324 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013325 }
13326
Chris Wilsonc004a902016-10-28 13:58:45 +010013327 if (new_state->fence) { /* explicit fencing */
13328 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13329 new_state->fence,
13330 I915_FENCE_TIMEOUT,
13331 GFP_KERNEL);
13332 if (ret < 0)
13333 return ret;
13334 }
13335
Chris Wilsonc37efb92016-06-17 08:28:47 +010013336 if (!obj)
13337 return 0;
13338
Chris Wilsonc004a902016-10-28 13:58:45 +010013339 if (!new_state->fence) { /* implicit fencing */
13340 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13341 obj->resv, NULL,
13342 false, I915_FENCE_TIMEOUT,
13343 GFP_KERNEL);
13344 if (ret < 0)
13345 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013346
13347 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013348 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013349
Chris Wilsond07f0e52016-10-28 13:58:44 +010013350 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013351}
13352
Matt Roper38f3ce32014-12-02 07:45:25 -080013353/**
13354 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13355 * @plane: drm plane to clean up for
13356 * @fb: old framebuffer that was on plane
13357 *
13358 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013359 *
13360 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013361 */
13362void
13363intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013364 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013365{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013366 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013367
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013368 /* Should only be called after a successful intel_prepare_plane_fb()! */
13369 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13370 if (vma)
13371 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013372}
13373
Chandra Konduru6156a452015-04-27 13:48:39 -070013374int
13375skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13376{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013377 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013378 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013379 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013380
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013381 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013382 return DRM_PLANE_HELPER_NO_SCALING;
13383
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013384 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013385
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013386 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13387 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13388
13389 if (IS_GEMINILAKE(dev_priv))
13390 max_dotclk *= 2;
13391
13392 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013393 return DRM_PLANE_HELPER_NO_SCALING;
13394
13395 /*
13396 * skl max scale is lower of:
13397 * close to 3 but not 3, -1 is for that purpose
13398 * or
13399 * cdclk/crtc_clock
13400 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013401 max_scale = min((1 << 16) * 3 - 1,
13402 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013403
13404 return max_scale;
13405}
13406
Matt Roper465c1202014-05-29 08:06:54 -070013407static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013408intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013409 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013410 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013411{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013412 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013413 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013414 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013415 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13416 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013417 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013418
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013419 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013420 /* use scaler when colorkey is not required */
13421 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13422 min_scale = 1;
13423 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13424 }
Sonika Jindald8106362015-04-10 14:37:28 +053013425 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013426 }
Sonika Jindald8106362015-04-10 14:37:28 +053013427
Daniel Vettercc926382016-08-15 10:41:47 +020013428 ret = drm_plane_helper_check_state(&state->base,
13429 &state->clip,
13430 min_scale, max_scale,
13431 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013432 if (ret)
13433 return ret;
13434
Daniel Vettercc926382016-08-15 10:41:47 +020013435 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013436 return 0;
13437
13438 if (INTEL_GEN(dev_priv) >= 9) {
13439 ret = skl_check_plane_surface(state);
13440 if (ret)
13441 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013442
13443 state->ctl = skl_plane_ctl(crtc_state, state);
13444 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013445 ret = i9xx_check_plane_surface(state);
13446 if (ret)
13447 return ret;
13448
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013449 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013450 }
13451
13452 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013453}
13454
Daniel Vetter5a21b662016-05-24 17:13:53 +020013455static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13456 struct drm_crtc_state *old_crtc_state)
13457{
13458 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013459 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013461 struct intel_crtc_state *intel_cstate =
13462 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013463 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013464 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013465 struct intel_atomic_state *old_intel_state =
13466 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013467 bool modeset = needs_modeset(crtc->state);
13468
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013469 if (!modeset &&
13470 (intel_cstate->base.color_mgmt_changed ||
13471 intel_cstate->update_pipe)) {
13472 intel_color_set_csc(crtc->state);
13473 intel_color_load_luts(crtc->state);
13474 }
13475
Daniel Vetter5a21b662016-05-24 17:13:53 +020013476 /* Perform vblank evasion around commit operation */
13477 intel_pipe_update_start(intel_crtc);
13478
13479 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013480 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013481
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013482 if (intel_cstate->update_pipe)
13483 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13484 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013485 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013486
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013487out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013488 if (dev_priv->display.atomic_update_watermarks)
13489 dev_priv->display.atomic_update_watermarks(old_intel_state,
13490 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013491}
13492
13493static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13494 struct drm_crtc_state *old_crtc_state)
13495{
13496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13497
13498 intel_pipe_update_end(intel_crtc, NULL);
13499}
13500
Matt Ropercf4c7c12014-12-04 10:27:42 -080013501/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013502 * intel_plane_destroy - destroy a plane
13503 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013504 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013505 * Common destruction function for all types of planes (primary, cursor,
13506 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013507 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013508void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013509{
Matt Roper465c1202014-05-29 08:06:54 -070013510 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013511 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013512}
13513
Matt Roper65a3fea2015-01-21 16:35:42 -080013514const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013515 .update_plane = drm_atomic_helper_update_plane,
13516 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013517 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013518 .atomic_get_property = intel_plane_atomic_get_property,
13519 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013520 .atomic_duplicate_state = intel_plane_duplicate_state,
13521 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013522};
13523
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013524static int
13525intel_legacy_cursor_update(struct drm_plane *plane,
13526 struct drm_crtc *crtc,
13527 struct drm_framebuffer *fb,
13528 int crtc_x, int crtc_y,
13529 unsigned int crtc_w, unsigned int crtc_h,
13530 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013531 uint32_t src_w, uint32_t src_h,
13532 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013533{
13534 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13535 int ret;
13536 struct drm_plane_state *old_plane_state, *new_plane_state;
13537 struct intel_plane *intel_plane = to_intel_plane(plane);
13538 struct drm_framebuffer *old_fb;
13539 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013540 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013541
13542 /*
13543 * When crtc is inactive or there is a modeset pending,
13544 * wait for it to complete in the slowpath
13545 */
13546 if (!crtc_state->active || needs_modeset(crtc_state) ||
13547 to_intel_crtc_state(crtc_state)->update_pipe)
13548 goto slow;
13549
13550 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013551 /*
13552 * Don't do an async update if there is an outstanding commit modifying
13553 * the plane. This prevents our async update's changes from getting
13554 * overridden by a previous synchronous update's state.
13555 */
13556 if (old_plane_state->commit &&
13557 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13558 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013559
13560 /*
13561 * If any parameters change that may affect watermarks,
13562 * take the slowpath. Only changing fb or position should be
13563 * in the fastpath.
13564 */
13565 if (old_plane_state->crtc != crtc ||
13566 old_plane_state->src_w != src_w ||
13567 old_plane_state->src_h != src_h ||
13568 old_plane_state->crtc_w != crtc_w ||
13569 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013570 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013571 goto slow;
13572
13573 new_plane_state = intel_plane_duplicate_state(plane);
13574 if (!new_plane_state)
13575 return -ENOMEM;
13576
13577 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13578
13579 new_plane_state->src_x = src_x;
13580 new_plane_state->src_y = src_y;
13581 new_plane_state->src_w = src_w;
13582 new_plane_state->src_h = src_h;
13583 new_plane_state->crtc_x = crtc_x;
13584 new_plane_state->crtc_y = crtc_y;
13585 new_plane_state->crtc_w = crtc_w;
13586 new_plane_state->crtc_h = crtc_h;
13587
13588 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13589 to_intel_plane_state(new_plane_state));
13590 if (ret)
13591 goto out_free;
13592
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013593 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13594 if (ret)
13595 goto out_free;
13596
13597 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013598 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013599
13600 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13601 if (ret) {
13602 DRM_DEBUG_KMS("failed to attach phys object\n");
13603 goto out_unlock;
13604 }
13605 } else {
13606 struct i915_vma *vma;
13607
13608 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13609 if (IS_ERR(vma)) {
13610 DRM_DEBUG_KMS("failed to pin object\n");
13611
13612 ret = PTR_ERR(vma);
13613 goto out_unlock;
13614 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013615
13616 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013617 }
13618
13619 old_fb = old_plane_state->fb;
13620
13621 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13622 intel_plane->frontbuffer_bit);
13623
13624 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013625 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013626
Ville Syrjälä72259532017-03-02 19:15:05 +020013627 if (plane->state->visible) {
13628 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013629 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013630 to_intel_crtc_state(crtc->state),
13631 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013632 } else {
13633 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013634 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013635 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013636
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013637 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
13638 if (old_vma)
13639 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013640
13641out_unlock:
13642 mutex_unlock(&dev_priv->drm.struct_mutex);
13643out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013644 if (ret)
13645 intel_plane_destroy_state(plane, new_plane_state);
13646 else
13647 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013648 return ret;
13649
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013650slow:
13651 return drm_atomic_helper_update_plane(plane, crtc, fb,
13652 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013653 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013654}
13655
13656static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13657 .update_plane = intel_legacy_cursor_update,
13658 .disable_plane = drm_atomic_helper_disable_plane,
13659 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013660 .atomic_get_property = intel_plane_atomic_get_property,
13661 .atomic_set_property = intel_plane_atomic_set_property,
13662 .atomic_duplicate_state = intel_plane_duplicate_state,
13663 .atomic_destroy_state = intel_plane_destroy_state,
13664};
13665
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013666static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013667intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013668{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013669 struct intel_plane *primary = NULL;
13670 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013671 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013672 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013673 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013674 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013675
13676 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013677 if (!primary) {
13678 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013679 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013680 }
Matt Roper465c1202014-05-29 08:06:54 -070013681
Matt Roper8e7d6882015-01-21 16:35:41 -080013682 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013683 if (!state) {
13684 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013685 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013686 }
13687
Matt Roper8e7d6882015-01-21 16:35:41 -080013688 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013689
Matt Roper465c1202014-05-29 08:06:54 -070013690 primary->can_scale = false;
13691 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013692 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013693 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013694 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013695 }
Matt Roper465c1202014-05-29 08:06:54 -070013696 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013697 /*
13698 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13699 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13700 */
13701 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13702 primary->plane = (enum plane) !pipe;
13703 else
13704 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013705 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013706 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013707 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013708
Ville Syrjälä580503c2016-10-31 22:37:00 +020013709 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013710 intel_primary_formats = skl_primary_formats;
13711 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013712
13713 primary->update_plane = skylake_update_primary_plane;
13714 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013715 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013716 intel_primary_formats = i965_primary_formats;
13717 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013718
13719 primary->update_plane = i9xx_update_primary_plane;
13720 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013721 } else {
13722 intel_primary_formats = i8xx_primary_formats;
13723 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013724
13725 primary->update_plane = i9xx_update_primary_plane;
13726 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013727 }
13728
Ville Syrjälä580503c2016-10-31 22:37:00 +020013729 if (INTEL_GEN(dev_priv) >= 9)
13730 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13731 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013732 intel_primary_formats, num_formats,
Ben Widawskye6fc3b62017-07-23 20:46:38 -070013733 NULL,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013734 DRM_PLANE_TYPE_PRIMARY,
13735 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013736 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013737 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13738 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013739 intel_primary_formats, num_formats,
Ben Widawskye6fc3b62017-07-23 20:46:38 -070013740 NULL,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013741 DRM_PLANE_TYPE_PRIMARY,
13742 "primary %c", pipe_name(pipe));
13743 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013744 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13745 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013746 intel_primary_formats, num_formats,
Ben Widawskye6fc3b62017-07-23 20:46:38 -070013747 NULL,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013748 DRM_PLANE_TYPE_PRIMARY,
13749 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013750 if (ret)
13751 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013752
Dave Airlie5481e272016-10-25 16:36:13 +100013753 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013754 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013755 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13756 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013757 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13758 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013759 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13760 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013761 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013762 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013763 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013764 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013765 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013766 }
13767
Dave Airlie5481e272016-10-25 16:36:13 +100013768 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013769 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013770 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013771 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013772
Matt Roperea2c67b2014-12-23 10:41:52 -080013773 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13774
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013775 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013776
13777fail:
13778 kfree(state);
13779 kfree(primary);
13780
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013781 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013782}
13783
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013784static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013785intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13786 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013787{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013788 struct intel_plane *cursor = NULL;
13789 struct intel_plane_state *state = NULL;
13790 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013791
13792 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013793 if (!cursor) {
13794 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013795 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013796 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013797
Matt Roper8e7d6882015-01-21 16:35:41 -080013798 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013799 if (!state) {
13800 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013801 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013802 }
13803
Matt Roper8e7d6882015-01-21 16:35:41 -080013804 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013805
Matt Roper3d7d6512014-06-10 08:28:13 -070013806 cursor->can_scale = false;
13807 cursor->max_downscale = 1;
13808 cursor->pipe = pipe;
13809 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013810 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013811 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013812
13813 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13814 cursor->update_plane = i845_update_cursor;
13815 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013816 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013817 } else {
13818 cursor->update_plane = i9xx_update_cursor;
13819 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013820 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013821 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013822
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013823 cursor->cursor.base = ~0;
13824 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013825
13826 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13827 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013828
Ville Syrjälä580503c2016-10-31 22:37:00 +020013829 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013830 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013831 intel_cursor_formats,
13832 ARRAY_SIZE(intel_cursor_formats),
Ben Widawskye6fc3b62017-07-23 20:46:38 -070013833 NULL, DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013834 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013835 if (ret)
13836 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013837
Dave Airlie5481e272016-10-25 16:36:13 +100013838 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013839 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013840 DRM_MODE_ROTATE_0,
13841 DRM_MODE_ROTATE_0 |
13842 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013843
Ville Syrjälä580503c2016-10-31 22:37:00 +020013844 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013845 state->scaler_id = -1;
13846
Matt Roperea2c67b2014-12-23 10:41:52 -080013847 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13848
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013849 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013850
13851fail:
13852 kfree(state);
13853 kfree(cursor);
13854
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013855 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013856}
13857
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013858static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13859 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013860{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013861 struct intel_crtc_scaler_state *scaler_state =
13862 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013863 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013864 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013865
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013866 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13867 if (!crtc->num_scalers)
13868 return;
13869
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013870 for (i = 0; i < crtc->num_scalers; i++) {
13871 struct intel_scaler *scaler = &scaler_state->scalers[i];
13872
13873 scaler->in_use = 0;
13874 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013875 }
13876
13877 scaler_state->scaler_id = -1;
13878}
13879
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013880static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013881{
13882 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013883 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013884 struct intel_plane *primary = NULL;
13885 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013886 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013887
Daniel Vetter955382f2013-09-19 14:05:45 +020013888 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013889 if (!intel_crtc)
13890 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013891
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013892 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013893 if (!crtc_state) {
13894 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013895 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013896 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013897 intel_crtc->config = crtc_state;
13898 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013899 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013900
Ville Syrjälä580503c2016-10-31 22:37:00 +020013901 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013902 if (IS_ERR(primary)) {
13903 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013904 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013905 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013906 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013907
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013908 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013909 struct intel_plane *plane;
13910
Ville Syrjälä580503c2016-10-31 22:37:00 +020013911 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013912 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013913 ret = PTR_ERR(plane);
13914 goto fail;
13915 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013916 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013917 }
13918
Ville Syrjälä580503c2016-10-31 22:37:00 +020013919 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013920 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013921 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013922 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013923 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013924 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013925
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013926 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013927 &primary->base, &cursor->base,
13928 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013929 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013930 if (ret)
13931 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013932
Jesse Barnes80824002009-09-10 15:28:06 -070013933 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013934 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013935
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013936 /* initialize shared scalers */
13937 intel_crtc_init_scalers(intel_crtc, crtc_state);
13938
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013939 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13940 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013941 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13942 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013943
Jesse Barnes79e53942008-11-07 14:24:08 -080013944 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013945
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013946 intel_color_init(&intel_crtc->base);
13947
Daniel Vetter87b6b102014-05-15 15:33:46 +020013948 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013949
13950 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013951
13952fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013953 /*
13954 * drm_mode_config_cleanup() will free up any
13955 * crtcs/planes already initialized.
13956 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013957 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013958 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013959
13960 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013961}
13962
Jesse Barnes752aa882013-10-31 18:55:49 +020013963enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13964{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013965 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013966
Rob Clark51fd3712013-11-19 12:10:12 -050013967 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013968
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013969 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013970 return INVALID_PIPE;
13971
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013972 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013973}
13974
Carl Worth08d7b3d2009-04-29 14:43:54 -070013975int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013976 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013977{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013978 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013979 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013980 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013981
Rob Clark7707e652014-07-17 23:30:04 -040013982 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013983 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013984 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013985
Rob Clark7707e652014-07-17 23:30:04 -040013986 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013987 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013988
Daniel Vetterc05422d2009-08-11 16:05:30 +020013989 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013990}
13991
Daniel Vetter66a92782012-07-12 20:08:18 +020013992static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013993{
Daniel Vetter66a92782012-07-12 20:08:18 +020013994 struct drm_device *dev = encoder->base.dev;
13995 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013996 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013997 int entry = 0;
13998
Damien Lespiaub2784e12014-08-05 11:29:37 +010013999 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014000 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014001 index_mask |= (1 << entry);
14002
Jesse Barnes79e53942008-11-07 14:24:08 -080014003 entry++;
14004 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014005
Jesse Barnes79e53942008-11-07 14:24:08 -080014006 return index_mask;
14007}
14008
Ville Syrjälä646d5772016-10-31 22:37:14 +020014009static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014010{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014011 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014012 return false;
14013
14014 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14015 return false;
14016
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014017 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014018 return false;
14019
14020 return true;
14021}
14022
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014023static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014024{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014025 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014026 return false;
14027
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014028 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014029 return false;
14030
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014031 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014032 return false;
14033
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014034 if (HAS_PCH_LPT_H(dev_priv) &&
14035 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014036 return false;
14037
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014038 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014039 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014040 return false;
14041
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014042 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014043 return false;
14044
14045 return true;
14046}
14047
Imre Deak8090ba82016-08-10 14:07:33 +030014048void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14049{
14050 int pps_num;
14051 int pps_idx;
14052
14053 if (HAS_DDI(dev_priv))
14054 return;
14055 /*
14056 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14057 * everywhere where registers can be write protected.
14058 */
14059 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14060 pps_num = 2;
14061 else
14062 pps_num = 1;
14063
14064 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14065 u32 val = I915_READ(PP_CONTROL(pps_idx));
14066
14067 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14068 I915_WRITE(PP_CONTROL(pps_idx), val);
14069 }
14070}
14071
Imre Deak44cb7342016-08-10 14:07:29 +030014072static void intel_pps_init(struct drm_i915_private *dev_priv)
14073{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014074 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014075 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14076 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14077 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14078 else
14079 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014080
14081 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014082}
14083
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014084static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014085{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014086 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014087 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014088
Imre Deak44cb7342016-08-10 14:07:29 +030014089 intel_pps_init(dev_priv);
14090
Imre Deak97a824e12016-06-21 11:51:47 +030014091 /*
14092 * intel_edp_init_connector() depends on this completing first, to
14093 * prevent the registeration of both eDP and LVDS and the incorrect
14094 * sharing of the PPS.
14095 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014096 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014097
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014098 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014099 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014100
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014101 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014102 /*
14103 * FIXME: Broxton doesn't support port detection via the
14104 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14105 * detect the ports.
14106 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014107 intel_ddi_init(dev_priv, PORT_A);
14108 intel_ddi_init(dev_priv, PORT_B);
14109 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014110
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014111 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014112 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014113 int found;
14114
Jesse Barnesde31fac2015-03-06 15:53:32 -080014115 /*
14116 * Haswell uses DDI functions to detect digital outputs.
14117 * On SKL pre-D0 the strap isn't connected, so we assume
14118 * it's there.
14119 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014120 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014121 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014122 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014123 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014124
14125 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14126 * register */
14127 found = I915_READ(SFUSE_STRAP);
14128
14129 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014130 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014131 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014132 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014133 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014134 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014135 /*
14136 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14137 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014138 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014139 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14140 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14141 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014142 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014143
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014144 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014145 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014146 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014147
Ville Syrjälä646d5772016-10-31 22:37:14 +020014148 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014149 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014150
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014151 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014152 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014153 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014154 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014155 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014156 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014157 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014158 }
14159
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014160 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014161 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014162
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014163 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014164 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014165
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014166 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014167 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014168
Daniel Vetter270b3042012-10-27 15:52:05 +020014169 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014170 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014171 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014172 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014173
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014174 /*
14175 * The DP_DETECTED bit is the latched state of the DDC
14176 * SDA pin at boot. However since eDP doesn't require DDC
14177 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14178 * eDP ports may have been muxed to an alternate function.
14179 * Thus we can't rely on the DP_DETECTED bit alone to detect
14180 * eDP ports. Consult the VBT as well as DP_DETECTED to
14181 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014182 *
14183 * Sadly the straps seem to be missing sometimes even for HDMI
14184 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14185 * and VBT for the presence of the port. Additionally we can't
14186 * trust the port type the VBT declares as we've seen at least
14187 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014188 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014189 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014190 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14191 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014192 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014193 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014194 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014195
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014196 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014197 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14198 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014199 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014200 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014201 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014202
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014203 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014204 /*
14205 * eDP not supported on port D,
14206 * so no need to worry about it
14207 */
14208 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14209 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014210 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014211 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014212 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014213 }
14214
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014215 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014216 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014217 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014218
Paulo Zanonie2debe92013-02-18 19:00:27 -030014219 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014220 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014221 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014222 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014223 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014224 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014225 }
Ma Ling27185ae2009-08-24 13:50:23 +080014226
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014227 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014228 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014229 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014230
14231 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014232
Paulo Zanonie2debe92013-02-18 19:00:27 -030014233 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014234 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014235 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014236 }
Ma Ling27185ae2009-08-24 13:50:23 +080014237
Paulo Zanonie2debe92013-02-18 19:00:27 -030014238 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014239
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014240 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014241 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014242 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014243 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014244 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014245 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014246 }
Ma Ling27185ae2009-08-24 13:50:23 +080014247
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014248 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014249 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014250 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014251 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014252
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014253 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014254 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014255
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014256 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014257
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014258 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014259 encoder->base.possible_crtcs = encoder->crtc_mask;
14260 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014261 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014262 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014263
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014264 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014265
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014266 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014267}
14268
14269static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14270{
14271 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014272
Daniel Vetteref2d6332014-02-10 18:00:38 +010014273 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014274
Chris Wilsondd689282017-03-01 15:41:28 +000014275 i915_gem_object_lock(intel_fb->obj);
14276 WARN_ON(!intel_fb->obj->framebuffer_references--);
14277 i915_gem_object_unlock(intel_fb->obj);
14278
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014279 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014280
Jesse Barnes79e53942008-11-07 14:24:08 -080014281 kfree(intel_fb);
14282}
14283
14284static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014285 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014286 unsigned int *handle)
14287{
14288 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014289 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014290
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014291 if (obj->userptr.mm) {
14292 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14293 return -EINVAL;
14294 }
14295
Chris Wilson05394f32010-11-08 19:18:58 +000014296 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014297}
14298
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014299static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14300 struct drm_file *file,
14301 unsigned flags, unsigned color,
14302 struct drm_clip_rect *clips,
14303 unsigned num_clips)
14304{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014305 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014306
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014307 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014308 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014309
14310 return 0;
14311}
14312
Jesse Barnes79e53942008-11-07 14:24:08 -080014313static const struct drm_framebuffer_funcs intel_fb_funcs = {
14314 .destroy = intel_user_framebuffer_destroy,
14315 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014316 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014317};
14318
Damien Lespiaub3218032015-02-27 11:15:18 +000014319static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014320u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14321 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014322{
Chris Wilson24dbf512017-02-15 10:59:18 +000014323 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014324
14325 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014326 int cpp = drm_format_plane_cpp(pixel_format, 0);
14327
Damien Lespiaub3218032015-02-27 11:15:18 +000014328 /* "The stride in bytes must not exceed the of the size of 8K
14329 * pixels and 32K bytes."
14330 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014331 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014332 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014333 return 32*1024;
14334 } else if (gen >= 4) {
14335 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14336 return 16*1024;
14337 else
14338 return 32*1024;
14339 } else if (gen >= 3) {
14340 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14341 return 8*1024;
14342 else
14343 return 16*1024;
14344 } else {
14345 /* XXX DSPC is limited to 4k tiled */
14346 return 8*1024;
14347 }
14348}
14349
Chris Wilson24dbf512017-02-15 10:59:18 +000014350static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14351 struct drm_i915_gem_object *obj,
14352 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014353{
Chris Wilson24dbf512017-02-15 10:59:18 +000014354 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014355 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014356 u32 pitch_limit, stride_alignment;
14357 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014358 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014359
Chris Wilsondd689282017-03-01 15:41:28 +000014360 i915_gem_object_lock(obj);
14361 obj->framebuffer_references++;
14362 tiling = i915_gem_object_get_tiling(obj);
14363 stride = i915_gem_object_get_stride(obj);
14364 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014365
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014366 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014367 /*
14368 * If there's a fence, enforce that
14369 * the fb modifier and tiling mode match.
14370 */
14371 if (tiling != I915_TILING_NONE &&
14372 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014373 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014374 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014375 }
14376 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014377 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014378 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014379 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014380 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014381 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014382 }
14383 }
14384
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014385 /* Passed in modifier sanity checking. */
14386 switch (mode_cmd->modifier[0]) {
14387 case I915_FORMAT_MOD_Y_TILED:
14388 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014389 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014390 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14391 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014392 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014393 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014394 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014395 case I915_FORMAT_MOD_X_TILED:
14396 break;
14397 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014398 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14399 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014400 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014401 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014402
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014403 /*
14404 * gen2/3 display engine uses the fence if present,
14405 * so the tiling mode must match the fb modifier exactly.
14406 */
14407 if (INTEL_INFO(dev_priv)->gen < 4 &&
14408 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014409 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014410 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014411 }
14412
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014413 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014414 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014415 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014416 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014417 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014418 "tiled" : "linear",
14419 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014420 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014421 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014422
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014423 /*
14424 * If there's a fence, enforce that
14425 * the fb pitch and fence stride match.
14426 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014427 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14428 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14429 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014430 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014431 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014432
Ville Syrjälä57779d02012-10-31 17:50:14 +020014433 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014434 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014435 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014436 case DRM_FORMAT_RGB565:
14437 case DRM_FORMAT_XRGB8888:
14438 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014439 break;
14440 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014441 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014442 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14443 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014444 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014445 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014446 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014447 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014448 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014449 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014450 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14451 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014452 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014453 }
14454 break;
14455 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014456 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014457 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014458 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014459 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14460 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014461 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014462 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014463 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014464 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014465 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014466 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14467 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014468 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014469 }
14470 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014471 case DRM_FORMAT_YUYV:
14472 case DRM_FORMAT_UYVY:
14473 case DRM_FORMAT_YVYU:
14474 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014475 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014476 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14477 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014478 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014479 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014480 break;
14481 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014482 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14483 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014484 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014485 }
14486
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014487 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14488 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014489 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014490
Chris Wilson24dbf512017-02-15 10:59:18 +000014491 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14492 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014493
14494 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14495 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014496 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14497 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014498 goto err;
14499 }
14500
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014501 intel_fb->obj = obj;
14502
Ville Syrjälä6687c902015-09-15 13:16:41 +030014503 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14504 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014505 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014506
Chris Wilson24dbf512017-02-15 10:59:18 +000014507 ret = drm_framebuffer_init(obj->base.dev,
14508 &intel_fb->base,
14509 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014510 if (ret) {
14511 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014512 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014513 }
14514
Jesse Barnes79e53942008-11-07 14:24:08 -080014515 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014516
14517err:
Chris Wilsondd689282017-03-01 15:41:28 +000014518 i915_gem_object_lock(obj);
14519 obj->framebuffer_references--;
14520 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014521 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014522}
14523
Jesse Barnes79e53942008-11-07 14:24:08 -080014524static struct drm_framebuffer *
14525intel_user_framebuffer_create(struct drm_device *dev,
14526 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014527 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014528{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014529 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014530 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014531 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014532
Chris Wilson03ac0642016-07-20 13:31:51 +010014533 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14534 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014535 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014536
Chris Wilson24dbf512017-02-15 10:59:18 +000014537 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014538 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014539 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014540
14541 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014542}
14543
Chris Wilson778e23a2016-12-05 14:29:39 +000014544static void intel_atomic_state_free(struct drm_atomic_state *state)
14545{
14546 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14547
14548 drm_atomic_state_default_release(state);
14549
14550 i915_sw_fence_fini(&intel_state->commit_ready);
14551
14552 kfree(state);
14553}
14554
Jesse Barnes79e53942008-11-07 14:24:08 -080014555static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014556 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014557 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014558 .atomic_check = intel_atomic_check,
14559 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014560 .atomic_state_alloc = intel_atomic_state_alloc,
14561 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014562 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014563};
14564
Imre Deak88212942016-03-16 13:38:53 +020014565/**
14566 * intel_init_display_hooks - initialize the display modesetting hooks
14567 * @dev_priv: device private
14568 */
14569void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014570{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014571 intel_init_cdclk_hooks(dev_priv);
14572
Imre Deak88212942016-03-16 13:38:53 +020014573 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014574 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014575 dev_priv->display.get_initial_plane_config =
14576 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014577 dev_priv->display.crtc_compute_clock =
14578 haswell_crtc_compute_clock;
14579 dev_priv->display.crtc_enable = haswell_crtc_enable;
14580 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014581 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014582 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014583 dev_priv->display.get_initial_plane_config =
14584 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014585 dev_priv->display.crtc_compute_clock =
14586 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014587 dev_priv->display.crtc_enable = haswell_crtc_enable;
14588 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014589 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014590 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014591 dev_priv->display.get_initial_plane_config =
14592 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014593 dev_priv->display.crtc_compute_clock =
14594 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014595 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14596 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014597 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014598 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014599 dev_priv->display.get_initial_plane_config =
14600 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014601 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14602 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14603 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14604 } else if (IS_VALLEYVIEW(dev_priv)) {
14605 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14606 dev_priv->display.get_initial_plane_config =
14607 i9xx_get_initial_plane_config;
14608 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014609 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14610 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014611 } else if (IS_G4X(dev_priv)) {
14612 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14613 dev_priv->display.get_initial_plane_config =
14614 i9xx_get_initial_plane_config;
14615 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14616 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14617 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014618 } else if (IS_PINEVIEW(dev_priv)) {
14619 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14620 dev_priv->display.get_initial_plane_config =
14621 i9xx_get_initial_plane_config;
14622 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14623 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14624 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014625 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014626 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014627 dev_priv->display.get_initial_plane_config =
14628 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014629 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014630 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14631 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014632 } else {
14633 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14634 dev_priv->display.get_initial_plane_config =
14635 i9xx_get_initial_plane_config;
14636 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14637 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14638 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014639 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014640
Imre Deak88212942016-03-16 13:38:53 +020014641 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014642 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014643 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014644 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014645 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014646 /* FIXME: detect B0+ stepping and use auto training */
14647 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014648 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014649 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014650 }
14651
Lyude27082492016-08-24 07:48:10 +020014652 if (dev_priv->info.gen >= 9)
14653 dev_priv->display.update_crtcs = skl_update_crtcs;
14654 else
14655 dev_priv->display.update_crtcs = intel_update_crtcs;
14656
Daniel Vetter5a21b662016-05-24 17:13:53 +020014657 switch (INTEL_INFO(dev_priv)->gen) {
14658 case 2:
14659 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14660 break;
14661
14662 case 3:
14663 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14664 break;
14665
14666 case 4:
14667 case 5:
14668 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14669 break;
14670
14671 case 6:
14672 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14673 break;
14674 case 7:
14675 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14676 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14677 break;
14678 case 9:
14679 /* Drop through - unsupported since execlist only. */
14680 default:
14681 /* Default just returns -ENODEV to indicate unsupported */
14682 dev_priv->display.queue_flip = intel_default_queue_flip;
14683 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014684}
14685
Jesse Barnesb690e962010-07-19 13:53:12 -070014686/*
Keith Packard435793d2011-07-12 14:56:22 -070014687 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14688 */
14689static void quirk_ssc_force_disable(struct drm_device *dev)
14690{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014691 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014692 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014693 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014694}
14695
Carsten Emde4dca20e2012-03-15 15:56:26 +010014696/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014697 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14698 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014699 */
14700static void quirk_invert_brightness(struct drm_device *dev)
14701{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014702 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014703 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014704 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014705}
14706
Scot Doyle9c72cc62014-07-03 23:27:50 +000014707/* Some VBT's incorrectly indicate no backlight is present */
14708static void quirk_backlight_present(struct drm_device *dev)
14709{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014710 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014711 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14712 DRM_INFO("applying backlight present quirk\n");
14713}
14714
Manasi Navarec99a2592017-06-30 09:33:48 -070014715/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14716 * which is 300 ms greater than eDP spec T12 min.
14717 */
14718static void quirk_increase_t12_delay(struct drm_device *dev)
14719{
14720 struct drm_i915_private *dev_priv = to_i915(dev);
14721
14722 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14723 DRM_INFO("Applying T12 delay quirk\n");
14724}
14725
Jesse Barnesb690e962010-07-19 13:53:12 -070014726struct intel_quirk {
14727 int device;
14728 int subsystem_vendor;
14729 int subsystem_device;
14730 void (*hook)(struct drm_device *dev);
14731};
14732
Egbert Eich5f85f172012-10-14 15:46:38 +020014733/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14734struct intel_dmi_quirk {
14735 void (*hook)(struct drm_device *dev);
14736 const struct dmi_system_id (*dmi_id_list)[];
14737};
14738
14739static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14740{
14741 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14742 return 1;
14743}
14744
14745static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14746 {
14747 .dmi_id_list = &(const struct dmi_system_id[]) {
14748 {
14749 .callback = intel_dmi_reverse_brightness,
14750 .ident = "NCR Corporation",
14751 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14752 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14753 },
14754 },
14755 { } /* terminating entry */
14756 },
14757 .hook = quirk_invert_brightness,
14758 },
14759};
14760
Ben Widawskyc43b5632012-04-16 14:07:40 -070014761static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014762 /* Lenovo U160 cannot use SSC on LVDS */
14763 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014764
14765 /* Sony Vaio Y cannot use SSC on LVDS */
14766 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014767
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014768 /* Acer Aspire 5734Z must invert backlight brightness */
14769 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14770
14771 /* Acer/eMachines G725 */
14772 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14773
14774 /* Acer/eMachines e725 */
14775 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14776
14777 /* Acer/Packard Bell NCL20 */
14778 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14779
14780 /* Acer Aspire 4736Z */
14781 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014782
14783 /* Acer Aspire 5336 */
14784 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014785
14786 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14787 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014788
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014789 /* Acer C720 Chromebook (Core i3 4005U) */
14790 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14791
jens steinb2a96012014-10-28 20:25:53 +010014792 /* Apple Macbook 2,1 (Core 2 T7400) */
14793 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14794
Jani Nikula1b9448b2015-11-05 11:49:59 +020014795 /* Apple Macbook 4,1 */
14796 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14797
Scot Doyled4967d82014-07-03 23:27:52 +000014798 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14799 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014800
14801 /* HP Chromebook 14 (Celeron 2955U) */
14802 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014803
14804 /* Dell Chromebook 11 */
14805 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014806
14807 /* Dell Chromebook 11 (2015 version) */
14808 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014809
14810 /* Toshiba Satellite P50-C-18C */
14811 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014812};
14813
14814static void intel_init_quirks(struct drm_device *dev)
14815{
14816 struct pci_dev *d = dev->pdev;
14817 int i;
14818
14819 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14820 struct intel_quirk *q = &intel_quirks[i];
14821
14822 if (d->device == q->device &&
14823 (d->subsystem_vendor == q->subsystem_vendor ||
14824 q->subsystem_vendor == PCI_ANY_ID) &&
14825 (d->subsystem_device == q->subsystem_device ||
14826 q->subsystem_device == PCI_ANY_ID))
14827 q->hook(dev);
14828 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014829 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14830 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14831 intel_dmi_quirks[i].hook(dev);
14832 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014833}
14834
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014835/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014836static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014837{
David Weinehall52a05c32016-08-22 13:32:44 +030014838 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014839 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014840 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014841
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014842 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014843 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014844 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014845 sr1 = inb(VGA_SR_DATA);
14846 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014847 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014848 udelay(300);
14849
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014850 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014851 POSTING_READ(vga_reg);
14852}
14853
Daniel Vetterf8175862012-04-10 15:50:11 +020014854void intel_modeset_init_hw(struct drm_device *dev)
14855{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014856 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014857
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014858 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014859 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014860
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014861 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014862}
14863
Matt Roperd93c0372015-12-03 11:37:41 -080014864/*
14865 * Calculate what we think the watermarks should be for the state we've read
14866 * out of the hardware and then immediately program those watermarks so that
14867 * we ensure the hardware settings match our internal state.
14868 *
14869 * We can calculate what we think WM's should be by creating a duplicate of the
14870 * current state (which was constructed during hardware readout) and running it
14871 * through the atomic check code to calculate new watermark values in the
14872 * state object.
14873 */
14874static void sanitize_watermarks(struct drm_device *dev)
14875{
14876 struct drm_i915_private *dev_priv = to_i915(dev);
14877 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014878 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014879 struct drm_crtc *crtc;
14880 struct drm_crtc_state *cstate;
14881 struct drm_modeset_acquire_ctx ctx;
14882 int ret;
14883 int i;
14884
14885 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014886 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014887 return;
14888
14889 /*
14890 * We need to hold connection_mutex before calling duplicate_state so
14891 * that the connector loop is protected.
14892 */
14893 drm_modeset_acquire_init(&ctx, 0);
14894retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014895 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014896 if (ret == -EDEADLK) {
14897 drm_modeset_backoff(&ctx);
14898 goto retry;
14899 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014900 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014901 }
14902
14903 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14904 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014905 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014906
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014907 intel_state = to_intel_atomic_state(state);
14908
Matt Ropered4a6a72016-02-23 17:20:13 -080014909 /*
14910 * Hardware readout is the only time we don't want to calculate
14911 * intermediate watermarks (since we don't trust the current
14912 * watermarks).
14913 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014914 if (!HAS_GMCH_DISPLAY(dev_priv))
14915 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014916
Matt Roperd93c0372015-12-03 11:37:41 -080014917 ret = intel_atomic_check(dev, state);
14918 if (ret) {
14919 /*
14920 * If we fail here, it means that the hardware appears to be
14921 * programmed in a way that shouldn't be possible, given our
14922 * understanding of watermark requirements. This might mean a
14923 * mistake in the hardware readout code or a mistake in the
14924 * watermark calculations for a given platform. Raise a WARN
14925 * so that this is noticeable.
14926 *
14927 * If this actually happens, we'll have to just leave the
14928 * BIOS-programmed watermarks untouched and hope for the best.
14929 */
14930 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014931 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014932 }
14933
14934 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014935 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014936 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14937
Matt Ropered4a6a72016-02-23 17:20:13 -080014938 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014939 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014940 }
14941
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014942put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014943 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014944fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014945 drm_modeset_drop_locks(&ctx);
14946 drm_modeset_acquire_fini(&ctx);
14947}
14948
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014949int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014950{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014951 struct drm_i915_private *dev_priv = to_i915(dev);
14952 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014953 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014954 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014955
14956 drm_mode_config_init(dev);
14957
14958 dev->mode_config.min_width = 0;
14959 dev->mode_config.min_height = 0;
14960
Dave Airlie019d96c2011-09-29 16:20:42 +010014961 dev->mode_config.preferred_depth = 24;
14962 dev->mode_config.prefer_shadow = 1;
14963
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014964 dev->mode_config.allow_fb_modifiers = true;
14965
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014966 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014967
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014968 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014969 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014970 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014971
Jesse Barnesb690e962010-07-19 13:53:12 -070014972 intel_init_quirks(dev);
14973
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014974 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014975
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014976 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014977 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014978
Lukas Wunner69f92f62015-07-15 13:57:35 +020014979 /*
14980 * There may be no VBT; and if the BIOS enabled SSC we can
14981 * just keep using it to avoid unnecessary flicker. Whereas if the
14982 * BIOS isn't using it, don't assume it will work even if the VBT
14983 * indicates as much.
14984 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014985 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014986 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14987 DREF_SSC1_ENABLE);
14988
14989 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14990 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14991 bios_lvds_use_ssc ? "en" : "dis",
14992 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14993 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14994 }
14995 }
14996
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014997 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014998 dev->mode_config.max_width = 2048;
14999 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015000 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015001 dev->mode_config.max_width = 4096;
15002 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015003 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015004 dev->mode_config.max_width = 8192;
15005 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015006 }
Damien Lespiau068be562014-03-28 14:17:49 +000015007
Jani Nikula2a307c22016-11-30 17:43:04 +020015008 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15009 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015010 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015011 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015012 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15013 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15014 } else {
15015 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15016 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15017 }
15018
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015019 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015020
Zhao Yakui28c97732009-10-09 11:39:41 +080015021 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015022 INTEL_INFO(dev_priv)->num_pipes,
15023 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015024
Damien Lespiau055e3932014-08-18 13:49:10 +010015025 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015026 int ret;
15027
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015028 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015029 if (ret) {
15030 drm_mode_config_cleanup(dev);
15031 return ret;
15032 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015033 }
15034
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015035 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015036
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015037 intel_update_czclk(dev_priv);
15038 intel_modeset_init_hw(dev);
15039
Ville Syrjäläb2045352016-05-13 23:41:27 +030015040 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015041 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015042
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015043 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015044 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015045 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015046
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015047 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015048 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015049 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015050
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015051 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015052 struct intel_initial_plane_config plane_config = {};
15053
Jesse Barnes46f297f2014-03-07 08:57:48 -080015054 if (!crtc->active)
15055 continue;
15056
Jesse Barnes46f297f2014-03-07 08:57:48 -080015057 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015058 * Note that reserving the BIOS fb up front prevents us
15059 * from stuffing other stolen allocations like the ring
15060 * on top. This prevents some ugliness at boot time, and
15061 * can even allow for smooth boot transitions if the BIOS
15062 * fb is large enough for the active pipe configuration.
15063 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015064 dev_priv->display.get_initial_plane_config(crtc,
15065 &plane_config);
15066
15067 /*
15068 * If the fb is shared between multiple heads, we'll
15069 * just get the first one.
15070 */
15071 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015072 }
Matt Roperd93c0372015-12-03 11:37:41 -080015073
15074 /*
15075 * Make sure hardware watermarks really match the state we read out.
15076 * Note that we need to do this after reconstructing the BIOS fb's
15077 * since the watermark calculation done here will use pstate->fb.
15078 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015079 if (!HAS_GMCH_DISPLAY(dev_priv))
15080 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015081
15082 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015083}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015084
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015085void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter7fad7982012-07-04 17:51:47 +020015086{
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015087 /* 640x480@60Hz, ~25175 kHz */
15088 struct dpll clock = {
15089 .m1 = 18,
15090 .m2 = 7,
15091 .p1 = 13,
15092 .p2 = 4,
15093 .n = 2,
15094 };
15095 u32 dpll, fp;
15096 int i;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015097
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015098 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15099
15100 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15101 pipe_name(pipe), clock.vco, clock.dot);
15102
15103 fp = i9xx_dpll_compute_fp(&clock);
15104 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15105 DPLL_VGA_MODE_DIS |
15106 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15107 PLL_P2_DIVIDE_BY_4 |
15108 PLL_REF_INPUT_DREFCLK |
15109 DPLL_VCO_ENABLE;
15110
15111 I915_WRITE(FP0(pipe), fp);
15112 I915_WRITE(FP1(pipe), fp);
15113
15114 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15115 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15116 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15117 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15118 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15119 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15120 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15121
15122 /*
15123 * Apparently we need to have VGA mode enabled prior to changing
15124 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15125 * dividers, even though the register value does change.
15126 */
15127 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15128 I915_WRITE(DPLL(pipe), dpll);
15129
15130 /* Wait for the clocks to stabilize. */
15131 POSTING_READ(DPLL(pipe));
15132 udelay(150);
15133
15134 /* The pixel multiplier can only be updated once the
15135 * DPLL is enabled and the clocks are stable.
15136 *
15137 * So write it again.
15138 */
15139 I915_WRITE(DPLL(pipe), dpll);
15140
15141 /* We do this three times for luck */
15142 for (i = 0; i < 3 ; i++) {
15143 I915_WRITE(DPLL(pipe), dpll);
15144 POSTING_READ(DPLL(pipe));
15145 udelay(150); /* wait for warmup */
Daniel Vetter7fad7982012-07-04 17:51:47 +020015146 }
15147
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015148 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15149 POSTING_READ(PIPECONF(pipe));
15150}
Daniel Vetter7fad7982012-07-04 17:51:47 +020015151
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015152void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15153{
15154 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15155 pipe_name(pipe));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015156
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015157 assert_plane_disabled(dev_priv, PLANE_A);
15158 assert_plane_disabled(dev_priv, PLANE_B);
15159
15160 I915_WRITE(PIPECONF(pipe), 0);
15161 POSTING_READ(PIPECONF(pipe));
15162
15163 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
15164 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
15165
15166 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15167 POSTING_READ(DPLL(pipe));
Daniel Vetter7fad7982012-07-04 17:51:47 +020015168}
15169
Daniel Vetterfa555832012-10-10 23:14:00 +020015170static bool
15171intel_check_plane_mapping(struct intel_crtc *crtc)
15172{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015173 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015174 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015175
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015176 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015177 return true;
15178
Ville Syrjälä649636e2015-09-22 19:50:01 +030015179 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015180
15181 if ((val & DISPLAY_PLANE_ENABLE) &&
15182 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15183 return false;
15184
15185 return true;
15186}
15187
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015188static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15189{
15190 struct drm_device *dev = crtc->base.dev;
15191 struct intel_encoder *encoder;
15192
15193 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15194 return true;
15195
15196 return false;
15197}
15198
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015199static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15200{
15201 struct drm_device *dev = encoder->base.dev;
15202 struct intel_connector *connector;
15203
15204 for_each_connector_on_encoder(dev, &encoder->base, connector)
15205 return connector;
15206
15207 return NULL;
15208}
15209
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015210static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15211 enum transcoder pch_transcoder)
15212{
15213 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15214 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15215}
15216
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015217static void intel_sanitize_crtc(struct intel_crtc *crtc,
15218 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015219{
15220 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015221 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015222 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015223
Daniel Vetter24929352012-07-02 20:28:59 +020015224 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015225 if (!transcoder_is_dsi(cpu_transcoder)) {
15226 i915_reg_t reg = PIPECONF(cpu_transcoder);
15227
15228 I915_WRITE(reg,
15229 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15230 }
Daniel Vetter24929352012-07-02 20:28:59 +020015231
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015232 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015233 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015234 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015235 struct intel_plane *plane;
15236
Daniel Vetter96256042015-02-13 21:03:42 +010015237 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015238
15239 /* Disable everything but the primary plane */
15240 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15241 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15242 continue;
15243
Ville Syrjälä72259532017-03-02 19:15:05 +020015244 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030015245 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015246 }
Daniel Vetter96256042015-02-13 21:03:42 +010015247 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015248
Daniel Vetter24929352012-07-02 20:28:59 +020015249 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015250 * disable the crtc (and hence change the state) if it is wrong. Note
15251 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015252 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015253 bool plane;
15254
Ville Syrjälä78108b72016-05-27 20:59:19 +030015255 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15256 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015257
15258 /* Pipe has the wrong plane attached and the plane is active.
15259 * Temporarily change the plane mapping and disable everything
15260 * ... */
15261 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015262 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015263 crtc->plane = !plane;
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015264 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015265 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015266 }
Daniel Vetter24929352012-07-02 20:28:59 +020015267
15268 /* Adjust the state of the output pipe according to whether we
15269 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015270 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015271 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015272
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015273 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015274 /*
15275 * We start out with underrun reporting disabled to avoid races.
15276 * For correct bookkeeping mark this on active crtcs.
15277 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015278 * Also on gmch platforms we dont have any hardware bits to
15279 * disable the underrun reporting. Which means we need to start
15280 * out with underrun reporting disabled also on inactive pipes,
15281 * since otherwise we'll complain about the garbage we read when
15282 * e.g. coming up after runtime pm.
15283 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015284 * No protection against concurrent access is required - at
15285 * worst a fifo underrun happens which also sets this to false.
15286 */
15287 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015288 /*
15289 * We track the PCH trancoder underrun reporting state
15290 * within the crtc. With crtc for pipe A housing the underrun
15291 * reporting state for PCH transcoder A, crtc for pipe B housing
15292 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15293 * and marking underrun reporting as disabled for the non-existing
15294 * PCH transcoders B and C would prevent enabling the south
15295 * error interrupt (see cpt_can_enable_serr_int()).
15296 */
15297 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15298 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015299 }
Daniel Vetter24929352012-07-02 20:28:59 +020015300}
15301
15302static void intel_sanitize_encoder(struct intel_encoder *encoder)
15303{
15304 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015305
15306 /* We need to check both for a crtc link (meaning that the
15307 * encoder is active and trying to read from a pipe) and the
15308 * pipe itself being active. */
15309 bool has_active_crtc = encoder->base.crtc &&
15310 to_intel_crtc(encoder->base.crtc)->active;
15311
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015312 connector = intel_encoder_find_connector(encoder);
15313 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015314 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15315 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015316 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015317
15318 /* Connector is active, but has no active pipe. This is
15319 * fallout from our resume register restoring. Disable
15320 * the encoder manually again. */
15321 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015322 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15323
Daniel Vetter24929352012-07-02 20:28:59 +020015324 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15325 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015326 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015327 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015328 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015329 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015330 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015331 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015332
15333 /* Inconsistent output/port/pipe state happens presumably due to
15334 * a bug in one of the get_hw_state functions. Or someplace else
15335 * in our code, like the register restore mess on resume. Clamp
15336 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015337
15338 connector->base.dpms = DRM_MODE_DPMS_OFF;
15339 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015340 }
15341 /* Enabled encoders without active connectors will be fixed in
15342 * the crtc fixup. */
15343}
15344
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015345void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015346{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015347 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015348
Imre Deak04098752014-02-18 00:02:16 +020015349 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15350 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015351 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015352 }
15353}
15354
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015355void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015356{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015357 /* This function can be called both from intel_modeset_setup_hw_state or
15358 * at a very early point in our resume sequence, where the power well
15359 * structures are not yet restored. Since this function is at a very
15360 * paranoid "someone might have enabled VGA while we were not looking"
15361 * level, just check if the power well is enabled instead of trying to
15362 * follow the "don't touch the power well if we don't need it" policy
15363 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015364 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015365 return;
15366
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015367 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015368
15369 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015370}
15371
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015372static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015373{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015374 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015375
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015376 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015377}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015378
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015379/* FIXME read out full plane state for all planes */
15380static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015381{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015382 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15383 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015384
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015385 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015386
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015387 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15388 to_intel_plane_state(primary->base.state),
15389 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015390}
15391
Daniel Vetter30e984d2013-06-05 13:34:17 +020015392static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015393{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015394 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015395 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015396 struct intel_crtc *crtc;
15397 struct intel_encoder *encoder;
15398 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015399 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015400 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015401
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015402 dev_priv->active_crtcs = 0;
15403
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015404 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015405 struct intel_crtc_state *crtc_state =
15406 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015407
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015408 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015409 memset(crtc_state, 0, sizeof(*crtc_state));
15410 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015411
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015412 crtc_state->base.active = crtc_state->base.enable =
15413 dev_priv->display.get_pipe_config(crtc, crtc_state);
15414
15415 crtc->base.enabled = crtc_state->base.enable;
15416 crtc->active = crtc_state->base.active;
15417
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015418 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015419 dev_priv->active_crtcs |= 1 << crtc->pipe;
15420
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015421 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015422
Ville Syrjälä78108b72016-05-27 20:59:19 +030015423 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15424 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015425 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015426 }
15427
Daniel Vetter53589012013-06-05 13:34:16 +020015428 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15429 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15430
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015431 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015432 &pll->state.hw_state);
15433 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015434 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015435 struct intel_crtc_state *crtc_state =
15436 to_intel_crtc_state(crtc->base.state);
15437
15438 if (crtc_state->base.active &&
15439 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015440 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015441 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015442 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015443
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015444 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015445 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015446 }
15447
Damien Lespiaub2784e12014-08-05 11:29:37 +010015448 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015449 pipe = 0;
15450
15451 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015452 struct intel_crtc_state *crtc_state;
15453
Ville Syrjälä98187832016-10-31 22:37:10 +020015454 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015455 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015456
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015457 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015458 crtc_state->output_types |= 1 << encoder->type;
15459 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015460 } else {
15461 encoder->base.crtc = NULL;
15462 }
15463
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015464 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015465 encoder->base.base.id, encoder->base.name,
15466 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015467 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015468 }
15469
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015470 drm_connector_list_iter_begin(dev, &conn_iter);
15471 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015472 if (connector->get_hw_state(connector)) {
15473 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015474
15475 encoder = connector->encoder;
15476 connector->base.encoder = &encoder->base;
15477
15478 if (encoder->base.crtc &&
15479 encoder->base.crtc->state->active) {
15480 /*
15481 * This has to be done during hardware readout
15482 * because anything calling .crtc_disable may
15483 * rely on the connector_mask being accurate.
15484 */
15485 encoder->base.crtc->state->connector_mask |=
15486 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015487 encoder->base.crtc->state->encoder_mask |=
15488 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015489 }
15490
Daniel Vetter24929352012-07-02 20:28:59 +020015491 } else {
15492 connector->base.dpms = DRM_MODE_DPMS_OFF;
15493 connector->base.encoder = NULL;
15494 }
15495 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015496 connector->base.base.id, connector->base.name,
15497 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015498 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015499 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015500
15501 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015502 struct intel_crtc_state *crtc_state =
15503 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015504 int pixclk = 0;
15505
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015506 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015507 if (crtc_state->base.active) {
15508 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15509 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015510 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15511
15512 /*
15513 * The initial mode needs to be set in order to keep
15514 * the atomic core happy. It wants a valid mode if the
15515 * crtc's enabled, so we do the above call.
15516 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015517 * But we don't set all the derived state fully, hence
15518 * set a flag to indicate that a full recalculation is
15519 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015520 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015521 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015522
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015523 intel_crtc_compute_pixel_rate(crtc_state);
15524
15525 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15526 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15527 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015528 else
15529 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15530
15531 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015532 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015533 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15534
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015535 drm_calc_timestamping_constants(&crtc->base,
15536 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015537 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015538 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015539
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015540 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15541
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015542 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015543 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015544}
15545
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015546static void
15547get_encoder_power_domains(struct drm_i915_private *dev_priv)
15548{
15549 struct intel_encoder *encoder;
15550
15551 for_each_intel_encoder(&dev_priv->drm, encoder) {
15552 u64 get_domains;
15553 enum intel_display_power_domain domain;
15554
15555 if (!encoder->get_power_domains)
15556 continue;
15557
15558 get_domains = encoder->get_power_domains(encoder);
15559 for_each_power_domain(domain, get_domains)
15560 intel_display_power_get(dev_priv, domain);
15561 }
15562}
15563
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015564/* Scan out the current hw modeset state,
15565 * and sanitizes it to the current state
15566 */
15567static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015568intel_modeset_setup_hw_state(struct drm_device *dev,
15569 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015570{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015571 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015572 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015573 struct intel_crtc *crtc;
15574 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015575 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015576
15577 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015578
15579 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015580 get_encoder_power_domains(dev_priv);
15581
Damien Lespiaub2784e12014-08-05 11:29:37 +010015582 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015583 intel_sanitize_encoder(encoder);
15584 }
15585
Damien Lespiau055e3932014-08-18 13:49:10 +010015586 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015587 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015588
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015589 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015590 intel_dump_pipe_config(crtc, crtc->config,
15591 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015592 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015593
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015594 intel_modeset_update_connector_atomic_state(dev);
15595
Daniel Vetter35c95372013-07-17 06:55:04 +020015596 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15597 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15598
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015599 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015600 continue;
15601
15602 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15603
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015604 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015605 pll->on = false;
15606 }
15607
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015608 if (IS_G4X(dev_priv)) {
15609 g4x_wm_get_hw_state(dev);
15610 g4x_wm_sanitize(dev_priv);
15611 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015612 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015613 vlv_wm_sanitize(dev_priv);
15614 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015615 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015616 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015617 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015618 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015619
15620 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015621 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015622
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015623 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015624 if (WARN_ON(put_domains))
15625 modeset_put_power_domains(dev_priv, put_domains);
15626 }
15627 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015628
Imre Deak8d8c3862017-02-17 17:39:46 +020015629 intel_power_domains_verify_state(dev_priv);
15630
Paulo Zanoni010cf732016-01-19 11:35:48 -020015631 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015632}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015633
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015634void intel_display_resume(struct drm_device *dev)
15635{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015636 struct drm_i915_private *dev_priv = to_i915(dev);
15637 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15638 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015639 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015640
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015641 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015642 if (state)
15643 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015644
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015645 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015646
Maarten Lankhorst73974892016-08-05 23:28:27 +030015647 while (1) {
15648 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15649 if (ret != -EDEADLK)
15650 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015651
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015652 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015653 }
15654
Maarten Lankhorst73974892016-08-05 23:28:27 +030015655 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015656 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015657
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015658 drm_modeset_drop_locks(&ctx);
15659 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015660
Chris Wilson08536952016-10-14 13:18:18 +010015661 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015662 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015663 if (state)
15664 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015665}
15666
15667void intel_modeset_gem_init(struct drm_device *dev)
15668{
Chris Wilsondc979972016-05-10 14:10:04 +010015669 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015670
Chris Wilsondc979972016-05-10 14:10:04 +010015671 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015672
Chris Wilson1ee8da62016-05-12 12:43:23 +010015673 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015674}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015675
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015676int intel_connector_register(struct drm_connector *connector)
15677{
15678 struct intel_connector *intel_connector = to_intel_connector(connector);
15679 int ret;
15680
15681 ret = intel_backlight_device_register(intel_connector);
15682 if (ret)
15683 goto err;
15684
15685 return 0;
15686
15687err:
15688 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015689}
15690
Chris Wilsonc191eca2016-06-17 11:40:33 +010015691void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015692{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015693 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015694
Chris Wilsone63d87c2016-06-17 11:40:34 +010015695 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015696 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015697}
15698
Jesse Barnes79e53942008-11-07 14:24:08 -080015699void intel_modeset_cleanup(struct drm_device *dev)
15700{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015701 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015702
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015703 flush_work(&dev_priv->atomic_helper.free_work);
15704 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15705
Chris Wilsondc979972016-05-10 14:10:04 +010015706 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015707
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015708 /*
15709 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015710 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015711 * experience fancy races otherwise.
15712 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015713 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015714
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015715 /*
15716 * Due to the hpd irq storm handling the hotplug work can re-arm the
15717 * poll handlers. Hence disable polling after hpd handling is shut down.
15718 */
Keith Packardf87ea762010-10-03 19:36:26 -070015719 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015720
Jesse Barnes723bfd72010-10-07 16:01:13 -070015721 intel_unregister_dsm_handler();
15722
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015723 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015724
Chris Wilson1630fe72011-07-08 12:22:42 +010015725 /* flush any delayed tasks or pending work */
15726 flush_scheduled_work();
15727
Jesse Barnes79e53942008-11-07 14:24:08 -080015728 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015729
Chris Wilson1ee8da62016-05-12 12:43:23 +010015730 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015731
Chris Wilsondc979972016-05-10 14:10:04 +010015732 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015733
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015734 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015735}
15736
Chris Wilsondf0e9242010-09-09 16:20:55 +010015737void intel_connector_attach_encoder(struct intel_connector *connector,
15738 struct intel_encoder *encoder)
15739{
15740 connector->encoder = encoder;
15741 drm_mode_connector_attach_encoder(&connector->base,
15742 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015743}
Dave Airlie28d52042009-09-21 14:33:58 +100015744
15745/*
15746 * set vga decode state - true == enable VGA decode
15747 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015748int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015749{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015750 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015751 u16 gmch_ctrl;
15752
Chris Wilson75fa0412014-02-07 18:37:02 -020015753 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15754 DRM_ERROR("failed to read control word\n");
15755 return -EIO;
15756 }
15757
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015758 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15759 return 0;
15760
Dave Airlie28d52042009-09-21 14:33:58 +100015761 if (state)
15762 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15763 else
15764 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015765
15766 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15767 DRM_ERROR("failed to write control word\n");
15768 return -EIO;
15769 }
15770
Dave Airlie28d52042009-09-21 14:33:58 +100015771 return 0;
15772}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015773
Chris Wilson98a2f412016-10-12 10:05:18 +010015774#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15775
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015776struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015777
15778 u32 power_well_driver;
15779
Chris Wilson63b66e52013-08-08 15:12:06 +020015780 int num_transcoders;
15781
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015782 struct intel_cursor_error_state {
15783 u32 control;
15784 u32 position;
15785 u32 base;
15786 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015787 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015788
15789 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015790 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015791 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015792 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015793 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015794
15795 struct intel_plane_error_state {
15796 u32 control;
15797 u32 stride;
15798 u32 size;
15799 u32 pos;
15800 u32 addr;
15801 u32 surface;
15802 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015803 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015804
15805 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015806 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015807 enum transcoder cpu_transcoder;
15808
15809 u32 conf;
15810
15811 u32 htotal;
15812 u32 hblank;
15813 u32 hsync;
15814 u32 vtotal;
15815 u32 vblank;
15816 u32 vsync;
15817 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015818};
15819
15820struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015821intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015822{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015823 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015824 int transcoders[] = {
15825 TRANSCODER_A,
15826 TRANSCODER_B,
15827 TRANSCODER_C,
15828 TRANSCODER_EDP,
15829 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015830 int i;
15831
Chris Wilsonc0336662016-05-06 15:40:21 +010015832 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015833 return NULL;
15834
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015835 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015836 if (error == NULL)
15837 return NULL;
15838
Chris Wilsonc0336662016-05-06 15:40:21 +010015839 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015840 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15841
Damien Lespiau055e3932014-08-18 13:49:10 +010015842 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015843 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015844 __intel_display_power_is_enabled(dev_priv,
15845 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015846 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015847 continue;
15848
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015849 error->cursor[i].control = I915_READ(CURCNTR(i));
15850 error->cursor[i].position = I915_READ(CURPOS(i));
15851 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015852
15853 error->plane[i].control = I915_READ(DSPCNTR(i));
15854 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015855 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015856 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015857 error->plane[i].pos = I915_READ(DSPPOS(i));
15858 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015859 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015860 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015861 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015862 error->plane[i].surface = I915_READ(DSPSURF(i));
15863 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15864 }
15865
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015866 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015867
Chris Wilsonc0336662016-05-06 15:40:21 +010015868 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015869 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015870 }
15871
Jani Nikula4d1de972016-03-18 17:05:42 +020015872 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015873 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015874 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015875 error->num_transcoders++; /* Account for eDP. */
15876
15877 for (i = 0; i < error->num_transcoders; i++) {
15878 enum transcoder cpu_transcoder = transcoders[i];
15879
Imre Deakddf9c532013-11-27 22:02:02 +020015880 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015881 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015882 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015883 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015884 continue;
15885
Chris Wilson63b66e52013-08-08 15:12:06 +020015886 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15887
15888 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15889 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15890 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15891 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15892 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15893 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15894 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015895 }
15896
15897 return error;
15898}
15899
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015900#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15901
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015902void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015903intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015904 struct intel_display_error_state *error)
15905{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015906 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015907 int i;
15908
Chris Wilson63b66e52013-08-08 15:12:06 +020015909 if (!error)
15910 return;
15911
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015912 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015913 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015914 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015915 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015916 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015917 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015918 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015919 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015920 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015921 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015922
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015923 err_printf(m, "Plane [%d]:\n", i);
15924 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15925 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015926 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015927 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15928 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015929 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015930 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015931 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015932 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015933 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15934 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015935 }
15936
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015937 err_printf(m, "Cursor [%d]:\n", i);
15938 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15939 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15940 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015941 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015942
15943 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015944 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015945 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015946 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015947 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015948 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15949 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15950 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15951 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15952 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15953 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15954 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15955 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015956}
Chris Wilson98a2f412016-10-12 10:05:18 +010015957
15958#endif