blob: d33033abbf185acaff5d4fb6d388bc3c181ecdd4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053091static const uint32_t skl_pri_planar_formats[] = {
92 DRM_FORMAT_C8,
93 DRM_FORMAT_RGB565,
94 DRM_FORMAT_XRGB8888,
95 DRM_FORMAT_XBGR8888,
96 DRM_FORMAT_ARGB8888,
97 DRM_FORMAT_ABGR8888,
98 DRM_FORMAT_XRGB2101010,
99 DRM_FORMAT_XBGR2101010,
100 DRM_FORMAT_YUYV,
101 DRM_FORMAT_YVYU,
102 DRM_FORMAT_UYVY,
103 DRM_FORMAT_VYUY,
104 DRM_FORMAT_NV12,
105};
106
Ben Widawsky714244e2017-08-01 09:58:16 -0700107static const uint64_t skl_format_modifiers_noccs[] = {
108 I915_FORMAT_MOD_Yf_TILED,
109 I915_FORMAT_MOD_Y_TILED,
110 I915_FORMAT_MOD_X_TILED,
111 DRM_FORMAT_MOD_LINEAR,
112 DRM_FORMAT_MOD_INVALID
113};
114
115static const uint64_t skl_format_modifiers_ccs[] = {
116 I915_FORMAT_MOD_Yf_TILED_CCS,
117 I915_FORMAT_MOD_Y_TILED_CCS,
118 I915_FORMAT_MOD_Yf_TILED,
119 I915_FORMAT_MOD_Y_TILED,
120 I915_FORMAT_MOD_X_TILED,
121 DRM_FORMAT_MOD_LINEAR,
122 DRM_FORMAT_MOD_INVALID
123};
124
Matt Roper3d7d6512014-06-10 08:28:13 -0700125/* Cursor formats */
126static const uint32_t intel_cursor_formats[] = {
127 DRM_FORMAT_ARGB8888,
128};
129
Ben Widawsky714244e2017-08-01 09:58:16 -0700130static const uint64_t cursor_format_modifiers[] = {
131 DRM_FORMAT_MOD_LINEAR,
132 DRM_FORMAT_MOD_INVALID
133};
134
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300135static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200136 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300137static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200138 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300139
Chris Wilson24dbf512017-02-15 10:59:18 +0000140static int intel_framebuffer_init(struct intel_framebuffer *ifb,
141 struct drm_i915_gem_object *obj,
142 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200143static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
144static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200145static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200146static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700147 struct intel_link_m_n *m_n,
148 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200149static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200150static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200151static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200152static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200153 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200154static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200155 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200156static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
157static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530158static void intel_crtc_init_scalers(struct intel_crtc *crtc,
159 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200160static void skylake_pfit_enable(struct intel_crtc *crtc);
161static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
162static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300163static void intel_modeset_setup_hw_state(struct drm_device *dev,
164 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200165static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100166
Ma Lingd4906092009-03-18 20:13:27 +0800167struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300168 struct {
169 int min, max;
170 } dot, vco, n, m, m1, m2, p, p1;
171
172 struct {
173 int dot_limit;
174 int p2_slow, p2_fast;
175 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800176};
Jesse Barnes79e53942008-11-07 14:24:08 -0800177
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200179int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180{
181 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
182
183 /* Obtain SKU information */
184 mutex_lock(&dev_priv->sb_lock);
185 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
186 CCK_FUSE_HPLL_FREQ_MASK;
187 mutex_unlock(&dev_priv->sb_lock);
188
189 return vco_freq[hpll_freq] * 1000;
190}
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
193 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300194{
195 u32 val;
196 int divider;
197
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300198 mutex_lock(&dev_priv->sb_lock);
199 val = vlv_cck_read(dev_priv, reg);
200 mutex_unlock(&dev_priv->sb_lock);
201
202 divider = val & CCK_FREQUENCY_VALUES;
203
204 WARN((val & CCK_FREQUENCY_STATUS) !=
205 (divider << CCK_FREQUENCY_STATUS_SHIFT),
206 "%s change in progress\n", name);
207
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200208 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
209}
210
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200211int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
212 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200213{
214 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200215 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200216
217 return vlv_get_cck_clock(dev_priv, name, reg,
218 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300219}
220
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300221static void intel_update_czclk(struct drm_i915_private *dev_priv)
222{
Wayne Boyer666a4532015-12-09 12:29:35 -0800223 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300224 return;
225
226 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
227 CCK_CZ_CLOCK_CONTROL);
228
229 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
230}
231
Chris Wilson021357a2010-09-07 20:54:59 +0100232static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200233intel_fdi_link_freq(struct drm_i915_private *dev_priv,
234 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100235{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200236 if (HAS_DDI(dev_priv))
237 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200238 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000239 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100240}
241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200244 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200245 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m = { .min = 96, .max = 140 },
247 .m1 = { .min = 18, .max = 26 },
248 .m2 = { .min = 6, .max = 16 },
249 .p = { .min = 4, .max = 128 },
250 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 165000,
252 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200256 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200257 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200258 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200259 .m = { .min = 96, .max = 140 },
260 .m1 = { .min = 18, .max = 26 },
261 .m2 = { .min = 6, .max = 16 },
262 .p = { .min = 4, .max = 128 },
263 .p1 = { .min = 2, .max = 33 },
264 .p2 = { .dot_limit = 165000,
265 .p2_slow = 4, .p2_fast = 4 },
266};
267
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300268static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200270 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200271 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .m = { .min = 96, .max = 140 },
273 .m1 = { .min = 18, .max = 26 },
274 .m2 = { .min = 6, .max = 16 },
275 .p = { .min = 4, .max = 128 },
276 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .p2 = { .dot_limit = 165000,
278 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
Eric Anholt273e27c2011-03-30 13:01:10 -0700280
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300281static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000 },
283 .vco = { .min = 1400000, .max = 2800000 },
284 .n = { .min = 1, .max = 6 },
285 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100286 .m1 = { .min = 8, .max = 18 },
287 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .p = { .min = 5, .max = 80 },
289 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .p2 = { .dot_limit = 200000,
291 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700292};
293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .dot = { .min = 20000, .max = 400000 },
296 .vco = { .min = 1400000, .max = 2800000 },
297 .n = { .min = 1, .max = 6 },
298 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100299 .m1 = { .min = 8, .max = 18 },
300 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400301 .p = { .min = 7, .max = 98 },
302 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .p2 = { .dot_limit = 112000,
304 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Eric Anholt273e27c2011-03-30 13:01:10 -0700307
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300308static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 1750000, .max = 3500000},
311 .n = { .min = 1, .max = 4 },
312 .m = { .min = 104, .max = 138 },
313 .m1 = { .min = 17, .max = 23 },
314 .m2 = { .min = 5, .max = 11 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 1, .max = 3},
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 10,
319 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800320 },
Keith Packarde4b36692009-06-05 19:22:17 -0700321};
322
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300323static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 22000, .max = 400000 },
325 .vco = { .min = 1750000, .max = 3500000},
326 .n = { .min = 1, .max = 4 },
327 .m = { .min = 104, .max = 138 },
328 .m1 = { .min = 16, .max = 23 },
329 .m2 = { .min = 5, .max = 11 },
330 .p = { .min = 5, .max = 80 },
331 .p1 = { .min = 1, .max = 8},
332 .p2 = { .dot_limit = 165000,
333 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 20000, .max = 115000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 28, .max = 112 },
344 .p1 = { .min = 2, .max = 8 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 80000, .max = 224000 },
352 .vco = { .min = 1750000, .max = 3500000 },
353 .n = { .min = 1, .max = 3 },
354 .m = { .min = 104, .max = 138 },
355 .m1 = { .min = 17, .max = 23 },
356 .m2 = { .min = 5, .max = 11 },
357 .p = { .min = 14, .max = 42 },
358 .p1 = { .min = 2, .max = 6 },
359 .p2 = { .dot_limit = 0,
360 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800361 },
Keith Packarde4b36692009-06-05 19:22:17 -0700362};
363
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300364static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .dot = { .min = 20000, .max = 400000},
366 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .m1 = { .min = 0, .max = 0 },
372 .m2 = { .min = 0, .max = 254 },
373 .p = { .min = 5, .max = 80 },
374 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 200000,
376 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700377};
378
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300379static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .dot = { .min = 20000, .max = 400000 },
381 .vco = { .min = 1700000, .max = 3500000 },
382 .n = { .min = 3, .max = 6 },
383 .m = { .min = 2, .max = 256 },
384 .m1 = { .min = 0, .max = 0 },
385 .m2 = { .min = 0, .max = 254 },
386 .p = { .min = 7, .max = 112 },
387 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 .p2 = { .dot_limit = 112000,
389 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700390};
391
Eric Anholt273e27c2011-03-30 13:01:10 -0700392/* Ironlake / Sandybridge
393 *
394 * We calculate clock using (register_value + 2) for N/M1/M2, so here
395 * the range value for them is (actual_value - 2).
396 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300397static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700398 .dot = { .min = 25000, .max = 350000 },
399 .vco = { .min = 1760000, .max = 3510000 },
400 .n = { .min = 1, .max = 5 },
401 .m = { .min = 79, .max = 127 },
402 .m1 = { .min = 12, .max = 22 },
403 .m2 = { .min = 5, .max = 9 },
404 .p = { .min = 5, .max = 80 },
405 .p1 = { .min = 1, .max = 8 },
406 .p2 = { .dot_limit = 225000,
407 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700408};
409
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300410static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700411 .dot = { .min = 25000, .max = 350000 },
412 .vco = { .min = 1760000, .max = 3510000 },
413 .n = { .min = 1, .max = 3 },
414 .m = { .min = 79, .max = 118 },
415 .m1 = { .min = 12, .max = 22 },
416 .m2 = { .min = 5, .max = 9 },
417 .p = { .min = 28, .max = 112 },
418 .p1 = { .min = 2, .max = 8 },
419 .p2 = { .dot_limit = 225000,
420 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800421};
422
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 3 },
427 .m = { .min = 79, .max = 127 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 14, .max = 56 },
431 .p1 = { .min = 2, .max = 8 },
432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Eric Anholt273e27c2011-03-30 13:01:10 -0700436/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300437static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700438 .dot = { .min = 25000, .max = 350000 },
439 .vco = { .min = 1760000, .max = 3510000 },
440 .n = { .min = 1, .max = 2 },
441 .m = { .min = 79, .max = 126 },
442 .m1 = { .min = 12, .max = 22 },
443 .m2 = { .min = 5, .max = 9 },
444 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400445 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .p2 = { .dot_limit = 225000,
447 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448};
449
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300450static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700451 .dot = { .min = 25000, .max = 350000 },
452 .vco = { .min = 1760000, .max = 3510000 },
453 .n = { .min = 1, .max = 3 },
454 .m = { .min = 79, .max = 126 },
455 .m1 = { .min = 12, .max = 22 },
456 .m2 = { .min = 5, .max = 9 },
457 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400458 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .p2 = { .dot_limit = 225000,
460 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200471 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700473 .m1 = { .min = 2, .max = 3 },
474 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300475 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300476 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200487 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488 .n = { .min = 1, .max = 1 },
489 .m1 = { .min = 2, .max = 2 },
490 .m2 = { .min = 24 << 22, .max = 175 << 22 },
491 .p1 = { .min = 2, .max = 4 },
492 .p2 = { .p2_slow = 1, .p2_fast = 14 },
493};
494
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300495static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200496 /* FIXME: find real dot limits */
497 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530498 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200499 .n = { .min = 1, .max = 1 },
500 .m1 = { .min = 2, .max = 2 },
501 /* FIXME: find real m2 limits */
502 .m2 = { .min = 2 << 22, .max = 255 << 22 },
503 .p1 = { .min = 2, .max = 4 },
504 .p2 = { .p2_slow = 1, .p2_fast = 20 },
505};
506
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530507static void
Vidya Srinivas6deef9b2018-05-12 03:03:13 +0530508skl_wa_528(struct drm_i915_private *dev_priv, int pipe, bool enable)
509{
510 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
511 return;
512
513 if (enable)
514 I915_WRITE(CHICKEN_PIPESL_1(pipe), HSW_FBCQ_DIS);
515 else
516 I915_WRITE(CHICKEN_PIPESL_1(pipe), 0);
517}
518
519static void
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530520skl_wa_clkgate(struct drm_i915_private *dev_priv, int pipe, bool enable)
521{
Vidya Srinivas6deef9b2018-05-12 03:03:13 +0530522 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530523 return;
524
525 if (enable)
526 I915_WRITE(CLKGATE_DIS_PSL(pipe),
527 DUPS1_GATING_DIS | DUPS2_GATING_DIS);
528 else
529 I915_WRITE(CLKGATE_DIS_PSL(pipe),
530 I915_READ(CLKGATE_DIS_PSL(pipe)) &
531 ~(DUPS1_GATING_DIS | DUPS2_GATING_DIS));
532}
533
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200534static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100535needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200536{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200537 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200538}
539
Imre Deakdccbea32015-06-22 23:35:51 +0300540/*
541 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
542 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
543 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
544 * The helpers' return value is the rate of the clock that is fed to the
545 * display engine's pipe which can be the above fast dot clock rate or a
546 * divided-down version of it.
547 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Shaohua Li21778322009-02-23 15:19:16 +0800551 clock->m = clock->m2 + 2;
552 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300555 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300557
558 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800559}
560
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200561static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
562{
563 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
564}
565
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300566static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800567{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200568 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200570 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300571 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300572 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
573 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300574
575 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300578static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300579{
580 clock->m = clock->m1 * clock->m2;
581 clock->p = clock->p1 * clock->p2;
582 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300583 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300584 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
585 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300586
587 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300588}
589
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300590int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300591{
592 clock->m = clock->m1 * clock->m2;
593 clock->p = clock->p1 * clock->p2;
594 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300595 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300596 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
597 clock->n << 22);
598 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300599
600 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000604
605/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 * Returns whether the given set of divisors are valid for a given refclk with
607 * the given connectors.
608 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100609static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300610 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300611 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300613 if (clock->n < limit->n.min || limit->n.max < clock->n)
614 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100622 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200623 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->m1 <= clock->m2)
625 INTELPllInvalid("m1 <= m2\n");
626
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100627 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200628 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300647i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 const struct intel_crtc_state *crtc_state,
649 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300651 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800652
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300653 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100659 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 } else {
664 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300667 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300669}
670
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200671/*
672 * Returns a set of divisors for the desired target clock with the given
673 * refclk, or FALSE. The returned values represent the clock equation:
674 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
675 *
676 * Target and reference clocks are specified in kHz.
677 *
678 * If match_clock is provided, then best_clock P divider must match the P
679 * divider from @match_clock used for LVDS downclocking.
680 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300682i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300684 int target, int refclk, struct dpll *match_clock,
685 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686{
687 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300688 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Akshay Joshi0206e352011-08-16 15:34:10 -0400691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800692
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300693 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
694
Zhao Yakui42158662009-11-20 11:24:18 +0800695 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
696 clock.m1++) {
697 for (clock.m2 = limit->m2.min;
698 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200699 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800700 break;
701 for (clock.n = limit->n.min;
702 clock.n <= limit->n.max; clock.n++) {
703 for (clock.p1 = limit->p1.min;
704 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 int this_err;
706
Imre Deakdccbea32015-06-22 23:35:51 +0300707 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100708 if (!intel_PLL_is_valid(to_i915(dev),
709 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000710 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800712 if (match_clock &&
713 clock.p != match_clock->p)
714 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
716 this_err = abs(clock.dot - target);
717 if (this_err < err) {
718 *best_clock = clock;
719 err = this_err;
720 }
721 }
722 }
723 }
724 }
725
726 return (err != target);
727}
728
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200729/*
730 * Returns a set of divisors for the desired target clock with the given
731 * refclk, or FALSE. The returned values represent the clock equation:
732 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
733 *
734 * Target and reference clocks are specified in kHz.
735 *
736 * If match_clock is provided, then best_clock P divider must match the P
737 * divider from @match_clock used for LVDS downclocking.
738 */
Ma Lingd4906092009-03-18 20:13:27 +0800739static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300740pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200741 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300742 int target, int refclk, struct dpll *match_clock,
743 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200744{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300746 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 int err = target;
748
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 memset(best_clock, 0, sizeof(*best_clock));
750
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300751 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
752
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200753 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
754 clock.m1++) {
755 for (clock.m2 = limit->m2.min;
756 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200757 for (clock.n = limit->n.min;
758 clock.n <= limit->n.max; clock.n++) {
759 for (clock.p1 = limit->p1.min;
760 clock.p1 <= limit->p1.max; clock.p1++) {
761 int this_err;
762
Imre Deakdccbea32015-06-22 23:35:51 +0300763 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100764 if (!intel_PLL_is_valid(to_i915(dev),
765 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800766 &clock))
767 continue;
768 if (match_clock &&
769 clock.p != match_clock->p)
770 continue;
771
772 this_err = abs(clock.dot - target);
773 if (this_err < err) {
774 *best_clock = clock;
775 err = this_err;
776 }
777 }
778 }
779 }
780 }
781
782 return (err != target);
783}
784
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785/*
786 * Returns a set of divisors for the desired target clock with the given
787 * refclk, or FALSE. The returned values represent the clock equation:
788 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200789 *
790 * Target and reference clocks are specified in kHz.
791 *
792 * If match_clock is provided, then best_clock P divider must match the P
793 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200794 */
Ma Lingd4906092009-03-18 20:13:27 +0800795static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300796g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200797 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300798 int target, int refclk, struct dpll *match_clock,
799 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800800{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300801 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300802 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800803 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300804 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400805 /* approximately equals target * 0.00585 */
806 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800807
808 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300809
810 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
811
Ma Lingd4906092009-03-18 20:13:27 +0800812 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200813 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800814 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200815 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800816 for (clock.m1 = limit->m1.max;
817 clock.m1 >= limit->m1.min; clock.m1--) {
818 for (clock.m2 = limit->m2.max;
819 clock.m2 >= limit->m2.min; clock.m2--) {
820 for (clock.p1 = limit->p1.max;
821 clock.p1 >= limit->p1.min; clock.p1--) {
822 int this_err;
823
Imre Deakdccbea32015-06-22 23:35:51 +0300824 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100825 if (!intel_PLL_is_valid(to_i915(dev),
826 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000827 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800828 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000829
830 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800831 if (this_err < err_most) {
832 *best_clock = clock;
833 err_most = this_err;
834 max_n = clock.n;
835 found = true;
836 }
837 }
838 }
839 }
840 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800841 return found;
842}
Ma Lingd4906092009-03-18 20:13:27 +0800843
Imre Deakd5dd62b2015-03-17 11:40:03 +0200844/*
845 * Check if the calculated PLL configuration is more optimal compared to the
846 * best configuration and error found so far. Return the calculated error.
847 */
848static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 const struct dpll *calculated_clock,
850 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200851 unsigned int best_error_ppm,
852 unsigned int *error_ppm)
853{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200854 /*
855 * For CHV ignore the error and consider only the P value.
856 * Prefer a bigger P value based on HW requirements.
857 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100858 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200859 *error_ppm = 0;
860
861 return calculated_clock->p > best_clock->p;
862 }
863
Imre Deak24be4e42015-03-17 11:40:04 +0200864 if (WARN_ON_ONCE(!target_freq))
865 return false;
866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *error_ppm = div_u64(1000000ULL *
868 abs(target_freq - calculated_clock->dot),
869 target_freq);
870 /*
871 * Prefer a better P value over a better (smaller) error if the error
872 * is small. Ensure this preference for future configurations too by
873 * setting the error to 0.
874 */
875 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
876 *error_ppm = 0;
877
878 return true;
879 }
880
881 return *error_ppm + 10 < best_error_ppm;
882}
883
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200884/*
885 * Returns a set of divisors for the desired target clock with the given
886 * refclk, or FALSE. The returned values represent the clock equation:
887 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
888 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800889static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300890vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200891 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 int target, int refclk, struct dpll *match_clock,
893 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700894{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200895 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300896 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300897 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300898 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300899 /* min update 19.2 MHz */
900 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300901 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700902
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300903 target *= 5; /* fast clock */
904
905 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700906
907 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300908 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300909 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300910 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300911 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300912 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700913 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300914 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200915 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300916
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300917 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
918 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919
Imre Deakdccbea32015-06-22 23:35:51 +0300920 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100922 if (!intel_PLL_is_valid(to_i915(dev),
923 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300924 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300925 continue;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 if (!vlv_PLL_is_optimal(dev, target,
928 &clock,
929 best_clock,
930 bestppm, &ppm))
931 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300932
Imre Deakd5dd62b2015-03-17 11:40:03 +0200933 *best_clock = clock;
934 bestppm = ppm;
935 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936 }
937 }
938 }
939 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700940
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300941 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700942}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944/*
945 * Returns a set of divisors for the desired target clock with the given
946 * refclk, or FALSE. The returned values represent the clock equation:
947 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
948 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300950chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200951 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 int target, int refclk, struct dpll *match_clock,
953 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200955 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300956 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300958 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300959 uint64_t m2;
960 int found = false;
961
962 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300964
965 /*
966 * Based on hardware doc, the n always set to 1, and m1 always
967 * set to 2. If requires to support 200Mhz refclk, we need to
968 * revisit this because n may not 1 anymore.
969 */
970 clock.n = 1, clock.m1 = 2;
971 target *= 5; /* fast clock */
972
973 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
974 for (clock.p2 = limit->p2.p2_fast;
975 clock.p2 >= limit->p2.p2_slow;
976 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200977 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300978
979 clock.p = clock.p1 * clock.p2;
980
981 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
982 clock.n) << 22, refclk * clock.m1);
983
984 if (m2 > INT_MAX/clock.m1)
985 continue;
986
987 clock.m2 = m2;
988
Imre Deakdccbea32015-06-22 23:35:51 +0300989 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100991 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992 continue;
993
Imre Deak9ca3ba02015-03-17 11:40:05 +0200994 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
995 best_error_ppm, &error_ppm))
996 continue;
997
998 *best_clock = clock;
999 best_error_ppm = error_ppm;
1000 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 }
1002 }
1003
1004 return found;
1005}
1006
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001007bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001008 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001010 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001011 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001012
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001013 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001014 target_clock, refclk, NULL, best_clock);
1015}
1016
Ville Syrjälä525b9312016-10-31 22:37:02 +02001017bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001019 /* Be paranoid as we can arrive here with only partial
1020 * state retrieved from the hardware during setup.
1021 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001022 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001023 * as Haswell has gained clock readout/fastboot support.
1024 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001025 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001027 *
1028 * FIXME: The intel_crtc->active here should be switched to
1029 * crtc->state->active once we have proper CRTC states wired up
1030 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001031 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001032 return crtc->active && crtc->base.primary->state->fb &&
1033 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001034}
1035
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1037 enum pipe pipe)
1038{
Ville Syrjälä98187832016-10-31 22:37:10 +02001039 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001040
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001041 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001042}
1043
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001044static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1045 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001047 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001048 u32 line1, line2;
1049 u32 line_mask;
1050
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001051 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line_mask = DSL_LINEMASK_GEN2;
1053 else
1054 line_mask = DSL_LINEMASK_GEN3;
1055
1056 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001057 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001058 line2 = I915_READ(reg) & line_mask;
1059
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001060 return line1 != line2;
1061}
1062
1063static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1064{
1065 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1066 enum pipe pipe = crtc->pipe;
1067
1068 /* Wait for the display line to settle/start moving */
1069 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1070 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1071 pipe_name(pipe), onoff(state));
1072}
1073
1074static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1075{
1076 wait_for_pipe_scanline_moving(crtc, false);
1077}
1078
1079static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1080{
1081 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001082}
1083
Ville Syrjälä4972f702017-11-29 17:37:32 +02001084static void
1085intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001086{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001087 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001089
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001090 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001091 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001092 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001093
Keith Packardab7ad7f2010-10-03 00:33:06 -07001094 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001095 if (intel_wait_for_register(dev_priv,
1096 reg, I965_PIPECONF_ACTIVE, 0,
1097 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001098 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001099 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001100 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001102}
1103
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001105void assert_pll(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108 u32 val;
1109 bool cur_state;
1110
Ville Syrjälä649636e2015-09-22 19:50:01 +03001111 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001113 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001115 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Jani Nikula23538ef2013-08-27 15:12:22 +03001118/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001119void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001120{
1121 u32 val;
1122 bool cur_state;
1123
Ville Syrjäläa5805162015-05-26 20:42:30 +03001124 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001125 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001126 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001127
1128 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001129 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001130 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001131 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001132}
Jani Nikula23538ef2013-08-27 15:12:22 +03001133
Jesse Barnes040484a2011-01-03 12:14:26 -08001134static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
1136{
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1139 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001140
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001141 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001142 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001143 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001144 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001145 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001146 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001147 cur_state = !!(val & FDI_TX_ENABLE);
1148 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001150 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001151 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001152}
1153#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1154#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1155
1156static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1157 enum pipe pipe, bool state)
1158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 u32 val;
1160 bool cur_state;
1161
Ville Syrjälä649636e2015-09-22 19:50:01 +03001162 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001163 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001164 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001166 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001167}
1168#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1169#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1170
1171static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
1173{
Jesse Barnes040484a2011-01-03 12:14:26 -08001174 u32 val;
1175
1176 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001177 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001178 return;
1179
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001180 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001181 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001182 return;
1183
Ville Syrjälä649636e2015-09-22 19:50:01 +03001184 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Jesse Barnes040484a2011-01-03 12:14:26 -08001191 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001192 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Ville Syrjälä649636e2015-09-22 19:50:01 +03001194 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001195 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001198 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001199}
1200
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001201void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001202{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001203 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001204 u32 val;
Ville Syrjälä10ed55e2018-05-23 17:57:18 +03001205 enum pipe panel_pipe = INVALID_PIPE;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001206 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001208 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001209 return;
1210
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001211 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 u32 port_sel;
1213
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(0);
1215 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001217 switch (port_sel) {
1218 case PANEL_PORT_SELECT_LVDS:
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001219 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe);
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001220 break;
1221 case PANEL_PORT_SELECT_DPA:
1222 intel_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe);
1223 break;
1224 case PANEL_PORT_SELECT_DPC:
1225 intel_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe);
1226 break;
1227 case PANEL_PORT_SELECT_DPD:
1228 intel_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe);
1229 break;
1230 default:
1231 MISSING_CASE(port_sel);
1232 break;
1233 }
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001234 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001235 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001236 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001237 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 } else {
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001239 u32 port_sel;
1240
Imre Deak44cb7342016-08-10 14:07:29 +03001241 pp_reg = PP_CONTROL(0);
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001242 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1243
1244 WARN_ON(port_sel != PANEL_PORT_SELECT_LVDS);
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001245 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe);
Jesse Barnesea0760c2011-01-04 15:09:32 -08001246 }
1247
1248 val = I915_READ(pp_reg);
1249 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001250 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251 locked = false;
1252
Rob Clarke2c719b2014-12-15 13:56:32 -05001253 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001255 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256}
1257
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001258void assert_pipe(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001261 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001262 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1263 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001266 /* we keep both pipes enabled on 830 */
1267 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001268 state = true;
1269
Imre Deak4feed0e2016-02-12 18:55:14 +02001270 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1271 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001272 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001273 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001274
1275 intel_display_power_put(dev_priv, power_domain);
1276 } else {
1277 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001278 }
1279
Rob Clarke2c719b2014-12-15 13:56:32 -05001280 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001281 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001282 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283}
1284
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001285static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286{
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001287 enum pipe pipe;
1288 bool cur_state;
1289
1290 cur_state = plane->get_hw_state(plane, &pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291
Rob Clarke2c719b2014-12-15 13:56:32 -05001292 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001293 "%s assertion failure (expected %s, current %s)\n",
1294 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295}
1296
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001297#define assert_plane_enabled(p) assert_plane(p, true)
1298#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001299
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001300static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001302 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1303 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001305 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1306 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001307}
1308
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001309static void assert_vblank_disabled(struct drm_crtc *crtc)
1310{
Rob Clarke2c719b2014-12-15 13:56:32 -05001311 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312 drm_crtc_vblank_put(crtc);
1313}
1314
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001315void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001317{
Jesse Barnes92f25842011-01-04 15:09:34 -08001318 u32 val;
1319 bool enabled;
1320
Ville Syrjälä649636e2015-09-22 19:50:01 +03001321 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1325 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001326}
1327
Jesse Barnes291906f2011-02-02 12:28:03 -08001328static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001329 enum pipe pipe, enum port port,
1330 i915_reg_t dp_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001331{
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001332 enum pipe port_pipe;
1333 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001334
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001335 state = intel_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
1336
1337 I915_STATE_WARN(state && port_pipe == pipe,
1338 "PCH DP %c enabled on transcoder %c, should be disabled\n",
1339 port_name(port), pipe_name(pipe));
1340
1341 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1342 "IBX PCH DP %c still using transcoder B\n",
1343 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001344}
1345
1346static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä76203462018-05-14 20:24:21 +03001347 enum pipe pipe, enum port port,
1348 i915_reg_t hdmi_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001349{
Ville Syrjälä76203462018-05-14 20:24:21 +03001350 enum pipe port_pipe;
1351 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001352
Ville Syrjälä76203462018-05-14 20:24:21 +03001353 state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
1354
1355 I915_STATE_WARN(state && port_pipe == pipe,
1356 "PCH HDMI %c enabled on transcoder %c, should be disabled\n",
1357 port_name(port), pipe_name(pipe));
1358
1359 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1360 "IBX PCH HDMI %c still using transcoder B\n",
1361 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001362}
1363
1364static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe)
1366{
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001367 enum pipe port_pipe;
Jesse Barnes291906f2011-02-02 12:28:03 -08001368
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001369 assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
1370 assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
1371 assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001372
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001373 I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
1374 port_pipe == pipe,
1375 "PCH VGA enabled on transcoder %c, should be disabled\n",
1376 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001377
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001378 I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
1379 port_pipe == pipe,
1380 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1381 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001382
Ville Syrjälä76203462018-05-14 20:24:21 +03001383 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
1384 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
1385 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001386}
1387
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001388static void _vlv_enable_pll(struct intel_crtc *crtc,
1389 const struct intel_crtc_state *pipe_config)
1390{
1391 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1392 enum pipe pipe = crtc->pipe;
1393
1394 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1395 POSTING_READ(DPLL(pipe));
1396 udelay(150);
1397
Chris Wilson2c30b432016-06-30 15:32:54 +01001398 if (intel_wait_for_register(dev_priv,
1399 DPLL(pipe),
1400 DPLL_LOCK_VLV,
1401 DPLL_LOCK_VLV,
1402 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001403 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1404}
1405
Ville Syrjäläd288f652014-10-28 13:20:22 +02001406static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001407 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001408{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001409 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001411
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001412 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001413
Daniel Vetter87442f72013-06-06 00:52:17 +02001414 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001415 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001417 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1418 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001419
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001420 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1421 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001422}
1423
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001424
1425static void _chv_enable_pll(struct intel_crtc *crtc,
1426 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001427{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001429 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001430 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001431 u32 tmp;
1432
Ville Syrjäläa5805162015-05-26 20:42:30 +03001433 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001434
1435 /* Enable back the 10bit clock to display controller */
1436 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1437 tmp |= DPIO_DCLKP_EN;
1438 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1439
Ville Syrjälä54433e92015-05-26 20:42:31 +03001440 mutex_unlock(&dev_priv->sb_lock);
1441
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001442 /*
1443 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1444 */
1445 udelay(1);
1446
1447 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001448 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001449
1450 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001451 if (intel_wait_for_register(dev_priv,
1452 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1453 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001454 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001455}
1456
1457static void chv_enable_pll(struct intel_crtc *crtc,
1458 const struct intel_crtc_state *pipe_config)
1459{
1460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1461 enum pipe pipe = crtc->pipe;
1462
1463 assert_pipe_disabled(dev_priv, pipe);
1464
1465 /* PLL is protected by panel, make sure we can write it */
1466 assert_panel_unlocked(dev_priv, pipe);
1467
1468 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1469 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470
Ville Syrjäläc2317752016-03-15 16:39:56 +02001471 if (pipe != PIPE_A) {
1472 /*
1473 * WaPixelRepeatModeFixForC0:chv
1474 *
1475 * DPLLCMD is AWOL. Use chicken bits to propagate
1476 * the value from DPLLBMD to either pipe B or C.
1477 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001478 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001479 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1480 I915_WRITE(CBR4_VLV, 0);
1481 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1482
1483 /*
1484 * DPLLB VGA mode also seems to cause problems.
1485 * We should always have it disabled.
1486 */
1487 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1488 } else {
1489 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1490 POSTING_READ(DPLL_MD(pipe));
1491 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001492}
1493
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001494static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001495{
1496 struct intel_crtc *crtc;
1497 int count = 0;
1498
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001499 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001500 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001501 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1502 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001503
1504 return count;
1505}
1506
Ville Syrjälä939994d2017-09-13 17:08:56 +03001507static void i9xx_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001509{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001510 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001511 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001512 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001513 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001518 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001519 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001522 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001523 /*
1524 * It appears to be important that we don't enable this
1525 * for the current pipe before otherwise configuring the
1526 * PLL. No idea how this should be handled if multiple
1527 * DVO outputs are enabled simultaneosly.
1528 */
1529 dpll |= DPLL_DVO_2X_MODE;
1530 I915_WRITE(DPLL(!crtc->pipe),
1531 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1532 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001533
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001534 /*
1535 * Apparently we need to have VGA mode enabled prior to changing
1536 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1537 * dividers, even though the register value does change.
1538 */
1539 I915_WRITE(reg, 0);
1540
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001541 I915_WRITE(reg, dpll);
1542
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001543 /* Wait for the clocks to stabilize. */
1544 POSTING_READ(reg);
1545 udelay(150);
1546
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001547 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001549 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001550 } else {
1551 /* The pixel multiplier can only be updated once the
1552 * DPLL is enabled and the clocks are stable.
1553 *
1554 * So write it again.
1555 */
1556 I915_WRITE(reg, dpll);
1557 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
1559 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001560 for (i = 0; i < 3; i++) {
1561 I915_WRITE(reg, dpll);
1562 POSTING_READ(reg);
1563 udelay(150); /* wait for warmup */
1564 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565}
1566
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001568{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001569 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001570 enum pipe pipe = crtc->pipe;
1571
1572 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001573 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001574 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001575 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001576 I915_WRITE(DPLL(PIPE_B),
1577 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1578 I915_WRITE(DPLL(PIPE_A),
1579 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1580 }
1581
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001582 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001583 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001584 return;
1585
1586 /* Make sure the pipe isn't still relying on us */
1587 assert_pipe_disabled(dev_priv, pipe);
1588
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001589 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001590 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001591}
1592
Jesse Barnesf6071162013-10-01 10:41:38 -07001593static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1594{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001595 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001596
1597 /* Make sure the pipe isn't still relying on us */
1598 assert_pipe_disabled(dev_priv, pipe);
1599
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001600 val = DPLL_INTEGRATED_REF_CLK_VLV |
1601 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1602 if (pipe != PIPE_A)
1603 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1604
Jesse Barnesf6071162013-10-01 10:41:38 -07001605 I915_WRITE(DPLL(pipe), val);
1606 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001607}
1608
1609static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1610{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001611 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001612 u32 val;
1613
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001614 /* Make sure the pipe isn't still relying on us */
1615 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001616
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001617 val = DPLL_SSC_REF_CLK_CHV |
1618 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001619 if (pipe != PIPE_A)
1620 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001621
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001622 I915_WRITE(DPLL(pipe), val);
1623 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
Ville Syrjäläa5805162015-05-26 20:42:30 +03001625 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001626
1627 /* Disable 10bit clock to display controller */
1628 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1629 val &= ~DPIO_DCLKP_EN;
1630 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1631
Ville Syrjäläa5805162015-05-26 20:42:30 +03001632 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001633}
1634
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001635void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001636 struct intel_digital_port *dport,
1637 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001638{
1639 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001640 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001641
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001642 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001643 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001644 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001645 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001646 break;
1647 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001648 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001650 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001651 break;
1652 case PORT_D:
1653 port_mask = DPLL_PORTD_READY_MASK;
1654 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001655 break;
1656 default:
1657 BUG();
1658 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001659
Chris Wilson370004d2016-06-30 15:32:56 +01001660 if (intel_wait_for_register(dev_priv,
1661 dpll_reg, port_mask, expected_mask,
1662 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001663 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001664 port_name(dport->base.port),
1665 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001666}
1667
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001668static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1669 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001670{
Ville Syrjälä98187832016-10-31 22:37:10 +02001671 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1672 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001673 i915_reg_t reg;
1674 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001675
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001677 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001678
1679 /* FDI must be feeding us bits for PCH ports */
1680 assert_fdi_tx_enabled(dev_priv, pipe);
1681 assert_fdi_rx_enabled(dev_priv, pipe);
1682
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001683 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001684 /* Workaround: Set the timing override bit before enabling the
1685 * pch transcoder. */
1686 reg = TRANS_CHICKEN2(pipe);
1687 val = I915_READ(reg);
1688 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1689 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001690 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001691
Daniel Vetterab9412b2013-05-03 11:49:46 +02001692 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001693 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001694 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001696 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001697 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001698 * Make the BPC in transcoder be consistent with
1699 * that in pipeconf reg. For HDMI we must use 8bpc
1700 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001701 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001702 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001703 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001704 val |= PIPECONF_8BPC;
1705 else
1706 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001707 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001708
1709 val &= ~TRANS_INTERLACE_MASK;
1710 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001711 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001712 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001713 val |= TRANS_LEGACY_INTERLACED_ILK;
1714 else
1715 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001716 else
1717 val |= TRANS_PROGRESSIVE;
1718
Jesse Barnes040484a2011-01-03 12:14:26 -08001719 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001720 if (intel_wait_for_register(dev_priv,
1721 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1722 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001723 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001724}
1725
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001727 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001728{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001732 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001733 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001735 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001737 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001738 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001739
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001740 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001741 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001742
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001743 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1744 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001745 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001746 else
1747 val |= TRANS_PROGRESSIVE;
1748
Daniel Vetterab9412b2013-05-03 11:49:46 +02001749 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001750 if (intel_wait_for_register(dev_priv,
1751 LPT_TRANSCONF,
1752 TRANS_STATE_ENABLE,
1753 TRANS_STATE_ENABLE,
1754 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001755 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001756}
1757
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001758static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1759 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001760{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001761 i915_reg_t reg;
1762 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001763
1764 /* FDI relies on the transcoder */
1765 assert_fdi_tx_disabled(dev_priv, pipe);
1766 assert_fdi_rx_disabled(dev_priv, pipe);
1767
Jesse Barnes291906f2011-02-02 12:28:03 -08001768 /* Ports must be off as well */
1769 assert_pch_ports_disabled(dev_priv, pipe);
1770
Daniel Vetterab9412b2013-05-03 11:49:46 +02001771 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001772 val = I915_READ(reg);
1773 val &= ~TRANS_ENABLE;
1774 I915_WRITE(reg, val);
1775 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001776 if (intel_wait_for_register(dev_priv,
1777 reg, TRANS_STATE_ENABLE, 0,
1778 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001779 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001780
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001781 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001782 /* Workaround: Clear the timing override chicken bit again. */
1783 reg = TRANS_CHICKEN2(pipe);
1784 val = I915_READ(reg);
1785 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1786 I915_WRITE(reg, val);
1787 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001788}
1789
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001790void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001791{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001792 u32 val;
1793
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001796 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001798 if (intel_wait_for_register(dev_priv,
1799 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1800 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001801 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001802
1803 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001805 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001806 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807}
1808
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001809enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001810{
1811 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1812
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001816 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001817}
1818
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001821 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1822 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1823 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001824 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001825 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 u32 val;
1827
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001828 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1829
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001830 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001831
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832 /*
1833 * A pipe without a PLL won't actually be able to drive bits from
1834 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1835 * need the check.
1836 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001837 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001838 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001839 assert_dsi_pll_enabled(dev_priv);
1840 else
1841 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001842 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001843 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001845 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001846 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001847 assert_fdi_tx_pll_enabled(dev_priv,
1848 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001849 }
1850 /* FIXME: assert CPU port conditions for SNB+ */
1851 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001853 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001855 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001856 /* we keep both pipes enabled on 830 */
1857 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001858 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001859 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001860
1861 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001862 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001863
1864 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001865 * Until the pipe starts PIPEDSL reads will return a stale value,
1866 * which causes an apparent vblank timestamp jump when PIPEDSL
1867 * resets to its proper value. That also messes up the frame count
1868 * when it's derived from the timestamps. So let's wait for the
1869 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001870 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001871 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001872 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873}
1874
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001878 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001879 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001880 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 u32 val;
1883
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001884 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1885
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 /*
1887 * Make sure planes won't keep trying to pump pixels to us,
1888 * or we might hang the display.
1889 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001890 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001892 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001893 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001894 if ((val & PIPECONF_ENABLE) == 0)
1895 return;
1896
Ville Syrjälä67adc642014-08-15 01:21:57 +03001897 /*
1898 * Double wide has implications for planes
1899 * so best keep it disabled when not needed.
1900 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001901 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001902 val &= ~PIPECONF_DOUBLE_WIDE;
1903
1904 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001905 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001906 val &= ~PIPECONF_ENABLE;
1907
1908 I915_WRITE(reg, val);
1909 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001910 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001911}
1912
Ville Syrjälä832be822016-01-12 21:08:33 +02001913static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1914{
1915 return IS_GEN2(dev_priv) ? 2048 : 4096;
1916}
1917
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001918static unsigned int
1919intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001920{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001921 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1922 unsigned int cpp = fb->format->cpp[plane];
1923
1924 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001925 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001926 return cpp;
1927 case I915_FORMAT_MOD_X_TILED:
1928 if (IS_GEN2(dev_priv))
1929 return 128;
1930 else
1931 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001932 case I915_FORMAT_MOD_Y_TILED_CCS:
1933 if (plane == 1)
1934 return 128;
1935 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001936 case I915_FORMAT_MOD_Y_TILED:
1937 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1938 return 128;
1939 else
1940 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001941 case I915_FORMAT_MOD_Yf_TILED_CCS:
1942 if (plane == 1)
1943 return 128;
1944 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001945 case I915_FORMAT_MOD_Yf_TILED:
1946 switch (cpp) {
1947 case 1:
1948 return 64;
1949 case 2:
1950 case 4:
1951 return 128;
1952 case 8:
1953 case 16:
1954 return 256;
1955 default:
1956 MISSING_CASE(cpp);
1957 return cpp;
1958 }
1959 break;
1960 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001961 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001962 return cpp;
1963 }
1964}
1965
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001966static unsigned int
1967intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001968{
Ben Widawsky2f075562017-03-24 14:29:48 -07001969 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001970 return 1;
1971 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001972 return intel_tile_size(to_i915(fb->dev)) /
1973 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001974}
1975
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001977static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001980{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001981 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1982 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001983
1984 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001985 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001986}
1987
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001988unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001989intel_fb_align_height(const struct drm_framebuffer *fb,
1990 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001991{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001992 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001993
1994 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001995}
1996
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001997unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1998{
1999 unsigned int size = 0;
2000 int i;
2001
2002 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2003 size += rot_info->plane[i].width * rot_info->plane[i].height;
2004
2005 return size;
2006}
2007
Daniel Vetter75c82a52015-10-14 16:51:04 +02002008static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002009intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2010 const struct drm_framebuffer *fb,
2011 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002012{
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002014 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002015 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002016 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002017 }
2018}
2019
Ville Syrjäläfabac482017-03-27 21:55:43 +03002020static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2021{
2022 if (IS_I830(dev_priv))
2023 return 16 * 1024;
2024 else if (IS_I85X(dev_priv))
2025 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002026 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2027 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002028 else
2029 return 4 * 1024;
2030}
2031
Ville Syrjälä603525d2016-01-12 21:08:37 +02002032static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002033{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002034 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002035 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002036 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002037 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002038 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002039 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002040 return 4 * 1024;
2041 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002042 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002043}
2044
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002045static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2046 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2049
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002051 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002052 return 4096;
2053
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002054 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002055 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002056 return intel_linear_alignment(dev_priv);
2057 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002058 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002059 return 256 * 1024;
2060 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002061 case I915_FORMAT_MOD_Y_TILED_CCS:
2062 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002063 case I915_FORMAT_MOD_Y_TILED:
2064 case I915_FORMAT_MOD_Yf_TILED:
2065 return 1 * 1024 * 1024;
2066 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002067 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002068 return 0;
2069 }
2070}
2071
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002072static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2073{
2074 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2075 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2076
Ville Syrjälä32febd92018-02-21 18:02:33 +02002077 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002078}
2079
Chris Wilson058d88c2016-08-15 10:49:06 +01002080struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002081intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2082 unsigned int rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002083 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002084 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002085{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002086 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002087 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002088 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002089 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002090 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002091 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002092 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002093
Matt Roperebcdd392014-07-09 16:22:11 -07002094 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2095
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002096 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002097
Ville Syrjälä3465c582016-02-15 22:54:43 +02002098 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002099
Chris Wilson693db182013-03-05 14:52:39 +00002100 /* Note that the w/a also requires 64 PTE of padding following the
2101 * bo. We currently fill all unused PTE with the shadow page and so
2102 * we should always have valid PTE following the scanout preventing
2103 * the VT-d warning.
2104 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002105 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002106 alignment = 256 * 1024;
2107
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002108 /*
2109 * Global gtt pte registers are special registers which actually forward
2110 * writes to a chunk of system memory. Which means that there is no risk
2111 * that the register values disappear as soon as we call
2112 * intel_runtime_pm_put(), so it is correct to wrap only the
2113 * pin/unpin/fence and not more.
2114 */
2115 intel_runtime_pm_get(dev_priv);
2116
Daniel Vetter9db529a2017-08-08 10:08:28 +02002117 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2118
Chris Wilson59354852018-02-20 13:42:06 +00002119 pinctl = 0;
2120
2121 /* Valleyview is definitely limited to scanning out the first
2122 * 512MiB. Lets presume this behaviour was inherited from the
2123 * g4x display engine and that all earlier gen are similarly
2124 * limited. Testing suggests that it is a little more
2125 * complicated than this. For example, Cherryview appears quite
2126 * happy to scanout from anywhere within its global aperture.
2127 */
2128 if (HAS_GMCH_DISPLAY(dev_priv))
2129 pinctl |= PIN_MAPPABLE;
2130
2131 vma = i915_gem_object_pin_to_display_plane(obj,
2132 alignment, &view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002133 if (IS_ERR(vma))
2134 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002135
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002136 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002137 int ret;
2138
Chris Wilson49ef5292016-08-18 17:17:00 +01002139 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2140 * fence, whereas 965+ only requires a fence if using
2141 * framebuffer compression. For simplicity, we always, when
2142 * possible, install a fence as the cost is not that onerous.
2143 *
2144 * If we fail to fence the tiled scanout, then either the
2145 * modeset will reject the change (which is highly unlikely as
2146 * the affected systems, all but one, do not have unmappable
2147 * space) or we will not be able to enable full powersaving
2148 * techniques (also likely not to apply due to various limits
2149 * FBC and the like impose on the size of the buffer, which
2150 * presumably we violated anyway with this unmappable buffer).
2151 * Anyway, it is presumably better to stumble onwards with
2152 * something and try to run the system in a "less than optimal"
2153 * mode that matches the user configuration.
2154 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002155 ret = i915_vma_pin_fence(vma);
2156 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002157 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002158 vma = ERR_PTR(ret);
2159 goto err;
2160 }
2161
2162 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002163 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002164 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002165
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002166 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002167err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002168 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2169
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002170 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002171 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002172}
2173
Chris Wilson59354852018-02-20 13:42:06 +00002174void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002175{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002176 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002177
Chris Wilson59354852018-02-20 13:42:06 +00002178 if (flags & PLANE_HAS_FENCE)
2179 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002180 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002181 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002182}
2183
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002184static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2185 unsigned int rotation)
2186{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002187 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002188 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2189 else
2190 return fb->pitches[plane];
2191}
2192
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002193/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002194 * Convert the x/y offsets into a linear offset.
2195 * Only valid with 0/180 degree rotation, which is fine since linear
2196 * offset is only used with linear buffers on pre-hsw and tiled buffers
2197 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2198 */
2199u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002200 const struct intel_plane_state *state,
2201 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002202{
Ville Syrjälä29490562016-01-20 18:02:50 +02002203 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002204 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002205 unsigned int pitch = fb->pitches[plane];
2206
2207 return y * pitch + x * cpp;
2208}
2209
2210/*
2211 * Add the x/y offsets derived from fb->offsets[] to the user
2212 * specified plane src x/y offsets. The resulting x/y offsets
2213 * specify the start of scanout from the beginning of the gtt mapping.
2214 */
2215void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002216 const struct intel_plane_state *state,
2217 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002218
2219{
Ville Syrjälä29490562016-01-20 18:02:50 +02002220 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2221 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002222
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002223 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002224 *x += intel_fb->rotated[plane].x;
2225 *y += intel_fb->rotated[plane].y;
2226 } else {
2227 *x += intel_fb->normal[plane].x;
2228 *y += intel_fb->normal[plane].y;
2229 }
2230}
2231
Ville Syrjälä303ba692017-08-24 22:10:49 +03002232static u32 __intel_adjust_tile_offset(int *x, int *y,
2233 unsigned int tile_width,
2234 unsigned int tile_height,
2235 unsigned int tile_size,
2236 unsigned int pitch_tiles,
2237 u32 old_offset,
2238 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002239{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002240 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002241 unsigned int tiles;
2242
2243 WARN_ON(old_offset & (tile_size - 1));
2244 WARN_ON(new_offset & (tile_size - 1));
2245 WARN_ON(new_offset > old_offset);
2246
2247 tiles = (old_offset - new_offset) / tile_size;
2248
2249 *y += tiles / pitch_tiles * tile_height;
2250 *x += tiles % pitch_tiles * tile_width;
2251
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002252 /* minimize x in case it got needlessly big */
2253 *y += *x / pitch_pixels * tile_height;
2254 *x %= pitch_pixels;
2255
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002256 return new_offset;
2257}
2258
Ville Syrjälä303ba692017-08-24 22:10:49 +03002259static u32 _intel_adjust_tile_offset(int *x, int *y,
2260 const struct drm_framebuffer *fb, int plane,
2261 unsigned int rotation,
2262 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002263{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002264 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002265 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002266 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2267
2268 WARN_ON(new_offset > old_offset);
2269
Ben Widawsky2f075562017-03-24 14:29:48 -07002270 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002271 unsigned int tile_size, tile_width, tile_height;
2272 unsigned int pitch_tiles;
2273
2274 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002275 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002276
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002277 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 pitch_tiles = pitch / tile_height;
2279 swap(tile_width, tile_height);
2280 } else {
2281 pitch_tiles = pitch / (tile_width * cpp);
2282 }
2283
Ville Syrjälä303ba692017-08-24 22:10:49 +03002284 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2285 tile_size, pitch_tiles,
2286 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002287 } else {
2288 old_offset += *y * pitch + *x * cpp;
2289
2290 *y = (old_offset - new_offset) / pitch;
2291 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2292 }
2293
2294 return new_offset;
2295}
2296
2297/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002298 * Adjust the tile offset by moving the difference into
2299 * the x/y offsets.
2300 */
2301static u32 intel_adjust_tile_offset(int *x, int *y,
2302 const struct intel_plane_state *state, int plane,
2303 u32 old_offset, u32 new_offset)
2304{
2305 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2306 state->base.rotation,
2307 old_offset, new_offset);
2308}
2309
2310/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002311 * Computes the linear offset to the base tile and adjusts
2312 * x, y. bytes per pixel is assumed to be a power-of-two.
2313 *
2314 * In the 90/270 rotated case, x and y are assumed
2315 * to be already rotated to match the rotated GTT view, and
2316 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002317 *
2318 * This function is used when computing the derived information
2319 * under intel_framebuffer, so using any of that information
2320 * here is not allowed. Anything under drm_framebuffer can be
2321 * used. This is why the user has to pass in the pitch since it
2322 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002323 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002324static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2325 int *x, int *y,
2326 const struct drm_framebuffer *fb, int plane,
2327 unsigned int pitch,
2328 unsigned int rotation,
2329 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002330{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002331 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002332 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002333 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002334
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002335 if (alignment)
2336 alignment--;
2337
Ben Widawsky2f075562017-03-24 14:29:48 -07002338 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002339 unsigned int tile_size, tile_width, tile_height;
2340 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002341
Ville Syrjäläd8433102016-01-12 21:08:35 +02002342 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002343 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002344
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002345 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002346 pitch_tiles = pitch / tile_height;
2347 swap(tile_width, tile_height);
2348 } else {
2349 pitch_tiles = pitch / (tile_width * cpp);
2350 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_rows = *y / tile_height;
2353 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002354
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002355 tiles = *x / tile_width;
2356 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002357
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002358 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2359 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002360
Ville Syrjälä303ba692017-08-24 22:10:49 +03002361 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2362 tile_size, pitch_tiles,
2363 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002364 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002365 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002366 offset_aligned = offset & ~alignment;
2367
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002368 *y = (offset & alignment) / pitch;
2369 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002371
2372 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002373}
2374
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002376 const struct intel_plane_state *state,
2377 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002378{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002379 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2380 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002381 const struct drm_framebuffer *fb = state->base.fb;
2382 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002383 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002384 u32 alignment;
2385
2386 if (intel_plane->id == PLANE_CURSOR)
2387 alignment = intel_cursor_alignment(dev_priv);
2388 else
2389 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002390
2391 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2392 rotation, alignment);
2393}
2394
Ville Syrjälä303ba692017-08-24 22:10:49 +03002395/* Convert the fb->offset[] into x/y offsets */
2396static int intel_fb_offset_to_xy(int *x, int *y,
2397 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002398{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002399 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002400
Ville Syrjälä303ba692017-08-24 22:10:49 +03002401 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2402 fb->offsets[plane] % intel_tile_size(dev_priv))
2403 return -EINVAL;
2404
2405 *x = 0;
2406 *y = 0;
2407
2408 _intel_adjust_tile_offset(x, y,
2409 fb, plane, DRM_MODE_ROTATE_0,
2410 fb->offsets[plane], 0);
2411
2412 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002413}
2414
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002415static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2416{
2417 switch (fb_modifier) {
2418 case I915_FORMAT_MOD_X_TILED:
2419 return I915_TILING_X;
2420 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002421 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002422 return I915_TILING_Y;
2423 default:
2424 return I915_TILING_NONE;
2425 }
2426}
2427
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002428/*
2429 * From the Sky Lake PRM:
2430 * "The Color Control Surface (CCS) contains the compression status of
2431 * the cache-line pairs. The compression state of the cache-line pair
2432 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2433 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2434 * cache-line-pairs. CCS is always Y tiled."
2435 *
2436 * Since cache line pairs refers to horizontally adjacent cache lines,
2437 * each cache line in the CCS corresponds to an area of 32x16 cache
2438 * lines on the main surface. Since each pixel is 4 bytes, this gives
2439 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2440 * main surface.
2441 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002442static const struct drm_format_info ccs_formats[] = {
2443 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2444 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2445 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2446 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2447};
2448
2449static const struct drm_format_info *
2450lookup_format_info(const struct drm_format_info formats[],
2451 int num_formats, u32 format)
2452{
2453 int i;
2454
2455 for (i = 0; i < num_formats; i++) {
2456 if (formats[i].format == format)
2457 return &formats[i];
2458 }
2459
2460 return NULL;
2461}
2462
2463static const struct drm_format_info *
2464intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2465{
2466 switch (cmd->modifier[0]) {
2467 case I915_FORMAT_MOD_Y_TILED_CCS:
2468 case I915_FORMAT_MOD_Yf_TILED_CCS:
2469 return lookup_format_info(ccs_formats,
2470 ARRAY_SIZE(ccs_formats),
2471 cmd->pixel_format);
2472 default:
2473 return NULL;
2474 }
2475}
2476
Ville Syrjälä6687c902015-09-15 13:16:41 +03002477static int
2478intel_fill_fb_info(struct drm_i915_private *dev_priv,
2479 struct drm_framebuffer *fb)
2480{
2481 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2482 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002483 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002484 u32 gtt_offset_rotated = 0;
2485 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002486 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002487 unsigned int tile_size = intel_tile_size(dev_priv);
2488
2489 for (i = 0; i < num_planes; i++) {
2490 unsigned int width, height;
2491 unsigned int cpp, size;
2492 u32 offset;
2493 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002494 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002495
Ville Syrjälä353c8592016-12-14 23:30:57 +02002496 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002497 width = drm_framebuffer_plane_width(fb->width, fb, i);
2498 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002499
Ville Syrjälä303ba692017-08-24 22:10:49 +03002500 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2501 if (ret) {
2502 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2503 i, fb->offsets[i]);
2504 return ret;
2505 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002506
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002507 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2508 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2509 int hsub = fb->format->hsub;
2510 int vsub = fb->format->vsub;
2511 int tile_width, tile_height;
2512 int main_x, main_y;
2513 int ccs_x, ccs_y;
2514
2515 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002516 tile_width *= hsub;
2517 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002518
Ville Syrjälä303ba692017-08-24 22:10:49 +03002519 ccs_x = (x * hsub) % tile_width;
2520 ccs_y = (y * vsub) % tile_height;
2521 main_x = intel_fb->normal[0].x % tile_width;
2522 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002523
2524 /*
2525 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2526 * x/y offsets must match between CCS and the main surface.
2527 */
2528 if (main_x != ccs_x || main_y != ccs_y) {
2529 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2530 main_x, main_y,
2531 ccs_x, ccs_y,
2532 intel_fb->normal[0].x,
2533 intel_fb->normal[0].y,
2534 x, y);
2535 return -EINVAL;
2536 }
2537 }
2538
Ville Syrjälä6687c902015-09-15 13:16:41 +03002539 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002540 * The fence (if used) is aligned to the start of the object
2541 * so having the framebuffer wrap around across the edge of the
2542 * fenced region doesn't really work. We have no API to configure
2543 * the fence start offset within the object (nor could we probably
2544 * on gen2/3). So it's just easier if we just require that the
2545 * fb layout agrees with the fence layout. We already check that the
2546 * fb stride matches the fence stride elsewhere.
2547 */
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002548 if (i == 0 && i915_gem_object_is_tiled(obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002549 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002550 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2551 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002552 return -EINVAL;
2553 }
2554
2555 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002556 * First pixel of the framebuffer from
2557 * the start of the normal gtt mapping.
2558 */
2559 intel_fb->normal[i].x = x;
2560 intel_fb->normal[i].y = y;
2561
2562 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002563 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002564 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002565 offset /= tile_size;
2566
Ben Widawsky2f075562017-03-24 14:29:48 -07002567 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002568 unsigned int tile_width, tile_height;
2569 unsigned int pitch_tiles;
2570 struct drm_rect r;
2571
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002572 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002573
2574 rot_info->plane[i].offset = offset;
2575 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2576 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2577 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2578
2579 intel_fb->rotated[i].pitch =
2580 rot_info->plane[i].height * tile_height;
2581
2582 /* how many tiles does this plane need */
2583 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2584 /*
2585 * If the plane isn't horizontally tile aligned,
2586 * we need one more tile.
2587 */
2588 if (x != 0)
2589 size++;
2590
2591 /* rotate the x/y offsets to match the GTT view */
2592 r.x1 = x;
2593 r.y1 = y;
2594 r.x2 = x + width;
2595 r.y2 = y + height;
2596 drm_rect_rotate(&r,
2597 rot_info->plane[i].width * tile_width,
2598 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002599 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002600 x = r.x1;
2601 y = r.y1;
2602
2603 /* rotate the tile dimensions to match the GTT view */
2604 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2605 swap(tile_width, tile_height);
2606
2607 /*
2608 * We only keep the x/y offsets, so push all of the
2609 * gtt offset into the x/y offsets.
2610 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002611 __intel_adjust_tile_offset(&x, &y,
2612 tile_width, tile_height,
2613 tile_size, pitch_tiles,
2614 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002615
2616 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2617
2618 /*
2619 * First pixel of the framebuffer from
2620 * the start of the rotated gtt mapping.
2621 */
2622 intel_fb->rotated[i].x = x;
2623 intel_fb->rotated[i].y = y;
2624 } else {
2625 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2626 x * cpp, tile_size);
2627 }
2628
2629 /* how many tiles in total needed in the bo */
2630 max_size = max(max_size, offset + size);
2631 }
2632
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002633 if (max_size * tile_size > obj->base.size) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002634 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002635 max_size * tile_size, obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002636 return -EINVAL;
2637 }
2638
2639 return 0;
2640}
2641
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002642static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002643{
2644 switch (format) {
2645 case DISPPLANE_8BPP:
2646 return DRM_FORMAT_C8;
2647 case DISPPLANE_BGRX555:
2648 return DRM_FORMAT_XRGB1555;
2649 case DISPPLANE_BGRX565:
2650 return DRM_FORMAT_RGB565;
2651 default:
2652 case DISPPLANE_BGRX888:
2653 return DRM_FORMAT_XRGB8888;
2654 case DISPPLANE_RGBX888:
2655 return DRM_FORMAT_XBGR8888;
2656 case DISPPLANE_BGRX101010:
2657 return DRM_FORMAT_XRGB2101010;
2658 case DISPPLANE_RGBX101010:
2659 return DRM_FORMAT_XBGR2101010;
2660 }
2661}
2662
Mahesh Kumarddf34312018-04-09 09:11:03 +05302663int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002664{
2665 switch (format) {
2666 case PLANE_CTL_FORMAT_RGB_565:
2667 return DRM_FORMAT_RGB565;
Mahesh Kumarf34a2912018-04-09 09:11:02 +05302668 case PLANE_CTL_FORMAT_NV12:
2669 return DRM_FORMAT_NV12;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002670 default:
2671 case PLANE_CTL_FORMAT_XRGB_8888:
2672 if (rgb_order) {
2673 if (alpha)
2674 return DRM_FORMAT_ABGR8888;
2675 else
2676 return DRM_FORMAT_XBGR8888;
2677 } else {
2678 if (alpha)
2679 return DRM_FORMAT_ARGB8888;
2680 else
2681 return DRM_FORMAT_XRGB8888;
2682 }
2683 case PLANE_CTL_FORMAT_XRGB_2101010:
2684 if (rgb_order)
2685 return DRM_FORMAT_XBGR2101010;
2686 else
2687 return DRM_FORMAT_XRGB2101010;
2688 }
2689}
2690
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002691static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002694{
2695 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002697 struct drm_i915_gem_object *obj = NULL;
2698 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002699 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002700 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2701 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2702 PAGE_SIZE);
2703
2704 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002705
Chris Wilsonff2652e2014-03-10 08:07:02 +00002706 if (plane_config->size == 0)
2707 return false;
2708
Paulo Zanoni3badb492015-09-23 12:52:23 -03002709 /* If the FB is too big, just don't use it since fbdev is not very
2710 * important and we should probably use that space with FBC or other
2711 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002712 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002713 return false;
2714
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002715 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002716 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002717 base_aligned,
2718 base_aligned,
2719 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002720 mutex_unlock(&dev->struct_mutex);
2721 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002722 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723
Chris Wilson3e510a82016-08-05 10:14:23 +01002724 if (plane_config->tiling == I915_TILING_X)
2725 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002727 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002728 mode_cmd.width = fb->width;
2729 mode_cmd.height = fb->height;
2730 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002731 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002732 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002733
Chris Wilson24dbf512017-02-15 10:59:18 +00002734 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002735 DRM_DEBUG_KMS("intel fb init failed\n");
2736 goto out_unref_obj;
2737 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002738
Jesse Barnes484b41d2014-03-07 08:57:55 -08002739
Daniel Vetterf6936e22015-03-26 12:17:05 +01002740 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002741 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002742
2743out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002744 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002745 return false;
2746}
2747
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002748static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002749intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2750 struct intel_plane_state *plane_state,
2751 bool visible)
2752{
2753 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2754
2755 plane_state->base.visible = visible;
2756
2757 /* FIXME pre-g4x don't work like this */
2758 if (visible) {
2759 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2760 crtc_state->active_planes |= BIT(plane->id);
2761 } else {
2762 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2763 crtc_state->active_planes &= ~BIT(plane->id);
2764 }
2765
2766 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2767 crtc_state->base.crtc->name,
2768 crtc_state->active_planes);
2769}
2770
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002771static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2772 struct intel_plane *plane)
2773{
2774 struct intel_crtc_state *crtc_state =
2775 to_intel_crtc_state(crtc->base.state);
2776 struct intel_plane_state *plane_state =
2777 to_intel_plane_state(plane->base.state);
2778
2779 intel_set_plane_visible(crtc_state, plane_state, false);
2780
2781 if (plane->id == PLANE_PRIMARY)
2782 intel_pre_disable_primary_noatomic(&crtc->base);
2783
2784 trace_intel_disable_plane(&plane->base, crtc);
2785 plane->disable_plane(plane, crtc);
2786}
2787
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002788static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002789intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2790 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002791{
2792 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002793 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002794 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002795 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002796 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002797 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002798 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2799 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002800 struct intel_plane_state *intel_state =
2801 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002802 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002803
Damien Lespiau2d140302015-02-05 17:22:18 +00002804 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002805 return;
2806
Daniel Vetterf6936e22015-03-26 12:17:05 +01002807 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002808 fb = &plane_config->fb->base;
2809 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002810 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002811
Damien Lespiau2d140302015-02-05 17:22:18 +00002812 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002813
2814 /*
2815 * Failed to alloc the obj, check to see if we should share
2816 * an fb with another CRTC instead
2817 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002818 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002819 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002820
2821 if (c == &intel_crtc->base)
2822 continue;
2823
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002824 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002825 continue;
2826
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002827 state = to_intel_plane_state(c->primary->state);
2828 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002829 continue;
2830
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002831 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002832 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302833 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002834 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002835 }
2836 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002837
Matt Roper200757f2015-12-03 11:37:36 -08002838 /*
2839 * We've failed to reconstruct the BIOS FB. Current display state
2840 * indicates that the primary plane is visible, but has a NULL FB,
2841 * which will lead to problems later if we don't fix it up. The
2842 * simplest solution is to just disable the primary plane now and
2843 * pretend the BIOS never had it enabled.
2844 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002845 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002846
Daniel Vetter88595ac2015-03-26 12:42:24 +01002847 return;
2848
2849valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002850 mutex_lock(&dev->struct_mutex);
2851 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002852 intel_pin_and_fence_fb_obj(fb,
2853 primary->state->rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002854 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002855 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002856 mutex_unlock(&dev->struct_mutex);
2857 if (IS_ERR(intel_state->vma)) {
2858 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2859 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2860
2861 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302862 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002863 return;
2864 }
2865
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08002866 obj = intel_fb_obj(fb);
2867 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
2868
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002869 plane_state->src_x = 0;
2870 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002871 plane_state->src_w = fb->width << 16;
2872 plane_state->src_h = fb->height << 16;
2873
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002874 plane_state->crtc_x = 0;
2875 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002876 plane_state->crtc_w = fb->width;
2877 plane_state->crtc_h = fb->height;
2878
Rob Clark1638d302016-11-05 11:08:08 -04002879 intel_state->base.src = drm_plane_state_src(plane_state);
2880 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002881
Chris Wilson3e510a82016-08-05 10:14:23 +01002882 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002883 dev_priv->preserve_bios_swizzle = true;
2884
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302885 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002886 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002887 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002888
2889 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2890 to_intel_plane_state(plane_state),
2891 true);
2892
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002893 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2894 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002895}
2896
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002897static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2898 unsigned int rotation)
2899{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002900 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002901
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002902 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002903 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002904 case I915_FORMAT_MOD_X_TILED:
2905 switch (cpp) {
2906 case 8:
2907 return 4096;
2908 case 4:
2909 case 2:
2910 case 1:
2911 return 8192;
2912 default:
2913 MISSING_CASE(cpp);
2914 break;
2915 }
2916 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002917 case I915_FORMAT_MOD_Y_TILED_CCS:
2918 case I915_FORMAT_MOD_Yf_TILED_CCS:
2919 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002920 case I915_FORMAT_MOD_Y_TILED:
2921 case I915_FORMAT_MOD_Yf_TILED:
2922 switch (cpp) {
2923 case 8:
2924 return 2048;
2925 case 4:
2926 return 4096;
2927 case 2:
2928 case 1:
2929 return 8192;
2930 default:
2931 MISSING_CASE(cpp);
2932 break;
2933 }
2934 break;
2935 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002936 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002937 }
2938
2939 return 2048;
2940}
2941
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002942static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2943 int main_x, int main_y, u32 main_offset)
2944{
2945 const struct drm_framebuffer *fb = plane_state->base.fb;
2946 int hsub = fb->format->hsub;
2947 int vsub = fb->format->vsub;
2948 int aux_x = plane_state->aux.x;
2949 int aux_y = plane_state->aux.y;
2950 u32 aux_offset = plane_state->aux.offset;
2951 u32 alignment = intel_surf_alignment(fb, 1);
2952
2953 while (aux_offset >= main_offset && aux_y <= main_y) {
2954 int x, y;
2955
2956 if (aux_x == main_x && aux_y == main_y)
2957 break;
2958
2959 if (aux_offset == 0)
2960 break;
2961
2962 x = aux_x / hsub;
2963 y = aux_y / vsub;
2964 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2965 aux_offset, aux_offset - alignment);
2966 aux_x = x * hsub + aux_x % hsub;
2967 aux_y = y * vsub + aux_y % vsub;
2968 }
2969
2970 if (aux_x != main_x || aux_y != main_y)
2971 return false;
2972
2973 plane_state->aux.offset = aux_offset;
2974 plane_state->aux.x = aux_x;
2975 plane_state->aux.y = aux_y;
2976
2977 return true;
2978}
2979
Imre Deakc322c642018-01-16 13:24:14 +02002980static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2981 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002982{
Imre Deakc322c642018-01-16 13:24:14 +02002983 struct drm_i915_private *dev_priv =
2984 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002985 const struct drm_framebuffer *fb = plane_state->base.fb;
2986 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002987 int x = plane_state->base.src.x1 >> 16;
2988 int y = plane_state->base.src.y1 >> 16;
2989 int w = drm_rect_width(&plane_state->base.src) >> 16;
2990 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02002991 int dst_x = plane_state->base.dst.x1;
2992 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002993 int max_width = skl_max_plane_width(fb, 0, rotation);
2994 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002995 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002996
2997 if (w > max_width || h > max_height) {
2998 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2999 w, h, max_width, max_height);
3000 return -EINVAL;
3001 }
3002
Imre Deakc322c642018-01-16 13:24:14 +02003003 /*
3004 * Display WA #1175: cnl,glk
3005 * Planes other than the cursor may cause FIFO underflow and display
3006 * corruption if starting less than 4 pixels from the right edge of
3007 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02003008 * Besides the above WA fix the similar problem, where planes other
3009 * than the cursor ending less than 4 pixels from the left edge of the
3010 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02003011 */
3012 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Imre Deak394676f2018-01-16 13:24:15 +02003013 (dst_x + w < 4 || dst_x > pipe_src_w - 4)) {
3014 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
3015 dst_x + w < 4 ? "end" : "start",
3016 dst_x + w < 4 ? dst_x + w : dst_x,
3017 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02003018 return -ERANGE;
3019 }
3020
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003021 intel_add_fb_offsets(&x, &y, plane_state, 0);
3022 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003023 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003024
3025 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003026 * AUX surface offset is specified as the distance from the
3027 * main surface offset, and it must be non-negative. Make
3028 * sure that is what we will get.
3029 */
3030 if (offset > aux_offset)
3031 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3032 offset, aux_offset & ~(alignment - 1));
3033
3034 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003035 * When using an X-tiled surface, the plane blows up
3036 * if the x offset + width exceed the stride.
3037 *
3038 * TODO: linear and Y-tiled seem fine, Yf untested,
3039 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003040 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003041 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003042
3043 while ((x + w) * cpp > fb->pitches[0]) {
3044 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003045 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003046 return -EINVAL;
3047 }
3048
3049 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3050 offset, offset - alignment);
3051 }
3052 }
3053
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003054 /*
3055 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3056 * they match with the main surface x/y offsets.
3057 */
3058 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3059 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3060 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3061 if (offset == 0)
3062 break;
3063
3064 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3065 offset, offset - alignment);
3066 }
3067
3068 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3069 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3070 return -EINVAL;
3071 }
3072 }
3073
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003074 plane_state->main.offset = offset;
3075 plane_state->main.x = x;
3076 plane_state->main.y = y;
3077
3078 return 0;
3079}
3080
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303081static int
3082skl_check_nv12_surface(const struct intel_crtc_state *crtc_state,
3083 struct intel_plane_state *plane_state)
3084{
3085 /* Display WA #1106 */
3086 if (plane_state->base.rotation !=
3087 (DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90) &&
3088 plane_state->base.rotation != DRM_MODE_ROTATE_270)
3089 return 0;
3090
3091 /*
3092 * src coordinates are rotated here.
3093 * We check height but report it as width
3094 */
3095 if (((drm_rect_height(&plane_state->base.src) >> 16) % 4) != 0) {
3096 DRM_DEBUG_KMS("src width must be multiple "
3097 "of 4 for rotated NV12\n");
3098 return -EINVAL;
3099 }
3100
3101 return 0;
3102}
3103
Ville Syrjälä8d970652016-01-28 16:30:28 +02003104static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3105{
3106 const struct drm_framebuffer *fb = plane_state->base.fb;
3107 unsigned int rotation = plane_state->base.rotation;
3108 int max_width = skl_max_plane_width(fb, 1, rotation);
3109 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003110 int x = plane_state->base.src.x1 >> 17;
3111 int y = plane_state->base.src.y1 >> 17;
3112 int w = drm_rect_width(&plane_state->base.src) >> 17;
3113 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003114 u32 offset;
3115
3116 intel_add_fb_offsets(&x, &y, plane_state, 1);
3117 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3118
3119 /* FIXME not quite sure how/if these apply to the chroma plane */
3120 if (w > max_width || h > max_height) {
3121 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3122 w, h, max_width, max_height);
3123 return -EINVAL;
3124 }
3125
3126 plane_state->aux.offset = offset;
3127 plane_state->aux.x = x;
3128 plane_state->aux.y = y;
3129
3130 return 0;
3131}
3132
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003133static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3134{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003135 const struct drm_framebuffer *fb = plane_state->base.fb;
3136 int src_x = plane_state->base.src.x1 >> 16;
3137 int src_y = plane_state->base.src.y1 >> 16;
3138 int hsub = fb->format->hsub;
3139 int vsub = fb->format->vsub;
3140 int x = src_x / hsub;
3141 int y = src_y / vsub;
3142 u32 offset;
3143
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003144 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3145 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3146 plane_state->base.rotation);
3147 return -EINVAL;
3148 }
3149
3150 intel_add_fb_offsets(&x, &y, plane_state, 1);
3151 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3152
3153 plane_state->aux.offset = offset;
3154 plane_state->aux.x = x * hsub + src_x % hsub;
3155 plane_state->aux.y = y * vsub + src_y % vsub;
3156
3157 return 0;
3158}
3159
Imre Deakc322c642018-01-16 13:24:14 +02003160int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3161 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003162{
3163 const struct drm_framebuffer *fb = plane_state->base.fb;
3164 unsigned int rotation = plane_state->base.rotation;
3165 int ret;
3166
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003167 if (rotation & DRM_MODE_REFLECT_X &&
3168 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3169 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3170 return -EINVAL;
3171 }
3172
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003173 if (!plane_state->base.visible)
3174 return 0;
3175
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003176 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003177 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003178 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003179 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003180 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003181
Ville Syrjälä8d970652016-01-28 16:30:28 +02003182 /*
3183 * Handle the AUX surface first since
3184 * the main surface setup depends on it.
3185 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003186 if (fb->format->format == DRM_FORMAT_NV12) {
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303187 ret = skl_check_nv12_surface(crtc_state, plane_state);
3188 if (ret)
3189 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003190 ret = skl_check_nv12_aux_surface(plane_state);
3191 if (ret)
3192 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003193 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3194 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3195 ret = skl_check_ccs_aux_surface(plane_state);
3196 if (ret)
3197 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003198 } else {
3199 plane_state->aux.offset = ~0xfff;
3200 plane_state->aux.x = 0;
3201 plane_state->aux.y = 0;
3202 }
3203
Imre Deakc322c642018-01-16 13:24:14 +02003204 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003205 if (ret)
3206 return ret;
3207
3208 return 0;
3209}
3210
Ville Syrjälä7145f602017-03-23 21:27:07 +02003211static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3212 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003213{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003214 struct drm_i915_private *dev_priv =
3215 to_i915(plane_state->base.plane->dev);
3216 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3217 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003218 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003219 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003220
Ville Syrjälä7145f602017-03-23 21:27:07 +02003221 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003222
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003223 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3224 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003225 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003226
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003227 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3228 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003229
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003230 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003231 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003232
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003233 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003234 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003235 dspcntr |= DISPPLANE_8BPP;
3236 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003237 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003238 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003239 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003240 case DRM_FORMAT_RGB565:
3241 dspcntr |= DISPPLANE_BGRX565;
3242 break;
3243 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003244 dspcntr |= DISPPLANE_BGRX888;
3245 break;
3246 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003247 dspcntr |= DISPPLANE_RGBX888;
3248 break;
3249 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003250 dspcntr |= DISPPLANE_BGRX101010;
3251 break;
3252 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003253 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003254 break;
3255 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003256 MISSING_CASE(fb->format->format);
3257 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003258 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003259
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003260 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003261 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003262 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003263
Robert Fossc2c446a2017-05-19 16:50:17 -04003264 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003265 dspcntr |= DISPPLANE_ROTATE_180;
3266
Robert Fossc2c446a2017-05-19 16:50:17 -04003267 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003268 dspcntr |= DISPPLANE_MIRROR;
3269
Ville Syrjälä7145f602017-03-23 21:27:07 +02003270 return dspcntr;
3271}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003272
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003273int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003274{
3275 struct drm_i915_private *dev_priv =
3276 to_i915(plane_state->base.plane->dev);
3277 int src_x = plane_state->base.src.x1 >> 16;
3278 int src_y = plane_state->base.src.y1 >> 16;
3279 u32 offset;
3280
3281 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003282
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003283 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003284 offset = intel_compute_tile_offset(&src_x, &src_y,
3285 plane_state, 0);
3286 else
3287 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003288
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003289 /* HSW/BDW do this automagically in hardware */
3290 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3291 unsigned int rotation = plane_state->base.rotation;
3292 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3293 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3294
Robert Fossc2c446a2017-05-19 16:50:17 -04003295 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003296 src_x += src_w - 1;
3297 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003298 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003299 src_x += src_w - 1;
3300 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303301 }
3302
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003303 plane_state->main.offset = offset;
3304 plane_state->main.x = src_x;
3305 plane_state->main.y = src_y;
3306
3307 return 0;
3308}
3309
Ville Syrjäläed150302017-11-17 21:19:10 +02003310static void i9xx_update_plane(struct intel_plane *plane,
3311 const struct intel_crtc_state *crtc_state,
3312 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003313{
Ville Syrjäläed150302017-11-17 21:19:10 +02003314 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003315 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003316 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003317 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003318 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003319 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003320 int x = plane_state->main.x;
3321 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003322 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003323 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003324
Ville Syrjälä29490562016-01-20 18:02:50 +02003325 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003326
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003327 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003328 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003329 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003330 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003331
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003332 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3333
Ville Syrjälä78587de2017-03-09 17:44:32 +02003334 if (INTEL_GEN(dev_priv) < 4) {
3335 /* pipesrc and dspsize control the size that is scaled from,
3336 * which should always be the user's requested size.
3337 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003338 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003339 ((crtc_state->pipe_src_h - 1) << 16) |
3340 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003341 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3342 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3343 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003344 ((crtc_state->pipe_src_h - 1) << 16) |
3345 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003346 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3347 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003348 }
3349
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003350 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303351
Ville Syrjäläed150302017-11-17 21:19:10 +02003352 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003353 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003354 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003355 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003356 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003357 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003358 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003359 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003360 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003361 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003362 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3363 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003364 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003365 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003366 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003367 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003368 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003369 POSTING_READ_FW(reg);
3370
3371 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003372}
3373
Ville Syrjäläed150302017-11-17 21:19:10 +02003374static void i9xx_disable_plane(struct intel_plane *plane,
3375 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003376{
Ville Syrjäläed150302017-11-17 21:19:10 +02003377 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3378 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003379 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003380
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003381 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3382
Ville Syrjäläed150302017-11-17 21:19:10 +02003383 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3384 if (INTEL_GEN(dev_priv) >= 4)
3385 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003387 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3388 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003389
3390 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003391}
3392
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003393static bool i9xx_plane_get_hw_state(struct intel_plane *plane,
3394 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003395{
Ville Syrjäläed150302017-11-17 21:19:10 +02003396 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003397 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003398 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003399 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003400 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003401
3402 /*
3403 * Not 100% correct for planes that can move between pipes,
3404 * but that's only the case for gen2-4 which don't have any
3405 * display power wells.
3406 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003407 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003408 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3409 return false;
3410
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003411 val = I915_READ(DSPCNTR(i9xx_plane));
3412
3413 ret = val & DISPLAY_PLANE_ENABLE;
3414
3415 if (INTEL_GEN(dev_priv) >= 5)
3416 *pipe = plane->pipe;
3417 else
3418 *pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
3419 DISPPLANE_SEL_PIPE_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003420
3421 intel_display_power_put(dev_priv, power_domain);
3422
3423 return ret;
3424}
3425
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003426static u32
3427intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003428{
Ben Widawsky2f075562017-03-24 14:29:48 -07003429 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003430 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003431 else
3432 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003433}
3434
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003435static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3436{
3437 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003438 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003439
3440 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3441 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3442 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003443}
3444
Chandra Kondurua1b22782015-04-07 15:28:45 -07003445/*
3446 * This function detaches (aka. unbinds) unused scalers in hardware
3447 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003448static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003449{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003450 struct intel_crtc_scaler_state *scaler_state;
3451 int i;
3452
Chandra Kondurua1b22782015-04-07 15:28:45 -07003453 scaler_state = &intel_crtc->config->scaler_state;
3454
3455 /* loop through and disable scalers that aren't in use */
3456 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003457 if (!scaler_state->scalers[i].in_use)
3458 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003459 }
3460}
3461
Ville Syrjäläd2196772016-01-28 18:33:11 +02003462u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3463 unsigned int rotation)
3464{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003465 u32 stride;
3466
3467 if (plane >= fb->format->num_planes)
3468 return 0;
3469
3470 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003471
3472 /*
3473 * The stride is either expressed as a multiple of 64 bytes chunks for
3474 * linear buffers or in number of tiles for tiled buffers.
3475 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003476 if (drm_rotation_90_or_270(rotation))
3477 stride /= intel_tile_height(fb, plane);
3478 else
3479 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003480
3481 return stride;
3482}
3483
Ville Syrjälä2e881262017-03-17 23:17:56 +02003484static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003485{
Chandra Konduru6156a452015-04-27 13:48:39 -07003486 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003487 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003488 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003489 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003490 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003491 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003492 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003493 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003494 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003495 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003496 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003497 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003498 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003499 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003500 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003501 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003502 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003503 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003504 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003505 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003506 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003507 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003508 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru77224cd2018-04-09 09:11:13 +05303509 case DRM_FORMAT_NV12:
3510 return PLANE_CTL_FORMAT_NV12;
Chandra Konduru6156a452015-04-27 13:48:39 -07003511 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003512 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003513 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003514
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003515 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003516}
3517
James Ausmus4036c782017-11-13 10:11:28 -08003518/*
3519 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3520 * to be already pre-multiplied. We need to add a knob (or a different
3521 * DRM_FORMAT) for user-space to configure that.
3522 */
3523static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3524{
3525 switch (pixel_format) {
3526 case DRM_FORMAT_ABGR8888:
3527 case DRM_FORMAT_ARGB8888:
3528 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3529 default:
3530 return PLANE_CTL_ALPHA_DISABLE;
3531 }
3532}
3533
3534static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3535{
3536 switch (pixel_format) {
3537 case DRM_FORMAT_ABGR8888:
3538 case DRM_FORMAT_ARGB8888:
3539 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3540 default:
3541 return PLANE_COLOR_ALPHA_DISABLE;
3542 }
3543}
3544
Ville Syrjälä2e881262017-03-17 23:17:56 +02003545static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003546{
Chandra Konduru6156a452015-04-27 13:48:39 -07003547 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003548 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003549 break;
3550 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003551 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003552 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003553 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003554 case I915_FORMAT_MOD_Y_TILED_CCS:
3555 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003556 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003557 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003558 case I915_FORMAT_MOD_Yf_TILED_CCS:
3559 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003560 default:
3561 MISSING_CASE(fb_modifier);
3562 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003563
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003564 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003565}
3566
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003567static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003568{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003569 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003570 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003571 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303572 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003573 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303574 * while i915 HW rotation is clockwise, thats why this swapping.
3575 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003576 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303577 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003578 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003579 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003580 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303581 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003582 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003583 MISSING_CASE(rotate);
3584 }
3585
3586 return 0;
3587}
3588
3589static u32 cnl_plane_ctl_flip(unsigned int reflect)
3590{
3591 switch (reflect) {
3592 case 0:
3593 break;
3594 case DRM_MODE_REFLECT_X:
3595 return PLANE_CTL_FLIP_HORIZONTAL;
3596 case DRM_MODE_REFLECT_Y:
3597 default:
3598 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003599 }
3600
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003601 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003602}
3603
Ville Syrjälä2e881262017-03-17 23:17:56 +02003604u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3605 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003606{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003607 struct drm_i915_private *dev_priv =
3608 to_i915(plane_state->base.plane->dev);
3609 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003610 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003611 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003612 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003613
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003614 plane_ctl = PLANE_CTL_ENABLE;
3615
James Ausmus4036c782017-11-13 10:11:28 -08003616 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3617 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003618 plane_ctl |=
3619 PLANE_CTL_PIPE_GAMMA_ENABLE |
3620 PLANE_CTL_PIPE_CSC_ENABLE |
3621 PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003622
3623 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3624 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003625
3626 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3627 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003628 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003629
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003630 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003631 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003632 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3633
3634 if (INTEL_GEN(dev_priv) >= 10)
3635 plane_ctl |= cnl_plane_ctl_flip(rotation &
3636 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003637
Ville Syrjälä2e881262017-03-17 23:17:56 +02003638 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3639 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3640 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3641 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3642
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003643 return plane_ctl;
3644}
3645
James Ausmus4036c782017-11-13 10:11:28 -08003646u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3647 const struct intel_plane_state *plane_state)
3648{
James Ausmus077ef1f2018-03-28 14:57:56 -07003649 struct drm_i915_private *dev_priv =
3650 to_i915(plane_state->base.plane->dev);
James Ausmus4036c782017-11-13 10:11:28 -08003651 const struct drm_framebuffer *fb = plane_state->base.fb;
3652 u32 plane_color_ctl = 0;
3653
James Ausmus077ef1f2018-03-28 14:57:56 -07003654 if (INTEL_GEN(dev_priv) < 11) {
3655 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3656 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3657 }
James Ausmus4036c782017-11-13 10:11:28 -08003658 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3659 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3660
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003661 if (intel_format_is_yuv(fb->format->format)) {
3662 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3663 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3664 else
3665 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003666
3667 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3668 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003669 }
Ville Syrjälä012d79e2018-05-21 21:56:12 +03003670
James Ausmus4036c782017-11-13 10:11:28 -08003671 return plane_color_ctl;
3672}
3673
Maarten Lankhorst73974892016-08-05 23:28:27 +03003674static int
3675__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003676 struct drm_atomic_state *state,
3677 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003678{
3679 struct drm_crtc_state *crtc_state;
3680 struct drm_crtc *crtc;
3681 int i, ret;
3682
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003683 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003684 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003685
3686 if (!state)
3687 return 0;
3688
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003689 /*
3690 * We've duplicated the state, pointers to the old state are invalid.
3691 *
3692 * Don't attempt to use the old state until we commit the duplicated state.
3693 */
3694 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003695 /*
3696 * Force recalculation even if we restore
3697 * current state. With fast modeset this may not result
3698 * in a modeset when the state is compatible.
3699 */
3700 crtc_state->mode_changed = true;
3701 }
3702
3703 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003704 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3705 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003706
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003707 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003708
3709 WARN_ON(ret == -EDEADLK);
3710 return ret;
3711}
3712
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003713static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3714{
Ville Syrjäläae981042016-08-05 23:28:30 +03003715 return intel_has_gpu_reset(dev_priv) &&
3716 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003717}
3718
Chris Wilsonc0336662016-05-06 15:40:21 +01003719void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003720{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003721 struct drm_device *dev = &dev_priv->drm;
3722 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3723 struct drm_atomic_state *state;
3724 int ret;
3725
Daniel Vetterce87ea12017-07-19 14:54:55 +02003726 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003727 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003728 !gpu_reset_clobbers_display(dev_priv))
3729 return;
3730
Daniel Vetter9db529a2017-08-08 10:08:28 +02003731 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3732 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3733 wake_up_all(&dev_priv->gpu_error.wait_queue);
3734
3735 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3736 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3737 i915_gem_set_wedged(dev_priv);
3738 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003739
Maarten Lankhorst73974892016-08-05 23:28:27 +03003740 /*
3741 * Need mode_config.mutex so that we don't
3742 * trample ongoing ->detect() and whatnot.
3743 */
3744 mutex_lock(&dev->mode_config.mutex);
3745 drm_modeset_acquire_init(ctx, 0);
3746 while (1) {
3747 ret = drm_modeset_lock_all_ctx(dev, ctx);
3748 if (ret != -EDEADLK)
3749 break;
3750
3751 drm_modeset_backoff(ctx);
3752 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003753 /*
3754 * Disabling the crtcs gracefully seems nicer. Also the
3755 * g33 docs say we should at least disable all the planes.
3756 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003757 state = drm_atomic_helper_duplicate_state(dev, ctx);
3758 if (IS_ERR(state)) {
3759 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003760 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003761 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003762 }
3763
3764 ret = drm_atomic_helper_disable_all(dev, ctx);
3765 if (ret) {
3766 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003767 drm_atomic_state_put(state);
3768 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003769 }
3770
3771 dev_priv->modeset_restore_state = state;
3772 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003773}
3774
Chris Wilsonc0336662016-05-06 15:40:21 +01003775void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003776{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003777 struct drm_device *dev = &dev_priv->drm;
3778 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
Chris Wilson40da1d32018-04-05 13:37:14 +01003779 struct drm_atomic_state *state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003780 int ret;
3781
Daniel Vetterce87ea12017-07-19 14:54:55 +02003782 /* reset doesn't touch the display */
Chris Wilson40da1d32018-04-05 13:37:14 +01003783 if (!test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
Daniel Vetterce87ea12017-07-19 14:54:55 +02003784 return;
3785
Chris Wilson40da1d32018-04-05 13:37:14 +01003786 state = fetch_and_zero(&dev_priv->modeset_restore_state);
Daniel Vetterce87ea12017-07-19 14:54:55 +02003787 if (!state)
3788 goto unlock;
3789
Ville Syrjälä75147472014-11-24 18:28:11 +02003790 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003791 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003792 /* for testing only restore the display */
3793 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003794 if (ret)
3795 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003796 } else {
3797 /*
3798 * The display has been reset as well,
3799 * so need a full re-initialization.
3800 */
3801 intel_runtime_pm_disable_interrupts(dev_priv);
3802 intel_runtime_pm_enable_interrupts(dev_priv);
3803
Imre Deak51f59202016-09-14 13:04:13 +03003804 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003805 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003806 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003807
3808 spin_lock_irq(&dev_priv->irq_lock);
3809 if (dev_priv->display.hpd_irq_setup)
3810 dev_priv->display.hpd_irq_setup(dev_priv);
3811 spin_unlock_irq(&dev_priv->irq_lock);
3812
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003813 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003814 if (ret)
3815 DRM_ERROR("Restoring old state failed with %i\n", ret);
3816
3817 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003818 }
3819
Daniel Vetterce87ea12017-07-19 14:54:55 +02003820 drm_atomic_state_put(state);
3821unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003822 drm_modeset_drop_locks(ctx);
3823 drm_modeset_acquire_fini(ctx);
3824 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003825
3826 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003827}
3828
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003829static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3830 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003831{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003832 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003833 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003834
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003835 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003836 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003837
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003838 /*
3839 * Update pipe size and adjust fitter if needed: the reason for this is
3840 * that in compute_mode_changes we check the native mode (not the pfit
3841 * mode) to see if we can flip rather than do a full mode set. In the
3842 * fastboot case, we'll flip, but if we don't update the pipesrc and
3843 * pfit state, we'll end up with a big fb scanned out into the wrong
3844 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003845 */
3846
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003847 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003848 ((new_crtc_state->pipe_src_w - 1) << 16) |
3849 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003850
3851 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003852 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003853 skl_detach_scalers(crtc);
3854
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003855 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003856 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003857 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003858 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003859 ironlake_pfit_enable(crtc);
3860 else if (old_crtc_state->pch_pfit.enabled)
3861 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003862 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003863}
3864
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003865static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003866{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003867 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003868 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003869 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003870 i915_reg_t reg;
3871 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003872
3873 /* enable normal train */
3874 reg = FDI_TX_CTL(pipe);
3875 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003876 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003877 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3878 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003879 } else {
3880 temp &= ~FDI_LINK_TRAIN_NONE;
3881 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003882 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003883 I915_WRITE(reg, temp);
3884
3885 reg = FDI_RX_CTL(pipe);
3886 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003887 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003888 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3889 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3890 } else {
3891 temp &= ~FDI_LINK_TRAIN_NONE;
3892 temp |= FDI_LINK_TRAIN_NONE;
3893 }
3894 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3895
3896 /* wait one idle pattern time */
3897 POSTING_READ(reg);
3898 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003899
3900 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003901 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003902 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3903 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003904}
3905
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003906/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003907static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3908 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003910 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003911 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003912 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003913 i915_reg_t reg;
3914 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003916 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003917 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003918
Adam Jacksone1a44742010-06-25 15:32:14 -04003919 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3920 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 reg = FDI_RX_IMR(pipe);
3922 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003923 temp &= ~FDI_RX_SYMBOL_LOCK;
3924 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003925 I915_WRITE(reg, temp);
3926 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003927 udelay(150);
3928
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003930 reg = FDI_TX_CTL(pipe);
3931 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003932 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003933 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934 temp &= ~FDI_LINK_TRAIN_NONE;
3935 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003936 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937
Chris Wilson5eddb702010-09-11 13:48:45 +01003938 reg = FDI_RX_CTL(pipe);
3939 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003940 temp &= ~FDI_LINK_TRAIN_NONE;
3941 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003942 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3943
3944 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003945 udelay(150);
3946
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003947 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003948 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3949 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3950 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003951
Chris Wilson5eddb702010-09-11 13:48:45 +01003952 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003953 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003955 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3956
3957 if ((temp & FDI_RX_BIT_LOCK)) {
3958 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003959 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003960 break;
3961 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003962 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003963 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965
3966 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 reg = FDI_TX_CTL(pipe);
3968 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003969 temp &= ~FDI_LINK_TRAIN_NONE;
3970 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003971 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972
Chris Wilson5eddb702010-09-11 13:48:45 +01003973 reg = FDI_RX_CTL(pipe);
3974 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003975 temp &= ~FDI_LINK_TRAIN_NONE;
3976 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003977 I915_WRITE(reg, temp);
3978
3979 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003980 udelay(150);
3981
Chris Wilson5eddb702010-09-11 13:48:45 +01003982 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003983 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003984 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3986
3987 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003988 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003989 DRM_DEBUG_KMS("FDI train 2 done.\n");
3990 break;
3991 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003993 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003994 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003995
3996 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003997
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003998}
3999
Akshay Joshi0206e352011-08-16 15:34:10 -04004000static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004001 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
4002 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
4003 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
4004 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
4005};
4006
4007/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004008static void gen6_fdi_link_train(struct intel_crtc *crtc,
4009 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004010{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004011 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004012 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004013 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004014 i915_reg_t reg;
4015 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004016
Adam Jacksone1a44742010-06-25 15:32:14 -04004017 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4018 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004019 reg = FDI_RX_IMR(pipe);
4020 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004021 temp &= ~FDI_RX_SYMBOL_LOCK;
4022 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004023 I915_WRITE(reg, temp);
4024
4025 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004026 udelay(150);
4027
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004028 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004029 reg = FDI_TX_CTL(pipe);
4030 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004031 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004032 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004033 temp &= ~FDI_LINK_TRAIN_NONE;
4034 temp |= FDI_LINK_TRAIN_PATTERN_1;
4035 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4036 /* SNB-B */
4037 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004038 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004039
Daniel Vetterd74cf322012-10-26 10:58:13 +02004040 I915_WRITE(FDI_RX_MISC(pipe),
4041 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4042
Chris Wilson5eddb702010-09-11 13:48:45 +01004043 reg = FDI_RX_CTL(pipe);
4044 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004045 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004046 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4047 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4048 } else {
4049 temp &= ~FDI_LINK_TRAIN_NONE;
4050 temp |= FDI_LINK_TRAIN_PATTERN_1;
4051 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004052 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4053
4054 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004055 udelay(150);
4056
Akshay Joshi0206e352011-08-16 15:34:10 -04004057 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004058 reg = FDI_TX_CTL(pipe);
4059 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004060 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4061 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004062 I915_WRITE(reg, temp);
4063
4064 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004065 udelay(500);
4066
Sean Paulfa37d392012-03-02 12:53:39 -05004067 for (retry = 0; retry < 5; retry++) {
4068 reg = FDI_RX_IIR(pipe);
4069 temp = I915_READ(reg);
4070 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4071 if (temp & FDI_RX_BIT_LOCK) {
4072 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4073 DRM_DEBUG_KMS("FDI train 1 done.\n");
4074 break;
4075 }
4076 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004077 }
Sean Paulfa37d392012-03-02 12:53:39 -05004078 if (retry < 5)
4079 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004080 }
4081 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004082 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004083
4084 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004085 reg = FDI_TX_CTL(pipe);
4086 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004087 temp &= ~FDI_LINK_TRAIN_NONE;
4088 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004089 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004090 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4091 /* SNB-B */
4092 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4093 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004094 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004095
Chris Wilson5eddb702010-09-11 13:48:45 +01004096 reg = FDI_RX_CTL(pipe);
4097 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004098 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004099 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4100 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4101 } else {
4102 temp &= ~FDI_LINK_TRAIN_NONE;
4103 temp |= FDI_LINK_TRAIN_PATTERN_2;
4104 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004105 I915_WRITE(reg, temp);
4106
4107 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004108 udelay(150);
4109
Akshay Joshi0206e352011-08-16 15:34:10 -04004110 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004111 reg = FDI_TX_CTL(pipe);
4112 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004113 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4114 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004115 I915_WRITE(reg, temp);
4116
4117 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004118 udelay(500);
4119
Sean Paulfa37d392012-03-02 12:53:39 -05004120 for (retry = 0; retry < 5; retry++) {
4121 reg = FDI_RX_IIR(pipe);
4122 temp = I915_READ(reg);
4123 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4124 if (temp & FDI_RX_SYMBOL_LOCK) {
4125 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4126 DRM_DEBUG_KMS("FDI train 2 done.\n");
4127 break;
4128 }
4129 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004130 }
Sean Paulfa37d392012-03-02 12:53:39 -05004131 if (retry < 5)
4132 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004133 }
4134 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004135 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004136
4137 DRM_DEBUG_KMS("FDI train done.\n");
4138}
4139
Jesse Barnes357555c2011-04-28 15:09:55 -07004140/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004141static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4142 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004143{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004144 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004145 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004146 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004147 i915_reg_t reg;
4148 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004149
4150 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4151 for train result */
4152 reg = FDI_RX_IMR(pipe);
4153 temp = I915_READ(reg);
4154 temp &= ~FDI_RX_SYMBOL_LOCK;
4155 temp &= ~FDI_RX_BIT_LOCK;
4156 I915_WRITE(reg, temp);
4157
4158 POSTING_READ(reg);
4159 udelay(150);
4160
Daniel Vetter01a415f2012-10-27 15:58:40 +02004161 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4162 I915_READ(FDI_RX_IIR(pipe)));
4163
Jesse Barnes139ccd32013-08-19 11:04:55 -07004164 /* Try each vswing and preemphasis setting twice before moving on */
4165 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4166 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004167 reg = FDI_TX_CTL(pipe);
4168 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004169 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4170 temp &= ~FDI_TX_ENABLE;
4171 I915_WRITE(reg, temp);
4172
4173 reg = FDI_RX_CTL(pipe);
4174 temp = I915_READ(reg);
4175 temp &= ~FDI_LINK_TRAIN_AUTO;
4176 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4177 temp &= ~FDI_RX_ENABLE;
4178 I915_WRITE(reg, temp);
4179
4180 /* enable CPU FDI TX and PCH FDI RX */
4181 reg = FDI_TX_CTL(pipe);
4182 temp = I915_READ(reg);
4183 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004184 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004185 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004186 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004187 temp |= snb_b_fdi_train_param[j/2];
4188 temp |= FDI_COMPOSITE_SYNC;
4189 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4190
4191 I915_WRITE(FDI_RX_MISC(pipe),
4192 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4193
4194 reg = FDI_RX_CTL(pipe);
4195 temp = I915_READ(reg);
4196 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4197 temp |= FDI_COMPOSITE_SYNC;
4198 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4199
4200 POSTING_READ(reg);
4201 udelay(1); /* should be 0.5us */
4202
4203 for (i = 0; i < 4; i++) {
4204 reg = FDI_RX_IIR(pipe);
4205 temp = I915_READ(reg);
4206 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4207
4208 if (temp & FDI_RX_BIT_LOCK ||
4209 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4210 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4211 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4212 i);
4213 break;
4214 }
4215 udelay(1); /* should be 0.5us */
4216 }
4217 if (i == 4) {
4218 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4219 continue;
4220 }
4221
4222 /* Train 2 */
4223 reg = FDI_TX_CTL(pipe);
4224 temp = I915_READ(reg);
4225 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4226 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4227 I915_WRITE(reg, temp);
4228
4229 reg = FDI_RX_CTL(pipe);
4230 temp = I915_READ(reg);
4231 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4232 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004233 I915_WRITE(reg, temp);
4234
4235 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004236 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004237
Jesse Barnes139ccd32013-08-19 11:04:55 -07004238 for (i = 0; i < 4; i++) {
4239 reg = FDI_RX_IIR(pipe);
4240 temp = I915_READ(reg);
4241 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004242
Jesse Barnes139ccd32013-08-19 11:04:55 -07004243 if (temp & FDI_RX_SYMBOL_LOCK ||
4244 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4245 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4246 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4247 i);
4248 goto train_done;
4249 }
4250 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004251 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004252 if (i == 4)
4253 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004254 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004255
Jesse Barnes139ccd32013-08-19 11:04:55 -07004256train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004257 DRM_DEBUG_KMS("FDI train done.\n");
4258}
4259
Daniel Vetter88cefb62012-08-12 19:27:14 +02004260static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004261{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004262 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004263 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004264 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004265 i915_reg_t reg;
4266 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004267
Jesse Barnes0e23b992010-09-10 11:10:00 -07004268 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004269 reg = FDI_RX_CTL(pipe);
4270 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004271 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004272 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004273 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004274 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4275
4276 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004277 udelay(200);
4278
4279 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004280 temp = I915_READ(reg);
4281 I915_WRITE(reg, temp | FDI_PCDCLK);
4282
4283 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004284 udelay(200);
4285
Paulo Zanoni20749732012-11-23 15:30:38 -02004286 /* Enable CPU FDI TX PLL, always on for Ironlake */
4287 reg = FDI_TX_CTL(pipe);
4288 temp = I915_READ(reg);
4289 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4290 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004291
Paulo Zanoni20749732012-11-23 15:30:38 -02004292 POSTING_READ(reg);
4293 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004294 }
4295}
4296
Daniel Vetter88cefb62012-08-12 19:27:14 +02004297static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4298{
4299 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004300 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004301 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004302 i915_reg_t reg;
4303 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004304
4305 /* Switch from PCDclk to Rawclk */
4306 reg = FDI_RX_CTL(pipe);
4307 temp = I915_READ(reg);
4308 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4309
4310 /* Disable CPU FDI TX PLL */
4311 reg = FDI_TX_CTL(pipe);
4312 temp = I915_READ(reg);
4313 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4314
4315 POSTING_READ(reg);
4316 udelay(100);
4317
4318 reg = FDI_RX_CTL(pipe);
4319 temp = I915_READ(reg);
4320 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4321
4322 /* Wait for the clocks to turn off. */
4323 POSTING_READ(reg);
4324 udelay(100);
4325}
4326
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004327static void ironlake_fdi_disable(struct drm_crtc *crtc)
4328{
4329 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004330 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4332 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004333 i915_reg_t reg;
4334 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004335
4336 /* disable CPU FDI tx and PCH FDI rx */
4337 reg = FDI_TX_CTL(pipe);
4338 temp = I915_READ(reg);
4339 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4340 POSTING_READ(reg);
4341
4342 reg = FDI_RX_CTL(pipe);
4343 temp = I915_READ(reg);
4344 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004345 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004346 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4347
4348 POSTING_READ(reg);
4349 udelay(100);
4350
4351 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004352 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004353 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004354
4355 /* still set train pattern 1 */
4356 reg = FDI_TX_CTL(pipe);
4357 temp = I915_READ(reg);
4358 temp &= ~FDI_LINK_TRAIN_NONE;
4359 temp |= FDI_LINK_TRAIN_PATTERN_1;
4360 I915_WRITE(reg, temp);
4361
4362 reg = FDI_RX_CTL(pipe);
4363 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004364 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004365 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4366 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4367 } else {
4368 temp &= ~FDI_LINK_TRAIN_NONE;
4369 temp |= FDI_LINK_TRAIN_PATTERN_1;
4370 }
4371 /* BPC in FDI rx is consistent with that in PIPECONF */
4372 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004373 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004374 I915_WRITE(reg, temp);
4375
4376 POSTING_READ(reg);
4377 udelay(100);
4378}
4379
Chris Wilson49d73912016-11-29 09:50:08 +00004380bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004381{
Daniel Vetterfa058872017-07-20 19:57:52 +02004382 struct drm_crtc *crtc;
4383 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004384
Daniel Vetterfa058872017-07-20 19:57:52 +02004385 drm_for_each_crtc(crtc, &dev_priv->drm) {
4386 struct drm_crtc_commit *commit;
4387 spin_lock(&crtc->commit_lock);
4388 commit = list_first_entry_or_null(&crtc->commit_list,
4389 struct drm_crtc_commit, commit_entry);
4390 cleanup_done = commit ?
4391 try_wait_for_completion(&commit->cleanup_done) : true;
4392 spin_unlock(&crtc->commit_lock);
4393
4394 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004395 continue;
4396
Daniel Vetterfa058872017-07-20 19:57:52 +02004397 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004398
4399 return true;
4400 }
4401
4402 return false;
4403}
4404
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004405void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004406{
4407 u32 temp;
4408
4409 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4410
4411 mutex_lock(&dev_priv->sb_lock);
4412
4413 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4414 temp |= SBI_SSCCTL_DISABLE;
4415 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4416
4417 mutex_unlock(&dev_priv->sb_lock);
4418}
4419
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004420/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004421static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004422{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004423 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4424 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004425 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4426 u32 temp;
4427
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004428 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004429
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004430 /* The iCLK virtual clock root frequency is in MHz,
4431 * but the adjusted_mode->crtc_clock in in KHz. To get the
4432 * divisors, it is necessary to divide one by another, so we
4433 * convert the virtual clock precision to KHz here for higher
4434 * precision.
4435 */
4436 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004437 u32 iclk_virtual_root_freq = 172800 * 1000;
4438 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004439 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004440
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004441 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4442 clock << auxdiv);
4443 divsel = (desired_divisor / iclk_pi_range) - 2;
4444 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004445
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004446 /*
4447 * Near 20MHz is a corner case which is
4448 * out of range for the 7-bit divisor
4449 */
4450 if (divsel <= 0x7f)
4451 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004452 }
4453
4454 /* This should not happen with any sane values */
4455 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4456 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4457 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4458 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4459
4460 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004461 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004462 auxdiv,
4463 divsel,
4464 phasedir,
4465 phaseinc);
4466
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004467 mutex_lock(&dev_priv->sb_lock);
4468
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004469 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004470 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004471 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4472 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4473 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4474 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4475 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4476 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004477 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004478
4479 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004480 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004481 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4482 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004483 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004484
4485 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004486 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004487 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004488 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004489
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004490 mutex_unlock(&dev_priv->sb_lock);
4491
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004492 /* Wait for initialization time */
4493 udelay(24);
4494
4495 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4496}
4497
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004498int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4499{
4500 u32 divsel, phaseinc, auxdiv;
4501 u32 iclk_virtual_root_freq = 172800 * 1000;
4502 u32 iclk_pi_range = 64;
4503 u32 desired_divisor;
4504 u32 temp;
4505
4506 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4507 return 0;
4508
4509 mutex_lock(&dev_priv->sb_lock);
4510
4511 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4512 if (temp & SBI_SSCCTL_DISABLE) {
4513 mutex_unlock(&dev_priv->sb_lock);
4514 return 0;
4515 }
4516
4517 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4518 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4519 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4520 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4521 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4522
4523 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4524 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4525 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4526
4527 mutex_unlock(&dev_priv->sb_lock);
4528
4529 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4530
4531 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4532 desired_divisor << auxdiv);
4533}
4534
Daniel Vetter275f01b22013-05-03 11:49:47 +02004535static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4536 enum pipe pch_transcoder)
4537{
4538 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004539 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004540 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004541
4542 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4543 I915_READ(HTOTAL(cpu_transcoder)));
4544 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4545 I915_READ(HBLANK(cpu_transcoder)));
4546 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4547 I915_READ(HSYNC(cpu_transcoder)));
4548
4549 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4550 I915_READ(VTOTAL(cpu_transcoder)));
4551 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4552 I915_READ(VBLANK(cpu_transcoder)));
4553 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4554 I915_READ(VSYNC(cpu_transcoder)));
4555 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4556 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4557}
4558
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004559static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004560{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004561 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004562 uint32_t temp;
4563
4564 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004565 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004566 return;
4567
4568 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4569 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4570
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004571 temp &= ~FDI_BC_BIFURCATION_SELECT;
4572 if (enable)
4573 temp |= FDI_BC_BIFURCATION_SELECT;
4574
4575 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004576 I915_WRITE(SOUTH_CHICKEN1, temp);
4577 POSTING_READ(SOUTH_CHICKEN1);
4578}
4579
4580static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4581{
4582 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004583
4584 switch (intel_crtc->pipe) {
4585 case PIPE_A:
4586 break;
4587 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004588 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004589 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004590 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004591 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004592
4593 break;
4594 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004595 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004596
4597 break;
4598 default:
4599 BUG();
4600 }
4601}
4602
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004603/*
4604 * Finds the encoder associated with the given CRTC. This can only be
4605 * used when we know that the CRTC isn't feeding multiple encoders!
4606 */
4607static struct intel_encoder *
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004608intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
4609 const struct intel_crtc_state *crtc_state)
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004610{
4611 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004612 const struct drm_connector_state *connector_state;
4613 const struct drm_connector *connector;
4614 struct intel_encoder *encoder = NULL;
4615 int num_encoders = 0;
4616 int i;
4617
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004618 for_each_new_connector_in_state(&state->base, connector, connector_state, i) {
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004619 if (connector_state->crtc != &crtc->base)
4620 continue;
4621
4622 encoder = to_intel_encoder(connector_state->best_encoder);
4623 num_encoders++;
4624 }
4625
4626 WARN(num_encoders != 1, "%d encoders for pipe %c\n",
4627 num_encoders, pipe_name(crtc->pipe));
4628
4629 return encoder;
4630}
4631
Jesse Barnesf67a5592011-01-05 10:31:48 -08004632/*
4633 * Enable PCH resources required for PCH ports:
4634 * - PCH PLLs
4635 * - FDI training & RX/TX
4636 * - update transcoder timings
4637 * - DP transcoding bits
4638 * - transcoder
4639 */
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004640static void ironlake_pch_enable(const struct intel_atomic_state *state,
4641 const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004642{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004643 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004644 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004645 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004646 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004647 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004648
Daniel Vetterab9412b2013-05-03 11:49:46 +02004649 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004650
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004651 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004652 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004653
Daniel Vettercd986ab2012-10-26 10:58:12 +02004654 /* Write the TU size bits before fdi link training, so that error
4655 * detection works. */
4656 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4657 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4658
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004659 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004660 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004661
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004662 /* We need to program the right clock selection before writing the pixel
4663 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004664 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004665 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004666
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004667 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004668 temp |= TRANS_DPLL_ENABLE(pipe);
4669 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004670 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004671 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004672 temp |= sel;
4673 else
4674 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004675 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004676 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004677
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004678 /* XXX: pch pll's can be enabled any time before we enable the PCH
4679 * transcoder, and we actually should do this to not upset any PCH
4680 * transcoder that already use the clock when we share it.
4681 *
4682 * Note that enable_shared_dpll tries to do the right thing, but
4683 * get_shared_dpll unconditionally resets the pll - we need that to have
4684 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004685 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004686
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004687 /* set transcoder timing, panel must allow it */
4688 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004689 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004690
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004691 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004692
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004693 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004694 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004695 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004696 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004697 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004698 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004699 i915_reg_t reg = TRANS_DP_CTL(pipe);
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004700 enum port port;
4701
Chris Wilson5eddb702010-09-11 13:48:45 +01004702 temp = I915_READ(reg);
4703 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004704 TRANS_DP_SYNC_MASK |
4705 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004706 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004707 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004708
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004709 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004710 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004711 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004712 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004713
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004714 port = intel_get_crtc_new_encoder(state, crtc_state)->port;
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004715 WARN_ON(port < PORT_B || port > PORT_D);
4716 temp |= TRANS_DP_PORT_SEL(port);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004717
Chris Wilson5eddb702010-09-11 13:48:45 +01004718 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004719 }
4720
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004721 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004722}
4723
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004724static void lpt_pch_enable(const struct intel_atomic_state *state,
4725 const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004726{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004727 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004728 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004729 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004730
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004731 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004732
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004733 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004734
Paulo Zanoni0540e482012-10-31 18:12:40 -02004735 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004736 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004737
Paulo Zanoni937bb612012-10-31 18:12:47 -02004738 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004739}
4740
Daniel Vettera1520312013-05-03 11:49:50 +02004741static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004742{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004743 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004744 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004745 u32 temp;
4746
4747 temp = I915_READ(dslreg);
4748 udelay(500);
4749 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004750 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004751 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004752 }
4753}
4754
Ville Syrjälä0a599522018-05-21 21:56:13 +03004755/*
4756 * The hardware phase 0.0 refers to the center of the pixel.
4757 * We want to start from the top/left edge which is phase
4758 * -0.5. That matches how the hardware calculates the scaling
4759 * factors (from top-left of the first pixel to bottom-right
4760 * of the last pixel, as opposed to the pixel centers).
4761 *
4762 * For 4:2:0 subsampled chroma planes we obviously have to
4763 * adjust that so that the chroma sample position lands in
4764 * the right spot.
4765 *
4766 * Note that for packed YCbCr 4:2:2 formats there is no way to
4767 * control chroma siting. The hardware simply replicates the
4768 * chroma samples for both of the luma samples, and thus we don't
4769 * actually get the expected MPEG2 chroma siting convention :(
4770 * The same behaviour is observed on pre-SKL platforms as well.
4771 */
4772u16 skl_scaler_calc_phase(int sub, bool chroma_cosited)
4773{
4774 int phase = -0x8000;
4775 u16 trip = 0;
4776
4777 if (chroma_cosited)
4778 phase += (sub - 1) * 0x8000 / sub;
4779
4780 if (phase < 0)
4781 phase = 0x10000 + phase;
4782 else
4783 trip = PS_PHASE_TRIP;
4784
4785 return ((phase >> 2) & PS_PHASE_MASK) | trip;
4786}
4787
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004788static int
4789skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004790 unsigned int scaler_user, int *scaler_id,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304791 int src_w, int src_h, int dst_w, int dst_h,
4792 bool plane_scaler_check,
4793 uint32_t pixel_format)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004794{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004795 struct intel_crtc_scaler_state *scaler_state =
4796 &crtc_state->scaler_state;
4797 struct intel_crtc *intel_crtc =
4798 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304799 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4800 const struct drm_display_mode *adjusted_mode =
4801 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004802 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004803
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004804 /*
4805 * Src coordinates are already rotated by 270 degrees for
4806 * the 90/270 degree plane rotation cases (to match the
4807 * GTT mapping), hence no need to account for rotation here.
4808 */
4809 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004810
Chandra Konduru77224cd2018-04-09 09:11:13 +05304811 if (plane_scaler_check)
4812 if (pixel_format == DRM_FORMAT_NV12)
4813 need_scaling = true;
4814
Shashank Sharmae5c05932017-07-21 20:55:05 +05304815 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4816 need_scaling = true;
4817
Chandra Kondurua1b22782015-04-07 15:28:45 -07004818 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304819 * Scaling/fitting not supported in IF-ID mode in GEN9+
4820 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4821 * Once NV12 is enabled, handle it here while allocating scaler
4822 * for NV12.
4823 */
4824 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4825 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4826 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4827 return -EINVAL;
4828 }
4829
4830 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004831 * if plane is being disabled or scaler is no more required or force detach
4832 * - free scaler binded to this plane/crtc
4833 * - in order to do this, update crtc->scaler_usage
4834 *
4835 * Here scaler state in crtc_state is set free so that
4836 * scaler can be assigned to other user. Actual register
4837 * update to free the scaler is done in plane/panel-fit programming.
4838 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4839 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004840 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004841 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004842 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004843 scaler_state->scalers[*scaler_id].in_use = 0;
4844
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004845 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4846 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4847 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004848 scaler_state->scaler_users);
4849 *scaler_id = -1;
4850 }
4851 return 0;
4852 }
4853
Chandra Konduru77224cd2018-04-09 09:11:13 +05304854 if (plane_scaler_check && pixel_format == DRM_FORMAT_NV12 &&
Maarten Lankhorst5d794282018-05-12 03:03:14 +05304855 (src_h < SKL_MIN_YUV_420_SRC_H || src_w < SKL_MIN_YUV_420_SRC_W)) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05304856 DRM_DEBUG_KMS("NV12: src dimensions not met\n");
4857 return -EINVAL;
4858 }
4859
Chandra Kondurua1b22782015-04-07 15:28:45 -07004860 /* range checks */
4861 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
Nabendu Maiti323301a2018-03-23 10:24:18 -07004862 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4863 (IS_GEN11(dev_priv) &&
4864 (src_w > ICL_MAX_SRC_W || src_h > ICL_MAX_SRC_H ||
4865 dst_w > ICL_MAX_DST_W || dst_h > ICL_MAX_DST_H)) ||
4866 (!IS_GEN11(dev_priv) &&
4867 (src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4868 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H))) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004869 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004870 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004871 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004872 return -EINVAL;
4873 }
4874
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004875 /* mark this plane as a scaler user in crtc_state */
4876 scaler_state->scaler_users |= (1 << scaler_user);
4877 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4878 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4879 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4880 scaler_state->scaler_users);
4881
4882 return 0;
4883}
4884
4885/**
4886 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4887 *
4888 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004889 *
4890 * Return
4891 * 0 - scaler_usage updated successfully
4892 * error - requested scaling cannot be supported or other error condition
4893 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004894int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004895{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004896 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004897
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004898 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304899 &state->scaler_state.scaler_id,
4900 state->pipe_src_w, state->pipe_src_h,
4901 adjusted_mode->crtc_hdisplay,
4902 adjusted_mode->crtc_vdisplay, false, 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004903}
4904
4905/**
4906 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00004907 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004908 * @plane_state: atomic plane state to update
4909 *
4910 * Return
4911 * 0 - scaler_usage updated successfully
4912 * error - requested scaling cannot be supported or other error condition
4913 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004914static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4915 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004916{
4917
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004918 struct intel_plane *intel_plane =
4919 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004920 struct drm_framebuffer *fb = plane_state->base.fb;
4921 int ret;
4922
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004923 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004924
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004925 ret = skl_update_scaler(crtc_state, force_detach,
4926 drm_plane_index(&intel_plane->base),
4927 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004928 drm_rect_width(&plane_state->base.src) >> 16,
4929 drm_rect_height(&plane_state->base.src) >> 16,
4930 drm_rect_width(&plane_state->base.dst),
Chandra Konduru77224cd2018-04-09 09:11:13 +05304931 drm_rect_height(&plane_state->base.dst),
4932 fb ? true : false, fb ? fb->format->format : 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004933
4934 if (ret || plane_state->scaler_id < 0)
4935 return ret;
4936
Chandra Kondurua1b22782015-04-07 15:28:45 -07004937 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004938 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004939 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4940 intel_plane->base.base.id,
4941 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004942 return -EINVAL;
4943 }
4944
4945 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004946 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004947 case DRM_FORMAT_RGB565:
4948 case DRM_FORMAT_XBGR8888:
4949 case DRM_FORMAT_XRGB8888:
4950 case DRM_FORMAT_ABGR8888:
4951 case DRM_FORMAT_ARGB8888:
4952 case DRM_FORMAT_XRGB2101010:
4953 case DRM_FORMAT_XBGR2101010:
4954 case DRM_FORMAT_YUYV:
4955 case DRM_FORMAT_YVYU:
4956 case DRM_FORMAT_UYVY:
4957 case DRM_FORMAT_VYUY:
Chandra Konduru77224cd2018-04-09 09:11:13 +05304958 case DRM_FORMAT_NV12:
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004959 break;
4960 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004961 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4962 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004963 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004964 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004965 }
4966
Chandra Kondurua1b22782015-04-07 15:28:45 -07004967 return 0;
4968}
4969
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004970static void skylake_scaler_disable(struct intel_crtc *crtc)
4971{
4972 int i;
4973
4974 for (i = 0; i < crtc->num_scalers; i++)
4975 skl_detach_scaler(crtc, i);
4976}
4977
4978static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004979{
4980 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004981 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004982 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004983 struct intel_crtc_scaler_state *scaler_state =
4984 &crtc->config->scaler_state;
4985
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004986 if (crtc->config->pch_pfit.enabled) {
Ville Syrjälä0a599522018-05-21 21:56:13 +03004987 u16 uv_rgb_hphase, uv_rgb_vphase;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004988 int id;
4989
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004990 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004991 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004992
Ville Syrjälä0a599522018-05-21 21:56:13 +03004993 uv_rgb_hphase = skl_scaler_calc_phase(1, false);
4994 uv_rgb_vphase = skl_scaler_calc_phase(1, false);
4995
Chandra Kondurua1b22782015-04-07 15:28:45 -07004996 id = scaler_state->scaler_id;
4997 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4998 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
Ville Syrjälä0a599522018-05-21 21:56:13 +03004999 I915_WRITE_FW(SKL_PS_VPHASE(pipe, id),
5000 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_vphase));
5001 I915_WRITE_FW(SKL_PS_HPHASE(pipe, id),
5002 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_hphase));
Chandra Kondurua1b22782015-04-07 15:28:45 -07005003 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
5004 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005005 }
5006}
5007
Jesse Barnesb074cec2013-04-25 12:55:02 -07005008static void ironlake_pfit_enable(struct intel_crtc *crtc)
5009{
5010 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005011 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07005012 int pipe = crtc->pipe;
5013
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005014 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07005015 /* Force use of hard-coded filter coefficients
5016 * as some pre-programmed values are broken,
5017 * e.g. x201.
5018 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005019 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07005020 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
5021 PF_PIPE_SEL_IVB(pipe));
5022 else
5023 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005024 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
5025 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08005026 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005027}
5028
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005029void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005030{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005031 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03005032 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005033 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005034
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005035 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005036 return;
5037
Maarten Lankhorst307e4492016-03-23 14:33:28 +01005038 /*
5039 * We can only enable IPS after we enable a plane and wait for a vblank
5040 * This function is called from post_plane_update, which is run after
5041 * a vblank wait.
5042 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005043 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02005044
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005045 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005046 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03005047 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
5048 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005049 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005050 /* Quoting Art Runyan: "its not safe to expect any particular
5051 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08005052 * mailbox." Moreover, the mailbox may return a bogus state,
5053 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005054 */
5055 } else {
5056 I915_WRITE(IPS_CTL, IPS_ENABLE);
5057 /* The bit only becomes 1 in the next vblank, so this wait here
5058 * is essentially intel_wait_for_vblank. If we don't have this
5059 * and don't wait for vblanks until the end of crtc_enable, then
5060 * the HW state readout code will complain that the expected
5061 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01005062 if (intel_wait_for_register(dev_priv,
5063 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
5064 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005065 DRM_ERROR("Timed out waiting for IPS enable\n");
5066 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005067}
5068
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005069void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005070{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005071 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005072 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005073 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005074
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005075 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005076 return;
5077
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005078 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005079 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005080 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005081 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07005082 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01005083 if (intel_wait_for_register(dev_priv,
5084 IPS_CTL, IPS_ENABLE, 0,
5085 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07005086 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08005087 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005088 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005089 POSTING_READ(IPS_CTL);
5090 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005091
5092 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005093 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005094}
5095
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005096static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005097{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005098 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005099 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005100
5101 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005102 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005103 mutex_unlock(&dev->struct_mutex);
5104 }
5105
5106 /* Let userspace switch the overlay on again. In most cases userspace
5107 * has to recompute where to put it anyway.
5108 */
5109}
5110
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005111/**
5112 * intel_post_enable_primary - Perform operations after enabling primary plane
5113 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005114 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005115 *
5116 * Performs potentially sleeping operations that must be done after the primary
5117 * plane is enabled, such as updating FBC and IPS. Note that this may be
5118 * called due to an explicit primary plane update, or due to an implicit
5119 * re-enable that is caused when a sprite plane is updated to no longer
5120 * completely hide the primary plane.
5121 */
5122static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005123intel_post_enable_primary(struct drm_crtc *crtc,
5124 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005125{
5126 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005127 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5129 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005130
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005131 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005132 * Gen2 reports pipe underruns whenever all planes are disabled.
5133 * So don't enable underrun reporting before at least some planes
5134 * are enabled.
5135 * FIXME: Need to fix the logic to work when we turn off all planes
5136 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005137 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005138 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005139 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5140
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005141 /* Underruns don't always raise interrupts, so check manually. */
5142 intel_check_cpu_fifo_underruns(dev_priv);
5143 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005144}
5145
Ville Syrjälä2622a082016-03-09 19:07:26 +02005146/* FIXME get rid of this and use pre_plane_update */
5147static void
5148intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5149{
5150 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005151 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5153 int pipe = intel_crtc->pipe;
5154
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005155 /*
5156 * Gen2 reports pipe underruns whenever all planes are disabled.
5157 * So disable underrun reporting before all the planes get disabled.
5158 */
5159 if (IS_GEN2(dev_priv))
5160 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5161
5162 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005163
5164 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005165 * Vblank time updates from the shadow to live plane control register
5166 * are blocked if the memory self-refresh mode is active at that
5167 * moment. So to make sure the plane gets truly disabled, disable
5168 * first the self-refresh mode. The self-refresh enable bit in turn
5169 * will be checked/applied by the HW only at the next frame start
5170 * event which is after the vblank start event, so we need to have a
5171 * wait-for-vblank between disabling the plane and the pipe.
5172 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005173 if (HAS_GMCH_DISPLAY(dev_priv) &&
5174 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005175 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005176}
5177
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005178static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5179 const struct intel_crtc_state *new_crtc_state)
5180{
5181 if (!old_crtc_state->ips_enabled)
5182 return false;
5183
5184 if (needs_modeset(&new_crtc_state->base))
5185 return true;
5186
5187 return !new_crtc_state->ips_enabled;
5188}
5189
5190static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5191 const struct intel_crtc_state *new_crtc_state)
5192{
5193 if (!new_crtc_state->ips_enabled)
5194 return false;
5195
5196 if (needs_modeset(&new_crtc_state->base))
5197 return true;
5198
5199 /*
5200 * We can't read out IPS on broadwell, assume the worst and
5201 * forcibly enable IPS on the first fastset.
5202 */
5203 if (new_crtc_state->update_pipe &&
5204 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5205 return true;
5206
5207 return !old_crtc_state->ips_enabled;
5208}
5209
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305210static bool needs_nv12_wa(struct drm_i915_private *dev_priv,
5211 const struct intel_crtc_state *crtc_state)
5212{
5213 if (!crtc_state->nv12_planes)
5214 return false;
5215
5216 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
5217 return false;
5218
5219 if ((INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv)) ||
5220 IS_CANNONLAKE(dev_priv))
5221 return true;
5222
5223 return false;
5224}
5225
Daniel Vetter5a21b662016-05-24 17:13:53 +02005226static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5227{
5228 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05305229 struct drm_device *dev = crtc->base.dev;
5230 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005231 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5232 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005233 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5234 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005235 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005236 struct drm_plane_state *old_primary_state =
5237 drm_atomic_get_old_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005238
Chris Wilson5748b6a2016-08-04 16:32:38 +01005239 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005240
Daniel Vetter5a21b662016-05-24 17:13:53 +02005241 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005242 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005243
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005244 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5245 hsw_enable_ips(pipe_config);
5246
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005247 if (old_primary_state) {
5248 struct drm_plane_state *new_primary_state =
5249 drm_atomic_get_new_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005250
5251 intel_fbc_post_update(crtc);
5252
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005253 if (new_primary_state->visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005254 (needs_modeset(&pipe_config->base) ||
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005255 !old_primary_state->visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005256 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005257 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305258
5259 /* Display WA 827 */
5260 if (needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305261 !needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305262 skl_wa_clkgate(dev_priv, crtc->pipe, false);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305263 skl_wa_528(dev_priv, crtc->pipe, false);
5264 }
Daniel Vetter5a21b662016-05-24 17:13:53 +02005265}
5266
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005267static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5268 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005269{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005270 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005271 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005272 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005273 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5274 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005275 struct drm_plane_state *old_primary_state =
5276 drm_atomic_get_old_plane_state(old_state, primary);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005277 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005278 struct intel_atomic_state *old_intel_state =
5279 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005280
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005281 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5282 hsw_disable_ips(old_crtc_state);
5283
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005284 if (old_primary_state) {
5285 struct intel_plane_state *new_primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005286 intel_atomic_get_new_plane_state(old_intel_state,
5287 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005288
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005289 intel_fbc_pre_update(crtc, pipe_config, new_primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005290 /*
5291 * Gen2 reports pipe underruns whenever all planes are disabled.
5292 * So disable underrun reporting before all the planes get disabled.
5293 */
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005294 if (IS_GEN2(dev_priv) && old_primary_state->visible &&
5295 (modeset || !new_primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005296 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005297 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005298
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305299 /* Display WA 827 */
5300 if (!needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305301 needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305302 skl_wa_clkgate(dev_priv, crtc->pipe, true);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305303 skl_wa_528(dev_priv, crtc->pipe, true);
5304 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305305
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005306 /*
5307 * Vblank time updates from the shadow to live plane control register
5308 * are blocked if the memory self-refresh mode is active at that
5309 * moment. So to make sure the plane gets truly disabled, disable
5310 * first the self-refresh mode. The self-refresh enable bit in turn
5311 * will be checked/applied by the HW only at the next frame start
5312 * event which is after the vblank start event, so we need to have a
5313 * wait-for-vblank between disabling the plane and the pipe.
5314 */
5315 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5316 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5317 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005318
Matt Ropered4a6a72016-02-23 17:20:13 -08005319 /*
5320 * IVB workaround: must disable low power watermarks for at least
5321 * one frame before enabling scaling. LP watermarks can be re-enabled
5322 * when scaling is disabled.
5323 *
5324 * WaCxSRDisabledForSpriteScaling:ivb
5325 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005326 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005327 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005328
5329 /*
5330 * If we're doing a modeset, we're done. No need to do any pre-vblank
5331 * watermark programming here.
5332 */
5333 if (needs_modeset(&pipe_config->base))
5334 return;
5335
5336 /*
5337 * For platforms that support atomic watermarks, program the
5338 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5339 * will be the intermediate values that are safe for both pre- and
5340 * post- vblank; when vblank happens, the 'active' values will be set
5341 * to the final 'target' values and we'll do this again to get the
5342 * optimal watermarks. For gen9+ platforms, the values we program here
5343 * will be the final target values which will get automatically latched
5344 * at vblank time; no further programming will be necessary.
5345 *
5346 * If a platform hasn't been transitioned to atomic watermarks yet,
5347 * we'll continue to update watermarks the old way, if flags tell
5348 * us to.
5349 */
5350 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005351 dev_priv->display.initial_watermarks(old_intel_state,
5352 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005353 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005354 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005355}
5356
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005357static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005358{
5359 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005361 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005362 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005363
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005364 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005365
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005366 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005367 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005368
Daniel Vetterf99d7062014-06-19 16:01:59 +02005369 /*
5370 * FIXME: Once we grow proper nuclear flip support out of this we need
5371 * to compute the mask of flip planes precisely. For the time being
5372 * consider this a flip to a NULL plane.
5373 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005374 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005375}
5376
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005377static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005378 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005379 struct drm_atomic_state *old_state)
5380{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005381 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005382 struct drm_connector *conn;
5383 int i;
5384
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005385 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005386 struct intel_encoder *encoder =
5387 to_intel_encoder(conn_state->best_encoder);
5388
5389 if (conn_state->crtc != crtc)
5390 continue;
5391
5392 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005393 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005394 }
5395}
5396
5397static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005398 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005399 struct drm_atomic_state *old_state)
5400{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005401 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005402 struct drm_connector *conn;
5403 int i;
5404
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005405 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005406 struct intel_encoder *encoder =
5407 to_intel_encoder(conn_state->best_encoder);
5408
5409 if (conn_state->crtc != crtc)
5410 continue;
5411
5412 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005413 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005414 }
5415}
5416
5417static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005418 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005419 struct drm_atomic_state *old_state)
5420{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005421 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005422 struct drm_connector *conn;
5423 int i;
5424
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005425 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005426 struct intel_encoder *encoder =
5427 to_intel_encoder(conn_state->best_encoder);
5428
5429 if (conn_state->crtc != crtc)
5430 continue;
5431
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005432 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005433 intel_opregion_notify_encoder(encoder, true);
5434 }
5435}
5436
5437static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005438 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005439 struct drm_atomic_state *old_state)
5440{
5441 struct drm_connector_state *old_conn_state;
5442 struct drm_connector *conn;
5443 int i;
5444
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005445 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005446 struct intel_encoder *encoder =
5447 to_intel_encoder(old_conn_state->best_encoder);
5448
5449 if (old_conn_state->crtc != crtc)
5450 continue;
5451
5452 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005453 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005454 }
5455}
5456
5457static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005458 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005459 struct drm_atomic_state *old_state)
5460{
5461 struct drm_connector_state *old_conn_state;
5462 struct drm_connector *conn;
5463 int i;
5464
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005465 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005466 struct intel_encoder *encoder =
5467 to_intel_encoder(old_conn_state->best_encoder);
5468
5469 if (old_conn_state->crtc != crtc)
5470 continue;
5471
5472 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005473 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005474 }
5475}
5476
5477static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005478 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005479 struct drm_atomic_state *old_state)
5480{
5481 struct drm_connector_state *old_conn_state;
5482 struct drm_connector *conn;
5483 int i;
5484
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005485 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005486 struct intel_encoder *encoder =
5487 to_intel_encoder(old_conn_state->best_encoder);
5488
5489 if (old_conn_state->crtc != crtc)
5490 continue;
5491
5492 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005493 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005494 }
5495}
5496
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005497static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5498 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005499{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005500 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005501 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005502 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5504 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005505 struct intel_atomic_state *old_intel_state =
5506 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005507
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005508 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005509 return;
5510
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005511 /*
5512 * Sometimes spurious CPU pipe underruns happen during FDI
5513 * training, at least with VGA+HDMI cloning. Suppress them.
5514 *
5515 * On ILK we get an occasional spurious CPU pipe underruns
5516 * between eDP port A enable and vdd enable. Also PCH port
5517 * enable seems to result in the occasional CPU pipe underrun.
5518 *
5519 * Spurious PCH underruns also occur during PCH enabling.
5520 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005521 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5522 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005523
5524 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005525 intel_prepare_shared_dpll(intel_crtc);
5526
Ville Syrjälä37a56502016-06-22 21:57:04 +03005527 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305528 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005529
5530 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005531 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005532
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005533 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005534 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005535 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005536 }
5537
5538 ironlake_set_pipeconf(crtc);
5539
Jesse Barnesf67a5592011-01-05 10:31:48 -08005540 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005541
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005542 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005543
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005544 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005545 /* Note: FDI PLL enabling _must_ be done before we enable the
5546 * cpu pipes, hence this is separate from all the other fdi/pch
5547 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005548 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005549 } else {
5550 assert_fdi_tx_disabled(dev_priv, pipe);
5551 assert_fdi_rx_disabled(dev_priv, pipe);
5552 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005553
Jesse Barnesb074cec2013-04-25 12:55:02 -07005554 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005555
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005556 /*
5557 * On ILK+ LUT must be loaded before the pipe is running but with
5558 * clocks enabled
5559 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005560 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005561
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005562 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005563 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005564 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005565
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005566 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005567 ironlake_pch_enable(old_intel_state, pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005568
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005569 assert_vblank_disabled(crtc);
5570 drm_crtc_vblank_on(crtc);
5571
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005572 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005573
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005574 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005575 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005576
Ville Syrjäläea80a662018-05-24 22:04:05 +03005577 /*
5578 * Must wait for vblank to avoid spurious PCH FIFO underruns.
5579 * And a second vblank wait is needed at least on ILK with
5580 * some interlaced HDMI modes. Let's do the double wait always
5581 * in case there are more corner cases we don't know about.
5582 */
5583 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005584 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläea80a662018-05-24 22:04:05 +03005585 intel_wait_for_vblank(dev_priv, pipe);
5586 }
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005587 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005588 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005589}
5590
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005591/* IPS only exists on ULT machines and is tied to pipe A. */
5592static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5593{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005594 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005595}
5596
Imre Deaked69cd42017-10-02 10:55:57 +03005597static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5598 enum pipe pipe, bool apply)
5599{
5600 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5601 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5602
5603 if (apply)
5604 val |= mask;
5605 else
5606 val &= ~mask;
5607
5608 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5609}
5610
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005611static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5612{
5613 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5614 enum pipe pipe = crtc->pipe;
5615 uint32_t val;
5616
5617 val = MBUS_DBOX_BW_CREDIT(1) | MBUS_DBOX_A_CREDIT(2);
5618
5619 /* Program B credit equally to all pipes */
5620 val |= MBUS_DBOX_B_CREDIT(24 / INTEL_INFO(dev_priv)->num_pipes);
5621
5622 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5623}
5624
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005625static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5626 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005627{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005628 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005629 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005631 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005632 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005633 struct intel_atomic_state *old_intel_state =
5634 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005635 bool psl_clkgate_wa;
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305636 u32 pipe_chicken;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005637
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005638 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005639 return;
5640
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005641 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005642
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005643 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005644 intel_enable_shared_dpll(intel_crtc);
5645
Paulo Zanonic27e9172018-04-27 16:14:36 -07005646 if (INTEL_GEN(dev_priv) >= 11)
5647 icl_map_plls_to_ports(crtc, pipe_config, old_state);
5648
Paulo Zanonic8af5272018-05-02 14:58:51 -07005649 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5650
Ville Syrjälä37a56502016-06-22 21:57:04 +03005651 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305652 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005653
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005654 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005655 intel_set_pipe_timings(intel_crtc);
5656
Jani Nikulabc58be62016-03-18 17:05:39 +02005657 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005658
Jani Nikula4d1de972016-03-18 17:05:42 +02005659 if (cpu_transcoder != TRANSCODER_EDP &&
5660 !transcoder_is_dsi(cpu_transcoder)) {
5661 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005662 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005663 }
5664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005665 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005666 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005667 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005668 }
5669
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005670 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005671 haswell_set_pipeconf(crtc);
5672
Jani Nikula391bf042016-03-18 17:05:40 +02005673 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005674
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005675 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005676
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005677 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005678
Imre Deaked69cd42017-10-02 10:55:57 +03005679 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5680 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5681 intel_crtc->config->pch_pfit.enabled;
5682 if (psl_clkgate_wa)
5683 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5684
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005685 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005686 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005687 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005688 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005689
5690 /*
5691 * On ILK+ LUT must be loaded before the pipe is running but with
5692 * clocks enabled
5693 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005694 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005695
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305696 /*
5697 * Display WA #1153: enable hardware to bypass the alpha math
5698 * and rounding for per-pixel values 00 and 0xff
5699 */
5700 if (INTEL_GEN(dev_priv) >= 11) {
5701 pipe_chicken = I915_READ(PIPE_CHICKEN(pipe));
5702 if (!(pipe_chicken & PER_PIXEL_ALPHA_BYPASS_EN))
5703 I915_WRITE_FW(PIPE_CHICKEN(pipe),
5704 pipe_chicken | PER_PIXEL_ALPHA_BYPASS_EN);
5705 }
5706
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005707 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005708 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005709 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005710
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005711 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005712 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005713
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005714 if (INTEL_GEN(dev_priv) >= 11)
5715 icl_pipe_mbus_enable(intel_crtc);
5716
Jani Nikula4d1de972016-03-18 17:05:42 +02005717 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005718 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005719 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005720
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005721 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005722 lpt_pch_enable(old_intel_state, pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005723
Ville Syrjälä00370712016-11-14 19:44:06 +02005724 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005725 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005726
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005727 assert_vblank_disabled(crtc);
5728 drm_crtc_vblank_on(crtc);
5729
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005730 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005731
Imre Deaked69cd42017-10-02 10:55:57 +03005732 if (psl_clkgate_wa) {
5733 intel_wait_for_vblank(dev_priv, pipe);
5734 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5735 }
5736
Paulo Zanonie4916942013-09-20 16:21:19 -03005737 /* If we change the relative order between pipe/planes enabling, we need
5738 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005739 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005740 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005741 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5742 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005743 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005744}
5745
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005746static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005747{
5748 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005749 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005750 int pipe = crtc->pipe;
5751
5752 /* To avoid upsetting the power well on haswell only disable the pfit if
5753 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005754 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005755 I915_WRITE(PF_CTL(pipe), 0);
5756 I915_WRITE(PF_WIN_POS(pipe), 0);
5757 I915_WRITE(PF_WIN_SZ(pipe), 0);
5758 }
5759}
5760
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005761static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5762 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005763{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005764 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005765 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005766 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5768 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005769
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005770 /*
5771 * Sometimes spurious CPU pipe underruns happen when the
5772 * pipe is already disabled, but FDI RX/TX is still enabled.
5773 * Happens at least with VGA+HDMI cloning. Suppress them.
5774 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005775 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5776 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005777
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005778 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005779
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005780 drm_crtc_vblank_off(crtc);
5781 assert_vblank_disabled(crtc);
5782
Ville Syrjälä4972f702017-11-29 17:37:32 +02005783 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005784
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005785 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005786
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005787 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005788 ironlake_fdi_disable(crtc);
5789
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005790 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005791
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005792 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005793 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005794
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005795 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005796 i915_reg_t reg;
5797 u32 temp;
5798
Daniel Vetterd925c592013-06-05 13:34:04 +02005799 /* disable TRANS_DP_CTL */
5800 reg = TRANS_DP_CTL(pipe);
5801 temp = I915_READ(reg);
5802 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5803 TRANS_DP_PORT_SEL_MASK);
5804 temp |= TRANS_DP_PORT_SEL_NONE;
5805 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005806
Daniel Vetterd925c592013-06-05 13:34:04 +02005807 /* disable DPLL_SEL */
5808 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005809 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005810 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005811 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005812
Daniel Vetterd925c592013-06-05 13:34:04 +02005813 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005814 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005815
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005816 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005817 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005818}
5819
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005820static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5821 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005822{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005823 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005824 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Imre Deak24a28172018-06-13 20:07:06 +03005826 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005827
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005828 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005829
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005830 drm_crtc_vblank_off(crtc);
5831 assert_vblank_disabled(crtc);
5832
Jani Nikula4d1de972016-03-18 17:05:42 +02005833 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005834 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005835 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005836
Imre Deak24a28172018-06-13 20:07:06 +03005837 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
5838 intel_ddi_set_vc_payload_alloc(old_crtc_state, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005839
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005840 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305841 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005842
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005843 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005844 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005845 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005846 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005847
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005848 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanonic27e9172018-04-27 16:14:36 -07005849
5850 if (INTEL_GEN(dev_priv) >= 11)
5851 icl_unmap_plls_to_ports(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005852}
5853
Jesse Barnes2dd24552013-04-25 12:55:01 -07005854static void i9xx_pfit_enable(struct intel_crtc *crtc)
5855{
5856 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005857 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005858 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005859
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005860 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005861 return;
5862
Daniel Vetterc0b03412013-05-28 12:05:54 +02005863 /*
5864 * The panel fitter should only be adjusted whilst the pipe is disabled,
5865 * according to register description and PRM.
5866 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005867 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5868 assert_pipe_disabled(dev_priv, crtc->pipe);
5869
Jesse Barnesb074cec2013-04-25 12:55:02 -07005870 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5871 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005872
5873 /* Border color in case we don't scale up to the full screen. Black by
5874 * default, change to something else for debugging. */
5875 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005876}
5877
Paulo Zanoniac213c12018-05-21 17:25:37 -07005878bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port)
5879{
5880 if (IS_ICELAKE(dev_priv))
5881 return port >= PORT_C && port <= PORT_F;
5882
5883 return false;
5884}
5885
5886enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, enum port port)
5887{
5888 if (!intel_port_is_tc(dev_priv, port))
5889 return PORT_TC_NONE;
5890
5891 return port - PORT_C;
5892}
5893
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005894enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005895{
5896 switch (port) {
5897 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005898 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005899 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005900 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005901 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005902 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005903 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005904 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005905 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005906 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005907 case PORT_F:
5908 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005909 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005910 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005911 return POWER_DOMAIN_PORT_OTHER;
5912 }
5913}
5914
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005915static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5916 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005917{
5918 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005919 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005920 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5922 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005923 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005924 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005925
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005926 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005927 return 0;
5928
Imre Deak17bd6e62018-01-09 14:20:40 +02005929 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5930 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005931 if (crtc_state->pch_pfit.enabled ||
5932 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005933 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005934
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005935 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5936 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5937
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005938 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005939 }
Imre Deak319be8a2014-03-04 19:22:57 +02005940
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005941 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005942 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005943
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005944 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005945 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005946
Imre Deak77d22dc2014-03-05 16:20:52 +02005947 return mask;
5948}
5949
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005950static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005951modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5952 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005953{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005954 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5956 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005957 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005958
5959 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005960 intel_crtc->enabled_power_domains = new_domains =
5961 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005962
Daniel Vetter5a21b662016-05-24 17:13:53 +02005963 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005964
5965 for_each_power_domain(domain, domains)
5966 intel_display_power_get(dev_priv, domain);
5967
Daniel Vetter5a21b662016-05-24 17:13:53 +02005968 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005969}
5970
5971static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005972 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005973{
5974 enum intel_display_power_domain domain;
5975
5976 for_each_power_domain(domain, domains)
5977 intel_display_power_put(dev_priv, domain);
5978}
5979
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005980static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5981 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005982{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005983 struct intel_atomic_state *old_intel_state =
5984 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005985 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005986 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005987 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005989 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005990
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005991 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005992 return;
5993
Ville Syrjälä37a56502016-06-22 21:57:04 +03005994 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305995 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005996
5997 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005998 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005999
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006000 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006001 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006002
6003 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6004 I915_WRITE(CHV_CANVAS(pipe), 0);
6005 }
6006
Daniel Vetter5b18e572014-04-24 23:55:06 +02006007 i9xx_set_pipeconf(intel_crtc);
6008
Jesse Barnes89b667f2013-04-18 14:51:36 -07006009 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006010
Daniel Vettera72e4c92014-09-30 10:56:47 +02006011 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006012
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006013 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006014
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006015 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006016 chv_prepare_pll(intel_crtc, intel_crtc->config);
6017 chv_enable_pll(intel_crtc, intel_crtc->config);
6018 } else {
6019 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6020 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006021 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006022
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006023 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006024
Jesse Barnes2dd24552013-04-25 12:55:01 -07006025 i9xx_pfit_enable(intel_crtc);
6026
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006027 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006028
Ville Syrjäläff32c542017-03-02 19:14:57 +02006029 dev_priv->display.initial_watermarks(old_intel_state,
6030 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006031 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006032
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006033 assert_vblank_disabled(crtc);
6034 drm_crtc_vblank_on(crtc);
6035
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006036 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006037}
6038
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006039static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6040{
6041 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006042 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006043
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006044 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6045 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006046}
6047
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006048static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6049 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006050{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006051 struct intel_atomic_state *old_intel_state =
6052 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006053 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006054 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006055 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006057 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006058
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006059 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006060 return;
6061
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006062 i9xx_set_pll_dividers(intel_crtc);
6063
Ville Syrjälä37a56502016-06-22 21:57:04 +03006064 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306065 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006066
6067 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006068 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006069
Daniel Vetter5b18e572014-04-24 23:55:06 +02006070 i9xx_set_pipeconf(intel_crtc);
6071
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006072 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006073
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006074 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006075 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006076
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006077 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006078
Ville Syrjälä939994d2017-09-13 17:08:56 +03006079 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02006080
Jesse Barnes2dd24552013-04-25 12:55:01 -07006081 i9xx_pfit_enable(intel_crtc);
6082
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006083 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006084
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006085 if (dev_priv->display.initial_watermarks != NULL)
6086 dev_priv->display.initial_watermarks(old_intel_state,
6087 intel_crtc->config);
6088 else
6089 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006090 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006091
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006092 assert_vblank_disabled(crtc);
6093 drm_crtc_vblank_on(crtc);
6094
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006095 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006096}
6097
Daniel Vetter87476d62013-04-11 16:29:06 +02006098static void i9xx_pfit_disable(struct intel_crtc *crtc)
6099{
6100 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006101 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006102
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006103 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006104 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006105
6106 assert_pipe_disabled(dev_priv, crtc->pipe);
6107
Daniel Vetter328d8e82013-05-08 10:36:31 +02006108 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6109 I915_READ(PFIT_CONTROL));
6110 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006111}
6112
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006113static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6114 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006115{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006116 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006117 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006118 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6120 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006121
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006122 /*
6123 * On gen2 planes are double buffered but the pipe isn't, so we must
6124 * wait for planes to fully turn off before disabling the pipe.
6125 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006126 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006127 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006128
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006129 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006130
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006131 drm_crtc_vblank_off(crtc);
6132 assert_vblank_disabled(crtc);
6133
Ville Syrjälä4972f702017-11-29 17:37:32 +02006134 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006135
Daniel Vetter87476d62013-04-11 16:29:06 +02006136 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006137
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006138 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006139
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006140 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006141 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006142 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006143 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006144 vlv_disable_pll(dev_priv, pipe);
6145 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006146 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006147 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006148
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006149 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006150
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006151 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006152 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006153
6154 if (!dev_priv->display.initial_watermarks)
6155 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03006156
6157 /* clock the pipe down to 640x480@60 to potentially save power */
6158 if (IS_I830(dev_priv))
6159 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006160}
6161
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006162static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
6163 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006164{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006165 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006167 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006168 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006169 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006170 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006171 struct drm_atomic_state *state;
6172 struct intel_crtc_state *crtc_state;
6173 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006174
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006175 if (!intel_crtc->active)
6176 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006177
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006178 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6179 const struct intel_plane_state *plane_state =
6180 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006181
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006182 if (plane_state->base.visible)
6183 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006184 }
6185
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006186 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006187 if (!state) {
6188 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6189 crtc->base.id, crtc->name);
6190 return;
6191 }
6192
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006193 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006194
6195 /* Everything's already locked, -EDEADLK can't happen. */
6196 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6197 ret = drm_atomic_add_affected_connectors(state, crtc);
6198
6199 WARN_ON(IS_ERR(crtc_state) || ret);
6200
6201 dev_priv->display.crtc_disable(crtc_state, state);
6202
Chris Wilson08536952016-10-14 13:18:18 +01006203 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006204
Ville Syrjälä78108b72016-05-27 20:59:19 +03006205 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6206 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006207
6208 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6209 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006210 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006211 crtc->enabled = false;
6212 crtc->state->connector_mask = 0;
6213 crtc->state->encoder_mask = 0;
6214
6215 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6216 encoder->base.crtc = NULL;
6217
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006218 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006219 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006220 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006221
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006222 domains = intel_crtc->enabled_power_domains;
6223 for_each_power_domain(domain, domains)
6224 intel_display_power_put(dev_priv, domain);
6225 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006226
6227 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006228 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006229 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006230}
6231
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006232/*
6233 * turn all crtc's off, but do not adjust state
6234 * This has to be paired with a call to intel_modeset_setup_hw_state.
6235 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006236int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006237{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006238 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006239 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006240 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006241
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006242 state = drm_atomic_helper_suspend(dev);
6243 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006244 if (ret)
6245 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006246 else
6247 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006248 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006249}
6250
Chris Wilsonea5b2132010-08-04 13:50:23 +01006251void intel_encoder_destroy(struct drm_encoder *encoder)
6252{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006253 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006254
Chris Wilsonea5b2132010-08-04 13:50:23 +01006255 drm_encoder_cleanup(encoder);
6256 kfree(intel_encoder);
6257}
6258
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006259/* Cross check the actual hw state with our own modeset state tracking (and it's
6260 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006261static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6262 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006263{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006264 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006265
6266 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6267 connector->base.base.id,
6268 connector->base.name);
6269
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006270 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006271 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006272
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006273 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006274 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006275
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006276 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006277 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006278
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006279 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006280 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006281
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006282 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006283 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006284
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006285 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006286 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006287
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006288 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006289 "attached encoder crtc differs from connector crtc\n");
6290 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006291 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006292 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006293 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006294 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006295 }
6296}
6297
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006298int intel_connector_init(struct intel_connector *connector)
6299{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006300 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006301
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006302 /*
6303 * Allocate enough memory to hold intel_digital_connector_state,
6304 * This might be a few bytes too many, but for connectors that don't
6305 * need it we'll free the state and allocate a smaller one on the first
6306 * succesful commit anyway.
6307 */
6308 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6309 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006310 return -ENOMEM;
6311
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006312 __drm_atomic_helper_connector_reset(&connector->base,
6313 &conn_state->base);
6314
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006315 return 0;
6316}
6317
6318struct intel_connector *intel_connector_alloc(void)
6319{
6320 struct intel_connector *connector;
6321
6322 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6323 if (!connector)
6324 return NULL;
6325
6326 if (intel_connector_init(connector) < 0) {
6327 kfree(connector);
6328 return NULL;
6329 }
6330
6331 return connector;
6332}
6333
James Ausmus091a4f92017-10-13 11:01:44 -07006334/*
6335 * Free the bits allocated by intel_connector_alloc.
6336 * This should only be used after intel_connector_alloc has returned
6337 * successfully, and before drm_connector_init returns successfully.
6338 * Otherwise the destroy callbacks for the connector and the state should
6339 * take care of proper cleanup/free
6340 */
6341void intel_connector_free(struct intel_connector *connector)
6342{
6343 kfree(to_intel_digital_connector_state(connector->base.state));
6344 kfree(connector);
6345}
6346
Daniel Vetterf0947c32012-07-02 13:10:34 +02006347/* Simple connector->get_hw_state implementation for encoders that support only
6348 * one connector and no cloning and hence the encoder state determines the state
6349 * of the connector. */
6350bool intel_connector_get_hw_state(struct intel_connector *connector)
6351{
Daniel Vetter24929352012-07-02 20:28:59 +02006352 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006353 struct intel_encoder *encoder = connector->encoder;
6354
6355 return encoder->get_hw_state(encoder, &pipe);
6356}
6357
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006358static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006359{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006360 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6361 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006362
6363 return 0;
6364}
6365
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006366static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006367 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006368{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006369 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006370 struct drm_atomic_state *state = pipe_config->base.state;
6371 struct intel_crtc *other_crtc;
6372 struct intel_crtc_state *other_crtc_state;
6373
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006374 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6375 pipe_name(pipe), pipe_config->fdi_lanes);
6376 if (pipe_config->fdi_lanes > 4) {
6377 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6378 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006379 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006380 }
6381
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006382 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006383 if (pipe_config->fdi_lanes > 2) {
6384 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6385 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006386 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006387 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006388 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006389 }
6390 }
6391
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006392 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006393 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006394
6395 /* Ivybridge 3 pipe is really complicated */
6396 switch (pipe) {
6397 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006398 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006399 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006400 if (pipe_config->fdi_lanes <= 2)
6401 return 0;
6402
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006403 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 other_crtc_state =
6405 intel_atomic_get_crtc_state(state, other_crtc);
6406 if (IS_ERR(other_crtc_state))
6407 return PTR_ERR(other_crtc_state);
6408
6409 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006410 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6411 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006412 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006413 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006414 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006415 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006416 if (pipe_config->fdi_lanes > 2) {
6417 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6418 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006419 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006420 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006421
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006422 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006423 other_crtc_state =
6424 intel_atomic_get_crtc_state(state, other_crtc);
6425 if (IS_ERR(other_crtc_state))
6426 return PTR_ERR(other_crtc_state);
6427
6428 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006430 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006431 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006432 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006433 default:
6434 BUG();
6435 }
6436}
6437
Daniel Vettere29c22c2013-02-21 00:00:16 +01006438#define RETRY 1
6439static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006440 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006441{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006443 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 int lane, link_bw, fdi_dotclock, ret;
6445 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006446
Daniel Vettere29c22c2013-02-21 00:00:16 +01006447retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006448 /* FDI is a binary signal running at ~2.7GHz, encoding
6449 * each output octet as 10 bits. The actual frequency
6450 * is stored as a divider into a 100MHz clock, and the
6451 * mode pixel clock is stored in units of 1KHz.
6452 * Hence the bw of each lane in terms of the mode signal
6453 * is:
6454 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006455 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006456
Damien Lespiau241bfc32013-09-25 16:45:37 +01006457 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006458
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006459 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006460 pipe_config->pipe_bpp);
6461
6462 pipe_config->fdi_lanes = lane;
6463
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006464 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006465 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006466
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006467 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006469 pipe_config->pipe_bpp -= 2*3;
6470 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6471 pipe_config->pipe_bpp);
6472 needs_recompute = true;
6473 pipe_config->bw_constrained = true;
6474
6475 goto retry;
6476 }
6477
6478 if (needs_recompute)
6479 return RETRY;
6480
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006481 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006482}
6483
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006484bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006485{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006486 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6487 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6488
6489 /* IPS only exists on ULT machines and is tied to pipe A. */
6490 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006491 return false;
6492
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006493 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006494 return false;
6495
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006496 if (crtc_state->pipe_bpp > 24)
6497 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006498
6499 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006500 * We compare against max which means we must take
6501 * the increased cdclk requirement into account when
6502 * calculating the new cdclk.
6503 *
6504 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006505 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006506 if (IS_BROADWELL(dev_priv) &&
6507 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6508 return false;
6509
6510 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006511}
6512
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006513static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006514{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006515 struct drm_i915_private *dev_priv =
6516 to_i915(crtc_state->base.crtc->dev);
6517 struct intel_atomic_state *intel_state =
6518 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006519
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006520 if (!hsw_crtc_state_ips_capable(crtc_state))
6521 return false;
6522
6523 if (crtc_state->ips_force_disable)
6524 return false;
6525
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006526 /* IPS should be fine as long as at least one plane is enabled. */
6527 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006528 return false;
6529
6530 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6531 if (IS_BROADWELL(dev_priv) &&
6532 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6533 return false;
6534
6535 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006536}
6537
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006538static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6539{
6540 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6541
6542 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006543 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006544 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6545}
6546
Ville Syrjäläceb99322017-01-20 20:22:05 +02006547static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6548{
6549 uint32_t pixel_rate;
6550
6551 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6552
6553 /*
6554 * We only use IF-ID interlacing. If we ever use
6555 * PF-ID we'll need to adjust the pixel_rate here.
6556 */
6557
6558 if (pipe_config->pch_pfit.enabled) {
6559 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6560 uint32_t pfit_size = pipe_config->pch_pfit.size;
6561
6562 pipe_w = pipe_config->pipe_src_w;
6563 pipe_h = pipe_config->pipe_src_h;
6564
6565 pfit_w = (pfit_size >> 16) & 0xFFFF;
6566 pfit_h = pfit_size & 0xFFFF;
6567 if (pipe_w < pfit_w)
6568 pipe_w = pfit_w;
6569 if (pipe_h < pfit_h)
6570 pipe_h = pfit_h;
6571
6572 if (WARN_ON(!pfit_w || !pfit_h))
6573 return pixel_rate;
6574
6575 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6576 pfit_w * pfit_h);
6577 }
6578
6579 return pixel_rate;
6580}
6581
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006582static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6583{
6584 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6585
6586 if (HAS_GMCH_DISPLAY(dev_priv))
6587 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6588 crtc_state->pixel_rate =
6589 crtc_state->base.adjusted_mode.crtc_clock;
6590 else
6591 crtc_state->pixel_rate =
6592 ilk_pipe_pixel_rate(crtc_state);
6593}
6594
Daniel Vettera43f6e02013-06-07 23:10:32 +02006595static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006596 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006597{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006598 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006599 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006600 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006601 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006602
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006603 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006604 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006605
6606 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006607 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006608 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006609 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006610 if (intel_crtc_supports_double_wide(crtc) &&
6611 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006612 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006613 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006614 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006615 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006616
Ville Syrjäläf3261152016-05-24 21:34:18 +03006617 if (adjusted_mode->crtc_clock > clock_limit) {
6618 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6619 adjusted_mode->crtc_clock, clock_limit,
6620 yesno(pipe_config->double_wide));
6621 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006622 }
Chris Wilson89749352010-09-12 18:25:19 +01006623
Shashank Sharma25edf912017-07-21 20:55:07 +05306624 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6625 /*
6626 * There is only one pipe CSC unit per pipe, and we need that
6627 * for output conversion from RGB->YCBCR. So if CTM is already
6628 * applied we can't support YCBCR420 output.
6629 */
6630 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6631 return -EINVAL;
6632 }
6633
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006634 /*
6635 * Pipe horizontal size must be even in:
6636 * - DVO ganged mode
6637 * - LVDS dual channel mode
6638 * - Double wide pipe
6639 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006640 if (pipe_config->pipe_src_w & 1) {
6641 if (pipe_config->double_wide) {
6642 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6643 return -EINVAL;
6644 }
6645
6646 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6647 intel_is_dual_link_lvds(dev)) {
6648 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6649 return -EINVAL;
6650 }
6651 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006652
Damien Lespiau8693a822013-05-03 18:48:11 +01006653 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6654 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006655 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006656 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006657 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006658 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006659
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006660 intel_crtc_compute_pixel_rate(pipe_config);
6661
Daniel Vetter877d48d2013-04-19 11:24:43 +02006662 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006663 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006664
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006665 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006666}
6667
Zhenyu Wang2c072452009-06-05 15:38:42 +08006668static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006669intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006670{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006671 while (*num > DATA_LINK_M_N_MASK ||
6672 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006673 *num >>= 1;
6674 *den >>= 1;
6675 }
6676}
6677
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006678static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006679 uint32_t *ret_m, uint32_t *ret_n,
6680 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006681{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006682 /*
6683 * Reduce M/N as much as possible without loss in precision. Several DP
6684 * dongles in particular seem to be fussy about too large *link* M/N
6685 * values. The passed in values are more likely to have the least
6686 * significant bits zero than M after rounding below, so do this first.
6687 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006688 if (reduce_m_n) {
6689 while ((m & 1) == 0 && (n & 1) == 0) {
6690 m >>= 1;
6691 n >>= 1;
6692 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006693 }
6694
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006695 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6696 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6697 intel_reduce_m_n_ratio(ret_m, ret_n);
6698}
6699
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006700void
6701intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6702 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006703 struct intel_link_m_n *m_n,
6704 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006705{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006706 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006707
6708 compute_m_n(bits_per_pixel * pixel_clock,
6709 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006710 &m_n->gmch_m, &m_n->gmch_n,
6711 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006712
6713 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006714 &m_n->link_m, &m_n->link_n,
6715 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006716}
6717
Chris Wilsona7615032011-01-12 17:04:08 +00006718static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6719{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006720 if (i915_modparams.panel_use_ssc >= 0)
6721 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006722 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006723 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006724}
6725
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006726static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006727{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006728 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006729}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006730
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006731static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6732{
6733 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006734}
6735
Daniel Vetterf47709a2013-03-28 10:42:02 +01006736static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006737 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006738 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006739{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006740 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006741 u32 fp, fp2 = 0;
6742
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006743 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006744 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006745 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006746 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006747 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006748 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006749 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006750 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006751 }
6752
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006753 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006754
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006755 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006756 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006757 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006758 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006759 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006760 }
6761}
6762
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006763static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6764 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006765{
6766 u32 reg_val;
6767
6768 /*
6769 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6770 * and set it to a reasonable value instead.
6771 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006772 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006773 reg_val &= 0xffffff00;
6774 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006775 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006776
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006777 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006778 reg_val &= 0x00ffffff;
6779 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006780 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006781
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006782 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006783 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006784 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006785
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006786 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006787 reg_val &= 0x00ffffff;
6788 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006789 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006790}
6791
Daniel Vetterb5518422013-05-03 11:49:48 +02006792static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6793 struct intel_link_m_n *m_n)
6794{
6795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006796 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006797 int pipe = crtc->pipe;
6798
Daniel Vettere3b95f12013-05-03 11:49:49 +02006799 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6800 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6801 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6802 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006803}
6804
6805static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006806 struct intel_link_m_n *m_n,
6807 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006808{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006809 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006810 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006811 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006812
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006813 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006814 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6815 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6816 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6817 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006818 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6819 * for gen < 8) and if DRRS is supported (to make sure the
6820 * registers are not unnecessarily accessed).
6821 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006822 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6823 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006824 I915_WRITE(PIPE_DATA_M2(transcoder),
6825 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6826 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6827 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6828 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6829 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006830 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006831 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6832 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6833 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6834 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006835 }
6836}
6837
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306838void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006839{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306840 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6841
6842 if (m_n == M1_N1) {
6843 dp_m_n = &crtc->config->dp_m_n;
6844 dp_m2_n2 = &crtc->config->dp_m2_n2;
6845 } else if (m_n == M2_N2) {
6846
6847 /*
6848 * M2_N2 registers are not supported. Hence m2_n2 divider value
6849 * needs to be programmed into M1_N1.
6850 */
6851 dp_m_n = &crtc->config->dp_m2_n2;
6852 } else {
6853 DRM_ERROR("Unsupported divider value\n");
6854 return;
6855 }
6856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006857 if (crtc->config->has_pch_encoder)
6858 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006859 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306860 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006861}
6862
Daniel Vetter251ac862015-06-18 10:30:24 +02006863static void vlv_compute_dpll(struct intel_crtc *crtc,
6864 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006865{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006866 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006867 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006868 if (crtc->pipe != PIPE_A)
6869 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006870
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006871 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006872 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006873 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6874 DPLL_EXT_BUFFER_ENABLE_VLV;
6875
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006876 pipe_config->dpll_hw_state.dpll_md =
6877 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6878}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006879
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006880static void chv_compute_dpll(struct intel_crtc *crtc,
6881 struct intel_crtc_state *pipe_config)
6882{
6883 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006884 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006885 if (crtc->pipe != PIPE_A)
6886 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6887
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006888 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006889 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006890 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6891
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006892 pipe_config->dpll_hw_state.dpll_md =
6893 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006894}
6895
Ville Syrjäläd288f652014-10-28 13:20:22 +02006896static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006897 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006898{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006899 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006900 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006901 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006902 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006903 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006904 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006905
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006906 /* Enable Refclk */
6907 I915_WRITE(DPLL(pipe),
6908 pipe_config->dpll_hw_state.dpll &
6909 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6910
6911 /* No need to actually set up the DPLL with DSI */
6912 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6913 return;
6914
Ville Syrjäläa5805162015-05-26 20:42:30 +03006915 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006916
Ville Syrjäläd288f652014-10-28 13:20:22 +02006917 bestn = pipe_config->dpll.n;
6918 bestm1 = pipe_config->dpll.m1;
6919 bestm2 = pipe_config->dpll.m2;
6920 bestp1 = pipe_config->dpll.p1;
6921 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006922
Jesse Barnes89b667f2013-04-18 14:51:36 -07006923 /* See eDP HDMI DPIO driver vbios notes doc */
6924
6925 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006926 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006927 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006928
6929 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006930 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006931
6932 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006933 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006934 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006935 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006936
6937 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006938 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006939
6940 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006941 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6942 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6943 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006944 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006945
6946 /*
6947 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6948 * but we don't support that).
6949 * Note: don't use the DAC post divider as it seems unstable.
6950 */
6951 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006953
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006954 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006956
Jesse Barnes89b667f2013-04-18 14:51:36 -07006957 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006958 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006959 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6960 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006962 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006963 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006964 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006965 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006966
Ville Syrjälä37a56502016-06-22 21:57:04 +03006967 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006968 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006969 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006971 0x0df40000);
6972 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006974 0x0df70000);
6975 } else { /* HDMI or VGA */
6976 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006977 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006979 0x0df70000);
6980 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006981 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006982 0x0df40000);
6983 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006984
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006985 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006986 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006987 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006988 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006990
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006991 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006992 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006993}
6994
Ville Syrjäläd288f652014-10-28 13:20:22 +02006995static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006996 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006997{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006998 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006999 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007000 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007001 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307002 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007003 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307004 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307005 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007006
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007007 /* Enable Refclk and SSC */
7008 I915_WRITE(DPLL(pipe),
7009 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7010
7011 /* No need to actually set up the DPLL with DSI */
7012 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7013 return;
7014
Ville Syrjäläd288f652014-10-28 13:20:22 +02007015 bestn = pipe_config->dpll.n;
7016 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7017 bestm1 = pipe_config->dpll.m1;
7018 bestm2 = pipe_config->dpll.m2 >> 22;
7019 bestp1 = pipe_config->dpll.p1;
7020 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307021 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307022 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307023 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007024
Ville Syrjäläa5805162015-05-26 20:42:30 +03007025 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007026
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007027 /* p1 and p2 divider */
7028 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7029 5 << DPIO_CHV_S1_DIV_SHIFT |
7030 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7031 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7032 1 << DPIO_CHV_K_DIV_SHIFT);
7033
7034 /* Feedback post-divider - m2 */
7035 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7036
7037 /* Feedback refclk divider - n and m1 */
7038 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7039 DPIO_CHV_M1_DIV_BY_2 |
7040 1 << DPIO_CHV_N_DIV_SHIFT);
7041
7042 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007043 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007044
7045 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307046 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7047 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7048 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7049 if (bestm2_frac)
7050 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7051 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007052
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307053 /* Program digital lock detect threshold */
7054 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7055 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7056 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7057 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7058 if (!bestm2_frac)
7059 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7060 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7061
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007062 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307063 if (vco == 5400000) {
7064 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7065 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7066 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7067 tribuf_calcntr = 0x9;
7068 } else if (vco <= 6200000) {
7069 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7070 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7071 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7072 tribuf_calcntr = 0x9;
7073 } else if (vco <= 6480000) {
7074 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7075 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7076 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7077 tribuf_calcntr = 0x8;
7078 } else {
7079 /* Not supported. Apply the same limits as in the max case */
7080 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7081 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7082 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7083 tribuf_calcntr = 0;
7084 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007085 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7086
Ville Syrjälä968040b2015-03-11 22:52:08 +02007087 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307088 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7089 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7090 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7091
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007092 /* AFC Recal */
7093 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7094 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7095 DPIO_AFC_RECAL);
7096
Ville Syrjäläa5805162015-05-26 20:42:30 +03007097 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007098}
7099
Ville Syrjäläd288f652014-10-28 13:20:22 +02007100/**
7101 * vlv_force_pll_on - forcibly enable just the PLL
7102 * @dev_priv: i915 private structure
7103 * @pipe: pipe PLL to enable
7104 * @dpll: PLL configuration
7105 *
7106 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7107 * in cases where we need the PLL enabled even when @pipe is not going to
7108 * be enabled.
7109 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007110int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007111 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007112{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007113 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007114 struct intel_crtc_state *pipe_config;
7115
7116 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7117 if (!pipe_config)
7118 return -ENOMEM;
7119
7120 pipe_config->base.crtc = &crtc->base;
7121 pipe_config->pixel_multiplier = 1;
7122 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007123
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007124 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007125 chv_compute_dpll(crtc, pipe_config);
7126 chv_prepare_pll(crtc, pipe_config);
7127 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007128 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007129 vlv_compute_dpll(crtc, pipe_config);
7130 vlv_prepare_pll(crtc, pipe_config);
7131 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007132 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007133
7134 kfree(pipe_config);
7135
7136 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007137}
7138
7139/**
7140 * vlv_force_pll_off - forcibly disable just the PLL
7141 * @dev_priv: i915 private structure
7142 * @pipe: pipe PLL to disable
7143 *
7144 * Disable the PLL for @pipe. To be used in cases where we need
7145 * the PLL enabled even when @pipe is not going to be enabled.
7146 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007147void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007148{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007149 if (IS_CHERRYVIEW(dev_priv))
7150 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007151 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007152 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007153}
7154
Daniel Vetter251ac862015-06-18 10:30:24 +02007155static void i9xx_compute_dpll(struct intel_crtc *crtc,
7156 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007157 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007158{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007159 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007160 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007161 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007162
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007163 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307164
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007165 dpll = DPLL_VGA_MODE_DIS;
7166
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007167 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007168 dpll |= DPLLB_MODE_LVDS;
7169 else
7170 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007171
Jani Nikula73f67aa2016-12-07 22:48:09 +02007172 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7173 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007174 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007175 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007176 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007177
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007178 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7179 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007180 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007181
Ville Syrjälä37a56502016-06-22 21:57:04 +03007182 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007183 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007184
7185 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007186 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007187 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7188 else {
7189 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007190 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007191 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7192 }
7193 switch (clock->p2) {
7194 case 5:
7195 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7196 break;
7197 case 7:
7198 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7199 break;
7200 case 10:
7201 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7202 break;
7203 case 14:
7204 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7205 break;
7206 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007207 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007208 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7209
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007210 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007211 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007212 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007213 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007214 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7215 else
7216 dpll |= PLL_REF_INPUT_DREFCLK;
7217
7218 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007219 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007220
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007221 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007222 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007223 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007224 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007225 }
7226}
7227
Daniel Vetter251ac862015-06-18 10:30:24 +02007228static void i8xx_compute_dpll(struct intel_crtc *crtc,
7229 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007230 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007231{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007232 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007233 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007234 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007235 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007236
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007237 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307238
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007239 dpll = DPLL_VGA_MODE_DIS;
7240
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007241 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007242 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7243 } else {
7244 if (clock->p1 == 2)
7245 dpll |= PLL_P1_DIVIDE_BY_TWO;
7246 else
7247 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7248 if (clock->p2 == 4)
7249 dpll |= PLL_P2_DIVIDE_BY_4;
7250 }
7251
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007252 if (!IS_I830(dev_priv) &&
7253 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007254 dpll |= DPLL_DVO_2X_MODE;
7255
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007256 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007257 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007258 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7259 else
7260 dpll |= PLL_REF_INPUT_DREFCLK;
7261
7262 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007263 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007264}
7265
Daniel Vetter8a654f32013-06-01 17:16:22 +02007266static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007267{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007268 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007269 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007270 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007271 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007272 uint32_t crtc_vtotal, crtc_vblank_end;
7273 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007274
7275 /* We need to be careful not to changed the adjusted mode, for otherwise
7276 * the hw state checker will get angry at the mismatch. */
7277 crtc_vtotal = adjusted_mode->crtc_vtotal;
7278 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007279
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007280 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007281 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007282 crtc_vtotal -= 1;
7283 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007284
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007285 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007286 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7287 else
7288 vsyncshift = adjusted_mode->crtc_hsync_start -
7289 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007290 if (vsyncshift < 0)
7291 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007292 }
7293
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007294 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007295 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007296
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007297 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007298 (adjusted_mode->crtc_hdisplay - 1) |
7299 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007300 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007301 (adjusted_mode->crtc_hblank_start - 1) |
7302 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007303 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007304 (adjusted_mode->crtc_hsync_start - 1) |
7305 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7306
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007307 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007308 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007309 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007310 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007311 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007312 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007313 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007314 (adjusted_mode->crtc_vsync_start - 1) |
7315 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7316
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007317 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7318 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7319 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7320 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007321 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007322 (pipe == PIPE_B || pipe == PIPE_C))
7323 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7324
Jani Nikulabc58be62016-03-18 17:05:39 +02007325}
7326
7327static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7328{
7329 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007330 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007331 enum pipe pipe = intel_crtc->pipe;
7332
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007333 /* pipesrc controls the size that is scaled from, which should
7334 * always be the user's requested size.
7335 */
7336 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007337 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7338 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007339}
7340
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007341static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007342 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007343{
7344 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007345 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007346 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7347 uint32_t tmp;
7348
7349 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007350 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7351 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007352 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007353 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7354 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007355 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007356 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7357 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007358
7359 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007360 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7361 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007362 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007363 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7364 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007365 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007366 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7367 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007368
7369 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007370 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7371 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7372 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007373 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007374}
7375
7376static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7377 struct intel_crtc_state *pipe_config)
7378{
7379 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007380 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007381 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007382
7383 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007384 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7385 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7386
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007387 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7388 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007389}
7390
Daniel Vetterf6a83282014-02-11 15:28:57 -08007391void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007392 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007393{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007394 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7395 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7396 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7397 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007398
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007399 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7400 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7401 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7402 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007403
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007404 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007405 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007406
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007407 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007408
7409 mode->hsync = drm_mode_hsync(mode);
7410 mode->vrefresh = drm_mode_vrefresh(mode);
7411 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007412}
7413
Daniel Vetter84b046f2013-02-19 18:48:54 +01007414static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7415{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007416 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007417 uint32_t pipeconf;
7418
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007419 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007420
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007421 /* we keep both pipes enabled on 830 */
7422 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007423 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007425 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007426 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007427
Daniel Vetterff9ce462013-04-24 14:57:17 +02007428 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007429 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7430 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007431 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007432 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007433 pipeconf |= PIPECONF_DITHER_EN |
7434 PIPECONF_DITHER_TYPE_SP;
7435
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007436 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007437 case 18:
7438 pipeconf |= PIPECONF_6BPC;
7439 break;
7440 case 24:
7441 pipeconf |= PIPECONF_8BPC;
7442 break;
7443 case 30:
7444 pipeconf |= PIPECONF_10BPC;
7445 break;
7446 default:
7447 /* Case prevented by intel_choose_pipe_bpp_dither. */
7448 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007449 }
7450 }
7451
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007452 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007453 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007454 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007455 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7456 else
7457 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7458 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007459 pipeconf |= PIPECONF_PROGRESSIVE;
7460
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007461 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007462 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007463 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007464
Daniel Vetter84b046f2013-02-19 18:48:54 +01007465 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7466 POSTING_READ(PIPECONF(intel_crtc->pipe));
7467}
7468
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007469static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7470 struct intel_crtc_state *crtc_state)
7471{
7472 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007473 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007474 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007475 int refclk = 48000;
7476
7477 memset(&crtc_state->dpll_hw_state, 0,
7478 sizeof(crtc_state->dpll_hw_state));
7479
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007480 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007481 if (intel_panel_use_ssc(dev_priv)) {
7482 refclk = dev_priv->vbt.lvds_ssc_freq;
7483 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7484 }
7485
7486 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007487 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007488 limit = &intel_limits_i8xx_dvo;
7489 } else {
7490 limit = &intel_limits_i8xx_dac;
7491 }
7492
7493 if (!crtc_state->clock_set &&
7494 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7495 refclk, NULL, &crtc_state->dpll)) {
7496 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7497 return -EINVAL;
7498 }
7499
7500 i8xx_compute_dpll(crtc, crtc_state, NULL);
7501
7502 return 0;
7503}
7504
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007505static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7506 struct intel_crtc_state *crtc_state)
7507{
7508 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007509 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007510 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007511 int refclk = 96000;
7512
7513 memset(&crtc_state->dpll_hw_state, 0,
7514 sizeof(crtc_state->dpll_hw_state));
7515
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007516 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007517 if (intel_panel_use_ssc(dev_priv)) {
7518 refclk = dev_priv->vbt.lvds_ssc_freq;
7519 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7520 }
7521
7522 if (intel_is_dual_link_lvds(dev))
7523 limit = &intel_limits_g4x_dual_channel_lvds;
7524 else
7525 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007526 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7527 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007528 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007529 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007530 limit = &intel_limits_g4x_sdvo;
7531 } else {
7532 /* The option is for other outputs */
7533 limit = &intel_limits_i9xx_sdvo;
7534 }
7535
7536 if (!crtc_state->clock_set &&
7537 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7538 refclk, NULL, &crtc_state->dpll)) {
7539 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7540 return -EINVAL;
7541 }
7542
7543 i9xx_compute_dpll(crtc, crtc_state, NULL);
7544
7545 return 0;
7546}
7547
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007548static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7549 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007550{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007551 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007552 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007553 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007554 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007555
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007556 memset(&crtc_state->dpll_hw_state, 0,
7557 sizeof(crtc_state->dpll_hw_state));
7558
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007559 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007560 if (intel_panel_use_ssc(dev_priv)) {
7561 refclk = dev_priv->vbt.lvds_ssc_freq;
7562 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7563 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007564
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007565 limit = &intel_limits_pineview_lvds;
7566 } else {
7567 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007568 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007569
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007570 if (!crtc_state->clock_set &&
7571 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7572 refclk, NULL, &crtc_state->dpll)) {
7573 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7574 return -EINVAL;
7575 }
7576
7577 i9xx_compute_dpll(crtc, crtc_state, NULL);
7578
7579 return 0;
7580}
7581
7582static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7583 struct intel_crtc_state *crtc_state)
7584{
7585 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007586 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007587 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007588 int refclk = 96000;
7589
7590 memset(&crtc_state->dpll_hw_state, 0,
7591 sizeof(crtc_state->dpll_hw_state));
7592
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007593 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007594 if (intel_panel_use_ssc(dev_priv)) {
7595 refclk = dev_priv->vbt.lvds_ssc_freq;
7596 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007597 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007598
7599 limit = &intel_limits_i9xx_lvds;
7600 } else {
7601 limit = &intel_limits_i9xx_sdvo;
7602 }
7603
7604 if (!crtc_state->clock_set &&
7605 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7606 refclk, NULL, &crtc_state->dpll)) {
7607 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7608 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007609 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007610
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007611 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007612
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007613 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007614}
7615
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007616static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7617 struct intel_crtc_state *crtc_state)
7618{
7619 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007620 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007621
7622 memset(&crtc_state->dpll_hw_state, 0,
7623 sizeof(crtc_state->dpll_hw_state));
7624
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007625 if (!crtc_state->clock_set &&
7626 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7627 refclk, NULL, &crtc_state->dpll)) {
7628 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7629 return -EINVAL;
7630 }
7631
7632 chv_compute_dpll(crtc, crtc_state);
7633
7634 return 0;
7635}
7636
7637static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7638 struct intel_crtc_state *crtc_state)
7639{
7640 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007641 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007642
7643 memset(&crtc_state->dpll_hw_state, 0,
7644 sizeof(crtc_state->dpll_hw_state));
7645
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007646 if (!crtc_state->clock_set &&
7647 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7648 refclk, NULL, &crtc_state->dpll)) {
7649 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7650 return -EINVAL;
7651 }
7652
7653 vlv_compute_dpll(crtc, crtc_state);
7654
7655 return 0;
7656}
7657
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007658static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007659 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007660{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007661 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007662 uint32_t tmp;
7663
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007664 if (INTEL_GEN(dev_priv) <= 3 &&
7665 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007666 return;
7667
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007668 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007669 if (!(tmp & PFIT_ENABLE))
7670 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007671
Daniel Vetter06922822013-07-11 13:35:40 +02007672 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007673 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007674 if (crtc->pipe != PIPE_B)
7675 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007676 } else {
7677 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7678 return;
7679 }
7680
Daniel Vetter06922822013-07-11 13:35:40 +02007681 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007682 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007683}
7684
Jesse Barnesacbec812013-09-20 11:29:32 -07007685static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007686 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007687{
7688 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007689 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007690 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007691 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007692 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007693 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007694
Ville Syrjäläb5219732016-03-15 16:40:01 +02007695 /* In case of DSI, DPLL will not be used */
7696 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307697 return;
7698
Ville Syrjäläa5805162015-05-26 20:42:30 +03007699 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007700 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007701 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007702
7703 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7704 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7705 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7706 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7707 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7708
Imre Deakdccbea32015-06-22 23:35:51 +03007709 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007710}
7711
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007712static void
7713i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7714 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007715{
7716 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007717 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007718 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7719 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007720 enum pipe pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007721 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007722 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007723 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007724 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007725 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007726
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007727 if (!plane->get_hw_state(plane, &pipe))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007728 return;
7729
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007730 WARN_ON(pipe != crtc->pipe);
7731
Damien Lespiaud9806c92015-01-21 14:07:19 +00007732 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007733 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007734 DRM_DEBUG_KMS("failed to alloc fb\n");
7735 return;
7736 }
7737
Damien Lespiau1b842c82015-01-21 13:50:54 +00007738 fb = &intel_fb->base;
7739
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007740 fb->dev = dev;
7741
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007742 val = I915_READ(DSPCNTR(i9xx_plane));
7743
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007744 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007745 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007746 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007747 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007748 }
7749 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007750
7751 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007752 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007753 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007754
Ville Syrjälä81894b22017-11-17 21:19:13 +02007755 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7756 offset = I915_READ(DSPOFFSET(i9xx_plane));
7757 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7758 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007759 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007760 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007761 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007762 offset = I915_READ(DSPLINOFF(i9xx_plane));
7763 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007764 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007765 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007766 }
7767 plane_config->base = base;
7768
7769 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007770 fb->width = ((val >> 16) & 0xfff) + 1;
7771 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007772
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007773 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007774 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007775
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007776 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007777
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007778 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007779
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007780 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7781 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007782 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007783 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007784
Damien Lespiau2d140302015-02-05 17:22:18 +00007785 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007786}
7787
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007788static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007789 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007790{
7791 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007792 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007793 int pipe = pipe_config->cpu_transcoder;
7794 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007795 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007796 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007797 int refclk = 100000;
7798
Ville Syrjäläb5219732016-03-15 16:40:01 +02007799 /* In case of DSI, DPLL will not be used */
7800 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7801 return;
7802
Ville Syrjäläa5805162015-05-26 20:42:30 +03007803 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007804 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7805 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7806 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7807 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007808 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007809 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007810
7811 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007812 clock.m2 = (pll_dw0 & 0xff) << 22;
7813 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7814 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007815 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7816 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7817 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7818
Imre Deakdccbea32015-06-22 23:35:51 +03007819 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007820}
7821
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007822static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007823 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007824{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007825 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007826 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007827 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007828 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007829
Imre Deak17290502016-02-12 18:55:11 +02007830 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7831 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007832 return false;
7833
Daniel Vettere143a212013-07-04 12:01:15 +02007834 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007835 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007836
Imre Deak17290502016-02-12 18:55:11 +02007837 ret = false;
7838
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007839 tmp = I915_READ(PIPECONF(crtc->pipe));
7840 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007841 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007842
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007843 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7844 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007845 switch (tmp & PIPECONF_BPC_MASK) {
7846 case PIPECONF_6BPC:
7847 pipe_config->pipe_bpp = 18;
7848 break;
7849 case PIPECONF_8BPC:
7850 pipe_config->pipe_bpp = 24;
7851 break;
7852 case PIPECONF_10BPC:
7853 pipe_config->pipe_bpp = 30;
7854 break;
7855 default:
7856 break;
7857 }
7858 }
7859
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007860 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007861 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007862 pipe_config->limited_color_range = true;
7863
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007864 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007865 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7866
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007867 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007868 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007869
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007870 i9xx_get_pfit_config(crtc, pipe_config);
7871
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007872 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007873 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007874 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007875 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7876 else
7877 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007878 pipe_config->pixel_multiplier =
7879 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7880 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007881 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007882 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007883 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007884 tmp = I915_READ(DPLL(crtc->pipe));
7885 pipe_config->pixel_multiplier =
7886 ((tmp & SDVO_MULTIPLIER_MASK)
7887 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7888 } else {
7889 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7890 * port and will be fixed up in the encoder->get_config
7891 * function. */
7892 pipe_config->pixel_multiplier = 1;
7893 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007894 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007895 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007896 /*
7897 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7898 * on 830. Filter it out here so that we don't
7899 * report errors due to that.
7900 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007901 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007902 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7903
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007904 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7905 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007906 } else {
7907 /* Mask out read-only status bits. */
7908 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7909 DPLL_PORTC_READY_MASK |
7910 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007911 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007912
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007913 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007914 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007915 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007916 vlv_crtc_clock_get(crtc, pipe_config);
7917 else
7918 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007919
Ville Syrjälä0f646142015-08-26 19:39:18 +03007920 /*
7921 * Normally the dotclock is filled in by the encoder .get_config()
7922 * but in case the pipe is enabled w/o any ports we need a sane
7923 * default.
7924 */
7925 pipe_config->base.adjusted_mode.crtc_clock =
7926 pipe_config->port_clock / pipe_config->pixel_multiplier;
7927
Imre Deak17290502016-02-12 18:55:11 +02007928 ret = true;
7929
7930out:
7931 intel_display_power_put(dev_priv, power_domain);
7932
7933 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007934}
7935
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007936static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007937{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007938 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007939 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007940 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007941 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007942 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007943 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007944 bool has_ck505 = false;
7945 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007946 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007947
7948 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007949 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007950 switch (encoder->type) {
7951 case INTEL_OUTPUT_LVDS:
7952 has_panel = true;
7953 has_lvds = true;
7954 break;
7955 case INTEL_OUTPUT_EDP:
7956 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007957 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007958 has_cpu_edp = true;
7959 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007960 default:
7961 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007962 }
7963 }
7964
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007965 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007966 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007967 can_ssc = has_ck505;
7968 } else {
7969 has_ck505 = false;
7970 can_ssc = true;
7971 }
7972
Lyude1c1a24d2016-06-14 11:04:09 -04007973 /* Check if any DPLLs are using the SSC source */
7974 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7975 u32 temp = I915_READ(PCH_DPLL(i));
7976
7977 if (!(temp & DPLL_VCO_ENABLE))
7978 continue;
7979
7980 if ((temp & PLL_REF_INPUT_MASK) ==
7981 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7982 using_ssc_source = true;
7983 break;
7984 }
7985 }
7986
7987 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7988 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007989
7990 /* Ironlake: try to setup display ref clock before DPLL
7991 * enabling. This is only under driver's control after
7992 * PCH B stepping, previous chipset stepping should be
7993 * ignoring this setting.
7994 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007995 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007996
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007997 /* As we must carefully and slowly disable/enable each source in turn,
7998 * compute the final state we want first and check if we need to
7999 * make any changes at all.
8000 */
8001 final = val;
8002 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008003 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008004 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008005 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008006 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8007
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008008 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008009 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008010 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008011
Keith Packard199e5d72011-09-22 12:01:57 -07008012 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008013 final |= DREF_SSC_SOURCE_ENABLE;
8014
8015 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8016 final |= DREF_SSC1_ENABLE;
8017
8018 if (has_cpu_edp) {
8019 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8020 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8021 else
8022 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8023 } else
8024 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008025 } else if (using_ssc_source) {
8026 final |= DREF_SSC_SOURCE_ENABLE;
8027 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008028 }
8029
8030 if (final == val)
8031 return;
8032
8033 /* Always enable nonspread source */
8034 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8035
8036 if (has_ck505)
8037 val |= DREF_NONSPREAD_CK505_ENABLE;
8038 else
8039 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8040
8041 if (has_panel) {
8042 val &= ~DREF_SSC_SOURCE_MASK;
8043 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008044
Keith Packard199e5d72011-09-22 12:01:57 -07008045 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008046 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008047 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008048 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008049 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008050 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008051
8052 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008053 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008054 POSTING_READ(PCH_DREF_CONTROL);
8055 udelay(200);
8056
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008057 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008058
8059 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008060 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008061 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008062 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008063 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008064 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008065 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008066 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008067 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008068
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008069 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008070 POSTING_READ(PCH_DREF_CONTROL);
8071 udelay(200);
8072 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008073 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008074
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008075 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008076
8077 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008078 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008079
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008080 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008081 POSTING_READ(PCH_DREF_CONTROL);
8082 udelay(200);
8083
Lyude1c1a24d2016-06-14 11:04:09 -04008084 if (!using_ssc_source) {
8085 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008086
Lyude1c1a24d2016-06-14 11:04:09 -04008087 /* Turn off the SSC source */
8088 val &= ~DREF_SSC_SOURCE_MASK;
8089 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008090
Lyude1c1a24d2016-06-14 11:04:09 -04008091 /* Turn off SSC1 */
8092 val &= ~DREF_SSC1_ENABLE;
8093
8094 I915_WRITE(PCH_DREF_CONTROL, val);
8095 POSTING_READ(PCH_DREF_CONTROL);
8096 udelay(200);
8097 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008098 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008099
8100 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008101}
8102
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008103static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008104{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008105 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008106
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008107 tmp = I915_READ(SOUTH_CHICKEN2);
8108 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8109 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008110
Imre Deakcf3598c2016-06-28 13:37:31 +03008111 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8112 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008113 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008114
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008115 tmp = I915_READ(SOUTH_CHICKEN2);
8116 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8117 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008118
Imre Deakcf3598c2016-06-28 13:37:31 +03008119 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8120 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008121 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008122}
8123
8124/* WaMPhyProgramming:hsw */
8125static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8126{
8127 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008128
8129 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8130 tmp &= ~(0xFF << 24);
8131 tmp |= (0x12 << 24);
8132 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8133
Paulo Zanonidde86e22012-12-01 12:04:25 -02008134 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8135 tmp |= (1 << 11);
8136 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8137
8138 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8139 tmp |= (1 << 11);
8140 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8141
Paulo Zanonidde86e22012-12-01 12:04:25 -02008142 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8143 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8144 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8145
8146 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8147 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8148 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8149
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008150 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8151 tmp &= ~(7 << 13);
8152 tmp |= (5 << 13);
8153 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008154
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008155 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8156 tmp &= ~(7 << 13);
8157 tmp |= (5 << 13);
8158 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008159
8160 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8161 tmp &= ~0xFF;
8162 tmp |= 0x1C;
8163 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8164
8165 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8166 tmp &= ~0xFF;
8167 tmp |= 0x1C;
8168 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8169
8170 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8171 tmp &= ~(0xFF << 16);
8172 tmp |= (0x1C << 16);
8173 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8174
8175 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8176 tmp &= ~(0xFF << 16);
8177 tmp |= (0x1C << 16);
8178 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8179
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008180 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8181 tmp |= (1 << 27);
8182 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008183
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008184 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8185 tmp |= (1 << 27);
8186 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008187
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008188 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8189 tmp &= ~(0xF << 28);
8190 tmp |= (4 << 28);
8191 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008192
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008193 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8194 tmp &= ~(0xF << 28);
8195 tmp |= (4 << 28);
8196 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008197}
8198
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008199/* Implements 3 different sequences from BSpec chapter "Display iCLK
8200 * Programming" based on the parameters passed:
8201 * - Sequence to enable CLKOUT_DP
8202 * - Sequence to enable CLKOUT_DP without spread
8203 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8204 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008205static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8206 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008207{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008208 uint32_t reg, tmp;
8209
8210 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8211 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008212 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8213 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008214 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008215
Ville Syrjäläa5805162015-05-26 20:42:30 +03008216 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008217
8218 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8219 tmp &= ~SBI_SSCCTL_DISABLE;
8220 tmp |= SBI_SSCCTL_PATHALT;
8221 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8222
8223 udelay(24);
8224
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008225 if (with_spread) {
8226 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8227 tmp &= ~SBI_SSCCTL_PATHALT;
8228 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008229
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008230 if (with_fdi) {
8231 lpt_reset_fdi_mphy(dev_priv);
8232 lpt_program_fdi_mphy(dev_priv);
8233 }
8234 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008235
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008236 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008237 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8238 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8239 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008240
Ville Syrjäläa5805162015-05-26 20:42:30 +03008241 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008242}
8243
Paulo Zanoni47701c32013-07-23 11:19:25 -03008244/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008245static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008246{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008247 uint32_t reg, tmp;
8248
Ville Syrjäläa5805162015-05-26 20:42:30 +03008249 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008250
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008251 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008252 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8253 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8254 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8255
8256 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8257 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8258 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8259 tmp |= SBI_SSCCTL_PATHALT;
8260 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8261 udelay(32);
8262 }
8263 tmp |= SBI_SSCCTL_DISABLE;
8264 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8265 }
8266
Ville Syrjäläa5805162015-05-26 20:42:30 +03008267 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008268}
8269
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008270#define BEND_IDX(steps) ((50 + (steps)) / 5)
8271
8272static const uint16_t sscdivintphase[] = {
8273 [BEND_IDX( 50)] = 0x3B23,
8274 [BEND_IDX( 45)] = 0x3B23,
8275 [BEND_IDX( 40)] = 0x3C23,
8276 [BEND_IDX( 35)] = 0x3C23,
8277 [BEND_IDX( 30)] = 0x3D23,
8278 [BEND_IDX( 25)] = 0x3D23,
8279 [BEND_IDX( 20)] = 0x3E23,
8280 [BEND_IDX( 15)] = 0x3E23,
8281 [BEND_IDX( 10)] = 0x3F23,
8282 [BEND_IDX( 5)] = 0x3F23,
8283 [BEND_IDX( 0)] = 0x0025,
8284 [BEND_IDX( -5)] = 0x0025,
8285 [BEND_IDX(-10)] = 0x0125,
8286 [BEND_IDX(-15)] = 0x0125,
8287 [BEND_IDX(-20)] = 0x0225,
8288 [BEND_IDX(-25)] = 0x0225,
8289 [BEND_IDX(-30)] = 0x0325,
8290 [BEND_IDX(-35)] = 0x0325,
8291 [BEND_IDX(-40)] = 0x0425,
8292 [BEND_IDX(-45)] = 0x0425,
8293 [BEND_IDX(-50)] = 0x0525,
8294};
8295
8296/*
8297 * Bend CLKOUT_DP
8298 * steps -50 to 50 inclusive, in steps of 5
8299 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8300 * change in clock period = -(steps / 10) * 5.787 ps
8301 */
8302static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8303{
8304 uint32_t tmp;
8305 int idx = BEND_IDX(steps);
8306
8307 if (WARN_ON(steps % 5 != 0))
8308 return;
8309
8310 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8311 return;
8312
8313 mutex_lock(&dev_priv->sb_lock);
8314
8315 if (steps % 10 != 0)
8316 tmp = 0xAAAAAAAB;
8317 else
8318 tmp = 0x00000000;
8319 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8320
8321 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8322 tmp &= 0xffff0000;
8323 tmp |= sscdivintphase[idx];
8324 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8325
8326 mutex_unlock(&dev_priv->sb_lock);
8327}
8328
8329#undef BEND_IDX
8330
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008331static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008332{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008333 struct intel_encoder *encoder;
8334 bool has_vga = false;
8335
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008336 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008337 switch (encoder->type) {
8338 case INTEL_OUTPUT_ANALOG:
8339 has_vga = true;
8340 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008341 default:
8342 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008343 }
8344 }
8345
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008346 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008347 lpt_bend_clkout_dp(dev_priv, 0);
8348 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008349 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008350 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008351 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008352}
8353
Paulo Zanonidde86e22012-12-01 12:04:25 -02008354/*
8355 * Initialize reference clocks when the driver loads
8356 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008357void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008358{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008359 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008360 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008361 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008362 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008363}
8364
Daniel Vetter6ff93602013-04-19 11:24:36 +02008365static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008366{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008367 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8369 int pipe = intel_crtc->pipe;
8370 uint32_t val;
8371
Daniel Vetter78114072013-06-13 00:54:57 +02008372 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008373
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008374 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008375 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008376 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008377 break;
8378 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008379 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008380 break;
8381 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008382 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008383 break;
8384 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008385 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008386 break;
8387 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008388 /* Case prevented by intel_choose_pipe_bpp_dither. */
8389 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008390 }
8391
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008392 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008393 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8394
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008395 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008396 val |= PIPECONF_INTERLACED_ILK;
8397 else
8398 val |= PIPECONF_PROGRESSIVE;
8399
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008400 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008401 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008402
Paulo Zanonic8203562012-09-12 10:06:29 -03008403 I915_WRITE(PIPECONF(pipe), val);
8404 POSTING_READ(PIPECONF(pipe));
8405}
8406
Daniel Vetter6ff93602013-04-19 11:24:36 +02008407static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008408{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008409 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008411 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008412 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008413
Jani Nikula391bf042016-03-18 17:05:40 +02008414 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008415 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008417 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008418 val |= PIPECONF_INTERLACED_ILK;
8419 else
8420 val |= PIPECONF_PROGRESSIVE;
8421
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008422 I915_WRITE(PIPECONF(cpu_transcoder), val);
8423 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008424}
8425
Jani Nikula391bf042016-03-18 17:05:40 +02008426static void haswell_set_pipemisc(struct drm_crtc *crtc)
8427{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008428 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308430 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008431
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008432 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008433 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008434
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008435 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008436 case 18:
8437 val |= PIPEMISC_DITHER_6_BPC;
8438 break;
8439 case 24:
8440 val |= PIPEMISC_DITHER_8_BPC;
8441 break;
8442 case 30:
8443 val |= PIPEMISC_DITHER_10_BPC;
8444 break;
8445 case 36:
8446 val |= PIPEMISC_DITHER_12_BPC;
8447 break;
8448 default:
8449 /* Case prevented by pipe_config_set_bpp. */
8450 BUG();
8451 }
8452
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008453 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008454 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8455
Shashank Sharmab22ca992017-07-24 19:19:32 +05308456 if (config->ycbcr420) {
8457 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8458 PIPEMISC_YUV420_ENABLE |
8459 PIPEMISC_YUV420_MODE_FULL_BLEND;
8460 }
8461
Jani Nikula391bf042016-03-18 17:05:40 +02008462 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008463 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008464}
8465
Paulo Zanonid4b19312012-11-29 11:29:32 -02008466int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8467{
8468 /*
8469 * Account for spread spectrum to avoid
8470 * oversubscribing the link. Max center spread
8471 * is 2.5%; use 5% for safety's sake.
8472 */
8473 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008474 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008475}
8476
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008477static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008478{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008479 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008480}
8481
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008482static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8483 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008484 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008485{
8486 struct drm_crtc *crtc = &intel_crtc->base;
8487 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008488 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008489 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008490 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008491
Chris Wilsonc1858122010-12-03 21:35:48 +00008492 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008493 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008494 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008495 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008496 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008497 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008498 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008499 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008500 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008501
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008502 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008503
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008504 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8505 fp |= FP_CB_TUNE;
8506
8507 if (reduced_clock) {
8508 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8509
8510 if (reduced_clock->m < factor * reduced_clock->n)
8511 fp2 |= FP_CB_TUNE;
8512 } else {
8513 fp2 = fp;
8514 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008515
Chris Wilson5eddb702010-09-11 13:48:45 +01008516 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008517
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008518 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008519 dpll |= DPLLB_MODE_LVDS;
8520 else
8521 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008522
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008523 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008524 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008525
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008526 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8527 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008528 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008529
Ville Syrjälä37a56502016-06-22 21:57:04 +03008530 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008531 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008532
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008533 /*
8534 * The high speed IO clock is only really required for
8535 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8536 * possible to share the DPLL between CRT and HDMI. Enabling
8537 * the clock needlessly does no real harm, except use up a
8538 * bit of power potentially.
8539 *
8540 * We'll limit this to IVB with 3 pipes, since it has only two
8541 * DPLLs and so DPLL sharing is the only way to get three pipes
8542 * driving PCH ports at the same time. On SNB we could do this,
8543 * and potentially avoid enabling the second DPLL, but it's not
8544 * clear if it''s a win or loss power wise. No point in doing
8545 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8546 */
8547 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8548 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8549 dpll |= DPLL_SDVO_HIGH_SPEED;
8550
Eric Anholta07d6782011-03-30 13:01:08 -07008551 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008552 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008553 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008554 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008555
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008556 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008557 case 5:
8558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8559 break;
8560 case 7:
8561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8562 break;
8563 case 10:
8564 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8565 break;
8566 case 14:
8567 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8568 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008569 }
8570
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008571 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8572 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008573 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008574 else
8575 dpll |= PLL_REF_INPUT_DREFCLK;
8576
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008577 dpll |= DPLL_VCO_ENABLE;
8578
8579 crtc_state->dpll_hw_state.dpll = dpll;
8580 crtc_state->dpll_hw_state.fp0 = fp;
8581 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008582}
8583
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008584static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8585 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008586{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008587 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008588 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008589 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008590 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008591
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008592 memset(&crtc_state->dpll_hw_state, 0,
8593 sizeof(crtc_state->dpll_hw_state));
8594
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008595 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8596 if (!crtc_state->has_pch_encoder)
8597 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008598
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008599 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008600 if (intel_panel_use_ssc(dev_priv)) {
8601 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8602 dev_priv->vbt.lvds_ssc_freq);
8603 refclk = dev_priv->vbt.lvds_ssc_freq;
8604 }
8605
8606 if (intel_is_dual_link_lvds(dev)) {
8607 if (refclk == 100000)
8608 limit = &intel_limits_ironlake_dual_lvds_100m;
8609 else
8610 limit = &intel_limits_ironlake_dual_lvds;
8611 } else {
8612 if (refclk == 100000)
8613 limit = &intel_limits_ironlake_single_lvds_100m;
8614 else
8615 limit = &intel_limits_ironlake_single_lvds;
8616 }
8617 } else {
8618 limit = &intel_limits_ironlake_dac;
8619 }
8620
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008621 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008622 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8623 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008624 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8625 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008626 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008627
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008628 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008629
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008630 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008631 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8632 pipe_name(crtc->pipe));
8633 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008634 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008635
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008636 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008637}
8638
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008639static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8640 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008641{
8642 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008643 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008644 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008645
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008646 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8647 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8648 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8649 & ~TU_SIZE_MASK;
8650 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8651 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8652 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8653}
8654
8655static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8656 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008657 struct intel_link_m_n *m_n,
8658 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008659{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008660 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008661 enum pipe pipe = crtc->pipe;
8662
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008663 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008664 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8665 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8666 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8667 & ~TU_SIZE_MASK;
8668 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8669 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8670 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008671 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8672 * gen < 8) and if DRRS is supported (to make sure the
8673 * registers are not unnecessarily read).
8674 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008675 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008676 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008677 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8678 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8679 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8680 & ~TU_SIZE_MASK;
8681 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8682 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8683 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8684 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008685 } else {
8686 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8687 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8688 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8689 & ~TU_SIZE_MASK;
8690 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8691 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8692 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8693 }
8694}
8695
8696void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008697 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008698{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008699 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008700 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8701 else
8702 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008703 &pipe_config->dp_m_n,
8704 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008705}
8706
Daniel Vetter72419202013-04-04 13:28:53 +02008707static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008708 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008709{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008710 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008711 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008712}
8713
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008714static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008715 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008716{
8717 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008718 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008719 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8720 uint32_t ps_ctrl = 0;
8721 int id = -1;
8722 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008723
Chandra Kondurua1b22782015-04-07 15:28:45 -07008724 /* find scaler attached to this pipe */
8725 for (i = 0; i < crtc->num_scalers; i++) {
8726 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8727 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8728 id = i;
8729 pipe_config->pch_pfit.enabled = true;
8730 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8731 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8732 break;
8733 }
8734 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008735
Chandra Kondurua1b22782015-04-07 15:28:45 -07008736 scaler_state->scaler_id = id;
8737 if (id >= 0) {
8738 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8739 } else {
8740 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008741 }
8742}
8743
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008744static void
8745skylake_get_initial_plane_config(struct intel_crtc *crtc,
8746 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008747{
8748 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008749 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008750 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8751 enum plane_id plane_id = plane->id;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008752 enum pipe pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008753 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008754 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008755 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008756 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008757 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008758
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008759 if (!plane->get_hw_state(plane, &pipe))
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008760 return;
8761
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008762 WARN_ON(pipe != crtc->pipe);
8763
Damien Lespiaud9806c92015-01-21 14:07:19 +00008764 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008765 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008766 DRM_DEBUG_KMS("failed to alloc fb\n");
8767 return;
8768 }
8769
Damien Lespiau1b842c82015-01-21 13:50:54 +00008770 fb = &intel_fb->base;
8771
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008772 fb->dev = dev;
8773
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008774 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008775
James Ausmusb5972772018-01-30 11:49:16 -02008776 if (INTEL_GEN(dev_priv) >= 11)
8777 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8778 else
8779 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008780
8781 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008782 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008783 alpha &= PLANE_COLOR_ALPHA_MASK;
8784 } else {
8785 alpha = val & PLANE_CTL_ALPHA_MASK;
8786 }
8787
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008788 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008789 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008790 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008791
Damien Lespiau40f46282015-02-27 11:15:21 +00008792 tiling = val & PLANE_CTL_TILED_MASK;
8793 switch (tiling) {
8794 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008795 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008796 break;
8797 case PLANE_CTL_TILED_X:
8798 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008799 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008800 break;
8801 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008802 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8803 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8804 else
8805 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008806 break;
8807 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008808 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8809 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8810 else
8811 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008812 break;
8813 default:
8814 MISSING_CASE(tiling);
8815 goto error;
8816 }
8817
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008818 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008819 plane_config->base = base;
8820
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008821 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008822
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008823 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008824 fb->height = ((val >> 16) & 0xfff) + 1;
8825 fb->width = ((val >> 0) & 0x1fff) + 1;
8826
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008827 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008828 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008829 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8830
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008831 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008832
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008833 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008834
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008835 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8836 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008837 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008838 plane_config->size);
8839
Damien Lespiau2d140302015-02-05 17:22:18 +00008840 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008841 return;
8842
8843error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008844 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008845}
8846
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008847static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008848 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008849{
8850 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008851 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008852 uint32_t tmp;
8853
8854 tmp = I915_READ(PF_CTL(crtc->pipe));
8855
8856 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008857 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008858 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8859 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008860
8861 /* We currently do not free assignements of panel fitters on
8862 * ivb/hsw (since we don't use the higher upscaling modes which
8863 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008864 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008865 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8866 PF_PIPE_SEL_IVB(crtc->pipe));
8867 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008868 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008869}
8870
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008871static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008872 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008873{
8874 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008875 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008876 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008877 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008878 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008879
Imre Deak17290502016-02-12 18:55:11 +02008880 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8881 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008882 return false;
8883
Daniel Vettere143a212013-07-04 12:01:15 +02008884 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008885 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008886
Imre Deak17290502016-02-12 18:55:11 +02008887 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008888 tmp = I915_READ(PIPECONF(crtc->pipe));
8889 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008890 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008891
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008892 switch (tmp & PIPECONF_BPC_MASK) {
8893 case PIPECONF_6BPC:
8894 pipe_config->pipe_bpp = 18;
8895 break;
8896 case PIPECONF_8BPC:
8897 pipe_config->pipe_bpp = 24;
8898 break;
8899 case PIPECONF_10BPC:
8900 pipe_config->pipe_bpp = 30;
8901 break;
8902 case PIPECONF_12BPC:
8903 pipe_config->pipe_bpp = 36;
8904 break;
8905 default:
8906 break;
8907 }
8908
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008909 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8910 pipe_config->limited_color_range = true;
8911
Daniel Vetterab9412b2013-05-03 11:49:46 +02008912 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008913 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008914 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008915
Daniel Vetter88adfff2013-03-28 10:42:01 +01008916 pipe_config->has_pch_encoder = true;
8917
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008918 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8919 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8920 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008921
8922 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008923
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008924 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008925 /*
8926 * The pipe->pch transcoder and pch transcoder->pll
8927 * mapping is fixed.
8928 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008929 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008930 } else {
8931 tmp = I915_READ(PCH_DPLL_SEL);
8932 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008933 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008934 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008935 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008936 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008937
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008938 pipe_config->shared_dpll =
8939 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8940 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008941
Lucas De Marchiee1398b2018-03-20 15:06:33 -07008942 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
8943 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008944
8945 tmp = pipe_config->dpll_hw_state.dpll;
8946 pipe_config->pixel_multiplier =
8947 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8948 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008949
8950 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008951 } else {
8952 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008953 }
8954
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008955 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008956 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008957
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008958 ironlake_get_pfit_config(crtc, pipe_config);
8959
Imre Deak17290502016-02-12 18:55:11 +02008960 ret = true;
8961
8962out:
8963 intel_display_power_put(dev_priv, power_domain);
8964
8965 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008966}
8967
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008968static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8969{
Chris Wilson91c8a322016-07-05 10:40:23 +01008970 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008971 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008972
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008973 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008974 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008975 pipe_name(crtc->pipe));
8976
Imre Deak9c3a16c2017-08-14 18:15:30 +03008977 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8978 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008979 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008980 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8981 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008982 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008983 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008984 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008985 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008986 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008987 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008988 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008989 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008990 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008991 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008992 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008993
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008994 /*
8995 * In theory we can still leave IRQs enabled, as long as only the HPD
8996 * interrupts remain enabled. We used to check for that, but since it's
8997 * gen-specific and since we only disable LCPLL after we fully disable
8998 * the interrupts, the check below should be enough.
8999 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009000 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009001}
9002
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009003static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9004{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009005 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009006 return I915_READ(D_COMP_HSW);
9007 else
9008 return I915_READ(D_COMP_BDW);
9009}
9010
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009011static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9012{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009013 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009014 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009015 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9016 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01009017 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009018 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009019 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009020 I915_WRITE(D_COMP_BDW, val);
9021 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009022 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009023}
9024
9025/*
9026 * This function implements pieces of two sequences from BSpec:
9027 * - Sequence for display software to disable LCPLL
9028 * - Sequence for display software to allow package C8+
9029 * The steps implemented here are just the steps that actually touch the LCPLL
9030 * register. Callers should take care of disabling all the display engine
9031 * functions, doing the mode unset, fixing interrupts, etc.
9032 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009033static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9034 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009035{
9036 uint32_t val;
9037
9038 assert_can_disable_lcpll(dev_priv);
9039
9040 val = I915_READ(LCPLL_CTL);
9041
9042 if (switch_to_fclk) {
9043 val |= LCPLL_CD_SOURCE_FCLK;
9044 I915_WRITE(LCPLL_CTL, val);
9045
Imre Deakf53dd632016-06-28 13:37:32 +03009046 if (wait_for_us(I915_READ(LCPLL_CTL) &
9047 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009048 DRM_ERROR("Switching to FCLK failed\n");
9049
9050 val = I915_READ(LCPLL_CTL);
9051 }
9052
9053 val |= LCPLL_PLL_DISABLE;
9054 I915_WRITE(LCPLL_CTL, val);
9055 POSTING_READ(LCPLL_CTL);
9056
Chris Wilson24d84412016-06-30 15:33:07 +01009057 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009058 DRM_ERROR("LCPLL still locked\n");
9059
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009060 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009061 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009062 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009063 ndelay(100);
9064
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009065 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9066 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009067 DRM_ERROR("D_COMP RCOMP still in progress\n");
9068
9069 if (allow_power_down) {
9070 val = I915_READ(LCPLL_CTL);
9071 val |= LCPLL_POWER_DOWN_ALLOW;
9072 I915_WRITE(LCPLL_CTL, val);
9073 POSTING_READ(LCPLL_CTL);
9074 }
9075}
9076
9077/*
9078 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9079 * source.
9080 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009081static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009082{
9083 uint32_t val;
9084
9085 val = I915_READ(LCPLL_CTL);
9086
9087 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9088 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9089 return;
9090
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009091 /*
9092 * Make sure we're not on PC8 state before disabling PC8, otherwise
9093 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009094 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009095 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009096
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009097 if (val & LCPLL_POWER_DOWN_ALLOW) {
9098 val &= ~LCPLL_POWER_DOWN_ALLOW;
9099 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009100 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009101 }
9102
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009103 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009104 val |= D_COMP_COMP_FORCE;
9105 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009106 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009107
9108 val = I915_READ(LCPLL_CTL);
9109 val &= ~LCPLL_PLL_DISABLE;
9110 I915_WRITE(LCPLL_CTL, val);
9111
Chris Wilson93220c02016-06-30 15:33:08 +01009112 if (intel_wait_for_register(dev_priv,
9113 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9114 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009115 DRM_ERROR("LCPLL not locked yet\n");
9116
9117 if (val & LCPLL_CD_SOURCE_FCLK) {
9118 val = I915_READ(LCPLL_CTL);
9119 val &= ~LCPLL_CD_SOURCE_FCLK;
9120 I915_WRITE(LCPLL_CTL, val);
9121
Imre Deakf53dd632016-06-28 13:37:32 +03009122 if (wait_for_us((I915_READ(LCPLL_CTL) &
9123 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009124 DRM_ERROR("Switching back to LCPLL failed\n");
9125 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009126
Mika Kuoppala59bad942015-01-16 11:34:40 +02009127 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009128
Ville Syrjälä4c75b942016-10-31 22:37:12 +02009129 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009130 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009131}
9132
Paulo Zanoni765dab672014-03-07 20:08:18 -03009133/*
9134 * Package states C8 and deeper are really deep PC states that can only be
9135 * reached when all the devices on the system allow it, so even if the graphics
9136 * device allows PC8+, it doesn't mean the system will actually get to these
9137 * states. Our driver only allows PC8+ when going into runtime PM.
9138 *
9139 * The requirements for PC8+ are that all the outputs are disabled, the power
9140 * well is disabled and most interrupts are disabled, and these are also
9141 * requirements for runtime PM. When these conditions are met, we manually do
9142 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9143 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9144 * hang the machine.
9145 *
9146 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9147 * the state of some registers, so when we come back from PC8+ we need to
9148 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9149 * need to take care of the registers kept by RC6. Notice that this happens even
9150 * if we don't put the device in PCI D3 state (which is what currently happens
9151 * because of the runtime PM support).
9152 *
9153 * For more, read "Display Sequences for Package C8" on the hardware
9154 * documentation.
9155 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009156void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009157{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009158 uint32_t val;
9159
Paulo Zanonic67a4702013-08-19 13:18:09 -03009160 DRM_DEBUG_KMS("Enabling package C8+\n");
9161
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009162 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009163 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9164 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9165 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9166 }
9167
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009168 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009169 hsw_disable_lcpll(dev_priv, true, true);
9170}
9171
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009172void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009173{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009174 uint32_t val;
9175
Paulo Zanonic67a4702013-08-19 13:18:09 -03009176 DRM_DEBUG_KMS("Disabling package C8+\n");
9177
9178 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009179 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009180
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009181 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009182 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9183 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9184 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9185 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009186}
9187
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009188static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9189 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009190{
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009191 struct intel_atomic_state *state =
9192 to_intel_atomic_state(crtc_state->base.state);
9193
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009194 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009195 struct intel_encoder *encoder =
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009196 intel_get_crtc_new_encoder(state, crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009197
9198 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9199 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9200 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009201 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009202 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009203 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009204
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009205 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009206}
9207
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009208static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9209 enum port port,
9210 struct intel_crtc_state *pipe_config)
9211{
9212 enum intel_dpll_id id;
9213 u32 temp;
9214
9215 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009216 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009217
9218 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9219 return;
9220
9221 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9222}
9223
Paulo Zanoni970888e2018-05-21 17:25:44 -07009224static void icelake_get_ddi_pll(struct drm_i915_private *dev_priv,
9225 enum port port,
9226 struct intel_crtc_state *pipe_config)
9227{
9228 enum intel_dpll_id id;
9229 u32 temp;
9230
9231 /* TODO: TBT pll not implemented. */
9232 switch (port) {
9233 case PORT_A:
9234 case PORT_B:
9235 temp = I915_READ(DPCLKA_CFGCR0_ICL) &
9236 DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9237 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
9238
9239 if (WARN_ON(id != DPLL_ID_ICL_DPLL0 && id != DPLL_ID_ICL_DPLL1))
9240 return;
9241 break;
9242 case PORT_C:
9243 id = DPLL_ID_ICL_MGPLL1;
9244 break;
9245 case PORT_D:
9246 id = DPLL_ID_ICL_MGPLL2;
9247 break;
9248 case PORT_E:
9249 id = DPLL_ID_ICL_MGPLL3;
9250 break;
9251 case PORT_F:
9252 id = DPLL_ID_ICL_MGPLL4;
9253 break;
9254 default:
9255 MISSING_CASE(port);
9256 return;
9257 }
9258
9259 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9260}
9261
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309262static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9263 enum port port,
9264 struct intel_crtc_state *pipe_config)
9265{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009266 enum intel_dpll_id id;
9267
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309268 switch (port) {
9269 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009270 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309271 break;
9272 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009273 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309274 break;
9275 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009276 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309277 break;
9278 default:
9279 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009280 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309281 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009282
9283 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309284}
9285
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009286static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9287 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009288 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009289{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009290 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009291 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009292
9293 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009294 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009295
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009296 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009297 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009298
9299 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009300}
9301
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009302static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9303 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009304 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009305{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009306 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009307 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009308
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009309 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009310 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009311 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009312 break;
9313 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009314 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009315 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009316 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009317 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009318 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009319 case PORT_CLK_SEL_LCPLL_810:
9320 id = DPLL_ID_LCPLL_810;
9321 break;
9322 case PORT_CLK_SEL_LCPLL_1350:
9323 id = DPLL_ID_LCPLL_1350;
9324 break;
9325 case PORT_CLK_SEL_LCPLL_2700:
9326 id = DPLL_ID_LCPLL_2700;
9327 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009328 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009329 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009330 /* fall through */
9331 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009332 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009333 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009334
9335 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009336}
9337
Jani Nikulacf304292016-03-18 17:05:41 +02009338static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9339 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009340 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009341{
9342 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009343 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009344 enum intel_display_power_domain power_domain;
9345 u32 tmp;
9346
Imre Deakd9a7bc62016-05-12 16:18:50 +03009347 /*
9348 * The pipe->transcoder mapping is fixed with the exception of the eDP
9349 * transcoder handled below.
9350 */
Jani Nikulacf304292016-03-18 17:05:41 +02009351 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9352
9353 /*
9354 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9355 * consistency and less surprising code; it's in always on power).
9356 */
9357 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9358 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9359 enum pipe trans_edp_pipe;
9360 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9361 default:
9362 WARN(1, "unknown pipe linked to edp transcoder\n");
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -05009363 /* fall through */
Jani Nikulacf304292016-03-18 17:05:41 +02009364 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9365 case TRANS_DDI_EDP_INPUT_A_ON:
9366 trans_edp_pipe = PIPE_A;
9367 break;
9368 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9369 trans_edp_pipe = PIPE_B;
9370 break;
9371 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9372 trans_edp_pipe = PIPE_C;
9373 break;
9374 }
9375
9376 if (trans_edp_pipe == crtc->pipe)
9377 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9378 }
9379
9380 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9381 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9382 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009383 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009384
9385 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9386
9387 return tmp & PIPECONF_ENABLE;
9388}
9389
Jani Nikula4d1de972016-03-18 17:05:42 +02009390static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9391 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009392 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009393{
9394 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009395 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009396 enum intel_display_power_domain power_domain;
9397 enum port port;
9398 enum transcoder cpu_transcoder;
9399 u32 tmp;
9400
Jani Nikula4d1de972016-03-18 17:05:42 +02009401 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9402 if (port == PORT_A)
9403 cpu_transcoder = TRANSCODER_DSI_A;
9404 else
9405 cpu_transcoder = TRANSCODER_DSI_C;
9406
9407 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9408 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9409 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009410 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009411
Imre Deakdb18b6a2016-03-24 12:41:40 +02009412 /*
9413 * The PLL needs to be enabled with a valid divider
9414 * configuration, otherwise accessing DSI registers will hang
9415 * the machine. See BSpec North Display Engine
9416 * registers/MIPI[BXT]. We can break out here early, since we
9417 * need the same DSI PLL to be enabled for both DSI ports.
9418 */
Jani Nikulae5186342018-07-05 16:25:08 +03009419 if (!bxt_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +02009420 break;
9421
Jani Nikula4d1de972016-03-18 17:05:42 +02009422 /* XXX: this works for video mode only */
9423 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9424 if (!(tmp & DPI_ENABLE))
9425 continue;
9426
9427 tmp = I915_READ(MIPI_CTRL(port));
9428 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9429 continue;
9430
9431 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009432 break;
9433 }
9434
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009435 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009436}
9437
Daniel Vetter26804af2014-06-25 22:01:55 +03009438static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009439 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009440{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009441 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009442 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009443 enum port port;
9444 uint32_t tmp;
9445
9446 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9447
9448 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9449
Paulo Zanoni970888e2018-05-21 17:25:44 -07009450 if (IS_ICELAKE(dev_priv))
9451 icelake_get_ddi_pll(dev_priv, port, pipe_config);
9452 else if (IS_CANNONLAKE(dev_priv))
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009453 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9454 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009455 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009456 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309457 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009458 else
9459 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009460
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009461 pll = pipe_config->shared_dpll;
9462 if (pll) {
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009463 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9464 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009465 }
9466
Daniel Vetter26804af2014-06-25 22:01:55 +03009467 /*
9468 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9469 * DDI E. So just check whether this pipe is wired to DDI E and whether
9470 * the PCH transcoder is on.
9471 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009472 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009473 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009474 pipe_config->has_pch_encoder = true;
9475
9476 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9477 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9478 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9479
9480 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9481 }
9482}
9483
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009484static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009485 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009486{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009487 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009488 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009489 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009490 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009491
Imre Deake79dfb52017-07-20 01:50:57 +03009492 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009493
Imre Deak17290502016-02-12 18:55:11 +02009494 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9495 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009496 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009497 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009498
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009499 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009500
Jani Nikulacf304292016-03-18 17:05:41 +02009501 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009502
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009503 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009504 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9505 WARN_ON(active);
9506 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009507 }
9508
Jani Nikulacf304292016-03-18 17:05:41 +02009509 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009510 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009511
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009512 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009513 haswell_get_ddi_port_state(crtc, pipe_config);
9514 intel_get_pipe_timings(crtc, pipe_config);
9515 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009516
Jani Nikulabc58be62016-03-18 17:05:39 +02009517 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009518
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009519 pipe_config->gamma_mode =
9520 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9521
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009522 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309523 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9524 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9525
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009526 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309527 bool blend_mode_420 = tmp &
9528 PIPEMISC_YUV420_MODE_FULL_BLEND;
9529
9530 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9531 if (pipe_config->ycbcr420 != clrspace_yuv ||
9532 pipe_config->ycbcr420 != blend_mode_420)
9533 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9534 } else if (clrspace_yuv) {
9535 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9536 }
9537 }
9538
Imre Deak17290502016-02-12 18:55:11 +02009539 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9540 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009541 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009542 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009543 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009544 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009545 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009546 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009547
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009548 if (hsw_crtc_supports_ips(crtc)) {
9549 if (IS_HASWELL(dev_priv))
9550 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9551 else {
9552 /*
9553 * We cannot readout IPS state on broadwell, set to
9554 * true so we can set it to a defined state on first
9555 * commit.
9556 */
9557 pipe_config->ips_enabled = true;
9558 }
9559 }
9560
Jani Nikula4d1de972016-03-18 17:05:42 +02009561 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9562 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009563 pipe_config->pixel_multiplier =
9564 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9565 } else {
9566 pipe_config->pixel_multiplier = 1;
9567 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009568
Imre Deak17290502016-02-12 18:55:11 +02009569out:
9570 for_each_power_domain(power_domain, power_domain_mask)
9571 intel_display_power_put(dev_priv, power_domain);
9572
Jani Nikulacf304292016-03-18 17:05:41 +02009573 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009574}
9575
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009576static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009577{
9578 struct drm_i915_private *dev_priv =
9579 to_i915(plane_state->base.plane->dev);
9580 const struct drm_framebuffer *fb = plane_state->base.fb;
9581 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9582 u32 base;
9583
9584 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9585 base = obj->phys_handle->busaddr;
9586 else
9587 base = intel_plane_ggtt_offset(plane_state);
9588
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009589 base += plane_state->main.offset;
9590
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009591 /* ILK+ do this automagically */
9592 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009593 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009594 base += (plane_state->base.crtc_h *
9595 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9596
9597 return base;
9598}
9599
Ville Syrjäläed270222017-03-27 21:55:36 +03009600static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9601{
9602 int x = plane_state->base.crtc_x;
9603 int y = plane_state->base.crtc_y;
9604 u32 pos = 0;
9605
9606 if (x < 0) {
9607 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9608 x = -x;
9609 }
9610 pos |= x << CURSOR_X_SHIFT;
9611
9612 if (y < 0) {
9613 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9614 y = -y;
9615 }
9616 pos |= y << CURSOR_Y_SHIFT;
9617
9618 return pos;
9619}
9620
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009621static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9622{
9623 const struct drm_mode_config *config =
9624 &plane_state->base.plane->dev->mode_config;
9625 int width = plane_state->base.crtc_w;
9626 int height = plane_state->base.crtc_h;
9627
9628 return width > 0 && width <= config->cursor_width &&
9629 height > 0 && height <= config->cursor_height;
9630}
9631
Ville Syrjälä659056f2017-03-27 21:55:39 +03009632static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9633 struct intel_plane_state *plane_state)
9634{
9635 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009636 int src_x, src_y;
9637 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009638 int ret;
9639
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009640 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9641 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009642 DRM_PLANE_HELPER_NO_SCALING,
9643 DRM_PLANE_HELPER_NO_SCALING,
9644 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009645 if (ret)
9646 return ret;
9647
9648 if (!fb)
9649 return 0;
9650
9651 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9652 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9653 return -EINVAL;
9654 }
9655
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009656 src_x = plane_state->base.src_x >> 16;
9657 src_y = plane_state->base.src_y >> 16;
9658
9659 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9660 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9661
9662 if (src_x != 0 || src_y != 0) {
9663 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9664 return -EINVAL;
9665 }
9666
9667 plane_state->main.offset = offset;
9668
Ville Syrjälä659056f2017-03-27 21:55:39 +03009669 return 0;
9670}
9671
Ville Syrjälä292889e2017-03-17 23:18:01 +02009672static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9673 const struct intel_plane_state *plane_state)
9674{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009675 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009676
Ville Syrjälä292889e2017-03-17 23:18:01 +02009677 return CURSOR_ENABLE |
9678 CURSOR_GAMMA_ENABLE |
9679 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009680 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009681}
9682
Ville Syrjälä659056f2017-03-27 21:55:39 +03009683static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9684{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009685 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009686
9687 /*
9688 * 845g/865g are only limited by the width of their cursors,
9689 * the height is arbitrary up to the precision of the register.
9690 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009691 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009692}
9693
9694static int i845_check_cursor(struct intel_plane *plane,
9695 struct intel_crtc_state *crtc_state,
9696 struct intel_plane_state *plane_state)
9697{
9698 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009699 int ret;
9700
9701 ret = intel_check_cursor(crtc_state, plane_state);
9702 if (ret)
9703 return ret;
9704
9705 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009706 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009707 return 0;
9708
9709 /* Check for which cursor types we support */
9710 if (!i845_cursor_size_ok(plane_state)) {
9711 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9712 plane_state->base.crtc_w,
9713 plane_state->base.crtc_h);
9714 return -EINVAL;
9715 }
9716
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009717 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009718 case 256:
9719 case 512:
9720 case 1024:
9721 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009722 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009723 default:
9724 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9725 fb->pitches[0]);
9726 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009727 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009728
Ville Syrjälä659056f2017-03-27 21:55:39 +03009729 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9730
9731 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009732}
9733
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009734static void i845_update_cursor(struct intel_plane *plane,
9735 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009736 const struct intel_plane_state *plane_state)
9737{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009738 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009739 u32 cntl = 0, base = 0, pos = 0, size = 0;
9740 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009741
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009742 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009743 unsigned int width = plane_state->base.crtc_w;
9744 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009745
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009746 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009747 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009748
9749 base = intel_cursor_base(plane_state);
9750 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009751 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009752
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009753 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9754
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009755 /* On these chipsets we can only modify the base/size/stride
9756 * whilst the cursor is disabled.
9757 */
9758 if (plane->cursor.base != base ||
9759 plane->cursor.size != size ||
9760 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009761 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009762 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009763 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009764 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009765 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009766
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009767 plane->cursor.base = base;
9768 plane->cursor.size = size;
9769 plane->cursor.cntl = cntl;
9770 } else {
9771 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009772 }
9773
Ville Syrjälä75343a42017-03-27 21:55:38 +03009774 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009775
9776 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9777}
9778
9779static void i845_disable_cursor(struct intel_plane *plane,
9780 struct intel_crtc *crtc)
9781{
9782 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009783}
9784
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009785static bool i845_cursor_get_hw_state(struct intel_plane *plane,
9786 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009787{
9788 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9789 enum intel_display_power_domain power_domain;
9790 bool ret;
9791
9792 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9793 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9794 return false;
9795
9796 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9797
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009798 *pipe = PIPE_A;
9799
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009800 intel_display_power_put(dev_priv, power_domain);
9801
9802 return ret;
9803}
9804
Ville Syrjälä292889e2017-03-17 23:18:01 +02009805static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9806 const struct intel_plane_state *plane_state)
9807{
9808 struct drm_i915_private *dev_priv =
9809 to_i915(plane_state->base.plane->dev);
9810 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
José Roberto de Souzac894d632018-05-18 13:15:47 -07009811 u32 cntl = 0;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009812
Ville Syrjäläe876b782018-01-30 22:38:05 +02009813 if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
9814 cntl |= MCURSOR_TRICKLE_FEED_DISABLE;
9815
José Roberto de Souzac894d632018-05-18 13:15:47 -07009816 if (INTEL_GEN(dev_priv) <= 10) {
9817 cntl |= MCURSOR_GAMMA_ENABLE;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009818
José Roberto de Souzac894d632018-05-18 13:15:47 -07009819 if (HAS_DDI(dev_priv))
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009820 cntl |= MCURSOR_PIPE_CSC_ENABLE;
José Roberto de Souzac894d632018-05-18 13:15:47 -07009821 }
Ville Syrjälä292889e2017-03-17 23:18:01 +02009822
Ville Syrjälä32ea06b2018-01-30 22:38:01 +02009823 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
9824 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009825
9826 switch (plane_state->base.crtc_w) {
9827 case 64:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009828 cntl |= MCURSOR_MODE_64_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009829 break;
9830 case 128:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009831 cntl |= MCURSOR_MODE_128_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009832 break;
9833 case 256:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009834 cntl |= MCURSOR_MODE_256_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009835 break;
9836 default:
9837 MISSING_CASE(plane_state->base.crtc_w);
9838 return 0;
9839 }
9840
Robert Fossc2c446a2017-05-19 16:50:17 -04009841 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009842 cntl |= MCURSOR_ROTATE_180;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009843
9844 return cntl;
9845}
9846
Ville Syrjälä659056f2017-03-27 21:55:39 +03009847static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009848{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009849 struct drm_i915_private *dev_priv =
9850 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009851 int width = plane_state->base.crtc_w;
9852 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009853
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009854 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009855 return false;
9856
Ville Syrjälä024faac2017-03-27 21:55:42 +03009857 /* Cursor width is limited to a few power-of-two sizes */
9858 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009859 case 256:
9860 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009861 case 64:
9862 break;
9863 default:
9864 return false;
9865 }
9866
Ville Syrjälädc41c152014-08-13 11:57:05 +03009867 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009868 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9869 * height from 8 lines up to the cursor width, when the
9870 * cursor is not rotated. Everything else requires square
9871 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009872 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009873 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009874 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009875 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009876 return false;
9877 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009878 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009879 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009880 }
9881
9882 return true;
9883}
9884
Ville Syrjälä659056f2017-03-27 21:55:39 +03009885static int i9xx_check_cursor(struct intel_plane *plane,
9886 struct intel_crtc_state *crtc_state,
9887 struct intel_plane_state *plane_state)
9888{
9889 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9890 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009891 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009892 int ret;
9893
9894 ret = intel_check_cursor(crtc_state, plane_state);
9895 if (ret)
9896 return ret;
9897
9898 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009899 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009900 return 0;
9901
9902 /* Check for which cursor types we support */
9903 if (!i9xx_cursor_size_ok(plane_state)) {
9904 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9905 plane_state->base.crtc_w,
9906 plane_state->base.crtc_h);
9907 return -EINVAL;
9908 }
9909
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009910 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9911 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9912 fb->pitches[0], plane_state->base.crtc_w);
9913 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009914 }
9915
9916 /*
9917 * There's something wrong with the cursor on CHV pipe C.
9918 * If it straddles the left edge of the screen then
9919 * moving it away from the edge or disabling it often
9920 * results in a pipe underrun, and often that can lead to
9921 * dead pipe (constant underrun reported, and it scans
9922 * out just a solid color). To recover from that, the
9923 * display power well must be turned off and on again.
9924 * Refuse the put the cursor into that compromised position.
9925 */
9926 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9927 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9928 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9929 return -EINVAL;
9930 }
9931
9932 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9933
9934 return 0;
9935}
9936
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009937static void i9xx_update_cursor(struct intel_plane *plane,
9938 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309939 const struct intel_plane_state *plane_state)
9940{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009941 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9942 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009943 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009944 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309945
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009946 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009947 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009948
Ville Syrjälä024faac2017-03-27 21:55:42 +03009949 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9950 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9951
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009952 base = intel_cursor_base(plane_state);
9953 pos = intel_cursor_position(plane_state);
9954 }
9955
9956 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9957
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009958 /*
9959 * On some platforms writing CURCNTR first will also
9960 * cause CURPOS to be armed by the CURBASE write.
9961 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009962 * arm itself. Thus we always start the full update
9963 * with a CURCNTR write.
9964 *
9965 * On other platforms CURPOS always requires the
9966 * CURBASE write to arm the update. Additonally
9967 * a write to any of the cursor register will cancel
9968 * an already armed cursor update. Thus leaving out
9969 * the CURBASE write after CURPOS could lead to a
9970 * cursor that doesn't appear to move, or even change
9971 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009972 *
9973 * CURCNTR and CUR_FBC_CTL are always
9974 * armed by the CURBASE write only.
9975 */
9976 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009977 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009978 plane->cursor.cntl != cntl) {
9979 I915_WRITE_FW(CURCNTR(pipe), cntl);
9980 if (HAS_CUR_FBC(dev_priv))
9981 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9982 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009983 I915_WRITE_FW(CURBASE(pipe), base);
9984
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009985 plane->cursor.base = base;
9986 plane->cursor.size = fbc_ctl;
9987 plane->cursor.cntl = cntl;
9988 } else {
9989 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009990 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009991 }
9992
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309993 POSTING_READ_FW(CURBASE(pipe));
9994
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009995 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009996}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009997
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009998static void i9xx_disable_cursor(struct intel_plane *plane,
9999 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010000{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010001 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010002}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010003
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010004static bool i9xx_cursor_get_hw_state(struct intel_plane *plane,
10005 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010006{
10007 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10008 enum intel_display_power_domain power_domain;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010009 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010010 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010011
10012 /*
10013 * Not 100% correct for planes that can move between pipes,
10014 * but that's only the case for gen2-3 which don't have any
10015 * display power wells.
10016 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010017 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010018 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10019 return false;
10020
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010021 val = I915_READ(CURCNTR(plane->pipe));
10022
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010023 ret = val & MCURSOR_MODE;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010024
10025 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
10026 *pipe = plane->pipe;
10027 else
10028 *pipe = (val & MCURSOR_PIPE_SELECT_MASK) >>
10029 MCURSOR_PIPE_SELECT_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010030
10031 intel_display_power_put(dev_priv, power_domain);
10032
10033 return ret;
10034}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010035
Jesse Barnes79e53942008-11-07 14:24:08 -080010036/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010037static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010038 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10039 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10040};
10041
Daniel Vettera8bb6812014-02-10 18:00:39 +010010042struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +000010043intel_framebuffer_create(struct drm_i915_gem_object *obj,
10044 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +010010045{
10046 struct intel_framebuffer *intel_fb;
10047 int ret;
10048
10049 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010050 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010051 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010052
Chris Wilson24dbf512017-02-15 10:59:18 +000010053 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010054 if (ret)
10055 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010056
10057 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010058
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010059err:
10060 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010061 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010062}
10063
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010064static int intel_modeset_disable_planes(struct drm_atomic_state *state,
10065 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +010010066{
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010067 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010068 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010069 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010070
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010071 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010072 if (ret)
10073 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010074
10075 for_each_new_plane_in_state(state, plane, plane_state, i) {
10076 if (plane_state->crtc != crtc)
10077 continue;
10078
10079 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
10080 if (ret)
10081 return ret;
10082
10083 drm_atomic_set_fb_for_plane(plane_state, NULL);
10084 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010085
10086 return 0;
10087}
10088
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010089int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010090 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010091 struct intel_load_detect_pipe *old,
10092 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010093{
10094 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010095 struct intel_encoder *intel_encoder =
10096 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010097 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010098 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010099 struct drm_crtc *crtc = NULL;
10100 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010101 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -050010102 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010103 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010104 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010105 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010106 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010107
Chris Wilsond2dff872011-04-19 08:36:26 +010010108 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010109 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010110 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010111
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010112 old->restore_state = NULL;
10113
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010114 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010115
Jesse Barnes79e53942008-11-07 14:24:08 -080010116 /*
10117 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010118 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010119 * - if the connector already has an assigned crtc, use it (but make
10120 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010121 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010122 * - try to find the first unused crtc that can drive this connector,
10123 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010124 */
10125
10126 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010127 if (connector->state->crtc) {
10128 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010129
Rob Clark51fd3712013-11-19 12:10:12 -050010130 ret = drm_modeset_lock(&crtc->mutex, ctx);
10131 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010132 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010133
10134 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010135 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010136 }
10137
10138 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010139 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010140 i++;
10141 if (!(encoder->possible_crtcs & (1 << i)))
10142 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010143
10144 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10145 if (ret)
10146 goto fail;
10147
10148 if (possible_crtc->state->enable) {
10149 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010150 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010151 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010152
10153 crtc = possible_crtc;
10154 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010155 }
10156
10157 /*
10158 * If we didn't find an unused CRTC, don't use any.
10159 */
10160 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010161 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010162 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010163 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010164 }
10165
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010166found:
10167 intel_crtc = to_intel_crtc(crtc);
10168
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010169 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010170 restore_state = drm_atomic_state_alloc(dev);
10171 if (!state || !restore_state) {
10172 ret = -ENOMEM;
10173 goto fail;
10174 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010175
10176 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010177 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010178
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010179 connector_state = drm_atomic_get_connector_state(state, connector);
10180 if (IS_ERR(connector_state)) {
10181 ret = PTR_ERR(connector_state);
10182 goto fail;
10183 }
10184
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010185 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10186 if (ret)
10187 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010188
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010189 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10190 if (IS_ERR(crtc_state)) {
10191 ret = PTR_ERR(crtc_state);
10192 goto fail;
10193 }
10194
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010195 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010196
Chris Wilson64927112011-04-20 07:25:26 +010010197 if (!mode)
10198 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010199
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010200 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010201 if (ret)
10202 goto fail;
10203
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010204 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010205 if (ret)
10206 goto fail;
10207
10208 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10209 if (!ret)
10210 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +020010211 if (!ret)
10212 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010213 if (ret) {
10214 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10215 goto fail;
10216 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010217
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010218 ret = drm_atomic_commit(state);
10219 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010220 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010221 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010222 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010223
10224 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010225 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010226
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010228 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010229 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010230
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010231fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010232 if (state) {
10233 drm_atomic_state_put(state);
10234 state = NULL;
10235 }
10236 if (restore_state) {
10237 drm_atomic_state_put(restore_state);
10238 restore_state = NULL;
10239 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010240
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010241 if (ret == -EDEADLK)
10242 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010243
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010244 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010245}
10246
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010247void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010248 struct intel_load_detect_pipe *old,
10249 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010250{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010251 struct intel_encoder *intel_encoder =
10252 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010253 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010254 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010255 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010256
Chris Wilsond2dff872011-04-19 08:36:26 +010010257 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010258 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010259 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010260
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010261 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010262 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010263
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010264 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010265 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010266 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010267 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010268}
10269
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010270static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010271 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010272{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010273 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010274 u32 dpll = pipe_config->dpll_hw_state.dpll;
10275
10276 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010277 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010278 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010279 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010280 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010281 return 96000;
10282 else
10283 return 48000;
10284}
10285
Jesse Barnes79e53942008-11-07 14:24:08 -080010286/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010287static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010288 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010289{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010290 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010291 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010292 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010293 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010294 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010295 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010296 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010297 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010298
10299 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010300 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010301 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010302 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010303
10304 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010305 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010306 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10307 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010308 } else {
10309 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10310 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10311 }
10312
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010313 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010314 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010315 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10316 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010317 else
10318 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010319 DPLL_FPA01_P1_POST_DIV_SHIFT);
10320
10321 switch (dpll & DPLL_MODE_MASK) {
10322 case DPLLB_MODE_DAC_SERIAL:
10323 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10324 5 : 10;
10325 break;
10326 case DPLLB_MODE_LVDS:
10327 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10328 7 : 14;
10329 break;
10330 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010331 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010332 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010333 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010334 }
10335
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010336 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010337 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010338 else
Imre Deakdccbea32015-06-22 23:35:51 +030010339 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010340 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010341 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010342 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010343
10344 if (is_lvds) {
10345 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10346 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010347
10348 if (lvds & LVDS_CLKB_POWER_UP)
10349 clock.p2 = 7;
10350 else
10351 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010352 } else {
10353 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10354 clock.p1 = 2;
10355 else {
10356 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10357 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10358 }
10359 if (dpll & PLL_P2_DIVIDE_BY_4)
10360 clock.p2 = 4;
10361 else
10362 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010364
Imre Deakdccbea32015-06-22 23:35:51 +030010365 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010366 }
10367
Ville Syrjälä18442d02013-09-13 16:00:08 +030010368 /*
10369 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010370 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010371 * encoder's get_config() function.
10372 */
Imre Deakdccbea32015-06-22 23:35:51 +030010373 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010374}
10375
Ville Syrjälä6878da02013-09-13 15:59:11 +030010376int intel_dotclock_calculate(int link_freq,
10377 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010378{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010379 /*
10380 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010381 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010382 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010383 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010384 *
10385 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010386 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010387 */
10388
Ville Syrjälä6878da02013-09-13 15:59:11 +030010389 if (!m_n->link_n)
10390 return 0;
10391
Chris Wilson31236982017-09-13 11:51:53 +010010392 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010393}
10394
Ville Syrjälä18442d02013-09-13 16:00:08 +030010395static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010396 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010397{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010398 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010399
10400 /* read out port_clock from the DPLL */
10401 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010402
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010403 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010404 * In case there is an active pipe without active ports,
10405 * we may need some idea for the dotclock anyway.
10406 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010407 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010408 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010409 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010410 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010411}
10412
Ville Syrjäläde330812017-10-09 19:19:50 +030010413/* Returns the currently programmed mode of the given encoder. */
10414struct drm_display_mode *
10415intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010416{
Ville Syrjäläde330812017-10-09 19:19:50 +030010417 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10418 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010420 struct intel_crtc *crtc;
10421 enum pipe pipe;
10422
10423 if (!encoder->get_hw_state(encoder, &pipe))
10424 return NULL;
10425
10426 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010427
10428 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10429 if (!mode)
10430 return NULL;
10431
Ville Syrjäläde330812017-10-09 19:19:50 +030010432 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10433 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010434 kfree(mode);
10435 return NULL;
10436 }
10437
Ville Syrjäläde330812017-10-09 19:19:50 +030010438 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010439
Ville Syrjäläde330812017-10-09 19:19:50 +030010440 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10441 kfree(crtc_state);
10442 kfree(mode);
10443 return NULL;
10444 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010445
Ville Syrjäläde330812017-10-09 19:19:50 +030010446 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010447
Ville Syrjäläde330812017-10-09 19:19:50 +030010448 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010449
Ville Syrjäläde330812017-10-09 19:19:50 +030010450 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010451
Jesse Barnes79e53942008-11-07 14:24:08 -080010452 return mode;
10453}
10454
10455static void intel_crtc_destroy(struct drm_crtc *crtc)
10456{
10457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10458
10459 drm_crtc_cleanup(crtc);
10460 kfree(intel_crtc);
10461}
10462
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010463/**
10464 * intel_wm_need_update - Check whether watermarks need updating
10465 * @plane: drm plane
10466 * @state: new plane state
10467 *
10468 * Check current plane state versus the new one to determine whether
10469 * watermarks need to be recalculated.
10470 *
10471 * Returns true or false.
10472 */
10473static bool intel_wm_need_update(struct drm_plane *plane,
10474 struct drm_plane_state *state)
10475{
Matt Roperd21fbe82015-09-24 15:53:12 -070010476 struct intel_plane_state *new = to_intel_plane_state(state);
10477 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10478
10479 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010480 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010481 return true;
10482
10483 if (!cur->base.fb || !new->base.fb)
10484 return false;
10485
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010486 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010487 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010488 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10489 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10490 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10491 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010492 return true;
10493
10494 return false;
10495}
10496
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010497static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010498{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010499 int src_w = drm_rect_width(&state->base.src) >> 16;
10500 int src_h = drm_rect_height(&state->base.src) >> 16;
10501 int dst_w = drm_rect_width(&state->base.dst);
10502 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010503
10504 return (src_w != dst_w || src_h != dst_h);
10505}
10506
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010507int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10508 struct drm_crtc_state *crtc_state,
10509 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010510 struct drm_plane_state *plane_state)
10511{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010512 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010513 struct drm_crtc *crtc = crtc_state->crtc;
10514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010515 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010516 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010517 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010518 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010519 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010520 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010521 bool turn_off, turn_on, visible, was_visible;
10522 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010523 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010524
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010525 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010526 ret = skl_update_scaler_plane(
10527 to_intel_crtc_state(crtc_state),
10528 to_intel_plane_state(plane_state));
10529 if (ret)
10530 return ret;
10531 }
10532
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010533 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010534 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010535
10536 if (!was_crtc_enabled && WARN_ON(was_visible))
10537 was_visible = false;
10538
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010539 /*
10540 * Visibility is calculated as if the crtc was on, but
10541 * after scaler setup everything depends on it being off
10542 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010543 *
10544 * FIXME this is wrong for watermarks. Watermarks should also
10545 * be computed as if the pipe would be active. Perhaps move
10546 * per-plane wm computation to the .check_plane() hook, and
10547 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010548 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010549 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010550 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010551 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10552 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010553
10554 if (!was_visible && !visible)
10555 return 0;
10556
Maarten Lankhorste8861672016-02-24 11:24:26 +010010557 if (fb != old_plane_state->base.fb)
10558 pipe_config->fb_changed = true;
10559
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010560 turn_off = was_visible && (!visible || mode_changed);
10561 turn_on = visible && (!was_visible || mode_changed);
10562
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010563 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010564 intel_crtc->base.base.id, intel_crtc->base.name,
10565 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010566 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010567
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010568 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010569 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010570 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010571 turn_off, turn_on, mode_changed);
10572
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010573 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010574 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010575 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010576
10577 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010578 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010579 pipe_config->disable_cxsr = true;
10580 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010581 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010582 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010583
Ville Syrjälä852eb002015-06-24 22:00:07 +030010584 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010585 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010586 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010587 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010588 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010589 /* FIXME bollocks */
10590 pipe_config->update_wm_pre = true;
10591 pipe_config->update_wm_post = true;
10592 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010593 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010594
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010595 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010596 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010597
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010598 /*
10599 * WaCxSRDisabledForSpriteScaling:ivb
10600 *
10601 * cstate->update_wm was already set above, so this flag will
10602 * take effect when we commit and program watermarks.
10603 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010604 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010605 needs_scaling(to_intel_plane_state(plane_state)) &&
10606 !needs_scaling(old_plane_state))
10607 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010608
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010609 return 0;
10610}
10611
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010612static bool encoders_cloneable(const struct intel_encoder *a,
10613 const struct intel_encoder *b)
10614{
10615 /* masks could be asymmetric, so check both ways */
10616 return a == b || (a->cloneable & (1 << b->type) &&
10617 b->cloneable & (1 << a->type));
10618}
10619
10620static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10621 struct intel_crtc *crtc,
10622 struct intel_encoder *encoder)
10623{
10624 struct intel_encoder *source_encoder;
10625 struct drm_connector *connector;
10626 struct drm_connector_state *connector_state;
10627 int i;
10628
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010629 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010630 if (connector_state->crtc != &crtc->base)
10631 continue;
10632
10633 source_encoder =
10634 to_intel_encoder(connector_state->best_encoder);
10635 if (!encoders_cloneable(encoder, source_encoder))
10636 return false;
10637 }
10638
10639 return true;
10640}
10641
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010642static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10643 struct drm_crtc_state *crtc_state)
10644{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010645 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010646 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010648 struct intel_crtc_state *pipe_config =
10649 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010650 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010651 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010652 bool mode_changed = needs_modeset(crtc_state);
10653
Ville Syrjälä852eb002015-06-24 22:00:07 +030010654 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010655 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010656
Maarten Lankhorstad421372015-06-15 12:33:42 +020010657 if (mode_changed && crtc_state->enable &&
10658 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010659 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010660 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10661 pipe_config);
10662 if (ret)
10663 return ret;
10664 }
10665
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010666 if (crtc_state->color_mgmt_changed) {
10667 ret = intel_color_check(crtc, crtc_state);
10668 if (ret)
10669 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010670
10671 /*
10672 * Changing color management on Intel hardware is
10673 * handled as part of planes update.
10674 */
10675 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010676 }
10677
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010678 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010679 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010680 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010681 if (ret) {
10682 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010683 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010684 }
10685 }
10686
10687 if (dev_priv->display.compute_intermediate_wm &&
10688 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10689 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10690 return 0;
10691
10692 /*
10693 * Calculate 'intermediate' watermarks that satisfy both the
10694 * old state and the new state. We can program these
10695 * immediately.
10696 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010697 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010698 intel_crtc,
10699 pipe_config);
10700 if (ret) {
10701 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10702 return ret;
10703 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010704 } else if (dev_priv->display.compute_intermediate_wm) {
10705 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10706 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010707 }
10708
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010709 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010710 if (mode_changed)
10711 ret = skl_update_scaler_crtc(pipe_config);
10712
10713 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010714 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10715 pipe_config);
10716 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010717 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010718 pipe_config);
10719 }
10720
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010721 if (HAS_IPS(dev_priv))
10722 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10723
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010724 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010725}
10726
Jani Nikula65b38e02015-04-13 11:26:56 +030010727static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010728 .atomic_begin = intel_begin_crtc_commit,
10729 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010730 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010731};
10732
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010733static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10734{
10735 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010736 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010737
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010738 drm_connector_list_iter_begin(dev, &conn_iter);
10739 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010740 if (connector->base.state->crtc)
Thomas Zimmermannef196b52018-06-18 13:01:50 +020010741 drm_connector_put(&connector->base);
Daniel Vetter8863dc72016-05-06 15:39:03 +020010742
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010743 if (connector->base.encoder) {
10744 connector->base.state->best_encoder =
10745 connector->base.encoder;
10746 connector->base.state->crtc =
10747 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010748
Thomas Zimmermannef196b52018-06-18 13:01:50 +020010749 drm_connector_get(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010750 } else {
10751 connector->base.state->best_encoder = NULL;
10752 connector->base.state->crtc = NULL;
10753 }
10754 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010755 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010756}
10757
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010758static void
Robin Schroereba905b2014-05-18 02:24:50 +020010759connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010760 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010761{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010762 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010763 int bpp = pipe_config->pipe_bpp;
10764
10765 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010766 connector->base.base.id,
10767 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010768
10769 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010770 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010771 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010772 bpp, info->bpc * 3);
10773 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010774 }
10775
Mario Kleiner196f9542016-07-06 12:05:45 +020010776 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010777 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010778 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10779 bpp);
10780 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010781 }
10782}
10783
10784static int
10785compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010786 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010787{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010788 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010789 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010790 struct drm_connector *connector;
10791 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010792 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010793
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010794 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10795 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010796 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010797 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010798 bpp = 12*3;
10799 else
10800 bpp = 8*3;
10801
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010802
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010803 pipe_config->pipe_bpp = bpp;
10804
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010805 state = pipe_config->base.state;
10806
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010807 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010808 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010809 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010810 continue;
10811
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010812 connected_sink_compute_bpp(to_intel_connector(connector),
10813 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010814 }
10815
10816 return bpp;
10817}
10818
Daniel Vetter644db712013-09-19 14:53:58 +020010819static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10820{
10821 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10822 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010823 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010824 mode->crtc_hdisplay, mode->crtc_hsync_start,
10825 mode->crtc_hsync_end, mode->crtc_htotal,
10826 mode->crtc_vdisplay, mode->crtc_vsync_start,
10827 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10828}
10829
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010830static inline void
10831intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010832 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010833{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010834 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10835 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010836 m_n->gmch_m, m_n->gmch_n,
10837 m_n->link_m, m_n->link_n, m_n->tu);
10838}
10839
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010840#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10841
10842static const char * const output_type_str[] = {
10843 OUTPUT_TYPE(UNUSED),
10844 OUTPUT_TYPE(ANALOG),
10845 OUTPUT_TYPE(DVO),
10846 OUTPUT_TYPE(SDVO),
10847 OUTPUT_TYPE(LVDS),
10848 OUTPUT_TYPE(TVOUT),
10849 OUTPUT_TYPE(HDMI),
10850 OUTPUT_TYPE(DP),
10851 OUTPUT_TYPE(EDP),
10852 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010853 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010854 OUTPUT_TYPE(DP_MST),
10855};
10856
10857#undef OUTPUT_TYPE
10858
10859static void snprintf_output_types(char *buf, size_t len,
10860 unsigned int output_types)
10861{
10862 char *str = buf;
10863 int i;
10864
10865 str[0] = '\0';
10866
10867 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10868 int r;
10869
10870 if ((output_types & BIT(i)) == 0)
10871 continue;
10872
10873 r = snprintf(str, len, "%s%s",
10874 str != buf ? "," : "", output_type_str[i]);
10875 if (r >= len)
10876 break;
10877 str += r;
10878 len -= r;
10879
10880 output_types &= ~BIT(i);
10881 }
10882
10883 WARN_ON_ONCE(output_types != 0);
10884}
10885
Daniel Vetterc0b03412013-05-28 12:05:54 +020010886static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010887 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010888 const char *context)
10889{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010890 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010891 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010892 struct drm_plane *plane;
10893 struct intel_plane *intel_plane;
10894 struct intel_plane_state *state;
10895 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010896 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010897
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010898 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10899 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010900
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010901 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10902 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10903 buf, pipe_config->output_types);
10904
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010905 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10906 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010907 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010908
10909 if (pipe_config->has_pch_encoder)
10910 intel_dump_m_n_config(pipe_config, "fdi",
10911 pipe_config->fdi_lanes,
10912 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010913
Shashank Sharmab22ca992017-07-24 19:19:32 +053010914 if (pipe_config->ycbcr420)
10915 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10916
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010917 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010918 intel_dump_m_n_config(pipe_config, "dp m_n",
10919 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010920 if (pipe_config->has_drrs)
10921 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10922 pipe_config->lane_count,
10923 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010924 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010925
Daniel Vetter55072d12014-11-20 16:10:28 +010010926 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010927 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010928
Daniel Vetterc0b03412013-05-28 12:05:54 +020010929 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010930 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010931 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010932 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10933 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010934 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010935 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010936 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10937 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010938
10939 if (INTEL_GEN(dev_priv) >= 9)
10940 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10941 crtc->num_scalers,
10942 pipe_config->scaler_state.scaler_users,
10943 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010944
10945 if (HAS_GMCH_DISPLAY(dev_priv))
10946 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10947 pipe_config->gmch_pfit.control,
10948 pipe_config->gmch_pfit.pgm_ratios,
10949 pipe_config->gmch_pfit.lvds_border_bits);
10950 else
10951 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10952 pipe_config->pch_pfit.pos,
10953 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010954 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010955
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010956 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10957 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010958
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010959 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010960
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010961 DRM_DEBUG_KMS("planes on this crtc\n");
10962 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010963 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010964 intel_plane = to_intel_plane(plane);
10965 if (intel_plane->pipe != crtc->pipe)
10966 continue;
10967
10968 state = to_intel_plane_state(plane->state);
10969 fb = state->base.fb;
10970 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010971 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10972 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010973 continue;
10974 }
10975
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010976 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10977 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010978 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010979 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010980 if (INTEL_GEN(dev_priv) >= 9)
10981 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10982 state->scaler_id,
10983 state->base.src.x1 >> 16,
10984 state->base.src.y1 >> 16,
10985 drm_rect_width(&state->base.src) >> 16,
10986 drm_rect_height(&state->base.src) >> 16,
10987 state->base.dst.x1, state->base.dst.y1,
10988 drm_rect_width(&state->base.dst),
10989 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010990 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010991}
10992
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010993static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010994{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010995 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010996 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010997 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010998 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010999 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011000 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011001
11002 /*
11003 * Walk the connector list instead of the encoder
11004 * list to detect the problem on ddi platforms
11005 * where there's just one encoder per digital port.
11006 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011007 drm_connector_list_iter_begin(dev, &conn_iter);
11008 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011009 struct drm_connector_state *connector_state;
11010 struct intel_encoder *encoder;
11011
Maarten Lankhorst8b694492018-04-09 14:46:55 +020011012 connector_state = drm_atomic_get_new_connector_state(state, connector);
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011013 if (!connector_state)
11014 connector_state = connector->state;
11015
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011016 if (!connector_state->best_encoder)
11017 continue;
11018
11019 encoder = to_intel_encoder(connector_state->best_encoder);
11020
11021 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011022
11023 switch (encoder->type) {
11024 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011025 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011026 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011027 break;
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -050011028 /* else: fall through */
Ville Syrjäläcca05022016-06-22 21:57:06 +030011029 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011030 case INTEL_OUTPUT_HDMI:
11031 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011032 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011033
11034 /* the same port mustn't appear more than once */
11035 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011036 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011037
11038 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011039 break;
11040 case INTEL_OUTPUT_DP_MST:
11041 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011042 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011043 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011044 default:
11045 break;
11046 }
11047 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011048 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011049
Ville Syrjälä477321e2016-07-28 17:50:40 +030011050 /* can't mix MST and SST/HDMI on the same port */
11051 if (used_ports & used_mst_ports)
11052 return false;
11053
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011054 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011055}
11056
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011057static void
11058clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11059{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011060 struct drm_i915_private *dev_priv =
11061 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011062 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011063 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011064 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011065 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011066 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011067
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011068 /* FIXME: before the switch to atomic started, a new pipe_config was
11069 * kzalloc'd. Code that depends on any field being zero should be
11070 * fixed, so that the crtc_state can be safely duplicated. For now,
11071 * only fields that are know to not cause problems are preserved. */
11072
Chandra Konduru663a3642015-04-07 15:28:41 -070011073 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011074 shared_dpll = crtc_state->shared_dpll;
11075 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011076 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011077 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011078 if (IS_G4X(dev_priv) ||
11079 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011080 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011081
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011082 /* Keep base drm_crtc_state intact, only clear our extended struct */
11083 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11084 memset(&crtc_state->base + 1, 0,
11085 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011086
Chandra Konduru663a3642015-04-07 15:28:41 -070011087 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011088 crtc_state->shared_dpll = shared_dpll;
11089 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011090 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011091 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011092 if (IS_G4X(dev_priv) ||
11093 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011094 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011095}
11096
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011097static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011098intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011099 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011100{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011101 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011102 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011103 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011104 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011105 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011106 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011107 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011108
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011109 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011110
Daniel Vettere143a212013-07-04 12:01:15 +020011111 pipe_config->cpu_transcoder =
11112 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011113
Imre Deak2960bc92013-07-30 13:36:32 +030011114 /*
11115 * Sanitize sync polarity flags based on requested ones. If neither
11116 * positive or negative polarity is requested, treat this as meaning
11117 * negative polarity.
11118 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011119 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011120 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011121 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011122
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011123 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011124 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011125 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011126
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011127 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11128 pipe_config);
11129 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011130 goto fail;
11131
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011132 /*
11133 * Determine the real pipe dimensions. Note that stereo modes can
11134 * increase the actual pipe size due to the frame doubling and
11135 * insertion of additional space for blanks between the frame. This
11136 * is stored in the crtc timings. We use the requested mode to do this
11137 * computation to clearly distinguish it from the adjusted mode, which
11138 * can be changed by the connectors in the below retry loop.
11139 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011140 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011141 &pipe_config->pipe_src_w,
11142 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011143
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011144 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011145 if (connector_state->crtc != crtc)
11146 continue;
11147
11148 encoder = to_intel_encoder(connector_state->best_encoder);
11149
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011150 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11151 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11152 goto fail;
11153 }
11154
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011155 /*
11156 * Determine output_types before calling the .compute_config()
11157 * hooks so that the hooks can use this information safely.
11158 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011159 if (encoder->compute_output_type)
11160 pipe_config->output_types |=
11161 BIT(encoder->compute_output_type(encoder, pipe_config,
11162 connector_state));
11163 else
11164 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011165 }
11166
Daniel Vettere29c22c2013-02-21 00:00:16 +010011167encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011168 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011169 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011170 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011171
Daniel Vetter135c81b2013-07-21 21:37:09 +020011172 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011173 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11174 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011175
Daniel Vetter7758a112012-07-08 19:40:39 +020011176 /* Pass our mode to the connectors and the CRTC to give them a chance to
11177 * adjust it according to limitations or connector properties, and also
11178 * a chance to reject the mode entirely.
11179 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011180 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011181 if (connector_state->crtc != crtc)
11182 continue;
11183
11184 encoder = to_intel_encoder(connector_state->best_encoder);
11185
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011186 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011187 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011188 goto fail;
11189 }
11190 }
11191
Daniel Vetterff9a6752013-06-01 17:16:21 +020011192 /* Set default port clock if not overwritten by the encoder. Needs to be
11193 * done afterwards in case the encoder adjusts the mode. */
11194 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011195 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011196 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011197
Daniel Vettera43f6e02013-06-07 23:10:32 +020011198 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011199 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011200 DRM_DEBUG_KMS("CRTC fixup failed\n");
11201 goto fail;
11202 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011203
11204 if (ret == RETRY) {
11205 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11206 ret = -EINVAL;
11207 goto fail;
11208 }
11209
11210 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11211 retry = false;
11212 goto encoder_retry;
11213 }
11214
Daniel Vettere8fa4272015-08-12 11:43:34 +020011215 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011216 * only enable it on 6bpc panels and when its not a compliance
11217 * test requesting 6bpc video pattern.
11218 */
11219 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11220 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011221 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011222 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011223
Daniel Vetter7758a112012-07-08 19:40:39 +020011224fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011225 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011226}
11227
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011228static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011229{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011230 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011231
11232 if (clock1 == clock2)
11233 return true;
11234
11235 if (!clock1 || !clock2)
11236 return false;
11237
11238 diff = abs(clock1 - clock2);
11239
11240 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11241 return true;
11242
11243 return false;
11244}
11245
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011246static bool
11247intel_compare_m_n(unsigned int m, unsigned int n,
11248 unsigned int m2, unsigned int n2,
11249 bool exact)
11250{
11251 if (m == m2 && n == n2)
11252 return true;
11253
11254 if (exact || !m || !n || !m2 || !n2)
11255 return false;
11256
11257 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11258
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011259 if (n > n2) {
11260 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011261 m2 <<= 1;
11262 n2 <<= 1;
11263 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011264 } else if (n < n2) {
11265 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011266 m <<= 1;
11267 n <<= 1;
11268 }
11269 }
11270
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011271 if (n != n2)
11272 return false;
11273
11274 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011275}
11276
11277static bool
11278intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11279 struct intel_link_m_n *m2_n2,
11280 bool adjust)
11281{
11282 if (m_n->tu == m2_n2->tu &&
11283 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11284 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11285 intel_compare_m_n(m_n->link_m, m_n->link_n,
11286 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11287 if (adjust)
11288 *m2_n2 = *m_n;
11289
11290 return true;
11291 }
11292
11293 return false;
11294}
11295
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011296static void __printf(3, 4)
11297pipe_config_err(bool adjust, const char *name, const char *format, ...)
11298{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011299 struct va_format vaf;
11300 va_list args;
11301
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011302 va_start(args, format);
11303 vaf.fmt = format;
11304 vaf.va = &args;
11305
Joe Perches99a95482018-03-13 15:02:15 -070011306 if (adjust)
11307 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11308 else
11309 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011310
11311 va_end(args);
11312}
11313
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011314static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011315intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011316 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011317 struct intel_crtc_state *pipe_config,
11318 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011319{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011320 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011321 bool fixup_inherited = adjust &&
11322 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11323 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011324
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011325#define PIPE_CONF_CHECK_X(name) do { \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011326 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011327 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011328 "(expected 0x%08x, found 0x%08x)\n", \
11329 current_config->name, \
11330 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011331 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011332 } \
11333} while (0)
Daniel Vetter66e985c2013-06-05 13:34:20 +020011334
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011335#define PIPE_CONF_CHECK_I(name) do { \
Daniel Vetter08a24032013-04-19 11:25:34 +020011336 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011337 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011338 "(expected %i, found %i)\n", \
11339 current_config->name, \
11340 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011341 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011342 } \
11343} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011344
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011345#define PIPE_CONF_CHECK_BOOL(name) do { \
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011346 if (current_config->name != pipe_config->name) { \
11347 pipe_config_err(adjust, __stringify(name), \
11348 "(expected %s, found %s)\n", \
11349 yesno(current_config->name), \
11350 yesno(pipe_config->name)); \
11351 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011352 } \
11353} while (0)
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011354
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011355/*
11356 * Checks state where we only read out the enabling, but not the entire
11357 * state itself (like full infoframes or ELD for audio). These states
11358 * require a full modeset on bootup to fix up.
11359 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011360#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) do { \
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011361 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11362 PIPE_CONF_CHECK_BOOL(name); \
11363 } else { \
11364 pipe_config_err(adjust, __stringify(name), \
11365 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11366 yesno(current_config->name), \
11367 yesno(pipe_config->name)); \
11368 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011369 } \
11370} while (0)
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011371
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011372#define PIPE_CONF_CHECK_P(name) do { \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011373 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011374 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011375 "(expected %p, found %p)\n", \
11376 current_config->name, \
11377 pipe_config->name); \
11378 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011379 } \
11380} while (0)
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011381
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011382#define PIPE_CONF_CHECK_M_N(name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011383 if (!intel_compare_link_m_n(&current_config->name, \
11384 &pipe_config->name,\
11385 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011386 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011387 "(expected tu %i gmch %i/%i link %i/%i, " \
11388 "found tu %i, gmch %i/%i link %i/%i)\n", \
11389 current_config->name.tu, \
11390 current_config->name.gmch_m, \
11391 current_config->name.gmch_n, \
11392 current_config->name.link_m, \
11393 current_config->name.link_n, \
11394 pipe_config->name.tu, \
11395 pipe_config->name.gmch_m, \
11396 pipe_config->name.gmch_n, \
11397 pipe_config->name.link_m, \
11398 pipe_config->name.link_n); \
11399 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011400 } \
11401} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011402
Daniel Vetter55c561a2016-03-30 11:34:36 +020011403/* This is required for BDW+ where there is only one set of registers for
11404 * switching between high and low RR.
11405 * This macro can be used whenever a comparison has to be made between one
11406 * hw state and multiple sw state variables.
11407 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011408#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011409 if (!intel_compare_link_m_n(&current_config->name, \
11410 &pipe_config->name, adjust) && \
11411 !intel_compare_link_m_n(&current_config->alt_name, \
11412 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011413 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011414 "(expected tu %i gmch %i/%i link %i/%i, " \
11415 "or tu %i gmch %i/%i link %i/%i, " \
11416 "found tu %i, gmch %i/%i link %i/%i)\n", \
11417 current_config->name.tu, \
11418 current_config->name.gmch_m, \
11419 current_config->name.gmch_n, \
11420 current_config->name.link_m, \
11421 current_config->name.link_n, \
11422 current_config->alt_name.tu, \
11423 current_config->alt_name.gmch_m, \
11424 current_config->alt_name.gmch_n, \
11425 current_config->alt_name.link_m, \
11426 current_config->alt_name.link_n, \
11427 pipe_config->name.tu, \
11428 pipe_config->name.gmch_m, \
11429 pipe_config->name.gmch_n, \
11430 pipe_config->name.link_m, \
11431 pipe_config->name.link_n); \
11432 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011433 } \
11434} while (0)
Daniel Vetter88adfff2013-03-28 10:42:01 +010011435
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011436#define PIPE_CONF_CHECK_FLAGS(name, mask) do { \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011437 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011438 pipe_config_err(adjust, __stringify(name), \
11439 "(%x) (expected %i, found %i)\n", \
11440 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011441 current_config->name & (mask), \
11442 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011443 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011444 } \
11445} while (0)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011446
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011447#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) do { \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011448 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011449 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011450 "(expected %i, found %i)\n", \
11451 current_config->name, \
11452 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011453 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011454 } \
11455} while (0)
Ville Syrjälä5e550652013-09-06 23:29:07 +030011456
Daniel Vetterbb760062013-06-06 14:55:52 +020011457#define PIPE_CONF_QUIRK(quirk) \
11458 ((current_config->quirks | pipe_config->quirks) & (quirk))
11459
Daniel Vettereccb1402013-05-22 00:50:22 +020011460 PIPE_CONF_CHECK_I(cpu_transcoder);
11461
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011462 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011463 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011464 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011465
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011466 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011467 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011468
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011469 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011470 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011471
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011472 if (current_config->has_drrs)
11473 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11474 } else
11475 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011476
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011477 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011478
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011485
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11487 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11488 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11489 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11490 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11491 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011492
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011493 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011494 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011495 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011496 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011497 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011498
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011499 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11500 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011501 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011502 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011503
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011504 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011505
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011506 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011507 DRM_MODE_FLAG_INTERLACE);
11508
Daniel Vetterbb760062013-06-06 14:55:52 +020011509 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011510 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011511 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011512 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011513 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011514 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011515 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011516 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011517 DRM_MODE_FLAG_NVSYNC);
11518 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011519
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011520 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011521 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011522 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011523 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011524 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011525
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011526 if (!adjust) {
11527 PIPE_CONF_CHECK_I(pipe_src_w);
11528 PIPE_CONF_CHECK_I(pipe_src_h);
11529
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011530 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011531 if (current_config->pch_pfit.enabled) {
11532 PIPE_CONF_CHECK_X(pch_pfit.pos);
11533 PIPE_CONF_CHECK_X(pch_pfit.size);
11534 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011535
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011536 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011537 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011538 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011539
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011540 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011541
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011542 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011543 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011544 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011545 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11546 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011547 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011548 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011549 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11550 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11551 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011552 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11553 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11554 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11555 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11556 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11557 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11558 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11559 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11560 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11561 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11562 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11563 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Paulo Zanonic27e9172018-04-27 16:14:36 -070011564 PIPE_CONF_CHECK_X(dpll_hw_state.mg_refclkin_ctl);
11565 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_coreclkctl1);
11566 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_hsclkctl);
11567 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div0);
11568 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div1);
11569 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_lf);
11570 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_frac_lock);
11571 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_ssc);
11572 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_bias);
11573 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_tdc_coldst_bias);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011574
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011575 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11576 PIPE_CONF_CHECK_X(dsi_pll.div);
11577
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011578 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011579 PIPE_CONF_CHECK_I(pipe_bpp);
11580
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011581 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011582 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011583
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011584 PIPE_CONF_CHECK_I(min_voltage_level);
11585
Daniel Vetter66e985c2013-06-05 13:34:20 +020011586#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011587#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011588#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011589#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011590#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011591#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011592#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011593#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011594
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011595 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011596}
11597
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011598static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11599 const struct intel_crtc_state *pipe_config)
11600{
11601 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011602 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011603 &pipe_config->fdi_m_n);
11604 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11605
11606 /*
11607 * FDI already provided one idea for the dotclock.
11608 * Yell if the encoder disagrees.
11609 */
11610 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11611 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11612 fdi_dotclock, dotclock);
11613 }
11614}
11615
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011616static void verify_wm_state(struct drm_crtc *crtc,
11617 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011618{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011619 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011620 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011621 struct skl_pipe_wm hw_wm, *sw_wm;
11622 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11623 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11625 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011626 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011627
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011628 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011629 return;
11630
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011631 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011632 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011633
Damien Lespiau08db6652014-11-04 17:06:52 +000011634 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11635 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11636
Mahesh Kumar74bd8002018-04-26 19:55:15 +053011637 if (INTEL_GEN(dev_priv) >= 11)
11638 if (hw_ddb.enabled_slices != sw_ddb->enabled_slices)
11639 DRM_ERROR("mismatch in DBUF Slices (expected %u, got %u)\n",
11640 sw_ddb->enabled_slices,
11641 hw_ddb.enabled_slices);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011642 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011643 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011644 hw_plane_wm = &hw_wm.planes[plane];
11645 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011646
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011647 /* Watermarks */
11648 for (level = 0; level <= max_level; level++) {
11649 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11650 &sw_plane_wm->wm[level]))
11651 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011652
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011653 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11654 pipe_name(pipe), plane + 1, level,
11655 sw_plane_wm->wm[level].plane_en,
11656 sw_plane_wm->wm[level].plane_res_b,
11657 sw_plane_wm->wm[level].plane_res_l,
11658 hw_plane_wm->wm[level].plane_en,
11659 hw_plane_wm->wm[level].plane_res_b,
11660 hw_plane_wm->wm[level].plane_res_l);
11661 }
11662
11663 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11664 &sw_plane_wm->trans_wm)) {
11665 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11666 pipe_name(pipe), plane + 1,
11667 sw_plane_wm->trans_wm.plane_en,
11668 sw_plane_wm->trans_wm.plane_res_b,
11669 sw_plane_wm->trans_wm.plane_res_l,
11670 hw_plane_wm->trans_wm.plane_en,
11671 hw_plane_wm->trans_wm.plane_res_b,
11672 hw_plane_wm->trans_wm.plane_res_l);
11673 }
11674
11675 /* DDB */
11676 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11677 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11678
11679 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011680 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011681 pipe_name(pipe), plane + 1,
11682 sw_ddb_entry->start, sw_ddb_entry->end,
11683 hw_ddb_entry->start, hw_ddb_entry->end);
11684 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011685 }
11686
Lyude27082492016-08-24 07:48:10 +020011687 /*
11688 * cursor
11689 * If the cursor plane isn't active, we may not have updated it's ddb
11690 * allocation. In that case since the ddb allocation will be updated
11691 * once the plane becomes visible, we can skip this check
11692 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011693 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011694 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11695 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011696
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011697 /* Watermarks */
11698 for (level = 0; level <= max_level; level++) {
11699 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11700 &sw_plane_wm->wm[level]))
11701 continue;
11702
11703 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11704 pipe_name(pipe), level,
11705 sw_plane_wm->wm[level].plane_en,
11706 sw_plane_wm->wm[level].plane_res_b,
11707 sw_plane_wm->wm[level].plane_res_l,
11708 hw_plane_wm->wm[level].plane_en,
11709 hw_plane_wm->wm[level].plane_res_b,
11710 hw_plane_wm->wm[level].plane_res_l);
11711 }
11712
11713 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11714 &sw_plane_wm->trans_wm)) {
11715 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11716 pipe_name(pipe),
11717 sw_plane_wm->trans_wm.plane_en,
11718 sw_plane_wm->trans_wm.plane_res_b,
11719 sw_plane_wm->trans_wm.plane_res_l,
11720 hw_plane_wm->trans_wm.plane_en,
11721 hw_plane_wm->trans_wm.plane_res_b,
11722 hw_plane_wm->trans_wm.plane_res_l);
11723 }
11724
11725 /* DDB */
11726 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11727 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11728
11729 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011730 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011731 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011732 sw_ddb_entry->start, sw_ddb_entry->end,
11733 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011734 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011735 }
11736}
11737
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011738static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011739verify_connector_state(struct drm_device *dev,
11740 struct drm_atomic_state *state,
11741 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011742{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011743 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011744 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011745 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011746
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011747 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011748 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011749 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011750
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011751 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011752 continue;
11753
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011754 if (crtc)
11755 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11756
11757 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011758
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011759 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011760 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011761 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011762}
11763
11764static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011765verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011766{
11767 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011768 struct drm_connector *connector;
11769 struct drm_connector_state *old_conn_state, *new_conn_state;
11770 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011771
Damien Lespiaub2784e12014-08-05 11:29:37 +010011772 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011773 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011774 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011775
11776 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11777 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011778 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011779
Daniel Vetter86b04262017-03-01 10:52:26 +010011780 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11781 new_conn_state, i) {
11782 if (old_conn_state->best_encoder == &encoder->base)
11783 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011784
Daniel Vetter86b04262017-03-01 10:52:26 +010011785 if (new_conn_state->best_encoder != &encoder->base)
11786 continue;
11787 found = enabled = true;
11788
11789 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011790 encoder->base.crtc,
11791 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011792 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011793
11794 if (!found)
11795 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011796
Rob Clarke2c719b2014-12-15 13:56:32 -050011797 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011798 "encoder's enabled state mismatch "
11799 "(expected %i, found %i)\n",
11800 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011801
11802 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011803 bool active;
11804
11805 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011806 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011807 "encoder detached but still enabled on pipe %c.\n",
11808 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011809 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011810 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011811}
11812
11813static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011814verify_crtc_state(struct drm_crtc *crtc,
11815 struct drm_crtc_state *old_crtc_state,
11816 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011817{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011818 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011819 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011820 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11822 struct intel_crtc_state *pipe_config, *sw_config;
11823 struct drm_atomic_state *old_state;
11824 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011825
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011826 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011827 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011828 pipe_config = to_intel_crtc_state(old_crtc_state);
11829 memset(pipe_config, 0, sizeof(*pipe_config));
11830 pipe_config->base.crtc = crtc;
11831 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011832
Ville Syrjälä78108b72016-05-27 20:59:19 +030011833 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011834
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011835 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011836
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011837 /* we keep both pipes enabled on 830 */
11838 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011839 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011840
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011841 I915_STATE_WARN(new_crtc_state->active != active,
11842 "crtc active state doesn't match with hw state "
11843 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011844
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011845 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11846 "transitional active state does not match atomic hw state "
11847 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011848
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011849 for_each_encoder_on_crtc(dev, crtc, encoder) {
11850 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011851
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011852 active = encoder->get_hw_state(encoder, &pipe);
11853 I915_STATE_WARN(active != new_crtc_state->active,
11854 "[ENCODER:%i] active %i with crtc active %i\n",
11855 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011856
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011857 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11858 "Encoder connected to wrong pipe %c\n",
11859 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011860
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011861 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011862 encoder->get_config(encoder, pipe_config);
11863 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011864
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011865 intel_crtc_compute_pixel_rate(pipe_config);
11866
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011867 if (!new_crtc_state->active)
11868 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011869
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011870 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011871
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011872 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011873 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011874 pipe_config, false)) {
11875 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11876 intel_dump_pipe_config(intel_crtc, pipe_config,
11877 "[hw state]");
11878 intel_dump_pipe_config(intel_crtc, sw_config,
11879 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011880 }
11881}
11882
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011883static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011884intel_verify_planes(struct intel_atomic_state *state)
11885{
11886 struct intel_plane *plane;
11887 const struct intel_plane_state *plane_state;
11888 int i;
11889
11890 for_each_new_intel_plane_in_state(state, plane,
11891 plane_state, i)
11892 assert_plane(plane, plane_state->base.visible);
11893}
11894
11895static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011896verify_single_dpll_state(struct drm_i915_private *dev_priv,
11897 struct intel_shared_dpll *pll,
11898 struct drm_crtc *crtc,
11899 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011900{
11901 struct intel_dpll_hw_state dpll_hw_state;
11902 unsigned crtc_mask;
11903 bool active;
11904
11905 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11906
Lucas De Marchi72f775f2018-03-20 15:06:34 -070011907 DRM_DEBUG_KMS("%s\n", pll->info->name);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011908
Lucas De Marchiee1398b2018-03-20 15:06:33 -070011909 active = pll->info->funcs->get_hw_state(dev_priv, pll, &dpll_hw_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011910
Lucas De Marchi5cd281f2018-03-20 15:06:36 -070011911 if (!(pll->info->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011912 I915_STATE_WARN(!pll->on && pll->active_mask,
11913 "pll in active use but not on in sw tracking\n");
11914 I915_STATE_WARN(pll->on && !pll->active_mask,
11915 "pll is on but not used by any active crtc\n");
11916 I915_STATE_WARN(pll->on != active,
11917 "pll on state mismatch (expected %i, found %i)\n",
11918 pll->on, active);
11919 }
11920
11921 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011922 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011923 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011924 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011925
11926 return;
11927 }
11928
11929 crtc_mask = 1 << drm_crtc_index(crtc);
11930
11931 if (new_state->active)
11932 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11933 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11934 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11935 else
11936 I915_STATE_WARN(pll->active_mask & crtc_mask,
11937 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11938 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11939
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011940 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011941 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011942 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011943
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011944 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011945 &dpll_hw_state,
11946 sizeof(dpll_hw_state)),
11947 "pll hw state mismatch\n");
11948}
11949
11950static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011951verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11952 struct drm_crtc_state *old_crtc_state,
11953 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011954{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011955 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011956 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11957 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11958
11959 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011960 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011961
11962 if (old_state->shared_dpll &&
11963 old_state->shared_dpll != new_state->shared_dpll) {
11964 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11965 struct intel_shared_dpll *pll = old_state->shared_dpll;
11966
11967 I915_STATE_WARN(pll->active_mask & crtc_mask,
11968 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11969 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011970 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011971 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11972 pipe_name(drm_crtc_index(crtc)));
11973 }
11974}
11975
11976static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011977intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011978 struct drm_atomic_state *state,
11979 struct drm_crtc_state *old_state,
11980 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011981{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011982 if (!needs_modeset(new_state) &&
11983 !to_intel_crtc_state(new_state)->update_pipe)
11984 return;
11985
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011986 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011987 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011988 verify_crtc_state(crtc, old_state, new_state);
11989 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011990}
11991
11992static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011993verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011994{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011995 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011996 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011997
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011998 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011999 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012000}
Daniel Vetter53589012013-06-05 13:34:16 +020012001
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012002static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012003intel_modeset_verify_disabled(struct drm_device *dev,
12004 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012005{
Daniel Vetter86b04262017-03-01 10:52:26 +010012006 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012007 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012008 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012009}
12010
Ville Syrjälä80715b22014-05-15 20:23:23 +030012011static void update_scanline_offset(struct intel_crtc *crtc)
12012{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012013 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012014
12015 /*
12016 * The scanline counter increments at the leading edge of hsync.
12017 *
12018 * On most platforms it starts counting from vtotal-1 on the
12019 * first active line. That means the scanline counter value is
12020 * always one less than what we would expect. Ie. just after
12021 * start of vblank, which also occurs at start of hsync (on the
12022 * last active line), the scanline counter will read vblank_start-1.
12023 *
12024 * On gen2 the scanline counter starts counting from 1 instead
12025 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12026 * to keep the value positive), instead of adding one.
12027 *
12028 * On HSW+ the behaviour of the scanline counter depends on the output
12029 * type. For DP ports it behaves like most other platforms, but on HDMI
12030 * there's an extra 1 line difference. So we need to add two instead of
12031 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020012032 *
12033 * On VLV/CHV DSI the scanline counter would appear to increment
12034 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12035 * that means we can't tell whether we're in vblank or not while
12036 * we're on that particular line. We must still set scanline_offset
12037 * to 1 so that the vblank timestamps come out correct when we query
12038 * the scanline counter from within the vblank interrupt handler.
12039 * However if queried just before the start of vblank we'll get an
12040 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012041 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012042 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012043 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012044 int vtotal;
12045
Ville Syrjälä124abe02015-09-08 13:40:45 +030012046 vtotal = adjusted_mode->crtc_vtotal;
12047 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012048 vtotal /= 2;
12049
12050 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012051 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012052 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012053 crtc->scanline_offset = 2;
12054 } else
12055 crtc->scanline_offset = 1;
12056}
12057
Maarten Lankhorstad421372015-06-15 12:33:42 +020012058static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012059{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012060 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012061 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012062 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012063 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012064 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012065
12066 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012067 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012068
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012069 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012071 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012072 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012073
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012074 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012075 continue;
12076
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012077 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012078
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012079 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012080 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012081
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012082 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012083 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012084}
12085
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012086/*
12087 * This implements the workaround described in the "notes" section of the mode
12088 * set sequence documentation. When going from no pipes or single pipe to
12089 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12090 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12091 */
12092static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12093{
12094 struct drm_crtc_state *crtc_state;
12095 struct intel_crtc *intel_crtc;
12096 struct drm_crtc *crtc;
12097 struct intel_crtc_state *first_crtc_state = NULL;
12098 struct intel_crtc_state *other_crtc_state = NULL;
12099 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12100 int i;
12101
12102 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012103 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012104 intel_crtc = to_intel_crtc(crtc);
12105
12106 if (!crtc_state->active || !needs_modeset(crtc_state))
12107 continue;
12108
12109 if (first_crtc_state) {
12110 other_crtc_state = to_intel_crtc_state(crtc_state);
12111 break;
12112 } else {
12113 first_crtc_state = to_intel_crtc_state(crtc_state);
12114 first_pipe = intel_crtc->pipe;
12115 }
12116 }
12117
12118 /* No workaround needed? */
12119 if (!first_crtc_state)
12120 return 0;
12121
12122 /* w/a possibly needed, check how many crtc's are already enabled. */
12123 for_each_intel_crtc(state->dev, intel_crtc) {
12124 struct intel_crtc_state *pipe_config;
12125
12126 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12127 if (IS_ERR(pipe_config))
12128 return PTR_ERR(pipe_config);
12129
12130 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12131
12132 if (!pipe_config->base.active ||
12133 needs_modeset(&pipe_config->base))
12134 continue;
12135
12136 /* 2 or more enabled crtcs means no need for w/a */
12137 if (enabled_pipe != INVALID_PIPE)
12138 return 0;
12139
12140 enabled_pipe = intel_crtc->pipe;
12141 }
12142
12143 if (enabled_pipe != INVALID_PIPE)
12144 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12145 else if (other_crtc_state)
12146 other_crtc_state->hsw_workaround_pipe = first_pipe;
12147
12148 return 0;
12149}
12150
Ville Syrjälä8d965612016-11-14 18:35:10 +020012151static int intel_lock_all_pipes(struct drm_atomic_state *state)
12152{
12153 struct drm_crtc *crtc;
12154
12155 /* Add all pipes to the state */
12156 for_each_crtc(state->dev, crtc) {
12157 struct drm_crtc_state *crtc_state;
12158
12159 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12160 if (IS_ERR(crtc_state))
12161 return PTR_ERR(crtc_state);
12162 }
12163
12164 return 0;
12165}
12166
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012167static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12168{
12169 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012170
Ville Syrjälä8d965612016-11-14 18:35:10 +020012171 /*
12172 * Add all pipes to the state, and force
12173 * a modeset on all the active ones.
12174 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012175 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012176 struct drm_crtc_state *crtc_state;
12177 int ret;
12178
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012179 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12180 if (IS_ERR(crtc_state))
12181 return PTR_ERR(crtc_state);
12182
12183 if (!crtc_state->active || needs_modeset(crtc_state))
12184 continue;
12185
12186 crtc_state->mode_changed = true;
12187
12188 ret = drm_atomic_add_affected_connectors(state, crtc);
12189 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012190 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012191
12192 ret = drm_atomic_add_affected_planes(state, crtc);
12193 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012194 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012195 }
12196
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012197 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012198}
12199
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012200static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012201{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012202 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012203 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012204 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012205 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012206 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012207
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012208 if (!check_digital_port_conflicts(state)) {
12209 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12210 return -EINVAL;
12211 }
12212
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012213 intel_state->modeset = true;
12214 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012215 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12216 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012217
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012218 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12219 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012220 intel_state->active_crtcs |= 1 << i;
12221 else
12222 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012223
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012224 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012225 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012226 }
12227
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012228 /*
12229 * See if the config requires any additional preparation, e.g.
12230 * to adjust global state with pipes off. We need to do this
12231 * here so we can get the modeset_pipe updated config for the new
12232 * mode set on this crtc. For other crtcs we need to use the
12233 * adjusted_mode bits in the crtc directly.
12234 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012235 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012236 ret = dev_priv->display.modeset_calc_cdclk(state);
12237 if (ret < 0)
12238 return ret;
12239
Ville Syrjälä8d965612016-11-14 18:35:10 +020012240 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012241 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012242 * holding all the crtc locks, even if we don't end up
12243 * touching the hardware
12244 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012245 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12246 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012247 ret = intel_lock_all_pipes(state);
12248 if (ret < 0)
12249 return ret;
12250 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012251
Ville Syrjälä8d965612016-11-14 18:35:10 +020012252 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012253 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12254 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012255 ret = intel_modeset_all_pipes(state);
12256 if (ret < 0)
12257 return ret;
12258 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012259
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012260 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12261 intel_state->cdclk.logical.cdclk,
12262 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012263 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12264 intel_state->cdclk.logical.voltage_level,
12265 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012266 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012267 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012268 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012269
Maarten Lankhorstad421372015-06-15 12:33:42 +020012270 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012271
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012272 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012273 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012274
Maarten Lankhorstad421372015-06-15 12:33:42 +020012275 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012276}
12277
Matt Roperaa363132015-09-24 15:53:18 -070012278/*
12279 * Handle calculation of various watermark data at the end of the atomic check
12280 * phase. The code here should be run after the per-crtc and per-plane 'check'
12281 * handlers to ensure that all derived state has been updated.
12282 */
Matt Roper55994c22016-05-12 07:06:08 -070012283static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012284{
12285 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012286 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012287
12288 /* Is there platform-specific watermark information to calculate? */
12289 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012290 return dev_priv->display.compute_global_watermarks(state);
12291
12292 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012293}
12294
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012295/**
12296 * intel_atomic_check - validate state object
12297 * @dev: drm device
12298 * @state: state to validate
12299 */
12300static int intel_atomic_check(struct drm_device *dev,
12301 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012302{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012303 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012304 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012305 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012306 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012307 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012308 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012309
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012310 /* Catch I915_MODE_FLAG_INHERITED */
12311 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12312 crtc_state, i) {
12313 if (crtc_state->mode.private_flags !=
12314 old_crtc_state->mode.private_flags)
12315 crtc_state->mode_changed = true;
12316 }
12317
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012318 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012319 if (ret)
12320 return ret;
12321
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012322 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012323 struct intel_crtc_state *pipe_config =
12324 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012325
Daniel Vetter26495482015-07-15 14:15:52 +020012326 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012327 continue;
12328
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012329 if (!crtc_state->enable) {
12330 any_ms = true;
12331 continue;
12332 }
12333
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012334 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012335 if (ret) {
12336 intel_dump_pipe_config(to_intel_crtc(crtc),
12337 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012338 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012339 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012340
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012341 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012342 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012343 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012344 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012345 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012346 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012347 }
12348
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012349 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012350 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012351
Daniel Vetter26495482015-07-15 14:15:52 +020012352 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12353 needs_modeset(crtc_state) ?
12354 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012355 }
12356
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012357 if (any_ms) {
12358 ret = intel_modeset_checks(state);
12359
12360 if (ret)
12361 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012362 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012363 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012364 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012365
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012366 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012367 if (ret)
12368 return ret;
12369
Ville Syrjälädd576022017-11-17 21:19:14 +020012370 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012371 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012372}
12373
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012374static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012375 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012376{
Chris Wilsonfd700752017-07-26 17:00:36 +010012377 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012378}
12379
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012380u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12381{
12382 struct drm_device *dev = crtc->base.dev;
12383
12384 if (!dev->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012385 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012386
12387 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12388}
12389
Lyude896e5bb2016-08-24 07:48:09 +020012390static void intel_update_crtc(struct drm_crtc *crtc,
12391 struct drm_atomic_state *state,
12392 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012393 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012394{
12395 struct drm_device *dev = crtc->dev;
12396 struct drm_i915_private *dev_priv = to_i915(dev);
12397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012398 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12399 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012400 struct intel_plane_state *new_plane_state =
12401 intel_atomic_get_new_plane_state(to_intel_atomic_state(state),
12402 to_intel_plane(crtc->primary));
Lyude896e5bb2016-08-24 07:48:09 +020012403
12404 if (modeset) {
12405 update_scanline_offset(intel_crtc);
12406 dev_priv->display.crtc_enable(pipe_config, state);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012407
12408 /* vblanks work again, re-enable pipe CRC. */
12409 intel_crtc_enable_pipe_crc(intel_crtc);
Lyude896e5bb2016-08-24 07:48:09 +020012410 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012411 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12412 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012413 }
12414
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012415 if (new_plane_state)
12416 intel_fbc_enable(intel_crtc, pipe_config, new_plane_state);
Lyude896e5bb2016-08-24 07:48:09 +020012417
12418 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012419}
12420
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012421static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012422{
12423 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012424 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012425 int i;
12426
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012427 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12428 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012429 continue;
12430
12431 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012432 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012433 }
12434}
12435
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012436static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012437{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012438 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012439 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12440 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012441 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012442 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012443 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012444 unsigned int updated = 0;
12445 bool progress;
12446 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012447 int i;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012448 u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
12449 u8 required_slices = intel_state->wm_results.ddb.enabled_slices;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012450
12451 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12452
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012453 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012454 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012455 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012456 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012457
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012458 /* If 2nd DBuf slice required, enable it here */
12459 if (INTEL_GEN(dev_priv) >= 11 && required_slices > hw_enabled_slices)
12460 icl_dbuf_slices_update(dev_priv, required_slices);
12461
Lyude27082492016-08-24 07:48:10 +020012462 /*
12463 * Whenever the number of active pipes changes, we need to make sure we
12464 * update the pipes in the right order so that their ddb allocations
12465 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12466 * cause pipe underruns and other bad stuff.
12467 */
12468 do {
Lyude27082492016-08-24 07:48:10 +020012469 progress = false;
12470
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012471 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012472 bool vbl_wait = false;
12473 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012474
12475 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012476 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012477 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012478
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012479 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012480 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012481
Mika Kahola2b685042017-10-10 13:17:03 +030012482 if (skl_ddb_allocation_overlaps(dev_priv,
12483 entries,
12484 &cstate->wm.skl.ddb,
12485 i))
Lyude27082492016-08-24 07:48:10 +020012486 continue;
12487
12488 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012489 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012490
12491 /*
12492 * If this is an already active pipe, it's DDB changed,
12493 * and this isn't the last pipe that needs updating
12494 * then we need to wait for a vblank to pass for the
12495 * new ddb allocation to take effect.
12496 */
Lyudece0ba282016-09-15 10:46:35 -040012497 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012498 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012499 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012500 intel_state->wm_results.dirty_pipes != updated)
12501 vbl_wait = true;
12502
12503 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012504 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012505
12506 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012507 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012508
12509 progress = true;
12510 }
12511 } while (progress);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012512
12513 /* If 2nd DBuf slice is no more required disable it */
12514 if (INTEL_GEN(dev_priv) >= 11 && required_slices < hw_enabled_slices)
12515 icl_dbuf_slices_update(dev_priv, required_slices);
Lyude27082492016-08-24 07:48:10 +020012516}
12517
Chris Wilsonba318c62017-02-02 20:47:41 +000012518static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12519{
12520 struct intel_atomic_state *state, *next;
12521 struct llist_node *freed;
12522
12523 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12524 llist_for_each_entry_safe(state, next, freed, freed)
12525 drm_atomic_state_put(&state->base);
12526}
12527
12528static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12529{
12530 struct drm_i915_private *dev_priv =
12531 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12532
12533 intel_atomic_helper_free_state(dev_priv);
12534}
12535
Daniel Vetter9db529a2017-08-08 10:08:28 +020012536static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12537{
12538 struct wait_queue_entry wait_fence, wait_reset;
12539 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12540
12541 init_wait_entry(&wait_fence, 0);
12542 init_wait_entry(&wait_reset, 0);
12543 for (;;) {
12544 prepare_to_wait(&intel_state->commit_ready.wait,
12545 &wait_fence, TASK_UNINTERRUPTIBLE);
12546 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12547 &wait_reset, TASK_UNINTERRUPTIBLE);
12548
12549
12550 if (i915_sw_fence_done(&intel_state->commit_ready)
12551 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12552 break;
12553
12554 schedule();
12555 }
12556 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12557 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12558}
12559
Chris Wilson8d52e442018-06-23 11:39:51 +010012560static void intel_atomic_cleanup_work(struct work_struct *work)
12561{
12562 struct drm_atomic_state *state =
12563 container_of(work, struct drm_atomic_state, commit_work);
12564 struct drm_i915_private *i915 = to_i915(state->dev);
12565
12566 drm_atomic_helper_cleanup_planes(&i915->drm, state);
12567 drm_atomic_helper_commit_cleanup_done(state);
12568 drm_atomic_state_put(state);
12569
12570 intel_atomic_helper_free_state(i915);
12571}
12572
Daniel Vetter94f05022016-06-14 18:01:00 +020012573static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012574{
Daniel Vetter94f05022016-06-14 18:01:00 +020012575 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012576 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012577 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012578 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012579 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012580 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012581 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012582 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012583
Daniel Vetter9db529a2017-08-08 10:08:28 +020012584 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012585
Daniel Vetterea0000f2016-06-13 16:13:46 +020012586 drm_atomic_helper_wait_for_dependencies(state);
12587
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012588 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012589 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012590
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012591 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12593
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012594 if (needs_modeset(new_crtc_state) ||
12595 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012596
12597 put_domains[to_intel_crtc(crtc)->pipe] =
12598 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012599 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012600 }
12601
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012602 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012603 continue;
12604
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012605 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12606 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012607
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012608 if (old_crtc_state->active) {
12609 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012610
12611 /*
12612 * We need to disable pipe CRC before disabling the pipe,
12613 * or we race against vblank off.
12614 */
12615 intel_crtc_disable_pipe_crc(intel_crtc);
12616
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012617 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012618 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012619 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012620 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012621
12622 /*
12623 * Underruns don't always raise
12624 * interrupts, so check manually.
12625 */
12626 intel_check_cpu_fifo_underruns(dev_priv);
12627 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012628
Ville Syrjälä21794812017-08-23 18:22:26 +030012629 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012630 /*
12631 * Make sure we don't call initial_watermarks
12632 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012633 *
12634 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012635 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012636 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012637 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012638 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012639 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012640 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012641 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012642
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012643 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12644 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12645 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012646
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012647 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012648 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012649
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012650 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012651
Lyude656d1b82016-08-17 15:55:54 -040012652 /*
12653 * SKL workaround: bspec recommends we disable the SAGV when we
12654 * have more then one pipe enabled
12655 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012656 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012657 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012658
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012659 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012660 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012661
Lyude896e5bb2016-08-24 07:48:09 +020012662 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012663 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12664 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012665
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012666 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012667 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012668 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012669 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012670 spin_unlock_irq(&dev->event_lock);
12671
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012672 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012673 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012674 }
12675
Lyude896e5bb2016-08-24 07:48:09 +020012676 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012677 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012678
Daniel Vetter94f05022016-06-14 18:01:00 +020012679 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12680 * already, but still need the state for the delayed optimization. To
12681 * fix this:
12682 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12683 * - schedule that vblank worker _before_ calling hw_done
12684 * - at the start of commit_tail, cancel it _synchrously
12685 * - switch over to the vblank wait helper in the core after that since
12686 * we don't need out special handling any more.
12687 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012688 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012689
12690 /*
12691 * Now that the vblank has passed, we can go ahead and program the
12692 * optimal watermarks on platforms that need two-step watermark
12693 * programming.
12694 *
12695 * TODO: Move this (and other cleanup) to an async worker eventually.
12696 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012697 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12698 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012699
12700 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012701 dev_priv->display.optimize_watermarks(intel_state,
12702 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012703 }
12704
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012705 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012706 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12707
12708 if (put_domains[i])
12709 modeset_put_power_domains(dev_priv, put_domains[i]);
12710
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012711 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012712 }
12713
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012714 if (intel_state->modeset)
12715 intel_verify_planes(intel_state);
12716
Paulo Zanoni56feca92016-09-22 18:00:28 -030012717 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012718 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012719
Daniel Vetter94f05022016-06-14 18:01:00 +020012720 drm_atomic_helper_commit_hw_done(state);
12721
Chris Wilsond5553c02017-05-04 12:55:08 +010012722 if (intel_state->modeset) {
12723 /* As one of the primary mmio accessors, KMS has a high
12724 * likelihood of triggering bugs in unclaimed access. After we
12725 * finish modesetting, see if an error has been flagged, and if
12726 * so enable debugging for the next modeset - and hope we catch
12727 * the culprit.
12728 */
12729 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012730 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012731 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012732
Chris Wilson8d52e442018-06-23 11:39:51 +010012733 /*
12734 * Defer the cleanup of the old state to a separate worker to not
12735 * impede the current task (userspace for blocking modesets) that
12736 * are executed inline. For out-of-line asynchronous modesets/flips,
12737 * deferring to a new worker seems overkill, but we would place a
12738 * schedule point (cond_resched()) here anyway to keep latencies
12739 * down.
12740 */
12741 INIT_WORK(&state->commit_work, intel_atomic_cleanup_work);
12742 schedule_work(&state->commit_work);
Daniel Vetter94f05022016-06-14 18:01:00 +020012743}
12744
12745static void intel_atomic_commit_work(struct work_struct *work)
12746{
Chris Wilsonc004a902016-10-28 13:58:45 +010012747 struct drm_atomic_state *state =
12748 container_of(work, struct drm_atomic_state, commit_work);
12749
Daniel Vetter94f05022016-06-14 18:01:00 +020012750 intel_atomic_commit_tail(state);
12751}
12752
Chris Wilsonc004a902016-10-28 13:58:45 +010012753static int __i915_sw_fence_call
12754intel_atomic_commit_ready(struct i915_sw_fence *fence,
12755 enum i915_sw_fence_notify notify)
12756{
12757 struct intel_atomic_state *state =
12758 container_of(fence, struct intel_atomic_state, commit_ready);
12759
12760 switch (notify) {
12761 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012762 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012763 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012764 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012765 {
12766 struct intel_atomic_helper *helper =
12767 &to_i915(state->base.dev)->atomic_helper;
12768
12769 if (llist_add(&state->freed, &helper->free_list))
12770 schedule_work(&helper->free_work);
12771 break;
12772 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012773 }
12774
12775 return NOTIFY_DONE;
12776}
12777
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012778static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12779{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012780 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012781 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012782 int i;
12783
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012784 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012785 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012786 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012787 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012788}
12789
Daniel Vetter94f05022016-06-14 18:01:00 +020012790/**
12791 * intel_atomic_commit - commit validated state object
12792 * @dev: DRM device
12793 * @state: the top-level driver state object
12794 * @nonblock: nonblocking commit
12795 *
12796 * This function commits a top-level state object that has been validated
12797 * with drm_atomic_helper_check().
12798 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012799 * RETURNS
12800 * Zero for success or -errno.
12801 */
12802static int intel_atomic_commit(struct drm_device *dev,
12803 struct drm_atomic_state *state,
12804 bool nonblock)
12805{
12806 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012807 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012808 int ret = 0;
12809
Chris Wilsonc004a902016-10-28 13:58:45 +010012810 drm_atomic_state_get(state);
12811 i915_sw_fence_init(&intel_state->commit_ready,
12812 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012813
Ville Syrjälä440df932017-03-29 17:21:23 +030012814 /*
12815 * The intel_legacy_cursor_update() fast path takes care
12816 * of avoiding the vblank waits for simple cursor
12817 * movement and flips. For cursor on/off and size changes,
12818 * we want to perform the vblank waits so that watermark
12819 * updates happen during the correct frames. Gen9+ have
12820 * double buffered watermarks and so shouldn't need this.
12821 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012822 * Unset state->legacy_cursor_update before the call to
12823 * drm_atomic_helper_setup_commit() because otherwise
12824 * drm_atomic_helper_wait_for_flip_done() is a noop and
12825 * we get FIFO underruns because we didn't wait
12826 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012827 *
12828 * FIXME doing watermarks and fb cleanup from a vblank worker
12829 * (assuming we had any) would solve these problems.
12830 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012831 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12832 struct intel_crtc_state *new_crtc_state;
12833 struct intel_crtc *crtc;
12834 int i;
12835
12836 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12837 if (new_crtc_state->wm.need_postvbl_update ||
12838 new_crtc_state->update_wm_post)
12839 state->legacy_cursor_update = false;
12840 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012841
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012842 ret = intel_atomic_prepare_commit(dev, state);
12843 if (ret) {
12844 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12845 i915_sw_fence_commit(&intel_state->commit_ready);
12846 return ret;
12847 }
12848
12849 ret = drm_atomic_helper_setup_commit(state, nonblock);
12850 if (!ret)
12851 ret = drm_atomic_helper_swap_state(state, true);
12852
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012853 if (ret) {
12854 i915_sw_fence_commit(&intel_state->commit_ready);
12855
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012856 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012857 return ret;
12858 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012859 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012860 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012861 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012862
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012863 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012864 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12865 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012866 memcpy(dev_priv->min_voltage_level,
12867 intel_state->min_voltage_level,
12868 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012869 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012870 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12871 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012872 }
12873
Chris Wilson08536952016-10-14 13:18:18 +010012874 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012875 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012876
12877 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012878 if (nonblock && intel_state->modeset) {
12879 queue_work(dev_priv->modeset_wq, &state->commit_work);
12880 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012881 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012882 } else {
12883 if (intel_state->modeset)
12884 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012885 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012886 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012887
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012888 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012889}
12890
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012891static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012892 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012893 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012894 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012895 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012896 .atomic_duplicate_state = intel_crtc_duplicate_state,
12897 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012898 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012899};
12900
Chris Wilson74d290f2017-08-17 13:37:06 +010012901struct wait_rps_boost {
12902 struct wait_queue_entry wait;
12903
12904 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000012905 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012906};
12907
12908static int do_rps_boost(struct wait_queue_entry *_wait,
12909 unsigned mode, int sync, void *key)
12910{
12911 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012912 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012913
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012914 /*
12915 * If we missed the vblank, but the request is already running it
12916 * is reasonable to assume that it will complete before the next
12917 * vblank without our intervention, so leave RPS alone.
12918 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000012919 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012920 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012921 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010012922
12923 drm_crtc_vblank_put(wait->crtc);
12924
12925 list_del(&wait->wait.entry);
12926 kfree(wait);
12927 return 1;
12928}
12929
12930static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12931 struct dma_fence *fence)
12932{
12933 struct wait_rps_boost *wait;
12934
12935 if (!dma_fence_is_i915(fence))
12936 return;
12937
12938 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12939 return;
12940
12941 if (drm_crtc_vblank_get(crtc))
12942 return;
12943
12944 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12945 if (!wait) {
12946 drm_crtc_vblank_put(crtc);
12947 return;
12948 }
12949
12950 wait->request = to_request(dma_fence_get(fence));
12951 wait->crtc = crtc;
12952
12953 wait->wait.func = do_rps_boost;
12954 wait->wait.flags = 0;
12955
12956 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12957}
12958
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012959static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
12960{
12961 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
12962 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
12963 struct drm_framebuffer *fb = plane_state->base.fb;
12964 struct i915_vma *vma;
12965
12966 if (plane->id == PLANE_CURSOR &&
12967 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12968 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12969 const int align = intel_cursor_alignment(dev_priv);
12970
12971 return i915_gem_object_attach_phys(obj, align);
12972 }
12973
12974 vma = intel_pin_and_fence_fb_obj(fb,
12975 plane_state->base.rotation,
12976 intel_plane_uses_fence(plane_state),
12977 &plane_state->flags);
12978 if (IS_ERR(vma))
12979 return PTR_ERR(vma);
12980
12981 plane_state->vma = vma;
12982
12983 return 0;
12984}
12985
12986static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
12987{
12988 struct i915_vma *vma;
12989
12990 vma = fetch_and_zero(&old_plane_state->vma);
12991 if (vma)
12992 intel_unpin_fb_vma(vma, old_plane_state->flags);
12993}
12994
Chris Wilsonb7268c52018-04-18 19:40:52 +010012995static void fb_obj_bump_render_priority(struct drm_i915_gem_object *obj)
12996{
12997 struct i915_sched_attr attr = {
12998 .priority = I915_PRIORITY_DISPLAY,
12999 };
13000
13001 i915_gem_object_wait_priority(obj, 0, &attr);
13002}
13003
Matt Roper6beb8c232014-12-01 15:40:14 -080013004/**
13005 * intel_prepare_plane_fb - Prepare fb for usage on plane
13006 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013007 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080013008 *
13009 * Prepares a framebuffer for usage on a display plane. Generally this
13010 * involves pinning the underlying object and updating the frontbuffer tracking
13011 * bits. Some older platforms need special physical address handling for
13012 * cursor planes.
13013 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013014 * Must be called with struct_mutex held.
13015 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013016 * Returns 0 on success, negative error code on failure.
13017 */
13018int
13019intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013020 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013021{
Chris Wilsonc004a902016-10-28 13:58:45 +010013022 struct intel_atomic_state *intel_state =
13023 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013024 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013025 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013026 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013027 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013028 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013029
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013030 if (old_obj) {
13031 struct drm_crtc_state *crtc_state =
Maarten Lankhorst8b694492018-04-09 14:46:55 +020013032 drm_atomic_get_new_crtc_state(new_state->state,
13033 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013034
13035 /* Big Hammer, we also need to ensure that any pending
13036 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13037 * current scanout is retired before unpinning the old
13038 * framebuffer. Note that we rely on userspace rendering
13039 * into the buffer attached to the pipe they are waiting
13040 * on. If not, userspace generates a GPU hang with IPEHR
13041 * point to the MI_WAIT_FOR_EVENT.
13042 *
13043 * This should only fail upon a hung GPU, in which case we
13044 * can safely continue.
13045 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013046 if (needs_modeset(crtc_state)) {
13047 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13048 old_obj->resv, NULL,
13049 false, 0,
13050 GFP_KERNEL);
13051 if (ret < 0)
13052 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013053 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013054 }
13055
Chris Wilsonc004a902016-10-28 13:58:45 +010013056 if (new_state->fence) { /* explicit fencing */
13057 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13058 new_state->fence,
13059 I915_FENCE_TIMEOUT,
13060 GFP_KERNEL);
13061 if (ret < 0)
13062 return ret;
13063 }
13064
Chris Wilsonc37efb92016-06-17 08:28:47 +010013065 if (!obj)
13066 return 0;
13067
Chris Wilson4d3088c2017-07-26 17:00:38 +010013068 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013069 if (ret)
13070 return ret;
13071
Chris Wilson4d3088c2017-07-26 17:00:38 +010013072 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13073 if (ret) {
13074 i915_gem_object_unpin_pages(obj);
13075 return ret;
13076 }
13077
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013078 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010013079
Chris Wilsonb7268c52018-04-18 19:40:52 +010013080 fb_obj_bump_render_priority(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013081
13082 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010013083 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013084 if (ret)
13085 return ret;
13086
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013087 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
13088
Chris Wilsonc004a902016-10-28 13:58:45 +010013089 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010013090 struct dma_fence *fence;
13091
Chris Wilsonc004a902016-10-28 13:58:45 +010013092 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13093 obj->resv, NULL,
13094 false, I915_FENCE_TIMEOUT,
13095 GFP_KERNEL);
13096 if (ret < 0)
13097 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010013098
13099 fence = reservation_object_get_excl_rcu(obj->resv);
13100 if (fence) {
13101 add_rps_boost_after_vblank(new_state->crtc, fence);
13102 dma_fence_put(fence);
13103 }
13104 } else {
13105 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010013106 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013107
Chris Wilsond07f0e52016-10-28 13:58:44 +010013108 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013109}
13110
Matt Roper38f3ce32014-12-02 07:45:25 -080013111/**
13112 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13113 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013114 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080013115 *
13116 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013117 *
13118 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013119 */
13120void
13121intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013122 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013123{
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013124 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080013125
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013126 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013127 mutex_lock(&dev_priv->drm.struct_mutex);
13128 intel_plane_unpin_fb(to_intel_plane_state(old_state));
13129 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013130}
13131
Chandra Konduru6156a452015-04-27 13:48:39 -070013132int
Chandra Konduru77224cd2018-04-09 09:11:13 +053013133skl_max_scale(struct intel_crtc *intel_crtc,
13134 struct intel_crtc_state *crtc_state,
13135 uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -070013136{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013137 struct drm_i915_private *dev_priv;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013138 int max_scale, mult;
13139 int crtc_clock, max_dotclk, tmpclk1, tmpclk2;
Chandra Konduru6156a452015-04-27 13:48:39 -070013140
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013141 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013142 return DRM_PLANE_HELPER_NO_SCALING;
13143
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013144 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013145
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013146 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13147 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13148
Rodrigo Vivi43037c82017-10-03 15:31:42 -070013149 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013150 max_dotclk *= 2;
13151
13152 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013153 return DRM_PLANE_HELPER_NO_SCALING;
13154
13155 /*
13156 * skl max scale is lower of:
13157 * close to 3 but not 3, -1 is for that purpose
13158 * or
13159 * cdclk/crtc_clock
13160 */
Chandra Konduru77224cd2018-04-09 09:11:13 +053013161 mult = pixel_format == DRM_FORMAT_NV12 ? 2 : 3;
13162 tmpclk1 = (1 << 16) * mult - 1;
13163 tmpclk2 = (1 << 8) * ((max_dotclk << 8) / crtc_clock);
13164 max_scale = min(tmpclk1, tmpclk2);
Chandra Konduru6156a452015-04-27 13:48:39 -070013165
13166 return max_scale;
13167}
13168
Matt Roper465c1202014-05-29 08:06:54 -070013169static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013170intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013171 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013172 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013173{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013174 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013175 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013176 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013177 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13178 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013179 int ret;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013180 uint32_t pixel_format = 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013181
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013182 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013183 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020013184 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013185 min_scale = 1;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013186 if (state->base.fb)
13187 pixel_format = state->base.fb->format->format;
13188 max_scale = skl_max_scale(to_intel_crtc(crtc),
13189 crtc_state, pixel_format);
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013190 }
Sonika Jindald8106362015-04-10 14:37:28 +053013191 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013192 }
Sonika Jindald8106362015-04-10 14:37:28 +053013193
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020013194 ret = drm_atomic_helper_check_plane_state(&state->base,
13195 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020013196 min_scale, max_scale,
13197 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013198 if (ret)
13199 return ret;
13200
Daniel Vettercc926382016-08-15 10:41:47 +020013201 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013202 return 0;
13203
13204 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020013205 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013206 if (ret)
13207 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013208
13209 state->ctl = skl_plane_ctl(crtc_state, state);
13210 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013211 ret = i9xx_check_plane_surface(state);
13212 if (ret)
13213 return ret;
13214
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013215 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013216 }
13217
James Ausmus4036c782017-11-13 10:11:28 -080013218 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
13219 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
13220
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013221 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013222}
13223
Daniel Vetter5a21b662016-05-24 17:13:53 +020013224static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13225 struct drm_crtc_state *old_crtc_state)
13226{
13227 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013228 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013230 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013231 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013232 struct intel_atomic_state *old_intel_state =
13233 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013234 struct intel_crtc_state *intel_cstate =
13235 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
13236 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013237
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013238 if (!modeset &&
13239 (intel_cstate->base.color_mgmt_changed ||
13240 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030013241 intel_color_set_csc(&intel_cstate->base);
13242 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013243 }
13244
Daniel Vetter5a21b662016-05-24 17:13:53 +020013245 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013246 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013247
13248 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013249 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013250
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013251 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030013252 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013253 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013254 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013255
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013256out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013257 if (dev_priv->display.atomic_update_watermarks)
13258 dev_priv->display.atomic_update_watermarks(old_intel_state,
13259 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013260}
13261
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013262void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
13263 struct intel_crtc_state *crtc_state)
13264{
13265 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13266
13267 if (!IS_GEN2(dev_priv))
13268 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
13269
13270 if (crtc_state->has_pch_encoder) {
13271 enum pipe pch_transcoder =
13272 intel_crtc_pch_transcoder(crtc);
13273
13274 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
13275 }
13276}
13277
Daniel Vetter5a21b662016-05-24 17:13:53 +020013278static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13279 struct drm_crtc_state *old_crtc_state)
13280{
13281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013282 struct intel_atomic_state *old_intel_state =
13283 to_intel_atomic_state(old_crtc_state->state);
13284 struct intel_crtc_state *new_crtc_state =
13285 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013286
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013287 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010013288
13289 if (new_crtc_state->update_pipe &&
13290 !needs_modeset(&new_crtc_state->base) &&
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013291 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED)
13292 intel_crtc_arm_fifo_underrun(intel_crtc, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013293}
13294
Matt Ropercf4c7c12014-12-04 10:27:42 -080013295/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013296 * intel_plane_destroy - destroy a plane
13297 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013298 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013299 * Common destruction function for all types of planes (primary, cursor,
13300 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013301 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013302void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013303{
Matt Roper465c1202014-05-29 08:06:54 -070013304 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013305 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013306}
13307
Ben Widawsky714244e2017-08-01 09:58:16 -070013308static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
13309{
13310 switch (format) {
13311 case DRM_FORMAT_C8:
13312 case DRM_FORMAT_RGB565:
13313 case DRM_FORMAT_XRGB1555:
13314 case DRM_FORMAT_XRGB8888:
13315 return modifier == DRM_FORMAT_MOD_LINEAR ||
13316 modifier == I915_FORMAT_MOD_X_TILED;
13317 default:
13318 return false;
13319 }
13320}
13321
13322static bool i965_mod_supported(uint32_t format, uint64_t modifier)
13323{
13324 switch (format) {
13325 case DRM_FORMAT_C8:
13326 case DRM_FORMAT_RGB565:
13327 case DRM_FORMAT_XRGB8888:
13328 case DRM_FORMAT_XBGR8888:
13329 case DRM_FORMAT_XRGB2101010:
13330 case DRM_FORMAT_XBGR2101010:
13331 return modifier == DRM_FORMAT_MOD_LINEAR ||
13332 modifier == I915_FORMAT_MOD_X_TILED;
13333 default:
13334 return false;
13335 }
13336}
13337
13338static bool skl_mod_supported(uint32_t format, uint64_t modifier)
13339{
13340 switch (format) {
13341 case DRM_FORMAT_XRGB8888:
13342 case DRM_FORMAT_XBGR8888:
13343 case DRM_FORMAT_ARGB8888:
13344 case DRM_FORMAT_ABGR8888:
13345 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
13346 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
13347 return true;
13348 /* fall through */
13349 case DRM_FORMAT_RGB565:
13350 case DRM_FORMAT_XRGB2101010:
13351 case DRM_FORMAT_XBGR2101010:
13352 case DRM_FORMAT_YUYV:
13353 case DRM_FORMAT_YVYU:
13354 case DRM_FORMAT_UYVY:
13355 case DRM_FORMAT_VYUY:
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013356 case DRM_FORMAT_NV12:
Ben Widawsky714244e2017-08-01 09:58:16 -070013357 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13358 return true;
13359 /* fall through */
13360 case DRM_FORMAT_C8:
13361 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13362 modifier == I915_FORMAT_MOD_X_TILED ||
13363 modifier == I915_FORMAT_MOD_Y_TILED)
13364 return true;
13365 /* fall through */
13366 default:
13367 return false;
13368 }
13369}
13370
13371static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
13372 uint32_t format,
13373 uint64_t modifier)
13374{
13375 struct drm_i915_private *dev_priv = to_i915(plane->dev);
13376
13377 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13378 return false;
13379
13380 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
13381 modifier != DRM_FORMAT_MOD_LINEAR)
13382 return false;
13383
13384 if (INTEL_GEN(dev_priv) >= 9)
13385 return skl_mod_supported(format, modifier);
13386 else if (INTEL_GEN(dev_priv) >= 4)
13387 return i965_mod_supported(format, modifier);
13388 else
13389 return i8xx_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -070013390}
13391
13392static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13393 uint32_t format,
13394 uint64_t modifier)
13395{
13396 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13397 return false;
13398
13399 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13400}
13401
13402static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013403 .update_plane = drm_atomic_helper_update_plane,
13404 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013405 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013406 .atomic_get_property = intel_plane_atomic_get_property,
13407 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013408 .atomic_duplicate_state = intel_plane_duplicate_state,
13409 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013410 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013411};
13412
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013413static int
13414intel_legacy_cursor_update(struct drm_plane *plane,
13415 struct drm_crtc *crtc,
13416 struct drm_framebuffer *fb,
13417 int crtc_x, int crtc_y,
13418 unsigned int crtc_w, unsigned int crtc_h,
13419 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013420 uint32_t src_w, uint32_t src_h,
13421 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013422{
13423 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13424 int ret;
13425 struct drm_plane_state *old_plane_state, *new_plane_state;
13426 struct intel_plane *intel_plane = to_intel_plane(plane);
13427 struct drm_framebuffer *old_fb;
13428 struct drm_crtc_state *crtc_state = crtc->state;
13429
13430 /*
13431 * When crtc is inactive or there is a modeset pending,
13432 * wait for it to complete in the slowpath
13433 */
13434 if (!crtc_state->active || needs_modeset(crtc_state) ||
13435 to_intel_crtc_state(crtc_state)->update_pipe)
13436 goto slow;
13437
13438 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013439 /*
13440 * Don't do an async update if there is an outstanding commit modifying
13441 * the plane. This prevents our async update's changes from getting
13442 * overridden by a previous synchronous update's state.
13443 */
13444 if (old_plane_state->commit &&
13445 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13446 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013447
13448 /*
13449 * If any parameters change that may affect watermarks,
13450 * take the slowpath. Only changing fb or position should be
13451 * in the fastpath.
13452 */
13453 if (old_plane_state->crtc != crtc ||
13454 old_plane_state->src_w != src_w ||
13455 old_plane_state->src_h != src_h ||
13456 old_plane_state->crtc_w != crtc_w ||
13457 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013458 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013459 goto slow;
13460
13461 new_plane_state = intel_plane_duplicate_state(plane);
13462 if (!new_plane_state)
13463 return -ENOMEM;
13464
13465 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13466
13467 new_plane_state->src_x = src_x;
13468 new_plane_state->src_y = src_y;
13469 new_plane_state->src_w = src_w;
13470 new_plane_state->src_h = src_h;
13471 new_plane_state->crtc_x = crtc_x;
13472 new_plane_state->crtc_y = crtc_y;
13473 new_plane_state->crtc_w = crtc_w;
13474 new_plane_state->crtc_h = crtc_h;
13475
13476 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013477 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13478 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013479 to_intel_plane_state(new_plane_state));
13480 if (ret)
13481 goto out_free;
13482
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013483 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13484 if (ret)
13485 goto out_free;
13486
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013487 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13488 if (ret)
13489 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013490
Dhinakaran Pandiyana694e222018-03-06 19:34:19 -080013491 intel_fb_obj_flush(intel_fb_obj(fb), ORIGIN_FLIP);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013492
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013493 old_fb = old_plane_state->fb;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013494 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13495 intel_plane->frontbuffer_bit);
13496
13497 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013498 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013499
Ville Syrjälä72259532017-03-02 19:15:05 +020013500 if (plane->state->visible) {
13501 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013502 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013503 to_intel_crtc_state(crtc->state),
13504 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013505 } else {
13506 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013507 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013508 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013509
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013510 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013511
13512out_unlock:
13513 mutex_unlock(&dev_priv->drm.struct_mutex);
13514out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013515 if (ret)
13516 intel_plane_destroy_state(plane, new_plane_state);
13517 else
13518 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013519 return ret;
13520
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013521slow:
13522 return drm_atomic_helper_update_plane(plane, crtc, fb,
13523 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013524 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013525}
13526
13527static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13528 .update_plane = intel_legacy_cursor_update,
13529 .disable_plane = drm_atomic_helper_disable_plane,
13530 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013531 .atomic_get_property = intel_plane_atomic_get_property,
13532 .atomic_set_property = intel_plane_atomic_set_property,
13533 .atomic_duplicate_state = intel_plane_duplicate_state,
13534 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013535 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013536};
13537
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013538static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13539 enum i9xx_plane_id i9xx_plane)
13540{
13541 if (!HAS_FBC(dev_priv))
13542 return false;
13543
13544 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13545 return i9xx_plane == PLANE_A; /* tied to pipe A */
13546 else if (IS_IVYBRIDGE(dev_priv))
13547 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13548 i9xx_plane == PLANE_C;
13549 else if (INTEL_GEN(dev_priv) >= 4)
13550 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13551 else
13552 return i9xx_plane == PLANE_A;
13553}
13554
13555static bool skl_plane_has_fbc(struct drm_i915_private *dev_priv,
13556 enum pipe pipe, enum plane_id plane_id)
13557{
13558 if (!HAS_FBC(dev_priv))
13559 return false;
13560
13561 return pipe == PIPE_A && plane_id == PLANE_PRIMARY;
13562}
13563
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013564bool skl_plane_has_planar(struct drm_i915_private *dev_priv,
13565 enum pipe pipe, enum plane_id plane_id)
13566{
13567 if (plane_id == PLANE_PRIMARY) {
13568 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
13569 return false;
13570 else if ((INTEL_GEN(dev_priv) == 9 && pipe == PIPE_C) &&
13571 !IS_GEMINILAKE(dev_priv))
13572 return false;
13573 } else if (plane_id >= PLANE_SPRITE0) {
13574 if (plane_id == PLANE_CURSOR)
13575 return false;
13576 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) == 10) {
13577 if (plane_id != PLANE_SPRITE0)
13578 return false;
13579 } else {
13580 if (plane_id != PLANE_SPRITE0 || pipe == PIPE_C ||
13581 IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
13582 return false;
13583 }
13584 }
13585 return true;
13586}
13587
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013588static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013589intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013590{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013591 struct intel_plane *primary = NULL;
13592 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013593 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013594 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013595 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013596 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013597 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013598
13599 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013600 if (!primary) {
13601 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013602 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013603 }
Matt Roper465c1202014-05-29 08:06:54 -070013604
Matt Roper8e7d6882015-01-21 16:35:41 -080013605 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013606 if (!state) {
13607 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013608 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013609 }
13610
Matt Roper8e7d6882015-01-21 16:35:41 -080013611 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013612
Matt Roper465c1202014-05-29 08:06:54 -070013613 primary->can_scale = false;
13614 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013615 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013616 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013617 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013618 }
Matt Roper465c1202014-05-29 08:06:54 -070013619 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013620 /*
13621 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13622 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13623 */
13624 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013625 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013626 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013627 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013628 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013629 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013630
13631 if (INTEL_GEN(dev_priv) >= 9)
13632 primary->has_fbc = skl_plane_has_fbc(dev_priv,
13633 primary->pipe,
13634 primary->id);
13635 else
13636 primary->has_fbc = i9xx_plane_has_fbc(dev_priv,
13637 primary->i9xx_plane);
13638
13639 if (primary->has_fbc) {
13640 struct intel_fbc *fbc = &dev_priv->fbc;
13641
13642 fbc->possible_framebuffer_bits |= primary->frontbuffer_bit;
13643 }
13644
Matt Roperc59cb172014-12-01 15:40:16 -080013645 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013646
Ville Syrjälä77064e22017-12-22 21:22:28 +020013647 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013648 if (skl_plane_has_planar(dev_priv, pipe, PLANE_PRIMARY)) {
13649 intel_primary_formats = skl_pri_planar_formats;
13650 num_formats = ARRAY_SIZE(skl_pri_planar_formats);
13651 } else {
13652 intel_primary_formats = skl_primary_formats;
13653 num_formats = ARRAY_SIZE(skl_primary_formats);
13654 }
Ben Widawsky714244e2017-08-01 09:58:16 -070013655
Ville Syrjälä77064e22017-12-22 21:22:28 +020013656 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_PRIMARY))
Ben Widawsky714244e2017-08-01 09:58:16 -070013657 modifiers = skl_format_modifiers_ccs;
13658 else
13659 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013660
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013661 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013662 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013663 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013664 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013665 intel_primary_formats = i965_primary_formats;
13666 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013667 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013668
Ville Syrjäläed150302017-11-17 21:19:10 +020013669 primary->update_plane = i9xx_update_plane;
13670 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013671 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013672 } else {
13673 intel_primary_formats = i8xx_primary_formats;
13674 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013675 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013676
Ville Syrjäläed150302017-11-17 21:19:10 +020013677 primary->update_plane = i9xx_update_plane;
13678 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013679 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013680 }
13681
Ville Syrjälä580503c2016-10-31 22:37:00 +020013682 if (INTEL_GEN(dev_priv) >= 9)
13683 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13684 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013685 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013686 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013687 DRM_PLANE_TYPE_PRIMARY,
13688 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013689 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013690 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13691 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013692 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013693 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013694 DRM_PLANE_TYPE_PRIMARY,
13695 "primary %c", pipe_name(pipe));
13696 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013697 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13698 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013699 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013700 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013701 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013702 "plane %c",
13703 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013704 if (ret)
13705 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013706
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013707 if (INTEL_GEN(dev_priv) >= 10) {
13708 supported_rotations =
13709 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13710 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13711 DRM_MODE_REFLECT_X;
13712 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013713 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013714 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13715 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013716 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13717 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013718 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13719 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013720 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013721 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013722 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013723 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013724 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013725 }
13726
Dave Airlie5481e272016-10-25 16:36:13 +100013727 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013728 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013729 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013730 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013731
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013732 if (INTEL_GEN(dev_priv) >= 9)
13733 drm_plane_create_color_properties(&primary->base,
13734 BIT(DRM_COLOR_YCBCR_BT601) |
13735 BIT(DRM_COLOR_YCBCR_BT709),
Ville Syrjäläc8624ed2018-02-14 21:23:27 +020013736 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
13737 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
Ville Syrjälä23b28082018-02-14 21:23:26 +020013738 DRM_COLOR_YCBCR_BT709,
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013739 DRM_COLOR_YCBCR_LIMITED_RANGE);
13740
Matt Roperea2c67b2014-12-23 10:41:52 -080013741 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13742
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013743 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013744
13745fail:
13746 kfree(state);
13747 kfree(primary);
13748
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013749 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013750}
13751
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013752static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013753intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13754 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013755{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013756 struct intel_plane *cursor = NULL;
13757 struct intel_plane_state *state = NULL;
13758 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013759
13760 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013761 if (!cursor) {
13762 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013763 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013764 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013765
Matt Roper8e7d6882015-01-21 16:35:41 -080013766 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013767 if (!state) {
13768 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013769 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013770 }
13771
Matt Roper8e7d6882015-01-21 16:35:41 -080013772 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013773
Matt Roper3d7d6512014-06-10 08:28:13 -070013774 cursor->can_scale = false;
13775 cursor->max_downscale = 1;
13776 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013777 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013778 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013779 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013780
13781 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13782 cursor->update_plane = i845_update_cursor;
13783 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013784 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013785 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013786 } else {
13787 cursor->update_plane = i9xx_update_cursor;
13788 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013789 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013790 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013791 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013792
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013793 cursor->cursor.base = ~0;
13794 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013795
13796 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13797 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013798
Ville Syrjälä580503c2016-10-31 22:37:00 +020013799 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013800 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013801 intel_cursor_formats,
13802 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013803 cursor_format_modifiers,
13804 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013805 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013806 if (ret)
13807 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013808
Dave Airlie5481e272016-10-25 16:36:13 +100013809 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013810 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013811 DRM_MODE_ROTATE_0,
13812 DRM_MODE_ROTATE_0 |
13813 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013814
Ville Syrjälä580503c2016-10-31 22:37:00 +020013815 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013816 state->scaler_id = -1;
13817
Matt Roperea2c67b2014-12-23 10:41:52 -080013818 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13819
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013820 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013821
13822fail:
13823 kfree(state);
13824 kfree(cursor);
13825
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013826 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013827}
13828
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013829static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13830 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013831{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013832 struct intel_crtc_scaler_state *scaler_state =
13833 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013835 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013836
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013837 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13838 if (!crtc->num_scalers)
13839 return;
13840
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013841 for (i = 0; i < crtc->num_scalers; i++) {
13842 struct intel_scaler *scaler = &scaler_state->scalers[i];
13843
13844 scaler->in_use = 0;
13845 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013846 }
13847
13848 scaler_state->scaler_id = -1;
13849}
13850
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013851static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013852{
13853 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013854 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013855 struct intel_plane *primary = NULL;
13856 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013857 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013858
Daniel Vetter955382f2013-09-19 14:05:45 +020013859 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013860 if (!intel_crtc)
13861 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013862
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013863 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013864 if (!crtc_state) {
13865 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013866 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013867 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013868 intel_crtc->config = crtc_state;
13869 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013870 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013871
Ville Syrjälä580503c2016-10-31 22:37:00 +020013872 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013873 if (IS_ERR(primary)) {
13874 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013875 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013876 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013877 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013878
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013879 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013880 struct intel_plane *plane;
13881
Ville Syrjälä580503c2016-10-31 22:37:00 +020013882 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013883 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013884 ret = PTR_ERR(plane);
13885 goto fail;
13886 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013887 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013888 }
13889
Ville Syrjälä580503c2016-10-31 22:37:00 +020013890 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013891 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013892 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013893 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013894 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013895 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013896
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013897 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013898 &primary->base, &cursor->base,
13899 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013900 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013901 if (ret)
13902 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013903
Jesse Barnes80824002009-09-10 15:28:06 -070013904 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013905
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013906 /* initialize shared scalers */
13907 intel_crtc_init_scalers(intel_crtc, crtc_state);
13908
Ville Syrjälä1947fd12018-03-05 19:41:22 +020013909 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->pipe_to_crtc_mapping) ||
13910 dev_priv->pipe_to_crtc_mapping[pipe] != NULL);
13911 dev_priv->pipe_to_crtc_mapping[pipe] = intel_crtc;
13912
13913 if (INTEL_GEN(dev_priv) < 9) {
13914 enum i9xx_plane_id i9xx_plane = primary->i9xx_plane;
13915
13916 BUG_ON(i9xx_plane >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13917 dev_priv->plane_to_crtc_mapping[i9xx_plane] != NULL);
13918 dev_priv->plane_to_crtc_mapping[i9xx_plane] = intel_crtc;
13919 }
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013920
Jesse Barnes79e53942008-11-07 14:24:08 -080013921 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013922
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013923 intel_color_init(&intel_crtc->base);
13924
Daniel Vetter87b6b102014-05-15 15:33:46 +020013925 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013926
13927 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013928
13929fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013930 /*
13931 * drm_mode_config_cleanup() will free up any
13932 * crtcs/planes already initialized.
13933 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013934 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013935 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013936
13937 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013938}
13939
Jesse Barnes752aa882013-10-31 18:55:49 +020013940enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13941{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013942 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013943
Rob Clark51fd3712013-11-19 12:10:12 -050013944 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013945
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013946 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013947 return INVALID_PIPE;
13948
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013949 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013950}
13951
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020013952int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
13953 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013954{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013955 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013956 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013957 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013958
Keith Packard418da172017-03-14 23:25:07 -070013959 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013960 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013961 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013962
Rob Clark7707e652014-07-17 23:30:04 -040013963 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013964 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013965
Daniel Vetterc05422d2009-08-11 16:05:30 +020013966 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013967}
13968
Daniel Vetter66a92782012-07-12 20:08:18 +020013969static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013970{
Daniel Vetter66a92782012-07-12 20:08:18 +020013971 struct drm_device *dev = encoder->base.dev;
13972 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013973 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013974 int entry = 0;
13975
Damien Lespiaub2784e12014-08-05 11:29:37 +010013976 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013977 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013978 index_mask |= (1 << entry);
13979
Jesse Barnes79e53942008-11-07 14:24:08 -080013980 entry++;
13981 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013982
Jesse Barnes79e53942008-11-07 14:24:08 -080013983 return index_mask;
13984}
13985
Ville Syrjälä646d5772016-10-31 22:37:14 +020013986static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013987{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013988 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013989 return false;
13990
13991 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13992 return false;
13993
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013994 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013995 return false;
13996
13997 return true;
13998}
13999
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014000static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014001{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014002 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014003 return false;
14004
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014005 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014006 return false;
14007
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014008 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014009 return false;
14010
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014011 if (HAS_PCH_LPT_H(dev_priv) &&
14012 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014013 return false;
14014
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014015 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014016 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014017 return false;
14018
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014019 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014020 return false;
14021
14022 return true;
14023}
14024
Imre Deak8090ba82016-08-10 14:07:33 +030014025void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14026{
14027 int pps_num;
14028 int pps_idx;
14029
14030 if (HAS_DDI(dev_priv))
14031 return;
14032 /*
14033 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14034 * everywhere where registers can be write protected.
14035 */
14036 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14037 pps_num = 2;
14038 else
14039 pps_num = 1;
14040
14041 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14042 u32 val = I915_READ(PP_CONTROL(pps_idx));
14043
14044 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14045 I915_WRITE(PP_CONTROL(pps_idx), val);
14046 }
14047}
14048
Imre Deak44cb7342016-08-10 14:07:29 +030014049static void intel_pps_init(struct drm_i915_private *dev_priv)
14050{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014051 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014052 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14053 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14054 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14055 else
14056 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014057
14058 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014059}
14060
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014061static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014062{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014063 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014064 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014065
Imre Deak44cb7342016-08-10 14:07:29 +030014066 intel_pps_init(dev_priv);
14067
Imre Deak97a824e12016-06-21 11:51:47 +030014068 /*
14069 * intel_edp_init_connector() depends on this completing first, to
14070 * prevent the registeration of both eDP and LVDS and the incorrect
14071 * sharing of the PPS.
14072 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014073 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014074
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014075 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014076 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014077
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014078 if (IS_ICELAKE(dev_priv)) {
14079 intel_ddi_init(dev_priv, PORT_A);
14080 intel_ddi_init(dev_priv, PORT_B);
14081 intel_ddi_init(dev_priv, PORT_C);
14082 intel_ddi_init(dev_priv, PORT_D);
14083 intel_ddi_init(dev_priv, PORT_E);
14084 intel_ddi_init(dev_priv, PORT_F);
14085 } else if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014086 /*
14087 * FIXME: Broxton doesn't support port detection via the
14088 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14089 * detect the ports.
14090 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014091 intel_ddi_init(dev_priv, PORT_A);
14092 intel_ddi_init(dev_priv, PORT_B);
14093 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014094
Jani Nikulae5186342018-07-05 16:25:08 +030014095 vlv_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014096 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014097 int found;
14098
Jesse Barnesde31fac2015-03-06 15:53:32 -080014099 /*
14100 * Haswell uses DDI functions to detect digital outputs.
14101 * On SKL pre-D0 the strap isn't connected, so we assume
14102 * it's there.
14103 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014104 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014105 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014106 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014107 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014108
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014109 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014110 * register */
14111 found = I915_READ(SFUSE_STRAP);
14112
14113 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014114 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014115 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014116 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014117 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014118 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014119 if (found & SFUSE_STRAP_DDIF_DETECTED)
14120 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014121 /*
14122 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14123 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014124 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014125 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14126 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14127 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014128 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014129
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014130 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014131 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030014132 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014133
Ville Syrjälä646d5772016-10-31 22:37:14 +020014134 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014135 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014136
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014137 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014138 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014139 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014140 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014141 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014142 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014143 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014144 }
14145
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014146 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014147 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014148
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014149 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014150 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014151
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014152 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014153 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014154
Daniel Vetter270b3042012-10-27 15:52:05 +020014155 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014156 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014157 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014158 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014159
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014160 /*
14161 * The DP_DETECTED bit is the latched state of the DDC
14162 * SDA pin at boot. However since eDP doesn't require DDC
14163 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14164 * eDP ports may have been muxed to an alternate function.
14165 * Thus we can't rely on the DP_DETECTED bit alone to detect
14166 * eDP ports. Consult the VBT as well as DP_DETECTED to
14167 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014168 *
14169 * Sadly the straps seem to be missing sometimes even for HDMI
14170 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14171 * and VBT for the presence of the port. Additionally we can't
14172 * trust the port type the VBT declares as we've seen at least
14173 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014174 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030014175 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014176 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14177 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014178 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014179 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014180 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014181
Jani Nikula7b91bf72017-08-18 12:30:19 +030014182 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014183 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14184 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014185 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014186 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014187 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014188
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014189 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014190 /*
14191 * eDP not supported on port D,
14192 * so no need to worry about it
14193 */
14194 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14195 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014196 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014197 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014198 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014199 }
14200
Jani Nikulae5186342018-07-05 16:25:08 +030014201 vlv_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014202 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014203 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014204
Paulo Zanonie2debe92013-02-18 19:00:27 -030014205 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014206 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014207 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014208 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014209 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014210 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014211 }
Ma Ling27185ae2009-08-24 13:50:23 +080014212
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014213 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014214 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014215 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014216
14217 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014218
Paulo Zanonie2debe92013-02-18 19:00:27 -030014219 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014220 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014221 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014222 }
Ma Ling27185ae2009-08-24 13:50:23 +080014223
Paulo Zanonie2debe92013-02-18 19:00:27 -030014224 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014225
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014226 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014227 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014228 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014229 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014230 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014231 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014232 }
Ma Ling27185ae2009-08-24 13:50:23 +080014233
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014234 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014235 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014236 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014237 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014238
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014239 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014240 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014241
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014242 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014243
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014244 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014245 encoder->base.possible_crtcs = encoder->crtc_mask;
14246 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014247 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014248 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014249
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014250 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014251
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014252 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014253}
14254
14255static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14256{
14257 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014258 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014259
Daniel Vetteref2d6332014-02-10 18:00:38 +010014260 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014261
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014262 i915_gem_object_lock(obj);
14263 WARN_ON(!obj->framebuffer_references--);
14264 i915_gem_object_unlock(obj);
Chris Wilsondd689282017-03-01 15:41:28 +000014265
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014266 i915_gem_object_put(obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014267
Jesse Barnes79e53942008-11-07 14:24:08 -080014268 kfree(intel_fb);
14269}
14270
14271static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014272 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014273 unsigned int *handle)
14274{
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014275 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014276
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014277 if (obj->userptr.mm) {
14278 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14279 return -EINVAL;
14280 }
14281
Chris Wilson05394f32010-11-08 19:18:58 +000014282 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014283}
14284
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014285static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14286 struct drm_file *file,
14287 unsigned flags, unsigned color,
14288 struct drm_clip_rect *clips,
14289 unsigned num_clips)
14290{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014291 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014292
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014293 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014294 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014295
14296 return 0;
14297}
14298
Jesse Barnes79e53942008-11-07 14:24:08 -080014299static const struct drm_framebuffer_funcs intel_fb_funcs = {
14300 .destroy = intel_user_framebuffer_destroy,
14301 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014302 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014303};
14304
Damien Lespiaub3218032015-02-27 11:15:18 +000014305static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014306u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14307 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014308{
Chris Wilson24dbf512017-02-15 10:59:18 +000014309 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014310
14311 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014312 int cpp = drm_format_plane_cpp(pixel_format, 0);
14313
Damien Lespiaub3218032015-02-27 11:15:18 +000014314 /* "The stride in bytes must not exceed the of the size of 8K
14315 * pixels and 32K bytes."
14316 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014317 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014318 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014319 return 32*1024;
14320 } else if (gen >= 4) {
14321 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14322 return 16*1024;
14323 else
14324 return 32*1024;
14325 } else if (gen >= 3) {
14326 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14327 return 8*1024;
14328 else
14329 return 16*1024;
14330 } else {
14331 /* XXX DSPC is limited to 4k tiled */
14332 return 8*1024;
14333 }
14334}
14335
Chris Wilson24dbf512017-02-15 10:59:18 +000014336static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14337 struct drm_i915_gem_object *obj,
14338 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014339{
Chris Wilson24dbf512017-02-15 10:59:18 +000014340 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014341 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014342 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014343 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000014344 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014345 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014346 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080014347
Chris Wilsondd689282017-03-01 15:41:28 +000014348 i915_gem_object_lock(obj);
14349 obj->framebuffer_references++;
14350 tiling = i915_gem_object_get_tiling(obj);
14351 stride = i915_gem_object_get_stride(obj);
14352 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014353
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014354 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014355 /*
14356 * If there's a fence, enforce that
14357 * the fb modifier and tiling mode match.
14358 */
14359 if (tiling != I915_TILING_NONE &&
14360 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014361 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014362 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014363 }
14364 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014365 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014366 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014367 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014368 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014369 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014370 }
14371 }
14372
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014373 /* Passed in modifier sanity checking. */
14374 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014375 case I915_FORMAT_MOD_Y_TILED_CCS:
14376 case I915_FORMAT_MOD_Yf_TILED_CCS:
14377 switch (mode_cmd->pixel_format) {
14378 case DRM_FORMAT_XBGR8888:
14379 case DRM_FORMAT_ABGR8888:
14380 case DRM_FORMAT_XRGB8888:
14381 case DRM_FORMAT_ARGB8888:
14382 break;
14383 default:
14384 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
14385 goto err;
14386 }
14387 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014388 case I915_FORMAT_MOD_Y_TILED:
14389 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014390 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014391 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14392 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014393 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014394 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014395 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014396 case I915_FORMAT_MOD_X_TILED:
14397 break;
14398 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014399 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14400 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014401 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014402 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014403
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014404 /*
14405 * gen2/3 display engine uses the fence if present,
14406 * so the tiling mode must match the fb modifier exactly.
14407 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014408 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014409 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014410 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014411 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014412 }
14413
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014414 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014415 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014416 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014417 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014418 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014419 "tiled" : "linear",
14420 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014421 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014422 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014423
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014424 /*
14425 * If there's a fence, enforce that
14426 * the fb pitch and fence stride match.
14427 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014428 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14429 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14430 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014431 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014432 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014433
Ville Syrjälä57779d02012-10-31 17:50:14 +020014434 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014435 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014436 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014437 case DRM_FORMAT_RGB565:
14438 case DRM_FORMAT_XRGB8888:
14439 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014440 break;
14441 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014442 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014443 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14444 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014445 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014446 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014447 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014448 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014449 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014450 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014451 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14452 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014453 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014454 }
14455 break;
14456 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014457 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014458 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014459 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014460 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14461 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014462 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014463 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014464 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014465 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014466 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014467 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14468 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014469 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014470 }
14471 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014472 case DRM_FORMAT_YUYV:
14473 case DRM_FORMAT_UYVY:
14474 case DRM_FORMAT_YVYU:
14475 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014476 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014477 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14478 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014479 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014480 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014481 break;
Chandra Kondurue44134f2018-05-12 03:03:15 +053014482 case DRM_FORMAT_NV12:
Chandra Kondurue44134f2018-05-12 03:03:15 +053014483 if (INTEL_GEN(dev_priv) < 9 || IS_SKYLAKE(dev_priv) ||
14484 IS_BROXTON(dev_priv)) {
14485 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14486 drm_get_format_name(mode_cmd->pixel_format,
14487 &format_name));
14488 goto err;
14489 }
14490 break;
Chris Wilson57cd6502010-08-08 12:34:44 +010014491 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014492 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14493 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014494 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014495 }
14496
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014497 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14498 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014499 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014500
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014501 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014502
Chandra Kondurue44134f2018-05-12 03:03:15 +053014503 if (fb->format->format == DRM_FORMAT_NV12 &&
14504 (fb->width < SKL_MIN_YUV_420_SRC_W ||
14505 fb->height < SKL_MIN_YUV_420_SRC_H ||
14506 (fb->width % 4) != 0 || (fb->height % 4) != 0)) {
14507 DRM_DEBUG_KMS("src dimensions not correct for NV12\n");
14508 return -EINVAL;
14509 }
14510
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014511 for (i = 0; i < fb->format->num_planes; i++) {
14512 u32 stride_alignment;
14513
14514 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14515 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014516 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014517 }
14518
14519 stride_alignment = intel_fb_stride_alignment(fb, i);
14520
14521 /*
14522 * Display WA #0531: skl,bxt,kbl,glk
14523 *
14524 * Render decompression and plane width > 3840
14525 * combined with horizontal panning requires the
14526 * plane stride to be a multiple of 4. We'll just
14527 * require the entire fb to accommodate that to avoid
14528 * potential runtime errors at plane configuration time.
14529 */
14530 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14531 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14532 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14533 stride_alignment *= 4;
14534
14535 if (fb->pitches[i] & (stride_alignment - 1)) {
14536 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14537 i, fb->pitches[i], stride_alignment);
14538 goto err;
14539 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014540
Daniel Stonea268bcd2018-05-18 15:30:08 +010014541 fb->obj[i] = &obj->base;
14542 }
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014543
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014544 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014545 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014546 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014547
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014548 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014549 if (ret) {
14550 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014551 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014552 }
14553
Jesse Barnes79e53942008-11-07 14:24:08 -080014554 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014555
14556err:
Chris Wilsondd689282017-03-01 15:41:28 +000014557 i915_gem_object_lock(obj);
14558 obj->framebuffer_references--;
14559 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014560 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014561}
14562
Jesse Barnes79e53942008-11-07 14:24:08 -080014563static struct drm_framebuffer *
14564intel_user_framebuffer_create(struct drm_device *dev,
14565 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014566 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014567{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014568 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014569 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014570 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014571
Chris Wilson03ac0642016-07-20 13:31:51 +010014572 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14573 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014574 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014575
Chris Wilson24dbf512017-02-15 10:59:18 +000014576 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014577 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014578 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014579
14580 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014581}
14582
Chris Wilson778e23a2016-12-05 14:29:39 +000014583static void intel_atomic_state_free(struct drm_atomic_state *state)
14584{
14585 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14586
14587 drm_atomic_state_default_release(state);
14588
14589 i915_sw_fence_fini(&intel_state->commit_ready);
14590
14591 kfree(state);
14592}
14593
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014594static enum drm_mode_status
14595intel_mode_valid(struct drm_device *dev,
14596 const struct drm_display_mode *mode)
14597{
Ville Syrjäläad77c532018-06-15 20:44:05 +030014598 struct drm_i915_private *dev_priv = to_i915(dev);
14599 int hdisplay_max, htotal_max;
14600 int vdisplay_max, vtotal_max;
14601
Ville Syrjäläe4dd27a2018-05-24 15:54:03 +030014602 /*
14603 * Can't reject DBLSCAN here because Xorg ddxen can add piles
14604 * of DBLSCAN modes to the output's mode list when they detect
14605 * the scaling mode property on the connector. And they don't
14606 * ask the kernel to validate those modes in any way until
14607 * modeset time at which point the client gets a protocol error.
14608 * So in order to not upset those clients we silently ignore the
14609 * DBLSCAN flag on such connectors. For other connectors we will
14610 * reject modes with the DBLSCAN flag in encoder->compute_config().
14611 * And we always reject DBLSCAN modes in connector->mode_valid()
14612 * as we never want such modes on the connector's mode list.
14613 */
14614
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014615 if (mode->vscan > 1)
14616 return MODE_NO_VSCAN;
14617
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014618 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14619 return MODE_H_ILLEGAL;
14620
14621 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14622 DRM_MODE_FLAG_NCSYNC |
14623 DRM_MODE_FLAG_PCSYNC))
14624 return MODE_HSYNC;
14625
14626 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14627 DRM_MODE_FLAG_PIXMUX |
14628 DRM_MODE_FLAG_CLKDIV2))
14629 return MODE_BAD;
14630
Ville Syrjäläad77c532018-06-15 20:44:05 +030014631 if (INTEL_GEN(dev_priv) >= 9 ||
14632 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
14633 hdisplay_max = 8192; /* FDI max 4096 handled elsewhere */
14634 vdisplay_max = 4096;
14635 htotal_max = 8192;
14636 vtotal_max = 8192;
14637 } else if (INTEL_GEN(dev_priv) >= 3) {
14638 hdisplay_max = 4096;
14639 vdisplay_max = 4096;
14640 htotal_max = 8192;
14641 vtotal_max = 8192;
14642 } else {
14643 hdisplay_max = 2048;
14644 vdisplay_max = 2048;
14645 htotal_max = 4096;
14646 vtotal_max = 4096;
14647 }
14648
14649 if (mode->hdisplay > hdisplay_max ||
14650 mode->hsync_start > htotal_max ||
14651 mode->hsync_end > htotal_max ||
14652 mode->htotal > htotal_max)
14653 return MODE_H_ILLEGAL;
14654
14655 if (mode->vdisplay > vdisplay_max ||
14656 mode->vsync_start > vtotal_max ||
14657 mode->vsync_end > vtotal_max ||
14658 mode->vtotal > vtotal_max)
14659 return MODE_V_ILLEGAL;
14660
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014661 return MODE_OK;
14662}
14663
Jesse Barnes79e53942008-11-07 14:24:08 -080014664static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014665 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014666 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014667 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014668 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014669 .atomic_check = intel_atomic_check,
14670 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014671 .atomic_state_alloc = intel_atomic_state_alloc,
14672 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014673 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014674};
14675
Imre Deak88212942016-03-16 13:38:53 +020014676/**
14677 * intel_init_display_hooks - initialize the display modesetting hooks
14678 * @dev_priv: device private
14679 */
14680void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014681{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014682 intel_init_cdclk_hooks(dev_priv);
14683
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014684 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014685 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014686 dev_priv->display.get_initial_plane_config =
14687 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014688 dev_priv->display.crtc_compute_clock =
14689 haswell_crtc_compute_clock;
14690 dev_priv->display.crtc_enable = haswell_crtc_enable;
14691 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014692 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014693 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014694 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014695 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014696 dev_priv->display.crtc_compute_clock =
14697 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014698 dev_priv->display.crtc_enable = haswell_crtc_enable;
14699 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014700 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014701 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014702 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014703 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014704 dev_priv->display.crtc_compute_clock =
14705 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014706 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14707 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014708 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014709 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014710 dev_priv->display.get_initial_plane_config =
14711 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014712 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14713 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14714 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14715 } else if (IS_VALLEYVIEW(dev_priv)) {
14716 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14717 dev_priv->display.get_initial_plane_config =
14718 i9xx_get_initial_plane_config;
14719 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014720 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14721 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014722 } else if (IS_G4X(dev_priv)) {
14723 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14724 dev_priv->display.get_initial_plane_config =
14725 i9xx_get_initial_plane_config;
14726 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14727 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14728 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014729 } else if (IS_PINEVIEW(dev_priv)) {
14730 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14731 dev_priv->display.get_initial_plane_config =
14732 i9xx_get_initial_plane_config;
14733 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14734 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14735 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014736 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014737 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014738 dev_priv->display.get_initial_plane_config =
14739 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014740 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014741 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14742 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014743 } else {
14744 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14745 dev_priv->display.get_initial_plane_config =
14746 i9xx_get_initial_plane_config;
14747 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14748 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14749 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014750 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014751
Imre Deak88212942016-03-16 13:38:53 +020014752 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014753 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014754 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014755 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014756 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014757 /* FIXME: detect B0+ stepping and use auto training */
14758 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014759 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014760 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014761 }
14762
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014763 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014764 dev_priv->display.update_crtcs = skl_update_crtcs;
14765 else
14766 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014767}
14768
Jesse Barnesb690e962010-07-19 13:53:12 -070014769/*
Keith Packard435793d2011-07-12 14:56:22 -070014770 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14771 */
14772static void quirk_ssc_force_disable(struct drm_device *dev)
14773{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014774 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014775 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014776 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014777}
14778
Carsten Emde4dca20e2012-03-15 15:56:26 +010014779/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014780 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14781 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014782 */
14783static void quirk_invert_brightness(struct drm_device *dev)
14784{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014785 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014786 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014787 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014788}
14789
Scot Doyle9c72cc62014-07-03 23:27:50 +000014790/* Some VBT's incorrectly indicate no backlight is present */
14791static void quirk_backlight_present(struct drm_device *dev)
14792{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014793 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014794 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14795 DRM_INFO("applying backlight present quirk\n");
14796}
14797
Manasi Navarec99a2592017-06-30 09:33:48 -070014798/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14799 * which is 300 ms greater than eDP spec T12 min.
14800 */
14801static void quirk_increase_t12_delay(struct drm_device *dev)
14802{
14803 struct drm_i915_private *dev_priv = to_i915(dev);
14804
14805 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14806 DRM_INFO("Applying T12 delay quirk\n");
14807}
14808
Jesse Barnesb690e962010-07-19 13:53:12 -070014809struct intel_quirk {
14810 int device;
14811 int subsystem_vendor;
14812 int subsystem_device;
14813 void (*hook)(struct drm_device *dev);
14814};
14815
Egbert Eich5f85f172012-10-14 15:46:38 +020014816/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14817struct intel_dmi_quirk {
14818 void (*hook)(struct drm_device *dev);
14819 const struct dmi_system_id (*dmi_id_list)[];
14820};
14821
14822static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14823{
14824 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14825 return 1;
14826}
14827
14828static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14829 {
14830 .dmi_id_list = &(const struct dmi_system_id[]) {
14831 {
14832 .callback = intel_dmi_reverse_brightness,
14833 .ident = "NCR Corporation",
14834 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14835 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14836 },
14837 },
14838 { } /* terminating entry */
14839 },
14840 .hook = quirk_invert_brightness,
14841 },
14842};
14843
Ben Widawskyc43b5632012-04-16 14:07:40 -070014844static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014845 /* Lenovo U160 cannot use SSC on LVDS */
14846 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014847
14848 /* Sony Vaio Y cannot use SSC on LVDS */
14849 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014850
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014851 /* Acer Aspire 5734Z must invert backlight brightness */
14852 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14853
14854 /* Acer/eMachines G725 */
14855 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14856
14857 /* Acer/eMachines e725 */
14858 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14859
14860 /* Acer/Packard Bell NCL20 */
14861 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14862
14863 /* Acer Aspire 4736Z */
14864 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014865
14866 /* Acer Aspire 5336 */
14867 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014868
14869 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14870 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014871
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014872 /* Acer C720 Chromebook (Core i3 4005U) */
14873 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14874
jens steinb2a96012014-10-28 20:25:53 +010014875 /* Apple Macbook 2,1 (Core 2 T7400) */
14876 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14877
Jani Nikula1b9448b2015-11-05 11:49:59 +020014878 /* Apple Macbook 4,1 */
14879 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14880
Scot Doyled4967d82014-07-03 23:27:52 +000014881 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14882 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014883
14884 /* HP Chromebook 14 (Celeron 2955U) */
14885 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014886
14887 /* Dell Chromebook 11 */
14888 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014889
14890 /* Dell Chromebook 11 (2015 version) */
14891 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014892
14893 /* Toshiba Satellite P50-C-18C */
14894 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014895};
14896
14897static void intel_init_quirks(struct drm_device *dev)
14898{
14899 struct pci_dev *d = dev->pdev;
14900 int i;
14901
14902 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14903 struct intel_quirk *q = &intel_quirks[i];
14904
14905 if (d->device == q->device &&
14906 (d->subsystem_vendor == q->subsystem_vendor ||
14907 q->subsystem_vendor == PCI_ANY_ID) &&
14908 (d->subsystem_device == q->subsystem_device ||
14909 q->subsystem_device == PCI_ANY_ID))
14910 q->hook(dev);
14911 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014912 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14913 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14914 intel_dmi_quirks[i].hook(dev);
14915 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014916}
14917
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014918/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014919static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014920{
David Weinehall52a05c32016-08-22 13:32:44 +030014921 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014922 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014923 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014924
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014925 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014926 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014927 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014928 sr1 = inb(VGA_SR_DATA);
14929 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014930 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014931 udelay(300);
14932
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014933 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014934 POSTING_READ(vga_reg);
14935}
14936
Daniel Vetterf8175862012-04-10 15:50:11 +020014937void intel_modeset_init_hw(struct drm_device *dev)
14938{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014939 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014940
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014941 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014942 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014943 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014944}
14945
Matt Roperd93c0372015-12-03 11:37:41 -080014946/*
14947 * Calculate what we think the watermarks should be for the state we've read
14948 * out of the hardware and then immediately program those watermarks so that
14949 * we ensure the hardware settings match our internal state.
14950 *
14951 * We can calculate what we think WM's should be by creating a duplicate of the
14952 * current state (which was constructed during hardware readout) and running it
14953 * through the atomic check code to calculate new watermark values in the
14954 * state object.
14955 */
14956static void sanitize_watermarks(struct drm_device *dev)
14957{
14958 struct drm_i915_private *dev_priv = to_i915(dev);
14959 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014960 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014961 struct drm_crtc *crtc;
14962 struct drm_crtc_state *cstate;
14963 struct drm_modeset_acquire_ctx ctx;
14964 int ret;
14965 int i;
14966
14967 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014968 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014969 return;
14970
14971 /*
14972 * We need to hold connection_mutex before calling duplicate_state so
14973 * that the connector loop is protected.
14974 */
14975 drm_modeset_acquire_init(&ctx, 0);
14976retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014977 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014978 if (ret == -EDEADLK) {
14979 drm_modeset_backoff(&ctx);
14980 goto retry;
14981 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014982 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014983 }
14984
14985 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14986 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014987 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014988
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014989 intel_state = to_intel_atomic_state(state);
14990
Matt Ropered4a6a72016-02-23 17:20:13 -080014991 /*
14992 * Hardware readout is the only time we don't want to calculate
14993 * intermediate watermarks (since we don't trust the current
14994 * watermarks).
14995 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014996 if (!HAS_GMCH_DISPLAY(dev_priv))
14997 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014998
Matt Roperd93c0372015-12-03 11:37:41 -080014999 ret = intel_atomic_check(dev, state);
15000 if (ret) {
15001 /*
15002 * If we fail here, it means that the hardware appears to be
15003 * programmed in a way that shouldn't be possible, given our
15004 * understanding of watermark requirements. This might mean a
15005 * mistake in the hardware readout code or a mistake in the
15006 * watermark calculations for a given platform. Raise a WARN
15007 * so that this is noticeable.
15008 *
15009 * If this actually happens, we'll have to just leave the
15010 * BIOS-programmed watermarks untouched and hope for the best.
15011 */
15012 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015013 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015014 }
15015
15016 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010015017 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080015018 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15019
Matt Ropered4a6a72016-02-23 17:20:13 -080015020 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015021 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010015022
15023 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080015024 }
15025
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015026put_state:
Chris Wilson08536952016-10-14 13:18:18 +010015027 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015028fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015029 drm_modeset_drop_locks(&ctx);
15030 drm_modeset_acquire_fini(&ctx);
15031}
15032
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015033static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
15034{
15035 if (IS_GEN5(dev_priv)) {
15036 u32 fdi_pll_clk =
15037 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
15038
15039 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
15040 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
15041 dev_priv->fdi_pll_freq = 270000;
15042 } else {
15043 return;
15044 }
15045
15046 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
15047}
15048
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015049int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015050{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015051 struct drm_i915_private *dev_priv = to_i915(dev);
15052 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015053 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015054 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015055
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015056 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
15057
Jesse Barnes79e53942008-11-07 14:24:08 -080015058 drm_mode_config_init(dev);
15059
15060 dev->mode_config.min_width = 0;
15061 dev->mode_config.min_height = 0;
15062
Dave Airlie019d96c2011-09-29 16:20:42 +010015063 dev->mode_config.preferred_depth = 24;
15064 dev->mode_config.prefer_shadow = 1;
15065
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015066 dev->mode_config.allow_fb_modifiers = true;
15067
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015068 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015069
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015070 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015071 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015072 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015073
Jesse Barnesb690e962010-07-19 13:53:12 -070015074 intel_init_quirks(dev);
15075
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015076 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015077
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015078 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015079 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070015080
Lukas Wunner69f92f62015-07-15 13:57:35 +020015081 /*
15082 * There may be no VBT; and if the BIOS enabled SSC we can
15083 * just keep using it to avoid unnecessary flicker. Whereas if the
15084 * BIOS isn't using it, don't assume it will work even if the VBT
15085 * indicates as much.
15086 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015087 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015088 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15089 DREF_SSC1_ENABLE);
15090
15091 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15092 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15093 bios_lvds_use_ssc ? "en" : "dis",
15094 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15095 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15096 }
15097 }
15098
Ville Syrjäläad77c532018-06-15 20:44:05 +030015099 /* maximum framebuffer dimensions */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015100 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015101 dev->mode_config.max_width = 2048;
15102 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015103 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015104 dev->mode_config.max_width = 4096;
15105 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015106 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015107 dev->mode_config.max_width = 8192;
15108 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015109 }
Damien Lespiau068be562014-03-28 14:17:49 +000015110
Jani Nikula2a307c22016-11-30 17:43:04 +020015111 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15112 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015113 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015114 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015115 dev->mode_config.cursor_width = 64;
15116 dev->mode_config.cursor_height = 64;
Damien Lespiau068be562014-03-28 14:17:49 +000015117 } else {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015118 dev->mode_config.cursor_width = 256;
15119 dev->mode_config.cursor_height = 256;
Damien Lespiau068be562014-03-28 14:17:49 +000015120 }
15121
Matthew Auld73ebd502017-12-11 15:18:20 +000015122 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080015123
Zhao Yakui28c97732009-10-09 11:39:41 +080015124 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015125 INTEL_INFO(dev_priv)->num_pipes,
15126 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015127
Damien Lespiau055e3932014-08-18 13:49:10 +010015128 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015129 int ret;
15130
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015131 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015132 if (ret) {
15133 drm_mode_config_cleanup(dev);
15134 return ret;
15135 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015136 }
15137
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015138 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015139 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015140
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015141 intel_update_czclk(dev_priv);
15142 intel_modeset_init_hw(dev);
15143
Ville Syrjäläb2045352016-05-13 23:41:27 +030015144 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015145 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015146
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015147 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015148 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015149 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015150
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015151 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015152 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015153 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015154
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015155 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015156 struct intel_initial_plane_config plane_config = {};
15157
Jesse Barnes46f297f2014-03-07 08:57:48 -080015158 if (!crtc->active)
15159 continue;
15160
Jesse Barnes46f297f2014-03-07 08:57:48 -080015161 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015162 * Note that reserving the BIOS fb up front prevents us
15163 * from stuffing other stolen allocations like the ring
15164 * on top. This prevents some ugliness at boot time, and
15165 * can even allow for smooth boot transitions if the BIOS
15166 * fb is large enough for the active pipe configuration.
15167 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015168 dev_priv->display.get_initial_plane_config(crtc,
15169 &plane_config);
15170
15171 /*
15172 * If the fb is shared between multiple heads, we'll
15173 * just get the first one.
15174 */
15175 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015176 }
Matt Roperd93c0372015-12-03 11:37:41 -080015177
15178 /*
15179 * Make sure hardware watermarks really match the state we read out.
15180 * Note that we need to do this after reconstructing the BIOS fb's
15181 * since the watermark calculation done here will use pstate->fb.
15182 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015183 if (!HAS_GMCH_DISPLAY(dev_priv))
15184 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015185
15186 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015187}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015188
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015189void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15190{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015191 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015192 /* 640x480@60Hz, ~25175 kHz */
15193 struct dpll clock = {
15194 .m1 = 18,
15195 .m2 = 7,
15196 .p1 = 13,
15197 .p2 = 4,
15198 .n = 2,
15199 };
15200 u32 dpll, fp;
15201 int i;
15202
15203 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15204
15205 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15206 pipe_name(pipe), clock.vco, clock.dot);
15207
15208 fp = i9xx_dpll_compute_fp(&clock);
15209 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15210 DPLL_VGA_MODE_DIS |
15211 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15212 PLL_P2_DIVIDE_BY_4 |
15213 PLL_REF_INPUT_DREFCLK |
15214 DPLL_VCO_ENABLE;
15215
15216 I915_WRITE(FP0(pipe), fp);
15217 I915_WRITE(FP1(pipe), fp);
15218
15219 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15220 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15221 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15222 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15223 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15224 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15225 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15226
15227 /*
15228 * Apparently we need to have VGA mode enabled prior to changing
15229 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15230 * dividers, even though the register value does change.
15231 */
15232 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15233 I915_WRITE(DPLL(pipe), dpll);
15234
15235 /* Wait for the clocks to stabilize. */
15236 POSTING_READ(DPLL(pipe));
15237 udelay(150);
15238
15239 /* The pixel multiplier can only be updated once the
15240 * DPLL is enabled and the clocks are stable.
15241 *
15242 * So write it again.
15243 */
15244 I915_WRITE(DPLL(pipe), dpll);
15245
15246 /* We do this three times for luck */
15247 for (i = 0; i < 3 ; i++) {
15248 I915_WRITE(DPLL(pipe), dpll);
15249 POSTING_READ(DPLL(pipe));
15250 udelay(150); /* wait for warmup */
15251 }
15252
15253 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15254 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015255
15256 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015257}
15258
15259void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15260{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015261 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15262
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015263 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15264 pipe_name(pipe));
15265
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020015266 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
15267 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
15268 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020015269 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & MCURSOR_MODE);
15270 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & MCURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015271
15272 I915_WRITE(PIPECONF(pipe), 0);
15273 POSTING_READ(PIPECONF(pipe));
15274
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015275 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015276
15277 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15278 POSTING_READ(DPLL(pipe));
15279}
15280
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015281static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020015282 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020015283{
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015284 enum pipe pipe;
Daniel Vetterfa555832012-10-10 23:14:00 +020015285
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015286 if (!plane->get_hw_state(plane, &pipe))
15287 return true;
15288
15289 return pipe == crtc->pipe;
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015290}
Daniel Vetterfa555832012-10-10 23:14:00 +020015291
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015292static void
15293intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
15294{
15295 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020015296
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015297 if (INTEL_GEN(dev_priv) >= 4)
15298 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020015299
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015300 for_each_intel_crtc(&dev_priv->drm, crtc) {
15301 struct intel_plane *plane =
15302 to_intel_plane(crtc->base.primary);
15303
15304 if (intel_plane_mapping_ok(crtc, plane))
15305 continue;
15306
15307 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
15308 plane->base.name);
15309 intel_plane_disable_noatomic(crtc, plane);
15310 }
Daniel Vetterfa555832012-10-10 23:14:00 +020015311}
15312
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015313static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15314{
15315 struct drm_device *dev = crtc->base.dev;
15316 struct intel_encoder *encoder;
15317
15318 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15319 return true;
15320
15321 return false;
15322}
15323
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015324static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15325{
15326 struct drm_device *dev = encoder->base.dev;
15327 struct intel_connector *connector;
15328
15329 for_each_connector_on_encoder(dev, &encoder->base, connector)
15330 return connector;
15331
15332 return NULL;
15333}
15334
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015335static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015336 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015337{
15338 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015339 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015340}
15341
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015342static void intel_sanitize_crtc(struct intel_crtc *crtc,
15343 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015344{
15345 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015346 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015347 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015348
Daniel Vetter24929352012-07-02 20:28:59 +020015349 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020015350 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020015351 i915_reg_t reg = PIPECONF(cpu_transcoder);
15352
15353 I915_WRITE(reg,
15354 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15355 }
Daniel Vetter24929352012-07-02 20:28:59 +020015356
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015357 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015358 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015359 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015360 struct intel_plane *plane;
15361
Daniel Vetter96256042015-02-13 21:03:42 +010015362 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015363
15364 /* Disable everything but the primary plane */
15365 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015366 const struct intel_plane_state *plane_state =
15367 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015368
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015369 if (plane_state->base.visible &&
15370 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
15371 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015372 }
Daniel Vetter96256042015-02-13 21:03:42 +010015373 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015374
Daniel Vetter24929352012-07-02 20:28:59 +020015375 /* Adjust the state of the output pipe according to whether we
15376 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015377 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015378 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015379
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015380 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015381 /*
15382 * We start out with underrun reporting disabled to avoid races.
15383 * For correct bookkeeping mark this on active crtcs.
15384 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015385 * Also on gmch platforms we dont have any hardware bits to
15386 * disable the underrun reporting. Which means we need to start
15387 * out with underrun reporting disabled also on inactive pipes,
15388 * since otherwise we'll complain about the garbage we read when
15389 * e.g. coming up after runtime pm.
15390 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015391 * No protection against concurrent access is required - at
15392 * worst a fifo underrun happens which also sets this to false.
15393 */
15394 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015395 /*
15396 * We track the PCH trancoder underrun reporting state
15397 * within the crtc. With crtc for pipe A housing the underrun
15398 * reporting state for PCH transcoder A, crtc for pipe B housing
15399 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15400 * and marking underrun reporting as disabled for the non-existing
15401 * PCH transcoders B and C would prevent enabling the south
15402 * error interrupt (see cpt_can_enable_serr_int()).
15403 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015404 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015405 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015406 }
Daniel Vetter24929352012-07-02 20:28:59 +020015407}
15408
15409static void intel_sanitize_encoder(struct intel_encoder *encoder)
15410{
15411 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015412
15413 /* We need to check both for a crtc link (meaning that the
15414 * encoder is active and trying to read from a pipe) and the
15415 * pipe itself being active. */
15416 bool has_active_crtc = encoder->base.crtc &&
15417 to_intel_crtc(encoder->base.crtc)->active;
15418
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015419 connector = intel_encoder_find_connector(encoder);
15420 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015421 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15422 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015423 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015424
15425 /* Connector is active, but has no active pipe. This is
15426 * fallout from our resume register restoring. Disable
15427 * the encoder manually again. */
15428 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015429 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15430
Daniel Vetter24929352012-07-02 20:28:59 +020015431 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15432 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015433 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015434 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015435 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015436 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015437 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015438 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015439
15440 /* Inconsistent output/port/pipe state happens presumably due to
15441 * a bug in one of the get_hw_state functions. Or someplace else
15442 * in our code, like the register restore mess on resume. Clamp
15443 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015444
15445 connector->base.dpms = DRM_MODE_DPMS_OFF;
15446 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015447 }
Maarten Lankhorstd6cae4a2018-05-16 10:50:38 +020015448
15449 /* notify opregion of the sanitized encoder state */
15450 intel_opregion_notify_encoder(encoder, connector && has_active_crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015451}
15452
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015453void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015454{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015455 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015456
Imre Deak04098752014-02-18 00:02:16 +020015457 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15458 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015459 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015460 }
15461}
15462
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015463void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015464{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015465 /* This function can be called both from intel_modeset_setup_hw_state or
15466 * at a very early point in our resume sequence, where the power well
15467 * structures are not yet restored. Since this function is at a very
15468 * paranoid "someone might have enabled VGA while we were not looking"
15469 * level, just check if the power well is enabled instead of trying to
15470 * follow the "don't touch the power well if we don't need it" policy
15471 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015472 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015473 return;
15474
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015475 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015476
15477 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015478}
15479
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015480/* FIXME read out full plane state for all planes */
15481static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015482{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
15484 struct intel_crtc_state *crtc_state =
15485 to_intel_crtc_state(crtc->base.state);
15486 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015487
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015488 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
15489 struct intel_plane_state *plane_state =
15490 to_intel_plane_state(plane->base.state);
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015491 enum pipe pipe;
15492 bool visible;
15493
15494 visible = plane->get_hw_state(plane, &pipe);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015495
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015496 intel_set_plane_visible(crtc_state, plane_state, visible);
15497 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015498}
15499
Daniel Vetter30e984d2013-06-05 13:34:17 +020015500static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015501{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015502 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015503 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015504 struct intel_crtc *crtc;
15505 struct intel_encoder *encoder;
15506 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015507 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015508 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015509
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015510 dev_priv->active_crtcs = 0;
15511
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015512 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015513 struct intel_crtc_state *crtc_state =
15514 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015515
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015516 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015517 memset(crtc_state, 0, sizeof(*crtc_state));
15518 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015519
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015520 crtc_state->base.active = crtc_state->base.enable =
15521 dev_priv->display.get_pipe_config(crtc, crtc_state);
15522
15523 crtc->base.enabled = crtc_state->base.enable;
15524 crtc->active = crtc_state->base.active;
15525
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015526 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015527 dev_priv->active_crtcs |= 1 << crtc->pipe;
15528
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015529 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015530
Ville Syrjälä78108b72016-05-27 20:59:19 +030015531 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15532 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015533 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015534 }
15535
Daniel Vetter53589012013-06-05 13:34:16 +020015536 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15537 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15538
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015539 pll->on = pll->info->funcs->get_hw_state(dev_priv, pll,
15540 &pll->state.hw_state);
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015541 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015542 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015543 struct intel_crtc_state *crtc_state =
15544 to_intel_crtc_state(crtc->base.state);
15545
15546 if (crtc_state->base.active &&
15547 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015548 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015549 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015550 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015551
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015552 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015553 pll->info->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015554 }
15555
Damien Lespiaub2784e12014-08-05 11:29:37 +010015556 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015557 pipe = 0;
15558
15559 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015560 struct intel_crtc_state *crtc_state;
15561
Ville Syrjälä98187832016-10-31 22:37:10 +020015562 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015563 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015564
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015565 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015566 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015567 } else {
15568 encoder->base.crtc = NULL;
15569 }
15570
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015571 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015572 encoder->base.base.id, encoder->base.name,
15573 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015574 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015575 }
15576
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015577 drm_connector_list_iter_begin(dev, &conn_iter);
15578 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015579 if (connector->get_hw_state(connector)) {
15580 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015581
15582 encoder = connector->encoder;
15583 connector->base.encoder = &encoder->base;
15584
15585 if (encoder->base.crtc &&
15586 encoder->base.crtc->state->active) {
15587 /*
15588 * This has to be done during hardware readout
15589 * because anything calling .crtc_disable may
15590 * rely on the connector_mask being accurate.
15591 */
15592 encoder->base.crtc->state->connector_mask |=
15593 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015594 encoder->base.crtc->state->encoder_mask |=
15595 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015596 }
15597
Daniel Vetter24929352012-07-02 20:28:59 +020015598 } else {
15599 connector->base.dpms = DRM_MODE_DPMS_OFF;
15600 connector->base.encoder = NULL;
15601 }
15602 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015603 connector->base.base.id, connector->base.name,
15604 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015605 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015606 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015607
15608 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015609 struct intel_crtc_state *crtc_state =
15610 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015611 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015612
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015613 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015614 if (crtc_state->base.active) {
15615 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
Ville Syrjäläbd4cd032018-04-26 19:30:15 +030015616 crtc->base.mode.hdisplay = crtc_state->pipe_src_w;
15617 crtc->base.mode.vdisplay = crtc_state->pipe_src_h;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015618 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015619 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15620
15621 /*
15622 * The initial mode needs to be set in order to keep
15623 * the atomic core happy. It wants a valid mode if the
15624 * crtc's enabled, so we do the above call.
15625 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015626 * But we don't set all the derived state fully, hence
15627 * set a flag to indicate that a full recalculation is
15628 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015629 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015630 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015631
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015632 intel_crtc_compute_pixel_rate(crtc_state);
15633
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015634 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015635 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015636 if (WARN_ON(min_cdclk < 0))
15637 min_cdclk = 0;
15638 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015639
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015640 drm_calc_timestamping_constants(&crtc->base,
15641 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015642 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015643 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015644
Ville Syrjäläd305e062017-08-30 21:57:03 +030015645 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015646 dev_priv->min_voltage_level[crtc->pipe] =
15647 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015648
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015649 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015650 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015651}
15652
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015653static void
15654get_encoder_power_domains(struct drm_i915_private *dev_priv)
15655{
15656 struct intel_encoder *encoder;
15657
15658 for_each_intel_encoder(&dev_priv->drm, encoder) {
15659 u64 get_domains;
15660 enum intel_display_power_domain domain;
Imre Deak52528052018-06-21 21:44:49 +030015661 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015662
15663 if (!encoder->get_power_domains)
15664 continue;
15665
Imre Deak52528052018-06-21 21:44:49 +030015666 /*
15667 * For MST and inactive encoders we don't have a crtc state.
15668 * FIXME: no need to call get_power_domains in such cases, it
15669 * will always return 0.
15670 */
15671 crtc_state = encoder->base.crtc ?
15672 to_intel_crtc_state(encoder->base.crtc->state) :
15673 NULL;
15674
15675 get_domains = encoder->get_power_domains(encoder, crtc_state);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015676 for_each_power_domain(domain, get_domains)
15677 intel_display_power_get(dev_priv, domain);
15678 }
15679}
15680
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015681static void intel_early_display_was(struct drm_i915_private *dev_priv)
15682{
15683 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15684 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15685 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15686 DARBF_GATING_DIS);
15687
15688 if (IS_HASWELL(dev_priv)) {
15689 /*
15690 * WaRsPkgCStateDisplayPMReq:hsw
15691 * System hang if this isn't done before disabling all planes!
15692 */
15693 I915_WRITE(CHICKEN_PAR1_1,
15694 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15695 }
15696}
15697
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015698/* Scan out the current hw modeset state,
15699 * and sanitizes it to the current state
15700 */
15701static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015702intel_modeset_setup_hw_state(struct drm_device *dev,
15703 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015704{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015705 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015706 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015707 struct intel_crtc *crtc;
15708 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015709 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015710
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015711 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015712 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015713
15714 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015715 get_encoder_power_domains(dev_priv);
15716
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015717 intel_sanitize_plane_mapping(dev_priv);
15718
Damien Lespiaub2784e12014-08-05 11:29:37 +010015719 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015720 intel_sanitize_encoder(encoder);
15721 }
15722
Damien Lespiau055e3932014-08-18 13:49:10 +010015723 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015724 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015725
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015726 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015727 intel_dump_pipe_config(crtc, crtc->config,
15728 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015729 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015730
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015731 intel_modeset_update_connector_atomic_state(dev);
15732
Daniel Vetter35c95372013-07-17 06:55:04 +020015733 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15734 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15735
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015736 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015737 continue;
15738
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015739 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n",
15740 pll->info->name);
Daniel Vetter35c95372013-07-17 06:55:04 +020015741
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015742 pll->info->funcs->disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015743 pll->on = false;
15744 }
15745
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015746 if (IS_G4X(dev_priv)) {
15747 g4x_wm_get_hw_state(dev);
15748 g4x_wm_sanitize(dev_priv);
15749 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015750 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015751 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015752 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015753 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015754 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015755 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015756 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015757
15758 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015759 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015760
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015761 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015762 if (WARN_ON(put_domains))
15763 modeset_put_power_domains(dev_priv, put_domains);
15764 }
15765 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015766
Imre Deak8d8c3862017-02-17 17:39:46 +020015767 intel_power_domains_verify_state(dev_priv);
15768
Paulo Zanoni010cf732016-01-19 11:35:48 -020015769 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015770}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015771
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015772void intel_display_resume(struct drm_device *dev)
15773{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015774 struct drm_i915_private *dev_priv = to_i915(dev);
15775 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15776 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015777 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015778
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015779 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015780 if (state)
15781 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015782
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015783 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015784
Maarten Lankhorst73974892016-08-05 23:28:27 +030015785 while (1) {
15786 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15787 if (ret != -EDEADLK)
15788 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015789
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015790 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015791 }
15792
Maarten Lankhorst73974892016-08-05 23:28:27 +030015793 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015794 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015795
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015796 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015797 drm_modeset_drop_locks(&ctx);
15798 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015799
Chris Wilson08536952016-10-14 13:18:18 +010015800 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015801 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015802 if (state)
15803 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015804}
15805
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015806int intel_connector_register(struct drm_connector *connector)
15807{
15808 struct intel_connector *intel_connector = to_intel_connector(connector);
15809 int ret;
15810
15811 ret = intel_backlight_device_register(intel_connector);
15812 if (ret)
15813 goto err;
15814
15815 return 0;
15816
15817err:
15818 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015819}
15820
Chris Wilsonc191eca2016-06-17 11:40:33 +010015821void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015822{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015823 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015824
Chris Wilsone63d87c2016-06-17 11:40:34 +010015825 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015826 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015827}
15828
Manasi Navare886c6b82017-10-26 14:52:00 -070015829static void intel_hpd_poll_fini(struct drm_device *dev)
15830{
15831 struct intel_connector *connector;
15832 struct drm_connector_list_iter conn_iter;
15833
Chris Wilson448aa912017-11-28 11:01:47 +000015834 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015835 drm_connector_list_iter_begin(dev, &conn_iter);
15836 for_each_intel_connector_iter(connector, &conn_iter) {
15837 if (connector->modeset_retry_work.func)
15838 cancel_work_sync(&connector->modeset_retry_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050015839 if (connector->hdcp_shim) {
15840 cancel_delayed_work_sync(&connector->hdcp_check_work);
15841 cancel_work_sync(&connector->hdcp_prop_work);
15842 }
Manasi Navare886c6b82017-10-26 14:52:00 -070015843 }
15844 drm_connector_list_iter_end(&conn_iter);
15845}
15846
Jesse Barnes79e53942008-11-07 14:24:08 -080015847void intel_modeset_cleanup(struct drm_device *dev)
15848{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015849 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015850
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015851 flush_work(&dev_priv->atomic_helper.free_work);
15852 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15853
Chris Wilsondc979972016-05-10 14:10:04 +010015854 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015855
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015856 /*
15857 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015858 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015859 * experience fancy races otherwise.
15860 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015861 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015862
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015863 /*
15864 * Due to the hpd irq storm handling the hotplug work can re-arm the
15865 * poll handlers. Hence disable polling after hpd handling is shut down.
15866 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015867 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015868
Daniel Vetter4f256d82017-07-15 00:46:55 +020015869 /* poll work can call into fbdev, hence clean that up afterwards */
15870 intel_fbdev_fini(dev_priv);
15871
Jesse Barnes723bfd72010-10-07 16:01:13 -070015872 intel_unregister_dsm_handler();
15873
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015874 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015875
Chris Wilson1630fe72011-07-08 12:22:42 +010015876 /* flush any delayed tasks or pending work */
15877 flush_scheduled_work();
15878
Jesse Barnes79e53942008-11-07 14:24:08 -080015879 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015880
Chris Wilson1ee8da62016-05-12 12:43:23 +010015881 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015882
Chris Wilsondc979972016-05-10 14:10:04 +010015883 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015884
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015885 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015886
15887 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015888}
15889
Chris Wilsondf0e9242010-09-09 16:20:55 +010015890void intel_connector_attach_encoder(struct intel_connector *connector,
15891 struct intel_encoder *encoder)
15892{
15893 connector->encoder = encoder;
15894 drm_mode_connector_attach_encoder(&connector->base,
15895 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015896}
Dave Airlie28d52042009-09-21 14:33:58 +100015897
15898/*
15899 * set vga decode state - true == enable VGA decode
15900 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015901int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015902{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015903 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015904 u16 gmch_ctrl;
15905
Chris Wilson75fa0412014-02-07 18:37:02 -020015906 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15907 DRM_ERROR("failed to read control word\n");
15908 return -EIO;
15909 }
15910
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015911 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15912 return 0;
15913
Dave Airlie28d52042009-09-21 14:33:58 +100015914 if (state)
15915 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15916 else
15917 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015918
15919 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15920 DRM_ERROR("failed to write control word\n");
15921 return -EIO;
15922 }
15923
Dave Airlie28d52042009-09-21 14:33:58 +100015924 return 0;
15925}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015926
Chris Wilson98a2f412016-10-12 10:05:18 +010015927#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15928
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015929struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015930
15931 u32 power_well_driver;
15932
Chris Wilson63b66e52013-08-08 15:12:06 +020015933 int num_transcoders;
15934
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015935 struct intel_cursor_error_state {
15936 u32 control;
15937 u32 position;
15938 u32 base;
15939 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015940 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015941
15942 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015943 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015944 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015945 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015946 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015947
15948 struct intel_plane_error_state {
15949 u32 control;
15950 u32 stride;
15951 u32 size;
15952 u32 pos;
15953 u32 addr;
15954 u32 surface;
15955 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015956 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015957
15958 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015959 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015960 enum transcoder cpu_transcoder;
15961
15962 u32 conf;
15963
15964 u32 htotal;
15965 u32 hblank;
15966 u32 hsync;
15967 u32 vtotal;
15968 u32 vblank;
15969 u32 vsync;
15970 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015971};
15972
15973struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015974intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015975{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015976 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015977 int transcoders[] = {
15978 TRANSCODER_A,
15979 TRANSCODER_B,
15980 TRANSCODER_C,
15981 TRANSCODER_EDP,
15982 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015983 int i;
15984
Chris Wilsonc0336662016-05-06 15:40:21 +010015985 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015986 return NULL;
15987
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015988 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015989 if (error == NULL)
15990 return NULL;
15991
Chris Wilsonc0336662016-05-06 15:40:21 +010015992 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015993 error->power_well_driver =
15994 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015995
Damien Lespiau055e3932014-08-18 13:49:10 +010015996 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015997 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015998 __intel_display_power_is_enabled(dev_priv,
15999 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016000 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016001 continue;
16002
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016003 error->cursor[i].control = I915_READ(CURCNTR(i));
16004 error->cursor[i].position = I915_READ(CURPOS(i));
16005 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016006
16007 error->plane[i].control = I915_READ(DSPCNTR(i));
16008 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016009 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016010 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016011 error->plane[i].pos = I915_READ(DSPPOS(i));
16012 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016013 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016014 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016015 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016016 error->plane[i].surface = I915_READ(DSPSURF(i));
16017 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16018 }
16019
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016020 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016021
Chris Wilsonc0336662016-05-06 15:40:21 +010016022 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016023 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016024 }
16025
Jani Nikula4d1de972016-03-18 17:05:42 +020016026 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016027 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016028 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016029 error->num_transcoders++; /* Account for eDP. */
16030
16031 for (i = 0; i < error->num_transcoders; i++) {
16032 enum transcoder cpu_transcoder = transcoders[i];
16033
Imre Deakddf9c532013-11-27 22:02:02 +020016034 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016035 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016036 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016037 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016038 continue;
16039
Chris Wilson63b66e52013-08-08 15:12:06 +020016040 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16041
16042 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16043 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16044 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16045 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16046 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16047 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16048 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016049 }
16050
16051 return error;
16052}
16053
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016054#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16055
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016056void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016057intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016058 struct intel_display_error_state *error)
16059{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000016060 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016061 int i;
16062
Chris Wilson63b66e52013-08-08 15:12:06 +020016063 if (!error)
16064 return;
16065
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016066 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010016067 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016068 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016069 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016070 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016071 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016072 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016073 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016074 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016075 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016076
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016077 err_printf(m, "Plane [%d]:\n", i);
16078 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16079 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016080 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016081 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16082 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016083 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010016084 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016085 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016086 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016087 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16088 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016089 }
16090
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016091 err_printf(m, "Cursor [%d]:\n", i);
16092 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16093 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16094 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016095 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016096
16097 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016098 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016099 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016100 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016101 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016102 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16103 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16104 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16105 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16106 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16107 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16108 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16109 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016110}
Chris Wilson98a2f412016-10-12 10:05:18 +010016111
16112#endif