blob: 357dce64706872363c923f132f3a8e34dfc964b5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001280 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002000 case DRM_FORMAT_MOD_NONE:
2001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002036 if (fb->modifier == DRM_FORMAT_MOD_NONE)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjälä603525d2016-01-12 21:08:37 +02002087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002097 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098}
2099
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002100static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2101 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002102{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002103 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2104
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002105 /* AUX_DIST needs only 4K alignment */
2106 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2107 return 4096;
2108
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002109 switch (fb->modifier) {
Ville Syrjälä603525d2016-01-12 21:08:37 +02002110 case DRM_FORMAT_MOD_NONE:
2111 return intel_linear_alignment(dev_priv);
2112 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002114 return 256 * 1024;
2115 return 0;
2116 case I915_FORMAT_MOD_Y_TILED:
2117 case I915_FORMAT_MOD_Yf_TILED:
2118 return 1 * 1024 * 1024;
2119 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002120 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return 0;
2122 }
2123}
2124
Chris Wilson058d88c2016-08-15 10:49:06 +01002125struct i915_vma *
2126intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002127{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002128 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002131 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002132 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Matt Roperebcdd392014-07-09 16:22:11 -07002135 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2136
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002137 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138
Ville Syrjälä3465c582016-02-15 22:54:43 +02002139 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson693db182013-03-05 14:52:39 +00002141 /* Note that the w/a also requires 64 PTE of padding following the
2142 * bo. We currently fill all unused PTE with the shadow page and so
2143 * we should always have valid PTE following the scanout preventing
2144 * the VT-d warning.
2145 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002146 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002147 alignment = 256 * 1024;
2148
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002149 /*
2150 * Global gtt pte registers are special registers which actually forward
2151 * writes to a chunk of system memory. Which means that there is no risk
2152 * that the register values disappear as soon as we call
2153 * intel_runtime_pm_put(), so it is correct to wrap only the
2154 * pin/unpin/fence and not more.
2155 */
2156 intel_runtime_pm_get(dev_priv);
2157
Chris Wilson058d88c2016-08-15 10:49:06 +01002158 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002159 if (IS_ERR(vma))
2160 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161
Chris Wilson05a20d02016-08-18 17:16:55 +01002162 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002163 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2164 * fence, whereas 965+ only requires a fence if using
2165 * framebuffer compression. For simplicity, we always, when
2166 * possible, install a fence as the cost is not that onerous.
2167 *
2168 * If we fail to fence the tiled scanout, then either the
2169 * modeset will reject the change (which is highly unlikely as
2170 * the affected systems, all but one, do not have unmappable
2171 * space) or we will not be able to enable full powersaving
2172 * techniques (also likely not to apply due to various limits
2173 * FBC and the like impose on the size of the buffer, which
2174 * presumably we violated anyway with this unmappable buffer).
2175 * Anyway, it is presumably better to stumble onwards with
2176 * something and try to run the system in a "less than optimal"
2177 * mode that matches the user configuration.
2178 */
2179 if (i915_vma_get_fence(vma) == 0)
2180 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002181 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002183 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002184err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002185 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187}
2188
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002189void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002190{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002191 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192
Chris Wilson49ef5292016-08-18 17:17:00 +01002193 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002194 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002195 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002196}
2197
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002198static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2199 unsigned int rotation)
2200{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002201 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002202 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2203 else
2204 return fb->pitches[plane];
2205}
2206
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002208 * Convert the x/y offsets into a linear offset.
2209 * Only valid with 0/180 degree rotation, which is fine since linear
2210 * offset is only used with linear buffers on pre-hsw and tiled buffers
2211 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2212 */
2213u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002214 const struct intel_plane_state *state,
2215 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002218 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219 unsigned int pitch = fb->pitches[plane];
2220
2221 return y * pitch + x * cpp;
2222}
2223
2224/*
2225 * Add the x/y offsets derived from fb->offsets[] to the user
2226 * specified plane src x/y offsets. The resulting x/y offsets
2227 * specify the start of scanout from the beginning of the gtt mapping.
2228 */
2229void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002230 const struct intel_plane_state *state,
2231 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232
2233{
Ville Syrjälä29490562016-01-20 18:02:50 +02002234 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2235 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002236
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002237 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002238 *x += intel_fb->rotated[plane].x;
2239 *y += intel_fb->rotated[plane].y;
2240 } else {
2241 *x += intel_fb->normal[plane].x;
2242 *y += intel_fb->normal[plane].y;
2243 }
2244}
2245
2246/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002247 * Input tile dimensions and pitch must already be
2248 * rotated to match x and y, and in pixel units.
2249 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250static u32 _intel_adjust_tile_offset(int *x, int *y,
2251 unsigned int tile_width,
2252 unsigned int tile_height,
2253 unsigned int tile_size,
2254 unsigned int pitch_tiles,
2255 u32 old_offset,
2256 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002258 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002259 unsigned int tiles;
2260
2261 WARN_ON(old_offset & (tile_size - 1));
2262 WARN_ON(new_offset & (tile_size - 1));
2263 WARN_ON(new_offset > old_offset);
2264
2265 tiles = (old_offset - new_offset) / tile_size;
2266
2267 *y += tiles / pitch_tiles * tile_height;
2268 *x += tiles % pitch_tiles * tile_width;
2269
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002270 /* minimize x in case it got needlessly big */
2271 *y += *x / pitch_pixels * tile_height;
2272 *x %= pitch_pixels;
2273
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002274 return new_offset;
2275}
2276
2277/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 * Adjust the tile offset by moving the difference into
2279 * the x/y offsets.
2280 */
2281static u32 intel_adjust_tile_offset(int *x, int *y,
2282 const struct intel_plane_state *state, int plane,
2283 u32 old_offset, u32 new_offset)
2284{
2285 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002287 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 unsigned int rotation = state->base.rotation;
2289 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2290
2291 WARN_ON(new_offset > old_offset);
2292
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002294 unsigned int tile_size, tile_width, tile_height;
2295 unsigned int pitch_tiles;
2296
2297 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002298 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002299
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002300 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002301 pitch_tiles = pitch / tile_height;
2302 swap(tile_width, tile_height);
2303 } else {
2304 pitch_tiles = pitch / (tile_width * cpp);
2305 }
2306
2307 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2308 tile_size, pitch_tiles,
2309 old_offset, new_offset);
2310 } else {
2311 old_offset += *y * pitch + *x * cpp;
2312
2313 *y = (old_offset - new_offset) / pitch;
2314 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2315 }
2316
2317 return new_offset;
2318}
2319
2320/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321 * Computes the linear offset to the base tile and adjusts
2322 * x, y. bytes per pixel is assumed to be a power-of-two.
2323 *
2324 * In the 90/270 rotated case, x and y are assumed
2325 * to be already rotated to match the rotated GTT view, and
2326 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002327 *
2328 * This function is used when computing the derived information
2329 * under intel_framebuffer, so using any of that information
2330 * here is not allowed. Anything under drm_framebuffer can be
2331 * used. This is why the user has to pass in the pitch since it
2332 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002333 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2335 int *x, int *y,
2336 const struct drm_framebuffer *fb, int plane,
2337 unsigned int pitch,
2338 unsigned int rotation,
2339 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002340{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002341 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002342 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002343 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002344
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345 if (alignment)
2346 alignment--;
2347
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002348 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349 unsigned int tile_size, tile_width, tile_height;
2350 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002353 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_rows = *y / tile_height;
2363 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002364
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 tiles = *x / tile_width;
2366 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002367
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2369 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002371 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2372 tile_size, pitch_tiles,
2373 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002374 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002375 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376 offset_aligned = offset & ~alignment;
2377
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002378 *y = (offset & alignment) / pitch;
2379 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002381
2382 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002383}
2384
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002386 const struct intel_plane_state *state,
2387 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388{
Ville Syrjälä29490562016-01-20 18:02:50 +02002389 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2390 const struct drm_framebuffer *fb = state->base.fb;
2391 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002392 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002393 u32 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394
2395 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2396 rotation, alignment);
2397}
2398
2399/* Convert the fb->offset[] linear offset into x/y offsets */
2400static void intel_fb_offset_to_xy(int *x, int *y,
2401 const struct drm_framebuffer *fb, int plane)
2402{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002403 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 unsigned int pitch = fb->pitches[plane];
2405 u32 linear_offset = fb->offsets[plane];
2406
2407 *y = linear_offset / pitch;
2408 *x = linear_offset % pitch / cpp;
2409}
2410
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2412{
2413 switch (fb_modifier) {
2414 case I915_FORMAT_MOD_X_TILED:
2415 return I915_TILING_X;
2416 case I915_FORMAT_MOD_Y_TILED:
2417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä6687c902015-09-15 13:16:41 +03002423static int
2424intel_fill_fb_info(struct drm_i915_private *dev_priv,
2425 struct drm_framebuffer *fb)
2426{
2427 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2428 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2429 u32 gtt_offset_rotated = 0;
2430 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002431 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002432 unsigned int tile_size = intel_tile_size(dev_priv);
2433
2434 for (i = 0; i < num_planes; i++) {
2435 unsigned int width, height;
2436 unsigned int cpp, size;
2437 u32 offset;
2438 int x, y;
2439
Ville Syrjälä353c8592016-12-14 23:30:57 +02002440 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002441 width = drm_framebuffer_plane_width(fb->width, fb, i);
2442 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002443
2444 intel_fb_offset_to_xy(&x, &y, fb, i);
2445
2446 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002447 * The fence (if used) is aligned to the start of the object
2448 * so having the framebuffer wrap around across the edge of the
2449 * fenced region doesn't really work. We have no API to configure
2450 * the fence start offset within the object (nor could we probably
2451 * on gen2/3). So it's just easier if we just require that the
2452 * fb layout agrees with the fence layout. We already check that the
2453 * fb stride matches the fence stride elsewhere.
2454 */
2455 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2456 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002457 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2458 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002459 return -EINVAL;
2460 }
2461
2462 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463 * First pixel of the framebuffer from
2464 * the start of the normal gtt mapping.
2465 */
2466 intel_fb->normal[i].x = x;
2467 intel_fb->normal[i].y = y;
2468
2469 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002470 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002471 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472 offset /= tile_size;
2473
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002474 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475 unsigned int tile_width, tile_height;
2476 unsigned int pitch_tiles;
2477 struct drm_rect r;
2478
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002479 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002480
2481 rot_info->plane[i].offset = offset;
2482 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2483 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2484 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2485
2486 intel_fb->rotated[i].pitch =
2487 rot_info->plane[i].height * tile_height;
2488
2489 /* how many tiles does this plane need */
2490 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2491 /*
2492 * If the plane isn't horizontally tile aligned,
2493 * we need one more tile.
2494 */
2495 if (x != 0)
2496 size++;
2497
2498 /* rotate the x/y offsets to match the GTT view */
2499 r.x1 = x;
2500 r.y1 = y;
2501 r.x2 = x + width;
2502 r.y2 = y + height;
2503 drm_rect_rotate(&r,
2504 rot_info->plane[i].width * tile_width,
2505 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002506 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507 x = r.x1;
2508 y = r.y1;
2509
2510 /* rotate the tile dimensions to match the GTT view */
2511 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2512 swap(tile_width, tile_height);
2513
2514 /*
2515 * We only keep the x/y offsets, so push all of the
2516 * gtt offset into the x/y offsets.
2517 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002518 _intel_adjust_tile_offset(&x, &y,
2519 tile_width, tile_height,
2520 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002521 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522
2523 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2524
2525 /*
2526 * First pixel of the framebuffer from
2527 * the start of the rotated gtt mapping.
2528 */
2529 intel_fb->rotated[i].x = x;
2530 intel_fb->rotated[i].y = y;
2531 } else {
2532 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2533 x * cpp, tile_size);
2534 }
2535
2536 /* how many tiles in total needed in the bo */
2537 max_size = max(max_size, offset + size);
2538 }
2539
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002540 if (max_size * tile_size > intel_fb->obj->base.size) {
2541 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2542 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 return -EINVAL;
2544 }
2545
2546 return 0;
2547}
2548
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002549static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550{
2551 switch (format) {
2552 case DISPPLANE_8BPP:
2553 return DRM_FORMAT_C8;
2554 case DISPPLANE_BGRX555:
2555 return DRM_FORMAT_XRGB1555;
2556 case DISPPLANE_BGRX565:
2557 return DRM_FORMAT_RGB565;
2558 default:
2559 case DISPPLANE_BGRX888:
2560 return DRM_FORMAT_XRGB8888;
2561 case DISPPLANE_RGBX888:
2562 return DRM_FORMAT_XBGR8888;
2563 case DISPPLANE_BGRX101010:
2564 return DRM_FORMAT_XRGB2101010;
2565 case DISPPLANE_RGBX101010:
2566 return DRM_FORMAT_XBGR2101010;
2567 }
2568}
2569
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002570static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2571{
2572 switch (format) {
2573 case PLANE_CTL_FORMAT_RGB_565:
2574 return DRM_FORMAT_RGB565;
2575 default:
2576 case PLANE_CTL_FORMAT_XRGB_8888:
2577 if (rgb_order) {
2578 if (alpha)
2579 return DRM_FORMAT_ABGR8888;
2580 else
2581 return DRM_FORMAT_XBGR8888;
2582 } else {
2583 if (alpha)
2584 return DRM_FORMAT_ARGB8888;
2585 else
2586 return DRM_FORMAT_XRGB8888;
2587 }
2588 case PLANE_CTL_FORMAT_XRGB_2101010:
2589 if (rgb_order)
2590 return DRM_FORMAT_XBGR2101010;
2591 else
2592 return DRM_FORMAT_XRGB2101010;
2593 }
2594}
2595
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002596static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002597intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2598 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002599{
2600 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002601 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002602 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002603 struct drm_i915_gem_object *obj = NULL;
2604 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002606 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2607 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2608 PAGE_SIZE);
2609
2610 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002611
Chris Wilsonff2652e2014-03-10 08:07:02 +00002612 if (plane_config->size == 0)
2613 return false;
2614
Paulo Zanoni3badb492015-09-23 12:52:23 -03002615 /* If the FB is too big, just don't use it since fbdev is not very
2616 * important and we should probably use that space with FBC or other
2617 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002618 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 return false;
2620
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002621 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002622 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002623 base_aligned,
2624 base_aligned,
2625 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002626 mutex_unlock(&dev->struct_mutex);
2627 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629
Chris Wilson3e510a82016-08-05 10:14:23 +01002630 if (plane_config->tiling == I915_TILING_X)
2631 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002632
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002633 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002634 mode_cmd.width = fb->width;
2635 mode_cmd.height = fb->height;
2636 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002637 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002638 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639
Chris Wilson24dbf512017-02-15 10:59:18 +00002640 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002641 DRM_DEBUG_KMS("intel fb init failed\n");
2642 goto out_unref_obj;
2643 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002644
Jesse Barnes484b41d2014-03-07 08:57:55 -08002645
Daniel Vetterf6936e22015-03-26 12:17:05 +01002646 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002647 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648
2649out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002650 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 return false;
2652}
2653
Daniel Vetter5a21b662016-05-24 17:13:53 +02002654/* Update plane->state->fb to match plane->fb after driver-internal updates */
2655static void
2656update_state_fb(struct drm_plane *plane)
2657{
2658 if (plane->fb == plane->state->fb)
2659 return;
2660
2661 if (plane->state->fb)
2662 drm_framebuffer_unreference(plane->state->fb);
2663 plane->state->fb = plane->fb;
2664 if (plane->state->fb)
2665 drm_framebuffer_reference(plane->state->fb);
2666}
2667
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002668static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002669intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2670 struct intel_plane_state *plane_state,
2671 bool visible)
2672{
2673 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2674
2675 plane_state->base.visible = visible;
2676
2677 /* FIXME pre-g4x don't work like this */
2678 if (visible) {
2679 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2680 crtc_state->active_planes |= BIT(plane->id);
2681 } else {
2682 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2683 crtc_state->active_planes &= ~BIT(plane->id);
2684 }
2685
2686 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2687 crtc_state->base.crtc->name,
2688 crtc_state->active_planes);
2689}
2690
2691static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002694{
2695 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002698 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002699 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002700 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002701 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2702 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002703 struct intel_plane_state *intel_state =
2704 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002705 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002706
Damien Lespiau2d140302015-02-05 17:22:18 +00002707 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002708 return;
2709
Daniel Vetterf6936e22015-03-26 12:17:05 +01002710 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002711 fb = &plane_config->fb->base;
2712 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002713 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714
Damien Lespiau2d140302015-02-05 17:22:18 +00002715 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
2717 /*
2718 * Failed to alloc the obj, check to see if we should share
2719 * an fb with another CRTC instead
2720 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002721 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002722 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723
2724 if (c == &intel_crtc->base)
2725 continue;
2726
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002727 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002728 continue;
2729
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002730 state = to_intel_plane_state(c->primary->state);
2731 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002732 continue;
2733
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002734 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2735 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002736 drm_framebuffer_reference(fb);
2737 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 }
2739 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002740
Matt Roper200757f2015-12-03 11:37:36 -08002741 /*
2742 * We've failed to reconstruct the BIOS FB. Current display state
2743 * indicates that the primary plane is visible, but has a NULL FB,
2744 * which will lead to problems later if we don't fix it up. The
2745 * simplest solution is to just disable the primary plane now and
2746 * pretend the BIOS never had it enabled.
2747 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002748 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2749 to_intel_plane_state(plane_state),
2750 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002751 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002752 trace_intel_disable_plane(primary, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002753 intel_plane->disable_plane(primary, &intel_crtc->base);
2754
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 return;
2756
2757valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002758 mutex_lock(&dev->struct_mutex);
2759 intel_state->vma =
2760 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2761 mutex_unlock(&dev->struct_mutex);
2762 if (IS_ERR(intel_state->vma)) {
2763 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2764 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2765
2766 intel_state->vma = NULL;
2767 drm_framebuffer_unreference(fb);
2768 return;
2769 }
2770
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002771 plane_state->src_x = 0;
2772 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002773 plane_state->src_w = fb->width << 16;
2774 plane_state->src_h = fb->height << 16;
2775
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002776 plane_state->crtc_x = 0;
2777 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002778 plane_state->crtc_w = fb->width;
2779 plane_state->crtc_h = fb->height;
2780
Rob Clark1638d302016-11-05 11:08:08 -04002781 intel_state->base.src = drm_plane_state_src(plane_state);
2782 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002785 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 dev_priv->preserve_bios_swizzle = true;
2787
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002788 drm_framebuffer_reference(fb);
2789 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002790 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002791
2792 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2793 to_intel_plane_state(plane_state),
2794 true);
2795
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002796 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2797 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002798}
2799
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002800static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2801 unsigned int rotation)
2802{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002803 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002804
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002805 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002806 case DRM_FORMAT_MOD_NONE:
2807 case I915_FORMAT_MOD_X_TILED:
2808 switch (cpp) {
2809 case 8:
2810 return 4096;
2811 case 4:
2812 case 2:
2813 case 1:
2814 return 8192;
2815 default:
2816 MISSING_CASE(cpp);
2817 break;
2818 }
2819 break;
2820 case I915_FORMAT_MOD_Y_TILED:
2821 case I915_FORMAT_MOD_Yf_TILED:
2822 switch (cpp) {
2823 case 8:
2824 return 2048;
2825 case 4:
2826 return 4096;
2827 case 2:
2828 case 1:
2829 return 8192;
2830 default:
2831 MISSING_CASE(cpp);
2832 break;
2833 }
2834 break;
2835 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002836 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837 }
2838
2839 return 2048;
2840}
2841
2842static int skl_check_main_surface(struct intel_plane_state *plane_state)
2843{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 const struct drm_framebuffer *fb = plane_state->base.fb;
2845 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002846 int x = plane_state->base.src.x1 >> 16;
2847 int y = plane_state->base.src.y1 >> 16;
2848 int w = drm_rect_width(&plane_state->base.src) >> 16;
2849 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850 int max_width = skl_max_plane_width(fb, 0, rotation);
2851 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002852 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002853
2854 if (w > max_width || h > max_height) {
2855 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2856 w, h, max_width, max_height);
2857 return -EINVAL;
2858 }
2859
2860 intel_add_fb_offsets(&x, &y, plane_state, 0);
2861 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002862 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863
2864 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002865 * AUX surface offset is specified as the distance from the
2866 * main surface offset, and it must be non-negative. Make
2867 * sure that is what we will get.
2868 */
2869 if (offset > aux_offset)
2870 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2871 offset, aux_offset & ~(alignment - 1));
2872
2873 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 * When using an X-tiled surface, the plane blows up
2875 * if the x offset + width exceed the stride.
2876 *
2877 * TODO: linear and Y-tiled seem fine, Yf untested,
2878 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002879 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002880 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881
2882 while ((x + w) * cpp > fb->pitches[0]) {
2883 if (offset == 0) {
2884 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2885 return -EINVAL;
2886 }
2887
2888 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889 offset, offset - alignment);
2890 }
2891 }
2892
2893 plane_state->main.offset = offset;
2894 plane_state->main.x = x;
2895 plane_state->main.y = y;
2896
2897 return 0;
2898}
2899
Ville Syrjälä8d970652016-01-28 16:30:28 +02002900static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2901{
2902 const struct drm_framebuffer *fb = plane_state->base.fb;
2903 unsigned int rotation = plane_state->base.rotation;
2904 int max_width = skl_max_plane_width(fb, 1, rotation);
2905 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002906 int x = plane_state->base.src.x1 >> 17;
2907 int y = plane_state->base.src.y1 >> 17;
2908 int w = drm_rect_width(&plane_state->base.src) >> 17;
2909 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002910 u32 offset;
2911
2912 intel_add_fb_offsets(&x, &y, plane_state, 1);
2913 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2914
2915 /* FIXME not quite sure how/if these apply to the chroma plane */
2916 if (w > max_width || h > max_height) {
2917 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2918 w, h, max_width, max_height);
2919 return -EINVAL;
2920 }
2921
2922 plane_state->aux.offset = offset;
2923 plane_state->aux.x = x;
2924 plane_state->aux.y = y;
2925
2926 return 0;
2927}
2928
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002929int skl_check_plane_surface(struct intel_plane_state *plane_state)
2930{
2931 const struct drm_framebuffer *fb = plane_state->base.fb;
2932 unsigned int rotation = plane_state->base.rotation;
2933 int ret;
2934
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002935 if (!plane_state->base.visible)
2936 return 0;
2937
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002938 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002939 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002940 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002941 fb->width << 16, fb->height << 16,
2942 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002943
Ville Syrjälä8d970652016-01-28 16:30:28 +02002944 /*
2945 * Handle the AUX surface first since
2946 * the main surface setup depends on it.
2947 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002948 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 ret = skl_check_nv12_aux_surface(plane_state);
2950 if (ret)
2951 return ret;
2952 } else {
2953 plane_state->aux.offset = ~0xfff;
2954 plane_state->aux.x = 0;
2955 plane_state->aux.y = 0;
2956 }
2957
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002958 ret = skl_check_main_surface(plane_state);
2959 if (ret)
2960 return ret;
2961
2962 return 0;
2963}
2964
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002965static void i9xx_update_primary_plane(struct drm_plane *primary,
2966 const struct intel_crtc_state *crtc_state,
2967 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002968{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002969 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2971 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07002972 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002973 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002974 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002975 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002976 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002977 int x = plane_state->base.src.x1 >> 16;
2978 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002979
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002980 dspcntr = DISPPLANE_GAMMA_ENABLE;
2981
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002982 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002983
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002984 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002985 if (intel_crtc->pipe == PIPE_B)
2986 dspcntr |= DISPPLANE_SEL_PIPE_B;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002987 }
2988
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002989 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002990 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002991 dspcntr |= DISPPLANE_8BPP;
2992 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002993 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002994 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002995 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002996 case DRM_FORMAT_RGB565:
2997 dspcntr |= DISPPLANE_BGRX565;
2998 break;
2999 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003000 dspcntr |= DISPPLANE_BGRX888;
3001 break;
3002 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003003 dspcntr |= DISPPLANE_RGBX888;
3004 break;
3005 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003006 dspcntr |= DISPPLANE_BGRX101010;
3007 break;
3008 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003009 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003010 break;
3011 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003012 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003013 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003014
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003015 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003016 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003017 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003018
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003019 if (rotation & DRM_ROTATE_180)
3020 dspcntr |= DISPPLANE_ROTATE_180;
3021
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003022 if (rotation & DRM_REFLECT_X)
3023 dspcntr |= DISPPLANE_MIRROR;
3024
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003025 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003026 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3027
Ville Syrjälä29490562016-01-20 18:02:50 +02003028 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003029
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003030 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003031 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003032 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003033
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003034 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003035 x += crtc_state->pipe_src_w - 1;
3036 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003037 } else if (rotation & DRM_REFLECT_X) {
3038 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303039 }
3040
Ville Syrjälä29490562016-01-20 18:02:50 +02003041 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003042
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003043 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003044 intel_crtc->dspaddr_offset = linear_offset;
3045
Paulo Zanoni2db33662015-09-14 15:20:03 -03003046 intel_crtc->adjusted_x = x;
3047 intel_crtc->adjusted_y = y;
3048
Ville Syrjälä78587de2017-03-09 17:44:32 +02003049 if (INTEL_GEN(dev_priv) < 4) {
3050 /* pipesrc and dspsize control the size that is scaled from,
3051 * which should always be the user's requested size.
3052 */
3053 I915_WRITE(DSPSIZE(plane),
3054 ((crtc_state->pipe_src_h - 1) << 16) |
3055 (crtc_state->pipe_src_w - 1));
3056 I915_WRITE(DSPPOS(plane), 0);
3057 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
3058 I915_WRITE(PRIMSIZE(plane),
3059 ((crtc_state->pipe_src_h - 1) << 16) |
3060 (crtc_state->pipe_src_w - 1));
3061 I915_WRITE(PRIMPOS(plane), 0);
3062 I915_WRITE(PRIMCNSTALPHA(plane), 0);
3063 }
3064
Sonika Jindal48404c12014-08-22 14:06:04 +05303065 I915_WRITE(reg, dspcntr);
3066
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003067 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003068 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003069 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003070 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003071 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003073 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003074 } else {
3075 I915_WRITE(DSPADDR(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003076 intel_plane_ggtt_offset(plane_state) +
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003077 intel_crtc->dspaddr_offset);
3078 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003080}
3081
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003082static void i9xx_disable_primary_plane(struct drm_plane *primary,
3083 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003084{
3085 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003086 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003088 int plane = intel_crtc->plane;
3089
3090 I915_WRITE(DSPCNTR(plane), 0);
3091 if (INTEL_INFO(dev_priv)->gen >= 4)
3092 I915_WRITE(DSPSURF(plane), 0);
3093 else
3094 I915_WRITE(DSPADDR(plane), 0);
3095 POSTING_READ(DSPCNTR(plane));
3096}
3097
3098static void ironlake_update_primary_plane(struct drm_plane *primary,
3099 const struct intel_crtc_state *crtc_state,
3100 const struct intel_plane_state *plane_state)
3101{
3102 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003103 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3105 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003106 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003107 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003108 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003109 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003110 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003111 int x = plane_state->base.src.x1 >> 16;
3112 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003113
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003114 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003115 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003116
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003117 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003118 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3119
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003120 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003121 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003122 dspcntr |= DISPPLANE_8BPP;
3123 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003124 case DRM_FORMAT_RGB565:
3125 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003126 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003127 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003128 dspcntr |= DISPPLANE_BGRX888;
3129 break;
3130 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003131 dspcntr |= DISPPLANE_RGBX888;
3132 break;
3133 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003134 dspcntr |= DISPPLANE_BGRX101010;
3135 break;
3136 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003137 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 break;
3139 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003140 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003141 }
3142
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003143 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003144 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003145
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003146 if (rotation & DRM_ROTATE_180)
3147 dspcntr |= DISPPLANE_ROTATE_180;
3148
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003149 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003150 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003151
Ville Syrjälä29490562016-01-20 18:02:50 +02003152 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003153
Daniel Vetterc2c75132012-07-05 12:17:30 +02003154 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003155 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003156
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003157 /* HSW+ does this automagically in hardware */
3158 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3159 rotation & DRM_ROTATE_180) {
3160 x += crtc_state->pipe_src_w - 1;
3161 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303162 }
3163
Ville Syrjälä29490562016-01-20 18:02:50 +02003164 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003165
Paulo Zanoni2db33662015-09-14 15:20:03 -03003166 intel_crtc->adjusted_x = x;
3167 intel_crtc->adjusted_y = y;
3168
Sonika Jindal48404c12014-08-22 14:06:04 +05303169 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003170
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003171 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003172 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003173 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003174 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003175 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003176 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3177 } else {
3178 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3179 I915_WRITE(DSPLINOFF(plane), linear_offset);
3180 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003181 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003182}
3183
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003184static u32
3185intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003186{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003187 if (fb->modifier == DRM_FORMAT_MOD_NONE)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003188 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003189 else
3190 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003191}
3192
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003193static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3194{
3195 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003196 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003197
3198 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3199 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3200 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003201}
3202
Chandra Kondurua1b22782015-04-07 15:28:45 -07003203/*
3204 * This function detaches (aka. unbinds) unused scalers in hardware
3205 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003206static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003207{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003208 struct intel_crtc_scaler_state *scaler_state;
3209 int i;
3210
Chandra Kondurua1b22782015-04-07 15:28:45 -07003211 scaler_state = &intel_crtc->config->scaler_state;
3212
3213 /* loop through and disable scalers that aren't in use */
3214 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003215 if (!scaler_state->scalers[i].in_use)
3216 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003217 }
3218}
3219
Ville Syrjäläd2196772016-01-28 18:33:11 +02003220u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3221 unsigned int rotation)
3222{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003223 u32 stride;
3224
3225 if (plane >= fb->format->num_planes)
3226 return 0;
3227
3228 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003229
3230 /*
3231 * The stride is either expressed as a multiple of 64 bytes chunks for
3232 * linear buffers or in number of tiles for tiled buffers.
3233 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003234 if (drm_rotation_90_or_270(rotation))
3235 stride /= intel_tile_height(fb, plane);
3236 else
3237 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003238
3239 return stride;
3240}
3241
Chandra Konduru6156a452015-04-27 13:48:39 -07003242u32 skl_plane_ctl_format(uint32_t pixel_format)
3243{
Chandra Konduru6156a452015-04-27 13:48:39 -07003244 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003245 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003246 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003247 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003248 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003249 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003250 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003251 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003252 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003253 /*
3254 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3255 * to be already pre-multiplied. We need to add a knob (or a different
3256 * DRM_FORMAT) for user-space to configure that.
3257 */
3258 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003259 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003260 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003261 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003262 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003263 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003264 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003265 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003266 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003267 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003268 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003269 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003270 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003271 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003272 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003273 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003274 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003275 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003276 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003277 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003278 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003279
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003280 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003281}
3282
3283u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3284{
Chandra Konduru6156a452015-04-27 13:48:39 -07003285 switch (fb_modifier) {
3286 case DRM_FORMAT_MOD_NONE:
3287 break;
3288 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003289 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003290 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003291 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003292 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003293 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003294 default:
3295 MISSING_CASE(fb_modifier);
3296 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003297
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003298 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003299}
3300
3301u32 skl_plane_ctl_rotation(unsigned int rotation)
3302{
Chandra Konduru6156a452015-04-27 13:48:39 -07003303 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003304 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003305 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303306 /*
3307 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3308 * while i915 HW rotation is clockwise, thats why this swapping.
3309 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003310 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303311 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003312 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003313 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003314 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303315 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003316 default:
3317 MISSING_CASE(rotation);
3318 }
3319
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003320 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321}
3322
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003323static void skylake_update_primary_plane(struct drm_plane *plane,
3324 const struct intel_crtc_state *crtc_state,
3325 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003326{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003327 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003328 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3330 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003331 enum plane_id plane_id = to_intel_plane(plane)->id;
3332 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003333 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003334 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003335 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003336 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003337 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003338 int src_x = plane_state->main.x;
3339 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003340 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3341 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3342 int dst_x = plane_state->base.dst.x1;
3343 int dst_y = plane_state->base.dst.y1;
3344 int dst_w = drm_rect_width(&plane_state->base.dst);
3345 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003346
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003347 plane_ctl = PLANE_CTL_ENABLE;
3348
Ville Syrjälä78587de2017-03-09 17:44:32 +02003349 if (!IS_GEMINILAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003350 plane_ctl |=
3351 PLANE_CTL_PIPE_GAMMA_ENABLE |
3352 PLANE_CTL_PIPE_CSC_ENABLE |
3353 PLANE_CTL_PLANE_GAMMA_DISABLE;
3354 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003355
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003356 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003357 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003358 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003359
Ville Syrjälä6687c902015-09-15 13:16:41 +03003360 /* Sizes are 0 based */
3361 src_w--;
3362 src_h--;
3363 dst_w--;
3364 dst_h--;
3365
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003366 intel_crtc->dspaddr_offset = surf_addr;
3367
Ville Syrjälä6687c902015-09-15 13:16:41 +03003368 intel_crtc->adjusted_x = src_x;
3369 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003370
Ville Syrjälä78587de2017-03-09 17:44:32 +02003371 if (IS_GEMINILAKE(dev_priv)) {
3372 I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
3373 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3374 PLANE_COLOR_PIPE_CSC_ENABLE |
3375 PLANE_COLOR_PLANE_GAMMA_DISABLE);
3376 }
3377
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003378 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3379 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3380 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3381 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003382
3383 if (scaler_id >= 0) {
3384 uint32_t ps_ctrl = 0;
3385
3386 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003387 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003388 crtc_state->scaler_state.scalers[scaler_id].mode;
3389 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3390 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3391 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3392 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003393 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003394 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003395 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003396 }
3397
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003398 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003399 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003400
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003401 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402}
3403
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003404static void skylake_disable_primary_plane(struct drm_plane *primary,
3405 struct drm_crtc *crtc)
3406{
3407 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003408 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003409 enum plane_id plane_id = to_intel_plane(primary)->id;
3410 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003411
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003412 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3413 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3414 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003415}
3416
Jesse Barnes17638cd2011-06-24 12:19:23 -07003417/* Assume fb object is pinned & idle & fenced and just update base pointers */
3418static int
3419intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3420 int x, int y, enum mode_set_atomic state)
3421{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003422 /* Support for kgdboc is disabled, this needs a major rework. */
3423 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003424
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003425 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003426}
3427
Daniel Vetter5a21b662016-05-24 17:13:53 +02003428static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3429{
3430 struct intel_crtc *crtc;
3431
Chris Wilson91c8a322016-07-05 10:40:23 +01003432 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003433 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3434}
3435
Ville Syrjälä75147472014-11-24 18:28:11 +02003436static void intel_update_primary_planes(struct drm_device *dev)
3437{
Ville Syrjälä75147472014-11-24 18:28:11 +02003438 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003439
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003440 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003441 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003442 struct intel_plane_state *plane_state =
3443 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003444
Ville Syrjälä72259532017-03-02 19:15:05 +02003445 if (plane_state->base.visible) {
3446 trace_intel_update_plane(&plane->base,
3447 to_intel_crtc(crtc));
3448
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003449 plane->update_plane(&plane->base,
3450 to_intel_crtc_state(crtc->state),
3451 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003452 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003453 }
3454}
3455
Maarten Lankhorst73974892016-08-05 23:28:27 +03003456static int
3457__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003458 struct drm_atomic_state *state,
3459 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003460{
3461 struct drm_crtc_state *crtc_state;
3462 struct drm_crtc *crtc;
3463 int i, ret;
3464
3465 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003466 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003467
3468 if (!state)
3469 return 0;
3470
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003471 /*
3472 * We've duplicated the state, pointers to the old state are invalid.
3473 *
3474 * Don't attempt to use the old state until we commit the duplicated state.
3475 */
3476 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003477 /*
3478 * Force recalculation even if we restore
3479 * current state. With fast modeset this may not result
3480 * in a modeset when the state is compatible.
3481 */
3482 crtc_state->mode_changed = true;
3483 }
3484
3485 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003486 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3487 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003488
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003489 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003490
3491 WARN_ON(ret == -EDEADLK);
3492 return ret;
3493}
3494
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003495static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3496{
Ville Syrjäläae981042016-08-05 23:28:30 +03003497 return intel_has_gpu_reset(dev_priv) &&
3498 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003499}
3500
Chris Wilsonc0336662016-05-06 15:40:21 +01003501void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003502{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003503 struct drm_device *dev = &dev_priv->drm;
3504 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3505 struct drm_atomic_state *state;
3506 int ret;
3507
Maarten Lankhorst73974892016-08-05 23:28:27 +03003508 /*
3509 * Need mode_config.mutex so that we don't
3510 * trample ongoing ->detect() and whatnot.
3511 */
3512 mutex_lock(&dev->mode_config.mutex);
3513 drm_modeset_acquire_init(ctx, 0);
3514 while (1) {
3515 ret = drm_modeset_lock_all_ctx(dev, ctx);
3516 if (ret != -EDEADLK)
3517 break;
3518
3519 drm_modeset_backoff(ctx);
3520 }
3521
3522 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003523 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003524 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003525 return;
3526
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003527 /*
3528 * Disabling the crtcs gracefully seems nicer. Also the
3529 * g33 docs say we should at least disable all the planes.
3530 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003531 state = drm_atomic_helper_duplicate_state(dev, ctx);
3532 if (IS_ERR(state)) {
3533 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003534 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003535 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003536 }
3537
3538 ret = drm_atomic_helper_disable_all(dev, ctx);
3539 if (ret) {
3540 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003541 drm_atomic_state_put(state);
3542 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003543 }
3544
3545 dev_priv->modeset_restore_state = state;
3546 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003547}
3548
Chris Wilsonc0336662016-05-06 15:40:21 +01003549void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003550{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003551 struct drm_device *dev = &dev_priv->drm;
3552 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3553 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3554 int ret;
3555
Daniel Vetter5a21b662016-05-24 17:13:53 +02003556 /*
3557 * Flips in the rings will be nuked by the reset,
3558 * so complete all pending flips so that user space
3559 * will get its events and not get stuck.
3560 */
3561 intel_complete_page_flips(dev_priv);
3562
Maarten Lankhorst73974892016-08-05 23:28:27 +03003563 dev_priv->modeset_restore_state = NULL;
3564
Ville Syrjälä75147472014-11-24 18:28:11 +02003565 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003566 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003567 if (!state) {
3568 /*
3569 * Flips in the rings have been nuked by the reset,
3570 * so update the base address of all primary
3571 * planes to the the last fb to make sure we're
3572 * showing the correct fb after a reset.
3573 *
3574 * FIXME: Atomic will make this obsolete since we won't schedule
3575 * CS-based flips (which might get lost in gpu resets) any more.
3576 */
3577 intel_update_primary_planes(dev);
3578 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003579 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003580 if (ret)
3581 DRM_ERROR("Restoring old state failed with %i\n", ret);
3582 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003583 } else {
3584 /*
3585 * The display has been reset as well,
3586 * so need a full re-initialization.
3587 */
3588 intel_runtime_pm_disable_interrupts(dev_priv);
3589 intel_runtime_pm_enable_interrupts(dev_priv);
3590
Imre Deak51f59202016-09-14 13:04:13 +03003591 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003592 intel_modeset_init_hw(dev);
3593
3594 spin_lock_irq(&dev_priv->irq_lock);
3595 if (dev_priv->display.hpd_irq_setup)
3596 dev_priv->display.hpd_irq_setup(dev_priv);
3597 spin_unlock_irq(&dev_priv->irq_lock);
3598
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003599 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003600 if (ret)
3601 DRM_ERROR("Restoring old state failed with %i\n", ret);
3602
3603 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003604 }
3605
Chris Wilson08536952016-10-14 13:18:18 +01003606 if (state)
3607 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003608 drm_modeset_drop_locks(ctx);
3609 drm_modeset_acquire_fini(ctx);
3610 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003611}
3612
Chris Wilson8af29b02016-09-09 14:11:47 +01003613static bool abort_flip_on_reset(struct intel_crtc *crtc)
3614{
3615 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3616
3617 if (i915_reset_in_progress(error))
3618 return true;
3619
3620 if (crtc->reset_count != i915_reset_count(error))
3621 return true;
3622
3623 return false;
3624}
3625
Chris Wilson7d5e3792014-03-04 13:15:08 +00003626static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3627{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003628 struct drm_device *dev = crtc->dev;
3629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003630 bool pending;
3631
Chris Wilson8af29b02016-09-09 14:11:47 +01003632 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003633 return false;
3634
3635 spin_lock_irq(&dev->event_lock);
3636 pending = to_intel_crtc(crtc)->flip_work != NULL;
3637 spin_unlock_irq(&dev->event_lock);
3638
3639 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003640}
3641
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003642static void intel_update_pipe_config(struct intel_crtc *crtc,
3643 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003644{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003645 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003646 struct intel_crtc_state *pipe_config =
3647 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003648
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003649 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3650 crtc->base.mode = crtc->base.state->mode;
3651
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003652 /*
3653 * Update pipe size and adjust fitter if needed: the reason for this is
3654 * that in compute_mode_changes we check the native mode (not the pfit
3655 * mode) to see if we can flip rather than do a full mode set. In the
3656 * fastboot case, we'll flip, but if we don't update the pipesrc and
3657 * pfit state, we'll end up with a big fb scanned out into the wrong
3658 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003659 */
3660
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003661 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003662 ((pipe_config->pipe_src_w - 1) << 16) |
3663 (pipe_config->pipe_src_h - 1));
3664
3665 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003666 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003667 skl_detach_scalers(crtc);
3668
3669 if (pipe_config->pch_pfit.enabled)
3670 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003671 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003672 if (pipe_config->pch_pfit.enabled)
3673 ironlake_pfit_enable(crtc);
3674 else if (old_crtc_state->pch_pfit.enabled)
3675 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003676 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003677}
3678
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003679static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003680{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003681 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003682 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003683 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003684 i915_reg_t reg;
3685 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003686
3687 /* enable normal train */
3688 reg = FDI_TX_CTL(pipe);
3689 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003690 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003691 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3692 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003693 } else {
3694 temp &= ~FDI_LINK_TRAIN_NONE;
3695 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003696 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003697 I915_WRITE(reg, temp);
3698
3699 reg = FDI_RX_CTL(pipe);
3700 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003701 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003702 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3703 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3704 } else {
3705 temp &= ~FDI_LINK_TRAIN_NONE;
3706 temp |= FDI_LINK_TRAIN_NONE;
3707 }
3708 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3709
3710 /* wait one idle pattern time */
3711 POSTING_READ(reg);
3712 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003713
3714 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003715 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3717 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003718}
3719
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003720/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003721static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3722 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003723{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003724 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003725 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003726 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003727 i915_reg_t reg;
3728 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003729
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003730 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003731 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003732
Adam Jacksone1a44742010-06-25 15:32:14 -04003733 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3734 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003735 reg = FDI_RX_IMR(pipe);
3736 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003737 temp &= ~FDI_RX_SYMBOL_LOCK;
3738 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 I915_WRITE(reg, temp);
3740 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003741 udelay(150);
3742
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003743 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 reg = FDI_TX_CTL(pipe);
3745 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003746 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003747 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003748 temp &= ~FDI_LINK_TRAIN_NONE;
3749 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003750 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003751
Chris Wilson5eddb702010-09-11 13:48:45 +01003752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003754 temp &= ~FDI_LINK_TRAIN_NONE;
3755 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003756 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3757
3758 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003759 udelay(150);
3760
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003761 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003762 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3763 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3764 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003765
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003767 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003768 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003769 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3770
3771 if ((temp & FDI_RX_BIT_LOCK)) {
3772 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003773 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003774 break;
3775 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003777 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779
3780 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 reg = FDI_TX_CTL(pipe);
3782 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003783 temp &= ~FDI_LINK_TRAIN_NONE;
3784 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003789 temp &= ~FDI_LINK_TRAIN_NONE;
3790 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 I915_WRITE(reg, temp);
3792
3793 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794 udelay(150);
3795
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003797 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003798 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3800
3801 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803 DRM_DEBUG_KMS("FDI train 2 done.\n");
3804 break;
3805 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003806 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003807 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003809
3810 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003811
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812}
3813
Akshay Joshi0206e352011-08-16 15:34:10 -04003814static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003815 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3816 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3817 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3818 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3819};
3820
3821/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003822static void gen6_fdi_link_train(struct intel_crtc *crtc,
3823 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003824{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003825 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003826 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003827 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003828 i915_reg_t reg;
3829 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830
Adam Jacksone1a44742010-06-25 15:32:14 -04003831 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3832 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 reg = FDI_RX_IMR(pipe);
3834 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003835 temp &= ~FDI_RX_SYMBOL_LOCK;
3836 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003837 I915_WRITE(reg, temp);
3838
3839 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003840 udelay(150);
3841
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 reg = FDI_TX_CTL(pipe);
3844 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003845 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003846 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847 temp &= ~FDI_LINK_TRAIN_NONE;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1;
3849 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3850 /* SNB-B */
3851 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003853
Daniel Vetterd74cf322012-10-26 10:58:13 +02003854 I915_WRITE(FDI_RX_MISC(pipe),
3855 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3856
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 reg = FDI_RX_CTL(pipe);
3858 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003859 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003860 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3861 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3862 } else {
3863 temp &= ~FDI_LINK_TRAIN_NONE;
3864 temp |= FDI_LINK_TRAIN_PATTERN_1;
3865 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3867
3868 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003869 udelay(150);
3870
Akshay Joshi0206e352011-08-16 15:34:10 -04003871 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003872 reg = FDI_TX_CTL(pipe);
3873 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003874 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3875 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 I915_WRITE(reg, temp);
3877
3878 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003879 udelay(500);
3880
Sean Paulfa37d392012-03-02 12:53:39 -05003881 for (retry = 0; retry < 5; retry++) {
3882 reg = FDI_RX_IIR(pipe);
3883 temp = I915_READ(reg);
3884 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3885 if (temp & FDI_RX_BIT_LOCK) {
3886 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3887 DRM_DEBUG_KMS("FDI train 1 done.\n");
3888 break;
3889 }
3890 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891 }
Sean Paulfa37d392012-03-02 12:53:39 -05003892 if (retry < 5)
3893 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894 }
3895 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003896 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003897
3898 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003899 reg = FDI_TX_CTL(pipe);
3900 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003901 temp &= ~FDI_LINK_TRAIN_NONE;
3902 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003903 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3905 /* SNB-B */
3906 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3907 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003908 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 reg = FDI_RX_CTL(pipe);
3911 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003912 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3914 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3915 } else {
3916 temp &= ~FDI_LINK_TRAIN_NONE;
3917 temp |= FDI_LINK_TRAIN_PATTERN_2;
3918 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003919 I915_WRITE(reg, temp);
3920
3921 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003922 udelay(150);
3923
Akshay Joshi0206e352011-08-16 15:34:10 -04003924 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003925 reg = FDI_TX_CTL(pipe);
3926 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003927 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3928 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003929 I915_WRITE(reg, temp);
3930
3931 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003932 udelay(500);
3933
Sean Paulfa37d392012-03-02 12:53:39 -05003934 for (retry = 0; retry < 5; retry++) {
3935 reg = FDI_RX_IIR(pipe);
3936 temp = I915_READ(reg);
3937 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3938 if (temp & FDI_RX_SYMBOL_LOCK) {
3939 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3940 DRM_DEBUG_KMS("FDI train 2 done.\n");
3941 break;
3942 }
3943 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944 }
Sean Paulfa37d392012-03-02 12:53:39 -05003945 if (retry < 5)
3946 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947 }
3948 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003949 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003950
3951 DRM_DEBUG_KMS("FDI train done.\n");
3952}
3953
Jesse Barnes357555c2011-04-28 15:09:55 -07003954/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003955static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3956 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003957{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003958 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003959 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003960 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003961 i915_reg_t reg;
3962 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003963
3964 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3965 for train result */
3966 reg = FDI_RX_IMR(pipe);
3967 temp = I915_READ(reg);
3968 temp &= ~FDI_RX_SYMBOL_LOCK;
3969 temp &= ~FDI_RX_BIT_LOCK;
3970 I915_WRITE(reg, temp);
3971
3972 POSTING_READ(reg);
3973 udelay(150);
3974
Daniel Vetter01a415f2012-10-27 15:58:40 +02003975 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3976 I915_READ(FDI_RX_IIR(pipe)));
3977
Jesse Barnes139ccd32013-08-19 11:04:55 -07003978 /* Try each vswing and preemphasis setting twice before moving on */
3979 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3980 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003981 reg = FDI_TX_CTL(pipe);
3982 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003983 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3984 temp &= ~FDI_TX_ENABLE;
3985 I915_WRITE(reg, temp);
3986
3987 reg = FDI_RX_CTL(pipe);
3988 temp = I915_READ(reg);
3989 temp &= ~FDI_LINK_TRAIN_AUTO;
3990 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3991 temp &= ~FDI_RX_ENABLE;
3992 I915_WRITE(reg, temp);
3993
3994 /* enable CPU FDI TX and PCH FDI RX */
3995 reg = FDI_TX_CTL(pipe);
3996 temp = I915_READ(reg);
3997 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003998 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003999 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004000 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004001 temp |= snb_b_fdi_train_param[j/2];
4002 temp |= FDI_COMPOSITE_SYNC;
4003 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4004
4005 I915_WRITE(FDI_RX_MISC(pipe),
4006 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4007
4008 reg = FDI_RX_CTL(pipe);
4009 temp = I915_READ(reg);
4010 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4011 temp |= FDI_COMPOSITE_SYNC;
4012 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4013
4014 POSTING_READ(reg);
4015 udelay(1); /* should be 0.5us */
4016
4017 for (i = 0; i < 4; i++) {
4018 reg = FDI_RX_IIR(pipe);
4019 temp = I915_READ(reg);
4020 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4021
4022 if (temp & FDI_RX_BIT_LOCK ||
4023 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4024 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4025 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4026 i);
4027 break;
4028 }
4029 udelay(1); /* should be 0.5us */
4030 }
4031 if (i == 4) {
4032 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4033 continue;
4034 }
4035
4036 /* Train 2 */
4037 reg = FDI_TX_CTL(pipe);
4038 temp = I915_READ(reg);
4039 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4040 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4041 I915_WRITE(reg, temp);
4042
4043 reg = FDI_RX_CTL(pipe);
4044 temp = I915_READ(reg);
4045 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4046 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004047 I915_WRITE(reg, temp);
4048
4049 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004050 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004051
Jesse Barnes139ccd32013-08-19 11:04:55 -07004052 for (i = 0; i < 4; i++) {
4053 reg = FDI_RX_IIR(pipe);
4054 temp = I915_READ(reg);
4055 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004056
Jesse Barnes139ccd32013-08-19 11:04:55 -07004057 if (temp & FDI_RX_SYMBOL_LOCK ||
4058 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4059 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4060 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4061 i);
4062 goto train_done;
4063 }
4064 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004065 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004066 if (i == 4)
4067 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004068 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004069
Jesse Barnes139ccd32013-08-19 11:04:55 -07004070train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004071 DRM_DEBUG_KMS("FDI train done.\n");
4072}
4073
Daniel Vetter88cefb62012-08-12 19:27:14 +02004074static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004075{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004076 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004077 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004078 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004079 i915_reg_t reg;
4080 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004081
Jesse Barnes0e23b992010-09-10 11:10:00 -07004082 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004083 reg = FDI_RX_CTL(pipe);
4084 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004085 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004086 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004087 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004088 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4089
4090 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004091 udelay(200);
4092
4093 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004094 temp = I915_READ(reg);
4095 I915_WRITE(reg, temp | FDI_PCDCLK);
4096
4097 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004098 udelay(200);
4099
Paulo Zanoni20749732012-11-23 15:30:38 -02004100 /* Enable CPU FDI TX PLL, always on for Ironlake */
4101 reg = FDI_TX_CTL(pipe);
4102 temp = I915_READ(reg);
4103 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4104 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004105
Paulo Zanoni20749732012-11-23 15:30:38 -02004106 POSTING_READ(reg);
4107 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004108 }
4109}
4110
Daniel Vetter88cefb62012-08-12 19:27:14 +02004111static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4112{
4113 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004114 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004115 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004116 i915_reg_t reg;
4117 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004118
4119 /* Switch from PCDclk to Rawclk */
4120 reg = FDI_RX_CTL(pipe);
4121 temp = I915_READ(reg);
4122 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4123
4124 /* Disable CPU FDI TX PLL */
4125 reg = FDI_TX_CTL(pipe);
4126 temp = I915_READ(reg);
4127 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4128
4129 POSTING_READ(reg);
4130 udelay(100);
4131
4132 reg = FDI_RX_CTL(pipe);
4133 temp = I915_READ(reg);
4134 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4135
4136 /* Wait for the clocks to turn off. */
4137 POSTING_READ(reg);
4138 udelay(100);
4139}
4140
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004141static void ironlake_fdi_disable(struct drm_crtc *crtc)
4142{
4143 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004144 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4146 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004147 i915_reg_t reg;
4148 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004149
4150 /* disable CPU FDI tx and PCH FDI rx */
4151 reg = FDI_TX_CTL(pipe);
4152 temp = I915_READ(reg);
4153 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4154 POSTING_READ(reg);
4155
4156 reg = FDI_RX_CTL(pipe);
4157 temp = I915_READ(reg);
4158 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004159 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004160 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4161
4162 POSTING_READ(reg);
4163 udelay(100);
4164
4165 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004166 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004167 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004168
4169 /* still set train pattern 1 */
4170 reg = FDI_TX_CTL(pipe);
4171 temp = I915_READ(reg);
4172 temp &= ~FDI_LINK_TRAIN_NONE;
4173 temp |= FDI_LINK_TRAIN_PATTERN_1;
4174 I915_WRITE(reg, temp);
4175
4176 reg = FDI_RX_CTL(pipe);
4177 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004178 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004179 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4180 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4181 } else {
4182 temp &= ~FDI_LINK_TRAIN_NONE;
4183 temp |= FDI_LINK_TRAIN_PATTERN_1;
4184 }
4185 /* BPC in FDI rx is consistent with that in PIPECONF */
4186 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004187 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004188 I915_WRITE(reg, temp);
4189
4190 POSTING_READ(reg);
4191 udelay(100);
4192}
4193
Chris Wilson49d73912016-11-29 09:50:08 +00004194bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004195{
4196 struct intel_crtc *crtc;
4197
4198 /* Note that we don't need to be called with mode_config.lock here
4199 * as our list of CRTC objects is static for the lifetime of the
4200 * device and so cannot disappear as we iterate. Similarly, we can
4201 * happily treat the predicates as racy, atomic checks as userspace
4202 * cannot claim and pin a new fb without at least acquring the
4203 * struct_mutex and so serialising with us.
4204 */
Chris Wilson49d73912016-11-29 09:50:08 +00004205 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004206 if (atomic_read(&crtc->unpin_work_count) == 0)
4207 continue;
4208
Daniel Vetter5a21b662016-05-24 17:13:53 +02004209 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004210 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004211
4212 return true;
4213 }
4214
4215 return false;
4216}
4217
Daniel Vetter5a21b662016-05-24 17:13:53 +02004218static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004219{
4220 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004221 struct intel_flip_work *work = intel_crtc->flip_work;
4222
4223 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004224
4225 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004226 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004227
4228 drm_crtc_vblank_put(&intel_crtc->base);
4229
Daniel Vetter5a21b662016-05-24 17:13:53 +02004230 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004231 trace_i915_flip_complete(intel_crtc->plane,
4232 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004233
4234 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004235}
4236
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004237static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004238{
Chris Wilson0f911282012-04-17 10:05:38 +01004239 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004240 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004241 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004242
Daniel Vetter2c10d572012-12-20 21:24:07 +01004243 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004244
4245 ret = wait_event_interruptible_timeout(
4246 dev_priv->pending_flip_queue,
4247 !intel_crtc_has_pending_flip(crtc),
4248 60*HZ);
4249
4250 if (ret < 0)
4251 return ret;
4252
Daniel Vetter5a21b662016-05-24 17:13:53 +02004253 if (ret == 0) {
4254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4255 struct intel_flip_work *work;
4256
4257 spin_lock_irq(&dev->event_lock);
4258 work = intel_crtc->flip_work;
4259 if (work && !is_mmio_work(work)) {
4260 WARN_ONCE(1, "Removing stuck page flip\n");
4261 page_flip_completed(intel_crtc);
4262 }
4263 spin_unlock_irq(&dev->event_lock);
4264 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004265
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004266 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004267}
4268
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004269void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004270{
4271 u32 temp;
4272
4273 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4274
4275 mutex_lock(&dev_priv->sb_lock);
4276
4277 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4278 temp |= SBI_SSCCTL_DISABLE;
4279 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4280
4281 mutex_unlock(&dev_priv->sb_lock);
4282}
4283
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004284/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004285static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004286{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004287 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4288 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004289 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4290 u32 temp;
4291
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004292 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004293
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004294 /* The iCLK virtual clock root frequency is in MHz,
4295 * but the adjusted_mode->crtc_clock in in KHz. To get the
4296 * divisors, it is necessary to divide one by another, so we
4297 * convert the virtual clock precision to KHz here for higher
4298 * precision.
4299 */
4300 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004301 u32 iclk_virtual_root_freq = 172800 * 1000;
4302 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004303 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004304
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004305 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4306 clock << auxdiv);
4307 divsel = (desired_divisor / iclk_pi_range) - 2;
4308 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004309
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004310 /*
4311 * Near 20MHz is a corner case which is
4312 * out of range for the 7-bit divisor
4313 */
4314 if (divsel <= 0x7f)
4315 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004316 }
4317
4318 /* This should not happen with any sane values */
4319 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4320 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4321 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4322 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4323
4324 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004325 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326 auxdiv,
4327 divsel,
4328 phasedir,
4329 phaseinc);
4330
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004331 mutex_lock(&dev_priv->sb_lock);
4332
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004334 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004335 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4336 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4337 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4338 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4339 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4340 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004341 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342
4343 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004344 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004345 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4346 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004347 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004348
4349 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004350 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004351 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004352 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004354 mutex_unlock(&dev_priv->sb_lock);
4355
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004356 /* Wait for initialization time */
4357 udelay(24);
4358
4359 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4360}
4361
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004362int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4363{
4364 u32 divsel, phaseinc, auxdiv;
4365 u32 iclk_virtual_root_freq = 172800 * 1000;
4366 u32 iclk_pi_range = 64;
4367 u32 desired_divisor;
4368 u32 temp;
4369
4370 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4371 return 0;
4372
4373 mutex_lock(&dev_priv->sb_lock);
4374
4375 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4376 if (temp & SBI_SSCCTL_DISABLE) {
4377 mutex_unlock(&dev_priv->sb_lock);
4378 return 0;
4379 }
4380
4381 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4382 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4383 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4384 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4385 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4386
4387 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4388 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4389 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4390
4391 mutex_unlock(&dev_priv->sb_lock);
4392
4393 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4394
4395 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4396 desired_divisor << auxdiv);
4397}
4398
Daniel Vetter275f01b22013-05-03 11:49:47 +02004399static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4400 enum pipe pch_transcoder)
4401{
4402 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004403 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004404 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004405
4406 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4407 I915_READ(HTOTAL(cpu_transcoder)));
4408 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4409 I915_READ(HBLANK(cpu_transcoder)));
4410 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4411 I915_READ(HSYNC(cpu_transcoder)));
4412
4413 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4414 I915_READ(VTOTAL(cpu_transcoder)));
4415 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4416 I915_READ(VBLANK(cpu_transcoder)));
4417 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4418 I915_READ(VSYNC(cpu_transcoder)));
4419 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4420 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4421}
4422
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004423static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004424{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004425 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004426 uint32_t temp;
4427
4428 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004429 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004430 return;
4431
4432 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4433 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4434
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004435 temp &= ~FDI_BC_BIFURCATION_SELECT;
4436 if (enable)
4437 temp |= FDI_BC_BIFURCATION_SELECT;
4438
4439 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004440 I915_WRITE(SOUTH_CHICKEN1, temp);
4441 POSTING_READ(SOUTH_CHICKEN1);
4442}
4443
4444static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4445{
4446 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004447
4448 switch (intel_crtc->pipe) {
4449 case PIPE_A:
4450 break;
4451 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004452 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004453 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004454 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004455 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004456
4457 break;
4458 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004459 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004460
4461 break;
4462 default:
4463 BUG();
4464 }
4465}
4466
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004467/* Return which DP Port should be selected for Transcoder DP control */
4468static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004469intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004470{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004471 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004472 struct intel_encoder *encoder;
4473
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004474 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004475 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004476 encoder->type == INTEL_OUTPUT_EDP)
4477 return enc_to_dig_port(&encoder->base)->port;
4478 }
4479
4480 return -1;
4481}
4482
Jesse Barnesf67a5592011-01-05 10:31:48 -08004483/*
4484 * Enable PCH resources required for PCH ports:
4485 * - PCH PLLs
4486 * - FDI training & RX/TX
4487 * - update transcoder timings
4488 * - DP transcoding bits
4489 * - transcoder
4490 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004491static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004492{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004493 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004494 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004495 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004496 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004497 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004498
Daniel Vetterab9412b2013-05-03 11:49:46 +02004499 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004500
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004501 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004502 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004503
Daniel Vettercd986ab2012-10-26 10:58:12 +02004504 /* Write the TU size bits before fdi link training, so that error
4505 * detection works. */
4506 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4507 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4508
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004509 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004510 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004511
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004512 /* We need to program the right clock selection before writing the pixel
4513 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004514 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004515 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004516
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004517 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004518 temp |= TRANS_DPLL_ENABLE(pipe);
4519 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004520 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004521 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004522 temp |= sel;
4523 else
4524 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004525 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004526 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004527
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004528 /* XXX: pch pll's can be enabled any time before we enable the PCH
4529 * transcoder, and we actually should do this to not upset any PCH
4530 * transcoder that already use the clock when we share it.
4531 *
4532 * Note that enable_shared_dpll tries to do the right thing, but
4533 * get_shared_dpll unconditionally resets the pll - we need that to have
4534 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004535 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004536
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004537 /* set transcoder timing, panel must allow it */
4538 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004539 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004540
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004541 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004542
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004543 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004544 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004545 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004546 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004547 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004548 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004549 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004550 temp = I915_READ(reg);
4551 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004552 TRANS_DP_SYNC_MASK |
4553 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004554 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004555 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004556
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004557 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004558 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004559 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004560 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004561
4562 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004563 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004564 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004566 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004567 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004568 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004569 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004570 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004571 break;
4572 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004573 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004574 }
4575
Chris Wilson5eddb702010-09-11 13:48:45 +01004576 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004577 }
4578
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004579 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004580}
4581
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004582static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004583{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004584 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004585 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004586 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004587
Daniel Vetterab9412b2013-05-03 11:49:46 +02004588 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004589
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004590 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004591
Paulo Zanoni0540e482012-10-31 18:12:40 -02004592 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004593 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004594
Paulo Zanoni937bb612012-10-31 18:12:47 -02004595 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004596}
4597
Daniel Vettera1520312013-05-03 11:49:50 +02004598static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004599{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004600 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004601 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004602 u32 temp;
4603
4604 temp = I915_READ(dslreg);
4605 udelay(500);
4606 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004607 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004608 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004609 }
4610}
4611
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004612static int
4613skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4614 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4615 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004616{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004617 struct intel_crtc_scaler_state *scaler_state =
4618 &crtc_state->scaler_state;
4619 struct intel_crtc *intel_crtc =
4620 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004621 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004622
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004623 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004624 (src_h != dst_w || src_w != dst_h):
4625 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004626
4627 /*
4628 * if plane is being disabled or scaler is no more required or force detach
4629 * - free scaler binded to this plane/crtc
4630 * - in order to do this, update crtc->scaler_usage
4631 *
4632 * Here scaler state in crtc_state is set free so that
4633 * scaler can be assigned to other user. Actual register
4634 * update to free the scaler is done in plane/panel-fit programming.
4635 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4636 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004637 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004638 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004639 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004640 scaler_state->scalers[*scaler_id].in_use = 0;
4641
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004642 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4643 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4644 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004645 scaler_state->scaler_users);
4646 *scaler_id = -1;
4647 }
4648 return 0;
4649 }
4650
4651 /* range checks */
4652 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4653 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4654
4655 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4656 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004657 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004658 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004659 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004660 return -EINVAL;
4661 }
4662
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004663 /* mark this plane as a scaler user in crtc_state */
4664 scaler_state->scaler_users |= (1 << scaler_user);
4665 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4666 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4667 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4668 scaler_state->scaler_users);
4669
4670 return 0;
4671}
4672
4673/**
4674 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4675 *
4676 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004677 *
4678 * Return
4679 * 0 - scaler_usage updated successfully
4680 * error - requested scaling cannot be supported or other error condition
4681 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004682int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004684 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004685
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004686 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004687 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004688 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004689 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004690}
4691
4692/**
4693 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4694 *
4695 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004696 * @plane_state: atomic plane state to update
4697 *
4698 * Return
4699 * 0 - scaler_usage updated successfully
4700 * error - requested scaling cannot be supported or other error condition
4701 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004702static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4703 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704{
4705
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004706 struct intel_plane *intel_plane =
4707 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708 struct drm_framebuffer *fb = plane_state->base.fb;
4709 int ret;
4710
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004711 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004713 ret = skl_update_scaler(crtc_state, force_detach,
4714 drm_plane_index(&intel_plane->base),
4715 &plane_state->scaler_id,
4716 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004717 drm_rect_width(&plane_state->base.src) >> 16,
4718 drm_rect_height(&plane_state->base.src) >> 16,
4719 drm_rect_width(&plane_state->base.dst),
4720 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004721
4722 if (ret || plane_state->scaler_id < 0)
4723 return ret;
4724
Chandra Kondurua1b22782015-04-07 15:28:45 -07004725 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004726 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004727 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4728 intel_plane->base.base.id,
4729 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004730 return -EINVAL;
4731 }
4732
4733 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004734 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735 case DRM_FORMAT_RGB565:
4736 case DRM_FORMAT_XBGR8888:
4737 case DRM_FORMAT_XRGB8888:
4738 case DRM_FORMAT_ABGR8888:
4739 case DRM_FORMAT_ARGB8888:
4740 case DRM_FORMAT_XRGB2101010:
4741 case DRM_FORMAT_XBGR2101010:
4742 case DRM_FORMAT_YUYV:
4743 case DRM_FORMAT_YVYU:
4744 case DRM_FORMAT_UYVY:
4745 case DRM_FORMAT_VYUY:
4746 break;
4747 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004748 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4749 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004750 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004751 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004752 }
4753
Chandra Kondurua1b22782015-04-07 15:28:45 -07004754 return 0;
4755}
4756
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004757static void skylake_scaler_disable(struct intel_crtc *crtc)
4758{
4759 int i;
4760
4761 for (i = 0; i < crtc->num_scalers; i++)
4762 skl_detach_scaler(crtc, i);
4763}
4764
4765static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004766{
4767 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004768 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004769 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004770 struct intel_crtc_scaler_state *scaler_state =
4771 &crtc->config->scaler_state;
4772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004773 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004774 int id;
4775
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004776 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004777 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004778
4779 id = scaler_state->scaler_id;
4780 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4781 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4782 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4783 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004784 }
4785}
4786
Jesse Barnesb074cec2013-04-25 12:55:02 -07004787static void ironlake_pfit_enable(struct intel_crtc *crtc)
4788{
4789 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004790 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004791 int pipe = crtc->pipe;
4792
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004793 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004794 /* Force use of hard-coded filter coefficients
4795 * as some pre-programmed values are broken,
4796 * e.g. x201.
4797 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004798 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004799 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4800 PF_PIPE_SEL_IVB(pipe));
4801 else
4802 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004803 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4804 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004805 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004806}
4807
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004808void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004809{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004810 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004811 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004813 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004814 return;
4815
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004816 /*
4817 * We can only enable IPS after we enable a plane and wait for a vblank
4818 * This function is called from post_plane_update, which is run after
4819 * a vblank wait.
4820 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004821
Paulo Zanonid77e4532013-09-24 13:52:55 -03004822 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004823 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004824 mutex_lock(&dev_priv->rps.hw_lock);
4825 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4826 mutex_unlock(&dev_priv->rps.hw_lock);
4827 /* Quoting Art Runyan: "its not safe to expect any particular
4828 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004829 * mailbox." Moreover, the mailbox may return a bogus state,
4830 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004831 */
4832 } else {
4833 I915_WRITE(IPS_CTL, IPS_ENABLE);
4834 /* The bit only becomes 1 in the next vblank, so this wait here
4835 * is essentially intel_wait_for_vblank. If we don't have this
4836 * and don't wait for vblanks until the end of crtc_enable, then
4837 * the HW state readout code will complain that the expected
4838 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004839 if (intel_wait_for_register(dev_priv,
4840 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4841 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004842 DRM_ERROR("Timed out waiting for IPS enable\n");
4843 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004844}
4845
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004846void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004847{
4848 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004849 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004850
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004851 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004852 return;
4853
4854 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004855 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004856 mutex_lock(&dev_priv->rps.hw_lock);
4857 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4858 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004859 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004860 if (intel_wait_for_register(dev_priv,
4861 IPS_CTL, IPS_ENABLE, 0,
4862 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004863 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004864 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004865 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004866 POSTING_READ(IPS_CTL);
4867 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004868
4869 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004870 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004871}
4872
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004873static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004874{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004875 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004876 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004877 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004878
4879 mutex_lock(&dev->struct_mutex);
4880 dev_priv->mm.interruptible = false;
4881 (void) intel_overlay_switch_off(intel_crtc->overlay);
4882 dev_priv->mm.interruptible = true;
4883 mutex_unlock(&dev->struct_mutex);
4884 }
4885
4886 /* Let userspace switch the overlay on again. In most cases userspace
4887 * has to recompute where to put it anyway.
4888 */
4889}
4890
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004891/**
4892 * intel_post_enable_primary - Perform operations after enabling primary plane
4893 * @crtc: the CRTC whose primary plane was just enabled
4894 *
4895 * Performs potentially sleeping operations that must be done after the primary
4896 * plane is enabled, such as updating FBC and IPS. Note that this may be
4897 * called due to an explicit primary plane update, or due to an implicit
4898 * re-enable that is caused when a sprite plane is updated to no longer
4899 * completely hide the primary plane.
4900 */
4901static void
4902intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004903{
4904 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004905 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4907 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004908
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004909 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004910 * FIXME IPS should be fine as long as one plane is
4911 * enabled, but in practice it seems to have problems
4912 * when going from primary only to sprite only and vice
4913 * versa.
4914 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004915 hsw_enable_ips(intel_crtc);
4916
Daniel Vetterf99d7062014-06-19 16:01:59 +02004917 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004918 * Gen2 reports pipe underruns whenever all planes are disabled.
4919 * So don't enable underrun reporting before at least some planes
4920 * are enabled.
4921 * FIXME: Need to fix the logic to work when we turn off all planes
4922 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004923 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004924 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004925 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4926
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004927 /* Underruns don't always raise interrupts, so check manually. */
4928 intel_check_cpu_fifo_underruns(dev_priv);
4929 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004930}
4931
Ville Syrjälä2622a082016-03-09 19:07:26 +02004932/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004933static void
4934intel_pre_disable_primary(struct drm_crtc *crtc)
4935{
4936 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004937 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4939 int pipe = intel_crtc->pipe;
4940
4941 /*
4942 * Gen2 reports pipe underruns whenever all planes are disabled.
4943 * So diasble underrun reporting before all the planes get disabled.
4944 * FIXME: Need to fix the logic to work when we turn off all planes
4945 * but leave the pipe running.
4946 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004947 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004948 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4949
4950 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004951 * FIXME IPS should be fine as long as one plane is
4952 * enabled, but in practice it seems to have problems
4953 * when going from primary only to sprite only and vice
4954 * versa.
4955 */
4956 hsw_disable_ips(intel_crtc);
4957}
4958
4959/* FIXME get rid of this and use pre_plane_update */
4960static void
4961intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004964 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4966 int pipe = intel_crtc->pipe;
4967
4968 intel_pre_disable_primary(crtc);
4969
4970 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004971 * Vblank time updates from the shadow to live plane control register
4972 * are blocked if the memory self-refresh mode is active at that
4973 * moment. So to make sure the plane gets truly disabled, disable
4974 * first the self-refresh mode. The self-refresh enable bit in turn
4975 * will be checked/applied by the HW only at the next frame start
4976 * event which is after the vblank start event, so we need to have a
4977 * wait-for-vblank between disabling the plane and the pipe.
4978 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004979 if (HAS_GMCH_DISPLAY(dev_priv) &&
4980 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004981 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004982}
4983
Daniel Vetter5a21b662016-05-24 17:13:53 +02004984static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4985{
4986 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4987 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4988 struct intel_crtc_state *pipe_config =
4989 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004990 struct drm_plane *primary = crtc->base.primary;
4991 struct drm_plane_state *old_pri_state =
4992 drm_atomic_get_existing_plane_state(old_state, primary);
4993
Chris Wilson5748b6a2016-08-04 16:32:38 +01004994 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004995
Daniel Vetter5a21b662016-05-24 17:13:53 +02004996 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004997 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004998
4999 if (old_pri_state) {
5000 struct intel_plane_state *primary_state =
5001 to_intel_plane_state(primary->state);
5002 struct intel_plane_state *old_primary_state =
5003 to_intel_plane_state(old_pri_state);
5004
5005 intel_fbc_post_update(crtc);
5006
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005007 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005008 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005009 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005010 intel_post_enable_primary(&crtc->base);
5011 }
5012}
5013
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005014static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5015 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005016{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005017 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005018 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005019 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005020 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5021 struct drm_plane *primary = crtc->base.primary;
5022 struct drm_plane_state *old_pri_state =
5023 drm_atomic_get_existing_plane_state(old_state, primary);
5024 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005025 struct intel_atomic_state *old_intel_state =
5026 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005027
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005028 if (old_pri_state) {
5029 struct intel_plane_state *primary_state =
5030 to_intel_plane_state(primary->state);
5031 struct intel_plane_state *old_primary_state =
5032 to_intel_plane_state(old_pri_state);
5033
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005034 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005035
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005036 if (old_primary_state->base.visible &&
5037 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005038 intel_pre_disable_primary(&crtc->base);
5039 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005040
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005041 /*
5042 * Vblank time updates from the shadow to live plane control register
5043 * are blocked if the memory self-refresh mode is active at that
5044 * moment. So to make sure the plane gets truly disabled, disable
5045 * first the self-refresh mode. The self-refresh enable bit in turn
5046 * will be checked/applied by the HW only at the next frame start
5047 * event which is after the vblank start event, so we need to have a
5048 * wait-for-vblank between disabling the plane and the pipe.
5049 */
5050 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5051 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5052 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005053
Matt Ropered4a6a72016-02-23 17:20:13 -08005054 /*
5055 * IVB workaround: must disable low power watermarks for at least
5056 * one frame before enabling scaling. LP watermarks can be re-enabled
5057 * when scaling is disabled.
5058 *
5059 * WaCxSRDisabledForSpriteScaling:ivb
5060 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005061 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005062 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005063
5064 /*
5065 * If we're doing a modeset, we're done. No need to do any pre-vblank
5066 * watermark programming here.
5067 */
5068 if (needs_modeset(&pipe_config->base))
5069 return;
5070
5071 /*
5072 * For platforms that support atomic watermarks, program the
5073 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5074 * will be the intermediate values that are safe for both pre- and
5075 * post- vblank; when vblank happens, the 'active' values will be set
5076 * to the final 'target' values and we'll do this again to get the
5077 * optimal watermarks. For gen9+ platforms, the values we program here
5078 * will be the final target values which will get automatically latched
5079 * at vblank time; no further programming will be necessary.
5080 *
5081 * If a platform hasn't been transitioned to atomic watermarks yet,
5082 * we'll continue to update watermarks the old way, if flags tell
5083 * us to.
5084 */
5085 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005086 dev_priv->display.initial_watermarks(old_intel_state,
5087 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005088 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005089 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005090}
5091
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005092static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005093{
5094 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005096 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005097 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005098
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005099 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005100
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005101 drm_for_each_plane_mask(p, dev, plane_mask)
5102 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005103
Daniel Vetterf99d7062014-06-19 16:01:59 +02005104 /*
5105 * FIXME: Once we grow proper nuclear flip support out of this we need
5106 * to compute the mask of flip planes precisely. For the time being
5107 * consider this a flip to a NULL plane.
5108 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005109 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005110}
5111
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005112static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005113 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005114 struct drm_atomic_state *old_state)
5115{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005116 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005117 struct drm_connector *conn;
5118 int i;
5119
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005120 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005121 struct intel_encoder *encoder =
5122 to_intel_encoder(conn_state->best_encoder);
5123
5124 if (conn_state->crtc != crtc)
5125 continue;
5126
5127 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005128 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005129 }
5130}
5131
5132static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005133 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005134 struct drm_atomic_state *old_state)
5135{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005136 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005137 struct drm_connector *conn;
5138 int i;
5139
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005140 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005141 struct intel_encoder *encoder =
5142 to_intel_encoder(conn_state->best_encoder);
5143
5144 if (conn_state->crtc != crtc)
5145 continue;
5146
5147 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005148 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005149 }
5150}
5151
5152static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005153 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005154 struct drm_atomic_state *old_state)
5155{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005156 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005157 struct drm_connector *conn;
5158 int i;
5159
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005160 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005161 struct intel_encoder *encoder =
5162 to_intel_encoder(conn_state->best_encoder);
5163
5164 if (conn_state->crtc != crtc)
5165 continue;
5166
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005167 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005168 intel_opregion_notify_encoder(encoder, true);
5169 }
5170}
5171
5172static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005173 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005174 struct drm_atomic_state *old_state)
5175{
5176 struct drm_connector_state *old_conn_state;
5177 struct drm_connector *conn;
5178 int i;
5179
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005180 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005181 struct intel_encoder *encoder =
5182 to_intel_encoder(old_conn_state->best_encoder);
5183
5184 if (old_conn_state->crtc != crtc)
5185 continue;
5186
5187 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005188 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005189 }
5190}
5191
5192static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005193 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005194 struct drm_atomic_state *old_state)
5195{
5196 struct drm_connector_state *old_conn_state;
5197 struct drm_connector *conn;
5198 int i;
5199
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005200 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005201 struct intel_encoder *encoder =
5202 to_intel_encoder(old_conn_state->best_encoder);
5203
5204 if (old_conn_state->crtc != crtc)
5205 continue;
5206
5207 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005208 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005209 }
5210}
5211
5212static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005213 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005214 struct drm_atomic_state *old_state)
5215{
5216 struct drm_connector_state *old_conn_state;
5217 struct drm_connector *conn;
5218 int i;
5219
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005220 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005221 struct intel_encoder *encoder =
5222 to_intel_encoder(old_conn_state->best_encoder);
5223
5224 if (old_conn_state->crtc != crtc)
5225 continue;
5226
5227 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005228 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005229 }
5230}
5231
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005232static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5233 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005234{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005235 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005236 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005237 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5239 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005240 struct intel_atomic_state *old_intel_state =
5241 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005242
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005243 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005244 return;
5245
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005246 /*
5247 * Sometimes spurious CPU pipe underruns happen during FDI
5248 * training, at least with VGA+HDMI cloning. Suppress them.
5249 *
5250 * On ILK we get an occasional spurious CPU pipe underruns
5251 * between eDP port A enable and vdd enable. Also PCH port
5252 * enable seems to result in the occasional CPU pipe underrun.
5253 *
5254 * Spurious PCH underruns also occur during PCH enabling.
5255 */
5256 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5257 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005258 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005259 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5260
5261 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005262 intel_prepare_shared_dpll(intel_crtc);
5263
Ville Syrjälä37a56502016-06-22 21:57:04 +03005264 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305265 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005266
5267 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005268 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005269
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005270 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005271 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005272 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005273 }
5274
5275 ironlake_set_pipeconf(crtc);
5276
Jesse Barnesf67a5592011-01-05 10:31:48 -08005277 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005278
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005279 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005281 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005282 /* Note: FDI PLL enabling _must_ be done before we enable the
5283 * cpu pipes, hence this is separate from all the other fdi/pch
5284 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005285 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005286 } else {
5287 assert_fdi_tx_disabled(dev_priv, pipe);
5288 assert_fdi_rx_disabled(dev_priv, pipe);
5289 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005290
Jesse Barnesb074cec2013-04-25 12:55:02 -07005291 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005292
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005293 /*
5294 * On ILK+ LUT must be loaded before the pipe is running but with
5295 * clocks enabled
5296 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005297 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005298
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005299 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005300 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005301 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005302
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005303 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005304 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005305
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005306 assert_vblank_disabled(crtc);
5307 drm_crtc_vblank_on(crtc);
5308
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005309 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005310
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005311 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005312 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005313
5314 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5315 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005316 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005317 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005318 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005319}
5320
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005321/* IPS only exists on ULT machines and is tied to pipe A. */
5322static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5323{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005324 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005325}
5326
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005327static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5328 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005329{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005330 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005331 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005333 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005334 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005335 struct intel_atomic_state *old_intel_state =
5336 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005337
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005338 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005339 return;
5340
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005341 if (intel_crtc->config->has_pch_encoder)
5342 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5343 false);
5344
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005345 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005346
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005347 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005348 intel_enable_shared_dpll(intel_crtc);
5349
Ville Syrjälä37a56502016-06-22 21:57:04 +03005350 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305351 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005352
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005353 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005354 intel_set_pipe_timings(intel_crtc);
5355
Jani Nikulabc58be62016-03-18 17:05:39 +02005356 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005357
Jani Nikula4d1de972016-03-18 17:05:42 +02005358 if (cpu_transcoder != TRANSCODER_EDP &&
5359 !transcoder_is_dsi(cpu_transcoder)) {
5360 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005361 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005362 }
5363
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005364 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005365 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005366 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005367 }
5368
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005369 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005370 haswell_set_pipeconf(crtc);
5371
Jani Nikula391bf042016-03-18 17:05:40 +02005372 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005373
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005374 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005375
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005376 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005377
Daniel Vetter6b698512015-11-28 11:05:39 +01005378 if (intel_crtc->config->has_pch_encoder)
5379 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5380 else
5381 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5382
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005383 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005384
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005385 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005386 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005387
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005388 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005389 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005390
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005391 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005392 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005393 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005394 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005395
5396 /*
5397 * On ILK+ LUT must be loaded before the pipe is running but with
5398 * clocks enabled
5399 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005400 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005401
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005402 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005403 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005404 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005405
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005406 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005407 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005408
5409 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005410 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005411 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005413 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005414 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005415
Ville Syrjälä00370712016-11-14 19:44:06 +02005416 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005417 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005418
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005419 assert_vblank_disabled(crtc);
5420 drm_crtc_vblank_on(crtc);
5421
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005422 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005423
Daniel Vetter6b698512015-11-28 11:05:39 +01005424 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005425 intel_wait_for_vblank(dev_priv, pipe);
5426 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005427 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005428 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5429 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005430 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005431
Paulo Zanonie4916942013-09-20 16:21:19 -03005432 /* If we change the relative order between pipe/planes enabling, we need
5433 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005434 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005435 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005436 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5437 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005438 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005439}
5440
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005441static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005442{
5443 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005444 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005445 int pipe = crtc->pipe;
5446
5447 /* To avoid upsetting the power well on haswell only disable the pfit if
5448 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005449 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005450 I915_WRITE(PF_CTL(pipe), 0);
5451 I915_WRITE(PF_WIN_POS(pipe), 0);
5452 I915_WRITE(PF_WIN_SZ(pipe), 0);
5453 }
5454}
5455
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005456static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5457 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005458{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005459 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005460 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005461 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5463 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005464
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005465 /*
5466 * Sometimes spurious CPU pipe underruns happen when the
5467 * pipe is already disabled, but FDI RX/TX is still enabled.
5468 * Happens at least with VGA+HDMI cloning. Suppress them.
5469 */
5470 if (intel_crtc->config->has_pch_encoder) {
5471 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005472 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005473 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005474
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005475 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005476
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005477 drm_crtc_vblank_off(crtc);
5478 assert_vblank_disabled(crtc);
5479
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005480 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005481
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005482 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005483
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005484 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005485 ironlake_fdi_disable(crtc);
5486
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005487 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005488
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005489 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005490 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005491
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005492 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005493 i915_reg_t reg;
5494 u32 temp;
5495
Daniel Vetterd925c592013-06-05 13:34:04 +02005496 /* disable TRANS_DP_CTL */
5497 reg = TRANS_DP_CTL(pipe);
5498 temp = I915_READ(reg);
5499 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5500 TRANS_DP_PORT_SEL_MASK);
5501 temp |= TRANS_DP_PORT_SEL_NONE;
5502 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005503
Daniel Vetterd925c592013-06-05 13:34:04 +02005504 /* disable DPLL_SEL */
5505 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005506 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005507 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005508 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005509
Daniel Vetterd925c592013-06-05 13:34:04 +02005510 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005511 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005512
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005513 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005514 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005515}
5516
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005517static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5518 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005519{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005520 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005521 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005523 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005524
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005525 if (intel_crtc->config->has_pch_encoder)
5526 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5527 false);
5528
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005529 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005530
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005531 drm_crtc_vblank_off(crtc);
5532 assert_vblank_disabled(crtc);
5533
Jani Nikula4d1de972016-03-18 17:05:42 +02005534 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005535 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005536 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005537
Ville Syrjälä00370712016-11-14 19:44:06 +02005538 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005539 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005540
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005541 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305542 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005543
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005544 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005545 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005546 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005547 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005548
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005549 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005550 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005551
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005552 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005553
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005554 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005555 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5556 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005557}
5558
Jesse Barnes2dd24552013-04-25 12:55:01 -07005559static void i9xx_pfit_enable(struct intel_crtc *crtc)
5560{
5561 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005562 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005563 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005564
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005565 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005566 return;
5567
Daniel Vetterc0b03412013-05-28 12:05:54 +02005568 /*
5569 * The panel fitter should only be adjusted whilst the pipe is disabled,
5570 * according to register description and PRM.
5571 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005572 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5573 assert_pipe_disabled(dev_priv, crtc->pipe);
5574
Jesse Barnesb074cec2013-04-25 12:55:02 -07005575 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5576 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005577
5578 /* Border color in case we don't scale up to the full screen. Black by
5579 * default, change to something else for debugging. */
5580 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005581}
5582
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005583enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005584{
5585 switch (port) {
5586 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005587 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005588 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005589 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005590 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005591 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005592 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005593 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005594 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005595 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005596 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005597 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005598 return POWER_DOMAIN_PORT_OTHER;
5599 }
5600}
5601
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005602static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5603 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005604{
5605 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005606 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005607 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5609 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005610 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005611 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005612
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005613 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005614 return 0;
5615
Imre Deak77d22dc2014-03-05 16:20:52 +02005616 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5617 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005618 if (crtc_state->pch_pfit.enabled ||
5619 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005620 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005621
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005622 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5623 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5624
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005625 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005626 }
Imre Deak319be8a2014-03-04 19:22:57 +02005627
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005628 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5629 mask |= BIT(POWER_DOMAIN_AUDIO);
5630
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005631 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005632 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005633
Imre Deak77d22dc2014-03-05 16:20:52 +02005634 return mask;
5635}
5636
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005637static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005638modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5639 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005640{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005641 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5643 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005644 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005645
5646 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005647 intel_crtc->enabled_power_domains = new_domains =
5648 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005649
Daniel Vetter5a21b662016-05-24 17:13:53 +02005650 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005651
5652 for_each_power_domain(domain, domains)
5653 intel_display_power_get(dev_priv, domain);
5654
Daniel Vetter5a21b662016-05-24 17:13:53 +02005655 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005656}
5657
5658static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005659 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005660{
5661 enum intel_display_power_domain domain;
5662
5663 for_each_power_domain(domain, domains)
5664 intel_display_power_put(dev_priv, domain);
5665}
5666
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005667static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5668 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005669{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005670 struct intel_atomic_state *old_intel_state =
5671 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005672 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005673 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005674 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005676 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005677
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005678 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005679 return;
5680
Ville Syrjälä37a56502016-06-22 21:57:04 +03005681 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305682 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005683
5684 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005685 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005686
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005687 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005688 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005689
5690 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5691 I915_WRITE(CHV_CANVAS(pipe), 0);
5692 }
5693
Daniel Vetter5b18e572014-04-24 23:55:06 +02005694 i9xx_set_pipeconf(intel_crtc);
5695
Jesse Barnes89b667f2013-04-18 14:51:36 -07005696 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005697
Daniel Vettera72e4c92014-09-30 10:56:47 +02005698 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005699
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005700 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005701
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005702 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005703 chv_prepare_pll(intel_crtc, intel_crtc->config);
5704 chv_enable_pll(intel_crtc, intel_crtc->config);
5705 } else {
5706 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5707 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005708 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005709
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005710 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005711
Jesse Barnes2dd24552013-04-25 12:55:01 -07005712 i9xx_pfit_enable(intel_crtc);
5713
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005714 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005715
Ville Syrjäläff32c542017-03-02 19:14:57 +02005716 dev_priv->display.initial_watermarks(old_intel_state,
5717 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005718 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005719
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005720 assert_vblank_disabled(crtc);
5721 drm_crtc_vblank_on(crtc);
5722
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005723 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005724}
5725
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005726static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5727{
5728 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005729 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005730
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005731 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5732 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005733}
5734
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005735static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5736 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005737{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005738 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005739 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005740 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005742 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005743
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005744 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005745 return;
5746
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005747 i9xx_set_pll_dividers(intel_crtc);
5748
Ville Syrjälä37a56502016-06-22 21:57:04 +03005749 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305750 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005751
5752 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005753 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005754
Daniel Vetter5b18e572014-04-24 23:55:06 +02005755 i9xx_set_pipeconf(intel_crtc);
5756
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005757 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005758
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005759 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005760 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005761
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005762 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005763
Daniel Vetterf6736a12013-06-05 13:34:30 +02005764 i9xx_enable_pll(intel_crtc);
5765
Jesse Barnes2dd24552013-04-25 12:55:01 -07005766 i9xx_pfit_enable(intel_crtc);
5767
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005768 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005769
Ville Syrjälä432081b2016-10-31 22:37:03 +02005770 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005771 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005772
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005773 assert_vblank_disabled(crtc);
5774 drm_crtc_vblank_on(crtc);
5775
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005776 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005777}
5778
Daniel Vetter87476d62013-04-11 16:29:06 +02005779static void i9xx_pfit_disable(struct intel_crtc *crtc)
5780{
5781 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005782 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005783
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005784 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005785 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005786
5787 assert_pipe_disabled(dev_priv, crtc->pipe);
5788
Daniel Vetter328d8e82013-05-08 10:36:31 +02005789 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5790 I915_READ(PFIT_CONTROL));
5791 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005792}
5793
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005794static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5795 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005796{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005797 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005798 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005799 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5801 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005802
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005803 /*
5804 * On gen2 planes are double buffered but the pipe isn't, so we must
5805 * wait for planes to fully turn off before disabling the pipe.
5806 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005807 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005808 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005809
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005810 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005811
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005812 drm_crtc_vblank_off(crtc);
5813 assert_vblank_disabled(crtc);
5814
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005815 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005816
Daniel Vetter87476d62013-04-11 16:29:06 +02005817 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005818
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005819 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005820
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005821 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005822 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005823 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005824 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005825 vlv_disable_pll(dev_priv, pipe);
5826 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005827 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005828 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005829
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005830 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005831
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005832 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005833 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005834
5835 if (!dev_priv->display.initial_watermarks)
5836 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005837}
5838
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005839static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005840{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005841 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005843 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005844 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005845 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005846 struct drm_atomic_state *state;
5847 struct intel_crtc_state *crtc_state;
5848 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005849
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005850 if (!intel_crtc->active)
5851 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005852
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005853 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005854 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005855
Ville Syrjälä2622a082016-03-09 19:07:26 +02005856 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005857
5858 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005859 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005860 }
5861
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005862 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005863 if (!state) {
5864 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5865 crtc->base.id, crtc->name);
5866 return;
5867 }
5868
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005869 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5870
5871 /* Everything's already locked, -EDEADLK can't happen. */
5872 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5873 ret = drm_atomic_add_affected_connectors(state, crtc);
5874
5875 WARN_ON(IS_ERR(crtc_state) || ret);
5876
5877 dev_priv->display.crtc_disable(crtc_state, state);
5878
Chris Wilson08536952016-10-14 13:18:18 +01005879 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005880
Ville Syrjälä78108b72016-05-27 20:59:19 +03005881 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5882 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005883
5884 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5885 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005886 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005887 crtc->enabled = false;
5888 crtc->state->connector_mask = 0;
5889 crtc->state->encoder_mask = 0;
5890
5891 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5892 encoder->base.crtc = NULL;
5893
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005894 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005895 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005896 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005897
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005898 domains = intel_crtc->enabled_power_domains;
5899 for_each_power_domain(domain, domains)
5900 intel_display_power_put(dev_priv, domain);
5901 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005902
5903 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5904 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005905}
5906
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005907/*
5908 * turn all crtc's off, but do not adjust state
5909 * This has to be paired with a call to intel_modeset_setup_hw_state.
5910 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005911int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005912{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005913 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005914 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005915 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005916
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005917 state = drm_atomic_helper_suspend(dev);
5918 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005919 if (ret)
5920 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005921 else
5922 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005923 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005924}
5925
Chris Wilsonea5b2132010-08-04 13:50:23 +01005926void intel_encoder_destroy(struct drm_encoder *encoder)
5927{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005928 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005929
Chris Wilsonea5b2132010-08-04 13:50:23 +01005930 drm_encoder_cleanup(encoder);
5931 kfree(intel_encoder);
5932}
5933
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005934/* Cross check the actual hw state with our own modeset state tracking (and it's
5935 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005936static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005937{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005938 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005939
5940 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5941 connector->base.base.id,
5942 connector->base.name);
5943
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005944 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005945 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005946 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005947
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005948 I915_STATE_WARN(!crtc,
5949 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005950
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005951 if (!crtc)
5952 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005953
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005954 I915_STATE_WARN(!crtc->state->active,
5955 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005956
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005957 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005958 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005959
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005960 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005961 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005962
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005963 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005964 "attached encoder crtc differs from connector crtc\n");
5965 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005966 I915_STATE_WARN(crtc && crtc->state->active,
5967 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005968 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005969 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005970 }
5971}
5972
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005973int intel_connector_init(struct intel_connector *connector)
5974{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005975 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005976
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005977 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005978 return -ENOMEM;
5979
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005980 return 0;
5981}
5982
5983struct intel_connector *intel_connector_alloc(void)
5984{
5985 struct intel_connector *connector;
5986
5987 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5988 if (!connector)
5989 return NULL;
5990
5991 if (intel_connector_init(connector) < 0) {
5992 kfree(connector);
5993 return NULL;
5994 }
5995
5996 return connector;
5997}
5998
Daniel Vetterf0947c32012-07-02 13:10:34 +02005999/* Simple connector->get_hw_state implementation for encoders that support only
6000 * one connector and no cloning and hence the encoder state determines the state
6001 * of the connector. */
6002bool intel_connector_get_hw_state(struct intel_connector *connector)
6003{
Daniel Vetter24929352012-07-02 20:28:59 +02006004 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006005 struct intel_encoder *encoder = connector->encoder;
6006
6007 return encoder->get_hw_state(encoder, &pipe);
6008}
6009
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006010static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006011{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006012 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6013 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006014
6015 return 0;
6016}
6017
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006018static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006019 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006020{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006021 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006022 struct drm_atomic_state *state = pipe_config->base.state;
6023 struct intel_crtc *other_crtc;
6024 struct intel_crtc_state *other_crtc_state;
6025
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006026 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6027 pipe_name(pipe), pipe_config->fdi_lanes);
6028 if (pipe_config->fdi_lanes > 4) {
6029 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6030 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006031 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006032 }
6033
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006034 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006035 if (pipe_config->fdi_lanes > 2) {
6036 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6037 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006038 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006039 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006040 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006041 }
6042 }
6043
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006044 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006045 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006046
6047 /* Ivybridge 3 pipe is really complicated */
6048 switch (pipe) {
6049 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006050 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006051 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006052 if (pipe_config->fdi_lanes <= 2)
6053 return 0;
6054
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006055 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006056 other_crtc_state =
6057 intel_atomic_get_crtc_state(state, other_crtc);
6058 if (IS_ERR(other_crtc_state))
6059 return PTR_ERR(other_crtc_state);
6060
6061 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006062 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6063 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006064 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006065 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006066 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006067 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006068 if (pipe_config->fdi_lanes > 2) {
6069 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6070 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006071 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006072 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006073
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006074 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006075 other_crtc_state =
6076 intel_atomic_get_crtc_state(state, other_crtc);
6077 if (IS_ERR(other_crtc_state))
6078 return PTR_ERR(other_crtc_state);
6079
6080 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006081 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006082 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006083 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006084 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006085 default:
6086 BUG();
6087 }
6088}
6089
Daniel Vettere29c22c2013-02-21 00:00:16 +01006090#define RETRY 1
6091static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006092 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006093{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006094 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006095 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006096 int lane, link_bw, fdi_dotclock, ret;
6097 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006098
Daniel Vettere29c22c2013-02-21 00:00:16 +01006099retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006100 /* FDI is a binary signal running at ~2.7GHz, encoding
6101 * each output octet as 10 bits. The actual frequency
6102 * is stored as a divider into a 100MHz clock, and the
6103 * mode pixel clock is stored in units of 1KHz.
6104 * Hence the bw of each lane in terms of the mode signal
6105 * is:
6106 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006107 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006108
Damien Lespiau241bfc32013-09-25 16:45:37 +01006109 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006110
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006111 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006112 pipe_config->pipe_bpp);
6113
6114 pipe_config->fdi_lanes = lane;
6115
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006116 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006117 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006118
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006119 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006120 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006121 pipe_config->pipe_bpp -= 2*3;
6122 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6123 pipe_config->pipe_bpp);
6124 needs_recompute = true;
6125 pipe_config->bw_constrained = true;
6126
6127 goto retry;
6128 }
6129
6130 if (needs_recompute)
6131 return RETRY;
6132
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006133 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006134}
6135
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006136static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6137 struct intel_crtc_state *pipe_config)
6138{
6139 if (pipe_config->pipe_bpp > 24)
6140 return false;
6141
6142 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006143 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006144 return true;
6145
6146 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006147 * We compare against max which means we must take
6148 * the increased cdclk requirement into account when
6149 * calculating the new cdclk.
6150 *
6151 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006152 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006153 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006154 dev_priv->max_cdclk_freq * 95 / 100;
6155}
6156
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006157static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006158 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006159{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006160 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006161 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006162
Jani Nikulad330a952014-01-21 11:24:25 +02006163 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006164 hsw_crtc_supports_ips(crtc) &&
6165 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006166}
6167
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006168static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6169{
6170 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6171
6172 /* GDG double wide on either pipe, otherwise pipe A only */
6173 return INTEL_INFO(dev_priv)->gen < 4 &&
6174 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6175}
6176
Ville Syrjäläceb99322017-01-20 20:22:05 +02006177static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6178{
6179 uint32_t pixel_rate;
6180
6181 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6182
6183 /*
6184 * We only use IF-ID interlacing. If we ever use
6185 * PF-ID we'll need to adjust the pixel_rate here.
6186 */
6187
6188 if (pipe_config->pch_pfit.enabled) {
6189 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6190 uint32_t pfit_size = pipe_config->pch_pfit.size;
6191
6192 pipe_w = pipe_config->pipe_src_w;
6193 pipe_h = pipe_config->pipe_src_h;
6194
6195 pfit_w = (pfit_size >> 16) & 0xFFFF;
6196 pfit_h = pfit_size & 0xFFFF;
6197 if (pipe_w < pfit_w)
6198 pipe_w = pfit_w;
6199 if (pipe_h < pfit_h)
6200 pipe_h = pfit_h;
6201
6202 if (WARN_ON(!pfit_w || !pfit_h))
6203 return pixel_rate;
6204
6205 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6206 pfit_w * pfit_h);
6207 }
6208
6209 return pixel_rate;
6210}
6211
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006212static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6213{
6214 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6215
6216 if (HAS_GMCH_DISPLAY(dev_priv))
6217 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6218 crtc_state->pixel_rate =
6219 crtc_state->base.adjusted_mode.crtc_clock;
6220 else
6221 crtc_state->pixel_rate =
6222 ilk_pipe_pixel_rate(crtc_state);
6223}
6224
Daniel Vettera43f6e02013-06-07 23:10:32 +02006225static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006226 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006227{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006228 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006229 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006230 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006231 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006232
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006233 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006234 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006235
6236 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006237 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006238 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006239 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006240 if (intel_crtc_supports_double_wide(crtc) &&
6241 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006242 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006243 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006244 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006245 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006246
Ville Syrjäläf3261152016-05-24 21:34:18 +03006247 if (adjusted_mode->crtc_clock > clock_limit) {
6248 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6249 adjusted_mode->crtc_clock, clock_limit,
6250 yesno(pipe_config->double_wide));
6251 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006252 }
Chris Wilson89749352010-09-12 18:25:19 +01006253
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006254 /*
6255 * Pipe horizontal size must be even in:
6256 * - DVO ganged mode
6257 * - LVDS dual channel mode
6258 * - Double wide pipe
6259 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006260 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006261 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6262 pipe_config->pipe_src_w &= ~1;
6263
Damien Lespiau8693a822013-05-03 18:48:11 +01006264 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6265 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006266 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006267 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006268 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006269 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006270
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006271 intel_crtc_compute_pixel_rate(pipe_config);
6272
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006273 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006274 hsw_compute_ips_config(crtc, pipe_config);
6275
Daniel Vetter877d48d2013-04-19 11:24:43 +02006276 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006277 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006278
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006279 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006280}
6281
Zhenyu Wang2c072452009-06-05 15:38:42 +08006282static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006283intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006284{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006285 while (*num > DATA_LINK_M_N_MASK ||
6286 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006287 *num >>= 1;
6288 *den >>= 1;
6289 }
6290}
6291
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006292static void compute_m_n(unsigned int m, unsigned int n,
6293 uint32_t *ret_m, uint32_t *ret_n)
6294{
6295 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6296 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6297 intel_reduce_m_n_ratio(ret_m, ret_n);
6298}
6299
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006300void
6301intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6302 int pixel_clock, int link_clock,
6303 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006304{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006305 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006306
6307 compute_m_n(bits_per_pixel * pixel_clock,
6308 link_clock * nlanes * 8,
6309 &m_n->gmch_m, &m_n->gmch_n);
6310
6311 compute_m_n(pixel_clock, link_clock,
6312 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006313}
6314
Chris Wilsona7615032011-01-12 17:04:08 +00006315static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6316{
Jani Nikulad330a952014-01-21 11:24:25 +02006317 if (i915.panel_use_ssc >= 0)
6318 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006319 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006320 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006321}
6322
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006323static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006324{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006325 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006326}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006327
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006328static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6329{
6330 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006331}
6332
Daniel Vetterf47709a2013-03-28 10:42:02 +01006333static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006334 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006335 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006336{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006337 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006338 u32 fp, fp2 = 0;
6339
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006340 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006341 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006342 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006343 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006344 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006345 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006346 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006347 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006348 }
6349
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006350 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006351
Daniel Vetterf47709a2013-03-28 10:42:02 +01006352 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006353 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006354 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006355 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006356 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006357 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006358 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006359 }
6360}
6361
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006362static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6363 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006364{
6365 u32 reg_val;
6366
6367 /*
6368 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6369 * and set it to a reasonable value instead.
6370 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006371 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006372 reg_val &= 0xffffff00;
6373 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006374 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006375
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006376 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006377 reg_val &= 0x8cffffff;
6378 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006379 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006380
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006381 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006382 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006383 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006384
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006385 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006386 reg_val &= 0x00ffffff;
6387 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006388 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006389}
6390
Daniel Vetterb5518422013-05-03 11:49:48 +02006391static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6392 struct intel_link_m_n *m_n)
6393{
6394 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006395 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006396 int pipe = crtc->pipe;
6397
Daniel Vettere3b95f12013-05-03 11:49:49 +02006398 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6399 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6400 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6401 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006402}
6403
6404static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006405 struct intel_link_m_n *m_n,
6406 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006407{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006408 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006409 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006410 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006411
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006412 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006413 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6414 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6415 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6416 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006417 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6418 * for gen < 8) and if DRRS is supported (to make sure the
6419 * registers are not unnecessarily accessed).
6420 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006421 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6422 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006423 I915_WRITE(PIPE_DATA_M2(transcoder),
6424 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6425 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6426 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6427 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6428 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006429 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006430 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6431 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6432 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6433 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006434 }
6435}
6436
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306437void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006438{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306439 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6440
6441 if (m_n == M1_N1) {
6442 dp_m_n = &crtc->config->dp_m_n;
6443 dp_m2_n2 = &crtc->config->dp_m2_n2;
6444 } else if (m_n == M2_N2) {
6445
6446 /*
6447 * M2_N2 registers are not supported. Hence m2_n2 divider value
6448 * needs to be programmed into M1_N1.
6449 */
6450 dp_m_n = &crtc->config->dp_m2_n2;
6451 } else {
6452 DRM_ERROR("Unsupported divider value\n");
6453 return;
6454 }
6455
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006456 if (crtc->config->has_pch_encoder)
6457 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006458 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306459 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006460}
6461
Daniel Vetter251ac862015-06-18 10:30:24 +02006462static void vlv_compute_dpll(struct intel_crtc *crtc,
6463 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006464{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006465 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006466 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006467 if (crtc->pipe != PIPE_A)
6468 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006469
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006470 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006471 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006472 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6473 DPLL_EXT_BUFFER_ENABLE_VLV;
6474
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006475 pipe_config->dpll_hw_state.dpll_md =
6476 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6477}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006478
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006479static void chv_compute_dpll(struct intel_crtc *crtc,
6480 struct intel_crtc_state *pipe_config)
6481{
6482 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006483 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006484 if (crtc->pipe != PIPE_A)
6485 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6486
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006487 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006488 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006489 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6490
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006491 pipe_config->dpll_hw_state.dpll_md =
6492 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006493}
6494
Ville Syrjäläd288f652014-10-28 13:20:22 +02006495static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006496 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006497{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006498 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006499 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006500 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006501 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006502 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006503 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006504
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006505 /* Enable Refclk */
6506 I915_WRITE(DPLL(pipe),
6507 pipe_config->dpll_hw_state.dpll &
6508 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6509
6510 /* No need to actually set up the DPLL with DSI */
6511 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6512 return;
6513
Ville Syrjäläa5805162015-05-26 20:42:30 +03006514 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006515
Ville Syrjäläd288f652014-10-28 13:20:22 +02006516 bestn = pipe_config->dpll.n;
6517 bestm1 = pipe_config->dpll.m1;
6518 bestm2 = pipe_config->dpll.m2;
6519 bestp1 = pipe_config->dpll.p1;
6520 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006521
Jesse Barnes89b667f2013-04-18 14:51:36 -07006522 /* See eDP HDMI DPIO driver vbios notes doc */
6523
6524 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006525 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006526 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006527
6528 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006529 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006530
6531 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006532 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006533 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006534 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006535
6536 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006537 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006538
6539 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006540 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6541 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6542 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006543 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006544
6545 /*
6546 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6547 * but we don't support that).
6548 * Note: don't use the DAC post divider as it seems unstable.
6549 */
6550 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006551 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006552
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006553 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006554 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006555
Jesse Barnes89b667f2013-04-18 14:51:36 -07006556 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006557 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006558 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6559 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006560 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006561 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006562 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006563 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006564 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006565
Ville Syrjälä37a56502016-06-22 21:57:04 +03006566 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006567 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006568 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006569 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006570 0x0df40000);
6571 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006572 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006573 0x0df70000);
6574 } else { /* HDMI or VGA */
6575 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006576 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006577 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006578 0x0df70000);
6579 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006580 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006581 0x0df40000);
6582 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006583
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006584 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006585 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006586 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006587 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006588 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006589
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006590 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006591 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006592}
6593
Ville Syrjäläd288f652014-10-28 13:20:22 +02006594static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006595 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006596{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006597 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006598 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006599 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006600 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306601 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006602 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306603 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306604 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006605
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006606 /* Enable Refclk and SSC */
6607 I915_WRITE(DPLL(pipe),
6608 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6609
6610 /* No need to actually set up the DPLL with DSI */
6611 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6612 return;
6613
Ville Syrjäläd288f652014-10-28 13:20:22 +02006614 bestn = pipe_config->dpll.n;
6615 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6616 bestm1 = pipe_config->dpll.m1;
6617 bestm2 = pipe_config->dpll.m2 >> 22;
6618 bestp1 = pipe_config->dpll.p1;
6619 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306620 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306621 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306622 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006623
Ville Syrjäläa5805162015-05-26 20:42:30 +03006624 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006625
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006626 /* p1 and p2 divider */
6627 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6628 5 << DPIO_CHV_S1_DIV_SHIFT |
6629 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6630 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6631 1 << DPIO_CHV_K_DIV_SHIFT);
6632
6633 /* Feedback post-divider - m2 */
6634 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6635
6636 /* Feedback refclk divider - n and m1 */
6637 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6638 DPIO_CHV_M1_DIV_BY_2 |
6639 1 << DPIO_CHV_N_DIV_SHIFT);
6640
6641 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006642 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006643
6644 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306645 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6646 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6647 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6648 if (bestm2_frac)
6649 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6650 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006651
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306652 /* Program digital lock detect threshold */
6653 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6654 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6655 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6656 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6657 if (!bestm2_frac)
6658 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6659 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6660
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006661 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306662 if (vco == 5400000) {
6663 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6664 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6665 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6666 tribuf_calcntr = 0x9;
6667 } else if (vco <= 6200000) {
6668 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6669 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6670 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6671 tribuf_calcntr = 0x9;
6672 } else if (vco <= 6480000) {
6673 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6674 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6675 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6676 tribuf_calcntr = 0x8;
6677 } else {
6678 /* Not supported. Apply the same limits as in the max case */
6679 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6680 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6681 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6682 tribuf_calcntr = 0;
6683 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006684 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6685
Ville Syrjälä968040b2015-03-11 22:52:08 +02006686 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306687 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6688 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6689 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6690
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006691 /* AFC Recal */
6692 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6693 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6694 DPIO_AFC_RECAL);
6695
Ville Syrjäläa5805162015-05-26 20:42:30 +03006696 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006697}
6698
Ville Syrjäläd288f652014-10-28 13:20:22 +02006699/**
6700 * vlv_force_pll_on - forcibly enable just the PLL
6701 * @dev_priv: i915 private structure
6702 * @pipe: pipe PLL to enable
6703 * @dpll: PLL configuration
6704 *
6705 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6706 * in cases where we need the PLL enabled even when @pipe is not going to
6707 * be enabled.
6708 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006709int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006710 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006711{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006712 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006713 struct intel_crtc_state *pipe_config;
6714
6715 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6716 if (!pipe_config)
6717 return -ENOMEM;
6718
6719 pipe_config->base.crtc = &crtc->base;
6720 pipe_config->pixel_multiplier = 1;
6721 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006722
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006723 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006724 chv_compute_dpll(crtc, pipe_config);
6725 chv_prepare_pll(crtc, pipe_config);
6726 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006727 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006728 vlv_compute_dpll(crtc, pipe_config);
6729 vlv_prepare_pll(crtc, pipe_config);
6730 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006731 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006732
6733 kfree(pipe_config);
6734
6735 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006736}
6737
6738/**
6739 * vlv_force_pll_off - forcibly disable just the PLL
6740 * @dev_priv: i915 private structure
6741 * @pipe: pipe PLL to disable
6742 *
6743 * Disable the PLL for @pipe. To be used in cases where we need
6744 * the PLL enabled even when @pipe is not going to be enabled.
6745 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006746void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006747{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006748 if (IS_CHERRYVIEW(dev_priv))
6749 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006750 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006751 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006752}
6753
Daniel Vetter251ac862015-06-18 10:30:24 +02006754static void i9xx_compute_dpll(struct intel_crtc *crtc,
6755 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006756 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006757{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006758 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006759 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006760 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006761
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006762 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306763
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006764 dpll = DPLL_VGA_MODE_DIS;
6765
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006766 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006767 dpll |= DPLLB_MODE_LVDS;
6768 else
6769 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006770
Jani Nikula73f67aa2016-12-07 22:48:09 +02006771 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6772 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006773 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006774 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006775 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006776
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006777 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6778 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006779 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006780
Ville Syrjälä37a56502016-06-22 21:57:04 +03006781 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006782 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006783
6784 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006785 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006786 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6787 else {
6788 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006789 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006790 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6791 }
6792 switch (clock->p2) {
6793 case 5:
6794 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6795 break;
6796 case 7:
6797 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6798 break;
6799 case 10:
6800 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6801 break;
6802 case 14:
6803 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6804 break;
6805 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006806 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006807 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6808
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006809 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006810 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006811 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006812 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006813 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6814 else
6815 dpll |= PLL_REF_INPUT_DREFCLK;
6816
6817 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006818 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006819
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006820 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006821 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006822 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006823 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006824 }
6825}
6826
Daniel Vetter251ac862015-06-18 10:30:24 +02006827static void i8xx_compute_dpll(struct intel_crtc *crtc,
6828 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006829 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006830{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006831 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006832 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006833 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006834 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006835
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006836 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306837
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006838 dpll = DPLL_VGA_MODE_DIS;
6839
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006840 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006841 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6842 } else {
6843 if (clock->p1 == 2)
6844 dpll |= PLL_P1_DIVIDE_BY_TWO;
6845 else
6846 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6847 if (clock->p2 == 4)
6848 dpll |= PLL_P2_DIVIDE_BY_4;
6849 }
6850
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006851 if (!IS_I830(dev_priv) &&
6852 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006853 dpll |= DPLL_DVO_2X_MODE;
6854
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006855 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006856 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006857 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6858 else
6859 dpll |= PLL_REF_INPUT_DREFCLK;
6860
6861 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006862 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006863}
6864
Daniel Vetter8a654f32013-06-01 17:16:22 +02006865static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006866{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006867 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006868 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006869 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006870 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006871 uint32_t crtc_vtotal, crtc_vblank_end;
6872 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006873
6874 /* We need to be careful not to changed the adjusted mode, for otherwise
6875 * the hw state checker will get angry at the mismatch. */
6876 crtc_vtotal = adjusted_mode->crtc_vtotal;
6877 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006878
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006879 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006880 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006881 crtc_vtotal -= 1;
6882 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006883
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006884 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006885 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6886 else
6887 vsyncshift = adjusted_mode->crtc_hsync_start -
6888 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006889 if (vsyncshift < 0)
6890 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006891 }
6892
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006893 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006894 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006895
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006896 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006897 (adjusted_mode->crtc_hdisplay - 1) |
6898 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006899 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006900 (adjusted_mode->crtc_hblank_start - 1) |
6901 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006902 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006903 (adjusted_mode->crtc_hsync_start - 1) |
6904 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6905
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006906 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006907 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006908 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006909 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006910 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006911 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006912 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006913 (adjusted_mode->crtc_vsync_start - 1) |
6914 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6915
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006916 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6917 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6918 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6919 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006920 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006921 (pipe == PIPE_B || pipe == PIPE_C))
6922 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6923
Jani Nikulabc58be62016-03-18 17:05:39 +02006924}
6925
6926static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6927{
6928 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006929 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006930 enum pipe pipe = intel_crtc->pipe;
6931
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006932 /* pipesrc controls the size that is scaled from, which should
6933 * always be the user's requested size.
6934 */
6935 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006936 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6937 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006938}
6939
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006940static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006941 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006942{
6943 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006944 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006945 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6946 uint32_t tmp;
6947
6948 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006949 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6950 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006951 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006952 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6953 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006954 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006955 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6956 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006957
6958 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006959 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6960 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006961 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006962 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6963 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006964 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006965 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6966 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006967
6968 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006969 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6970 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6971 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006972 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006973}
6974
6975static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6976 struct intel_crtc_state *pipe_config)
6977{
6978 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006979 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006980 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006981
6982 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006983 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6984 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6985
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006986 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6987 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006988}
6989
Daniel Vetterf6a83282014-02-11 15:28:57 -08006990void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006991 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006992{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006993 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6994 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6995 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6996 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006997
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006998 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6999 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7000 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7001 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007002
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007003 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007004 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007005
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007006 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007007
7008 mode->hsync = drm_mode_hsync(mode);
7009 mode->vrefresh = drm_mode_vrefresh(mode);
7010 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007011}
7012
Daniel Vetter84b046f2013-02-19 18:48:54 +01007013static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7014{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007015 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007016 uint32_t pipeconf;
7017
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007018 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007019
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007020 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7021 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7022 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007023
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007024 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007025 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007026
Daniel Vetterff9ce462013-04-24 14:57:17 +02007027 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007028 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7029 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007030 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007031 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007032 pipeconf |= PIPECONF_DITHER_EN |
7033 PIPECONF_DITHER_TYPE_SP;
7034
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007035 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007036 case 18:
7037 pipeconf |= PIPECONF_6BPC;
7038 break;
7039 case 24:
7040 pipeconf |= PIPECONF_8BPC;
7041 break;
7042 case 30:
7043 pipeconf |= PIPECONF_10BPC;
7044 break;
7045 default:
7046 /* Case prevented by intel_choose_pipe_bpp_dither. */
7047 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007048 }
7049 }
7050
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007051 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007052 if (intel_crtc->lowfreq_avail) {
7053 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7054 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7055 } else {
7056 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007057 }
7058 }
7059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007060 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007061 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007062 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007063 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7064 else
7065 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7066 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007067 pipeconf |= PIPECONF_PROGRESSIVE;
7068
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007069 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007070 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007071 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007072
Daniel Vetter84b046f2013-02-19 18:48:54 +01007073 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7074 POSTING_READ(PIPECONF(intel_crtc->pipe));
7075}
7076
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007077static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7078 struct intel_crtc_state *crtc_state)
7079{
7080 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007081 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007082 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007083 int refclk = 48000;
7084
7085 memset(&crtc_state->dpll_hw_state, 0,
7086 sizeof(crtc_state->dpll_hw_state));
7087
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007088 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007089 if (intel_panel_use_ssc(dev_priv)) {
7090 refclk = dev_priv->vbt.lvds_ssc_freq;
7091 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7092 }
7093
7094 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007095 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007096 limit = &intel_limits_i8xx_dvo;
7097 } else {
7098 limit = &intel_limits_i8xx_dac;
7099 }
7100
7101 if (!crtc_state->clock_set &&
7102 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7103 refclk, NULL, &crtc_state->dpll)) {
7104 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7105 return -EINVAL;
7106 }
7107
7108 i8xx_compute_dpll(crtc, crtc_state, NULL);
7109
7110 return 0;
7111}
7112
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007113static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7114 struct intel_crtc_state *crtc_state)
7115{
7116 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007117 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007118 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007119 int refclk = 96000;
7120
7121 memset(&crtc_state->dpll_hw_state, 0,
7122 sizeof(crtc_state->dpll_hw_state));
7123
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007124 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007125 if (intel_panel_use_ssc(dev_priv)) {
7126 refclk = dev_priv->vbt.lvds_ssc_freq;
7127 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7128 }
7129
7130 if (intel_is_dual_link_lvds(dev))
7131 limit = &intel_limits_g4x_dual_channel_lvds;
7132 else
7133 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007134 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7135 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007136 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007137 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007138 limit = &intel_limits_g4x_sdvo;
7139 } else {
7140 /* The option is for other outputs */
7141 limit = &intel_limits_i9xx_sdvo;
7142 }
7143
7144 if (!crtc_state->clock_set &&
7145 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7146 refclk, NULL, &crtc_state->dpll)) {
7147 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7148 return -EINVAL;
7149 }
7150
7151 i9xx_compute_dpll(crtc, crtc_state, NULL);
7152
7153 return 0;
7154}
7155
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007156static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7157 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007158{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007159 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007160 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007161 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007162 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007163
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007164 memset(&crtc_state->dpll_hw_state, 0,
7165 sizeof(crtc_state->dpll_hw_state));
7166
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007167 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007168 if (intel_panel_use_ssc(dev_priv)) {
7169 refclk = dev_priv->vbt.lvds_ssc_freq;
7170 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7171 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007172
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007173 limit = &intel_limits_pineview_lvds;
7174 } else {
7175 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007176 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007177
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007178 if (!crtc_state->clock_set &&
7179 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7180 refclk, NULL, &crtc_state->dpll)) {
7181 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7182 return -EINVAL;
7183 }
7184
7185 i9xx_compute_dpll(crtc, crtc_state, NULL);
7186
7187 return 0;
7188}
7189
7190static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7191 struct intel_crtc_state *crtc_state)
7192{
7193 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007194 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007195 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007196 int refclk = 96000;
7197
7198 memset(&crtc_state->dpll_hw_state, 0,
7199 sizeof(crtc_state->dpll_hw_state));
7200
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007201 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007202 if (intel_panel_use_ssc(dev_priv)) {
7203 refclk = dev_priv->vbt.lvds_ssc_freq;
7204 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007205 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007206
7207 limit = &intel_limits_i9xx_lvds;
7208 } else {
7209 limit = &intel_limits_i9xx_sdvo;
7210 }
7211
7212 if (!crtc_state->clock_set &&
7213 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7214 refclk, NULL, &crtc_state->dpll)) {
7215 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7216 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007217 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007218
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007219 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007220
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007221 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007222}
7223
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007224static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7225 struct intel_crtc_state *crtc_state)
7226{
7227 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007228 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007229
7230 memset(&crtc_state->dpll_hw_state, 0,
7231 sizeof(crtc_state->dpll_hw_state));
7232
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007233 if (!crtc_state->clock_set &&
7234 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7235 refclk, NULL, &crtc_state->dpll)) {
7236 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7237 return -EINVAL;
7238 }
7239
7240 chv_compute_dpll(crtc, crtc_state);
7241
7242 return 0;
7243}
7244
7245static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7246 struct intel_crtc_state *crtc_state)
7247{
7248 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007249 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007250
7251 memset(&crtc_state->dpll_hw_state, 0,
7252 sizeof(crtc_state->dpll_hw_state));
7253
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007254 if (!crtc_state->clock_set &&
7255 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7256 refclk, NULL, &crtc_state->dpll)) {
7257 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7258 return -EINVAL;
7259 }
7260
7261 vlv_compute_dpll(crtc, crtc_state);
7262
7263 return 0;
7264}
7265
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007266static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007267 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007268{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007269 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007270 uint32_t tmp;
7271
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007272 if (INTEL_GEN(dev_priv) <= 3 &&
7273 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007274 return;
7275
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007276 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007277 if (!(tmp & PFIT_ENABLE))
7278 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007279
Daniel Vetter06922822013-07-11 13:35:40 +02007280 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007281 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007282 if (crtc->pipe != PIPE_B)
7283 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007284 } else {
7285 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7286 return;
7287 }
7288
Daniel Vetter06922822013-07-11 13:35:40 +02007289 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007290 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007291}
7292
Jesse Barnesacbec812013-09-20 11:29:32 -07007293static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007294 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007295{
7296 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007297 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007298 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007299 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007300 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007301 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007302
Ville Syrjäläb5219732016-03-15 16:40:01 +02007303 /* In case of DSI, DPLL will not be used */
7304 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307305 return;
7306
Ville Syrjäläa5805162015-05-26 20:42:30 +03007307 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007309 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007310
7311 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7312 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7313 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7314 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7315 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7316
Imre Deakdccbea32015-06-22 23:35:51 +03007317 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007318}
7319
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007320static void
7321i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7322 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007323{
7324 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007325 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007326 u32 val, base, offset;
7327 int pipe = crtc->pipe, plane = crtc->plane;
7328 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007329 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007330 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007331 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007332
Damien Lespiau42a7b082015-02-05 19:35:13 +00007333 val = I915_READ(DSPCNTR(plane));
7334 if (!(val & DISPLAY_PLANE_ENABLE))
7335 return;
7336
Damien Lespiaud9806c92015-01-21 14:07:19 +00007337 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007338 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007339 DRM_DEBUG_KMS("failed to alloc fb\n");
7340 return;
7341 }
7342
Damien Lespiau1b842c82015-01-21 13:50:54 +00007343 fb = &intel_fb->base;
7344
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007345 fb->dev = dev;
7346
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007347 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007348 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007349 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007350 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007351 }
7352 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007353
7354 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007355 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007356 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007357
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007358 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007359 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007360 offset = I915_READ(DSPTILEOFF(plane));
7361 else
7362 offset = I915_READ(DSPLINOFF(plane));
7363 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7364 } else {
7365 base = I915_READ(DSPADDR(plane));
7366 }
7367 plane_config->base = base;
7368
7369 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007370 fb->width = ((val >> 16) & 0xfff) + 1;
7371 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007372
7373 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007374 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007375
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007376 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007377
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007378 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007379
Damien Lespiau2844a922015-01-20 12:51:48 +00007380 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7381 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007382 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007383 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007384
Damien Lespiau2d140302015-02-05 17:22:18 +00007385 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007386}
7387
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007388static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007389 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007390{
7391 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007392 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007393 int pipe = pipe_config->cpu_transcoder;
7394 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007395 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007396 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007397 int refclk = 100000;
7398
Ville Syrjäläb5219732016-03-15 16:40:01 +02007399 /* In case of DSI, DPLL will not be used */
7400 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7401 return;
7402
Ville Syrjäläa5805162015-05-26 20:42:30 +03007403 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007404 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7405 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7406 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7407 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007408 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007409 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007410
7411 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007412 clock.m2 = (pll_dw0 & 0xff) << 22;
7413 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7414 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007415 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7416 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7417 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7418
Imre Deakdccbea32015-06-22 23:35:51 +03007419 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007420}
7421
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007422static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007423 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007424{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007425 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007426 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007427 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007428 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007429
Imre Deak17290502016-02-12 18:55:11 +02007430 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7431 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007432 return false;
7433
Daniel Vettere143a212013-07-04 12:01:15 +02007434 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007435 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007436
Imre Deak17290502016-02-12 18:55:11 +02007437 ret = false;
7438
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007439 tmp = I915_READ(PIPECONF(crtc->pipe));
7440 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007441 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007442
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007443 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7444 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007445 switch (tmp & PIPECONF_BPC_MASK) {
7446 case PIPECONF_6BPC:
7447 pipe_config->pipe_bpp = 18;
7448 break;
7449 case PIPECONF_8BPC:
7450 pipe_config->pipe_bpp = 24;
7451 break;
7452 case PIPECONF_10BPC:
7453 pipe_config->pipe_bpp = 30;
7454 break;
7455 default:
7456 break;
7457 }
7458 }
7459
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007460 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007461 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007462 pipe_config->limited_color_range = true;
7463
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007464 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007465 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7466
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007467 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007468 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007469
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007470 i9xx_get_pfit_config(crtc, pipe_config);
7471
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007472 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007473 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007474 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007475 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7476 else
7477 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007478 pipe_config->pixel_multiplier =
7479 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7480 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007481 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007482 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007483 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007484 tmp = I915_READ(DPLL(crtc->pipe));
7485 pipe_config->pixel_multiplier =
7486 ((tmp & SDVO_MULTIPLIER_MASK)
7487 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7488 } else {
7489 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7490 * port and will be fixed up in the encoder->get_config
7491 * function. */
7492 pipe_config->pixel_multiplier = 1;
7493 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007494 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007495 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007496 /*
7497 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7498 * on 830. Filter it out here so that we don't
7499 * report errors due to that.
7500 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007501 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007502 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7503
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007504 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7505 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007506 } else {
7507 /* Mask out read-only status bits. */
7508 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7509 DPLL_PORTC_READY_MASK |
7510 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007511 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007512
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007513 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007514 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007515 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007516 vlv_crtc_clock_get(crtc, pipe_config);
7517 else
7518 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007519
Ville Syrjälä0f646142015-08-26 19:39:18 +03007520 /*
7521 * Normally the dotclock is filled in by the encoder .get_config()
7522 * but in case the pipe is enabled w/o any ports we need a sane
7523 * default.
7524 */
7525 pipe_config->base.adjusted_mode.crtc_clock =
7526 pipe_config->port_clock / pipe_config->pixel_multiplier;
7527
Imre Deak17290502016-02-12 18:55:11 +02007528 ret = true;
7529
7530out:
7531 intel_display_power_put(dev_priv, power_domain);
7532
7533 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007534}
7535
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007536static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007537{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007538 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007539 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007540 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007541 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007542 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007543 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007544 bool has_ck505 = false;
7545 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007546 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007547
7548 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007549 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007550 switch (encoder->type) {
7551 case INTEL_OUTPUT_LVDS:
7552 has_panel = true;
7553 has_lvds = true;
7554 break;
7555 case INTEL_OUTPUT_EDP:
7556 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007557 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007558 has_cpu_edp = true;
7559 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007560 default:
7561 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007562 }
7563 }
7564
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007565 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007566 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007567 can_ssc = has_ck505;
7568 } else {
7569 has_ck505 = false;
7570 can_ssc = true;
7571 }
7572
Lyude1c1a24d2016-06-14 11:04:09 -04007573 /* Check if any DPLLs are using the SSC source */
7574 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7575 u32 temp = I915_READ(PCH_DPLL(i));
7576
7577 if (!(temp & DPLL_VCO_ENABLE))
7578 continue;
7579
7580 if ((temp & PLL_REF_INPUT_MASK) ==
7581 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7582 using_ssc_source = true;
7583 break;
7584 }
7585 }
7586
7587 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7588 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007589
7590 /* Ironlake: try to setup display ref clock before DPLL
7591 * enabling. This is only under driver's control after
7592 * PCH B stepping, previous chipset stepping should be
7593 * ignoring this setting.
7594 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007595 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007596
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007597 /* As we must carefully and slowly disable/enable each source in turn,
7598 * compute the final state we want first and check if we need to
7599 * make any changes at all.
7600 */
7601 final = val;
7602 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007603 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007604 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007605 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007606 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7607
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007608 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007609 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007610 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007611
Keith Packard199e5d72011-09-22 12:01:57 -07007612 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007613 final |= DREF_SSC_SOURCE_ENABLE;
7614
7615 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7616 final |= DREF_SSC1_ENABLE;
7617
7618 if (has_cpu_edp) {
7619 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7620 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7621 else
7622 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7623 } else
7624 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007625 } else if (using_ssc_source) {
7626 final |= DREF_SSC_SOURCE_ENABLE;
7627 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007628 }
7629
7630 if (final == val)
7631 return;
7632
7633 /* Always enable nonspread source */
7634 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7635
7636 if (has_ck505)
7637 val |= DREF_NONSPREAD_CK505_ENABLE;
7638 else
7639 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7640
7641 if (has_panel) {
7642 val &= ~DREF_SSC_SOURCE_MASK;
7643 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007644
Keith Packard199e5d72011-09-22 12:01:57 -07007645 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007646 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007647 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007648 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007649 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007650 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007651
7652 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007653 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007654 POSTING_READ(PCH_DREF_CONTROL);
7655 udelay(200);
7656
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007657 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007658
7659 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007660 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007661 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007662 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007663 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007664 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007665 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007666 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007667 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007668
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007669 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007670 POSTING_READ(PCH_DREF_CONTROL);
7671 udelay(200);
7672 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007673 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007674
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007675 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007676
7677 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007678 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007679
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007680 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007681 POSTING_READ(PCH_DREF_CONTROL);
7682 udelay(200);
7683
Lyude1c1a24d2016-06-14 11:04:09 -04007684 if (!using_ssc_source) {
7685 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007686
Lyude1c1a24d2016-06-14 11:04:09 -04007687 /* Turn off the SSC source */
7688 val &= ~DREF_SSC_SOURCE_MASK;
7689 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007690
Lyude1c1a24d2016-06-14 11:04:09 -04007691 /* Turn off SSC1 */
7692 val &= ~DREF_SSC1_ENABLE;
7693
7694 I915_WRITE(PCH_DREF_CONTROL, val);
7695 POSTING_READ(PCH_DREF_CONTROL);
7696 udelay(200);
7697 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007698 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007699
7700 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007701}
7702
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007703static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007704{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007705 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007706
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007707 tmp = I915_READ(SOUTH_CHICKEN2);
7708 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7709 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007710
Imre Deakcf3598c2016-06-28 13:37:31 +03007711 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7712 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007713 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007714
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007715 tmp = I915_READ(SOUTH_CHICKEN2);
7716 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7717 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007718
Imre Deakcf3598c2016-06-28 13:37:31 +03007719 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7720 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007721 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007722}
7723
7724/* WaMPhyProgramming:hsw */
7725static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7726{
7727 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007728
7729 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7730 tmp &= ~(0xFF << 24);
7731 tmp |= (0x12 << 24);
7732 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7733
Paulo Zanonidde86e22012-12-01 12:04:25 -02007734 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7735 tmp |= (1 << 11);
7736 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7737
7738 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7739 tmp |= (1 << 11);
7740 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7741
Paulo Zanonidde86e22012-12-01 12:04:25 -02007742 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7743 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7744 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7745
7746 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7747 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7748 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7749
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007750 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7751 tmp &= ~(7 << 13);
7752 tmp |= (5 << 13);
7753 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007754
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007755 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7756 tmp &= ~(7 << 13);
7757 tmp |= (5 << 13);
7758 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007759
7760 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7761 tmp &= ~0xFF;
7762 tmp |= 0x1C;
7763 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7764
7765 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7766 tmp &= ~0xFF;
7767 tmp |= 0x1C;
7768 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7769
7770 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7771 tmp &= ~(0xFF << 16);
7772 tmp |= (0x1C << 16);
7773 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7774
7775 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7776 tmp &= ~(0xFF << 16);
7777 tmp |= (0x1C << 16);
7778 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7779
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007780 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7781 tmp |= (1 << 27);
7782 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007783
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007784 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7785 tmp |= (1 << 27);
7786 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007787
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007788 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7789 tmp &= ~(0xF << 28);
7790 tmp |= (4 << 28);
7791 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007792
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007793 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7794 tmp &= ~(0xF << 28);
7795 tmp |= (4 << 28);
7796 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007797}
7798
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007799/* Implements 3 different sequences from BSpec chapter "Display iCLK
7800 * Programming" based on the parameters passed:
7801 * - Sequence to enable CLKOUT_DP
7802 * - Sequence to enable CLKOUT_DP without spread
7803 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7804 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007805static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7806 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007807{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007808 uint32_t reg, tmp;
7809
7810 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7811 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007812 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7813 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007814 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007815
Ville Syrjäläa5805162015-05-26 20:42:30 +03007816 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007817
7818 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7819 tmp &= ~SBI_SSCCTL_DISABLE;
7820 tmp |= SBI_SSCCTL_PATHALT;
7821 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7822
7823 udelay(24);
7824
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007825 if (with_spread) {
7826 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7827 tmp &= ~SBI_SSCCTL_PATHALT;
7828 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007829
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007830 if (with_fdi) {
7831 lpt_reset_fdi_mphy(dev_priv);
7832 lpt_program_fdi_mphy(dev_priv);
7833 }
7834 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007835
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007836 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007837 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7838 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7839 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007840
Ville Syrjäläa5805162015-05-26 20:42:30 +03007841 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007842}
7843
Paulo Zanoni47701c32013-07-23 11:19:25 -03007844/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007845static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007846{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007847 uint32_t reg, tmp;
7848
Ville Syrjäläa5805162015-05-26 20:42:30 +03007849 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007850
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007851 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007852 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7853 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7854 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7855
7856 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7857 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7858 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7859 tmp |= SBI_SSCCTL_PATHALT;
7860 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7861 udelay(32);
7862 }
7863 tmp |= SBI_SSCCTL_DISABLE;
7864 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7865 }
7866
Ville Syrjäläa5805162015-05-26 20:42:30 +03007867 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007868}
7869
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007870#define BEND_IDX(steps) ((50 + (steps)) / 5)
7871
7872static const uint16_t sscdivintphase[] = {
7873 [BEND_IDX( 50)] = 0x3B23,
7874 [BEND_IDX( 45)] = 0x3B23,
7875 [BEND_IDX( 40)] = 0x3C23,
7876 [BEND_IDX( 35)] = 0x3C23,
7877 [BEND_IDX( 30)] = 0x3D23,
7878 [BEND_IDX( 25)] = 0x3D23,
7879 [BEND_IDX( 20)] = 0x3E23,
7880 [BEND_IDX( 15)] = 0x3E23,
7881 [BEND_IDX( 10)] = 0x3F23,
7882 [BEND_IDX( 5)] = 0x3F23,
7883 [BEND_IDX( 0)] = 0x0025,
7884 [BEND_IDX( -5)] = 0x0025,
7885 [BEND_IDX(-10)] = 0x0125,
7886 [BEND_IDX(-15)] = 0x0125,
7887 [BEND_IDX(-20)] = 0x0225,
7888 [BEND_IDX(-25)] = 0x0225,
7889 [BEND_IDX(-30)] = 0x0325,
7890 [BEND_IDX(-35)] = 0x0325,
7891 [BEND_IDX(-40)] = 0x0425,
7892 [BEND_IDX(-45)] = 0x0425,
7893 [BEND_IDX(-50)] = 0x0525,
7894};
7895
7896/*
7897 * Bend CLKOUT_DP
7898 * steps -50 to 50 inclusive, in steps of 5
7899 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7900 * change in clock period = -(steps / 10) * 5.787 ps
7901 */
7902static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7903{
7904 uint32_t tmp;
7905 int idx = BEND_IDX(steps);
7906
7907 if (WARN_ON(steps % 5 != 0))
7908 return;
7909
7910 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7911 return;
7912
7913 mutex_lock(&dev_priv->sb_lock);
7914
7915 if (steps % 10 != 0)
7916 tmp = 0xAAAAAAAB;
7917 else
7918 tmp = 0x00000000;
7919 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7920
7921 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7922 tmp &= 0xffff0000;
7923 tmp |= sscdivintphase[idx];
7924 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7925
7926 mutex_unlock(&dev_priv->sb_lock);
7927}
7928
7929#undef BEND_IDX
7930
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007931static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007932{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007933 struct intel_encoder *encoder;
7934 bool has_vga = false;
7935
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007936 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007937 switch (encoder->type) {
7938 case INTEL_OUTPUT_ANALOG:
7939 has_vga = true;
7940 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007941 default:
7942 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007943 }
7944 }
7945
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007946 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007947 lpt_bend_clkout_dp(dev_priv, 0);
7948 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007949 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007950 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007951 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007952}
7953
Paulo Zanonidde86e22012-12-01 12:04:25 -02007954/*
7955 * Initialize reference clocks when the driver loads
7956 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007957void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007958{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007959 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007960 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007961 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007962 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007963}
7964
Daniel Vetter6ff93602013-04-19 11:24:36 +02007965static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007966{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007967 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7969 int pipe = intel_crtc->pipe;
7970 uint32_t val;
7971
Daniel Vetter78114072013-06-13 00:54:57 +02007972 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007973
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007974 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007975 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007976 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007977 break;
7978 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007979 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007980 break;
7981 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007982 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007983 break;
7984 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007985 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007986 break;
7987 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007988 /* Case prevented by intel_choose_pipe_bpp_dither. */
7989 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007990 }
7991
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007992 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007993 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7994
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007995 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007996 val |= PIPECONF_INTERLACED_ILK;
7997 else
7998 val |= PIPECONF_PROGRESSIVE;
7999
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008000 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008001 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008002
Paulo Zanonic8203562012-09-12 10:06:29 -03008003 I915_WRITE(PIPECONF(pipe), val);
8004 POSTING_READ(PIPECONF(pipe));
8005}
8006
Daniel Vetter6ff93602013-04-19 11:24:36 +02008007static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008008{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008009 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008011 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008012 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008013
Jani Nikula391bf042016-03-18 17:05:40 +02008014 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008015 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8016
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008017 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008018 val |= PIPECONF_INTERLACED_ILK;
8019 else
8020 val |= PIPECONF_PROGRESSIVE;
8021
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008022 I915_WRITE(PIPECONF(cpu_transcoder), val);
8023 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008024}
8025
Jani Nikula391bf042016-03-18 17:05:40 +02008026static void haswell_set_pipemisc(struct drm_crtc *crtc)
8027{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008028 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8030
8031 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8032 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008033
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008034 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008035 case 18:
8036 val |= PIPEMISC_DITHER_6_BPC;
8037 break;
8038 case 24:
8039 val |= PIPEMISC_DITHER_8_BPC;
8040 break;
8041 case 30:
8042 val |= PIPEMISC_DITHER_10_BPC;
8043 break;
8044 case 36:
8045 val |= PIPEMISC_DITHER_12_BPC;
8046 break;
8047 default:
8048 /* Case prevented by pipe_config_set_bpp. */
8049 BUG();
8050 }
8051
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008052 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008053 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8054
Jani Nikula391bf042016-03-18 17:05:40 +02008055 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008056 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008057}
8058
Paulo Zanonid4b19312012-11-29 11:29:32 -02008059int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8060{
8061 /*
8062 * Account for spread spectrum to avoid
8063 * oversubscribing the link. Max center spread
8064 * is 2.5%; use 5% for safety's sake.
8065 */
8066 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008067 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008068}
8069
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008070static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008071{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008072 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008073}
8074
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008075static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8076 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008077 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008078{
8079 struct drm_crtc *crtc = &intel_crtc->base;
8080 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008081 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008082 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008083 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008084
Chris Wilsonc1858122010-12-03 21:35:48 +00008085 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008086 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008087 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008088 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008089 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008090 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008091 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008092 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008093 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008094
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008095 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008096
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008097 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8098 fp |= FP_CB_TUNE;
8099
8100 if (reduced_clock) {
8101 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8102
8103 if (reduced_clock->m < factor * reduced_clock->n)
8104 fp2 |= FP_CB_TUNE;
8105 } else {
8106 fp2 = fp;
8107 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008108
Chris Wilson5eddb702010-09-11 13:48:45 +01008109 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008110
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008111 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008112 dpll |= DPLLB_MODE_LVDS;
8113 else
8114 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008115
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008116 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008117 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008118
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008119 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8120 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008121 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008122
Ville Syrjälä37a56502016-06-22 21:57:04 +03008123 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008124 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008125
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008126 /*
8127 * The high speed IO clock is only really required for
8128 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8129 * possible to share the DPLL between CRT and HDMI. Enabling
8130 * the clock needlessly does no real harm, except use up a
8131 * bit of power potentially.
8132 *
8133 * We'll limit this to IVB with 3 pipes, since it has only two
8134 * DPLLs and so DPLL sharing is the only way to get three pipes
8135 * driving PCH ports at the same time. On SNB we could do this,
8136 * and potentially avoid enabling the second DPLL, but it's not
8137 * clear if it''s a win or loss power wise. No point in doing
8138 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8139 */
8140 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8141 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8142 dpll |= DPLL_SDVO_HIGH_SPEED;
8143
Eric Anholta07d6782011-03-30 13:01:08 -07008144 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008145 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008146 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008147 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008148
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008149 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008150 case 5:
8151 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8152 break;
8153 case 7:
8154 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8155 break;
8156 case 10:
8157 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8158 break;
8159 case 14:
8160 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8161 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008162 }
8163
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008164 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8165 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008166 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008167 else
8168 dpll |= PLL_REF_INPUT_DREFCLK;
8169
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008170 dpll |= DPLL_VCO_ENABLE;
8171
8172 crtc_state->dpll_hw_state.dpll = dpll;
8173 crtc_state->dpll_hw_state.fp0 = fp;
8174 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008175}
8176
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008177static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8178 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008179{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008180 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008181 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008182 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008183 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008184 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008185 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008186 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008187
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008188 memset(&crtc_state->dpll_hw_state, 0,
8189 sizeof(crtc_state->dpll_hw_state));
8190
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008191 crtc->lowfreq_avail = false;
8192
8193 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8194 if (!crtc_state->has_pch_encoder)
8195 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008196
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008197 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008198 if (intel_panel_use_ssc(dev_priv)) {
8199 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8200 dev_priv->vbt.lvds_ssc_freq);
8201 refclk = dev_priv->vbt.lvds_ssc_freq;
8202 }
8203
8204 if (intel_is_dual_link_lvds(dev)) {
8205 if (refclk == 100000)
8206 limit = &intel_limits_ironlake_dual_lvds_100m;
8207 else
8208 limit = &intel_limits_ironlake_dual_lvds;
8209 } else {
8210 if (refclk == 100000)
8211 limit = &intel_limits_ironlake_single_lvds_100m;
8212 else
8213 limit = &intel_limits_ironlake_single_lvds;
8214 }
8215 } else {
8216 limit = &intel_limits_ironlake_dac;
8217 }
8218
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008219 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008220 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8221 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008222 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8223 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008224 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008225
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008226 ironlake_compute_dpll(crtc, crtc_state,
8227 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008228
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008229 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8230 if (pll == NULL) {
8231 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8232 pipe_name(crtc->pipe));
8233 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008234 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008235
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008236 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008237 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008238 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008239
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008240 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008241}
8242
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008243static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8244 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008245{
8246 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008247 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008248 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008249
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008250 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8251 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8252 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8253 & ~TU_SIZE_MASK;
8254 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8255 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8256 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8257}
8258
8259static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8260 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008261 struct intel_link_m_n *m_n,
8262 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008263{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008264 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008265 enum pipe pipe = crtc->pipe;
8266
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008267 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008268 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8269 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8270 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8271 & ~TU_SIZE_MASK;
8272 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8273 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8274 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008275 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8276 * gen < 8) and if DRRS is supported (to make sure the
8277 * registers are not unnecessarily read).
8278 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008279 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008280 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008281 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8282 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8283 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8284 & ~TU_SIZE_MASK;
8285 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8286 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8287 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8288 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008289 } else {
8290 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8291 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8292 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8293 & ~TU_SIZE_MASK;
8294 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8295 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8296 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8297 }
8298}
8299
8300void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008301 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008302{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008303 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008304 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8305 else
8306 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008307 &pipe_config->dp_m_n,
8308 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008309}
8310
Daniel Vetter72419202013-04-04 13:28:53 +02008311static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008312 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008313{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008314 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008315 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008316}
8317
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008318static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008319 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008320{
8321 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008322 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008323 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8324 uint32_t ps_ctrl = 0;
8325 int id = -1;
8326 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008327
Chandra Kondurua1b22782015-04-07 15:28:45 -07008328 /* find scaler attached to this pipe */
8329 for (i = 0; i < crtc->num_scalers; i++) {
8330 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8331 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8332 id = i;
8333 pipe_config->pch_pfit.enabled = true;
8334 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8335 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8336 break;
8337 }
8338 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008339
Chandra Kondurua1b22782015-04-07 15:28:45 -07008340 scaler_state->scaler_id = id;
8341 if (id >= 0) {
8342 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8343 } else {
8344 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008345 }
8346}
8347
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008348static void
8349skylake_get_initial_plane_config(struct intel_crtc *crtc,
8350 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008351{
8352 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008353 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008354 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008355 int pipe = crtc->pipe;
8356 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008357 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008358 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008359 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008360
Damien Lespiaud9806c92015-01-21 14:07:19 +00008361 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008362 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008363 DRM_DEBUG_KMS("failed to alloc fb\n");
8364 return;
8365 }
8366
Damien Lespiau1b842c82015-01-21 13:50:54 +00008367 fb = &intel_fb->base;
8368
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008369 fb->dev = dev;
8370
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008371 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008372 if (!(val & PLANE_CTL_ENABLE))
8373 goto error;
8374
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008375 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8376 fourcc = skl_format_to_fourcc(pixel_format,
8377 val & PLANE_CTL_ORDER_RGBX,
8378 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008379 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008380
Damien Lespiau40f46282015-02-27 11:15:21 +00008381 tiling = val & PLANE_CTL_TILED_MASK;
8382 switch (tiling) {
8383 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008384 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00008385 break;
8386 case PLANE_CTL_TILED_X:
8387 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008388 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008389 break;
8390 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008391 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008392 break;
8393 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008394 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008395 break;
8396 default:
8397 MISSING_CASE(tiling);
8398 goto error;
8399 }
8400
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008401 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8402 plane_config->base = base;
8403
8404 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8405
8406 val = I915_READ(PLANE_SIZE(pipe, 0));
8407 fb->height = ((val >> 16) & 0xfff) + 1;
8408 fb->width = ((val >> 0) & 0x1fff) + 1;
8409
8410 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008411 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008412 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8413
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008414 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008415
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008416 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008417
8418 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8419 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008420 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008421 plane_config->size);
8422
Damien Lespiau2d140302015-02-05 17:22:18 +00008423 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008424 return;
8425
8426error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008427 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008428}
8429
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008430static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008431 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008432{
8433 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008434 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008435 uint32_t tmp;
8436
8437 tmp = I915_READ(PF_CTL(crtc->pipe));
8438
8439 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008440 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008441 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8442 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008443
8444 /* We currently do not free assignements of panel fitters on
8445 * ivb/hsw (since we don't use the higher upscaling modes which
8446 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008447 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008448 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8449 PF_PIPE_SEL_IVB(crtc->pipe));
8450 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008451 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008452}
8453
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008454static void
8455ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8456 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008457{
8458 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008459 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008460 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008461 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008462 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008463 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008464 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008465 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008466
Damien Lespiau42a7b082015-02-05 19:35:13 +00008467 val = I915_READ(DSPCNTR(pipe));
8468 if (!(val & DISPLAY_PLANE_ENABLE))
8469 return;
8470
Damien Lespiaud9806c92015-01-21 14:07:19 +00008471 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008472 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008473 DRM_DEBUG_KMS("failed to alloc fb\n");
8474 return;
8475 }
8476
Damien Lespiau1b842c82015-01-21 13:50:54 +00008477 fb = &intel_fb->base;
8478
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008479 fb->dev = dev;
8480
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008481 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008482 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008483 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008484 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008485 }
8486 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008487
8488 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008489 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008490 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008491
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008492 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008493 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008494 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008495 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008496 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008497 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008498 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008499 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008500 }
8501 plane_config->base = base;
8502
8503 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008504 fb->width = ((val >> 16) & 0xfff) + 1;
8505 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008506
8507 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008508 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008509
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008510 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008511
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008512 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008513
Damien Lespiau2844a922015-01-20 12:51:48 +00008514 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8515 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008516 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008517 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008518
Damien Lespiau2d140302015-02-05 17:22:18 +00008519 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008520}
8521
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008522static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008523 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008524{
8525 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008526 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008527 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008528 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008529 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008530
Imre Deak17290502016-02-12 18:55:11 +02008531 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8532 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008533 return false;
8534
Daniel Vettere143a212013-07-04 12:01:15 +02008535 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008536 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008537
Imre Deak17290502016-02-12 18:55:11 +02008538 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008539 tmp = I915_READ(PIPECONF(crtc->pipe));
8540 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008541 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008542
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008543 switch (tmp & PIPECONF_BPC_MASK) {
8544 case PIPECONF_6BPC:
8545 pipe_config->pipe_bpp = 18;
8546 break;
8547 case PIPECONF_8BPC:
8548 pipe_config->pipe_bpp = 24;
8549 break;
8550 case PIPECONF_10BPC:
8551 pipe_config->pipe_bpp = 30;
8552 break;
8553 case PIPECONF_12BPC:
8554 pipe_config->pipe_bpp = 36;
8555 break;
8556 default:
8557 break;
8558 }
8559
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008560 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8561 pipe_config->limited_color_range = true;
8562
Daniel Vetterab9412b2013-05-03 11:49:46 +02008563 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008564 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008565 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008566
Daniel Vetter88adfff2013-03-28 10:42:01 +01008567 pipe_config->has_pch_encoder = true;
8568
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008569 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8570 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8571 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008572
8573 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008574
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008575 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008576 /*
8577 * The pipe->pch transcoder and pch transcoder->pll
8578 * mapping is fixed.
8579 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008580 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008581 } else {
8582 tmp = I915_READ(PCH_DPLL_SEL);
8583 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008584 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008585 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008586 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008587 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008588
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008589 pipe_config->shared_dpll =
8590 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8591 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008592
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008593 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8594 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008595
8596 tmp = pipe_config->dpll_hw_state.dpll;
8597 pipe_config->pixel_multiplier =
8598 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8599 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008600
8601 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008602 } else {
8603 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008604 }
8605
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008606 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008607 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008608
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008609 ironlake_get_pfit_config(crtc, pipe_config);
8610
Imre Deak17290502016-02-12 18:55:11 +02008611 ret = true;
8612
8613out:
8614 intel_display_power_put(dev_priv, power_domain);
8615
8616 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008617}
8618
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008619static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8620{
Chris Wilson91c8a322016-07-05 10:40:23 +01008621 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008622 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008623
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008624 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008625 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008626 pipe_name(crtc->pipe));
8627
Rob Clarke2c719b2014-12-15 13:56:32 -05008628 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8629 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008630 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8631 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008632 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008633 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008634 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008635 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008636 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008637 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008638 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008639 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008640 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008641 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008642 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008643
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008644 /*
8645 * In theory we can still leave IRQs enabled, as long as only the HPD
8646 * interrupts remain enabled. We used to check for that, but since it's
8647 * gen-specific and since we only disable LCPLL after we fully disable
8648 * the interrupts, the check below should be enough.
8649 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008650 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008651}
8652
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008653static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8654{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008655 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008656 return I915_READ(D_COMP_HSW);
8657 else
8658 return I915_READ(D_COMP_BDW);
8659}
8660
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008661static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8662{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008663 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008664 mutex_lock(&dev_priv->rps.hw_lock);
8665 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8666 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008667 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008668 mutex_unlock(&dev_priv->rps.hw_lock);
8669 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008670 I915_WRITE(D_COMP_BDW, val);
8671 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008672 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008673}
8674
8675/*
8676 * This function implements pieces of two sequences from BSpec:
8677 * - Sequence for display software to disable LCPLL
8678 * - Sequence for display software to allow package C8+
8679 * The steps implemented here are just the steps that actually touch the LCPLL
8680 * register. Callers should take care of disabling all the display engine
8681 * functions, doing the mode unset, fixing interrupts, etc.
8682 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008683static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8684 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008685{
8686 uint32_t val;
8687
8688 assert_can_disable_lcpll(dev_priv);
8689
8690 val = I915_READ(LCPLL_CTL);
8691
8692 if (switch_to_fclk) {
8693 val |= LCPLL_CD_SOURCE_FCLK;
8694 I915_WRITE(LCPLL_CTL, val);
8695
Imre Deakf53dd632016-06-28 13:37:32 +03008696 if (wait_for_us(I915_READ(LCPLL_CTL) &
8697 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008698 DRM_ERROR("Switching to FCLK failed\n");
8699
8700 val = I915_READ(LCPLL_CTL);
8701 }
8702
8703 val |= LCPLL_PLL_DISABLE;
8704 I915_WRITE(LCPLL_CTL, val);
8705 POSTING_READ(LCPLL_CTL);
8706
Chris Wilson24d84412016-06-30 15:33:07 +01008707 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008708 DRM_ERROR("LCPLL still locked\n");
8709
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008710 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008711 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008712 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008713 ndelay(100);
8714
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008715 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8716 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008717 DRM_ERROR("D_COMP RCOMP still in progress\n");
8718
8719 if (allow_power_down) {
8720 val = I915_READ(LCPLL_CTL);
8721 val |= LCPLL_POWER_DOWN_ALLOW;
8722 I915_WRITE(LCPLL_CTL, val);
8723 POSTING_READ(LCPLL_CTL);
8724 }
8725}
8726
8727/*
8728 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8729 * source.
8730 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008731static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008732{
8733 uint32_t val;
8734
8735 val = I915_READ(LCPLL_CTL);
8736
8737 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8738 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8739 return;
8740
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008741 /*
8742 * Make sure we're not on PC8 state before disabling PC8, otherwise
8743 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008744 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008745 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008746
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008747 if (val & LCPLL_POWER_DOWN_ALLOW) {
8748 val &= ~LCPLL_POWER_DOWN_ALLOW;
8749 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008750 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008751 }
8752
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008753 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008754 val |= D_COMP_COMP_FORCE;
8755 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008756 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008757
8758 val = I915_READ(LCPLL_CTL);
8759 val &= ~LCPLL_PLL_DISABLE;
8760 I915_WRITE(LCPLL_CTL, val);
8761
Chris Wilson93220c02016-06-30 15:33:08 +01008762 if (intel_wait_for_register(dev_priv,
8763 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8764 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008765 DRM_ERROR("LCPLL not locked yet\n");
8766
8767 if (val & LCPLL_CD_SOURCE_FCLK) {
8768 val = I915_READ(LCPLL_CTL);
8769 val &= ~LCPLL_CD_SOURCE_FCLK;
8770 I915_WRITE(LCPLL_CTL, val);
8771
Imre Deakf53dd632016-06-28 13:37:32 +03008772 if (wait_for_us((I915_READ(LCPLL_CTL) &
8773 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008774 DRM_ERROR("Switching back to LCPLL failed\n");
8775 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008776
Mika Kuoppala59bad942015-01-16 11:34:40 +02008777 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008778 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008779}
8780
Paulo Zanoni765dab672014-03-07 20:08:18 -03008781/*
8782 * Package states C8 and deeper are really deep PC states that can only be
8783 * reached when all the devices on the system allow it, so even if the graphics
8784 * device allows PC8+, it doesn't mean the system will actually get to these
8785 * states. Our driver only allows PC8+ when going into runtime PM.
8786 *
8787 * The requirements for PC8+ are that all the outputs are disabled, the power
8788 * well is disabled and most interrupts are disabled, and these are also
8789 * requirements for runtime PM. When these conditions are met, we manually do
8790 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8791 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8792 * hang the machine.
8793 *
8794 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8795 * the state of some registers, so when we come back from PC8+ we need to
8796 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8797 * need to take care of the registers kept by RC6. Notice that this happens even
8798 * if we don't put the device in PCI D3 state (which is what currently happens
8799 * because of the runtime PM support).
8800 *
8801 * For more, read "Display Sequences for Package C8" on the hardware
8802 * documentation.
8803 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008804void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008805{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008806 uint32_t val;
8807
Paulo Zanonic67a4702013-08-19 13:18:09 -03008808 DRM_DEBUG_KMS("Enabling package C8+\n");
8809
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008810 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008811 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8812 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8813 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8814 }
8815
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008816 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008817 hsw_disable_lcpll(dev_priv, true, true);
8818}
8819
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008820void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008821{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008822 uint32_t val;
8823
Paulo Zanonic67a4702013-08-19 13:18:09 -03008824 DRM_DEBUG_KMS("Disabling package C8+\n");
8825
8826 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008827 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008828
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008829 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008830 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8831 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8832 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8833 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008834}
8835
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008836static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8837 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008838{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008839 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008840 if (!intel_ddi_pll_select(crtc, crtc_state))
8841 return -EINVAL;
8842 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008843
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008844 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008845
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008846 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008847}
8848
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308849static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8850 enum port port,
8851 struct intel_crtc_state *pipe_config)
8852{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008853 enum intel_dpll_id id;
8854
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308855 switch (port) {
8856 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008857 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308858 break;
8859 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008860 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308861 break;
8862 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008863 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308864 break;
8865 default:
8866 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008867 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308868 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008869
8870 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308871}
8872
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008873static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8874 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008875 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008876{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008877 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008878 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008879
8880 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008881 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008882
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008883 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008884 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008885
8886 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008887}
8888
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008889static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8890 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008891 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008892{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008893 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008894 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008895
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008896 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008897 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008898 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008899 break;
8900 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008901 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008902 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008903 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008904 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008905 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008906 case PORT_CLK_SEL_LCPLL_810:
8907 id = DPLL_ID_LCPLL_810;
8908 break;
8909 case PORT_CLK_SEL_LCPLL_1350:
8910 id = DPLL_ID_LCPLL_1350;
8911 break;
8912 case PORT_CLK_SEL_LCPLL_2700:
8913 id = DPLL_ID_LCPLL_2700;
8914 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008915 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008916 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008917 /* fall through */
8918 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008919 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008920 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008921
8922 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008923}
8924
Jani Nikulacf304292016-03-18 17:05:41 +02008925static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8926 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008927 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008928{
8929 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008930 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008931 enum intel_display_power_domain power_domain;
8932 u32 tmp;
8933
Imre Deakd9a7bc62016-05-12 16:18:50 +03008934 /*
8935 * The pipe->transcoder mapping is fixed with the exception of the eDP
8936 * transcoder handled below.
8937 */
Jani Nikulacf304292016-03-18 17:05:41 +02008938 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8939
8940 /*
8941 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8942 * consistency and less surprising code; it's in always on power).
8943 */
8944 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8945 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8946 enum pipe trans_edp_pipe;
8947 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8948 default:
8949 WARN(1, "unknown pipe linked to edp transcoder\n");
8950 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8951 case TRANS_DDI_EDP_INPUT_A_ON:
8952 trans_edp_pipe = PIPE_A;
8953 break;
8954 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8955 trans_edp_pipe = PIPE_B;
8956 break;
8957 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8958 trans_edp_pipe = PIPE_C;
8959 break;
8960 }
8961
8962 if (trans_edp_pipe == crtc->pipe)
8963 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8964 }
8965
8966 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8967 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8968 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008969 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008970
8971 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8972
8973 return tmp & PIPECONF_ENABLE;
8974}
8975
Jani Nikula4d1de972016-03-18 17:05:42 +02008976static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8977 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008978 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008979{
8980 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008981 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02008982 enum intel_display_power_domain power_domain;
8983 enum port port;
8984 enum transcoder cpu_transcoder;
8985 u32 tmp;
8986
Jani Nikula4d1de972016-03-18 17:05:42 +02008987 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
8988 if (port == PORT_A)
8989 cpu_transcoder = TRANSCODER_DSI_A;
8990 else
8991 cpu_transcoder = TRANSCODER_DSI_C;
8992
8993 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
8994 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8995 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008996 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02008997
Imre Deakdb18b6a2016-03-24 12:41:40 +02008998 /*
8999 * The PLL needs to be enabled with a valid divider
9000 * configuration, otherwise accessing DSI registers will hang
9001 * the machine. See BSpec North Display Engine
9002 * registers/MIPI[BXT]. We can break out here early, since we
9003 * need the same DSI PLL to be enabled for both DSI ports.
9004 */
9005 if (!intel_dsi_pll_is_enabled(dev_priv))
9006 break;
9007
Jani Nikula4d1de972016-03-18 17:05:42 +02009008 /* XXX: this works for video mode only */
9009 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9010 if (!(tmp & DPI_ENABLE))
9011 continue;
9012
9013 tmp = I915_READ(MIPI_CTRL(port));
9014 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9015 continue;
9016
9017 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009018 break;
9019 }
9020
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009021 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009022}
9023
Daniel Vetter26804af2014-06-25 22:01:55 +03009024static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009025 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009026{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009027 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009028 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009029 enum port port;
9030 uint32_t tmp;
9031
9032 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9033
9034 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9035
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009036 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009037 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009038 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309039 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009040 else
9041 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009042
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009043 pll = pipe_config->shared_dpll;
9044 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009045 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9046 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009047 }
9048
Daniel Vetter26804af2014-06-25 22:01:55 +03009049 /*
9050 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9051 * DDI E. So just check whether this pipe is wired to DDI E and whether
9052 * the PCH transcoder is on.
9053 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009054 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009055 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009056 pipe_config->has_pch_encoder = true;
9057
9058 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9059 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9060 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9061
9062 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9063 }
9064}
9065
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009066static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009067 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009068{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009069 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009070 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009071 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009072 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009073
Imre Deak17290502016-02-12 18:55:11 +02009074 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9075 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009076 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009077 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009078
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009079 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009080
Jani Nikulacf304292016-03-18 17:05:41 +02009081 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009082
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009083 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009084 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9085 WARN_ON(active);
9086 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009087 }
9088
Jani Nikulacf304292016-03-18 17:05:41 +02009089 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009090 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009091
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009092 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009093 haswell_get_ddi_port_state(crtc, pipe_config);
9094 intel_get_pipe_timings(crtc, pipe_config);
9095 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009096
Jani Nikulabc58be62016-03-18 17:05:39 +02009097 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009098
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009099 pipe_config->gamma_mode =
9100 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9101
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009102 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309103 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009104
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009105 pipe_config->scaler_state.scaler_id = -1;
9106 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9107 }
9108
Imre Deak17290502016-02-12 18:55:11 +02009109 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9110 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009111 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009112 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009113 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009114 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009115 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009116 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009117
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009118 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009119 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9120 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009121
Jani Nikula4d1de972016-03-18 17:05:42 +02009122 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9123 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009124 pipe_config->pixel_multiplier =
9125 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9126 } else {
9127 pipe_config->pixel_multiplier = 1;
9128 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009129
Imre Deak17290502016-02-12 18:55:11 +02009130out:
9131 for_each_power_domain(power_domain, power_domain_mask)
9132 intel_display_power_put(dev_priv, power_domain);
9133
Jani Nikulacf304292016-03-18 17:05:41 +02009134 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009135}
9136
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009137static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9138 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009139{
9140 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009141 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009143 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009144
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009145 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009146 unsigned int width = plane_state->base.crtc_w;
9147 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009148 unsigned int stride = roundup_pow_of_two(width) * 4;
9149
9150 switch (stride) {
9151 default:
9152 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9153 width, stride);
9154 stride = 256;
9155 /* fallthrough */
9156 case 256:
9157 case 512:
9158 case 1024:
9159 case 2048:
9160 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009161 }
9162
Ville Syrjälädc41c152014-08-13 11:57:05 +03009163 cntl |= CURSOR_ENABLE |
9164 CURSOR_GAMMA_ENABLE |
9165 CURSOR_FORMAT_ARGB |
9166 CURSOR_STRIDE(stride);
9167
9168 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009169 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009170
Ville Syrjälädc41c152014-08-13 11:57:05 +03009171 if (intel_crtc->cursor_cntl != 0 &&
9172 (intel_crtc->cursor_base != base ||
9173 intel_crtc->cursor_size != size ||
9174 intel_crtc->cursor_cntl != cntl)) {
9175 /* On these chipsets we can only modify the base/size/stride
9176 * whilst the cursor is disabled.
9177 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009178 I915_WRITE(CURCNTR(PIPE_A), 0);
9179 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009180 intel_crtc->cursor_cntl = 0;
9181 }
9182
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009183 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009184 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009185 intel_crtc->cursor_base = base;
9186 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009187
9188 if (intel_crtc->cursor_size != size) {
9189 I915_WRITE(CURSIZE, size);
9190 intel_crtc->cursor_size = size;
9191 }
9192
Chris Wilson4b0e3332014-05-30 16:35:26 +03009193 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009194 I915_WRITE(CURCNTR(PIPE_A), cntl);
9195 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009196 intel_crtc->cursor_cntl = cntl;
9197 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009198}
9199
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009200static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9201 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009202{
9203 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009204 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9206 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009207 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009208
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009209 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +03009210 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009211 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309212 case 64:
9213 cntl |= CURSOR_MODE_64_ARGB_AX;
9214 break;
9215 case 128:
9216 cntl |= CURSOR_MODE_128_ARGB_AX;
9217 break;
9218 case 256:
9219 cntl |= CURSOR_MODE_256_ARGB_AX;
9220 break;
9221 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009222 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309223 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009224 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009225 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009226
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009227 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009228 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009229
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009230 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009231 cntl |= CURSOR_ROTATE_180;
9232 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009233
Chris Wilson4b0e3332014-05-30 16:35:26 +03009234 if (intel_crtc->cursor_cntl != cntl) {
9235 I915_WRITE(CURCNTR(pipe), cntl);
9236 POSTING_READ(CURCNTR(pipe));
9237 intel_crtc->cursor_cntl = cntl;
9238 }
9239
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009240 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009241 I915_WRITE(CURBASE(pipe), base);
9242 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009243
9244 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009245}
9246
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009247/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009248static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009249 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009250{
9251 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009252 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9254 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009255 u32 base = intel_crtc->cursor_addr;
9256 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009257
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009258 if (plane_state) {
9259 int x = plane_state->base.crtc_x;
9260 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009261
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009262 if (x < 0) {
9263 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9264 x = -x;
9265 }
9266 pos |= x << CURSOR_X_SHIFT;
9267
9268 if (y < 0) {
9269 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9270 y = -y;
9271 }
9272 pos |= y << CURSOR_Y_SHIFT;
9273
9274 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009275 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009276 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009277 base += (plane_state->base.crtc_h *
9278 plane_state->base.crtc_w - 1) * 4;
9279 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009280 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009281
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009282 I915_WRITE(CURPOS(pipe), pos);
9283
Jani Nikula2a307c22016-11-30 17:43:04 +02009284 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009285 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009286 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009287 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009288}
9289
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009290static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009291 uint32_t width, uint32_t height)
9292{
9293 if (width == 0 || height == 0)
9294 return false;
9295
9296 /*
9297 * 845g/865g are special in that they are only limited by
9298 * the width of their cursors, the height is arbitrary up to
9299 * the precision of the register. Everything else requires
9300 * square cursors, limited to a few power-of-two sizes.
9301 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009302 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009303 if ((width & 63) != 0)
9304 return false;
9305
Jani Nikula2a307c22016-11-30 17:43:04 +02009306 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009307 return false;
9308
9309 if (height > 1023)
9310 return false;
9311 } else {
9312 switch (width | height) {
9313 case 256:
9314 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009315 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009316 return false;
9317 case 64:
9318 break;
9319 default:
9320 return false;
9321 }
9322 }
9323
9324 return true;
9325}
9326
Jesse Barnes79e53942008-11-07 14:24:08 -08009327/* VESA 640x480x72Hz mode to set on the pipe */
9328static struct drm_display_mode load_detect_mode = {
9329 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9330 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9331};
9332
Daniel Vettera8bb6812014-02-10 18:00:39 +01009333struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009334intel_framebuffer_create(struct drm_i915_gem_object *obj,
9335 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009336{
9337 struct intel_framebuffer *intel_fb;
9338 int ret;
9339
9340 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009341 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009342 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009343
Chris Wilson24dbf512017-02-15 10:59:18 +00009344 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009345 if (ret)
9346 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009347
9348 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009349
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009350err:
9351 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009352 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009353}
9354
9355static u32
9356intel_framebuffer_pitch_for_width(int width, int bpp)
9357{
9358 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9359 return ALIGN(pitch, 64);
9360}
9361
9362static u32
9363intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9364{
9365 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009366 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009367}
9368
9369static struct drm_framebuffer *
9370intel_framebuffer_create_for_mode(struct drm_device *dev,
9371 struct drm_display_mode *mode,
9372 int depth, int bpp)
9373{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009374 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009375 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009376 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009377
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009378 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009379 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009380 if (IS_ERR(obj))
9381 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009382
9383 mode_cmd.width = mode->hdisplay;
9384 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009385 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9386 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009387 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009388
Chris Wilson24dbf512017-02-15 10:59:18 +00009389 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009390 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009391 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009392
9393 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009394}
9395
9396static struct drm_framebuffer *
9397mode_fits_in_fbdev(struct drm_device *dev,
9398 struct drm_display_mode *mode)
9399{
Daniel Vetter06957262015-08-10 13:34:08 +02009400#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009401 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009402 struct drm_i915_gem_object *obj;
9403 struct drm_framebuffer *fb;
9404
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009405 if (!dev_priv->fbdev)
9406 return NULL;
9407
9408 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009409 return NULL;
9410
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009411 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009412 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009413
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009414 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009415 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009416 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009417 return NULL;
9418
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009419 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009420 return NULL;
9421
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009422 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009423 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009424#else
9425 return NULL;
9426#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009427}
9428
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009429static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9430 struct drm_crtc *crtc,
9431 struct drm_display_mode *mode,
9432 struct drm_framebuffer *fb,
9433 int x, int y)
9434{
9435 struct drm_plane_state *plane_state;
9436 int hdisplay, vdisplay;
9437 int ret;
9438
9439 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9440 if (IS_ERR(plane_state))
9441 return PTR_ERR(plane_state);
9442
9443 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009444 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009445 else
9446 hdisplay = vdisplay = 0;
9447
9448 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9449 if (ret)
9450 return ret;
9451 drm_atomic_set_fb_for_plane(plane_state, fb);
9452 plane_state->crtc_x = 0;
9453 plane_state->crtc_y = 0;
9454 plane_state->crtc_w = hdisplay;
9455 plane_state->crtc_h = vdisplay;
9456 plane_state->src_x = x << 16;
9457 plane_state->src_y = y << 16;
9458 plane_state->src_w = hdisplay << 16;
9459 plane_state->src_h = vdisplay << 16;
9460
9461 return 0;
9462}
9463
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009464bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009465 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009466 struct intel_load_detect_pipe *old,
9467 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009468{
9469 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009470 struct intel_encoder *intel_encoder =
9471 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009472 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009473 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009474 struct drm_crtc *crtc = NULL;
9475 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009476 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009477 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009478 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009479 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009480 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009481 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009482 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009483
Chris Wilsond2dff872011-04-19 08:36:26 +01009484 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009485 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009486 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009487
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009488 old->restore_state = NULL;
9489
Rob Clark51fd3712013-11-19 12:10:12 -05009490retry:
9491 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9492 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009493 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009494
Jesse Barnes79e53942008-11-07 14:24:08 -08009495 /*
9496 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009497 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009498 * - if the connector already has an assigned crtc, use it (but make
9499 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009500 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009501 * - try to find the first unused crtc that can drive this connector,
9502 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009503 */
9504
9505 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009506 if (connector->state->crtc) {
9507 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009508
Rob Clark51fd3712013-11-19 12:10:12 -05009509 ret = drm_modeset_lock(&crtc->mutex, ctx);
9510 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009511 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009512
9513 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009514 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009515 }
9516
9517 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009518 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009519 i++;
9520 if (!(encoder->possible_crtcs & (1 << i)))
9521 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009522
9523 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9524 if (ret)
9525 goto fail;
9526
9527 if (possible_crtc->state->enable) {
9528 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009529 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009530 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009531
9532 crtc = possible_crtc;
9533 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009534 }
9535
9536 /*
9537 * If we didn't find an unused CRTC, don't use any.
9538 */
9539 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009540 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009541 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009542 }
9543
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009544found:
9545 intel_crtc = to_intel_crtc(crtc);
9546
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009547 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9548 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009549 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009550
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009551 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009552 restore_state = drm_atomic_state_alloc(dev);
9553 if (!state || !restore_state) {
9554 ret = -ENOMEM;
9555 goto fail;
9556 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009557
9558 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009559 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009560
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009561 connector_state = drm_atomic_get_connector_state(state, connector);
9562 if (IS_ERR(connector_state)) {
9563 ret = PTR_ERR(connector_state);
9564 goto fail;
9565 }
9566
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009567 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9568 if (ret)
9569 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009570
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009571 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9572 if (IS_ERR(crtc_state)) {
9573 ret = PTR_ERR(crtc_state);
9574 goto fail;
9575 }
9576
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009577 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009578
Chris Wilson64927112011-04-20 07:25:26 +01009579 if (!mode)
9580 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009581
Chris Wilsond2dff872011-04-19 08:36:26 +01009582 /* We need a framebuffer large enough to accommodate all accesses
9583 * that the plane may generate whilst we perform load detection.
9584 * We can not rely on the fbcon either being present (we get called
9585 * during its initialisation to detect all boot displays, or it may
9586 * not even exist) or that it is large enough to satisfy the
9587 * requested mode.
9588 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009589 fb = mode_fits_in_fbdev(dev, mode);
9590 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009591 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009592 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009593 } else
9594 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009595 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009596 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009597 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009598 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009599
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009600 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9601 if (ret)
9602 goto fail;
9603
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009604 drm_framebuffer_unreference(fb);
9605
9606 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9607 if (ret)
9608 goto fail;
9609
9610 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9611 if (!ret)
9612 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9613 if (!ret)
9614 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9615 if (ret) {
9616 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9617 goto fail;
9618 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009619
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009620 ret = drm_atomic_commit(state);
9621 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009622 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009623 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009624 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009625
9626 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009627 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009628
Jesse Barnes79e53942008-11-07 14:24:08 -08009629 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009630 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009631 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009632
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009633fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009634 if (state) {
9635 drm_atomic_state_put(state);
9636 state = NULL;
9637 }
9638 if (restore_state) {
9639 drm_atomic_state_put(restore_state);
9640 restore_state = NULL;
9641 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009642
Rob Clark51fd3712013-11-19 12:10:12 -05009643 if (ret == -EDEADLK) {
9644 drm_modeset_backoff(ctx);
9645 goto retry;
9646 }
9647
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009648 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009649}
9650
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009651void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009652 struct intel_load_detect_pipe *old,
9653 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009654{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009655 struct intel_encoder *intel_encoder =
9656 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009657 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009658 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009659 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009660
Chris Wilsond2dff872011-04-19 08:36:26 +01009661 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009662 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009663 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009664
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009665 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009666 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009667
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009668 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009669 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009670 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009671 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009672}
9673
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009674static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009675 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009676{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009677 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009678 u32 dpll = pipe_config->dpll_hw_state.dpll;
9679
9680 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009681 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009682 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009683 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009684 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009685 return 96000;
9686 else
9687 return 48000;
9688}
9689
Jesse Barnes79e53942008-11-07 14:24:08 -08009690/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009691static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009692 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009693{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009694 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009695 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009696 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009697 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009698 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009699 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009700 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009701 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009702
9703 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009704 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009705 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009706 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009707
9708 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009709 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009710 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9711 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009712 } else {
9713 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9714 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9715 }
9716
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009717 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009718 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009719 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9720 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009721 else
9722 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009723 DPLL_FPA01_P1_POST_DIV_SHIFT);
9724
9725 switch (dpll & DPLL_MODE_MASK) {
9726 case DPLLB_MODE_DAC_SERIAL:
9727 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9728 5 : 10;
9729 break;
9730 case DPLLB_MODE_LVDS:
9731 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9732 7 : 14;
9733 break;
9734 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009735 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009736 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009737 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009738 }
9739
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009740 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009741 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009742 else
Imre Deakdccbea32015-06-22 23:35:51 +03009743 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009744 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009745 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009746 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009747
9748 if (is_lvds) {
9749 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9750 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009751
9752 if (lvds & LVDS_CLKB_POWER_UP)
9753 clock.p2 = 7;
9754 else
9755 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009756 } else {
9757 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9758 clock.p1 = 2;
9759 else {
9760 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9761 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9762 }
9763 if (dpll & PLL_P2_DIVIDE_BY_4)
9764 clock.p2 = 4;
9765 else
9766 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009767 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009768
Imre Deakdccbea32015-06-22 23:35:51 +03009769 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009770 }
9771
Ville Syrjälä18442d02013-09-13 16:00:08 +03009772 /*
9773 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009774 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009775 * encoder's get_config() function.
9776 */
Imre Deakdccbea32015-06-22 23:35:51 +03009777 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009778}
9779
Ville Syrjälä6878da02013-09-13 15:59:11 +03009780int intel_dotclock_calculate(int link_freq,
9781 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009782{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009783 /*
9784 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009785 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009786 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009787 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009788 *
9789 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009790 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009791 */
9792
Ville Syrjälä6878da02013-09-13 15:59:11 +03009793 if (!m_n->link_n)
9794 return 0;
9795
9796 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9797}
9798
Ville Syrjälä18442d02013-09-13 16:00:08 +03009799static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009800 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009801{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009802 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009803
9804 /* read out port_clock from the DPLL */
9805 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009806
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009807 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009808 * In case there is an active pipe without active ports,
9809 * we may need some idea for the dotclock anyway.
9810 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009811 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009812 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009813 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009814 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009815}
9816
9817/** Returns the currently programmed mode of the given pipe. */
9818struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9819 struct drm_crtc *crtc)
9820{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009821 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009823 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009824 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009825 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009826 int htot = I915_READ(HTOTAL(cpu_transcoder));
9827 int hsync = I915_READ(HSYNC(cpu_transcoder));
9828 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9829 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009830 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009831
9832 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9833 if (!mode)
9834 return NULL;
9835
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009836 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9837 if (!pipe_config) {
9838 kfree(mode);
9839 return NULL;
9840 }
9841
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009842 /*
9843 * Construct a pipe_config sufficient for getting the clock info
9844 * back out of crtc_clock_get.
9845 *
9846 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9847 * to use a real value here instead.
9848 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009849 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9850 pipe_config->pixel_multiplier = 1;
9851 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9852 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9853 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9854 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009855
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009856 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009857 mode->hdisplay = (htot & 0xffff) + 1;
9858 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9859 mode->hsync_start = (hsync & 0xffff) + 1;
9860 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9861 mode->vdisplay = (vtot & 0xffff) + 1;
9862 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9863 mode->vsync_start = (vsync & 0xffff) + 1;
9864 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9865
9866 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009867
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009868 kfree(pipe_config);
9869
Jesse Barnes79e53942008-11-07 14:24:08 -08009870 return mode;
9871}
9872
9873static void intel_crtc_destroy(struct drm_crtc *crtc)
9874{
9875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009876 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009877 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009878
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009879 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009880 work = intel_crtc->flip_work;
9881 intel_crtc->flip_work = NULL;
9882 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009883
Daniel Vetter5a21b662016-05-24 17:13:53 +02009884 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009885 cancel_work_sync(&work->mmio_work);
9886 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009887 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009888 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009889
9890 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009891
Jesse Barnes79e53942008-11-07 14:24:08 -08009892 kfree(intel_crtc);
9893}
9894
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009895static void intel_unpin_work_fn(struct work_struct *__work)
9896{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009897 struct intel_flip_work *work =
9898 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009899 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9900 struct drm_device *dev = crtc->base.dev;
9901 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009902
Daniel Vetter5a21b662016-05-24 17:13:53 +02009903 if (is_mmio_work(work))
9904 flush_work(&work->mmio_work);
9905
9906 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009907 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009908 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009909 mutex_unlock(&dev->struct_mutex);
9910
Chris Wilsone8a261e2016-07-20 13:31:49 +01009911 i915_gem_request_put(work->flip_queued_req);
9912
Chris Wilson5748b6a2016-08-04 16:32:38 +01009913 intel_frontbuffer_flip_complete(to_i915(dev),
9914 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009915 intel_fbc_post_update(crtc);
9916 drm_framebuffer_unreference(work->old_fb);
9917
9918 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9919 atomic_dec(&crtc->unpin_work_count);
9920
9921 kfree(work);
9922}
9923
9924/* Is 'a' after or equal to 'b'? */
9925static bool g4x_flip_count_after_eq(u32 a, u32 b)
9926{
9927 return !((a - b) & 0x80000000);
9928}
9929
9930static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9931 struct intel_flip_work *work)
9932{
9933 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009934 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009935
Chris Wilson8af29b02016-09-09 14:11:47 +01009936 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009937 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009938
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009939 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +02009940 * The relevant registers doen't exist on pre-ctg.
9941 * As the flip done interrupt doesn't trigger for mmio
9942 * flips on gmch platforms, a flip count check isn't
9943 * really needed there. But since ctg has the registers,
9944 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009945 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01009946 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009947 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009948
Daniel Vetter5a21b662016-05-24 17:13:53 +02009949 /*
9950 * BDW signals flip done immediately if the plane
9951 * is disabled, even if the plane enable is already
9952 * armed to occur at the next vblank :(
9953 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02009954
Daniel Vetter5a21b662016-05-24 17:13:53 +02009955 /*
9956 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9957 * used the same base address. In that case the mmio flip might
9958 * have completed, but the CS hasn't even executed the flip yet.
9959 *
9960 * A flip count check isn't enough as the CS might have updated
9961 * the base address just after start of vblank, but before we
9962 * managed to process the interrupt. This means we'd complete the
9963 * CS flip too soon.
9964 *
9965 * Combining both checks should get us a good enough result. It may
9966 * still happen that the CS flip has been executed, but has not
9967 * yet actually completed. But in case the base address is the same
9968 * anyway, we don't really care.
9969 */
9970 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9971 crtc->flip_work->gtt_offset &&
9972 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
9973 crtc->flip_work->flip_count);
9974}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009975
Daniel Vetter5a21b662016-05-24 17:13:53 +02009976static bool
9977__pageflip_finished_mmio(struct intel_crtc *crtc,
9978 struct intel_flip_work *work)
9979{
9980 /*
9981 * MMIO work completes when vblank is different from
9982 * flip_queued_vblank.
9983 *
9984 * Reset counter value doesn't matter, this is handled by
9985 * i915_wait_request finishing early, so no need to handle
9986 * reset here.
9987 */
9988 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009989}
9990
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009991
9992static bool pageflip_finished(struct intel_crtc *crtc,
9993 struct intel_flip_work *work)
9994{
9995 if (!atomic_read(&work->pending))
9996 return false;
9997
9998 smp_rmb();
9999
Daniel Vetter5a21b662016-05-24 17:13:53 +020010000 if (is_mmio_work(work))
10001 return __pageflip_finished_mmio(crtc, work);
10002 else
10003 return __pageflip_finished_cs(crtc, work);
10004}
10005
10006void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10007{
Chris Wilson91c8a322016-07-05 10:40:23 +010010008 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010009 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010010 struct intel_flip_work *work;
10011 unsigned long flags;
10012
10013 /* Ignore early vblank irqs */
10014 if (!crtc)
10015 return;
10016
Daniel Vetterf3260382014-09-15 14:55:23 +020010017 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010018 * This is called both by irq handlers and the reset code (to complete
10019 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010020 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010021 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010022 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010023
10024 if (work != NULL &&
10025 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010026 pageflip_finished(crtc, work))
10027 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010028
10029 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010030}
10031
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010032void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010033{
Chris Wilson91c8a322016-07-05 10:40:23 +010010034 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010035 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010036 struct intel_flip_work *work;
10037 unsigned long flags;
10038
10039 /* Ignore early vblank irqs */
10040 if (!crtc)
10041 return;
10042
10043 /*
10044 * This is called both by irq handlers and the reset code (to complete
10045 * lost pageflips) so needs the full irqsave spinlocks.
10046 */
10047 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010048 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010049
Daniel Vetter5a21b662016-05-24 17:13:53 +020010050 if (work != NULL &&
10051 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010052 pageflip_finished(crtc, work))
10053 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010054
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010055 spin_unlock_irqrestore(&dev->event_lock, flags);
10056}
10057
Daniel Vetter5a21b662016-05-24 17:13:53 +020010058static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10059 struct intel_flip_work *work)
10060{
10061 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10062
10063 /* Ensure that the work item is consistent when activating it ... */
10064 smp_mb__before_atomic();
10065 atomic_set(&work->pending, 1);
10066}
10067
10068static int intel_gen2_queue_flip(struct drm_device *dev,
10069 struct drm_crtc *crtc,
10070 struct drm_framebuffer *fb,
10071 struct drm_i915_gem_object *obj,
10072 struct drm_i915_gem_request *req,
10073 uint32_t flags)
10074{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010076 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010077
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010078 cs = intel_ring_begin(req, 6);
10079 if (IS_ERR(cs))
10080 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010081
10082 /* Can't queue multiple flips, so wait for the previous
10083 * one to finish before executing the next.
10084 */
10085 if (intel_crtc->plane)
10086 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10087 else
10088 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010089 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10090 *cs++ = MI_NOOP;
10091 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10092 *cs++ = fb->pitches[0];
10093 *cs++ = intel_crtc->flip_work->gtt_offset;
10094 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010095
10096 return 0;
10097}
10098
10099static int intel_gen3_queue_flip(struct drm_device *dev,
10100 struct drm_crtc *crtc,
10101 struct drm_framebuffer *fb,
10102 struct drm_i915_gem_object *obj,
10103 struct drm_i915_gem_request *req,
10104 uint32_t flags)
10105{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010107 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010108
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010109 cs = intel_ring_begin(req, 6);
10110 if (IS_ERR(cs))
10111 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010112
10113 if (intel_crtc->plane)
10114 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10115 else
10116 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010117 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10118 *cs++ = MI_NOOP;
10119 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10120 *cs++ = fb->pitches[0];
10121 *cs++ = intel_crtc->flip_work->gtt_offset;
10122 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010123
10124 return 0;
10125}
10126
10127static int intel_gen4_queue_flip(struct drm_device *dev,
10128 struct drm_crtc *crtc,
10129 struct drm_framebuffer *fb,
10130 struct drm_i915_gem_object *obj,
10131 struct drm_i915_gem_request *req,
10132 uint32_t flags)
10133{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010134 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010136 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010137
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010138 cs = intel_ring_begin(req, 4);
10139 if (IS_ERR(cs))
10140 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010141
10142 /* i965+ uses the linear or tiled offsets from the
10143 * Display Registers (which do not change across a page-flip)
10144 * so we need only reprogram the base address.
10145 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010146 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10147 *cs++ = fb->pitches[0];
10148 *cs++ = intel_crtc->flip_work->gtt_offset |
10149 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010150
10151 /* XXX Enabling the panel-fitter across page-flip is so far
10152 * untested on non-native modes, so ignore it for now.
10153 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10154 */
10155 pf = 0;
10156 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010157 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010158
10159 return 0;
10160}
10161
10162static int intel_gen6_queue_flip(struct drm_device *dev,
10163 struct drm_crtc *crtc,
10164 struct drm_framebuffer *fb,
10165 struct drm_i915_gem_object *obj,
10166 struct drm_i915_gem_request *req,
10167 uint32_t flags)
10168{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010169 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010171 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010172
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010173 cs = intel_ring_begin(req, 4);
10174 if (IS_ERR(cs))
10175 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010176
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010177 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10178 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10179 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010180
10181 /* Contrary to the suggestions in the documentation,
10182 * "Enable Panel Fitter" does not seem to be required when page
10183 * flipping with a non-native mode, and worse causes a normal
10184 * modeset to fail.
10185 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10186 */
10187 pf = 0;
10188 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010189 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010190
10191 return 0;
10192}
10193
10194static int intel_gen7_queue_flip(struct drm_device *dev,
10195 struct drm_crtc *crtc,
10196 struct drm_framebuffer *fb,
10197 struct drm_i915_gem_object *obj,
10198 struct drm_i915_gem_request *req,
10199 uint32_t flags)
10200{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010201 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010203 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010204 int len, ret;
10205
10206 switch (intel_crtc->plane) {
10207 case PLANE_A:
10208 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10209 break;
10210 case PLANE_B:
10211 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10212 break;
10213 case PLANE_C:
10214 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10215 break;
10216 default:
10217 WARN_ONCE(1, "unknown plane in flip command\n");
10218 return -ENODEV;
10219 }
10220
10221 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010222 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010223 len += 6;
10224 /*
10225 * On Gen 8, SRM is now taking an extra dword to accommodate
10226 * 48bits addresses, and we need a NOOP for the batch size to
10227 * stay even.
10228 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010229 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010230 len += 2;
10231 }
10232
10233 /*
10234 * BSpec MI_DISPLAY_FLIP for IVB:
10235 * "The full packet must be contained within the same cache line."
10236 *
10237 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10238 * cacheline, if we ever start emitting more commands before
10239 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10240 * then do the cacheline alignment, and finally emit the
10241 * MI_DISPLAY_FLIP.
10242 */
10243 ret = intel_ring_cacheline_align(req);
10244 if (ret)
10245 return ret;
10246
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010247 cs = intel_ring_begin(req, len);
10248 if (IS_ERR(cs))
10249 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010250
10251 /* Unmask the flip-done completion message. Note that the bspec says that
10252 * we should do this for both the BCS and RCS, and that we must not unmask
10253 * more than one flip event at any time (or ensure that one flip message
10254 * can be sent by waiting for flip-done prior to queueing new flips).
10255 * Experimentation says that BCS works despite DERRMR masking all
10256 * flip-done completion events and that unmasking all planes at once
10257 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10258 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10259 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010260 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010261 *cs++ = MI_LOAD_REGISTER_IMM(1);
10262 *cs++ = i915_mmio_reg_offset(DERRMR);
10263 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10264 DERRMR_PIPEB_PRI_FLIP_DONE |
10265 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010266 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010267 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10268 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010269 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010270 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10271 *cs++ = i915_mmio_reg_offset(DERRMR);
10272 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010273 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010274 *cs++ = 0;
10275 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010276 }
10277 }
10278
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010279 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10280 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10281 *cs++ = intel_crtc->flip_work->gtt_offset;
10282 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010283
10284 return 0;
10285}
10286
10287static bool use_mmio_flip(struct intel_engine_cs *engine,
10288 struct drm_i915_gem_object *obj)
10289{
10290 /*
10291 * This is not being used for older platforms, because
10292 * non-availability of flip done interrupt forces us to use
10293 * CS flips. Older platforms derive flip done using some clever
10294 * tricks involving the flip_pending status bits and vblank irqs.
10295 * So using MMIO flips there would disrupt this mechanism.
10296 */
10297
10298 if (engine == NULL)
10299 return true;
10300
10301 if (INTEL_GEN(engine->i915) < 5)
10302 return false;
10303
10304 if (i915.use_mmio_flip < 0)
10305 return false;
10306 else if (i915.use_mmio_flip > 0)
10307 return true;
10308 else if (i915.enable_execlists)
10309 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010310
Chris Wilsond07f0e52016-10-28 13:58:44 +010010311 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010312}
10313
10314static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10315 unsigned int rotation,
10316 struct intel_flip_work *work)
10317{
10318 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010319 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010320 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10321 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010322 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010323
10324 ctl = I915_READ(PLANE_CTL(pipe, 0));
10325 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010326 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010327 case DRM_FORMAT_MOD_NONE:
10328 break;
10329 case I915_FORMAT_MOD_X_TILED:
10330 ctl |= PLANE_CTL_TILED_X;
10331 break;
10332 case I915_FORMAT_MOD_Y_TILED:
10333 ctl |= PLANE_CTL_TILED_Y;
10334 break;
10335 case I915_FORMAT_MOD_Yf_TILED:
10336 ctl |= PLANE_CTL_TILED_YF;
10337 break;
10338 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010339 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010340 }
10341
10342 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010343 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10344 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10345 */
10346 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10347 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10348
10349 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10350 POSTING_READ(PLANE_SURF(pipe, 0));
10351}
10352
10353static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10354 struct intel_flip_work *work)
10355{
10356 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010357 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010358 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010359 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10360 u32 dspcntr;
10361
10362 dspcntr = I915_READ(reg);
10363
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010364 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010365 dspcntr |= DISPPLANE_TILED;
10366 else
10367 dspcntr &= ~DISPPLANE_TILED;
10368
10369 I915_WRITE(reg, dspcntr);
10370
10371 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10372 POSTING_READ(DSPSURF(intel_crtc->plane));
10373}
10374
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010375static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010376{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010377 struct intel_flip_work *work =
10378 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010379 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10380 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10381 struct intel_framebuffer *intel_fb =
10382 to_intel_framebuffer(crtc->base.primary->fb);
10383 struct drm_i915_gem_object *obj = intel_fb->obj;
10384
Chris Wilsond07f0e52016-10-28 13:58:44 +010010385 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010386
10387 intel_pipe_update_start(crtc);
10388
10389 if (INTEL_GEN(dev_priv) >= 9)
10390 skl_do_mmio_flip(crtc, work->rotation, work);
10391 else
10392 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10393 ilk_do_mmio_flip(crtc, work);
10394
10395 intel_pipe_update_end(crtc, work);
10396}
10397
10398static int intel_default_queue_flip(struct drm_device *dev,
10399 struct drm_crtc *crtc,
10400 struct drm_framebuffer *fb,
10401 struct drm_i915_gem_object *obj,
10402 struct drm_i915_gem_request *req,
10403 uint32_t flags)
10404{
10405 return -ENODEV;
10406}
10407
10408static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10409 struct intel_crtc *intel_crtc,
10410 struct intel_flip_work *work)
10411{
10412 u32 addr, vblank;
10413
10414 if (!atomic_read(&work->pending))
10415 return false;
10416
10417 smp_rmb();
10418
10419 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10420 if (work->flip_ready_vblank == 0) {
10421 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010422 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010423 return false;
10424
10425 work->flip_ready_vblank = vblank;
10426 }
10427
10428 if (vblank - work->flip_ready_vblank < 3)
10429 return false;
10430
10431 /* Potential stall - if we see that the flip has happened,
10432 * assume a missed interrupt. */
10433 if (INTEL_GEN(dev_priv) >= 4)
10434 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10435 else
10436 addr = I915_READ(DSPADDR(intel_crtc->plane));
10437
10438 /* There is a potential issue here with a false positive after a flip
10439 * to the same address. We could address this by checking for a
10440 * non-incrementing frame counter.
10441 */
10442 return addr == work->gtt_offset;
10443}
10444
10445void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10446{
Chris Wilson91c8a322016-07-05 10:40:23 +010010447 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010448 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010449 struct intel_flip_work *work;
10450
10451 WARN_ON(!in_interrupt());
10452
10453 if (crtc == NULL)
10454 return;
10455
10456 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010457 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010458
10459 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010460 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010461 WARN_ONCE(1,
10462 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010463 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10464 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010465 work = NULL;
10466 }
10467
10468 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010469 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010470 intel_queue_rps_boost_for_request(work->flip_queued_req);
10471 spin_unlock(&dev->event_lock);
10472}
10473
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010474__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010475static int intel_crtc_page_flip(struct drm_crtc *crtc,
10476 struct drm_framebuffer *fb,
10477 struct drm_pending_vblank_event *event,
10478 uint32_t page_flip_flags)
10479{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010480 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010481 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010482 struct drm_framebuffer *old_fb = crtc->primary->fb;
10483 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10485 struct drm_plane *primary = crtc->primary;
10486 enum pipe pipe = intel_crtc->pipe;
10487 struct intel_flip_work *work;
10488 struct intel_engine_cs *engine;
10489 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010490 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010491 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010492 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010493
Daniel Vetter5a21b662016-05-24 17:13:53 +020010494 /*
10495 * drm_mode_page_flip_ioctl() should already catch this, but double
10496 * check to be safe. In the future we may enable pageflipping from
10497 * a disabled primary plane.
10498 */
10499 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10500 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010501
Daniel Vetter5a21b662016-05-24 17:13:53 +020010502 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010503 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010504 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010505
Daniel Vetter5a21b662016-05-24 17:13:53 +020010506 /*
10507 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10508 * Note that pitch changes could also affect these register.
10509 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010510 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010511 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10512 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10513 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010514
Daniel Vetter5a21b662016-05-24 17:13:53 +020010515 if (i915_terminally_wedged(&dev_priv->gpu_error))
10516 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010517
Daniel Vetter5a21b662016-05-24 17:13:53 +020010518 work = kzalloc(sizeof(*work), GFP_KERNEL);
10519 if (work == NULL)
10520 return -ENOMEM;
10521
10522 work->event = event;
10523 work->crtc = crtc;
10524 work->old_fb = old_fb;
10525 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010526
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010527 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010528 if (ret)
10529 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010530
Daniel Vetter5a21b662016-05-24 17:13:53 +020010531 /* We borrow the event spin lock for protecting flip_work */
10532 spin_lock_irq(&dev->event_lock);
10533 if (intel_crtc->flip_work) {
10534 /* Before declaring the flip queue wedged, check if
10535 * the hardware completed the operation behind our backs.
10536 */
10537 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10538 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10539 page_flip_completed(intel_crtc);
10540 } else {
10541 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10542 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010543
Daniel Vetter5a21b662016-05-24 17:13:53 +020010544 drm_crtc_vblank_put(crtc);
10545 kfree(work);
10546 return -EBUSY;
10547 }
10548 }
10549 intel_crtc->flip_work = work;
10550 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010551
Daniel Vetter5a21b662016-05-24 17:13:53 +020010552 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10553 flush_workqueue(dev_priv->wq);
10554
10555 /* Reference the objects for the scheduled work. */
10556 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010557
10558 crtc->primary->fb = fb;
10559 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010560
Chris Wilson25dc5562016-07-20 13:31:52 +010010561 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010562
10563 ret = i915_mutex_lock_interruptible(dev);
10564 if (ret)
10565 goto cleanup;
10566
Chris Wilson8af29b02016-09-09 14:11:47 +010010567 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
10568 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010569 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010570 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010571 }
10572
10573 atomic_inc(&intel_crtc->unpin_work_count);
10574
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010575 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010576 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10577
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010578 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010579 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010580 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010581 /* vlv: DISPLAY_FLIP fails to change tiling */
10582 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010583 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010584 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010585 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010586 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010587 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010588 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010589 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010590 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010591 }
10592
10593 mmio_flip = use_mmio_flip(engine, obj);
10594
Chris Wilson058d88c2016-08-15 10:49:06 +010010595 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10596 if (IS_ERR(vma)) {
10597 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010598 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010599 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010600
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010601 work->old_vma = to_intel_plane_state(primary->state)->vma;
10602 to_intel_plane_state(primary->state)->vma = vma;
10603
10604 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010605 work->rotation = crtc->primary->state->rotation;
10606
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010607 /*
10608 * There's the potential that the next frame will not be compatible with
10609 * FBC, so we want to call pre_update() before the actual page flip.
10610 * The problem is that pre_update() caches some information about the fb
10611 * object, so we want to do this only after the object is pinned. Let's
10612 * be on the safe side and do this immediately before scheduling the
10613 * flip.
10614 */
10615 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10616 to_intel_plane_state(primary->state));
10617
Daniel Vetter5a21b662016-05-24 17:13:53 +020010618 if (mmio_flip) {
10619 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010620 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010621 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010622 request = i915_gem_request_alloc(engine,
10623 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010624 if (IS_ERR(request)) {
10625 ret = PTR_ERR(request);
10626 goto cleanup_unpin;
10627 }
10628
Chris Wilsona2bc4692016-09-09 14:11:56 +010010629 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010630 if (ret)
10631 goto cleanup_request;
10632
Daniel Vetter5a21b662016-05-24 17:13:53 +020010633 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10634 page_flip_flags);
10635 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010636 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010637
10638 intel_mark_page_flip_active(intel_crtc, work);
10639
Chris Wilson8e637172016-08-02 22:50:26 +010010640 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010641 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010642 }
10643
Chris Wilson92117f02016-11-28 14:36:48 +000010644 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010645 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10646 to_intel_plane(primary)->frontbuffer_bit);
10647 mutex_unlock(&dev->struct_mutex);
10648
Chris Wilson5748b6a2016-08-04 16:32:38 +010010649 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010650 to_intel_plane(primary)->frontbuffer_bit);
10651
10652 trace_i915_flip_request(intel_crtc->plane, obj);
10653
10654 return 0;
10655
Chris Wilson8e637172016-08-02 22:50:26 +010010656cleanup_request:
10657 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010658cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010659 to_intel_plane_state(primary->state)->vma = work->old_vma;
10660 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010661cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010662 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010663unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010664 mutex_unlock(&dev->struct_mutex);
10665cleanup:
10666 crtc->primary->fb = old_fb;
10667 update_state_fb(crtc->primary);
10668
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010669 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010670 drm_framebuffer_unreference(work->old_fb);
10671
10672 spin_lock_irq(&dev->event_lock);
10673 intel_crtc->flip_work = NULL;
10674 spin_unlock_irq(&dev->event_lock);
10675
10676 drm_crtc_vblank_put(crtc);
10677free_work:
10678 kfree(work);
10679
10680 if (ret == -EIO) {
10681 struct drm_atomic_state *state;
10682 struct drm_plane_state *plane_state;
10683
10684out_hang:
10685 state = drm_atomic_state_alloc(dev);
10686 if (!state)
10687 return -ENOMEM;
10688 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
10689
10690retry:
10691 plane_state = drm_atomic_get_plane_state(state, primary);
10692 ret = PTR_ERR_OR_ZERO(plane_state);
10693 if (!ret) {
10694 drm_atomic_set_fb_for_plane(plane_state, fb);
10695
10696 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10697 if (!ret)
10698 ret = drm_atomic_commit(state);
10699 }
10700
10701 if (ret == -EDEADLK) {
10702 drm_modeset_backoff(state->acquire_ctx);
10703 drm_atomic_state_clear(state);
10704 goto retry;
10705 }
10706
Chris Wilson08536952016-10-14 13:18:18 +010010707 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010708
10709 if (ret == 0 && event) {
10710 spin_lock_irq(&dev->event_lock);
10711 drm_crtc_send_vblank_event(crtc, event);
10712 spin_unlock_irq(&dev->event_lock);
10713 }
10714 }
10715 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010716}
10717
Daniel Vetter5a21b662016-05-24 17:13:53 +020010718
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010719/**
10720 * intel_wm_need_update - Check whether watermarks need updating
10721 * @plane: drm plane
10722 * @state: new plane state
10723 *
10724 * Check current plane state versus the new one to determine whether
10725 * watermarks need to be recalculated.
10726 *
10727 * Returns true or false.
10728 */
10729static bool intel_wm_need_update(struct drm_plane *plane,
10730 struct drm_plane_state *state)
10731{
Matt Roperd21fbe82015-09-24 15:53:12 -070010732 struct intel_plane_state *new = to_intel_plane_state(state);
10733 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10734
10735 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010736 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010737 return true;
10738
10739 if (!cur->base.fb || !new->base.fb)
10740 return false;
10741
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010742 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010743 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010744 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10745 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10746 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10747 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010748 return true;
10749
10750 return false;
10751}
10752
Matt Roperd21fbe82015-09-24 15:53:12 -070010753static bool needs_scaling(struct intel_plane_state *state)
10754{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010755 int src_w = drm_rect_width(&state->base.src) >> 16;
10756 int src_h = drm_rect_height(&state->base.src) >> 16;
10757 int dst_w = drm_rect_width(&state->base.dst);
10758 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010759
10760 return (src_w != dst_w || src_h != dst_h);
10761}
10762
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010763int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10764 struct drm_plane_state *plane_state)
10765{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010766 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010767 struct drm_crtc *crtc = crtc_state->crtc;
10768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010769 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010770 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010771 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010772 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010773 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010774 bool mode_changed = needs_modeset(crtc_state);
10775 bool was_crtc_enabled = crtc->state->active;
10776 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010777 bool turn_off, turn_on, visible, was_visible;
10778 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010779 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010780
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010781 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010782 ret = skl_update_scaler_plane(
10783 to_intel_crtc_state(crtc_state),
10784 to_intel_plane_state(plane_state));
10785 if (ret)
10786 return ret;
10787 }
10788
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010789 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010790 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010791
10792 if (!was_crtc_enabled && WARN_ON(was_visible))
10793 was_visible = false;
10794
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010795 /*
10796 * Visibility is calculated as if the crtc was on, but
10797 * after scaler setup everything depends on it being off
10798 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010799 *
10800 * FIXME this is wrong for watermarks. Watermarks should also
10801 * be computed as if the pipe would be active. Perhaps move
10802 * per-plane wm computation to the .check_plane() hook, and
10803 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010804 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010805 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010806 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010807 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10808 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010809
10810 if (!was_visible && !visible)
10811 return 0;
10812
Maarten Lankhorste8861672016-02-24 11:24:26 +010010813 if (fb != old_plane_state->base.fb)
10814 pipe_config->fb_changed = true;
10815
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010816 turn_off = was_visible && (!visible || mode_changed);
10817 turn_on = visible && (!was_visible || mode_changed);
10818
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010819 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010820 intel_crtc->base.base.id, intel_crtc->base.name,
10821 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010822 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010823
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010824 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010825 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010826 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010827 turn_off, turn_on, mode_changed);
10828
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010829 if (turn_on) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010830 if (INTEL_GEN(dev_priv) < 5)
10831 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010832
10833 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010834 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010835 pipe_config->disable_cxsr = true;
10836 } else if (turn_off) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010837 if (INTEL_GEN(dev_priv) < 5)
10838 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010839
Ville Syrjälä852eb002015-06-24 22:00:07 +030010840 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010841 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010842 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010843 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010844 if (INTEL_GEN(dev_priv) < 5) {
10845 /* FIXME bollocks */
10846 pipe_config->update_wm_pre = true;
10847 pipe_config->update_wm_post = true;
10848 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010849 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010850
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010851 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010852 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010853
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010854 /*
10855 * WaCxSRDisabledForSpriteScaling:ivb
10856 *
10857 * cstate->update_wm was already set above, so this flag will
10858 * take effect when we commit and program watermarks.
10859 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010860 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010861 needs_scaling(to_intel_plane_state(plane_state)) &&
10862 !needs_scaling(old_plane_state))
10863 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010864
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010865 return 0;
10866}
10867
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010868static bool encoders_cloneable(const struct intel_encoder *a,
10869 const struct intel_encoder *b)
10870{
10871 /* masks could be asymmetric, so check both ways */
10872 return a == b || (a->cloneable & (1 << b->type) &&
10873 b->cloneable & (1 << a->type));
10874}
10875
10876static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10877 struct intel_crtc *crtc,
10878 struct intel_encoder *encoder)
10879{
10880 struct intel_encoder *source_encoder;
10881 struct drm_connector *connector;
10882 struct drm_connector_state *connector_state;
10883 int i;
10884
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010885 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010886 if (connector_state->crtc != &crtc->base)
10887 continue;
10888
10889 source_encoder =
10890 to_intel_encoder(connector_state->best_encoder);
10891 if (!encoders_cloneable(encoder, source_encoder))
10892 return false;
10893 }
10894
10895 return true;
10896}
10897
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010898static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10899 struct drm_crtc_state *crtc_state)
10900{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010901 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010902 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010904 struct intel_crtc_state *pipe_config =
10905 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010906 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010907 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010908 bool mode_changed = needs_modeset(crtc_state);
10909
Ville Syrjälä852eb002015-06-24 22:00:07 +030010910 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010911 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010912
Maarten Lankhorstad421372015-06-15 12:33:42 +020010913 if (mode_changed && crtc_state->enable &&
10914 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010915 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010916 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10917 pipe_config);
10918 if (ret)
10919 return ret;
10920 }
10921
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010922 if (crtc_state->color_mgmt_changed) {
10923 ret = intel_color_check(crtc, crtc_state);
10924 if (ret)
10925 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010926
10927 /*
10928 * Changing color management on Intel hardware is
10929 * handled as part of planes update.
10930 */
10931 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010932 }
10933
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010934 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010935 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010936 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010937 if (ret) {
10938 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010939 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010940 }
10941 }
10942
10943 if (dev_priv->display.compute_intermediate_wm &&
10944 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10945 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10946 return 0;
10947
10948 /*
10949 * Calculate 'intermediate' watermarks that satisfy both the
10950 * old state and the new state. We can program these
10951 * immediately.
10952 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010953 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010954 intel_crtc,
10955 pipe_config);
10956 if (ret) {
10957 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10958 return ret;
10959 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010960 } else if (dev_priv->display.compute_intermediate_wm) {
10961 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10962 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010963 }
10964
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010965 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010966 if (mode_changed)
10967 ret = skl_update_scaler_crtc(pipe_config);
10968
10969 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010970 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010971 pipe_config);
10972 }
10973
10974 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010975}
10976
Jani Nikula65b38e02015-04-13 11:26:56 +030010977static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010978 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020010979 .atomic_begin = intel_begin_crtc_commit,
10980 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010981 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010982};
10983
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010984static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10985{
10986 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010987 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010988
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010989 drm_connector_list_iter_begin(dev, &conn_iter);
10990 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010991 if (connector->base.state->crtc)
10992 drm_connector_unreference(&connector->base);
10993
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010994 if (connector->base.encoder) {
10995 connector->base.state->best_encoder =
10996 connector->base.encoder;
10997 connector->base.state->crtc =
10998 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010999
11000 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011001 } else {
11002 connector->base.state->best_encoder = NULL;
11003 connector->base.state->crtc = NULL;
11004 }
11005 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011006 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011007}
11008
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011009static void
Robin Schroereba905b2014-05-18 02:24:50 +020011010connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011011 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011012{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011013 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011014 int bpp = pipe_config->pipe_bpp;
11015
11016 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011017 connector->base.base.id,
11018 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011019
11020 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011021 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011022 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011023 bpp, info->bpc * 3);
11024 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011025 }
11026
Mario Kleiner196f9542016-07-06 12:05:45 +020011027 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011028 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011029 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11030 bpp);
11031 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011032 }
11033}
11034
11035static int
11036compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011037 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011038{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011039 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011040 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011041 struct drm_connector *connector;
11042 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011043 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011044
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011045 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11046 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011047 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011048 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011049 bpp = 12*3;
11050 else
11051 bpp = 8*3;
11052
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011053
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011054 pipe_config->pipe_bpp = bpp;
11055
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011056 state = pipe_config->base.state;
11057
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011058 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011059 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011060 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011061 continue;
11062
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011063 connected_sink_compute_bpp(to_intel_connector(connector),
11064 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011065 }
11066
11067 return bpp;
11068}
11069
Daniel Vetter644db712013-09-19 14:53:58 +020011070static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11071{
11072 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11073 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011074 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011075 mode->crtc_hdisplay, mode->crtc_hsync_start,
11076 mode->crtc_hsync_end, mode->crtc_htotal,
11077 mode->crtc_vdisplay, mode->crtc_vsync_start,
11078 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11079}
11080
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011081static inline void
11082intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011083 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011084{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011085 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11086 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011087 m_n->gmch_m, m_n->gmch_n,
11088 m_n->link_m, m_n->link_n, m_n->tu);
11089}
11090
Daniel Vetterc0b03412013-05-28 12:05:54 +020011091static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011092 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011093 const char *context)
11094{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011095 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011096 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011097 struct drm_plane *plane;
11098 struct intel_plane *intel_plane;
11099 struct intel_plane_state *state;
11100 struct drm_framebuffer *fb;
11101
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011102 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11103 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011104
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011105 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11106 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011107 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011108
11109 if (pipe_config->has_pch_encoder)
11110 intel_dump_m_n_config(pipe_config, "fdi",
11111 pipe_config->fdi_lanes,
11112 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011113
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011114 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011115 intel_dump_m_n_config(pipe_config, "dp m_n",
11116 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011117 if (pipe_config->has_drrs)
11118 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11119 pipe_config->lane_count,
11120 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011121 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011122
Daniel Vetter55072d12014-11-20 16:10:28 +010011123 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011124 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011125
Daniel Vetterc0b03412013-05-28 12:05:54 +020011126 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011127 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011128 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011129 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11130 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011131 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011132 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011133 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11134 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011135
11136 if (INTEL_GEN(dev_priv) >= 9)
11137 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11138 crtc->num_scalers,
11139 pipe_config->scaler_state.scaler_users,
11140 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011141
11142 if (HAS_GMCH_DISPLAY(dev_priv))
11143 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11144 pipe_config->gmch_pfit.control,
11145 pipe_config->gmch_pfit.pgm_ratios,
11146 pipe_config->gmch_pfit.lvds_border_bits);
11147 else
11148 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11149 pipe_config->pch_pfit.pos,
11150 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011151 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011152
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011153 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11154 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011155
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011156 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011157
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011158 DRM_DEBUG_KMS("planes on this crtc\n");
11159 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011160 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011161 intel_plane = to_intel_plane(plane);
11162 if (intel_plane->pipe != crtc->pipe)
11163 continue;
11164
11165 state = to_intel_plane_state(plane->state);
11166 fb = state->base.fb;
11167 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011168 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11169 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011170 continue;
11171 }
11172
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011173 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11174 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011175 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011176 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011177 if (INTEL_GEN(dev_priv) >= 9)
11178 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11179 state->scaler_id,
11180 state->base.src.x1 >> 16,
11181 state->base.src.y1 >> 16,
11182 drm_rect_width(&state->base.src) >> 16,
11183 drm_rect_height(&state->base.src) >> 16,
11184 state->base.dst.x1, state->base.dst.y1,
11185 drm_rect_width(&state->base.dst),
11186 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011187 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011188}
11189
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011190static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011191{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011192 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011193 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011194 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011195 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011196
11197 /*
11198 * Walk the connector list instead of the encoder
11199 * list to detect the problem on ddi platforms
11200 * where there's just one encoder per digital port.
11201 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011202 drm_for_each_connector(connector, dev) {
11203 struct drm_connector_state *connector_state;
11204 struct intel_encoder *encoder;
11205
11206 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11207 if (!connector_state)
11208 connector_state = connector->state;
11209
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011210 if (!connector_state->best_encoder)
11211 continue;
11212
11213 encoder = to_intel_encoder(connector_state->best_encoder);
11214
11215 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011216
11217 switch (encoder->type) {
11218 unsigned int port_mask;
11219 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011220 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011221 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011222 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011223 case INTEL_OUTPUT_HDMI:
11224 case INTEL_OUTPUT_EDP:
11225 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11226
11227 /* the same port mustn't appear more than once */
11228 if (used_ports & port_mask)
11229 return false;
11230
11231 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011232 break;
11233 case INTEL_OUTPUT_DP_MST:
11234 used_mst_ports |=
11235 1 << enc_to_mst(&encoder->base)->primary->port;
11236 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011237 default:
11238 break;
11239 }
11240 }
11241
Ville Syrjälä477321e2016-07-28 17:50:40 +030011242 /* can't mix MST and SST/HDMI on the same port */
11243 if (used_ports & used_mst_ports)
11244 return false;
11245
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011246 return true;
11247}
11248
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011249static void
11250clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11251{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011252 struct drm_i915_private *dev_priv =
11253 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011254 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011255 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011256 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011257 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011258 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011259
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011260 /* FIXME: before the switch to atomic started, a new pipe_config was
11261 * kzalloc'd. Code that depends on any field being zero should be
11262 * fixed, so that the crtc_state can be safely duplicated. For now,
11263 * only fields that are know to not cause problems are preserved. */
11264
Chandra Konduru663a3642015-04-07 15:28:41 -070011265 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011266 shared_dpll = crtc_state->shared_dpll;
11267 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011268 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011269 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11270 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011271
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011272 /* Keep base drm_crtc_state intact, only clear our extended struct */
11273 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11274 memset(&crtc_state->base + 1, 0,
11275 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011276
Chandra Konduru663a3642015-04-07 15:28:41 -070011277 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011278 crtc_state->shared_dpll = shared_dpll;
11279 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011280 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011281 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11282 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011283}
11284
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011285static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011286intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011287 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011288{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011289 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011290 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011291 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011292 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011293 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011294 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011295 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011296
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011297 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011298
Daniel Vettere143a212013-07-04 12:01:15 +020011299 pipe_config->cpu_transcoder =
11300 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011301
Imre Deak2960bc92013-07-30 13:36:32 +030011302 /*
11303 * Sanitize sync polarity flags based on requested ones. If neither
11304 * positive or negative polarity is requested, treat this as meaning
11305 * negative polarity.
11306 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011307 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011308 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011309 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011310
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011311 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011312 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011313 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011314
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011315 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11316 pipe_config);
11317 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011318 goto fail;
11319
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011320 /*
11321 * Determine the real pipe dimensions. Note that stereo modes can
11322 * increase the actual pipe size due to the frame doubling and
11323 * insertion of additional space for blanks between the frame. This
11324 * is stored in the crtc timings. We use the requested mode to do this
11325 * computation to clearly distinguish it from the adjusted mode, which
11326 * can be changed by the connectors in the below retry loop.
11327 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011328 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011329 &pipe_config->pipe_src_w,
11330 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011331
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011332 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011333 if (connector_state->crtc != crtc)
11334 continue;
11335
11336 encoder = to_intel_encoder(connector_state->best_encoder);
11337
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011338 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11339 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11340 goto fail;
11341 }
11342
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011343 /*
11344 * Determine output_types before calling the .compute_config()
11345 * hooks so that the hooks can use this information safely.
11346 */
11347 pipe_config->output_types |= 1 << encoder->type;
11348 }
11349
Daniel Vettere29c22c2013-02-21 00:00:16 +010011350encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011351 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011352 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011353 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011354
Daniel Vetter135c81b2013-07-21 21:37:09 +020011355 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011356 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11357 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011358
Daniel Vetter7758a112012-07-08 19:40:39 +020011359 /* Pass our mode to the connectors and the CRTC to give them a chance to
11360 * adjust it according to limitations or connector properties, and also
11361 * a chance to reject the mode entirely.
11362 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011363 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011364 if (connector_state->crtc != crtc)
11365 continue;
11366
11367 encoder = to_intel_encoder(connector_state->best_encoder);
11368
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011369 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011370 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011371 goto fail;
11372 }
11373 }
11374
Daniel Vetterff9a6752013-06-01 17:16:21 +020011375 /* Set default port clock if not overwritten by the encoder. Needs to be
11376 * done afterwards in case the encoder adjusts the mode. */
11377 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011378 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011379 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011380
Daniel Vettera43f6e02013-06-07 23:10:32 +020011381 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011382 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011383 DRM_DEBUG_KMS("CRTC fixup failed\n");
11384 goto fail;
11385 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011386
11387 if (ret == RETRY) {
11388 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11389 ret = -EINVAL;
11390 goto fail;
11391 }
11392
11393 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11394 retry = false;
11395 goto encoder_retry;
11396 }
11397
Daniel Vettere8fa4272015-08-12 11:43:34 +020011398 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011399 * only enable it on 6bpc panels and when its not a compliance
11400 * test requesting 6bpc video pattern.
11401 */
11402 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11403 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011404 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011405 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011406
Daniel Vetter7758a112012-07-08 19:40:39 +020011407fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011408 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011409}
11410
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011411static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011412intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011413{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011414 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011415 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020011416 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011417
Ville Syrjälä76688512014-01-10 11:28:06 +020011418 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011419 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11420 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011421
11422 /* Update hwmode for vblank functions */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011423 if (new_crtc_state->active)
11424 crtc->hwmode = new_crtc_state->adjusted_mode;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011425 else
11426 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011427
11428 /*
11429 * Update legacy state to satisfy fbc code. This can
11430 * be removed when fbc uses the atomic state.
11431 */
11432 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11433 struct drm_plane_state *plane_state = crtc->primary->state;
11434
11435 crtc->primary->fb = plane_state->fb;
11436 crtc->x = plane_state->src_x >> 16;
11437 crtc->y = plane_state->src_y >> 16;
11438 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011439 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011440}
11441
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011442static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011443{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011444 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011445
11446 if (clock1 == clock2)
11447 return true;
11448
11449 if (!clock1 || !clock2)
11450 return false;
11451
11452 diff = abs(clock1 - clock2);
11453
11454 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11455 return true;
11456
11457 return false;
11458}
11459
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011460static bool
11461intel_compare_m_n(unsigned int m, unsigned int n,
11462 unsigned int m2, unsigned int n2,
11463 bool exact)
11464{
11465 if (m == m2 && n == n2)
11466 return true;
11467
11468 if (exact || !m || !n || !m2 || !n2)
11469 return false;
11470
11471 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11472
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011473 if (n > n2) {
11474 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011475 m2 <<= 1;
11476 n2 <<= 1;
11477 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011478 } else if (n < n2) {
11479 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011480 m <<= 1;
11481 n <<= 1;
11482 }
11483 }
11484
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011485 if (n != n2)
11486 return false;
11487
11488 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011489}
11490
11491static bool
11492intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11493 struct intel_link_m_n *m2_n2,
11494 bool adjust)
11495{
11496 if (m_n->tu == m2_n2->tu &&
11497 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11498 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11499 intel_compare_m_n(m_n->link_m, m_n->link_n,
11500 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11501 if (adjust)
11502 *m2_n2 = *m_n;
11503
11504 return true;
11505 }
11506
11507 return false;
11508}
11509
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011510static void __printf(3, 4)
11511pipe_config_err(bool adjust, const char *name, const char *format, ...)
11512{
11513 char *level;
11514 unsigned int category;
11515 struct va_format vaf;
11516 va_list args;
11517
11518 if (adjust) {
11519 level = KERN_DEBUG;
11520 category = DRM_UT_KMS;
11521 } else {
11522 level = KERN_ERR;
11523 category = DRM_UT_NONE;
11524 }
11525
11526 va_start(args, format);
11527 vaf.fmt = format;
11528 vaf.va = &args;
11529
11530 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11531
11532 va_end(args);
11533}
11534
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011535static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011536intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011537 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011538 struct intel_crtc_state *pipe_config,
11539 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011540{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011541 bool ret = true;
11542
Daniel Vetter66e985c2013-06-05 13:34:20 +020011543#define PIPE_CONF_CHECK_X(name) \
11544 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011545 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011546 "(expected 0x%08x, found 0x%08x)\n", \
11547 current_config->name, \
11548 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011549 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011550 }
11551
Daniel Vetter08a24032013-04-19 11:25:34 +020011552#define PIPE_CONF_CHECK_I(name) \
11553 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011554 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011555 "(expected %i, found %i)\n", \
11556 current_config->name, \
11557 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011558 ret = false; \
11559 }
11560
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011561#define PIPE_CONF_CHECK_P(name) \
11562 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011563 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011564 "(expected %p, found %p)\n", \
11565 current_config->name, \
11566 pipe_config->name); \
11567 ret = false; \
11568 }
11569
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011570#define PIPE_CONF_CHECK_M_N(name) \
11571 if (!intel_compare_link_m_n(&current_config->name, \
11572 &pipe_config->name,\
11573 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011574 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011575 "(expected tu %i gmch %i/%i link %i/%i, " \
11576 "found tu %i, gmch %i/%i link %i/%i)\n", \
11577 current_config->name.tu, \
11578 current_config->name.gmch_m, \
11579 current_config->name.gmch_n, \
11580 current_config->name.link_m, \
11581 current_config->name.link_n, \
11582 pipe_config->name.tu, \
11583 pipe_config->name.gmch_m, \
11584 pipe_config->name.gmch_n, \
11585 pipe_config->name.link_m, \
11586 pipe_config->name.link_n); \
11587 ret = false; \
11588 }
11589
Daniel Vetter55c561a2016-03-30 11:34:36 +020011590/* This is required for BDW+ where there is only one set of registers for
11591 * switching between high and low RR.
11592 * This macro can be used whenever a comparison has to be made between one
11593 * hw state and multiple sw state variables.
11594 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011595#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11596 if (!intel_compare_link_m_n(&current_config->name, \
11597 &pipe_config->name, adjust) && \
11598 !intel_compare_link_m_n(&current_config->alt_name, \
11599 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011600 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011601 "(expected tu %i gmch %i/%i link %i/%i, " \
11602 "or tu %i gmch %i/%i link %i/%i, " \
11603 "found tu %i, gmch %i/%i link %i/%i)\n", \
11604 current_config->name.tu, \
11605 current_config->name.gmch_m, \
11606 current_config->name.gmch_n, \
11607 current_config->name.link_m, \
11608 current_config->name.link_n, \
11609 current_config->alt_name.tu, \
11610 current_config->alt_name.gmch_m, \
11611 current_config->alt_name.gmch_n, \
11612 current_config->alt_name.link_m, \
11613 current_config->alt_name.link_n, \
11614 pipe_config->name.tu, \
11615 pipe_config->name.gmch_m, \
11616 pipe_config->name.gmch_n, \
11617 pipe_config->name.link_m, \
11618 pipe_config->name.link_n); \
11619 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011620 }
11621
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011622#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11623 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011624 pipe_config_err(adjust, __stringify(name), \
11625 "(%x) (expected %i, found %i)\n", \
11626 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011627 current_config->name & (mask), \
11628 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011629 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011630 }
11631
Ville Syrjälä5e550652013-09-06 23:29:07 +030011632#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11633 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011634 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011635 "(expected %i, found %i)\n", \
11636 current_config->name, \
11637 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011638 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011639 }
11640
Daniel Vetterbb760062013-06-06 14:55:52 +020011641#define PIPE_CONF_QUIRK(quirk) \
11642 ((current_config->quirks | pipe_config->quirks) & (quirk))
11643
Daniel Vettereccb1402013-05-22 00:50:22 +020011644 PIPE_CONF_CHECK_I(cpu_transcoder);
11645
Daniel Vetter08a24032013-04-19 11:25:34 +020011646 PIPE_CONF_CHECK_I(has_pch_encoder);
11647 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011648 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011649
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011650 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011651 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011652
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011653 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011654 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011655
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011656 if (current_config->has_drrs)
11657 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11658 } else
11659 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011660
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011661 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011662
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011663 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11664 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11665 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11666 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11667 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11668 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011669
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011670 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11671 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11672 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11673 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11674 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11675 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011676
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011677 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011678 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011679 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011680 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011681 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011682 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011683
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011684 PIPE_CONF_CHECK_I(has_audio);
11685
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011686 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011687 DRM_MODE_FLAG_INTERLACE);
11688
Daniel Vetterbb760062013-06-06 14:55:52 +020011689 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011690 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011691 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011692 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011693 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011694 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011695 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011696 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011697 DRM_MODE_FLAG_NVSYNC);
11698 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011699
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011700 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011701 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011702 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011703 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011704 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011705
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011706 if (!adjust) {
11707 PIPE_CONF_CHECK_I(pipe_src_w);
11708 PIPE_CONF_CHECK_I(pipe_src_h);
11709
11710 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11711 if (current_config->pch_pfit.enabled) {
11712 PIPE_CONF_CHECK_X(pch_pfit.pos);
11713 PIPE_CONF_CHECK_X(pch_pfit.size);
11714 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011715
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011716 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011717 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011718 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011719
Jesse Barnese59150d2014-01-07 13:30:45 -080011720 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011721 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011722 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011723
Ville Syrjälä282740f2013-09-04 18:30:03 +030011724 PIPE_CONF_CHECK_I(double_wide);
11725
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011726 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011727 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011728 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011729 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11730 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011731 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011732 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011733 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11734 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11735 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011736
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011737 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11738 PIPE_CONF_CHECK_X(dsi_pll.div);
11739
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011740 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011741 PIPE_CONF_CHECK_I(pipe_bpp);
11742
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011743 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011744 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011745
Daniel Vetter66e985c2013-06-05 13:34:20 +020011746#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011747#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011748#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011749#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011750#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011751#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011752
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011753 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011754}
11755
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011756static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11757 const struct intel_crtc_state *pipe_config)
11758{
11759 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011760 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011761 &pipe_config->fdi_m_n);
11762 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11763
11764 /*
11765 * FDI already provided one idea for the dotclock.
11766 * Yell if the encoder disagrees.
11767 */
11768 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11769 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11770 fdi_dotclock, dotclock);
11771 }
11772}
11773
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011774static void verify_wm_state(struct drm_crtc *crtc,
11775 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011776{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011777 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011778 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011779 struct skl_pipe_wm hw_wm, *sw_wm;
11780 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11781 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11783 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011784 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011785
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011786 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011787 return;
11788
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011789 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011790 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011791
Damien Lespiau08db6652014-11-04 17:06:52 +000011792 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11793 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11794
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011795 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011796 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011797 hw_plane_wm = &hw_wm.planes[plane];
11798 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011799
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011800 /* Watermarks */
11801 for (level = 0; level <= max_level; level++) {
11802 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11803 &sw_plane_wm->wm[level]))
11804 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011805
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011806 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11807 pipe_name(pipe), plane + 1, level,
11808 sw_plane_wm->wm[level].plane_en,
11809 sw_plane_wm->wm[level].plane_res_b,
11810 sw_plane_wm->wm[level].plane_res_l,
11811 hw_plane_wm->wm[level].plane_en,
11812 hw_plane_wm->wm[level].plane_res_b,
11813 hw_plane_wm->wm[level].plane_res_l);
11814 }
11815
11816 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11817 &sw_plane_wm->trans_wm)) {
11818 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11819 pipe_name(pipe), plane + 1,
11820 sw_plane_wm->trans_wm.plane_en,
11821 sw_plane_wm->trans_wm.plane_res_b,
11822 sw_plane_wm->trans_wm.plane_res_l,
11823 hw_plane_wm->trans_wm.plane_en,
11824 hw_plane_wm->trans_wm.plane_res_b,
11825 hw_plane_wm->trans_wm.plane_res_l);
11826 }
11827
11828 /* DDB */
11829 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11830 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11831
11832 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011833 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011834 pipe_name(pipe), plane + 1,
11835 sw_ddb_entry->start, sw_ddb_entry->end,
11836 hw_ddb_entry->start, hw_ddb_entry->end);
11837 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011838 }
11839
Lyude27082492016-08-24 07:48:10 +020011840 /*
11841 * cursor
11842 * If the cursor plane isn't active, we may not have updated it's ddb
11843 * allocation. In that case since the ddb allocation will be updated
11844 * once the plane becomes visible, we can skip this check
11845 */
11846 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011847 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11848 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011849
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011850 /* Watermarks */
11851 for (level = 0; level <= max_level; level++) {
11852 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11853 &sw_plane_wm->wm[level]))
11854 continue;
11855
11856 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11857 pipe_name(pipe), level,
11858 sw_plane_wm->wm[level].plane_en,
11859 sw_plane_wm->wm[level].plane_res_b,
11860 sw_plane_wm->wm[level].plane_res_l,
11861 hw_plane_wm->wm[level].plane_en,
11862 hw_plane_wm->wm[level].plane_res_b,
11863 hw_plane_wm->wm[level].plane_res_l);
11864 }
11865
11866 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11867 &sw_plane_wm->trans_wm)) {
11868 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11869 pipe_name(pipe),
11870 sw_plane_wm->trans_wm.plane_en,
11871 sw_plane_wm->trans_wm.plane_res_b,
11872 sw_plane_wm->trans_wm.plane_res_l,
11873 hw_plane_wm->trans_wm.plane_en,
11874 hw_plane_wm->trans_wm.plane_res_b,
11875 hw_plane_wm->trans_wm.plane_res_l);
11876 }
11877
11878 /* DDB */
11879 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11880 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11881
11882 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011883 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011884 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011885 sw_ddb_entry->start, sw_ddb_entry->end,
11886 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011887 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011888 }
11889}
11890
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011891static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011892verify_connector_state(struct drm_device *dev,
11893 struct drm_atomic_state *state,
11894 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011895{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011896 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011897 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011898 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011899
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011900 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011901 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011902
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011903 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011904 continue;
11905
Daniel Vetter5a21b662016-05-24 17:13:53 +020011906 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011907
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011908 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011909 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011910 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011911}
11912
11913static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011914verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011915{
11916 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011917 struct drm_connector *connector;
11918 struct drm_connector_state *old_conn_state, *new_conn_state;
11919 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011920
Damien Lespiaub2784e12014-08-05 11:29:37 +010011921 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011922 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011923 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011924
11925 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11926 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011927 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011928
Daniel Vetter86b04262017-03-01 10:52:26 +010011929 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11930 new_conn_state, i) {
11931 if (old_conn_state->best_encoder == &encoder->base)
11932 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011933
Daniel Vetter86b04262017-03-01 10:52:26 +010011934 if (new_conn_state->best_encoder != &encoder->base)
11935 continue;
11936 found = enabled = true;
11937
11938 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011939 encoder->base.crtc,
11940 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011941 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011942
11943 if (!found)
11944 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011945
Rob Clarke2c719b2014-12-15 13:56:32 -050011946 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011947 "encoder's enabled state mismatch "
11948 "(expected %i, found %i)\n",
11949 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011950
11951 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011952 bool active;
11953
11954 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011955 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011956 "encoder detached but still enabled on pipe %c.\n",
11957 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011958 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011959 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011960}
11961
11962static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011963verify_crtc_state(struct drm_crtc *crtc,
11964 struct drm_crtc_state *old_crtc_state,
11965 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011966{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011967 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011968 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011969 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11971 struct intel_crtc_state *pipe_config, *sw_config;
11972 struct drm_atomic_state *old_state;
11973 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011974
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011975 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011976 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011977 pipe_config = to_intel_crtc_state(old_crtc_state);
11978 memset(pipe_config, 0, sizeof(*pipe_config));
11979 pipe_config->base.crtc = crtc;
11980 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011981
Ville Syrjälä78108b72016-05-27 20:59:19 +030011982 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011983
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011984 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011985
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011986 /* hw state is inconsistent with the pipe quirk */
11987 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11988 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
11989 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011990
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011991 I915_STATE_WARN(new_crtc_state->active != active,
11992 "crtc active state doesn't match with hw state "
11993 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011994
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011995 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11996 "transitional active state does not match atomic hw state "
11997 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011998
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011999 for_each_encoder_on_crtc(dev, crtc, encoder) {
12000 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012001
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012002 active = encoder->get_hw_state(encoder, &pipe);
12003 I915_STATE_WARN(active != new_crtc_state->active,
12004 "[ENCODER:%i] active %i with crtc active %i\n",
12005 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012006
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012007 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12008 "Encoder connected to wrong pipe %c\n",
12009 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012010
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012011 if (active) {
12012 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012013 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012014 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012015 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012016
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012017 intel_crtc_compute_pixel_rate(pipe_config);
12018
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012019 if (!new_crtc_state->active)
12020 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012021
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012022 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012023
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012024 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012025 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012026 pipe_config, false)) {
12027 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12028 intel_dump_pipe_config(intel_crtc, pipe_config,
12029 "[hw state]");
12030 intel_dump_pipe_config(intel_crtc, sw_config,
12031 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012032 }
12033}
12034
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012035static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012036verify_single_dpll_state(struct drm_i915_private *dev_priv,
12037 struct intel_shared_dpll *pll,
12038 struct drm_crtc *crtc,
12039 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012040{
12041 struct intel_dpll_hw_state dpll_hw_state;
12042 unsigned crtc_mask;
12043 bool active;
12044
12045 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12046
12047 DRM_DEBUG_KMS("%s\n", pll->name);
12048
12049 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12050
12051 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12052 I915_STATE_WARN(!pll->on && pll->active_mask,
12053 "pll in active use but not on in sw tracking\n");
12054 I915_STATE_WARN(pll->on && !pll->active_mask,
12055 "pll is on but not used by any active crtc\n");
12056 I915_STATE_WARN(pll->on != active,
12057 "pll on state mismatch (expected %i, found %i)\n",
12058 pll->on, active);
12059 }
12060
12061 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012062 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012063 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012064 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012065
12066 return;
12067 }
12068
12069 crtc_mask = 1 << drm_crtc_index(crtc);
12070
12071 if (new_state->active)
12072 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12073 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12074 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12075 else
12076 I915_STATE_WARN(pll->active_mask & crtc_mask,
12077 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12078 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12079
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012080 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012081 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012082 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012083
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012084 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012085 &dpll_hw_state,
12086 sizeof(dpll_hw_state)),
12087 "pll hw state mismatch\n");
12088}
12089
12090static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012091verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12092 struct drm_crtc_state *old_crtc_state,
12093 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012094{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012095 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012096 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12097 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12098
12099 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012100 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012101
12102 if (old_state->shared_dpll &&
12103 old_state->shared_dpll != new_state->shared_dpll) {
12104 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12105 struct intel_shared_dpll *pll = old_state->shared_dpll;
12106
12107 I915_STATE_WARN(pll->active_mask & crtc_mask,
12108 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12109 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012110 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012111 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12112 pipe_name(drm_crtc_index(crtc)));
12113 }
12114}
12115
12116static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012117intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012118 struct drm_atomic_state *state,
12119 struct drm_crtc_state *old_state,
12120 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012121{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012122 if (!needs_modeset(new_state) &&
12123 !to_intel_crtc_state(new_state)->update_pipe)
12124 return;
12125
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012126 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012127 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012128 verify_crtc_state(crtc, old_state, new_state);
12129 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012130}
12131
12132static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012133verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012134{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012135 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012136 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012137
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012138 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012139 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012140}
Daniel Vetter53589012013-06-05 13:34:16 +020012141
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012142static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012143intel_modeset_verify_disabled(struct drm_device *dev,
12144 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012145{
Daniel Vetter86b04262017-03-01 10:52:26 +010012146 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012147 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012148 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012149}
12150
Ville Syrjälä80715b22014-05-15 20:23:23 +030012151static void update_scanline_offset(struct intel_crtc *crtc)
12152{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012153 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012154
12155 /*
12156 * The scanline counter increments at the leading edge of hsync.
12157 *
12158 * On most platforms it starts counting from vtotal-1 on the
12159 * first active line. That means the scanline counter value is
12160 * always one less than what we would expect. Ie. just after
12161 * start of vblank, which also occurs at start of hsync (on the
12162 * last active line), the scanline counter will read vblank_start-1.
12163 *
12164 * On gen2 the scanline counter starts counting from 1 instead
12165 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12166 * to keep the value positive), instead of adding one.
12167 *
12168 * On HSW+ the behaviour of the scanline counter depends on the output
12169 * type. For DP ports it behaves like most other platforms, but on HDMI
12170 * there's an extra 1 line difference. So we need to add two instead of
12171 * one to the value.
12172 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012173 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012174 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012175 int vtotal;
12176
Ville Syrjälä124abe02015-09-08 13:40:45 +030012177 vtotal = adjusted_mode->crtc_vtotal;
12178 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012179 vtotal /= 2;
12180
12181 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012182 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012183 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012184 crtc->scanline_offset = 2;
12185 } else
12186 crtc->scanline_offset = 1;
12187}
12188
Maarten Lankhorstad421372015-06-15 12:33:42 +020012189static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012190{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012191 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012192 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012193 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012194 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012195 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012196
12197 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012198 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012199
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012200 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012202 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012203 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012204
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012205 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012206 continue;
12207
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012208 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012209
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012210 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012211 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012212
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012213 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012214 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012215}
12216
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012217/*
12218 * This implements the workaround described in the "notes" section of the mode
12219 * set sequence documentation. When going from no pipes or single pipe to
12220 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12221 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12222 */
12223static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12224{
12225 struct drm_crtc_state *crtc_state;
12226 struct intel_crtc *intel_crtc;
12227 struct drm_crtc *crtc;
12228 struct intel_crtc_state *first_crtc_state = NULL;
12229 struct intel_crtc_state *other_crtc_state = NULL;
12230 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12231 int i;
12232
12233 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012234 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012235 intel_crtc = to_intel_crtc(crtc);
12236
12237 if (!crtc_state->active || !needs_modeset(crtc_state))
12238 continue;
12239
12240 if (first_crtc_state) {
12241 other_crtc_state = to_intel_crtc_state(crtc_state);
12242 break;
12243 } else {
12244 first_crtc_state = to_intel_crtc_state(crtc_state);
12245 first_pipe = intel_crtc->pipe;
12246 }
12247 }
12248
12249 /* No workaround needed? */
12250 if (!first_crtc_state)
12251 return 0;
12252
12253 /* w/a possibly needed, check how many crtc's are already enabled. */
12254 for_each_intel_crtc(state->dev, intel_crtc) {
12255 struct intel_crtc_state *pipe_config;
12256
12257 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12258 if (IS_ERR(pipe_config))
12259 return PTR_ERR(pipe_config);
12260
12261 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12262
12263 if (!pipe_config->base.active ||
12264 needs_modeset(&pipe_config->base))
12265 continue;
12266
12267 /* 2 or more enabled crtcs means no need for w/a */
12268 if (enabled_pipe != INVALID_PIPE)
12269 return 0;
12270
12271 enabled_pipe = intel_crtc->pipe;
12272 }
12273
12274 if (enabled_pipe != INVALID_PIPE)
12275 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12276 else if (other_crtc_state)
12277 other_crtc_state->hsw_workaround_pipe = first_pipe;
12278
12279 return 0;
12280}
12281
Ville Syrjälä8d965612016-11-14 18:35:10 +020012282static int intel_lock_all_pipes(struct drm_atomic_state *state)
12283{
12284 struct drm_crtc *crtc;
12285
12286 /* Add all pipes to the state */
12287 for_each_crtc(state->dev, crtc) {
12288 struct drm_crtc_state *crtc_state;
12289
12290 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12291 if (IS_ERR(crtc_state))
12292 return PTR_ERR(crtc_state);
12293 }
12294
12295 return 0;
12296}
12297
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012298static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12299{
12300 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012301
Ville Syrjälä8d965612016-11-14 18:35:10 +020012302 /*
12303 * Add all pipes to the state, and force
12304 * a modeset on all the active ones.
12305 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012306 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012307 struct drm_crtc_state *crtc_state;
12308 int ret;
12309
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012310 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12311 if (IS_ERR(crtc_state))
12312 return PTR_ERR(crtc_state);
12313
12314 if (!crtc_state->active || needs_modeset(crtc_state))
12315 continue;
12316
12317 crtc_state->mode_changed = true;
12318
12319 ret = drm_atomic_add_affected_connectors(state, crtc);
12320 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012321 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012322
12323 ret = drm_atomic_add_affected_planes(state, crtc);
12324 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012325 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012326 }
12327
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012328 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012329}
12330
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012331static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012332{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012333 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012334 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012335 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012336 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012337 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012338
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012339 if (!check_digital_port_conflicts(state)) {
12340 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12341 return -EINVAL;
12342 }
12343
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012344 intel_state->modeset = true;
12345 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012346 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12347 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012348
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012349 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12350 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012351 intel_state->active_crtcs |= 1 << i;
12352 else
12353 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012354
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012355 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012356 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012357 }
12358
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012359 /*
12360 * See if the config requires any additional preparation, e.g.
12361 * to adjust global state with pipes off. We need to do this
12362 * here so we can get the modeset_pipe updated config for the new
12363 * mode set on this crtc. For other crtcs we need to use the
12364 * adjusted_mode bits in the crtc directly.
12365 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012366 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012367 ret = dev_priv->display.modeset_calc_cdclk(state);
12368 if (ret < 0)
12369 return ret;
12370
Ville Syrjälä8d965612016-11-14 18:35:10 +020012371 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012372 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012373 * holding all the crtc locks, even if we don't end up
12374 * touching the hardware
12375 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012376 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12377 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012378 ret = intel_lock_all_pipes(state);
12379 if (ret < 0)
12380 return ret;
12381 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012382
Ville Syrjälä8d965612016-11-14 18:35:10 +020012383 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012384 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12385 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012386 ret = intel_modeset_all_pipes(state);
12387 if (ret < 0)
12388 return ret;
12389 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012390
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012391 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12392 intel_state->cdclk.logical.cdclk,
12393 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012394 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012395 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012396 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012397
Maarten Lankhorstad421372015-06-15 12:33:42 +020012398 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012399
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012400 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012401 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012402
Maarten Lankhorstad421372015-06-15 12:33:42 +020012403 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012404}
12405
Matt Roperaa363132015-09-24 15:53:18 -070012406/*
12407 * Handle calculation of various watermark data at the end of the atomic check
12408 * phase. The code here should be run after the per-crtc and per-plane 'check'
12409 * handlers to ensure that all derived state has been updated.
12410 */
Matt Roper55994c22016-05-12 07:06:08 -070012411static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012412{
12413 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012414 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012415
12416 /* Is there platform-specific watermark information to calculate? */
12417 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012418 return dev_priv->display.compute_global_watermarks(state);
12419
12420 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012421}
12422
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012423/**
12424 * intel_atomic_check - validate state object
12425 * @dev: drm device
12426 * @state: state to validate
12427 */
12428static int intel_atomic_check(struct drm_device *dev,
12429 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012430{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012431 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012432 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012433 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012434 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012435 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012436 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012437
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012438 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012439 if (ret)
12440 return ret;
12441
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012442 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012443 struct intel_crtc_state *pipe_config =
12444 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012445
12446 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012447 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012448 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012449
Daniel Vetter26495482015-07-15 14:15:52 +020012450 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012451 continue;
12452
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012453 if (!crtc_state->enable) {
12454 any_ms = true;
12455 continue;
12456 }
12457
Daniel Vetter26495482015-07-15 14:15:52 +020012458 /* FIXME: For only active_changed we shouldn't need to do any
12459 * state recomputation at all. */
12460
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012461 ret = drm_atomic_add_affected_connectors(state, crtc);
12462 if (ret)
12463 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012464
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012465 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012466 if (ret) {
12467 intel_dump_pipe_config(to_intel_crtc(crtc),
12468 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012469 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012470 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012471
Jani Nikula73831232015-11-19 10:26:30 +020012472 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012473 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012474 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012475 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012476 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012477 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012478 }
12479
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012480 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012481 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012482
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012483 ret = drm_atomic_add_affected_planes(state, crtc);
12484 if (ret)
12485 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012486
Daniel Vetter26495482015-07-15 14:15:52 +020012487 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12488 needs_modeset(crtc_state) ?
12489 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012490 }
12491
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012492 if (any_ms) {
12493 ret = intel_modeset_checks(state);
12494
12495 if (ret)
12496 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012497 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012498 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012499 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012500
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012501 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012502 if (ret)
12503 return ret;
12504
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012505 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012506 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012507}
12508
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012509static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012510 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012511{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012512 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012513 struct drm_crtc_state *crtc_state;
12514 struct drm_crtc *crtc;
12515 int i, ret;
12516
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012517 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012518 if (state->legacy_cursor_update)
12519 continue;
12520
12521 ret = intel_crtc_wait_for_pending_flips(crtc);
12522 if (ret)
12523 return ret;
12524
12525 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12526 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012527 }
12528
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012529 ret = mutex_lock_interruptible(&dev->struct_mutex);
12530 if (ret)
12531 return ret;
12532
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012533 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012534 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012535
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012536 return ret;
12537}
12538
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012539u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12540{
12541 struct drm_device *dev = crtc->base.dev;
12542
12543 if (!dev->max_vblank_count)
12544 return drm_accurate_vblank_count(&crtc->base);
12545
12546 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12547}
12548
Daniel Vetter5a21b662016-05-24 17:13:53 +020012549static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12550 struct drm_i915_private *dev_priv,
12551 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012552{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012553 unsigned last_vblank_count[I915_MAX_PIPES];
12554 enum pipe pipe;
12555 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012556
Daniel Vetter5a21b662016-05-24 17:13:53 +020012557 if (!crtc_mask)
12558 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012559
Daniel Vetter5a21b662016-05-24 17:13:53 +020012560 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012561 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12562 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012563
Daniel Vetter5a21b662016-05-24 17:13:53 +020012564 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012565 continue;
12566
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012567 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012568 if (WARN_ON(ret != 0)) {
12569 crtc_mask &= ~(1 << pipe);
12570 continue;
12571 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012572
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012573 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012574 }
12575
12576 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012577 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12578 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012579 long lret;
12580
12581 if (!((1 << pipe) & crtc_mask))
12582 continue;
12583
12584 lret = wait_event_timeout(dev->vblank[pipe].queue,
12585 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012586 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012587 msecs_to_jiffies(50));
12588
12589 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12590
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012591 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012592 }
12593}
12594
Daniel Vetter5a21b662016-05-24 17:13:53 +020012595static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012596{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012597 /* fb updated, need to unpin old fb */
12598 if (crtc_state->fb_changed)
12599 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012600
Daniel Vetter5a21b662016-05-24 17:13:53 +020012601 /* wm changes, need vblank before final wm's */
12602 if (crtc_state->update_wm_post)
12603 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012604
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012605 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012606 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012607
Daniel Vetter5a21b662016-05-24 17:13:53 +020012608 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012609}
12610
Lyude896e5bb2016-08-24 07:48:09 +020012611static void intel_update_crtc(struct drm_crtc *crtc,
12612 struct drm_atomic_state *state,
12613 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012614 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012615 unsigned int *crtc_vblank_mask)
12616{
12617 struct drm_device *dev = crtc->dev;
12618 struct drm_i915_private *dev_priv = to_i915(dev);
12619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012620 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12621 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012622
12623 if (modeset) {
12624 update_scanline_offset(intel_crtc);
12625 dev_priv->display.crtc_enable(pipe_config, state);
12626 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012627 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12628 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012629 }
12630
12631 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12632 intel_fbc_enable(
12633 intel_crtc, pipe_config,
12634 to_intel_plane_state(crtc->primary->state));
12635 }
12636
12637 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12638
12639 if (needs_vblank_wait(pipe_config))
12640 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12641}
12642
12643static void intel_update_crtcs(struct drm_atomic_state *state,
12644 unsigned int *crtc_vblank_mask)
12645{
12646 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012647 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012648 int i;
12649
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012650 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12651 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012652 continue;
12653
12654 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012655 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012656 }
12657}
12658
Lyude27082492016-08-24 07:48:10 +020012659static void skl_update_crtcs(struct drm_atomic_state *state,
12660 unsigned int *crtc_vblank_mask)
12661{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012662 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012663 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12664 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012665 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012666 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012667 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012668 unsigned int updated = 0;
12669 bool progress;
12670 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012671 int i;
12672
12673 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12674
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012675 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012676 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012677 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012678 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012679
12680 /*
12681 * Whenever the number of active pipes changes, we need to make sure we
12682 * update the pipes in the right order so that their ddb allocations
12683 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12684 * cause pipe underruns and other bad stuff.
12685 */
12686 do {
Lyude27082492016-08-24 07:48:10 +020012687 progress = false;
12688
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012689 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012690 bool vbl_wait = false;
12691 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012692
12693 intel_crtc = to_intel_crtc(crtc);
12694 cstate = to_intel_crtc_state(crtc->state);
12695 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012696
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012697 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012698 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012699
12700 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012701 continue;
12702
12703 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012704 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012705
12706 /*
12707 * If this is an already active pipe, it's DDB changed,
12708 * and this isn't the last pipe that needs updating
12709 * then we need to wait for a vblank to pass for the
12710 * new ddb allocation to take effect.
12711 */
Lyudece0ba282016-09-15 10:46:35 -040012712 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012713 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012714 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012715 intel_state->wm_results.dirty_pipes != updated)
12716 vbl_wait = true;
12717
12718 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012719 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012720
12721 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012722 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012723
12724 progress = true;
12725 }
12726 } while (progress);
12727}
12728
Chris Wilsonba318c62017-02-02 20:47:41 +000012729static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12730{
12731 struct intel_atomic_state *state, *next;
12732 struct llist_node *freed;
12733
12734 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12735 llist_for_each_entry_safe(state, next, freed, freed)
12736 drm_atomic_state_put(&state->base);
12737}
12738
12739static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12740{
12741 struct drm_i915_private *dev_priv =
12742 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12743
12744 intel_atomic_helper_free_state(dev_priv);
12745}
12746
Daniel Vetter94f05022016-06-14 18:01:00 +020012747static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012748{
Daniel Vetter94f05022016-06-14 18:01:00 +020012749 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012750 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012751 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012752 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012753 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012754 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012755 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012756 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012757 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012758 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012759
Daniel Vetterea0000f2016-06-13 16:13:46 +020012760 drm_atomic_helper_wait_for_dependencies(state);
12761
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012762 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012763 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012764
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012765 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12767
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012768 if (needs_modeset(new_crtc_state) ||
12769 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012770 hw_check = true;
12771
12772 put_domains[to_intel_crtc(crtc)->pipe] =
12773 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012774 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012775 }
12776
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012777 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012778 continue;
12779
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012780 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12781 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012782
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012783 if (old_crtc_state->active) {
12784 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012785 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012786 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012787 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012788 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012789
12790 /*
12791 * Underruns don't always raise
12792 * interrupts, so check manually.
12793 */
12794 intel_check_cpu_fifo_underruns(dev_priv);
12795 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012796
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012797 if (!crtc->state->active) {
12798 /*
12799 * Make sure we don't call initial_watermarks
12800 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012801 *
12802 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012803 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012804 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012805 dev_priv->display.initial_watermarks(intel_state,
12806 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012807 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012808 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012809 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012810
Daniel Vetterea9d7582012-07-10 10:42:52 +020012811 /* Only after disabling all output pipelines that will be changed can we
12812 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012813 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012814
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012815 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012816 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012817
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012818 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012819
Lyude656d1b82016-08-17 15:55:54 -040012820 /*
12821 * SKL workaround: bspec recommends we disable the SAGV when we
12822 * have more then one pipe enabled
12823 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012824 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012825 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012826
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012827 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012828 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012829
Lyude896e5bb2016-08-24 07:48:09 +020012830 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012831 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12832 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012833
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012834 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012835 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012836 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012837 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012838 spin_unlock_irq(&dev->event_lock);
12839
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012840 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012841 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012842 }
12843
Lyude896e5bb2016-08-24 07:48:09 +020012844 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12845 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12846
Daniel Vetter94f05022016-06-14 18:01:00 +020012847 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12848 * already, but still need the state for the delayed optimization. To
12849 * fix this:
12850 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12851 * - schedule that vblank worker _before_ calling hw_done
12852 * - at the start of commit_tail, cancel it _synchrously
12853 * - switch over to the vblank wait helper in the core after that since
12854 * we don't need out special handling any more.
12855 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012856 if (!state->legacy_cursor_update)
12857 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12858
12859 /*
12860 * Now that the vblank has passed, we can go ahead and program the
12861 * optimal watermarks on platforms that need two-step watermark
12862 * programming.
12863 *
12864 * TODO: Move this (and other cleanup) to an async worker eventually.
12865 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012866 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12867 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012868
12869 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012870 dev_priv->display.optimize_watermarks(intel_state,
12871 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012872 }
12873
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012874 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012875 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12876
12877 if (put_domains[i])
12878 modeset_put_power_domains(dev_priv, put_domains[i]);
12879
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012880 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012881 }
12882
Paulo Zanoni56feca92016-09-22 18:00:28 -030012883 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012884 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012885
Daniel Vetter94f05022016-06-14 18:01:00 +020012886 drm_atomic_helper_commit_hw_done(state);
12887
Daniel Vetter5a21b662016-05-24 17:13:53 +020012888 if (intel_state->modeset)
12889 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12890
12891 mutex_lock(&dev->struct_mutex);
12892 drm_atomic_helper_cleanup_planes(dev, state);
12893 mutex_unlock(&dev->struct_mutex);
12894
Daniel Vetterea0000f2016-06-13 16:13:46 +020012895 drm_atomic_helper_commit_cleanup_done(state);
12896
Chris Wilson08536952016-10-14 13:18:18 +010012897 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012898
Mika Kuoppala75714942015-12-16 09:26:48 +020012899 /* As one of the primary mmio accessors, KMS has a high likelihood
12900 * of triggering bugs in unclaimed access. After we finish
12901 * modesetting, see if an error has been flagged, and if so
12902 * enable debugging for the next modeset - and hope we catch
12903 * the culprit.
12904 *
12905 * XXX note that we assume display power is on at this point.
12906 * This might hold true now but we need to add pm helper to check
12907 * unclaimed only when the hardware is on, as atomic commits
12908 * can happen also when the device is completely off.
12909 */
12910 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012911
12912 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012913}
12914
12915static void intel_atomic_commit_work(struct work_struct *work)
12916{
Chris Wilsonc004a902016-10-28 13:58:45 +010012917 struct drm_atomic_state *state =
12918 container_of(work, struct drm_atomic_state, commit_work);
12919
Daniel Vetter94f05022016-06-14 18:01:00 +020012920 intel_atomic_commit_tail(state);
12921}
12922
Chris Wilsonc004a902016-10-28 13:58:45 +010012923static int __i915_sw_fence_call
12924intel_atomic_commit_ready(struct i915_sw_fence *fence,
12925 enum i915_sw_fence_notify notify)
12926{
12927 struct intel_atomic_state *state =
12928 container_of(fence, struct intel_atomic_state, commit_ready);
12929
12930 switch (notify) {
12931 case FENCE_COMPLETE:
12932 if (state->base.commit_work.func)
12933 queue_work(system_unbound_wq, &state->base.commit_work);
12934 break;
12935
12936 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012937 {
12938 struct intel_atomic_helper *helper =
12939 &to_i915(state->base.dev)->atomic_helper;
12940
12941 if (llist_add(&state->freed, &helper->free_list))
12942 schedule_work(&helper->free_work);
12943 break;
12944 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012945 }
12946
12947 return NOTIFY_DONE;
12948}
12949
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012950static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12951{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012952 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012953 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012954 int i;
12955
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012956 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012957 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012958 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012959 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012960}
12961
Daniel Vetter94f05022016-06-14 18:01:00 +020012962/**
12963 * intel_atomic_commit - commit validated state object
12964 * @dev: DRM device
12965 * @state: the top-level driver state object
12966 * @nonblock: nonblocking commit
12967 *
12968 * This function commits a top-level state object that has been validated
12969 * with drm_atomic_helper_check().
12970 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012971 * RETURNS
12972 * Zero for success or -errno.
12973 */
12974static int intel_atomic_commit(struct drm_device *dev,
12975 struct drm_atomic_state *state,
12976 bool nonblock)
12977{
12978 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012979 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012980 int ret = 0;
12981
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020012982 /*
12983 * The intel_legacy_cursor_update() fast path takes care
12984 * of avoiding the vblank waits for simple cursor
12985 * movement and flips. For cursor on/off and size changes,
12986 * we want to perform the vblank waits so that watermark
12987 * updates happen during the correct frames. Gen9+ have
12988 * double buffered watermarks and so shouldn't need this.
12989 */
12990 if (INTEL_GEN(dev_priv) < 9)
12991 state->legacy_cursor_update = false;
12992
Daniel Vetter94f05022016-06-14 18:01:00 +020012993 ret = drm_atomic_helper_setup_commit(state, nonblock);
12994 if (ret)
12995 return ret;
12996
Chris Wilsonc004a902016-10-28 13:58:45 +010012997 drm_atomic_state_get(state);
12998 i915_sw_fence_init(&intel_state->commit_ready,
12999 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013000
Chris Wilsond07f0e52016-10-28 13:58:44 +010013001 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013002 if (ret) {
13003 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013004 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013005 return ret;
13006 }
13007
13008 drm_atomic_helper_swap_state(state, true);
13009 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013010 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013011 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013012
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013013 if (intel_state->modeset) {
13014 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13015 sizeof(intel_state->min_pixclk));
13016 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013017 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13018 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013019 }
13020
Chris Wilson08536952016-10-14 13:18:18 +010013021 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013022 INIT_WORK(&state->commit_work,
13023 nonblock ? intel_atomic_commit_work : NULL);
13024
13025 i915_sw_fence_commit(&intel_state->commit_ready);
13026 if (!nonblock) {
13027 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013028 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013029 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013030
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013031 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013032}
13033
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013034void intel_crtc_restore_mode(struct drm_crtc *crtc)
13035{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013036 struct drm_device *dev = crtc->dev;
13037 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013038 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013039 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013040
13041 state = drm_atomic_state_alloc(dev);
13042 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013043 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13044 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013045 return;
13046 }
13047
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013048 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013049
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013050retry:
13051 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13052 ret = PTR_ERR_OR_ZERO(crtc_state);
13053 if (!ret) {
13054 if (!crtc_state->active)
13055 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013056
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013057 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013058 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013059 }
13060
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013061 if (ret == -EDEADLK) {
13062 drm_atomic_state_clear(state);
13063 drm_modeset_backoff(state->acquire_ctx);
13064 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013065 }
13066
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013067out:
Chris Wilson08536952016-10-14 13:18:18 +010013068 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013069}
13070
Bob Paauwea8784872016-07-15 14:59:02 +010013071/*
13072 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
13073 * drm_atomic_helper_legacy_gamma_set() directly.
13074 */
13075static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
13076 u16 *red, u16 *green, u16 *blue,
13077 uint32_t size)
13078{
13079 struct drm_device *dev = crtc->dev;
13080 struct drm_mode_config *config = &dev->mode_config;
13081 struct drm_crtc_state *state;
13082 int ret;
13083
13084 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
13085 if (ret)
13086 return ret;
13087
13088 /*
13089 * Make sure we update the legacy properties so this works when
13090 * atomic is not enabled.
13091 */
13092
13093 state = crtc->state;
13094
13095 drm_object_property_set_value(&crtc->base,
13096 config->degamma_lut_property,
13097 (state->degamma_lut) ?
13098 state->degamma_lut->base.id : 0);
13099
13100 drm_object_property_set_value(&crtc->base,
13101 config->ctm_property,
13102 (state->ctm) ?
13103 state->ctm->base.id : 0);
13104
13105 drm_object_property_set_value(&crtc->base,
13106 config->gamma_lut_property,
13107 (state->gamma_lut) ?
13108 state->gamma_lut->base.id : 0);
13109
13110 return 0;
13111}
13112
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013113static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010013114 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013115 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013116 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013117 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013118 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013119 .atomic_duplicate_state = intel_crtc_duplicate_state,
13120 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013121 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013122};
13123
Matt Roper6beb8c232014-12-01 15:40:14 -080013124/**
13125 * intel_prepare_plane_fb - Prepare fb for usage on plane
13126 * @plane: drm plane to prepare for
13127 * @fb: framebuffer to prepare for presentation
13128 *
13129 * Prepares a framebuffer for usage on a display plane. Generally this
13130 * involves pinning the underlying object and updating the frontbuffer tracking
13131 * bits. Some older platforms need special physical address handling for
13132 * cursor planes.
13133 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013134 * Must be called with struct_mutex held.
13135 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013136 * Returns 0 on success, negative error code on failure.
13137 */
13138int
13139intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013140 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013141{
Chris Wilsonc004a902016-10-28 13:58:45 +010013142 struct intel_atomic_state *intel_state =
13143 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013144 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013145 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013146 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013147 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013148 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013149
Chris Wilson57822dc2017-02-22 11:40:48 +000013150 if (obj) {
13151 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13152 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13153 const int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13154
13155 ret = i915_gem_object_attach_phys(obj, align);
13156 if (ret) {
13157 DRM_DEBUG_KMS("failed to attach phys object\n");
13158 return ret;
13159 }
13160 } else {
13161 struct i915_vma *vma;
13162
13163 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13164 if (IS_ERR(vma)) {
13165 DRM_DEBUG_KMS("failed to pin object\n");
13166 return PTR_ERR(vma);
13167 }
13168
13169 to_intel_plane_state(new_state)->vma = vma;
13170 }
13171 }
13172
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013173 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013174 return 0;
13175
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013176 if (old_obj) {
13177 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013178 drm_atomic_get_existing_crtc_state(new_state->state,
13179 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013180
13181 /* Big Hammer, we also need to ensure that any pending
13182 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13183 * current scanout is retired before unpinning the old
13184 * framebuffer. Note that we rely on userspace rendering
13185 * into the buffer attached to the pipe they are waiting
13186 * on. If not, userspace generates a GPU hang with IPEHR
13187 * point to the MI_WAIT_FOR_EVENT.
13188 *
13189 * This should only fail upon a hung GPU, in which case we
13190 * can safely continue.
13191 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013192 if (needs_modeset(crtc_state)) {
13193 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13194 old_obj->resv, NULL,
13195 false, 0,
13196 GFP_KERNEL);
13197 if (ret < 0)
13198 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013199 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013200 }
13201
Chris Wilsonc004a902016-10-28 13:58:45 +010013202 if (new_state->fence) { /* explicit fencing */
13203 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13204 new_state->fence,
13205 I915_FENCE_TIMEOUT,
13206 GFP_KERNEL);
13207 if (ret < 0)
13208 return ret;
13209 }
13210
Chris Wilsonc37efb92016-06-17 08:28:47 +010013211 if (!obj)
13212 return 0;
13213
Chris Wilsonc004a902016-10-28 13:58:45 +010013214 if (!new_state->fence) { /* implicit fencing */
13215 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13216 obj->resv, NULL,
13217 false, I915_FENCE_TIMEOUT,
13218 GFP_KERNEL);
13219 if (ret < 0)
13220 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013221
13222 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013223 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013224
Chris Wilsond07f0e52016-10-28 13:58:44 +010013225 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013226}
13227
Matt Roper38f3ce32014-12-02 07:45:25 -080013228/**
13229 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13230 * @plane: drm plane to clean up for
13231 * @fb: old framebuffer that was on plane
13232 *
13233 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013234 *
13235 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013236 */
13237void
13238intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013239 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013240{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013241 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013242
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013243 /* Should only be called after a successful intel_prepare_plane_fb()! */
13244 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13245 if (vma)
13246 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013247}
13248
Chandra Konduru6156a452015-04-27 13:48:39 -070013249int
13250skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13251{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013252 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013253 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013254 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013255
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013256 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013257 return DRM_PLANE_HELPER_NO_SCALING;
13258
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013259 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013260
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013261 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13262 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13263
13264 if (IS_GEMINILAKE(dev_priv))
13265 max_dotclk *= 2;
13266
13267 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013268 return DRM_PLANE_HELPER_NO_SCALING;
13269
13270 /*
13271 * skl max scale is lower of:
13272 * close to 3 but not 3, -1 is for that purpose
13273 * or
13274 * cdclk/crtc_clock
13275 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013276 max_scale = min((1 << 16) * 3 - 1,
13277 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013278
13279 return max_scale;
13280}
13281
Matt Roper465c1202014-05-29 08:06:54 -070013282static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013283intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013284 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013285 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013286{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013287 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013288 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013289 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013290 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13291 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013292 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013293
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013294 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013295 /* use scaler when colorkey is not required */
13296 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13297 min_scale = 1;
13298 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13299 }
Sonika Jindald8106362015-04-10 14:37:28 +053013300 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013301 }
Sonika Jindald8106362015-04-10 14:37:28 +053013302
Daniel Vettercc926382016-08-15 10:41:47 +020013303 ret = drm_plane_helper_check_state(&state->base,
13304 &state->clip,
13305 min_scale, max_scale,
13306 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013307 if (ret)
13308 return ret;
13309
Daniel Vettercc926382016-08-15 10:41:47 +020013310 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013311 return 0;
13312
13313 if (INTEL_GEN(dev_priv) >= 9) {
13314 ret = skl_check_plane_surface(state);
13315 if (ret)
13316 return ret;
13317 }
13318
13319 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013320}
13321
Daniel Vetter5a21b662016-05-24 17:13:53 +020013322static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13323 struct drm_crtc_state *old_crtc_state)
13324{
13325 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013326 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013328 struct intel_crtc_state *intel_cstate =
13329 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013330 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013331 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013332 struct intel_atomic_state *old_intel_state =
13333 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013334 bool modeset = needs_modeset(crtc->state);
13335
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013336 if (!modeset &&
13337 (intel_cstate->base.color_mgmt_changed ||
13338 intel_cstate->update_pipe)) {
13339 intel_color_set_csc(crtc->state);
13340 intel_color_load_luts(crtc->state);
13341 }
13342
Daniel Vetter5a21b662016-05-24 17:13:53 +020013343 /* Perform vblank evasion around commit operation */
13344 intel_pipe_update_start(intel_crtc);
13345
13346 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013347 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013348
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013349 if (intel_cstate->update_pipe)
13350 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13351 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013352 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013353
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013354out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013355 if (dev_priv->display.atomic_update_watermarks)
13356 dev_priv->display.atomic_update_watermarks(old_intel_state,
13357 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013358}
13359
13360static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13361 struct drm_crtc_state *old_crtc_state)
13362{
13363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13364
13365 intel_pipe_update_end(intel_crtc, NULL);
13366}
13367
Matt Ropercf4c7c12014-12-04 10:27:42 -080013368/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013369 * intel_plane_destroy - destroy a plane
13370 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013371 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013372 * Common destruction function for all types of planes (primary, cursor,
13373 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013374 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013375void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013376{
Matt Roper465c1202014-05-29 08:06:54 -070013377 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013378 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013379}
13380
Matt Roper65a3fea2015-01-21 16:35:42 -080013381const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013382 .update_plane = drm_atomic_helper_update_plane,
13383 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013384 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013385 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013386 .atomic_get_property = intel_plane_atomic_get_property,
13387 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013388 .atomic_duplicate_state = intel_plane_duplicate_state,
13389 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013390};
13391
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013392static int
13393intel_legacy_cursor_update(struct drm_plane *plane,
13394 struct drm_crtc *crtc,
13395 struct drm_framebuffer *fb,
13396 int crtc_x, int crtc_y,
13397 unsigned int crtc_w, unsigned int crtc_h,
13398 uint32_t src_x, uint32_t src_y,
13399 uint32_t src_w, uint32_t src_h)
13400{
13401 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13402 int ret;
13403 struct drm_plane_state *old_plane_state, *new_plane_state;
13404 struct intel_plane *intel_plane = to_intel_plane(plane);
13405 struct drm_framebuffer *old_fb;
13406 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013407 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013408
13409 /*
13410 * When crtc is inactive or there is a modeset pending,
13411 * wait for it to complete in the slowpath
13412 */
13413 if (!crtc_state->active || needs_modeset(crtc_state) ||
13414 to_intel_crtc_state(crtc_state)->update_pipe)
13415 goto slow;
13416
13417 old_plane_state = plane->state;
13418
13419 /*
13420 * If any parameters change that may affect watermarks,
13421 * take the slowpath. Only changing fb or position should be
13422 * in the fastpath.
13423 */
13424 if (old_plane_state->crtc != crtc ||
13425 old_plane_state->src_w != src_w ||
13426 old_plane_state->src_h != src_h ||
13427 old_plane_state->crtc_w != crtc_w ||
13428 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013429 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013430 goto slow;
13431
13432 new_plane_state = intel_plane_duplicate_state(plane);
13433 if (!new_plane_state)
13434 return -ENOMEM;
13435
13436 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13437
13438 new_plane_state->src_x = src_x;
13439 new_plane_state->src_y = src_y;
13440 new_plane_state->src_w = src_w;
13441 new_plane_state->src_h = src_h;
13442 new_plane_state->crtc_x = crtc_x;
13443 new_plane_state->crtc_y = crtc_y;
13444 new_plane_state->crtc_w = crtc_w;
13445 new_plane_state->crtc_h = crtc_h;
13446
13447 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13448 to_intel_plane_state(new_plane_state));
13449 if (ret)
13450 goto out_free;
13451
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013452 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13453 if (ret)
13454 goto out_free;
13455
13456 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13457 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13458
13459 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13460 if (ret) {
13461 DRM_DEBUG_KMS("failed to attach phys object\n");
13462 goto out_unlock;
13463 }
13464 } else {
13465 struct i915_vma *vma;
13466
13467 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13468 if (IS_ERR(vma)) {
13469 DRM_DEBUG_KMS("failed to pin object\n");
13470
13471 ret = PTR_ERR(vma);
13472 goto out_unlock;
13473 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013474
13475 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013476 }
13477
13478 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013479 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013480
13481 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13482 intel_plane->frontbuffer_bit);
13483
13484 /* Swap plane state */
13485 new_plane_state->fence = old_plane_state->fence;
13486 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13487 new_plane_state->fence = NULL;
13488 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013489 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013490
Ville Syrjälä72259532017-03-02 19:15:05 +020013491 if (plane->state->visible) {
13492 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013493 intel_plane->update_plane(plane,
13494 to_intel_crtc_state(crtc->state),
13495 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013496 } else {
13497 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013498 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä72259532017-03-02 19:15:05 +020013499 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013500
13501 intel_cleanup_plane_fb(plane, new_plane_state);
13502
13503out_unlock:
13504 mutex_unlock(&dev_priv->drm.struct_mutex);
13505out_free:
13506 intel_plane_destroy_state(plane, new_plane_state);
13507 return ret;
13508
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013509slow:
13510 return drm_atomic_helper_update_plane(plane, crtc, fb,
13511 crtc_x, crtc_y, crtc_w, crtc_h,
13512 src_x, src_y, src_w, src_h);
13513}
13514
13515static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13516 .update_plane = intel_legacy_cursor_update,
13517 .disable_plane = drm_atomic_helper_disable_plane,
13518 .destroy = intel_plane_destroy,
13519 .set_property = drm_atomic_helper_plane_set_property,
13520 .atomic_get_property = intel_plane_atomic_get_property,
13521 .atomic_set_property = intel_plane_atomic_set_property,
13522 .atomic_duplicate_state = intel_plane_duplicate_state,
13523 .atomic_destroy_state = intel_plane_destroy_state,
13524};
13525
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013526static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013527intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013528{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013529 struct intel_plane *primary = NULL;
13530 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013531 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013532 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013533 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013534 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013535
13536 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013537 if (!primary) {
13538 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013539 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013540 }
Matt Roper465c1202014-05-29 08:06:54 -070013541
Matt Roper8e7d6882015-01-21 16:35:41 -080013542 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013543 if (!state) {
13544 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013545 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013546 }
13547
Matt Roper8e7d6882015-01-21 16:35:41 -080013548 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013549
Matt Roper465c1202014-05-29 08:06:54 -070013550 primary->can_scale = false;
13551 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013552 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013553 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013554 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013555 }
Matt Roper465c1202014-05-29 08:06:54 -070013556 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013557 /*
13558 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13559 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13560 */
13561 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13562 primary->plane = (enum plane) !pipe;
13563 else
13564 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013565 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013566 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013567 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013568
Ville Syrjälä580503c2016-10-31 22:37:00 +020013569 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013570 intel_primary_formats = skl_primary_formats;
13571 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013572
13573 primary->update_plane = skylake_update_primary_plane;
13574 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013575 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013576 intel_primary_formats = i965_primary_formats;
13577 num_formats = ARRAY_SIZE(i965_primary_formats);
13578
13579 primary->update_plane = ironlake_update_primary_plane;
13580 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013581 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013582 intel_primary_formats = i965_primary_formats;
13583 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013584
13585 primary->update_plane = i9xx_update_primary_plane;
13586 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013587 } else {
13588 intel_primary_formats = i8xx_primary_formats;
13589 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013590
13591 primary->update_plane = i9xx_update_primary_plane;
13592 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013593 }
13594
Ville Syrjälä580503c2016-10-31 22:37:00 +020013595 if (INTEL_GEN(dev_priv) >= 9)
13596 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13597 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013598 intel_primary_formats, num_formats,
13599 DRM_PLANE_TYPE_PRIMARY,
13600 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013601 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013602 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13603 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013604 intel_primary_formats, num_formats,
13605 DRM_PLANE_TYPE_PRIMARY,
13606 "primary %c", pipe_name(pipe));
13607 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013608 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13609 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013610 intel_primary_formats, num_formats,
13611 DRM_PLANE_TYPE_PRIMARY,
13612 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013613 if (ret)
13614 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013615
Dave Airlie5481e272016-10-25 16:36:13 +100013616 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013617 supported_rotations =
13618 DRM_ROTATE_0 | DRM_ROTATE_90 |
13619 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013620 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13621 supported_rotations =
13622 DRM_ROTATE_0 | DRM_ROTATE_180 |
13623 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013624 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013625 supported_rotations =
13626 DRM_ROTATE_0 | DRM_ROTATE_180;
13627 } else {
13628 supported_rotations = DRM_ROTATE_0;
13629 }
13630
Dave Airlie5481e272016-10-25 16:36:13 +100013631 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013632 drm_plane_create_rotation_property(&primary->base,
13633 DRM_ROTATE_0,
13634 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013635
Matt Roperea2c67b2014-12-23 10:41:52 -080013636 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13637
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013638 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013639
13640fail:
13641 kfree(state);
13642 kfree(primary);
13643
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013644 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013645}
13646
Matt Roper3d7d6512014-06-10 08:28:13 -070013647static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013648intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013649 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013650 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013651{
Matt Roper2b875c22014-12-01 15:40:13 -080013652 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013653 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013654 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013655 unsigned stride;
13656 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013657
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013658 ret = drm_plane_helper_check_state(&state->base,
13659 &state->clip,
13660 DRM_PLANE_HELPER_NO_SCALING,
13661 DRM_PLANE_HELPER_NO_SCALING,
13662 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013663 if (ret)
13664 return ret;
13665
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013666 /* if we want to turn off the cursor ignore width and height */
13667 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013668 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013669
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013670 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013671 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
13672 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013673 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13674 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013675 return -EINVAL;
13676 }
13677
Matt Roperea2c67b2014-12-23 10:41:52 -080013678 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13679 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013680 DRM_DEBUG_KMS("buffer is too small\n");
13681 return -ENOMEM;
13682 }
13683
Ville Syrjäläbae781b2016-11-16 13:33:16 +020013684 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013685 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013686 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013687 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013688
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013689 /*
13690 * There's something wrong with the cursor on CHV pipe C.
13691 * If it straddles the left edge of the screen then
13692 * moving it away from the edge or disabling it often
13693 * results in a pipe underrun, and often that can lead to
13694 * dead pipe (constant underrun reported, and it scans
13695 * out just a solid color). To recover from that, the
13696 * display power well must be turned off and on again.
13697 * Refuse the put the cursor into that compromised position.
13698 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013699 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013700 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013701 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13702 return -EINVAL;
13703 }
13704
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013705 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013706}
13707
Matt Roperf4a2cf22014-12-01 15:40:12 -080013708static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013709intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013710 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013711{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13713
13714 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013715 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013716}
13717
13718static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013719intel_update_cursor_plane(struct drm_plane *plane,
13720 const struct intel_crtc_state *crtc_state,
13721 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013722{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013723 struct drm_crtc *crtc = crtc_state->base.crtc;
13724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013725 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013726 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013727 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013728
Matt Roperf4a2cf22014-12-01 15:40:12 -080013729 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013730 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013731 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013732 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013733 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013734 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013735
Gustavo Padovana912f122014-12-01 15:40:10 -080013736 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013737 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013738}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013739
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013740static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013741intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013742{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013743 struct intel_plane *cursor = NULL;
13744 struct intel_plane_state *state = NULL;
13745 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013746
13747 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013748 if (!cursor) {
13749 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013750 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013751 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013752
Matt Roper8e7d6882015-01-21 16:35:41 -080013753 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013754 if (!state) {
13755 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013756 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013757 }
13758
Matt Roper8e7d6882015-01-21 16:35:41 -080013759 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013760
Matt Roper3d7d6512014-06-10 08:28:13 -070013761 cursor->can_scale = false;
13762 cursor->max_downscale = 1;
13763 cursor->pipe = pipe;
13764 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013765 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013766 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013767 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013768 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013769 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013770
Ville Syrjälä580503c2016-10-31 22:37:00 +020013771 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013772 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013773 intel_cursor_formats,
13774 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013775 DRM_PLANE_TYPE_CURSOR,
13776 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013777 if (ret)
13778 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013779
Dave Airlie5481e272016-10-25 16:36:13 +100013780 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013781 drm_plane_create_rotation_property(&cursor->base,
13782 DRM_ROTATE_0,
13783 DRM_ROTATE_0 |
13784 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013785
Ville Syrjälä580503c2016-10-31 22:37:00 +020013786 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013787 state->scaler_id = -1;
13788
Matt Roperea2c67b2014-12-23 10:41:52 -080013789 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13790
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013791 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013792
13793fail:
13794 kfree(state);
13795 kfree(cursor);
13796
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013797 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013798}
13799
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013800static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13801 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013802{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013803 struct intel_crtc_scaler_state *scaler_state =
13804 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013805 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013806 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013807
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013808 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13809 if (!crtc->num_scalers)
13810 return;
13811
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013812 for (i = 0; i < crtc->num_scalers; i++) {
13813 struct intel_scaler *scaler = &scaler_state->scalers[i];
13814
13815 scaler->in_use = 0;
13816 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013817 }
13818
13819 scaler_state->scaler_id = -1;
13820}
13821
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013822static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013823{
13824 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013825 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013826 struct intel_plane *primary = NULL;
13827 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013828 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013829
Daniel Vetter955382f2013-09-19 14:05:45 +020013830 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013831 if (!intel_crtc)
13832 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013833
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013834 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013835 if (!crtc_state) {
13836 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013837 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013838 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013839 intel_crtc->config = crtc_state;
13840 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013841 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013842
Ville Syrjälä580503c2016-10-31 22:37:00 +020013843 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013844 if (IS_ERR(primary)) {
13845 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013846 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013847 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013848 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013849
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013850 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013851 struct intel_plane *plane;
13852
Ville Syrjälä580503c2016-10-31 22:37:00 +020013853 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013854 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013855 ret = PTR_ERR(plane);
13856 goto fail;
13857 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013858 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013859 }
13860
Ville Syrjälä580503c2016-10-31 22:37:00 +020013861 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013862 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013863 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013864 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013865 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013866 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013867
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013868 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013869 &primary->base, &cursor->base,
13870 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013871 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013872 if (ret)
13873 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013874
Jesse Barnes80824002009-09-10 15:28:06 -070013875 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013876 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013877
Chris Wilson4b0e3332014-05-30 16:35:26 +030013878 intel_crtc->cursor_base = ~0;
13879 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013880 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013881
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013882 /* initialize shared scalers */
13883 intel_crtc_init_scalers(intel_crtc, crtc_state);
13884
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013885 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13886 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013887 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13888 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013889
Jesse Barnes79e53942008-11-07 14:24:08 -080013890 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013891
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013892 intel_color_init(&intel_crtc->base);
13893
Daniel Vetter87b6b102014-05-15 15:33:46 +020013894 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013895
13896 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013897
13898fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013899 /*
13900 * drm_mode_config_cleanup() will free up any
13901 * crtcs/planes already initialized.
13902 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013903 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013904 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013905
13906 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013907}
13908
Jesse Barnes752aa882013-10-31 18:55:49 +020013909enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13910{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013911 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013912
Rob Clark51fd3712013-11-19 12:10:12 -050013913 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013914
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013915 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013916 return INVALID_PIPE;
13917
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013918 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013919}
13920
Carl Worth08d7b3d2009-04-29 14:43:54 -070013921int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013922 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013923{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013924 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013925 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013926 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013927
Rob Clark7707e652014-07-17 23:30:04 -040013928 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013929 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013930 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013931
Rob Clark7707e652014-07-17 23:30:04 -040013932 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013933 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013934
Daniel Vetterc05422d2009-08-11 16:05:30 +020013935 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013936}
13937
Daniel Vetter66a92782012-07-12 20:08:18 +020013938static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013939{
Daniel Vetter66a92782012-07-12 20:08:18 +020013940 struct drm_device *dev = encoder->base.dev;
13941 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013942 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013943 int entry = 0;
13944
Damien Lespiaub2784e12014-08-05 11:29:37 +010013945 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013946 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013947 index_mask |= (1 << entry);
13948
Jesse Barnes79e53942008-11-07 14:24:08 -080013949 entry++;
13950 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013951
Jesse Barnes79e53942008-11-07 14:24:08 -080013952 return index_mask;
13953}
13954
Ville Syrjälä646d5772016-10-31 22:37:14 +020013955static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013956{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013957 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013958 return false;
13959
13960 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13961 return false;
13962
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013963 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013964 return false;
13965
13966 return true;
13967}
13968
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013969static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013970{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013971 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013972 return false;
13973
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013974 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013975 return false;
13976
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013977 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013978 return false;
13979
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013980 if (HAS_PCH_LPT_H(dev_priv) &&
13981 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013982 return false;
13983
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013984 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013985 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013986 return false;
13987
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013988 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013989 return false;
13990
13991 return true;
13992}
13993
Imre Deak8090ba82016-08-10 14:07:33 +030013994void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13995{
13996 int pps_num;
13997 int pps_idx;
13998
13999 if (HAS_DDI(dev_priv))
14000 return;
14001 /*
14002 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14003 * everywhere where registers can be write protected.
14004 */
14005 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14006 pps_num = 2;
14007 else
14008 pps_num = 1;
14009
14010 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14011 u32 val = I915_READ(PP_CONTROL(pps_idx));
14012
14013 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14014 I915_WRITE(PP_CONTROL(pps_idx), val);
14015 }
14016}
14017
Imre Deak44cb7342016-08-10 14:07:29 +030014018static void intel_pps_init(struct drm_i915_private *dev_priv)
14019{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014020 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014021 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14022 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14023 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14024 else
14025 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014026
14027 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014028}
14029
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014030static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014031{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014032 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014033 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014034
Imre Deak44cb7342016-08-10 14:07:29 +030014035 intel_pps_init(dev_priv);
14036
Imre Deak97a824e12016-06-21 11:51:47 +030014037 /*
14038 * intel_edp_init_connector() depends on this completing first, to
14039 * prevent the registeration of both eDP and LVDS and the incorrect
14040 * sharing of the PPS.
14041 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014042 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014043
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014044 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014045 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014046
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014047 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014048 /*
14049 * FIXME: Broxton doesn't support port detection via the
14050 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14051 * detect the ports.
14052 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014053 intel_ddi_init(dev_priv, PORT_A);
14054 intel_ddi_init(dev_priv, PORT_B);
14055 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014056
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014057 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014058 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014059 int found;
14060
Jesse Barnesde31fac2015-03-06 15:53:32 -080014061 /*
14062 * Haswell uses DDI functions to detect digital outputs.
14063 * On SKL pre-D0 the strap isn't connected, so we assume
14064 * it's there.
14065 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014066 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014067 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014068 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014069 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014070
14071 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14072 * register */
14073 found = I915_READ(SFUSE_STRAP);
14074
14075 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014076 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014077 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014078 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014079 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014080 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014081 /*
14082 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14083 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014084 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014085 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14086 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14087 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014088 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014089
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014090 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014091 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014092 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014093
Ville Syrjälä646d5772016-10-31 22:37:14 +020014094 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014095 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014096
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014097 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014098 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014099 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014100 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014101 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014102 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014103 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014104 }
14105
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014106 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014107 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014108
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014109 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014110 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014111
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014112 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014113 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014114
Daniel Vetter270b3042012-10-27 15:52:05 +020014115 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014116 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014117 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014118 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014119
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014120 /*
14121 * The DP_DETECTED bit is the latched state of the DDC
14122 * SDA pin at boot. However since eDP doesn't require DDC
14123 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14124 * eDP ports may have been muxed to an alternate function.
14125 * Thus we can't rely on the DP_DETECTED bit alone to detect
14126 * eDP ports. Consult the VBT as well as DP_DETECTED to
14127 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014128 *
14129 * Sadly the straps seem to be missing sometimes even for HDMI
14130 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14131 * and VBT for the presence of the port. Additionally we can't
14132 * trust the port type the VBT declares as we've seen at least
14133 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014134 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014135 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014136 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14137 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014138 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014139 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014140 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014141
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014142 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014143 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14144 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014145 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014146 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014147 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014148
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014149 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014150 /*
14151 * eDP not supported on port D,
14152 * so no need to worry about it
14153 */
14154 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14155 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014156 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014157 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014158 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014159 }
14160
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014161 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014162 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014163 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014164
Paulo Zanonie2debe92013-02-18 19:00:27 -030014165 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014166 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014167 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014168 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014169 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014170 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014171 }
Ma Ling27185ae2009-08-24 13:50:23 +080014172
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014173 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014174 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014175 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014176
14177 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014178
Paulo Zanonie2debe92013-02-18 19:00:27 -030014179 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014180 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014181 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014182 }
Ma Ling27185ae2009-08-24 13:50:23 +080014183
Paulo Zanonie2debe92013-02-18 19:00:27 -030014184 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014185
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014186 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014187 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014188 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014189 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014190 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014192 }
Ma Ling27185ae2009-08-24 13:50:23 +080014193
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014194 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014195 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014196 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014197 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014198
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014199 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014200 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014201
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014202 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014203
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014204 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014205 encoder->base.possible_crtcs = encoder->crtc_mask;
14206 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014207 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014208 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014209
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014210 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014211
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014212 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014213}
14214
14215static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14216{
14217 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014218
Daniel Vetteref2d6332014-02-10 18:00:38 +010014219 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014220
Chris Wilsondd689282017-03-01 15:41:28 +000014221 i915_gem_object_lock(intel_fb->obj);
14222 WARN_ON(!intel_fb->obj->framebuffer_references--);
14223 i915_gem_object_unlock(intel_fb->obj);
14224
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014225 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014226
Jesse Barnes79e53942008-11-07 14:24:08 -080014227 kfree(intel_fb);
14228}
14229
14230static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014231 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014232 unsigned int *handle)
14233{
14234 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014235 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014236
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014237 if (obj->userptr.mm) {
14238 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14239 return -EINVAL;
14240 }
14241
Chris Wilson05394f32010-11-08 19:18:58 +000014242 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014243}
14244
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014245static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14246 struct drm_file *file,
14247 unsigned flags, unsigned color,
14248 struct drm_clip_rect *clips,
14249 unsigned num_clips)
14250{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014251 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014252
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014253 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014254 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014255
14256 return 0;
14257}
14258
Jesse Barnes79e53942008-11-07 14:24:08 -080014259static const struct drm_framebuffer_funcs intel_fb_funcs = {
14260 .destroy = intel_user_framebuffer_destroy,
14261 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014262 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014263};
14264
Damien Lespiaub3218032015-02-27 11:15:18 +000014265static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014266u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14267 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014268{
Chris Wilson24dbf512017-02-15 10:59:18 +000014269 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014270
14271 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014272 int cpp = drm_format_plane_cpp(pixel_format, 0);
14273
Damien Lespiaub3218032015-02-27 11:15:18 +000014274 /* "The stride in bytes must not exceed the of the size of 8K
14275 * pixels and 32K bytes."
14276 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014277 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014278 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014279 return 32*1024;
14280 } else if (gen >= 4) {
14281 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14282 return 16*1024;
14283 else
14284 return 32*1024;
14285 } else if (gen >= 3) {
14286 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14287 return 8*1024;
14288 else
14289 return 16*1024;
14290 } else {
14291 /* XXX DSPC is limited to 4k tiled */
14292 return 8*1024;
14293 }
14294}
14295
Chris Wilson24dbf512017-02-15 10:59:18 +000014296static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14297 struct drm_i915_gem_object *obj,
14298 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014299{
Chris Wilson24dbf512017-02-15 10:59:18 +000014300 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014301 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014302 u32 pitch_limit, stride_alignment;
14303 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014304 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014305
Chris Wilsondd689282017-03-01 15:41:28 +000014306 i915_gem_object_lock(obj);
14307 obj->framebuffer_references++;
14308 tiling = i915_gem_object_get_tiling(obj);
14309 stride = i915_gem_object_get_stride(obj);
14310 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014311
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014312 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014313 /*
14314 * If there's a fence, enforce that
14315 * the fb modifier and tiling mode match.
14316 */
14317 if (tiling != I915_TILING_NONE &&
14318 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014319 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014320 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014321 }
14322 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014323 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014324 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014325 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014326 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014327 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014328 }
14329 }
14330
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014331 /* Passed in modifier sanity checking. */
14332 switch (mode_cmd->modifier[0]) {
14333 case I915_FORMAT_MOD_Y_TILED:
14334 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014335 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014336 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14337 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014338 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014339 }
14340 case DRM_FORMAT_MOD_NONE:
14341 case I915_FORMAT_MOD_X_TILED:
14342 break;
14343 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014344 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14345 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014346 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014347 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014348
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014349 /*
14350 * gen2/3 display engine uses the fence if present,
14351 * so the tiling mode must match the fb modifier exactly.
14352 */
14353 if (INTEL_INFO(dev_priv)->gen < 4 &&
14354 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014355 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014356 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014357 }
14358
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014359 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014360 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014361 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014362 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
14363 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
14364 "tiled" : "linear",
14365 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014366 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014367 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014368
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014369 /*
14370 * If there's a fence, enforce that
14371 * the fb pitch and fence stride match.
14372 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014373 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14374 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14375 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014376 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014377 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014378
Ville Syrjälä57779d02012-10-31 17:50:14 +020014379 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014380 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014381 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014382 case DRM_FORMAT_RGB565:
14383 case DRM_FORMAT_XRGB8888:
14384 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014385 break;
14386 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014387 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014388 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14389 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014390 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014391 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014392 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014393 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014394 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014395 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014396 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14397 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014398 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014399 }
14400 break;
14401 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014402 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014403 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014404 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014405 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14406 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014407 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014408 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014409 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014410 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014411 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014412 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14413 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014414 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014415 }
14416 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014417 case DRM_FORMAT_YUYV:
14418 case DRM_FORMAT_UYVY:
14419 case DRM_FORMAT_YVYU:
14420 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014421 if (INTEL_GEN(dev_priv) < 5) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014422 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14423 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014424 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014425 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014426 break;
14427 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014428 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14429 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014430 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014431 }
14432
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014433 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14434 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014435 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014436
Chris Wilson24dbf512017-02-15 10:59:18 +000014437 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14438 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014439
14440 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14441 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014442 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14443 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014444 goto err;
14445 }
14446
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014447 intel_fb->obj = obj;
14448
Ville Syrjälä6687c902015-09-15 13:16:41 +030014449 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14450 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014451 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014452
Chris Wilson24dbf512017-02-15 10:59:18 +000014453 ret = drm_framebuffer_init(obj->base.dev,
14454 &intel_fb->base,
14455 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014456 if (ret) {
14457 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014458 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014459 }
14460
Jesse Barnes79e53942008-11-07 14:24:08 -080014461 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014462
14463err:
Chris Wilsondd689282017-03-01 15:41:28 +000014464 i915_gem_object_lock(obj);
14465 obj->framebuffer_references--;
14466 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014467 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014468}
14469
Jesse Barnes79e53942008-11-07 14:24:08 -080014470static struct drm_framebuffer *
14471intel_user_framebuffer_create(struct drm_device *dev,
14472 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014473 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014474{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014475 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014476 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014477 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014478
Chris Wilson03ac0642016-07-20 13:31:51 +010014479 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14480 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014481 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014482
Chris Wilson24dbf512017-02-15 10:59:18 +000014483 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014484 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014485 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014486
14487 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014488}
14489
Chris Wilson778e23a2016-12-05 14:29:39 +000014490static void intel_atomic_state_free(struct drm_atomic_state *state)
14491{
14492 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14493
14494 drm_atomic_state_default_release(state);
14495
14496 i915_sw_fence_fini(&intel_state->commit_ready);
14497
14498 kfree(state);
14499}
14500
Jesse Barnes79e53942008-11-07 14:24:08 -080014501static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014502 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014503 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014504 .atomic_check = intel_atomic_check,
14505 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014506 .atomic_state_alloc = intel_atomic_state_alloc,
14507 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014508 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014509};
14510
Imre Deak88212942016-03-16 13:38:53 +020014511/**
14512 * intel_init_display_hooks - initialize the display modesetting hooks
14513 * @dev_priv: device private
14514 */
14515void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014516{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014517 intel_init_cdclk_hooks(dev_priv);
14518
Imre Deak88212942016-03-16 13:38:53 +020014519 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014520 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014521 dev_priv->display.get_initial_plane_config =
14522 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014523 dev_priv->display.crtc_compute_clock =
14524 haswell_crtc_compute_clock;
14525 dev_priv->display.crtc_enable = haswell_crtc_enable;
14526 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014527 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014528 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014529 dev_priv->display.get_initial_plane_config =
14530 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014531 dev_priv->display.crtc_compute_clock =
14532 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014533 dev_priv->display.crtc_enable = haswell_crtc_enable;
14534 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014535 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014536 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014537 dev_priv->display.get_initial_plane_config =
14538 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014539 dev_priv->display.crtc_compute_clock =
14540 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014541 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14542 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014543 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014544 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014545 dev_priv->display.get_initial_plane_config =
14546 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014547 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14548 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14549 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14550 } else if (IS_VALLEYVIEW(dev_priv)) {
14551 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14552 dev_priv->display.get_initial_plane_config =
14553 i9xx_get_initial_plane_config;
14554 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014555 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14556 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014557 } else if (IS_G4X(dev_priv)) {
14558 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14559 dev_priv->display.get_initial_plane_config =
14560 i9xx_get_initial_plane_config;
14561 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14562 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14563 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014564 } else if (IS_PINEVIEW(dev_priv)) {
14565 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14566 dev_priv->display.get_initial_plane_config =
14567 i9xx_get_initial_plane_config;
14568 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14569 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14570 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014571 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014572 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014573 dev_priv->display.get_initial_plane_config =
14574 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014575 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014576 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14577 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014578 } else {
14579 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14580 dev_priv->display.get_initial_plane_config =
14581 i9xx_get_initial_plane_config;
14582 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14583 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14584 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014585 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014586
Imre Deak88212942016-03-16 13:38:53 +020014587 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014588 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014589 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014590 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014591 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014592 /* FIXME: detect B0+ stepping and use auto training */
14593 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014594 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014595 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014596 }
14597
Lyude27082492016-08-24 07:48:10 +020014598 if (dev_priv->info.gen >= 9)
14599 dev_priv->display.update_crtcs = skl_update_crtcs;
14600 else
14601 dev_priv->display.update_crtcs = intel_update_crtcs;
14602
Daniel Vetter5a21b662016-05-24 17:13:53 +020014603 switch (INTEL_INFO(dev_priv)->gen) {
14604 case 2:
14605 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14606 break;
14607
14608 case 3:
14609 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14610 break;
14611
14612 case 4:
14613 case 5:
14614 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14615 break;
14616
14617 case 6:
14618 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14619 break;
14620 case 7:
14621 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14622 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14623 break;
14624 case 9:
14625 /* Drop through - unsupported since execlist only. */
14626 default:
14627 /* Default just returns -ENODEV to indicate unsupported */
14628 dev_priv->display.queue_flip = intel_default_queue_flip;
14629 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014630}
14631
Jesse Barnesb690e962010-07-19 13:53:12 -070014632/*
14633 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14634 * resume, or other times. This quirk makes sure that's the case for
14635 * affected systems.
14636 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014637static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014638{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014639 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014640
14641 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014642 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014643}
14644
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014645static void quirk_pipeb_force(struct drm_device *dev)
14646{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014647 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014648
14649 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14650 DRM_INFO("applying pipe b force quirk\n");
14651}
14652
Keith Packard435793d2011-07-12 14:56:22 -070014653/*
14654 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14655 */
14656static void quirk_ssc_force_disable(struct drm_device *dev)
14657{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014658 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014659 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014660 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014661}
14662
Carsten Emde4dca20e2012-03-15 15:56:26 +010014663/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014664 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14665 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014666 */
14667static void quirk_invert_brightness(struct drm_device *dev)
14668{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014669 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014670 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014671 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014672}
14673
Scot Doyle9c72cc62014-07-03 23:27:50 +000014674/* Some VBT's incorrectly indicate no backlight is present */
14675static void quirk_backlight_present(struct drm_device *dev)
14676{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014677 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014678 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14679 DRM_INFO("applying backlight present quirk\n");
14680}
14681
Jesse Barnesb690e962010-07-19 13:53:12 -070014682struct intel_quirk {
14683 int device;
14684 int subsystem_vendor;
14685 int subsystem_device;
14686 void (*hook)(struct drm_device *dev);
14687};
14688
Egbert Eich5f85f172012-10-14 15:46:38 +020014689/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14690struct intel_dmi_quirk {
14691 void (*hook)(struct drm_device *dev);
14692 const struct dmi_system_id (*dmi_id_list)[];
14693};
14694
14695static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14696{
14697 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14698 return 1;
14699}
14700
14701static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14702 {
14703 .dmi_id_list = &(const struct dmi_system_id[]) {
14704 {
14705 .callback = intel_dmi_reverse_brightness,
14706 .ident = "NCR Corporation",
14707 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14708 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14709 },
14710 },
14711 { } /* terminating entry */
14712 },
14713 .hook = quirk_invert_brightness,
14714 },
14715};
14716
Ben Widawskyc43b5632012-04-16 14:07:40 -070014717static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014718 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14719 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14720
Jesse Barnesb690e962010-07-19 13:53:12 -070014721 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14722 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14723
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014724 /* 830 needs to leave pipe A & dpll A up */
14725 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14726
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014727 /* 830 needs to leave pipe B & dpll B up */
14728 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14729
Keith Packard435793d2011-07-12 14:56:22 -070014730 /* Lenovo U160 cannot use SSC on LVDS */
14731 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014732
14733 /* Sony Vaio Y cannot use SSC on LVDS */
14734 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014735
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014736 /* Acer Aspire 5734Z must invert backlight brightness */
14737 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14738
14739 /* Acer/eMachines G725 */
14740 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14741
14742 /* Acer/eMachines e725 */
14743 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14744
14745 /* Acer/Packard Bell NCL20 */
14746 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14747
14748 /* Acer Aspire 4736Z */
14749 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014750
14751 /* Acer Aspire 5336 */
14752 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014753
14754 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14755 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014756
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014757 /* Acer C720 Chromebook (Core i3 4005U) */
14758 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14759
jens steinb2a96012014-10-28 20:25:53 +010014760 /* Apple Macbook 2,1 (Core 2 T7400) */
14761 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14762
Jani Nikula1b9448b2015-11-05 11:49:59 +020014763 /* Apple Macbook 4,1 */
14764 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14765
Scot Doyled4967d82014-07-03 23:27:52 +000014766 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14767 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014768
14769 /* HP Chromebook 14 (Celeron 2955U) */
14770 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014771
14772 /* Dell Chromebook 11 */
14773 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014774
14775 /* Dell Chromebook 11 (2015 version) */
14776 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014777};
14778
14779static void intel_init_quirks(struct drm_device *dev)
14780{
14781 struct pci_dev *d = dev->pdev;
14782 int i;
14783
14784 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14785 struct intel_quirk *q = &intel_quirks[i];
14786
14787 if (d->device == q->device &&
14788 (d->subsystem_vendor == q->subsystem_vendor ||
14789 q->subsystem_vendor == PCI_ANY_ID) &&
14790 (d->subsystem_device == q->subsystem_device ||
14791 q->subsystem_device == PCI_ANY_ID))
14792 q->hook(dev);
14793 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014794 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14795 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14796 intel_dmi_quirks[i].hook(dev);
14797 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014798}
14799
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014800/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014801static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014802{
David Weinehall52a05c32016-08-22 13:32:44 +030014803 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014804 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014805 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014806
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014807 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014808 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014809 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014810 sr1 = inb(VGA_SR_DATA);
14811 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014812 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014813 udelay(300);
14814
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014815 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014816 POSTING_READ(vga_reg);
14817}
14818
Daniel Vetterf8175862012-04-10 15:50:11 +020014819void intel_modeset_init_hw(struct drm_device *dev)
14820{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014821 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014822
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014823 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014824 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014825
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014826 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014827}
14828
Matt Roperd93c0372015-12-03 11:37:41 -080014829/*
14830 * Calculate what we think the watermarks should be for the state we've read
14831 * out of the hardware and then immediately program those watermarks so that
14832 * we ensure the hardware settings match our internal state.
14833 *
14834 * We can calculate what we think WM's should be by creating a duplicate of the
14835 * current state (which was constructed during hardware readout) and running it
14836 * through the atomic check code to calculate new watermark values in the
14837 * state object.
14838 */
14839static void sanitize_watermarks(struct drm_device *dev)
14840{
14841 struct drm_i915_private *dev_priv = to_i915(dev);
14842 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014843 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014844 struct drm_crtc *crtc;
14845 struct drm_crtc_state *cstate;
14846 struct drm_modeset_acquire_ctx ctx;
14847 int ret;
14848 int i;
14849
14850 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014851 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014852 return;
14853
14854 /*
14855 * We need to hold connection_mutex before calling duplicate_state so
14856 * that the connector loop is protected.
14857 */
14858 drm_modeset_acquire_init(&ctx, 0);
14859retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014860 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014861 if (ret == -EDEADLK) {
14862 drm_modeset_backoff(&ctx);
14863 goto retry;
14864 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014865 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014866 }
14867
14868 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14869 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014870 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014871
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014872 intel_state = to_intel_atomic_state(state);
14873
Matt Ropered4a6a72016-02-23 17:20:13 -080014874 /*
14875 * Hardware readout is the only time we don't want to calculate
14876 * intermediate watermarks (since we don't trust the current
14877 * watermarks).
14878 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014879 if (!HAS_GMCH_DISPLAY(dev_priv))
14880 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014881
Matt Roperd93c0372015-12-03 11:37:41 -080014882 ret = intel_atomic_check(dev, state);
14883 if (ret) {
14884 /*
14885 * If we fail here, it means that the hardware appears to be
14886 * programmed in a way that shouldn't be possible, given our
14887 * understanding of watermark requirements. This might mean a
14888 * mistake in the hardware readout code or a mistake in the
14889 * watermark calculations for a given platform. Raise a WARN
14890 * so that this is noticeable.
14891 *
14892 * If this actually happens, we'll have to just leave the
14893 * BIOS-programmed watermarks untouched and hope for the best.
14894 */
14895 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014896 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014897 }
14898
14899 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014900 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014901 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14902
Matt Ropered4a6a72016-02-23 17:20:13 -080014903 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014904 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014905 }
14906
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014907put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014908 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014909fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014910 drm_modeset_drop_locks(&ctx);
14911 drm_modeset_acquire_fini(&ctx);
14912}
14913
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014914int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014915{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014916 struct drm_i915_private *dev_priv = to_i915(dev);
14917 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014918 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014919 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014920
14921 drm_mode_config_init(dev);
14922
14923 dev->mode_config.min_width = 0;
14924 dev->mode_config.min_height = 0;
14925
Dave Airlie019d96c2011-09-29 16:20:42 +010014926 dev->mode_config.preferred_depth = 24;
14927 dev->mode_config.prefer_shadow = 1;
14928
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014929 dev->mode_config.allow_fb_modifiers = true;
14930
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014931 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014932
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014933 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014934 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014935
Jesse Barnesb690e962010-07-19 13:53:12 -070014936 intel_init_quirks(dev);
14937
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014938 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014939
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014940 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014941 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014942
Lukas Wunner69f92f62015-07-15 13:57:35 +020014943 /*
14944 * There may be no VBT; and if the BIOS enabled SSC we can
14945 * just keep using it to avoid unnecessary flicker. Whereas if the
14946 * BIOS isn't using it, don't assume it will work even if the VBT
14947 * indicates as much.
14948 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014949 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014950 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14951 DREF_SSC1_ENABLE);
14952
14953 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14954 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14955 bios_lvds_use_ssc ? "en" : "dis",
14956 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14957 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14958 }
14959 }
14960
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014961 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014962 dev->mode_config.max_width = 2048;
14963 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014964 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014965 dev->mode_config.max_width = 4096;
14966 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014967 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014968 dev->mode_config.max_width = 8192;
14969 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014970 }
Damien Lespiau068be562014-03-28 14:17:49 +000014971
Jani Nikula2a307c22016-11-30 17:43:04 +020014972 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14973 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014974 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014975 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014976 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14977 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14978 } else {
14979 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14980 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14981 }
14982
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014983 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014984
Zhao Yakui28c97732009-10-09 11:39:41 +080014985 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014986 INTEL_INFO(dev_priv)->num_pipes,
14987 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014988
Damien Lespiau055e3932014-08-18 13:49:10 +010014989 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014990 int ret;
14991
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014992 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014993 if (ret) {
14994 drm_mode_config_cleanup(dev);
14995 return ret;
14996 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014997 }
14998
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014999 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015000
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015001 intel_update_czclk(dev_priv);
15002 intel_modeset_init_hw(dev);
15003
Ville Syrjäläb2045352016-05-13 23:41:27 +030015004 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015005 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015006
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015007 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015008 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015009 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015010
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015011 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015012 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015013 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015014
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015015 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015016 struct intel_initial_plane_config plane_config = {};
15017
Jesse Barnes46f297f2014-03-07 08:57:48 -080015018 if (!crtc->active)
15019 continue;
15020
Jesse Barnes46f297f2014-03-07 08:57:48 -080015021 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015022 * Note that reserving the BIOS fb up front prevents us
15023 * from stuffing other stolen allocations like the ring
15024 * on top. This prevents some ugliness at boot time, and
15025 * can even allow for smooth boot transitions if the BIOS
15026 * fb is large enough for the active pipe configuration.
15027 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015028 dev_priv->display.get_initial_plane_config(crtc,
15029 &plane_config);
15030
15031 /*
15032 * If the fb is shared between multiple heads, we'll
15033 * just get the first one.
15034 */
15035 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015036 }
Matt Roperd93c0372015-12-03 11:37:41 -080015037
15038 /*
15039 * Make sure hardware watermarks really match the state we read out.
15040 * Note that we need to do this after reconstructing the BIOS fb's
15041 * since the watermark calculation done here will use pstate->fb.
15042 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015043 if (!HAS_GMCH_DISPLAY(dev_priv))
15044 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015045
15046 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015047}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015048
Daniel Vetter7fad7982012-07-04 17:51:47 +020015049static void intel_enable_pipe_a(struct drm_device *dev)
15050{
15051 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015052 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015053 struct drm_connector *crt = NULL;
15054 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015055 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015056
15057 /* We can't just switch on the pipe A, we need to set things up with a
15058 * proper mode and output configuration. As a gross hack, enable pipe A
15059 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015060 drm_connector_list_iter_begin(dev, &conn_iter);
15061 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015062 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15063 crt = &connector->base;
15064 break;
15065 }
15066 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015067 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015068
15069 if (!crt)
15070 return;
15071
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015072 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015073 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015074}
15075
Daniel Vetterfa555832012-10-10 23:14:00 +020015076static bool
15077intel_check_plane_mapping(struct intel_crtc *crtc)
15078{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015079 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015080 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015081
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015082 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015083 return true;
15084
Ville Syrjälä649636e2015-09-22 19:50:01 +030015085 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015086
15087 if ((val & DISPLAY_PLANE_ENABLE) &&
15088 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15089 return false;
15090
15091 return true;
15092}
15093
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015094static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15095{
15096 struct drm_device *dev = crtc->base.dev;
15097 struct intel_encoder *encoder;
15098
15099 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15100 return true;
15101
15102 return false;
15103}
15104
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015105static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15106{
15107 struct drm_device *dev = encoder->base.dev;
15108 struct intel_connector *connector;
15109
15110 for_each_connector_on_encoder(dev, &encoder->base, connector)
15111 return connector;
15112
15113 return NULL;
15114}
15115
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015116static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15117 enum transcoder pch_transcoder)
15118{
15119 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15120 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15121}
15122
Daniel Vetter24929352012-07-02 20:28:59 +020015123static void intel_sanitize_crtc(struct intel_crtc *crtc)
15124{
15125 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015126 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015127 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015128
Daniel Vetter24929352012-07-02 20:28:59 +020015129 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015130 if (!transcoder_is_dsi(cpu_transcoder)) {
15131 i915_reg_t reg = PIPECONF(cpu_transcoder);
15132
15133 I915_WRITE(reg,
15134 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15135 }
Daniel Vetter24929352012-07-02 20:28:59 +020015136
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015137 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015138 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015139 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015140 struct intel_plane *plane;
15141
Daniel Vetter96256042015-02-13 21:03:42 +010015142 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015143
15144 /* Disable everything but the primary plane */
15145 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15146 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15147 continue;
15148
Ville Syrjälä72259532017-03-02 19:15:05 +020015149 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015150 plane->disable_plane(&plane->base, &crtc->base);
15151 }
Daniel Vetter96256042015-02-13 21:03:42 +010015152 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015153
Daniel Vetter24929352012-07-02 20:28:59 +020015154 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015155 * disable the crtc (and hence change the state) if it is wrong. Note
15156 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015157 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015158 bool plane;
15159
Ville Syrjälä78108b72016-05-27 20:59:19 +030015160 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15161 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015162
15163 /* Pipe has the wrong plane attached and the plane is active.
15164 * Temporarily change the plane mapping and disable everything
15165 * ... */
15166 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015167 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015168 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015169 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015170 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015171 }
Daniel Vetter24929352012-07-02 20:28:59 +020015172
Daniel Vetter7fad7982012-07-04 17:51:47 +020015173 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15174 crtc->pipe == PIPE_A && !crtc->active) {
15175 /* BIOS forgot to enable pipe A, this mostly happens after
15176 * resume. Force-enable the pipe to fix this, the update_dpms
15177 * call below we restore the pipe to the right state, but leave
15178 * the required bits on. */
15179 intel_enable_pipe_a(dev);
15180 }
15181
Daniel Vetter24929352012-07-02 20:28:59 +020015182 /* Adjust the state of the output pipe according to whether we
15183 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015184 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015185 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015186
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015187 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015188 /*
15189 * We start out with underrun reporting disabled to avoid races.
15190 * For correct bookkeeping mark this on active crtcs.
15191 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015192 * Also on gmch platforms we dont have any hardware bits to
15193 * disable the underrun reporting. Which means we need to start
15194 * out with underrun reporting disabled also on inactive pipes,
15195 * since otherwise we'll complain about the garbage we read when
15196 * e.g. coming up after runtime pm.
15197 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015198 * No protection against concurrent access is required - at
15199 * worst a fifo underrun happens which also sets this to false.
15200 */
15201 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015202 /*
15203 * We track the PCH trancoder underrun reporting state
15204 * within the crtc. With crtc for pipe A housing the underrun
15205 * reporting state for PCH transcoder A, crtc for pipe B housing
15206 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15207 * and marking underrun reporting as disabled for the non-existing
15208 * PCH transcoders B and C would prevent enabling the south
15209 * error interrupt (see cpt_can_enable_serr_int()).
15210 */
15211 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15212 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015213 }
Daniel Vetter24929352012-07-02 20:28:59 +020015214}
15215
15216static void intel_sanitize_encoder(struct intel_encoder *encoder)
15217{
15218 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015219
15220 /* We need to check both for a crtc link (meaning that the
15221 * encoder is active and trying to read from a pipe) and the
15222 * pipe itself being active. */
15223 bool has_active_crtc = encoder->base.crtc &&
15224 to_intel_crtc(encoder->base.crtc)->active;
15225
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015226 connector = intel_encoder_find_connector(encoder);
15227 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015228 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15229 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015230 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015231
15232 /* Connector is active, but has no active pipe. This is
15233 * fallout from our resume register restoring. Disable
15234 * the encoder manually again. */
15235 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015236 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15237
Daniel Vetter24929352012-07-02 20:28:59 +020015238 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15239 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015240 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015241 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015242 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015243 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015244 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015245 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015246
15247 /* Inconsistent output/port/pipe state happens presumably due to
15248 * a bug in one of the get_hw_state functions. Or someplace else
15249 * in our code, like the register restore mess on resume. Clamp
15250 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015251
15252 connector->base.dpms = DRM_MODE_DPMS_OFF;
15253 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015254 }
15255 /* Enabled encoders without active connectors will be fixed in
15256 * the crtc fixup. */
15257}
15258
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015259void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015260{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015261 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015262
Imre Deak04098752014-02-18 00:02:16 +020015263 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15264 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015265 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015266 }
15267}
15268
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015269void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015270{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015271 /* This function can be called both from intel_modeset_setup_hw_state or
15272 * at a very early point in our resume sequence, where the power well
15273 * structures are not yet restored. Since this function is at a very
15274 * paranoid "someone might have enabled VGA while we were not looking"
15275 * level, just check if the power well is enabled instead of trying to
15276 * follow the "don't touch the power well if we don't need it" policy
15277 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015278 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015279 return;
15280
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015281 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015282
15283 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015284}
15285
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015286static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015287{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015288 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015289
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015290 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015291}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015292
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015293/* FIXME read out full plane state for all planes */
15294static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015295{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015296 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15297 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015298
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015299 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015300
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015301 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15302 to_intel_plane_state(primary->base.state),
15303 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015304}
15305
Daniel Vetter30e984d2013-06-05 13:34:17 +020015306static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015307{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015308 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015309 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015310 struct intel_crtc *crtc;
15311 struct intel_encoder *encoder;
15312 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015313 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015314 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015315
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015316 dev_priv->active_crtcs = 0;
15317
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015318 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015319 struct intel_crtc_state *crtc_state =
15320 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015321
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015322 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015323 memset(crtc_state, 0, sizeof(*crtc_state));
15324 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015325
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015326 crtc_state->base.active = crtc_state->base.enable =
15327 dev_priv->display.get_pipe_config(crtc, crtc_state);
15328
15329 crtc->base.enabled = crtc_state->base.enable;
15330 crtc->active = crtc_state->base.active;
15331
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015332 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015333 dev_priv->active_crtcs |= 1 << crtc->pipe;
15334
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015335 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015336
Ville Syrjälä78108b72016-05-27 20:59:19 +030015337 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15338 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015339 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015340 }
15341
Daniel Vetter53589012013-06-05 13:34:16 +020015342 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15343 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15344
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015345 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015346 &pll->state.hw_state);
15347 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015348 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015349 struct intel_crtc_state *crtc_state =
15350 to_intel_crtc_state(crtc->base.state);
15351
15352 if (crtc_state->base.active &&
15353 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015354 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015355 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015356 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015357
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015358 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015359 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015360 }
15361
Damien Lespiaub2784e12014-08-05 11:29:37 +010015362 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015363 pipe = 0;
15364
15365 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015366 struct intel_crtc_state *crtc_state;
15367
Ville Syrjälä98187832016-10-31 22:37:10 +020015368 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015369 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015370
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015371 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015372 crtc_state->output_types |= 1 << encoder->type;
15373 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015374 } else {
15375 encoder->base.crtc = NULL;
15376 }
15377
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015378 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015379 encoder->base.base.id, encoder->base.name,
15380 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015381 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015382 }
15383
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015384 drm_connector_list_iter_begin(dev, &conn_iter);
15385 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015386 if (connector->get_hw_state(connector)) {
15387 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015388
15389 encoder = connector->encoder;
15390 connector->base.encoder = &encoder->base;
15391
15392 if (encoder->base.crtc &&
15393 encoder->base.crtc->state->active) {
15394 /*
15395 * This has to be done during hardware readout
15396 * because anything calling .crtc_disable may
15397 * rely on the connector_mask being accurate.
15398 */
15399 encoder->base.crtc->state->connector_mask |=
15400 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015401 encoder->base.crtc->state->encoder_mask |=
15402 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015403 }
15404
Daniel Vetter24929352012-07-02 20:28:59 +020015405 } else {
15406 connector->base.dpms = DRM_MODE_DPMS_OFF;
15407 connector->base.encoder = NULL;
15408 }
15409 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015410 connector->base.base.id, connector->base.name,
15411 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015412 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015413 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015414
15415 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015416 struct intel_crtc_state *crtc_state =
15417 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015418 int pixclk = 0;
15419
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015420 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015421
15422 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015423 if (crtc_state->base.active) {
15424 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15425 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015426 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15427
15428 /*
15429 * The initial mode needs to be set in order to keep
15430 * the atomic core happy. It wants a valid mode if the
15431 * crtc's enabled, so we do the above call.
15432 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015433 * But we don't set all the derived state fully, hence
15434 * set a flag to indicate that a full recalculation is
15435 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015436 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015437 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015438
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015439 intel_crtc_compute_pixel_rate(crtc_state);
15440
15441 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15442 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15443 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015444 else
15445 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15446
15447 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015448 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015449 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15450
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015451 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15452 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015453 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015454
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015455 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15456
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015457 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015458 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015459}
15460
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015461static void
15462get_encoder_power_domains(struct drm_i915_private *dev_priv)
15463{
15464 struct intel_encoder *encoder;
15465
15466 for_each_intel_encoder(&dev_priv->drm, encoder) {
15467 u64 get_domains;
15468 enum intel_display_power_domain domain;
15469
15470 if (!encoder->get_power_domains)
15471 continue;
15472
15473 get_domains = encoder->get_power_domains(encoder);
15474 for_each_power_domain(domain, get_domains)
15475 intel_display_power_get(dev_priv, domain);
15476 }
15477}
15478
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015479/* Scan out the current hw modeset state,
15480 * and sanitizes it to the current state
15481 */
15482static void
15483intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015484{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015485 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015486 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015487 struct intel_crtc *crtc;
15488 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015489 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015490
15491 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015492
15493 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015494 get_encoder_power_domains(dev_priv);
15495
Damien Lespiaub2784e12014-08-05 11:29:37 +010015496 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015497 intel_sanitize_encoder(encoder);
15498 }
15499
Damien Lespiau055e3932014-08-18 13:49:10 +010015500 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015501 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015502
Daniel Vetter24929352012-07-02 20:28:59 +020015503 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015504 intel_dump_pipe_config(crtc, crtc->config,
15505 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015506 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015507
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015508 intel_modeset_update_connector_atomic_state(dev);
15509
Daniel Vetter35c95372013-07-17 06:55:04 +020015510 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15511 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15512
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015513 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015514 continue;
15515
15516 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15517
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015518 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015519 pll->on = false;
15520 }
15521
Ville Syrjälä602ae832017-03-02 19:15:02 +020015522 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015523 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015524 vlv_wm_sanitize(dev_priv);
15525 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015526 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015527 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015528 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015529 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015530
15531 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015532 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015533
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015534 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015535 if (WARN_ON(put_domains))
15536 modeset_put_power_domains(dev_priv, put_domains);
15537 }
15538 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015539
Imre Deak8d8c3862017-02-17 17:39:46 +020015540 intel_power_domains_verify_state(dev_priv);
15541
Paulo Zanoni010cf732016-01-19 11:35:48 -020015542 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015543}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015544
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015545void intel_display_resume(struct drm_device *dev)
15546{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015547 struct drm_i915_private *dev_priv = to_i915(dev);
15548 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15549 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015550 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015551
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015552 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015553 if (state)
15554 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015555
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015556 /*
15557 * This is a cludge because with real atomic modeset mode_config.mutex
15558 * won't be taken. Unfortunately some probed state like
15559 * audio_codec_enable is still protected by mode_config.mutex, so lock
15560 * it here for now.
15561 */
15562 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015563 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015564
Maarten Lankhorst73974892016-08-05 23:28:27 +030015565 while (1) {
15566 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15567 if (ret != -EDEADLK)
15568 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015569
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015570 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015571 }
15572
Maarten Lankhorst73974892016-08-05 23:28:27 +030015573 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015574 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015575
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015576 drm_modeset_drop_locks(&ctx);
15577 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015578 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015579
Chris Wilson08536952016-10-14 13:18:18 +010015580 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015581 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015582 if (state)
15583 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015584}
15585
15586void intel_modeset_gem_init(struct drm_device *dev)
15587{
Chris Wilsondc979972016-05-10 14:10:04 +010015588 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015589
Chris Wilsondc979972016-05-10 14:10:04 +010015590 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015591
Chris Wilson1ee8da62016-05-12 12:43:23 +010015592 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015593}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015594
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015595int intel_connector_register(struct drm_connector *connector)
15596{
15597 struct intel_connector *intel_connector = to_intel_connector(connector);
15598 int ret;
15599
15600 ret = intel_backlight_device_register(intel_connector);
15601 if (ret)
15602 goto err;
15603
15604 return 0;
15605
15606err:
15607 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015608}
15609
Chris Wilsonc191eca2016-06-17 11:40:33 +010015610void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015611{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015612 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015613
Chris Wilsone63d87c2016-06-17 11:40:34 +010015614 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015615 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015616}
15617
Jesse Barnes79e53942008-11-07 14:24:08 -080015618void intel_modeset_cleanup(struct drm_device *dev)
15619{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015620 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015621
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015622 flush_work(&dev_priv->atomic_helper.free_work);
15623 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15624
Chris Wilsondc979972016-05-10 14:10:04 +010015625 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015626
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015627 /*
15628 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015629 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015630 * experience fancy races otherwise.
15631 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015632 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015633
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015634 /*
15635 * Due to the hpd irq storm handling the hotplug work can re-arm the
15636 * poll handlers. Hence disable polling after hpd handling is shut down.
15637 */
Keith Packardf87ea762010-10-03 19:36:26 -070015638 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015639
Jesse Barnes723bfd72010-10-07 16:01:13 -070015640 intel_unregister_dsm_handler();
15641
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015642 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015643
Chris Wilson1630fe72011-07-08 12:22:42 +010015644 /* flush any delayed tasks or pending work */
15645 flush_scheduled_work();
15646
Jesse Barnes79e53942008-11-07 14:24:08 -080015647 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015648
Chris Wilson1ee8da62016-05-12 12:43:23 +010015649 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015650
Chris Wilsondc979972016-05-10 14:10:04 +010015651 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015652
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015653 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015654}
15655
Chris Wilsondf0e9242010-09-09 16:20:55 +010015656void intel_connector_attach_encoder(struct intel_connector *connector,
15657 struct intel_encoder *encoder)
15658{
15659 connector->encoder = encoder;
15660 drm_mode_connector_attach_encoder(&connector->base,
15661 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015662}
Dave Airlie28d52042009-09-21 14:33:58 +100015663
15664/*
15665 * set vga decode state - true == enable VGA decode
15666 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015667int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015668{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015669 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015670 u16 gmch_ctrl;
15671
Chris Wilson75fa0412014-02-07 18:37:02 -020015672 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15673 DRM_ERROR("failed to read control word\n");
15674 return -EIO;
15675 }
15676
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015677 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15678 return 0;
15679
Dave Airlie28d52042009-09-21 14:33:58 +100015680 if (state)
15681 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15682 else
15683 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015684
15685 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15686 DRM_ERROR("failed to write control word\n");
15687 return -EIO;
15688 }
15689
Dave Airlie28d52042009-09-21 14:33:58 +100015690 return 0;
15691}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015692
Chris Wilson98a2f412016-10-12 10:05:18 +010015693#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15694
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015695struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015696
15697 u32 power_well_driver;
15698
Chris Wilson63b66e52013-08-08 15:12:06 +020015699 int num_transcoders;
15700
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015701 struct intel_cursor_error_state {
15702 u32 control;
15703 u32 position;
15704 u32 base;
15705 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015706 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015707
15708 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015709 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015710 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015711 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015712 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015713
15714 struct intel_plane_error_state {
15715 u32 control;
15716 u32 stride;
15717 u32 size;
15718 u32 pos;
15719 u32 addr;
15720 u32 surface;
15721 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015722 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015723
15724 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015725 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015726 enum transcoder cpu_transcoder;
15727
15728 u32 conf;
15729
15730 u32 htotal;
15731 u32 hblank;
15732 u32 hsync;
15733 u32 vtotal;
15734 u32 vblank;
15735 u32 vsync;
15736 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015737};
15738
15739struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015740intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015741{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015742 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015743 int transcoders[] = {
15744 TRANSCODER_A,
15745 TRANSCODER_B,
15746 TRANSCODER_C,
15747 TRANSCODER_EDP,
15748 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015749 int i;
15750
Chris Wilsonc0336662016-05-06 15:40:21 +010015751 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015752 return NULL;
15753
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015754 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755 if (error == NULL)
15756 return NULL;
15757
Chris Wilsonc0336662016-05-06 15:40:21 +010015758 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015759 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15760
Damien Lespiau055e3932014-08-18 13:49:10 +010015761 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015762 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015763 __intel_display_power_is_enabled(dev_priv,
15764 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015765 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015766 continue;
15767
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015768 error->cursor[i].control = I915_READ(CURCNTR(i));
15769 error->cursor[i].position = I915_READ(CURPOS(i));
15770 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015771
15772 error->plane[i].control = I915_READ(DSPCNTR(i));
15773 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015774 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015775 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015776 error->plane[i].pos = I915_READ(DSPPOS(i));
15777 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015778 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015779 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015780 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015781 error->plane[i].surface = I915_READ(DSPSURF(i));
15782 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15783 }
15784
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015785 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015786
Chris Wilsonc0336662016-05-06 15:40:21 +010015787 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015788 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015789 }
15790
Jani Nikula4d1de972016-03-18 17:05:42 +020015791 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015792 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015793 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015794 error->num_transcoders++; /* Account for eDP. */
15795
15796 for (i = 0; i < error->num_transcoders; i++) {
15797 enum transcoder cpu_transcoder = transcoders[i];
15798
Imre Deakddf9c532013-11-27 22:02:02 +020015799 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015800 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015801 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015802 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015803 continue;
15804
Chris Wilson63b66e52013-08-08 15:12:06 +020015805 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15806
15807 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15808 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15809 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15810 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15811 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15812 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15813 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015814 }
15815
15816 return error;
15817}
15818
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015819#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15820
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015821void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015822intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015823 struct intel_display_error_state *error)
15824{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015825 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015826 int i;
15827
Chris Wilson63b66e52013-08-08 15:12:06 +020015828 if (!error)
15829 return;
15830
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015831 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015832 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015833 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015834 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015835 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015836 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015837 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015838 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015839 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015840 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015841
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015842 err_printf(m, "Plane [%d]:\n", i);
15843 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15844 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015845 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015846 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15847 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015848 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015849 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015850 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015851 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015852 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15853 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015854 }
15855
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015856 err_printf(m, "Cursor [%d]:\n", i);
15857 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15858 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15859 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015860 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015861
15862 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015863 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015864 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015865 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015866 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015867 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15868 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15869 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15870 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15871 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15872 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15873 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15874 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015875}
Chris Wilson98a2f412016-10-12 10:05:18 +010015876
15877#endif