blob: b901b00a8f2ea4443bce0f3515629b7957f759bd [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
899 */
Matt Roperf4510a22014-04-01 15:22:40 -0700900 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300902}
903
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200904enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
905 enum pipe pipe)
906{
907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200911}
912
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300913static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 reg = PIPEDSL(pipe);
917 u32 line1, line2;
918 u32 line_mask;
919
920 if (IS_GEN2(dev))
921 line_mask = DSL_LINEMASK_GEN2;
922 else
923 line_mask = DSL_LINEMASK_GEN3;
924
925 line1 = I915_READ(reg) & line_mask;
926 mdelay(5);
927 line2 = I915_READ(reg) & line_mask;
928
929 return line1 == line2;
930}
931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932/*
933 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300934 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 *
936 * After disabling a pipe, we can't wait for vblank in the usual way,
937 * spinning on the vblank interrupt status bit, since we won't actually
938 * see an interrupt when the pipe is disabled.
939 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 * On Gen4 and above:
941 * wait for the pipe register state bit to turn off
942 *
943 * Otherwise:
944 * wait for the display line value to settle (it usually
945 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100946 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300948static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300950 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200952 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300953 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200956 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700957
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100959 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
960 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200961 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300964 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800967}
968
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000969/*
970 * ibx_digital_port_connected - is the specified port connected?
971 * @dev_priv: i915 private structure
972 * @port: the port to test
973 *
974 * Returns true if @port is connected, false otherwise.
975 */
976bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
977 struct intel_digital_port *port)
978{
979 u32 bit;
980
Damien Lespiauc36346e2012-12-13 16:09:03 +0000981 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200982 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000983 case PORT_B:
984 bit = SDE_PORTB_HOTPLUG;
985 break;
986 case PORT_C:
987 bit = SDE_PORTC_HOTPLUG;
988 break;
989 case PORT_D:
990 bit = SDE_PORTD_HOTPLUG;
991 break;
992 default:
993 return true;
994 }
995 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200996 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000997 case PORT_B:
998 bit = SDE_PORTB_HOTPLUG_CPT;
999 break;
1000 case PORT_C:
1001 bit = SDE_PORTC_HOTPLUG_CPT;
1002 break;
1003 case PORT_D:
1004 bit = SDE_PORTD_HOTPLUG_CPT;
1005 break;
1006 default:
1007 return true;
1008 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001009 }
1010
1011 return I915_READ(SDEISR) & bit;
1012}
1013
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014static const char *state_string(bool enabled)
1015{
1016 return enabled ? "on" : "off";
1017}
1018
1019/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001022{
1023 int reg;
1024 u32 val;
1025 bool cur_state;
1026
1027 reg = DPLL(pipe);
1028 val = I915_READ(reg);
1029 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001030 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031 "PLL state assertion failure (expected %s, current %s)\n",
1032 state_string(state), state_string(cur_state));
1033}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034
Jani Nikula23538ef2013-08-27 15:12:22 +03001035/* XXX: the dsi pll is shared between MIPI DSI ports */
1036static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1037{
1038 u32 val;
1039 bool cur_state;
1040
1041 mutex_lock(&dev_priv->dpio_lock);
1042 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1043 mutex_unlock(&dev_priv->dpio_lock);
1044
1045 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001046 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001047 "DSI PLL state assertion failure (expected %s, current %s)\n",
1048 state_string(state), state_string(cur_state));
1049}
1050#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1051#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1052
Daniel Vetter55607e82013-06-16 21:42:39 +02001053struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001054intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001055{
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001059 return NULL;
1060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001061 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001062}
1063
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001065void assert_shared_dpll(struct drm_i915_private *dev_priv,
1066 struct intel_shared_dpll *pll,
1067 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001068{
Jesse Barnes040484a2011-01-03 12:14:26 -08001069 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001070 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001073 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001075
Daniel Vetter53589012013-06-05 13:34:16 +02001076 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001078 "%s assertion failure (expected %s, current %s)\n",
1079 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
Jesse Barnes040484a2011-01-03 12:14:26 -08001081
1082static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, bool state)
1084{
1085 int reg;
1086 u32 val;
1087 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1089 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001090
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001091 if (HAS_DDI(dev_priv->dev)) {
1092 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001093 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001094 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001096 } else {
1097 reg = FDI_TX_CTL(pipe);
1098 val = I915_READ(reg);
1099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 state_string(state), state_string(cur_state));
1104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
1111 int reg;
1112 u32 val;
1113 bool cur_state;
1114
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 reg = FDI_RX_CTL(pipe);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
1120 state_string(state), state_string(cur_state));
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
1128 int reg;
1129 u32 val;
1130
1131 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001132 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 return;
1134
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 return;
1138
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 reg = FDI_TX_CTL(pipe);
1140 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143
Daniel Vetter55607e82013-06-16 21:42:39 +02001144void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001146{
1147 int reg;
1148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
1151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001155 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158
Daniel Vetterb680c372014-09-19 18:27:27 +02001159void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001162 struct drm_device *dev = dev_priv->dev;
1163 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 u32 val;
1165 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001166 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168 if (WARN_ON(HAS_DDI(dev)))
1169 return;
1170
1171 if (HAS_PCH_SPLIT(dev)) {
1172 u32 port_sel;
1173
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1176
1177 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1178 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1179 panel_pipe = PIPE_B;
1180 /* XXX: else fix for eDP */
1181 } else if (IS_VALLEYVIEW(dev)) {
1182 /* presumably write lock depends on pipe, not port select */
1183 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1184 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001185 } else {
1186 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001187 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1188 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001193 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 locked = false;
1195
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199}
1200
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001201static void assert_cursor(struct drm_i915_private *dev_priv,
1202 enum pipe pipe, bool state)
1203{
1204 struct drm_device *dev = dev_priv->dev;
1205 bool cur_state;
1206
Paulo Zanonid9d82082014-02-27 16:30:56 -03001207 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001209 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001210 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001211
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1214 pipe_name(pipe), state_string(state), state_string(cur_state));
1215}
1216#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1217#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1218
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001219void assert_pipe(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
1222 int reg;
1223 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001224 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001228 /* if we need the pipe quirk it must be always on */
1229 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1230 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001231 state = true;
1232
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001233 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001234 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001235 cur_state = false;
1236 } else {
1237 reg = PIPECONF(cpu_transcoder);
1238 val = I915_READ(reg);
1239 cur_state = !!(val & PIPECONF_ENABLE);
1240 }
1241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001243 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001244 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247static void assert_plane(struct drm_i915_private *dev_priv,
1248 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
1250 int reg;
1251 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001252 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253
1254 reg = DSPCNTR(plane);
1255 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001256 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001258 "plane %c assertion failure (expected %s, current %s)\n",
1259 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260}
1261
Chris Wilson931872f2012-01-16 23:01:13 +00001262#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1263#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001268 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 int reg, i;
1270 u32 val;
1271 int cur_pipe;
1272
Ville Syrjälä653e1022013-06-04 13:49:05 +03001273 /* Primary planes are fixed to pipes on gen4+ */
1274 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001275 reg = DSPCNTR(pipe);
1276 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001278 "plane %c assertion failure, should be disabled but not\n",
1279 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001280 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001281 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001282
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001284 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 reg = DSPCNTR(i);
1286 val = I915_READ(reg);
1287 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1288 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1291 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 }
1293}
1294
Jesse Barnes19332d72013-03-28 09:55:38 -07001295static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001299 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001300 u32 val;
1301
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001302 if (INTEL_INFO(dev)->gen >= 9) {
1303 for_each_sprite(pipe, sprite) {
1304 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1307 sprite, pipe_name(pipe));
1308 }
1309 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001310 for_each_sprite(pipe, sprite) {
1311 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001312 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 }
1317 } else if (INTEL_INFO(dev)->gen >= 7) {
1318 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001321 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 plane_name(pipe), pipe_name(pipe));
1323 } else if (INTEL_INFO(dev)->gen >= 5) {
1324 reg = DVSCNTR(pipe);
1325 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1328 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001329 }
1330}
1331
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332static void assert_vblank_disabled(struct drm_crtc *crtc)
1333{
Rob Clarke2c719b2014-12-15 13:56:32 -05001334 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001335 drm_crtc_vblank_put(crtc);
1336}
1337
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001338static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001339{
1340 u32 val;
1341 bool enabled;
1342
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001344
Jesse Barnes92f25842011-01-04 15:09:34 -08001345 val = I915_READ(PCH_DREF_CONTROL);
1346 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1347 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001349}
1350
Daniel Vetterab9412b2013-05-03 11:49:46 +02001351static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001353{
1354 int reg;
1355 u32 val;
1356 bool enabled;
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 val = I915_READ(reg);
1360 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001362 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1363 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001364}
1365
Keith Packard4e634382011-08-06 10:39:45 -07001366static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1367 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001368{
1369 if ((val & DP_PORT_EN) == 0)
1370 return false;
1371
1372 if (HAS_PCH_CPT(dev_priv->dev)) {
1373 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1374 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001377 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
1393 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001396 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
1412 if (HAS_PCH_CPT(dev_priv->dev)) {
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
1427 if (HAS_PCH_CPT(dev_priv->dev)) {
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001438 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001439{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001446 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
1450static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, int reg)
1452{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001455 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001459 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
1463static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
1465{
1466 int reg;
1467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
1473 reg = PCH_ADPA;
1474 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_LVDS;
1480 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001490static void intel_init_dpio(struct drm_device *dev)
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
1494 if (!IS_VALLEYVIEW(dev))
1495 return;
1496
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001497 /*
1498 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1499 * CHV x1 PHY (DP/HDMI D)
1500 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1501 */
1502 if (IS_CHERRYVIEW(dev)) {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1505 } else {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1507 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 struct drm_device *dev = crtc->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001516 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001519
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1522
1523 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001524 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001525 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 I915_WRITE(reg, dpll);
1528 POSTING_READ(reg);
1529 udelay(150);
1530
1531 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1532 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1533
Ville Syrjäläd288f652014-10-28 13:20:22 +02001534 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001536
1537 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
1547}
1548
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001550 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551{
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 int pipe = crtc->pipe;
1555 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 u32 tmp;
1557
1558 assert_pipe_disabled(dev_priv, crtc->pipe);
1559
1560 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1561
1562 mutex_lock(&dev_priv->dpio_lock);
1563
1564 /* Enable back the 10bit clock to display controller */
1565 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1566 tmp |= DPIO_DCLKP_EN;
1567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1568
1569 /*
1570 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1571 */
1572 udelay(1);
1573
1574 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001575 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579 DRM_ERROR("PLL %d failed to lock\n", pipe);
1580
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001581 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001582 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 POSTING_READ(DPLL_MD(pipe));
1584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 mutex_unlock(&dev_priv->dpio_lock);
1586}
1587
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001588static int intel_num_dvo_pipes(struct drm_device *dev)
1589{
1590 struct intel_crtc *crtc;
1591 int count = 0;
1592
1593 for_each_intel_crtc(dev, crtc)
1594 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001595 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596
1597 return count;
1598}
1599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001601{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001605 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001608
1609 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611
1612 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 if (IS_MOBILE(dev) && !IS_I830(dev))
1614 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001616 /* Enable DVO 2x clock on both PLLs if necessary */
1617 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1618 /*
1619 * It appears to be important that we don't enable this
1620 * for the current pipe before otherwise configuring the
1621 * PLL. No idea how this should be handled if multiple
1622 * DVO outputs are enabled simultaneosly.
1623 */
1624 dpll |= DPLL_DVO_2X_MODE;
1625 I915_WRITE(DPLL(!crtc->pipe),
1626 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1627 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628
1629 /* Wait for the clocks to stabilize. */
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (INTEL_INFO(dev)->gen >= 4) {
1634 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 } else {
1637 /* The pixel multiplier can only be updated once the
1638 * DPLL is enabled and the clocks are stable.
1639 *
1640 * So write it again.
1641 */
1642 I915_WRITE(reg, dpll);
1643 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644
1645 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
1655}
1656
1657/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001658 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 * @dev_priv: i915 private structure
1660 * @pipe: pipe PLL to disable
1661 *
1662 * Disable the PLL for @pipe, making sure the pipe is off first.
1663 *
1664 * Note! This is for pre-ILK only.
1665 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001668 struct drm_device *dev = crtc->base.dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 enum pipe pipe = crtc->pipe;
1671
1672 /* Disable DVO 2x clock on both PLLs if necessary */
1673 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001674 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675 intel_num_dvo_pipes(dev) == 1) {
1676 I915_WRITE(DPLL(PIPE_B),
1677 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1678 I915_WRITE(DPLL(PIPE_A),
1679 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1680 }
1681
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001682 /* Don't disable pipe or pipe PLLs if needed */
1683 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1684 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 return;
1686
1687 /* Make sure the pipe isn't still relying on us */
1688 assert_pipe_disabled(dev_priv, pipe);
1689
Daniel Vetter50b44a42013-06-05 13:34:33 +02001690 I915_WRITE(DPLL(pipe), 0);
1691 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692}
1693
Jesse Barnesf6071162013-10-01 10:41:38 -07001694static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1695{
1696 u32 val = 0;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Imre Deake5cbfbf2014-01-09 17:08:16 +02001701 /*
1702 * Leave integrated clock source and reference clock enabled for pipe B.
1703 * The latter is needed for VGA hotplug / manual detection.
1704 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001705 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001706 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
1710}
1711
1712static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001714 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001715 u32 val;
1716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001720 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001721 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001722 if (pipe != PIPE_A)
1723 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001726
1727 mutex_lock(&dev_priv->dpio_lock);
1728
1729 /* Disable 10bit clock to display controller */
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1731 val &= ~DPIO_DCLKP_EN;
1732 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1733
Ville Syrjälä61407f62014-05-27 16:32:55 +03001734 /* disable left/right clock distribution */
1735 if (pipe != PIPE_B) {
1736 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1737 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1738 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1739 } else {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1741 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1743 }
1744
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1749 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
1762 break;
1763 case PORT_D:
1764 port_mask = DPLL_PORTD_READY_MASK;
1765 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 break;
1767 default:
1768 BUG();
1769 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001773 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774}
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->base.dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1781
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001782 if (WARN_ON(pll == NULL))
1783 return;
1784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001785 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001786 if (pll->active == 0) {
1787 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1788 WARN_ON(pll->on);
1789 assert_shared_dpll_disabled(dev_priv, pll);
1790
1791 pll->mode_set(dev_priv, pll);
1792 }
1793}
1794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001796 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe PLL to enable
1799 *
1800 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1801 * drives the transcoder clock.
1802 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001803static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001804{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vetter87a875b2013-06-05 13:34:19 +02001809 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001813 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001814
Damien Lespiau74dd6922014-07-29 18:06:17 +01001815 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001816 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001817 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001818
Daniel Vettercdbd2312013-06-05 13:34:03 +02001819 if (pll->active++) {
1820 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822 return;
1823 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001826 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001831}
1832
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001833static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001838
Jesse Barnes92f25842011-01-04 15:09:34 -08001839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001841 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 return;
1843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001844 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1848 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Chris Wilson48da64a2012-05-13 20:16:12 +01001851 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001853 return;
1854 }
1855
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001857 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001858 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860
Daniel Vetter46edb022013-06-05 13:34:12 +02001861 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001862 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001864
1865 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001866}
1867
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001868static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1869 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001870{
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001872 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001877 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001881 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* FDI must be feeding us bits for PCH ports */
1884 assert_fdi_tx_enabled(dev_priv, pipe);
1885 assert_fdi_rx_enabled(dev_priv, pipe);
1886
Daniel Vetter23670b322012-11-01 09:15:30 +01001887 if (HAS_PCH_CPT(dev)) {
1888 /* Workaround: Set the timing override bit before enabling the
1889 * pch transcoder. */
1890 reg = TRANS_CHICKEN2(pipe);
1891 val = I915_READ(reg);
1892 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1893 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001894 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001899
1900 if (HAS_PCH_IBX(dev_priv->dev)) {
1901 /*
1902 * make the BPC in transcoder be consistent with
1903 * that in pipeconf reg.
1904 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001905 val &= ~PIPECONF_BPC_MASK;
1906 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001907 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908
1909 val &= ~TRANS_INTERLACE_MASK;
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001911 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001912 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001913 val |= TRANS_LEGACY_INTERLACED_ILK;
1914 else
1915 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Jesse Barnes040484a2011-01-03 12:14:26 -08001919 I915_WRITE(reg, val | TRANS_ENABLE);
1920 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922}
1923
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
1929 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001930 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001933 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001934 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 /* Workaround: set timing override bit. */
1937 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001938 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001939 I915_WRITE(_TRANSA_CHICKEN2, val);
1940
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001941 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001944 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1945 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001946 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 else
1948 val |= TRANS_PROGRESSIVE;
1949
Daniel Vetterab9412b2013-05-03 11:49:46 +02001950 I915_WRITE(LPT_TRANSCONF, val);
1951 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953}
1954
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001955static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001957{
Daniel Vetter23670b322012-11-01 09:15:30 +01001958 struct drm_device *dev = dev_priv->dev;
1959 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* FDI relies on the transcoder */
1962 assert_fdi_tx_disabled(dev_priv, pipe);
1963 assert_fdi_rx_disabled(dev_priv, pipe);
1964
Jesse Barnes291906f2011-02-02 12:28:03 -08001965 /* Ports must be off as well */
1966 assert_pch_ports_disabled(dev_priv, pipe);
1967
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 val = I915_READ(reg);
1970 val &= ~TRANS_ENABLE;
1971 I915_WRITE(reg, val);
1972 /* wait for PCH transcoder off, transcoder state */
1973 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001974 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001975
1976 if (!HAS_PCH_IBX(dev)) {
1977 /* Workaround: Clear the timing override chicken bit again. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
1982 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001983}
1984
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001985static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 u32 val;
1988
Daniel Vetterab9412b2013-05-03 11:49:46 +02001989 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001991 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001992 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001994 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001995
1996 /* Workaround: clear timing override bit. */
1997 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001998 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002000}
2001
2002/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002003 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002004 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002006 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002009static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Paulo Zanoni03722642014-01-17 13:51:09 -02002011 struct drm_device *dev = crtc->base.dev;
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002014 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2015 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002016 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 int reg;
2018 u32 val;
2019
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002020 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002021 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002022 assert_sprites_disabled(dev_priv, pipe);
2023
Paulo Zanoni681e5812012-12-06 11:12:38 -02002024 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002025 pch_transcoder = TRANSCODER_A;
2026 else
2027 pch_transcoder = pipe;
2028
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 /*
2030 * A pipe without a PLL won't actually be able to drive bits from
2031 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2032 * need the check.
2033 */
2034 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002035 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002036 assert_dsi_pll_enabled(dev_priv);
2037 else
2038 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002040 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002041 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002042 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_pll_enabled(dev_priv,
2044 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 }
2046 /* FIXME: assert CPU port conditions for SNB+ */
2047 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002049 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002051 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002052 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2053 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002054 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002056
2057 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002058 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059}
2060
2061/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002062 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002065 * Disable the pipe of @crtc, making sure that various hardware
2066 * specific requirements are met, if applicable, e.g. plane
2067 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
2069 * Will wait until the pipe has shut down before returning.
2070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002071static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002073 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002074 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 int reg;
2077 u32 val;
2078
2079 /*
2080 * Make sure planes won't keep trying to pump pixels to us,
2081 * or we might hang the display.
2082 */
2083 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002084 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002085 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 /*
2093 * Double wide has implications for planes
2094 * so best keep it disabled when not needed.
2095 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002096 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002097 val &= ~PIPECONF_DOUBLE_WIDE;
2098
2099 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002100 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2101 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002102 val &= ~PIPECONF_ENABLE;
2103
2104 I915_WRITE(reg, val);
2105 if ((val & PIPECONF_ENABLE) == 0)
2106 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107}
2108
Keith Packardd74362c2011-07-28 14:47:14 -07002109/*
2110 * Plane regs are double buffered, going from enabled->disabled needs a
2111 * trigger in order to latch. The display address reg provides this.
2112 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2114 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002115{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002116 struct drm_device *dev = dev_priv->dev;
2117 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002118
2119 I915_WRITE(reg, I915_READ(reg));
2120 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002125 * @plane: plane to be enabled
2126 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002128 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002130static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2131 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002133 struct drm_device *dev = plane->dev;
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
2137 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002138 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002145 dev_priv->display.update_primary_plane(crtc, plane->fb,
2146 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002147
2148 /*
2149 * BDW signals flip done immediately if the plane
2150 * is disabled, even if the plane enable is already
2151 * armed to occur at the next vblank :(
2152 */
2153 if (IS_BROADWELL(dev))
2154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002158 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002159 * @plane: plane to be disabled
2160 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002162 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002164static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2165 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002167 struct drm_device *dev = plane->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2170
Matt Roper32b7eee2014-12-24 07:59:06 -08002171 if (WARN_ON(!intel_crtc->active))
2172 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002179 dev_priv->display.update_primary_plane(crtc, plane->fb,
2180 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181}
2182
Chris Wilson693db182013-03-05 14:52:39 +00002183static bool need_vtd_wa(struct drm_device *dev)
2184{
2185#ifdef CONFIG_INTEL_IOMMU
2186 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2187 return true;
2188#endif
2189 return false;
2190}
2191
Damien Lespiauec2c9812015-01-20 12:51:45 +00002192int
Daniel Vetter091df6c2015-02-10 17:16:10 +00002193intel_fb_align_height(struct drm_device *dev, int height,
2194 uint32_t pixel_format,
2195 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002196{
2197 int tile_height;
2198
Daniel Vetter091df6c2015-02-10 17:16:10 +00002199 tile_height = fb_format_modifier == I915_FORMAT_MOD_X_TILED ?
2200 (IS_GEN2(dev) ? 16 : 8) : 1;
2201
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002202 return ALIGN(height, tile_height);
2203}
2204
Chris Wilson127bd2a2010-07-23 23:32:05 +01002205int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2207 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002208 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002210 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002211 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002212 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213 u32 alignment;
2214 int ret;
2215
Matt Roperebcdd392014-07-09 16:22:11 -07002216 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2217
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002218 switch (fb->modifier[0]) {
2219 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002220 if (INTEL_INFO(dev)->gen >= 9)
2221 alignment = 256 * 1024;
2222 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002223 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002224 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002225 alignment = 4 * 1024;
2226 else
2227 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002228 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002229 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002230 if (INTEL_INFO(dev)->gen >= 9)
2231 alignment = 256 * 1024;
2232 else {
2233 /* pin() will align the object as required by fence */
2234 alignment = 0;
2235 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002236 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002237 case I915_FORMAT_MOD_Y_TILED:
Daniel Vetter80075d42013-10-09 21:23:52 +02002238 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002239 return -EINVAL;
2240 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002241 MISSING_CASE(fb->modifier[0]);
2242 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243 }
2244
Chris Wilson693db182013-03-05 14:52:39 +00002245 /* Note that the w/a also requires 64 PTE of padding following the
2246 * bo. We currently fill all unused PTE with the shadow page and so
2247 * we should always have valid PTE following the scanout preventing
2248 * the VT-d warning.
2249 */
2250 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2251 alignment = 256 * 1024;
2252
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002253 /*
2254 * Global gtt pte registers are special registers which actually forward
2255 * writes to a chunk of system memory. Which means that there is no risk
2256 * that the register values disappear as soon as we call
2257 * intel_runtime_pm_put(), so it is correct to wrap only the
2258 * pin/unpin/fence and not more.
2259 */
2260 intel_runtime_pm_get(dev_priv);
2261
Chris Wilsonce453d82011-02-21 14:43:56 +00002262 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002263 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002264 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002265 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002266
2267 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2268 * fence, whereas 965+ only requires a fence if using
2269 * framebuffer compression. For simplicity, we always install
2270 * a fence as the cost is not that onerous.
2271 */
Chris Wilson06d98132012-04-17 15:31:24 +01002272 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002273 if (ret)
2274 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002275
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002276 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002277
Chris Wilsonce453d82011-02-21 14:43:56 +00002278 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002279 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002280 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002281
2282err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002283 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002284err_interruptible:
2285 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002286 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002287 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002288}
2289
Damien Lespiauf63bdb52015-02-10 19:32:24 +00002290static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002291{
Matt Roperebcdd392014-07-09 16:22:11 -07002292 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2293
Chris Wilson1690e1e2011-12-14 13:57:08 +01002294 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002295 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002296}
2297
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2299 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002300unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2301 unsigned int tiling_mode,
2302 unsigned int cpp,
2303 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002304{
Chris Wilsonbc752862013-02-21 20:04:31 +00002305 if (tiling_mode != I915_TILING_NONE) {
2306 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002307
Chris Wilsonbc752862013-02-21 20:04:31 +00002308 tile_rows = *y / 8;
2309 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002310
Chris Wilsonbc752862013-02-21 20:04:31 +00002311 tiles = *x / (512/cpp);
2312 *x %= 512/cpp;
2313
2314 return tile_rows * pitch * 8 + tiles * 4096;
2315 } else {
2316 unsigned int offset;
2317
2318 offset = *y * pitch + *x * cpp;
2319 *y = 0;
2320 *x = (offset & 4095) / cpp;
2321 return offset & -4096;
2322 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002323}
2324
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002325static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326{
2327 switch (format) {
2328 case DISPPLANE_8BPP:
2329 return DRM_FORMAT_C8;
2330 case DISPPLANE_BGRX555:
2331 return DRM_FORMAT_XRGB1555;
2332 case DISPPLANE_BGRX565:
2333 return DRM_FORMAT_RGB565;
2334 default:
2335 case DISPPLANE_BGRX888:
2336 return DRM_FORMAT_XRGB8888;
2337 case DISPPLANE_RGBX888:
2338 return DRM_FORMAT_XBGR8888;
2339 case DISPPLANE_BGRX101010:
2340 return DRM_FORMAT_XRGB2101010;
2341 case DISPPLANE_RGBX101010:
2342 return DRM_FORMAT_XBGR2101010;
2343 }
2344}
2345
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002346static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2347{
2348 switch (format) {
2349 case PLANE_CTL_FORMAT_RGB_565:
2350 return DRM_FORMAT_RGB565;
2351 default:
2352 case PLANE_CTL_FORMAT_XRGB_8888:
2353 if (rgb_order) {
2354 if (alpha)
2355 return DRM_FORMAT_ABGR8888;
2356 else
2357 return DRM_FORMAT_XBGR8888;
2358 } else {
2359 if (alpha)
2360 return DRM_FORMAT_ARGB8888;
2361 else
2362 return DRM_FORMAT_XRGB8888;
2363 }
2364 case PLANE_CTL_FORMAT_XRGB_2101010:
2365 if (rgb_order)
2366 return DRM_FORMAT_XBGR2101010;
2367 else
2368 return DRM_FORMAT_XRGB2101010;
2369 }
2370}
2371
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002372static bool
2373intel_alloc_plane_obj(struct intel_crtc *crtc,
2374 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375{
2376 struct drm_device *dev = crtc->base.dev;
2377 struct drm_i915_gem_object *obj = NULL;
2378 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002379 struct drm_framebuffer *fb = &plane_config->fb->base;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002380 u32 base = plane_config->base;
2381
Chris Wilsonff2652e2014-03-10 08:07:02 +00002382 if (plane_config->size == 0)
2383 return false;
2384
Jesse Barnes46f297f2014-03-07 08:57:48 -08002385 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2386 plane_config->size);
2387 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002388 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002389
Damien Lespiau49af4492015-01-20 12:51:44 +00002390 obj->tiling_mode = plane_config->tiling;
2391 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002392 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002393
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002394 mode_cmd.pixel_format = fb->pixel_format;
2395 mode_cmd.width = fb->width;
2396 mode_cmd.height = fb->height;
2397 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002398 mode_cmd.modifier[0] = fb->modifier[0];
2399 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002400
2401 mutex_lock(&dev->struct_mutex);
2402
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002403 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002404 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405 DRM_DEBUG_KMS("intel fb init failed\n");
2406 goto out_unref_obj;
2407 }
2408
Daniel Vettera071fa02014-06-18 23:28:09 +02002409 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002410 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411
2412 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2413 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002414
2415out_unref_obj:
2416 drm_gem_object_unreference(&obj->base);
2417 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002418 return false;
2419}
2420
Matt Roperafd65eb2015-02-03 13:10:04 -08002421/* Update plane->state->fb to match plane->fb after driver-internal updates */
2422static void
2423update_state_fb(struct drm_plane *plane)
2424{
2425 if (plane->fb == plane->state->fb)
2426 return;
2427
2428 if (plane->state->fb)
2429 drm_framebuffer_unreference(plane->state->fb);
2430 plane->state->fb = plane->fb;
2431 if (plane->state->fb)
2432 drm_framebuffer_reference(plane->state->fb);
2433}
2434
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002435static void
2436intel_find_plane_obj(struct intel_crtc *intel_crtc,
2437 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002438{
2439 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002440 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002441 struct drm_crtc *c;
2442 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002443 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002444
Damien Lespiau2d140302015-02-05 17:22:18 +00002445 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002446 return;
2447
Damien Lespiauf55548b2015-02-05 18:30:20 +00002448 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002449 struct drm_plane *primary = intel_crtc->base.primary;
2450
2451 primary->fb = &plane_config->fb->base;
2452 primary->state->crtc = &intel_crtc->base;
2453 update_state_fb(primary);
2454
Jesse Barnes484b41d2014-03-07 08:57:55 -08002455 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002456 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002457
Damien Lespiau2d140302015-02-05 17:22:18 +00002458 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002459
2460 /*
2461 * Failed to alloc the obj, check to see if we should share
2462 * an fb with another CRTC instead
2463 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002464 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002465 i = to_intel_crtc(c);
2466
2467 if (c == &intel_crtc->base)
2468 continue;
2469
Matt Roper2ff8fde2014-07-08 07:50:07 -07002470 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002471 continue;
2472
Matt Roper2ff8fde2014-07-08 07:50:07 -07002473 obj = intel_fb_obj(c->primary->fb);
2474 if (obj == NULL)
2475 continue;
2476
2477 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002478 struct drm_plane *primary = intel_crtc->base.primary;
2479
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002480 if (obj->tiling_mode != I915_TILING_NONE)
2481 dev_priv->preserve_bios_swizzle = true;
2482
Dave Airlie66e514c2014-04-03 07:51:54 +10002483 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002484 primary->fb = c->primary->fb;
2485 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002486 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002487 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002488 break;
2489 }
2490 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002491
Jesse Barnes46f297f2014-03-07 08:57:48 -08002492}
2493
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002494static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2495 struct drm_framebuffer *fb,
2496 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002497{
2498 struct drm_device *dev = crtc->dev;
2499 struct drm_i915_private *dev_priv = dev->dev_private;
2500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002501 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002502 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002503 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002504 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002505 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302506 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002507
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002508 if (!intel_crtc->primary_enabled) {
2509 I915_WRITE(reg, 0);
2510 if (INTEL_INFO(dev)->gen >= 4)
2511 I915_WRITE(DSPSURF(plane), 0);
2512 else
2513 I915_WRITE(DSPADDR(plane), 0);
2514 POSTING_READ(reg);
2515 return;
2516 }
2517
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002518 obj = intel_fb_obj(fb);
2519 if (WARN_ON(obj == NULL))
2520 return;
2521
2522 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2523
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002524 dspcntr = DISPPLANE_GAMMA_ENABLE;
2525
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002526 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002527
2528 if (INTEL_INFO(dev)->gen < 4) {
2529 if (intel_crtc->pipe == PIPE_B)
2530 dspcntr |= DISPPLANE_SEL_PIPE_B;
2531
2532 /* pipesrc and dspsize control the size that is scaled from,
2533 * which should always be the user's requested size.
2534 */
2535 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002536 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2537 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002538 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002539 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2540 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002541 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2542 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002543 I915_WRITE(PRIMPOS(plane), 0);
2544 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002545 }
2546
Ville Syrjälä57779d02012-10-31 17:50:14 +02002547 switch (fb->pixel_format) {
2548 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002549 dspcntr |= DISPPLANE_8BPP;
2550 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002551 case DRM_FORMAT_XRGB1555:
2552 case DRM_FORMAT_ARGB1555:
2553 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002554 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002555 case DRM_FORMAT_RGB565:
2556 dspcntr |= DISPPLANE_BGRX565;
2557 break;
2558 case DRM_FORMAT_XRGB8888:
2559 case DRM_FORMAT_ARGB8888:
2560 dspcntr |= DISPPLANE_BGRX888;
2561 break;
2562 case DRM_FORMAT_XBGR8888:
2563 case DRM_FORMAT_ABGR8888:
2564 dspcntr |= DISPPLANE_RGBX888;
2565 break;
2566 case DRM_FORMAT_XRGB2101010:
2567 case DRM_FORMAT_ARGB2101010:
2568 dspcntr |= DISPPLANE_BGRX101010;
2569 break;
2570 case DRM_FORMAT_XBGR2101010:
2571 case DRM_FORMAT_ABGR2101010:
2572 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002573 break;
2574 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002575 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002576 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002577
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002578 if (INTEL_INFO(dev)->gen >= 4 &&
2579 obj->tiling_mode != I915_TILING_NONE)
2580 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002581
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002582 if (IS_G4X(dev))
2583 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2584
Ville Syrjäläb98971272014-08-27 16:51:22 +03002585 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002586
Daniel Vetterc2c75132012-07-05 12:17:30 +02002587 if (INTEL_INFO(dev)->gen >= 4) {
2588 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002589 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002590 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002591 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002592 linear_offset -= intel_crtc->dspaddr_offset;
2593 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002594 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002595 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002596
Matt Roper8e7d6882015-01-21 16:35:41 -08002597 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302598 dspcntr |= DISPPLANE_ROTATE_180;
2599
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002600 x += (intel_crtc->config->pipe_src_w - 1);
2601 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302602
2603 /* Finding the last pixel of the last line of the display
2604 data and adding to linear_offset*/
2605 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002606 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2607 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302608 }
2609
2610 I915_WRITE(reg, dspcntr);
2611
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002612 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2613 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2614 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002615 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002616 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002617 I915_WRITE(DSPSURF(plane),
2618 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002620 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002622 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002624}
2625
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002626static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2627 struct drm_framebuffer *fb,
2628 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629{
2630 struct drm_device *dev = crtc->dev;
2631 struct drm_i915_private *dev_priv = dev->dev_private;
2632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002633 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002634 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002635 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002636 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002637 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302638 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002639
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002640 if (!intel_crtc->primary_enabled) {
2641 I915_WRITE(reg, 0);
2642 I915_WRITE(DSPSURF(plane), 0);
2643 POSTING_READ(reg);
2644 return;
2645 }
2646
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002647 obj = intel_fb_obj(fb);
2648 if (WARN_ON(obj == NULL))
2649 return;
2650
2651 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2652
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002653 dspcntr = DISPPLANE_GAMMA_ENABLE;
2654
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002655 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002656
2657 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2658 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2659
Ville Syrjälä57779d02012-10-31 17:50:14 +02002660 switch (fb->pixel_format) {
2661 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002662 dspcntr |= DISPPLANE_8BPP;
2663 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002664 case DRM_FORMAT_RGB565:
2665 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002666 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002667 case DRM_FORMAT_XRGB8888:
2668 case DRM_FORMAT_ARGB8888:
2669 dspcntr |= DISPPLANE_BGRX888;
2670 break;
2671 case DRM_FORMAT_XBGR8888:
2672 case DRM_FORMAT_ABGR8888:
2673 dspcntr |= DISPPLANE_RGBX888;
2674 break;
2675 case DRM_FORMAT_XRGB2101010:
2676 case DRM_FORMAT_ARGB2101010:
2677 dspcntr |= DISPPLANE_BGRX101010;
2678 break;
2679 case DRM_FORMAT_XBGR2101010:
2680 case DRM_FORMAT_ABGR2101010:
2681 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002682 break;
2683 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002684 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002685 }
2686
2687 if (obj->tiling_mode != I915_TILING_NONE)
2688 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002689
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002691 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002692
Ville Syrjäläb98971272014-08-27 16:51:22 +03002693 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002694 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002695 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002696 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002697 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002698 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002699 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302700 dspcntr |= DISPPLANE_ROTATE_180;
2701
2702 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002703 x += (intel_crtc->config->pipe_src_w - 1);
2704 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302705
2706 /* Finding the last pixel of the last line of the display
2707 data and adding to linear_offset*/
2708 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002709 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2710 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302711 }
2712 }
2713
2714 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002715
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002716 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2717 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2718 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002719 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002720 I915_WRITE(DSPSURF(plane),
2721 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002722 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002723 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2724 } else {
2725 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2726 I915_WRITE(DSPLINOFF(plane), linear_offset);
2727 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002728 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002729}
2730
Damien Lespiau70d21f02013-07-03 21:06:04 +01002731static void skylake_update_primary_plane(struct drm_crtc *crtc,
2732 struct drm_framebuffer *fb,
2733 int x, int y)
2734{
2735 struct drm_device *dev = crtc->dev;
2736 struct drm_i915_private *dev_priv = dev->dev_private;
2737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2738 struct intel_framebuffer *intel_fb;
2739 struct drm_i915_gem_object *obj;
2740 int pipe = intel_crtc->pipe;
2741 u32 plane_ctl, stride;
2742
2743 if (!intel_crtc->primary_enabled) {
2744 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2745 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2746 POSTING_READ(PLANE_CTL(pipe, 0));
2747 return;
2748 }
2749
2750 plane_ctl = PLANE_CTL_ENABLE |
2751 PLANE_CTL_PIPE_GAMMA_ENABLE |
2752 PLANE_CTL_PIPE_CSC_ENABLE;
2753
2754 switch (fb->pixel_format) {
2755 case DRM_FORMAT_RGB565:
2756 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2757 break;
2758 case DRM_FORMAT_XRGB8888:
2759 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2760 break;
2761 case DRM_FORMAT_XBGR8888:
2762 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2763 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2764 break;
2765 case DRM_FORMAT_XRGB2101010:
2766 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2767 break;
2768 case DRM_FORMAT_XBGR2101010:
2769 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2770 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2771 break;
2772 default:
2773 BUG();
2774 }
2775
2776 intel_fb = to_intel_framebuffer(fb);
2777 obj = intel_fb->obj;
2778
2779 /*
2780 * The stride is either expressed as a multiple of 64 bytes chunks for
2781 * linear buffers or in number of tiles for tiled buffers.
2782 */
Daniel Vetter30af77c2015-02-10 17:16:11 +00002783 switch (fb->modifier[0]) {
2784 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002785 stride = fb->pitches[0] >> 6;
2786 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002787 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002788 plane_ctl |= PLANE_CTL_TILED_X;
2789 stride = fb->pitches[0] >> 9;
2790 break;
2791 default:
2792 BUG();
2793 }
2794
2795 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002796 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002797 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002798
2799 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2800
2801 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2802 i915_gem_obj_ggtt_offset(obj),
2803 x, y, fb->width, fb->height,
2804 fb->pitches[0]);
2805
2806 I915_WRITE(PLANE_POS(pipe, 0), 0);
2807 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2808 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002809 (intel_crtc->config->pipe_src_h - 1) << 16 |
2810 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002811 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2812 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2813
2814 POSTING_READ(PLANE_SURF(pipe, 0));
2815}
2816
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817/* Assume fb object is pinned & idle & fenced and just update base pointers */
2818static int
2819intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2820 int x, int y, enum mode_set_atomic state)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002825 if (dev_priv->display.disable_fbc)
2826 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002827
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002828 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2829
2830 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002831}
2832
Ville Syrjälä75147472014-11-24 18:28:11 +02002833static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002834{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002835 struct drm_crtc *crtc;
2836
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002837 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2839 enum plane plane = intel_crtc->plane;
2840
2841 intel_prepare_page_flip(dev, plane);
2842 intel_finish_page_flip_plane(dev, plane);
2843 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002844}
2845
2846static void intel_update_primary_planes(struct drm_device *dev)
2847{
2848 struct drm_i915_private *dev_priv = dev->dev_private;
2849 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002850
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002851 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2853
Rob Clark51fd3712013-11-19 12:10:12 -05002854 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002855 /*
2856 * FIXME: Once we have proper support for primary planes (and
2857 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002858 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002859 */
Matt Roperf4510a22014-04-01 15:22:40 -07002860 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002861 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002862 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002863 crtc->x,
2864 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002865 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002866 }
2867}
2868
Ville Syrjälä75147472014-11-24 18:28:11 +02002869void intel_prepare_reset(struct drm_device *dev)
2870{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002871 struct drm_i915_private *dev_priv = to_i915(dev);
2872 struct intel_crtc *crtc;
2873
Ville Syrjälä75147472014-11-24 18:28:11 +02002874 /* no reset support for gen2 */
2875 if (IS_GEN2(dev))
2876 return;
2877
2878 /* reset doesn't touch the display */
2879 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2880 return;
2881
2882 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002883
2884 /*
2885 * Disabling the crtcs gracefully seems nicer. Also the
2886 * g33 docs say we should at least disable all the planes.
2887 */
2888 for_each_intel_crtc(dev, crtc) {
2889 if (crtc->active)
2890 dev_priv->display.crtc_disable(&crtc->base);
2891 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002892}
2893
2894void intel_finish_reset(struct drm_device *dev)
2895{
2896 struct drm_i915_private *dev_priv = to_i915(dev);
2897
2898 /*
2899 * Flips in the rings will be nuked by the reset,
2900 * so complete all pending flips so that user space
2901 * will get its events and not get stuck.
2902 */
2903 intel_complete_page_flips(dev);
2904
2905 /* no reset support for gen2 */
2906 if (IS_GEN2(dev))
2907 return;
2908
2909 /* reset doesn't touch the display */
2910 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2911 /*
2912 * Flips in the rings have been nuked by the reset,
2913 * so update the base address of all primary
2914 * planes to the the last fb to make sure we're
2915 * showing the correct fb after a reset.
2916 */
2917 intel_update_primary_planes(dev);
2918 return;
2919 }
2920
2921 /*
2922 * The display has been reset as well,
2923 * so need a full re-initialization.
2924 */
2925 intel_runtime_pm_disable_interrupts(dev_priv);
2926 intel_runtime_pm_enable_interrupts(dev_priv);
2927
2928 intel_modeset_init_hw(dev);
2929
2930 spin_lock_irq(&dev_priv->irq_lock);
2931 if (dev_priv->display.hpd_irq_setup)
2932 dev_priv->display.hpd_irq_setup(dev);
2933 spin_unlock_irq(&dev_priv->irq_lock);
2934
2935 intel_modeset_setup_hw_state(dev, true);
2936
2937 intel_hpd_init(dev_priv);
2938
2939 drm_modeset_unlock_all(dev);
2940}
2941
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002942static int
Chris Wilson14667a42012-04-03 17:58:35 +01002943intel_finish_fb(struct drm_framebuffer *old_fb)
2944{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002945 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002946 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2947 bool was_interruptible = dev_priv->mm.interruptible;
2948 int ret;
2949
Chris Wilson14667a42012-04-03 17:58:35 +01002950 /* Big Hammer, we also need to ensure that any pending
2951 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2952 * current scanout is retired before unpinning the old
2953 * framebuffer.
2954 *
2955 * This should only fail upon a hung GPU, in which case we
2956 * can safely continue.
2957 */
2958 dev_priv->mm.interruptible = false;
2959 ret = i915_gem_object_finish_gpu(obj);
2960 dev_priv->mm.interruptible = was_interruptible;
2961
2962 return ret;
2963}
2964
Chris Wilson7d5e3792014-03-04 13:15:08 +00002965static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2966{
2967 struct drm_device *dev = crtc->dev;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002970 bool pending;
2971
2972 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2973 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2974 return false;
2975
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002976 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002977 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002978 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002979
2980 return pending;
2981}
2982
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002983static void intel_update_pipe_size(struct intel_crtc *crtc)
2984{
2985 struct drm_device *dev = crtc->base.dev;
2986 struct drm_i915_private *dev_priv = dev->dev_private;
2987 const struct drm_display_mode *adjusted_mode;
2988
2989 if (!i915.fastboot)
2990 return;
2991
2992 /*
2993 * Update pipe size and adjust fitter if needed: the reason for this is
2994 * that in compute_mode_changes we check the native mode (not the pfit
2995 * mode) to see if we can flip rather than do a full mode set. In the
2996 * fastboot case, we'll flip, but if we don't update the pipesrc and
2997 * pfit state, we'll end up with a big fb scanned out into the wrong
2998 * sized surface.
2999 *
3000 * To fix this properly, we need to hoist the checks up into
3001 * compute_mode_changes (or above), check the actual pfit state and
3002 * whether the platform allows pfit disable with pipe active, and only
3003 * then update the pipesrc and pfit state, even on the flip path.
3004 */
3005
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003006 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003007
3008 I915_WRITE(PIPESRC(crtc->pipe),
3009 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3010 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003011 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003012 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3013 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003014 I915_WRITE(PF_CTL(crtc->pipe), 0);
3015 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3016 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3017 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003018 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3019 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003020}
3021
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003022static void intel_fdi_normal_train(struct drm_crtc *crtc)
3023{
3024 struct drm_device *dev = crtc->dev;
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3027 int pipe = intel_crtc->pipe;
3028 u32 reg, temp;
3029
3030 /* enable normal train */
3031 reg = FDI_TX_CTL(pipe);
3032 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003033 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003034 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3035 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003036 } else {
3037 temp &= ~FDI_LINK_TRAIN_NONE;
3038 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003039 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003040 I915_WRITE(reg, temp);
3041
3042 reg = FDI_RX_CTL(pipe);
3043 temp = I915_READ(reg);
3044 if (HAS_PCH_CPT(dev)) {
3045 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3046 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3047 } else {
3048 temp &= ~FDI_LINK_TRAIN_NONE;
3049 temp |= FDI_LINK_TRAIN_NONE;
3050 }
3051 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3052
3053 /* wait one idle pattern time */
3054 POSTING_READ(reg);
3055 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003056
3057 /* IVB wants error correction enabled */
3058 if (IS_IVYBRIDGE(dev))
3059 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3060 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003061}
3062
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003063static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003064{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003065 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003066 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003067}
3068
Daniel Vetter01a415f2012-10-27 15:58:40 +02003069static void ivb_modeset_global_resources(struct drm_device *dev)
3070{
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *pipe_B_crtc =
3073 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3074 struct intel_crtc *pipe_C_crtc =
3075 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3076 uint32_t temp;
3077
Daniel Vetter1e833f42013-02-19 22:31:57 +01003078 /*
3079 * When everything is off disable fdi C so that we could enable fdi B
3080 * with all lanes. Note that we don't care about enabled pipes without
3081 * an enabled pch encoder.
3082 */
3083 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3084 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003085 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3086 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3087
3088 temp = I915_READ(SOUTH_CHICKEN1);
3089 temp &= ~FDI_BC_BIFURCATION_SELECT;
3090 DRM_DEBUG_KMS("disabling fdi C rx\n");
3091 I915_WRITE(SOUTH_CHICKEN1, temp);
3092 }
3093}
3094
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095/* The FDI link training functions for ILK/Ibexpeak. */
3096static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3097{
3098 struct drm_device *dev = crtc->dev;
3099 struct drm_i915_private *dev_priv = dev->dev_private;
3100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3101 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003103
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003104 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003105 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003106
Adam Jacksone1a44742010-06-25 15:32:14 -04003107 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3108 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 reg = FDI_RX_IMR(pipe);
3110 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003111 temp &= ~FDI_RX_SYMBOL_LOCK;
3112 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp);
3114 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003115 udelay(150);
3116
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003117 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 reg = FDI_TX_CTL(pipe);
3119 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003120 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003121 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003122 temp &= ~FDI_LINK_TRAIN_NONE;
3123 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003124 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003125
Chris Wilson5eddb702010-09-11 13:48:45 +01003126 reg = FDI_RX_CTL(pipe);
3127 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003128 temp &= ~FDI_LINK_TRAIN_NONE;
3129 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3131
3132 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003133 udelay(150);
3134
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003135 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003136 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3137 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3138 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003139
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003141 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003143 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3144
3145 if ((temp & FDI_RX_BIT_LOCK)) {
3146 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003148 break;
3149 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003150 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003151 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153
3154 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 reg = FDI_TX_CTL(pipe);
3156 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 temp &= ~FDI_LINK_TRAIN_NONE;
3158 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003159 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003160
Chris Wilson5eddb702010-09-11 13:48:45 +01003161 reg = FDI_RX_CTL(pipe);
3162 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003163 temp &= ~FDI_LINK_TRAIN_NONE;
3164 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003165 I915_WRITE(reg, temp);
3166
3167 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003168 udelay(150);
3169
Chris Wilson5eddb702010-09-11 13:48:45 +01003170 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003171 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003172 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003173 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3174
3175 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177 DRM_DEBUG_KMS("FDI train 2 done.\n");
3178 break;
3179 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003181 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003183
3184 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003185
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003186}
3187
Akshay Joshi0206e352011-08-16 15:34:10 -04003188static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003189 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3190 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3191 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3192 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3193};
3194
3195/* The FDI link training functions for SNB/Cougarpoint. */
3196static void gen6_fdi_link_train(struct drm_crtc *crtc)
3197{
3198 struct drm_device *dev = crtc->dev;
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3201 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003202 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003203
Adam Jacksone1a44742010-06-25 15:32:14 -04003204 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3205 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 reg = FDI_RX_IMR(pipe);
3207 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003208 temp &= ~FDI_RX_SYMBOL_LOCK;
3209 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 I915_WRITE(reg, temp);
3211
3212 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003213 udelay(150);
3214
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003215 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 reg = FDI_TX_CTL(pipe);
3217 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003218 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003219 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220 temp &= ~FDI_LINK_TRAIN_NONE;
3221 temp |= FDI_LINK_TRAIN_PATTERN_1;
3222 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3223 /* SNB-B */
3224 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003226
Daniel Vetterd74cf322012-10-26 10:58:13 +02003227 I915_WRITE(FDI_RX_MISC(pipe),
3228 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3229
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 reg = FDI_RX_CTL(pipe);
3231 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003232 if (HAS_PCH_CPT(dev)) {
3233 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3234 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3235 } else {
3236 temp &= ~FDI_LINK_TRAIN_NONE;
3237 temp |= FDI_LINK_TRAIN_PATTERN_1;
3238 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3240
3241 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 udelay(150);
3243
Akshay Joshi0206e352011-08-16 15:34:10 -04003244 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003245 reg = FDI_TX_CTL(pipe);
3246 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003247 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3248 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003249 I915_WRITE(reg, temp);
3250
3251 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003252 udelay(500);
3253
Sean Paulfa37d392012-03-02 12:53:39 -05003254 for (retry = 0; retry < 5; retry++) {
3255 reg = FDI_RX_IIR(pipe);
3256 temp = I915_READ(reg);
3257 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3258 if (temp & FDI_RX_BIT_LOCK) {
3259 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3260 DRM_DEBUG_KMS("FDI train 1 done.\n");
3261 break;
3262 }
3263 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003264 }
Sean Paulfa37d392012-03-02 12:53:39 -05003265 if (retry < 5)
3266 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003267 }
3268 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003269 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003270
3271 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003272 reg = FDI_TX_CTL(pipe);
3273 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003274 temp &= ~FDI_LINK_TRAIN_NONE;
3275 temp |= FDI_LINK_TRAIN_PATTERN_2;
3276 if (IS_GEN6(dev)) {
3277 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3278 /* SNB-B */
3279 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3280 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003282
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 reg = FDI_RX_CTL(pipe);
3284 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003285 if (HAS_PCH_CPT(dev)) {
3286 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3287 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3288 } else {
3289 temp &= ~FDI_LINK_TRAIN_NONE;
3290 temp |= FDI_LINK_TRAIN_PATTERN_2;
3291 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003292 I915_WRITE(reg, temp);
3293
3294 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003295 udelay(150);
3296
Akshay Joshi0206e352011-08-16 15:34:10 -04003297 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003298 reg = FDI_TX_CTL(pipe);
3299 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003300 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3301 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003302 I915_WRITE(reg, temp);
3303
3304 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003305 udelay(500);
3306
Sean Paulfa37d392012-03-02 12:53:39 -05003307 for (retry = 0; retry < 5; retry++) {
3308 reg = FDI_RX_IIR(pipe);
3309 temp = I915_READ(reg);
3310 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3311 if (temp & FDI_RX_SYMBOL_LOCK) {
3312 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3313 DRM_DEBUG_KMS("FDI train 2 done.\n");
3314 break;
3315 }
3316 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003317 }
Sean Paulfa37d392012-03-02 12:53:39 -05003318 if (retry < 5)
3319 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003320 }
3321 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003322 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323
3324 DRM_DEBUG_KMS("FDI train done.\n");
3325}
3326
Jesse Barnes357555c2011-04-28 15:09:55 -07003327/* Manual link training for Ivy Bridge A0 parts */
3328static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3329{
3330 struct drm_device *dev = crtc->dev;
3331 struct drm_i915_private *dev_priv = dev->dev_private;
3332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3333 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003334 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003335
3336 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3337 for train result */
3338 reg = FDI_RX_IMR(pipe);
3339 temp = I915_READ(reg);
3340 temp &= ~FDI_RX_SYMBOL_LOCK;
3341 temp &= ~FDI_RX_BIT_LOCK;
3342 I915_WRITE(reg, temp);
3343
3344 POSTING_READ(reg);
3345 udelay(150);
3346
Daniel Vetter01a415f2012-10-27 15:58:40 +02003347 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3348 I915_READ(FDI_RX_IIR(pipe)));
3349
Jesse Barnes139ccd32013-08-19 11:04:55 -07003350 /* Try each vswing and preemphasis setting twice before moving on */
3351 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3352 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003353 reg = FDI_TX_CTL(pipe);
3354 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003355 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3356 temp &= ~FDI_TX_ENABLE;
3357 I915_WRITE(reg, temp);
3358
3359 reg = FDI_RX_CTL(pipe);
3360 temp = I915_READ(reg);
3361 temp &= ~FDI_LINK_TRAIN_AUTO;
3362 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3363 temp &= ~FDI_RX_ENABLE;
3364 I915_WRITE(reg, temp);
3365
3366 /* enable CPU FDI TX and PCH FDI RX */
3367 reg = FDI_TX_CTL(pipe);
3368 temp = I915_READ(reg);
3369 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003370 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003371 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003372 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003373 temp |= snb_b_fdi_train_param[j/2];
3374 temp |= FDI_COMPOSITE_SYNC;
3375 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3376
3377 I915_WRITE(FDI_RX_MISC(pipe),
3378 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3379
3380 reg = FDI_RX_CTL(pipe);
3381 temp = I915_READ(reg);
3382 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3383 temp |= FDI_COMPOSITE_SYNC;
3384 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3385
3386 POSTING_READ(reg);
3387 udelay(1); /* should be 0.5us */
3388
3389 for (i = 0; i < 4; i++) {
3390 reg = FDI_RX_IIR(pipe);
3391 temp = I915_READ(reg);
3392 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3393
3394 if (temp & FDI_RX_BIT_LOCK ||
3395 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3396 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3397 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3398 i);
3399 break;
3400 }
3401 udelay(1); /* should be 0.5us */
3402 }
3403 if (i == 4) {
3404 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3405 continue;
3406 }
3407
3408 /* Train 2 */
3409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3412 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3413 I915_WRITE(reg, temp);
3414
3415 reg = FDI_RX_CTL(pipe);
3416 temp = I915_READ(reg);
3417 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3418 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003419 I915_WRITE(reg, temp);
3420
3421 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003422 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003423
Jesse Barnes139ccd32013-08-19 11:04:55 -07003424 for (i = 0; i < 4; i++) {
3425 reg = FDI_RX_IIR(pipe);
3426 temp = I915_READ(reg);
3427 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003428
Jesse Barnes139ccd32013-08-19 11:04:55 -07003429 if (temp & FDI_RX_SYMBOL_LOCK ||
3430 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3431 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3432 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3433 i);
3434 goto train_done;
3435 }
3436 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003437 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003438 if (i == 4)
3439 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003440 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003441
Jesse Barnes139ccd32013-08-19 11:04:55 -07003442train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003443 DRM_DEBUG_KMS("FDI train done.\n");
3444}
3445
Daniel Vetter88cefb62012-08-12 19:27:14 +02003446static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003447{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003448 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003449 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003450 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003452
Jesse Barnesc64e3112010-09-10 11:27:03 -07003453
Jesse Barnes0e23b992010-09-10 11:10:00 -07003454 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003457 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003458 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003459 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3461
3462 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003463 udelay(200);
3464
3465 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 temp = I915_READ(reg);
3467 I915_WRITE(reg, temp | FDI_PCDCLK);
3468
3469 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003470 udelay(200);
3471
Paulo Zanoni20749732012-11-23 15:30:38 -02003472 /* Enable CPU FDI TX PLL, always on for Ironlake */
3473 reg = FDI_TX_CTL(pipe);
3474 temp = I915_READ(reg);
3475 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3476 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003477
Paulo Zanoni20749732012-11-23 15:30:38 -02003478 POSTING_READ(reg);
3479 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003480 }
3481}
3482
Daniel Vetter88cefb62012-08-12 19:27:14 +02003483static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3484{
3485 struct drm_device *dev = intel_crtc->base.dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 int pipe = intel_crtc->pipe;
3488 u32 reg, temp;
3489
3490 /* Switch from PCDclk to Rawclk */
3491 reg = FDI_RX_CTL(pipe);
3492 temp = I915_READ(reg);
3493 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3494
3495 /* Disable CPU FDI TX PLL */
3496 reg = FDI_TX_CTL(pipe);
3497 temp = I915_READ(reg);
3498 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3499
3500 POSTING_READ(reg);
3501 udelay(100);
3502
3503 reg = FDI_RX_CTL(pipe);
3504 temp = I915_READ(reg);
3505 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3506
3507 /* Wait for the clocks to turn off. */
3508 POSTING_READ(reg);
3509 udelay(100);
3510}
3511
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003512static void ironlake_fdi_disable(struct drm_crtc *crtc)
3513{
3514 struct drm_device *dev = crtc->dev;
3515 struct drm_i915_private *dev_priv = dev->dev_private;
3516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3517 int pipe = intel_crtc->pipe;
3518 u32 reg, temp;
3519
3520 /* disable CPU FDI tx and PCH FDI rx */
3521 reg = FDI_TX_CTL(pipe);
3522 temp = I915_READ(reg);
3523 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3524 POSTING_READ(reg);
3525
3526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
3528 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003529 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003530 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3531
3532 POSTING_READ(reg);
3533 udelay(100);
3534
3535 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003536 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003538
3539 /* still set train pattern 1 */
3540 reg = FDI_TX_CTL(pipe);
3541 temp = I915_READ(reg);
3542 temp &= ~FDI_LINK_TRAIN_NONE;
3543 temp |= FDI_LINK_TRAIN_PATTERN_1;
3544 I915_WRITE(reg, temp);
3545
3546 reg = FDI_RX_CTL(pipe);
3547 temp = I915_READ(reg);
3548 if (HAS_PCH_CPT(dev)) {
3549 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3550 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3551 } else {
3552 temp &= ~FDI_LINK_TRAIN_NONE;
3553 temp |= FDI_LINK_TRAIN_PATTERN_1;
3554 }
3555 /* BPC in FDI rx is consistent with that in PIPECONF */
3556 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003557 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003558 I915_WRITE(reg, temp);
3559
3560 POSTING_READ(reg);
3561 udelay(100);
3562}
3563
Chris Wilson5dce5b932014-01-20 10:17:36 +00003564bool intel_has_pending_fb_unpin(struct drm_device *dev)
3565{
3566 struct intel_crtc *crtc;
3567
3568 /* Note that we don't need to be called with mode_config.lock here
3569 * as our list of CRTC objects is static for the lifetime of the
3570 * device and so cannot disappear as we iterate. Similarly, we can
3571 * happily treat the predicates as racy, atomic checks as userspace
3572 * cannot claim and pin a new fb without at least acquring the
3573 * struct_mutex and so serialising with us.
3574 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003575 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003576 if (atomic_read(&crtc->unpin_work_count) == 0)
3577 continue;
3578
3579 if (crtc->unpin_work)
3580 intel_wait_for_vblank(dev, crtc->pipe);
3581
3582 return true;
3583 }
3584
3585 return false;
3586}
3587
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003588static void page_flip_completed(struct intel_crtc *intel_crtc)
3589{
3590 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3591 struct intel_unpin_work *work = intel_crtc->unpin_work;
3592
3593 /* ensure that the unpin work is consistent wrt ->pending. */
3594 smp_rmb();
3595 intel_crtc->unpin_work = NULL;
3596
3597 if (work->event)
3598 drm_send_vblank_event(intel_crtc->base.dev,
3599 intel_crtc->pipe,
3600 work->event);
3601
3602 drm_crtc_vblank_put(&intel_crtc->base);
3603
3604 wake_up_all(&dev_priv->pending_flip_queue);
3605 queue_work(dev_priv->wq, &work->work);
3606
3607 trace_i915_flip_complete(intel_crtc->plane,
3608 work->pending_flip_obj);
3609}
3610
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003611void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003612{
Chris Wilson0f911282012-04-17 10:05:38 +01003613 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003614 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003615
Daniel Vetter2c10d572012-12-20 21:24:07 +01003616 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003617 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3618 !intel_crtc_has_pending_flip(crtc),
3619 60*HZ) == 0)) {
3620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003621
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003622 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003623 if (intel_crtc->unpin_work) {
3624 WARN_ONCE(1, "Removing stuck page flip\n");
3625 page_flip_completed(intel_crtc);
3626 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003627 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003628 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003629
Chris Wilson975d5682014-08-20 13:13:34 +01003630 if (crtc->primary->fb) {
3631 mutex_lock(&dev->struct_mutex);
3632 intel_finish_fb(crtc->primary->fb);
3633 mutex_unlock(&dev->struct_mutex);
3634 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003635}
3636
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003637/* Program iCLKIP clock to the desired frequency */
3638static void lpt_program_iclkip(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003642 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003643 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3644 u32 temp;
3645
Daniel Vetter09153002012-12-12 14:06:44 +01003646 mutex_lock(&dev_priv->dpio_lock);
3647
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003648 /* It is necessary to ungate the pixclk gate prior to programming
3649 * the divisors, and gate it back when it is done.
3650 */
3651 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3652
3653 /* Disable SSCCTL */
3654 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003655 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3656 SBI_SSCCTL_DISABLE,
3657 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003658
3659 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003660 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003661 auxdiv = 1;
3662 divsel = 0x41;
3663 phaseinc = 0x20;
3664 } else {
3665 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003666 * but the adjusted_mode->crtc_clock in in KHz. To get the
3667 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003668 * convert the virtual clock precision to KHz here for higher
3669 * precision.
3670 */
3671 u32 iclk_virtual_root_freq = 172800 * 1000;
3672 u32 iclk_pi_range = 64;
3673 u32 desired_divisor, msb_divisor_value, pi_value;
3674
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003675 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003676 msb_divisor_value = desired_divisor / iclk_pi_range;
3677 pi_value = desired_divisor % iclk_pi_range;
3678
3679 auxdiv = 0;
3680 divsel = msb_divisor_value - 2;
3681 phaseinc = pi_value;
3682 }
3683
3684 /* This should not happen with any sane values */
3685 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3686 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3687 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3688 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3689
3690 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003691 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003692 auxdiv,
3693 divsel,
3694 phasedir,
3695 phaseinc);
3696
3697 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003698 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003699 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3700 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3701 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3702 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3703 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3704 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003705 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003706
3707 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003708 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003709 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3710 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003711 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003712
3713 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003714 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003715 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003716 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003717
3718 /* Wait for initialization time */
3719 udelay(24);
3720
3721 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003722
3723 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003724}
3725
Daniel Vetter275f01b22013-05-03 11:49:47 +02003726static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3727 enum pipe pch_transcoder)
3728{
3729 struct drm_device *dev = crtc->base.dev;
3730 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003731 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003732
3733 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3734 I915_READ(HTOTAL(cpu_transcoder)));
3735 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3736 I915_READ(HBLANK(cpu_transcoder)));
3737 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3738 I915_READ(HSYNC(cpu_transcoder)));
3739
3740 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3741 I915_READ(VTOTAL(cpu_transcoder)));
3742 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3743 I915_READ(VBLANK(cpu_transcoder)));
3744 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3745 I915_READ(VSYNC(cpu_transcoder)));
3746 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3747 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3748}
3749
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003750static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3751{
3752 struct drm_i915_private *dev_priv = dev->dev_private;
3753 uint32_t temp;
3754
3755 temp = I915_READ(SOUTH_CHICKEN1);
3756 if (temp & FDI_BC_BIFURCATION_SELECT)
3757 return;
3758
3759 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3760 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3761
3762 temp |= FDI_BC_BIFURCATION_SELECT;
3763 DRM_DEBUG_KMS("enabling fdi C rx\n");
3764 I915_WRITE(SOUTH_CHICKEN1, temp);
3765 POSTING_READ(SOUTH_CHICKEN1);
3766}
3767
3768static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3769{
3770 struct drm_device *dev = intel_crtc->base.dev;
3771 struct drm_i915_private *dev_priv = dev->dev_private;
3772
3773 switch (intel_crtc->pipe) {
3774 case PIPE_A:
3775 break;
3776 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003777 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003778 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3779 else
3780 cpt_enable_fdi_bc_bifurcation(dev);
3781
3782 break;
3783 case PIPE_C:
3784 cpt_enable_fdi_bc_bifurcation(dev);
3785
3786 break;
3787 default:
3788 BUG();
3789 }
3790}
3791
Jesse Barnesf67a5592011-01-05 10:31:48 -08003792/*
3793 * Enable PCH resources required for PCH ports:
3794 * - PCH PLLs
3795 * - FDI training & RX/TX
3796 * - update transcoder timings
3797 * - DP transcoding bits
3798 * - transcoder
3799 */
3800static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003801{
3802 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003803 struct drm_i915_private *dev_priv = dev->dev_private;
3804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3805 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003806 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003807
Daniel Vetterab9412b2013-05-03 11:49:46 +02003808 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003809
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003810 if (IS_IVYBRIDGE(dev))
3811 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3812
Daniel Vettercd986ab2012-10-26 10:58:12 +02003813 /* Write the TU size bits before fdi link training, so that error
3814 * detection works. */
3815 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3816 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3817
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003818 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003819 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003820
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003821 /* We need to program the right clock selection before writing the pixel
3822 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003823 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003824 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003825
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003826 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003827 temp |= TRANS_DPLL_ENABLE(pipe);
3828 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003829 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003830 temp |= sel;
3831 else
3832 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003833 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003834 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003835
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003836 /* XXX: pch pll's can be enabled any time before we enable the PCH
3837 * transcoder, and we actually should do this to not upset any PCH
3838 * transcoder that already use the clock when we share it.
3839 *
3840 * Note that enable_shared_dpll tries to do the right thing, but
3841 * get_shared_dpll unconditionally resets the pll - we need that to have
3842 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003843 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003844
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003845 /* set transcoder timing, panel must allow it */
3846 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003847 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003848
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003849 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003850
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003851 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003852 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003853 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 reg = TRANS_DP_CTL(pipe);
3855 temp = I915_READ(reg);
3856 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003857 TRANS_DP_SYNC_MASK |
3858 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 temp |= (TRANS_DP_OUTPUT_ENABLE |
3860 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003861 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003862
3863 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003864 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003865 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003867
3868 switch (intel_trans_dp_port_sel(crtc)) {
3869 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003870 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003871 break;
3872 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003873 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003874 break;
3875 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003877 break;
3878 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003879 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003880 }
3881
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003883 }
3884
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003885 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003886}
3887
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003888static void lpt_pch_enable(struct drm_crtc *crtc)
3889{
3890 struct drm_device *dev = crtc->dev;
3891 struct drm_i915_private *dev_priv = dev->dev_private;
3892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003893 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003894
Daniel Vetterab9412b2013-05-03 11:49:46 +02003895 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003896
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003897 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003898
Paulo Zanoni0540e482012-10-31 18:12:40 -02003899 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003900 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003901
Paulo Zanoni937bb612012-10-31 18:12:47 -02003902 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003903}
3904
Daniel Vetter716c2e52014-06-25 22:02:02 +03003905void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003906{
Daniel Vettere2b78262013-06-07 23:10:03 +02003907 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003908
3909 if (pll == NULL)
3910 return;
3911
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003912 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003913 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003914 return;
3915 }
3916
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003917 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3918 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003919 WARN_ON(pll->on);
3920 WARN_ON(pll->active);
3921 }
3922
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003923 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003924}
3925
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003926struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3927 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003928{
Daniel Vettere2b78262013-06-07 23:10:03 +02003929 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003930 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003931 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003932
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003933 if (HAS_PCH_IBX(dev_priv->dev)) {
3934 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003935 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003936 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003937
Daniel Vetter46edb022013-06-05 13:34:12 +02003938 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3939 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003940
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003941 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003942
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003943 goto found;
3944 }
3945
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003946 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3947 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003948
3949 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003950 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003951 continue;
3952
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003953 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003954 &pll->new_config->hw_state,
3955 sizeof(pll->new_config->hw_state)) == 0) {
3956 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003957 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003958 pll->new_config->crtc_mask,
3959 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003960 goto found;
3961 }
3962 }
3963
3964 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003965 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3966 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003967 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003968 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3969 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003970 goto found;
3971 }
3972 }
3973
3974 return NULL;
3975
3976found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003977 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003978 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003979
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003980 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003981 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3982 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003983
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003984 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003985
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003986 return pll;
3987}
3988
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003989/**
3990 * intel_shared_dpll_start_config - start a new PLL staged config
3991 * @dev_priv: DRM device
3992 * @clear_pipes: mask of pipes that will have their PLLs freed
3993 *
3994 * Starts a new PLL staged config, copying the current config but
3995 * releasing the references of pipes specified in clear_pipes.
3996 */
3997static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3998 unsigned clear_pipes)
3999{
4000 struct intel_shared_dpll *pll;
4001 enum intel_dpll_id i;
4002
4003 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4004 pll = &dev_priv->shared_dplls[i];
4005
4006 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4007 GFP_KERNEL);
4008 if (!pll->new_config)
4009 goto cleanup;
4010
4011 pll->new_config->crtc_mask &= ~clear_pipes;
4012 }
4013
4014 return 0;
4015
4016cleanup:
4017 while (--i >= 0) {
4018 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004019 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004020 pll->new_config = NULL;
4021 }
4022
4023 return -ENOMEM;
4024}
4025
4026static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4027{
4028 struct intel_shared_dpll *pll;
4029 enum intel_dpll_id i;
4030
4031 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4032 pll = &dev_priv->shared_dplls[i];
4033
4034 WARN_ON(pll->new_config == &pll->config);
4035
4036 pll->config = *pll->new_config;
4037 kfree(pll->new_config);
4038 pll->new_config = NULL;
4039 }
4040}
4041
4042static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4043{
4044 struct intel_shared_dpll *pll;
4045 enum intel_dpll_id i;
4046
4047 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4048 pll = &dev_priv->shared_dplls[i];
4049
4050 WARN_ON(pll->new_config == &pll->config);
4051
4052 kfree(pll->new_config);
4053 pll->new_config = NULL;
4054 }
4055}
4056
Daniel Vettera1520312013-05-03 11:49:50 +02004057static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004058{
4059 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004060 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004061 u32 temp;
4062
4063 temp = I915_READ(dslreg);
4064 udelay(500);
4065 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004066 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004067 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004068 }
4069}
4070
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004071static void skylake_pfit_enable(struct intel_crtc *crtc)
4072{
4073 struct drm_device *dev = crtc->base.dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 int pipe = crtc->pipe;
4076
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004077 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004078 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004079 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4080 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004081 }
4082}
4083
Jesse Barnesb074cec2013-04-25 12:55:02 -07004084static void ironlake_pfit_enable(struct intel_crtc *crtc)
4085{
4086 struct drm_device *dev = crtc->base.dev;
4087 struct drm_i915_private *dev_priv = dev->dev_private;
4088 int pipe = crtc->pipe;
4089
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004090 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004091 /* Force use of hard-coded filter coefficients
4092 * as some pre-programmed values are broken,
4093 * e.g. x201.
4094 */
4095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4096 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4097 PF_PIPE_SEL_IVB(pipe));
4098 else
4099 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004100 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4101 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004102 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004103}
4104
Matt Roper4a3b8762014-12-23 10:41:51 -08004105static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004106{
4107 struct drm_device *dev = crtc->dev;
4108 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004109 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004110 struct intel_plane *intel_plane;
4111
Matt Roperaf2b6532014-04-01 15:22:32 -07004112 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4113 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004114 if (intel_plane->pipe == pipe)
4115 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004116 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004117}
4118
Matt Roper4a3b8762014-12-23 10:41:51 -08004119static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004120{
4121 struct drm_device *dev = crtc->dev;
4122 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004123 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004124 struct intel_plane *intel_plane;
4125
Matt Roperaf2b6532014-04-01 15:22:32 -07004126 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4127 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004128 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004129 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004130 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004131}
4132
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004133void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004134{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004135 struct drm_device *dev = crtc->base.dev;
4136 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004137
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004138 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004139 return;
4140
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004141 /* We can only enable IPS after we enable a plane and wait for a vblank */
4142 intel_wait_for_vblank(dev, crtc->pipe);
4143
Paulo Zanonid77e4532013-09-24 13:52:55 -03004144 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004145 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004146 mutex_lock(&dev_priv->rps.hw_lock);
4147 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4148 mutex_unlock(&dev_priv->rps.hw_lock);
4149 /* Quoting Art Runyan: "its not safe to expect any particular
4150 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004151 * mailbox." Moreover, the mailbox may return a bogus state,
4152 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004153 */
4154 } else {
4155 I915_WRITE(IPS_CTL, IPS_ENABLE);
4156 /* The bit only becomes 1 in the next vblank, so this wait here
4157 * is essentially intel_wait_for_vblank. If we don't have this
4158 * and don't wait for vblanks until the end of crtc_enable, then
4159 * the HW state readout code will complain that the expected
4160 * IPS_CTL value is not the one we read. */
4161 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4162 DRM_ERROR("Timed out waiting for IPS enable\n");
4163 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004164}
4165
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004166void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004167{
4168 struct drm_device *dev = crtc->base.dev;
4169 struct drm_i915_private *dev_priv = dev->dev_private;
4170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004171 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004172 return;
4173
4174 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004175 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004176 mutex_lock(&dev_priv->rps.hw_lock);
4177 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4178 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004179 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4180 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4181 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004182 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004183 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004184 POSTING_READ(IPS_CTL);
4185 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004186
4187 /* We need to wait for a vblank before we can disable the plane. */
4188 intel_wait_for_vblank(dev, crtc->pipe);
4189}
4190
4191/** Loads the palette/gamma unit for the CRTC with the prepared values */
4192static void intel_crtc_load_lut(struct drm_crtc *crtc)
4193{
4194 struct drm_device *dev = crtc->dev;
4195 struct drm_i915_private *dev_priv = dev->dev_private;
4196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 enum pipe pipe = intel_crtc->pipe;
4198 int palreg = PALETTE(pipe);
4199 int i;
4200 bool reenable_ips = false;
4201
4202 /* The clocks have to be on to load the palette. */
4203 if (!crtc->enabled || !intel_crtc->active)
4204 return;
4205
4206 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004207 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004208 assert_dsi_pll_enabled(dev_priv);
4209 else
4210 assert_pll_enabled(dev_priv, pipe);
4211 }
4212
4213 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304214 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004215 palreg = LGC_PALETTE(pipe);
4216
4217 /* Workaround : Do not read or write the pipe palette/gamma data while
4218 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4219 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004220 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004221 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4222 GAMMA_MODE_MODE_SPLIT)) {
4223 hsw_disable_ips(intel_crtc);
4224 reenable_ips = true;
4225 }
4226
4227 for (i = 0; i < 256; i++) {
4228 I915_WRITE(palreg + 4 * i,
4229 (intel_crtc->lut_r[i] << 16) |
4230 (intel_crtc->lut_g[i] << 8) |
4231 intel_crtc->lut_b[i]);
4232 }
4233
4234 if (reenable_ips)
4235 hsw_enable_ips(intel_crtc);
4236}
4237
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004238static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4239{
4240 if (!enable && intel_crtc->overlay) {
4241 struct drm_device *dev = intel_crtc->base.dev;
4242 struct drm_i915_private *dev_priv = dev->dev_private;
4243
4244 mutex_lock(&dev->struct_mutex);
4245 dev_priv->mm.interruptible = false;
4246 (void) intel_overlay_switch_off(intel_crtc->overlay);
4247 dev_priv->mm.interruptible = true;
4248 mutex_unlock(&dev->struct_mutex);
4249 }
4250
4251 /* Let userspace switch the overlay on again. In most cases userspace
4252 * has to recompute where to put it anyway.
4253 */
4254}
4255
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004256static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004257{
4258 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4260 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004261
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004262 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004263 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004264 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004265 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004266
4267 hsw_enable_ips(intel_crtc);
4268
4269 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004270 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004271 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004272
4273 /*
4274 * FIXME: Once we grow proper nuclear flip support out of this we need
4275 * to compute the mask of flip planes precisely. For the time being
4276 * consider this a flip from a NULL plane.
4277 */
4278 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004279}
4280
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004281static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004282{
4283 struct drm_device *dev = crtc->dev;
4284 struct drm_i915_private *dev_priv = dev->dev_private;
4285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4286 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004287
4288 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004289
Paulo Zanonie35fef22015-02-09 14:46:29 -02004290 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004291 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004292
4293 hsw_disable_ips(intel_crtc);
4294
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004295 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004296 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004297 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004298 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004299
Daniel Vetterf99d7062014-06-19 16:01:59 +02004300 /*
4301 * FIXME: Once we grow proper nuclear flip support out of this we need
4302 * to compute the mask of flip planes precisely. For the time being
4303 * consider this a flip to a NULL plane.
4304 */
4305 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004306}
4307
Jesse Barnesf67a5592011-01-05 10:31:48 -08004308static void ironlake_crtc_enable(struct drm_crtc *crtc)
4309{
4310 struct drm_device *dev = crtc->dev;
4311 struct drm_i915_private *dev_priv = dev->dev_private;
4312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004313 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004314 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004315
Daniel Vetter08a48462012-07-02 11:43:47 +02004316 WARN_ON(!crtc->enabled);
4317
Jesse Barnesf67a5592011-01-05 10:31:48 -08004318 if (intel_crtc->active)
4319 return;
4320
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004321 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004322 intel_prepare_shared_dpll(intel_crtc);
4323
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004324 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter29407aa2014-04-24 23:55:08 +02004325 intel_dp_set_m_n(intel_crtc);
4326
4327 intel_set_pipe_timings(intel_crtc);
4328
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004329 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004330 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004331 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004332 }
4333
4334 ironlake_set_pipeconf(crtc);
4335
Jesse Barnesf67a5592011-01-05 10:31:48 -08004336 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004337
Daniel Vettera72e4c92014-09-30 10:56:47 +02004338 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4339 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004340
Daniel Vetterf6736a12013-06-05 13:34:30 +02004341 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004342 if (encoder->pre_enable)
4343 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004344
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004345 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004346 /* Note: FDI PLL enabling _must_ be done before we enable the
4347 * cpu pipes, hence this is separate from all the other fdi/pch
4348 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004349 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004350 } else {
4351 assert_fdi_tx_disabled(dev_priv, pipe);
4352 assert_fdi_rx_disabled(dev_priv, pipe);
4353 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004354
Jesse Barnesb074cec2013-04-25 12:55:02 -07004355 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004356
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004357 /*
4358 * On ILK+ LUT must be loaded before the pipe is running but with
4359 * clocks enabled
4360 */
4361 intel_crtc_load_lut(crtc);
4362
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004363 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004364 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004365
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004366 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004367 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004368
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004369 assert_vblank_disabled(crtc);
4370 drm_crtc_vblank_on(crtc);
4371
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004372 for_each_encoder_on_crtc(dev, crtc, encoder)
4373 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004374
4375 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004376 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004377
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004378 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004379}
4380
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004381/* IPS only exists on ULT machines and is tied to pipe A. */
4382static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4383{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004384 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004385}
4386
Paulo Zanonie4916942013-09-20 16:21:19 -03004387/*
4388 * This implements the workaround described in the "notes" section of the mode
4389 * set sequence documentation. When going from no pipes or single pipe to
4390 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4391 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4392 */
4393static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4394{
4395 struct drm_device *dev = crtc->base.dev;
4396 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4397
4398 /* We want to get the other_active_crtc only if there's only 1 other
4399 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004400 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004401 if (!crtc_it->active || crtc_it == crtc)
4402 continue;
4403
4404 if (other_active_crtc)
4405 return;
4406
4407 other_active_crtc = crtc_it;
4408 }
4409 if (!other_active_crtc)
4410 return;
4411
4412 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4413 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4414}
4415
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004416static void haswell_crtc_enable(struct drm_crtc *crtc)
4417{
4418 struct drm_device *dev = crtc->dev;
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4421 struct intel_encoder *encoder;
4422 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004423
4424 WARN_ON(!crtc->enabled);
4425
4426 if (intel_crtc->active)
4427 return;
4428
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004429 if (intel_crtc_to_shared_dpll(intel_crtc))
4430 intel_enable_shared_dpll(intel_crtc);
4431
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004432 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter229fca92014-04-24 23:55:09 +02004433 intel_dp_set_m_n(intel_crtc);
4434
4435 intel_set_pipe_timings(intel_crtc);
4436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004437 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4438 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4439 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004440 }
4441
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004442 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004443 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004444 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004445 }
4446
4447 haswell_set_pipeconf(crtc);
4448
4449 intel_set_pipe_csc(crtc);
4450
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004451 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004452
Daniel Vettera72e4c92014-09-30 10:56:47 +02004453 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004454 for_each_encoder_on_crtc(dev, crtc, encoder)
4455 if (encoder->pre_enable)
4456 encoder->pre_enable(encoder);
4457
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004458 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004459 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4460 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004461 dev_priv->display.fdi_link_train(crtc);
4462 }
4463
Paulo Zanoni1f544382012-10-24 11:32:00 -02004464 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004465
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004466 if (IS_SKYLAKE(dev))
4467 skylake_pfit_enable(intel_crtc);
4468 else
4469 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004470
4471 /*
4472 * On ILK+ LUT must be loaded before the pipe is running but with
4473 * clocks enabled
4474 */
4475 intel_crtc_load_lut(crtc);
4476
Paulo Zanoni1f544382012-10-24 11:32:00 -02004477 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004478 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004479
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004480 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004481 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004482
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004483 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004484 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004485
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004486 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004487 intel_ddi_set_vc_payload_alloc(crtc, true);
4488
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004489 assert_vblank_disabled(crtc);
4490 drm_crtc_vblank_on(crtc);
4491
Jani Nikula8807e552013-08-30 19:40:32 +03004492 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004493 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004494 intel_opregion_notify_encoder(encoder, true);
4495 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004496
Paulo Zanonie4916942013-09-20 16:21:19 -03004497 /* If we change the relative order between pipe/planes enabling, we need
4498 * to change the workaround. */
4499 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004500 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004501}
4502
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004503static void skylake_pfit_disable(struct intel_crtc *crtc)
4504{
4505 struct drm_device *dev = crtc->base.dev;
4506 struct drm_i915_private *dev_priv = dev->dev_private;
4507 int pipe = crtc->pipe;
4508
4509 /* To avoid upsetting the power well on haswell only disable the pfit if
4510 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004511 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004512 I915_WRITE(PS_CTL(pipe), 0);
4513 I915_WRITE(PS_WIN_POS(pipe), 0);
4514 I915_WRITE(PS_WIN_SZ(pipe), 0);
4515 }
4516}
4517
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004518static void ironlake_pfit_disable(struct intel_crtc *crtc)
4519{
4520 struct drm_device *dev = crtc->base.dev;
4521 struct drm_i915_private *dev_priv = dev->dev_private;
4522 int pipe = crtc->pipe;
4523
4524 /* To avoid upsetting the power well on haswell only disable the pfit if
4525 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004526 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004527 I915_WRITE(PF_CTL(pipe), 0);
4528 I915_WRITE(PF_WIN_POS(pipe), 0);
4529 I915_WRITE(PF_WIN_SZ(pipe), 0);
4530 }
4531}
4532
Jesse Barnes6be4a602010-09-10 10:26:01 -07004533static void ironlake_crtc_disable(struct drm_crtc *crtc)
4534{
4535 struct drm_device *dev = crtc->dev;
4536 struct drm_i915_private *dev_priv = dev->dev_private;
4537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004538 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004539 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004540 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004541
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004542 if (!intel_crtc->active)
4543 return;
4544
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004545 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004546
Daniel Vetterea9d7582012-07-10 10:42:52 +02004547 for_each_encoder_on_crtc(dev, crtc, encoder)
4548 encoder->disable(encoder);
4549
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004550 drm_crtc_vblank_off(crtc);
4551 assert_vblank_disabled(crtc);
4552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004553 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004554 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004555
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004556 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004557
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004558 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004559
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004560 for_each_encoder_on_crtc(dev, crtc, encoder)
4561 if (encoder->post_disable)
4562 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004563
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004564 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004565 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004566
Daniel Vetterd925c592013-06-05 13:34:04 +02004567 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004568
Daniel Vetterd925c592013-06-05 13:34:04 +02004569 if (HAS_PCH_CPT(dev)) {
4570 /* disable TRANS_DP_CTL */
4571 reg = TRANS_DP_CTL(pipe);
4572 temp = I915_READ(reg);
4573 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4574 TRANS_DP_PORT_SEL_MASK);
4575 temp |= TRANS_DP_PORT_SEL_NONE;
4576 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004577
Daniel Vetterd925c592013-06-05 13:34:04 +02004578 /* disable DPLL_SEL */
4579 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004580 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004581 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004582 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004583
4584 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004585 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004586
4587 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004588 }
4589
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004590 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004591 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004592
4593 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004594 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004595 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004596}
4597
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004598static void haswell_crtc_disable(struct drm_crtc *crtc)
4599{
4600 struct drm_device *dev = crtc->dev;
4601 struct drm_i915_private *dev_priv = dev->dev_private;
4602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4603 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004604 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004605
4606 if (!intel_crtc->active)
4607 return;
4608
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004609 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004610
Jani Nikula8807e552013-08-30 19:40:32 +03004611 for_each_encoder_on_crtc(dev, crtc, encoder) {
4612 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004613 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004614 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004615
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004616 drm_crtc_vblank_off(crtc);
4617 assert_vblank_disabled(crtc);
4618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004620 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4621 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004622 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004623
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004624 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004625 intel_ddi_set_vc_payload_alloc(crtc, false);
4626
Paulo Zanoniad80a812012-10-24 16:06:19 -02004627 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004628
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004629 if (IS_SKYLAKE(dev))
4630 skylake_pfit_disable(intel_crtc);
4631 else
4632 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004633
Paulo Zanoni1f544382012-10-24 11:32:00 -02004634 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004635
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004636 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004637 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004638 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004639 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004640
Imre Deak97b040a2014-06-25 22:01:50 +03004641 for_each_encoder_on_crtc(dev, crtc, encoder)
4642 if (encoder->post_disable)
4643 encoder->post_disable(encoder);
4644
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004645 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004646 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004647
4648 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004649 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004650 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004651
4652 if (intel_crtc_to_shared_dpll(intel_crtc))
4653 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004654}
4655
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004656static void ironlake_crtc_off(struct drm_crtc *crtc)
4657{
4658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004659 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004660}
4661
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004662
Jesse Barnes2dd24552013-04-25 12:55:01 -07004663static void i9xx_pfit_enable(struct intel_crtc *crtc)
4664{
4665 struct drm_device *dev = crtc->base.dev;
4666 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004667 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004668
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004669 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004670 return;
4671
Daniel Vetterc0b03412013-05-28 12:05:54 +02004672 /*
4673 * The panel fitter should only be adjusted whilst the pipe is disabled,
4674 * according to register description and PRM.
4675 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004676 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4677 assert_pipe_disabled(dev_priv, crtc->pipe);
4678
Jesse Barnesb074cec2013-04-25 12:55:02 -07004679 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4680 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004681
4682 /* Border color in case we don't scale up to the full screen. Black by
4683 * default, change to something else for debugging. */
4684 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004685}
4686
Dave Airlied05410f2014-06-05 13:22:59 +10004687static enum intel_display_power_domain port_to_power_domain(enum port port)
4688{
4689 switch (port) {
4690 case PORT_A:
4691 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4692 case PORT_B:
4693 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4694 case PORT_C:
4695 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4696 case PORT_D:
4697 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4698 default:
4699 WARN_ON_ONCE(1);
4700 return POWER_DOMAIN_PORT_OTHER;
4701 }
4702}
4703
Imre Deak77d22dc2014-03-05 16:20:52 +02004704#define for_each_power_domain(domain, mask) \
4705 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4706 if ((1 << (domain)) & (mask))
4707
Imre Deak319be8a2014-03-04 19:22:57 +02004708enum intel_display_power_domain
4709intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004710{
Imre Deak319be8a2014-03-04 19:22:57 +02004711 struct drm_device *dev = intel_encoder->base.dev;
4712 struct intel_digital_port *intel_dig_port;
4713
4714 switch (intel_encoder->type) {
4715 case INTEL_OUTPUT_UNKNOWN:
4716 /* Only DDI platforms should ever use this output type */
4717 WARN_ON_ONCE(!HAS_DDI(dev));
4718 case INTEL_OUTPUT_DISPLAYPORT:
4719 case INTEL_OUTPUT_HDMI:
4720 case INTEL_OUTPUT_EDP:
4721 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004722 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004723 case INTEL_OUTPUT_DP_MST:
4724 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4725 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004726 case INTEL_OUTPUT_ANALOG:
4727 return POWER_DOMAIN_PORT_CRT;
4728 case INTEL_OUTPUT_DSI:
4729 return POWER_DOMAIN_PORT_DSI;
4730 default:
4731 return POWER_DOMAIN_PORT_OTHER;
4732 }
4733}
4734
4735static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4736{
4737 struct drm_device *dev = crtc->dev;
4738 struct intel_encoder *intel_encoder;
4739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4740 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004741 unsigned long mask;
4742 enum transcoder transcoder;
4743
4744 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4745
4746 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4747 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004748 if (intel_crtc->config->pch_pfit.enabled ||
4749 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004750 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4751
Imre Deak319be8a2014-03-04 19:22:57 +02004752 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4753 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4754
Imre Deak77d22dc2014-03-05 16:20:52 +02004755 return mask;
4756}
4757
Imre Deak77d22dc2014-03-05 16:20:52 +02004758static void modeset_update_crtc_power_domains(struct drm_device *dev)
4759{
4760 struct drm_i915_private *dev_priv = dev->dev_private;
4761 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4762 struct intel_crtc *crtc;
4763
4764 /*
4765 * First get all needed power domains, then put all unneeded, to avoid
4766 * any unnecessary toggling of the power wells.
4767 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004768 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004769 enum intel_display_power_domain domain;
4770
4771 if (!crtc->base.enabled)
4772 continue;
4773
Imre Deak319be8a2014-03-04 19:22:57 +02004774 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004775
4776 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4777 intel_display_power_get(dev_priv, domain);
4778 }
4779
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004780 if (dev_priv->display.modeset_global_resources)
4781 dev_priv->display.modeset_global_resources(dev);
4782
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004783 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004784 enum intel_display_power_domain domain;
4785
4786 for_each_power_domain(domain, crtc->enabled_power_domains)
4787 intel_display_power_put(dev_priv, domain);
4788
4789 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4790 }
4791
4792 intel_display_set_init_power(dev_priv, false);
4793}
4794
Ville Syrjälädfcab172014-06-13 13:37:47 +03004795/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004796static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004797{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004798 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004799
Jesse Barnes586f49d2013-11-04 16:06:59 -08004800 /* Obtain SKU information */
4801 mutex_lock(&dev_priv->dpio_lock);
4802 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4803 CCK_FUSE_HPLL_FREQ_MASK;
4804 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004805
Ville Syrjälädfcab172014-06-13 13:37:47 +03004806 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004807}
4808
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004809static void vlv_update_cdclk(struct drm_device *dev)
4810{
4811 struct drm_i915_private *dev_priv = dev->dev_private;
4812
4813 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004814 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004815 dev_priv->vlv_cdclk_freq);
4816
4817 /*
4818 * Program the gmbus_freq based on the cdclk frequency.
4819 * BSpec erroneously claims we should aim for 4MHz, but
4820 * in fact 1MHz is the correct frequency.
4821 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004822 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004823}
4824
Jesse Barnes30a970c2013-11-04 13:48:12 -08004825/* Adjust CDclk dividers to allow high res or save power if possible */
4826static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4827{
4828 struct drm_i915_private *dev_priv = dev->dev_private;
4829 u32 val, cmd;
4830
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004831 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004832
Ville Syrjälädfcab172014-06-13 13:37:47 +03004833 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004834 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004835 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004836 cmd = 1;
4837 else
4838 cmd = 0;
4839
4840 mutex_lock(&dev_priv->rps.hw_lock);
4841 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4842 val &= ~DSPFREQGUAR_MASK;
4843 val |= (cmd << DSPFREQGUAR_SHIFT);
4844 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4845 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4846 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4847 50)) {
4848 DRM_ERROR("timed out waiting for CDclk change\n");
4849 }
4850 mutex_unlock(&dev_priv->rps.hw_lock);
4851
Ville Syrjälädfcab172014-06-13 13:37:47 +03004852 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004853 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004854
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004855 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004856
4857 mutex_lock(&dev_priv->dpio_lock);
4858 /* adjust cdclk divider */
4859 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004860 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004861 val |= divider;
4862 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004863
4864 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4865 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4866 50))
4867 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004868 mutex_unlock(&dev_priv->dpio_lock);
4869 }
4870
4871 mutex_lock(&dev_priv->dpio_lock);
4872 /* adjust self-refresh exit latency value */
4873 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4874 val &= ~0x7f;
4875
4876 /*
4877 * For high bandwidth configs, we set a higher latency in the bunit
4878 * so that the core display fetch happens in time to avoid underruns.
4879 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004880 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004881 val |= 4500 / 250; /* 4.5 usec */
4882 else
4883 val |= 3000 / 250; /* 3.0 usec */
4884 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4885 mutex_unlock(&dev_priv->dpio_lock);
4886
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004887 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004888}
4889
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004890static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4891{
4892 struct drm_i915_private *dev_priv = dev->dev_private;
4893 u32 val, cmd;
4894
4895 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4896
4897 switch (cdclk) {
4898 case 400000:
4899 cmd = 3;
4900 break;
4901 case 333333:
4902 case 320000:
4903 cmd = 2;
4904 break;
4905 case 266667:
4906 cmd = 1;
4907 break;
4908 case 200000:
4909 cmd = 0;
4910 break;
4911 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004912 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004913 return;
4914 }
4915
4916 mutex_lock(&dev_priv->rps.hw_lock);
4917 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4918 val &= ~DSPFREQGUAR_MASK_CHV;
4919 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4920 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4921 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4922 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4923 50)) {
4924 DRM_ERROR("timed out waiting for CDclk change\n");
4925 }
4926 mutex_unlock(&dev_priv->rps.hw_lock);
4927
4928 vlv_update_cdclk(dev);
4929}
4930
Jesse Barnes30a970c2013-11-04 13:48:12 -08004931static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4932 int max_pixclk)
4933{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004934 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004935
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004936 /* FIXME: Punit isn't quite ready yet */
4937 if (IS_CHERRYVIEW(dev_priv->dev))
4938 return 400000;
4939
Jesse Barnes30a970c2013-11-04 13:48:12 -08004940 /*
4941 * Really only a few cases to deal with, as only 4 CDclks are supported:
4942 * 200MHz
4943 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004944 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004945 * 400MHz
4946 * So we check to see whether we're above 90% of the lower bin and
4947 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004948 *
4949 * We seem to get an unstable or solid color picture at 200MHz.
4950 * Not sure what's wrong. For now use 200MHz only when all pipes
4951 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004952 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004953 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004954 return 400000;
4955 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004956 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004957 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004958 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004959 else
4960 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004961}
4962
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004963/* compute the max pixel clock for new configuration */
4964static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004965{
4966 struct drm_device *dev = dev_priv->dev;
4967 struct intel_crtc *intel_crtc;
4968 int max_pixclk = 0;
4969
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004970 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004971 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004972 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004973 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004974 }
4975
4976 return max_pixclk;
4977}
4978
4979static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004980 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004981{
4982 struct drm_i915_private *dev_priv = dev->dev_private;
4983 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004984 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004985
Imre Deakd60c4472014-03-27 17:45:10 +02004986 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4987 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004988 return;
4989
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004990 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004991 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004992 if (intel_crtc->base.enabled)
4993 *prepare_pipes |= (1 << intel_crtc->pipe);
4994}
4995
4996static void valleyview_modeset_global_resources(struct drm_device *dev)
4997{
4998 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004999 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005000 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5001
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005002 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005003 /*
5004 * FIXME: We can end up here with all power domains off, yet
5005 * with a CDCLK frequency other than the minimum. To account
5006 * for this take the PIPE-A power domain, which covers the HW
5007 * blocks needed for the following programming. This can be
5008 * removed once it's guaranteed that we get here either with
5009 * the minimum CDCLK set, or the required power domains
5010 * enabled.
5011 */
5012 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5013
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005014 if (IS_CHERRYVIEW(dev))
5015 cherryview_set_cdclk(dev, req_cdclk);
5016 else
5017 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005018
5019 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005020 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005021}
5022
Jesse Barnes89b667f2013-04-18 14:51:36 -07005023static void valleyview_crtc_enable(struct drm_crtc *crtc)
5024{
5025 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005026 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5028 struct intel_encoder *encoder;
5029 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005030 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005031
5032 WARN_ON(!crtc->enabled);
5033
5034 if (intel_crtc->active)
5035 return;
5036
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005037 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305038
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005039 if (!is_dsi) {
5040 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005041 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005042 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005043 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005044 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005045
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005046 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005047 intel_dp_set_m_n(intel_crtc);
5048
5049 intel_set_pipe_timings(intel_crtc);
5050
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005051 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5052 struct drm_i915_private *dev_priv = dev->dev_private;
5053
5054 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5055 I915_WRITE(CHV_CANVAS(pipe), 0);
5056 }
5057
Daniel Vetter5b18e572014-04-24 23:55:06 +02005058 i9xx_set_pipeconf(intel_crtc);
5059
Jesse Barnes89b667f2013-04-18 14:51:36 -07005060 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005061
Daniel Vettera72e4c92014-09-30 10:56:47 +02005062 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005063
Jesse Barnes89b667f2013-04-18 14:51:36 -07005064 for_each_encoder_on_crtc(dev, crtc, encoder)
5065 if (encoder->pre_pll_enable)
5066 encoder->pre_pll_enable(encoder);
5067
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005068 if (!is_dsi) {
5069 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005070 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005071 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005072 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005073 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005074
5075 for_each_encoder_on_crtc(dev, crtc, encoder)
5076 if (encoder->pre_enable)
5077 encoder->pre_enable(encoder);
5078
Jesse Barnes2dd24552013-04-25 12:55:01 -07005079 i9xx_pfit_enable(intel_crtc);
5080
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005081 intel_crtc_load_lut(crtc);
5082
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005083 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005084 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005085
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005086 assert_vblank_disabled(crtc);
5087 drm_crtc_vblank_on(crtc);
5088
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005089 for_each_encoder_on_crtc(dev, crtc, encoder)
5090 encoder->enable(encoder);
5091
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005092 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005093
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005094 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005095 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005096}
5097
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005098static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5099{
5100 struct drm_device *dev = crtc->base.dev;
5101 struct drm_i915_private *dev_priv = dev->dev_private;
5102
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005103 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5104 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005105}
5106
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005107static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005108{
5109 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005110 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005112 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005113 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005114
Daniel Vetter08a48462012-07-02 11:43:47 +02005115 WARN_ON(!crtc->enabled);
5116
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005117 if (intel_crtc->active)
5118 return;
5119
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005120 i9xx_set_pll_dividers(intel_crtc);
5121
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005122 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005123 intel_dp_set_m_n(intel_crtc);
5124
5125 intel_set_pipe_timings(intel_crtc);
5126
Daniel Vetter5b18e572014-04-24 23:55:06 +02005127 i9xx_set_pipeconf(intel_crtc);
5128
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005129 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005130
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005131 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005132 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005133
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005134 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005135 if (encoder->pre_enable)
5136 encoder->pre_enable(encoder);
5137
Daniel Vetterf6736a12013-06-05 13:34:30 +02005138 i9xx_enable_pll(intel_crtc);
5139
Jesse Barnes2dd24552013-04-25 12:55:01 -07005140 i9xx_pfit_enable(intel_crtc);
5141
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005142 intel_crtc_load_lut(crtc);
5143
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005144 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005145 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005146
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005147 assert_vblank_disabled(crtc);
5148 drm_crtc_vblank_on(crtc);
5149
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005150 for_each_encoder_on_crtc(dev, crtc, encoder)
5151 encoder->enable(encoder);
5152
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005153 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005154
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005155 /*
5156 * Gen2 reports pipe underruns whenever all planes are disabled.
5157 * So don't enable underrun reporting before at least some planes
5158 * are enabled.
5159 * FIXME: Need to fix the logic to work when we turn off all planes
5160 * but leave the pipe running.
5161 */
5162 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005163 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005164
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005165 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005166 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005167}
5168
Daniel Vetter87476d62013-04-11 16:29:06 +02005169static void i9xx_pfit_disable(struct intel_crtc *crtc)
5170{
5171 struct drm_device *dev = crtc->base.dev;
5172 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005174 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005175 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005176
5177 assert_pipe_disabled(dev_priv, crtc->pipe);
5178
Daniel Vetter328d8e82013-05-08 10:36:31 +02005179 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5180 I915_READ(PFIT_CONTROL));
5181 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005182}
5183
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005184static void i9xx_crtc_disable(struct drm_crtc *crtc)
5185{
5186 struct drm_device *dev = crtc->dev;
5187 struct drm_i915_private *dev_priv = dev->dev_private;
5188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005189 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005190 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005191
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005192 if (!intel_crtc->active)
5193 return;
5194
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005195 /*
5196 * Gen2 reports pipe underruns whenever all planes are disabled.
5197 * So diasble underrun reporting before all the planes get disabled.
5198 * FIXME: Need to fix the logic to work when we turn off all planes
5199 * but leave the pipe running.
5200 */
5201 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005202 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005203
Imre Deak564ed192014-06-13 14:54:21 +03005204 /*
5205 * Vblank time updates from the shadow to live plane control register
5206 * are blocked if the memory self-refresh mode is active at that
5207 * moment. So to make sure the plane gets truly disabled, disable
5208 * first the self-refresh mode. The self-refresh enable bit in turn
5209 * will be checked/applied by the HW only at the next frame start
5210 * event which is after the vblank start event, so we need to have a
5211 * wait-for-vblank between disabling the plane and the pipe.
5212 */
5213 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005214 intel_crtc_disable_planes(crtc);
5215
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005216 /*
5217 * On gen2 planes are double buffered but the pipe isn't, so we must
5218 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005219 * We also need to wait on all gmch platforms because of the
5220 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005221 */
Imre Deak564ed192014-06-13 14:54:21 +03005222 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005223
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005224 for_each_encoder_on_crtc(dev, crtc, encoder)
5225 encoder->disable(encoder);
5226
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005227 drm_crtc_vblank_off(crtc);
5228 assert_vblank_disabled(crtc);
5229
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005230 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005231
Daniel Vetter87476d62013-04-11 16:29:06 +02005232 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005233
Jesse Barnes89b667f2013-04-18 14:51:36 -07005234 for_each_encoder_on_crtc(dev, crtc, encoder)
5235 if (encoder->post_disable)
5236 encoder->post_disable(encoder);
5237
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005238 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005239 if (IS_CHERRYVIEW(dev))
5240 chv_disable_pll(dev_priv, pipe);
5241 else if (IS_VALLEYVIEW(dev))
5242 vlv_disable_pll(dev_priv, pipe);
5243 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005244 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005245 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005246
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005247 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005248 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005249
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005250 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005251 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005252
Daniel Vetterefa96242014-04-24 23:55:02 +02005253 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005254 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005255 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005256}
5257
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005258static void i9xx_crtc_off(struct drm_crtc *crtc)
5259{
5260}
5261
Borun Fub04c5bd2014-07-12 10:02:27 +05305262/* Master function to enable/disable CRTC and corresponding power wells */
5263void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005264{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005265 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005266 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005268 enum intel_display_power_domain domain;
5269 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005270
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005271 if (enable) {
5272 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005273 domains = get_crtc_power_domains(crtc);
5274 for_each_power_domain(domain, domains)
5275 intel_display_power_get(dev_priv, domain);
5276 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005277
5278 dev_priv->display.crtc_enable(crtc);
5279 }
5280 } else {
5281 if (intel_crtc->active) {
5282 dev_priv->display.crtc_disable(crtc);
5283
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005284 domains = intel_crtc->enabled_power_domains;
5285 for_each_power_domain(domain, domains)
5286 intel_display_power_put(dev_priv, domain);
5287 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005288 }
5289 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305290}
5291
5292/**
5293 * Sets the power management mode of the pipe and plane.
5294 */
5295void intel_crtc_update_dpms(struct drm_crtc *crtc)
5296{
5297 struct drm_device *dev = crtc->dev;
5298 struct intel_encoder *intel_encoder;
5299 bool enable = false;
5300
5301 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5302 enable |= intel_encoder->connectors_active;
5303
5304 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005305}
5306
Daniel Vetter976f8a22012-07-08 22:34:21 +02005307static void intel_crtc_disable(struct drm_crtc *crtc)
5308{
5309 struct drm_device *dev = crtc->dev;
5310 struct drm_connector *connector;
5311 struct drm_i915_private *dev_priv = dev->dev_private;
5312
5313 /* crtc should still be enabled when we disable it. */
5314 WARN_ON(!crtc->enabled);
5315
5316 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005317 dev_priv->display.off(crtc);
5318
Gustavo Padovan455a6802014-12-01 15:40:11 -08005319 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005320
5321 /* Update computed state. */
5322 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5323 if (!connector->encoder || !connector->encoder->crtc)
5324 continue;
5325
5326 if (connector->encoder->crtc != crtc)
5327 continue;
5328
5329 connector->dpms = DRM_MODE_DPMS_OFF;
5330 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005331 }
5332}
5333
Chris Wilsonea5b2132010-08-04 13:50:23 +01005334void intel_encoder_destroy(struct drm_encoder *encoder)
5335{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005336 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005337
Chris Wilsonea5b2132010-08-04 13:50:23 +01005338 drm_encoder_cleanup(encoder);
5339 kfree(intel_encoder);
5340}
5341
Damien Lespiau92373292013-08-08 22:28:57 +01005342/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005343 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5344 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005345static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005346{
5347 if (mode == DRM_MODE_DPMS_ON) {
5348 encoder->connectors_active = true;
5349
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005350 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005351 } else {
5352 encoder->connectors_active = false;
5353
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005354 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005355 }
5356}
5357
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005358/* Cross check the actual hw state with our own modeset state tracking (and it's
5359 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005360static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005361{
5362 if (connector->get_hw_state(connector)) {
5363 struct intel_encoder *encoder = connector->encoder;
5364 struct drm_crtc *crtc;
5365 bool encoder_enabled;
5366 enum pipe pipe;
5367
5368 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5369 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005370 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005371
Dave Airlie0e32b392014-05-02 14:02:48 +10005372 /* there is no real hw state for MST connectors */
5373 if (connector->mst_port)
5374 return;
5375
Rob Clarke2c719b2014-12-15 13:56:32 -05005376 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005377 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005378 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005379 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005380
Dave Airlie36cd7442014-05-02 13:44:18 +10005381 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005382 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005383 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005384
Dave Airlie36cd7442014-05-02 13:44:18 +10005385 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005386 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5387 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005388 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005389
Dave Airlie36cd7442014-05-02 13:44:18 +10005390 crtc = encoder->base.crtc;
5391
Rob Clarke2c719b2014-12-15 13:56:32 -05005392 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5393 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5394 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005395 "encoder active on the wrong pipe\n");
5396 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005397 }
5398}
5399
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005400/* Even simpler default implementation, if there's really no special case to
5401 * consider. */
5402void intel_connector_dpms(struct drm_connector *connector, int mode)
5403{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005404 /* All the simple cases only support two dpms states. */
5405 if (mode != DRM_MODE_DPMS_ON)
5406 mode = DRM_MODE_DPMS_OFF;
5407
5408 if (mode == connector->dpms)
5409 return;
5410
5411 connector->dpms = mode;
5412
5413 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005414 if (connector->encoder)
5415 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005416
Daniel Vetterb9805142012-08-31 17:37:33 +02005417 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005418}
5419
Daniel Vetterf0947c32012-07-02 13:10:34 +02005420/* Simple connector->get_hw_state implementation for encoders that support only
5421 * one connector and no cloning and hence the encoder state determines the state
5422 * of the connector. */
5423bool intel_connector_get_hw_state(struct intel_connector *connector)
5424{
Daniel Vetter24929352012-07-02 20:28:59 +02005425 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005426 struct intel_encoder *encoder = connector->encoder;
5427
5428 return encoder->get_hw_state(encoder, &pipe);
5429}
5430
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005431static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005432 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005433{
5434 struct drm_i915_private *dev_priv = dev->dev_private;
5435 struct intel_crtc *pipe_B_crtc =
5436 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5437
5438 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5439 pipe_name(pipe), pipe_config->fdi_lanes);
5440 if (pipe_config->fdi_lanes > 4) {
5441 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5442 pipe_name(pipe), pipe_config->fdi_lanes);
5443 return false;
5444 }
5445
Paulo Zanonibafb6552013-11-02 21:07:44 -07005446 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005447 if (pipe_config->fdi_lanes > 2) {
5448 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5449 pipe_config->fdi_lanes);
5450 return false;
5451 } else {
5452 return true;
5453 }
5454 }
5455
5456 if (INTEL_INFO(dev)->num_pipes == 2)
5457 return true;
5458
5459 /* Ivybridge 3 pipe is really complicated */
5460 switch (pipe) {
5461 case PIPE_A:
5462 return true;
5463 case PIPE_B:
5464 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5465 pipe_config->fdi_lanes > 2) {
5466 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5467 pipe_name(pipe), pipe_config->fdi_lanes);
5468 return false;
5469 }
5470 return true;
5471 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005472 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005473 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005474 if (pipe_config->fdi_lanes > 2) {
5475 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5476 pipe_name(pipe), pipe_config->fdi_lanes);
5477 return false;
5478 }
5479 } else {
5480 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5481 return false;
5482 }
5483 return true;
5484 default:
5485 BUG();
5486 }
5487}
5488
Daniel Vettere29c22c2013-02-21 00:00:16 +01005489#define RETRY 1
5490static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005491 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005492{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005493 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005494 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005495 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005496 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005497
Daniel Vettere29c22c2013-02-21 00:00:16 +01005498retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005499 /* FDI is a binary signal running at ~2.7GHz, encoding
5500 * each output octet as 10 bits. The actual frequency
5501 * is stored as a divider into a 100MHz clock, and the
5502 * mode pixel clock is stored in units of 1KHz.
5503 * Hence the bw of each lane in terms of the mode signal
5504 * is:
5505 */
5506 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5507
Damien Lespiau241bfc32013-09-25 16:45:37 +01005508 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005509
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005510 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005511 pipe_config->pipe_bpp);
5512
5513 pipe_config->fdi_lanes = lane;
5514
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005515 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005516 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005517
Daniel Vettere29c22c2013-02-21 00:00:16 +01005518 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5519 intel_crtc->pipe, pipe_config);
5520 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5521 pipe_config->pipe_bpp -= 2*3;
5522 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5523 pipe_config->pipe_bpp);
5524 needs_recompute = true;
5525 pipe_config->bw_constrained = true;
5526
5527 goto retry;
5528 }
5529
5530 if (needs_recompute)
5531 return RETRY;
5532
5533 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005534}
5535
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005536static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005537 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005538{
Jani Nikulad330a952014-01-21 11:24:25 +02005539 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005540 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005541 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005542}
5543
Daniel Vettera43f6e02013-06-07 23:10:32 +02005544static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005545 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005546{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005547 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005548 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005549 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005550
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005551 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005552 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005553 int clock_limit =
5554 dev_priv->display.get_display_clock_speed(dev);
5555
5556 /*
5557 * Enable pixel doubling when the dot clock
5558 * is > 90% of the (display) core speed.
5559 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005560 * GDG double wide on either pipe,
5561 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005562 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005563 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005564 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005565 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005566 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005567 }
5568
Damien Lespiau241bfc32013-09-25 16:45:37 +01005569 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005570 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005571 }
Chris Wilson89749352010-09-12 18:25:19 +01005572
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005573 /*
5574 * Pipe horizontal size must be even in:
5575 * - DVO ganged mode
5576 * - LVDS dual channel mode
5577 * - Double wide pipe
5578 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005579 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005580 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5581 pipe_config->pipe_src_w &= ~1;
5582
Damien Lespiau8693a822013-05-03 18:48:11 +01005583 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5584 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005585 */
5586 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5587 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005588 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005589
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005590 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005591 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005592 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005593 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5594 * for lvds. */
5595 pipe_config->pipe_bpp = 8*3;
5596 }
5597
Damien Lespiauf5adf942013-06-24 18:29:34 +01005598 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005599 hsw_compute_ips_config(crtc, pipe_config);
5600
Daniel Vetter877d48d2013-04-19 11:24:43 +02005601 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005602 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005603
Daniel Vettere29c22c2013-02-21 00:00:16 +01005604 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005605}
5606
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005607static int valleyview_get_display_clock_speed(struct drm_device *dev)
5608{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005609 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005610 u32 val;
5611 int divider;
5612
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005613 /* FIXME: Punit isn't quite ready yet */
5614 if (IS_CHERRYVIEW(dev))
5615 return 400000;
5616
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005617 if (dev_priv->hpll_freq == 0)
5618 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5619
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005620 mutex_lock(&dev_priv->dpio_lock);
5621 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5622 mutex_unlock(&dev_priv->dpio_lock);
5623
5624 divider = val & DISPLAY_FREQUENCY_VALUES;
5625
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005626 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5627 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5628 "cdclk change in progress\n");
5629
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005630 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005631}
5632
Jesse Barnese70236a2009-09-21 10:42:27 -07005633static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005634{
Jesse Barnese70236a2009-09-21 10:42:27 -07005635 return 400000;
5636}
Jesse Barnes79e53942008-11-07 14:24:08 -08005637
Jesse Barnese70236a2009-09-21 10:42:27 -07005638static int i915_get_display_clock_speed(struct drm_device *dev)
5639{
5640 return 333000;
5641}
Jesse Barnes79e53942008-11-07 14:24:08 -08005642
Jesse Barnese70236a2009-09-21 10:42:27 -07005643static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5644{
5645 return 200000;
5646}
Jesse Barnes79e53942008-11-07 14:24:08 -08005647
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005648static int pnv_get_display_clock_speed(struct drm_device *dev)
5649{
5650 u16 gcfgc = 0;
5651
5652 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5653
5654 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5655 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5656 return 267000;
5657 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5658 return 333000;
5659 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5660 return 444000;
5661 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5662 return 200000;
5663 default:
5664 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5665 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5666 return 133000;
5667 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5668 return 167000;
5669 }
5670}
5671
Jesse Barnese70236a2009-09-21 10:42:27 -07005672static int i915gm_get_display_clock_speed(struct drm_device *dev)
5673{
5674 u16 gcfgc = 0;
5675
5676 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5677
5678 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005680 else {
5681 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5682 case GC_DISPLAY_CLOCK_333_MHZ:
5683 return 333000;
5684 default:
5685 case GC_DISPLAY_CLOCK_190_200_MHZ:
5686 return 190000;
5687 }
5688 }
5689}
Jesse Barnes79e53942008-11-07 14:24:08 -08005690
Jesse Barnese70236a2009-09-21 10:42:27 -07005691static int i865_get_display_clock_speed(struct drm_device *dev)
5692{
5693 return 266000;
5694}
5695
5696static int i855_get_display_clock_speed(struct drm_device *dev)
5697{
5698 u16 hpllcc = 0;
5699 /* Assume that the hardware is in the high speed state. This
5700 * should be the default.
5701 */
5702 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5703 case GC_CLOCK_133_200:
5704 case GC_CLOCK_100_200:
5705 return 200000;
5706 case GC_CLOCK_166_250:
5707 return 250000;
5708 case GC_CLOCK_100_133:
5709 return 133000;
5710 }
5711
5712 /* Shouldn't happen */
5713 return 0;
5714}
5715
5716static int i830_get_display_clock_speed(struct drm_device *dev)
5717{
5718 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005719}
5720
Zhenyu Wang2c072452009-06-05 15:38:42 +08005721static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005722intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005723{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005724 while (*num > DATA_LINK_M_N_MASK ||
5725 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005726 *num >>= 1;
5727 *den >>= 1;
5728 }
5729}
5730
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005731static void compute_m_n(unsigned int m, unsigned int n,
5732 uint32_t *ret_m, uint32_t *ret_n)
5733{
5734 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5735 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5736 intel_reduce_m_n_ratio(ret_m, ret_n);
5737}
5738
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005739void
5740intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5741 int pixel_clock, int link_clock,
5742 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005743{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005744 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005745
5746 compute_m_n(bits_per_pixel * pixel_clock,
5747 link_clock * nlanes * 8,
5748 &m_n->gmch_m, &m_n->gmch_n);
5749
5750 compute_m_n(pixel_clock, link_clock,
5751 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005752}
5753
Chris Wilsona7615032011-01-12 17:04:08 +00005754static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5755{
Jani Nikulad330a952014-01-21 11:24:25 +02005756 if (i915.panel_use_ssc >= 0)
5757 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005758 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005759 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005760}
5761
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005762static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005763{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005764 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005765 struct drm_i915_private *dev_priv = dev->dev_private;
5766 int refclk;
5767
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005768 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005769 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005770 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005771 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005772 refclk = dev_priv->vbt.lvds_ssc_freq;
5773 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005774 } else if (!IS_GEN2(dev)) {
5775 refclk = 96000;
5776 } else {
5777 refclk = 48000;
5778 }
5779
5780 return refclk;
5781}
5782
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005783static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005784{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005785 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005786}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005787
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005788static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5789{
5790 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005791}
5792
Daniel Vetterf47709a2013-03-28 10:42:02 +01005793static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005794 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005795 intel_clock_t *reduced_clock)
5796{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005797 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005798 u32 fp, fp2 = 0;
5799
5800 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005801 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005802 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005803 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005804 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005805 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005806 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005807 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005808 }
5809
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005810 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005811
Daniel Vetterf47709a2013-03-28 10:42:02 +01005812 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005813 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005814 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005815 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005816 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005817 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005818 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005819 }
5820}
5821
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005822static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5823 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005824{
5825 u32 reg_val;
5826
5827 /*
5828 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5829 * and set it to a reasonable value instead.
5830 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005831 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832 reg_val &= 0xffffff00;
5833 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005834 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005835
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005836 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005837 reg_val &= 0x8cffffff;
5838 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005839 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005840
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005841 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005842 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005843 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005844
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005845 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005846 reg_val &= 0x00ffffff;
5847 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005848 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005849}
5850
Daniel Vetterb5518422013-05-03 11:49:48 +02005851static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5852 struct intel_link_m_n *m_n)
5853{
5854 struct drm_device *dev = crtc->base.dev;
5855 struct drm_i915_private *dev_priv = dev->dev_private;
5856 int pipe = crtc->pipe;
5857
Daniel Vettere3b95f12013-05-03 11:49:49 +02005858 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5859 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5860 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5861 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005862}
5863
5864static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005865 struct intel_link_m_n *m_n,
5866 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005867{
5868 struct drm_device *dev = crtc->base.dev;
5869 struct drm_i915_private *dev_priv = dev->dev_private;
5870 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005871 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005872
5873 if (INTEL_INFO(dev)->gen >= 5) {
5874 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5875 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5876 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5877 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005878 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5879 * for gen < 8) and if DRRS is supported (to make sure the
5880 * registers are not unnecessarily accessed).
5881 */
5882 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005883 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005884 I915_WRITE(PIPE_DATA_M2(transcoder),
5885 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5886 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5887 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5888 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5889 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005890 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005891 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5892 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5893 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5894 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005895 }
5896}
5897
Vandana Kannanf769cd22014-08-05 07:51:22 -07005898void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005899{
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005900 if (crtc->config->has_pch_encoder)
5901 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005902 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005903 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5904 &crtc->config->dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005905}
5906
Ville Syrjäläd288f652014-10-28 13:20:22 +02005907static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005908 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005909{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005910 u32 dpll, dpll_md;
5911
5912 /*
5913 * Enable DPIO clock input. We should never disable the reference
5914 * clock for pipe B, since VGA hotplug / manual detection depends
5915 * on it.
5916 */
5917 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5918 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5919 /* We should never disable this, set it here for state tracking */
5920 if (crtc->pipe == PIPE_B)
5921 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5922 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005923 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005924
Ville Syrjäläd288f652014-10-28 13:20:22 +02005925 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005926 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005927 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005928}
5929
Ville Syrjäläd288f652014-10-28 13:20:22 +02005930static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005931 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005932{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005933 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005934 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005935 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005936 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005937 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005938 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005939
Daniel Vetter09153002012-12-12 14:06:44 +01005940 mutex_lock(&dev_priv->dpio_lock);
5941
Ville Syrjäläd288f652014-10-28 13:20:22 +02005942 bestn = pipe_config->dpll.n;
5943 bestm1 = pipe_config->dpll.m1;
5944 bestm2 = pipe_config->dpll.m2;
5945 bestp1 = pipe_config->dpll.p1;
5946 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005947
Jesse Barnes89b667f2013-04-18 14:51:36 -07005948 /* See eDP HDMI DPIO driver vbios notes doc */
5949
5950 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005951 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005952 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005953
5954 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005956
5957 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005958 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005959 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005961
5962 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005963 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005964
5965 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005966 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5967 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5968 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005969 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005970
5971 /*
5972 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5973 * but we don't support that).
5974 * Note: don't use the DAC post divider as it seems unstable.
5975 */
5976 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005978
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005979 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005981
Jesse Barnes89b667f2013-04-18 14:51:36 -07005982 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005983 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005984 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5985 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005986 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005987 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005988 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005990 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005991
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005992 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005993 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005994 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005995 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005996 0x0df40000);
5997 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005998 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005999 0x0df70000);
6000 } else { /* HDMI or VGA */
6001 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006002 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006003 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006004 0x0df70000);
6005 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006006 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006007 0x0df40000);
6008 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006009
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006010 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006011 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006012 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6013 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006014 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006015 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006016
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006017 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006018 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006019}
6020
Ville Syrjäläd288f652014-10-28 13:20:22 +02006021static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006022 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006023{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006024 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006025 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6026 DPLL_VCO_ENABLE;
6027 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006028 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006029
Ville Syrjäläd288f652014-10-28 13:20:22 +02006030 pipe_config->dpll_hw_state.dpll_md =
6031 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006032}
6033
Ville Syrjäläd288f652014-10-28 13:20:22 +02006034static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006035 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006036{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006037 struct drm_device *dev = crtc->base.dev;
6038 struct drm_i915_private *dev_priv = dev->dev_private;
6039 int pipe = crtc->pipe;
6040 int dpll_reg = DPLL(crtc->pipe);
6041 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006042 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006043 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6044 int refclk;
6045
Ville Syrjäläd288f652014-10-28 13:20:22 +02006046 bestn = pipe_config->dpll.n;
6047 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6048 bestm1 = pipe_config->dpll.m1;
6049 bestm2 = pipe_config->dpll.m2 >> 22;
6050 bestp1 = pipe_config->dpll.p1;
6051 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006052
6053 /*
6054 * Enable Refclk and SSC
6055 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006056 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006057 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006058
6059 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006060
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006061 /* p1 and p2 divider */
6062 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6063 5 << DPIO_CHV_S1_DIV_SHIFT |
6064 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6065 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6066 1 << DPIO_CHV_K_DIV_SHIFT);
6067
6068 /* Feedback post-divider - m2 */
6069 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6070
6071 /* Feedback refclk divider - n and m1 */
6072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6073 DPIO_CHV_M1_DIV_BY_2 |
6074 1 << DPIO_CHV_N_DIV_SHIFT);
6075
6076 /* M2 fraction division */
6077 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6078
6079 /* M2 fraction division enable */
6080 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6081 DPIO_CHV_FRAC_DIV_EN |
6082 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6083
6084 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006085 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006086 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6087 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6088 if (refclk == 100000)
6089 intcoeff = 11;
6090 else if (refclk == 38400)
6091 intcoeff = 10;
6092 else
6093 intcoeff = 9;
6094 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6095 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6096
6097 /* AFC Recal */
6098 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6099 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6100 DPIO_AFC_RECAL);
6101
6102 mutex_unlock(&dev_priv->dpio_lock);
6103}
6104
Ville Syrjäläd288f652014-10-28 13:20:22 +02006105/**
6106 * vlv_force_pll_on - forcibly enable just the PLL
6107 * @dev_priv: i915 private structure
6108 * @pipe: pipe PLL to enable
6109 * @dpll: PLL configuration
6110 *
6111 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6112 * in cases where we need the PLL enabled even when @pipe is not going to
6113 * be enabled.
6114 */
6115void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6116 const struct dpll *dpll)
6117{
6118 struct intel_crtc *crtc =
6119 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006120 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006121 .pixel_multiplier = 1,
6122 .dpll = *dpll,
6123 };
6124
6125 if (IS_CHERRYVIEW(dev)) {
6126 chv_update_pll(crtc, &pipe_config);
6127 chv_prepare_pll(crtc, &pipe_config);
6128 chv_enable_pll(crtc, &pipe_config);
6129 } else {
6130 vlv_update_pll(crtc, &pipe_config);
6131 vlv_prepare_pll(crtc, &pipe_config);
6132 vlv_enable_pll(crtc, &pipe_config);
6133 }
6134}
6135
6136/**
6137 * vlv_force_pll_off - forcibly disable just the PLL
6138 * @dev_priv: i915 private structure
6139 * @pipe: pipe PLL to disable
6140 *
6141 * Disable the PLL for @pipe. To be used in cases where we need
6142 * the PLL enabled even when @pipe is not going to be enabled.
6143 */
6144void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6145{
6146 if (IS_CHERRYVIEW(dev))
6147 chv_disable_pll(to_i915(dev), pipe);
6148 else
6149 vlv_disable_pll(to_i915(dev), pipe);
6150}
6151
Daniel Vetterf47709a2013-03-28 10:42:02 +01006152static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006153 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006154 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006155 int num_connectors)
6156{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006157 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006158 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006159 u32 dpll;
6160 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006161 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006162
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006163 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306164
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006165 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6166 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006167
6168 dpll = DPLL_VGA_MODE_DIS;
6169
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006170 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006171 dpll |= DPLLB_MODE_LVDS;
6172 else
6173 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006174
Daniel Vetteref1b4602013-06-01 17:17:04 +02006175 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006176 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006177 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006178 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006179
6180 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006181 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006182
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006183 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006184 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006185
6186 /* compute bitmask from p1 value */
6187 if (IS_PINEVIEW(dev))
6188 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6189 else {
6190 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6191 if (IS_G4X(dev) && reduced_clock)
6192 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6193 }
6194 switch (clock->p2) {
6195 case 5:
6196 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6197 break;
6198 case 7:
6199 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6200 break;
6201 case 10:
6202 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6203 break;
6204 case 14:
6205 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6206 break;
6207 }
6208 if (INTEL_INFO(dev)->gen >= 4)
6209 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6210
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006211 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006212 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006213 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006214 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6215 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6216 else
6217 dpll |= PLL_REF_INPUT_DREFCLK;
6218
6219 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006220 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006221
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006222 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006223 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006224 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006225 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006226 }
6227}
6228
Daniel Vetterf47709a2013-03-28 10:42:02 +01006229static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006230 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006231 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006232 int num_connectors)
6233{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006234 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006235 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006236 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006237 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006238
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006239 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306240
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006241 dpll = DPLL_VGA_MODE_DIS;
6242
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006243 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006244 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6245 } else {
6246 if (clock->p1 == 2)
6247 dpll |= PLL_P1_DIVIDE_BY_TWO;
6248 else
6249 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6250 if (clock->p2 == 4)
6251 dpll |= PLL_P2_DIVIDE_BY_4;
6252 }
6253
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006254 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006255 dpll |= DPLL_DVO_2X_MODE;
6256
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006257 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006258 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6259 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6260 else
6261 dpll |= PLL_REF_INPUT_DREFCLK;
6262
6263 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006264 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006265}
6266
Daniel Vetter8a654f32013-06-01 17:16:22 +02006267static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006268{
6269 struct drm_device *dev = intel_crtc->base.dev;
6270 struct drm_i915_private *dev_priv = dev->dev_private;
6271 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006272 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006273 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006274 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006275 uint32_t crtc_vtotal, crtc_vblank_end;
6276 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006277
6278 /* We need to be careful not to changed the adjusted mode, for otherwise
6279 * the hw state checker will get angry at the mismatch. */
6280 crtc_vtotal = adjusted_mode->crtc_vtotal;
6281 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006282
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006283 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006284 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006285 crtc_vtotal -= 1;
6286 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006287
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006288 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006289 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6290 else
6291 vsyncshift = adjusted_mode->crtc_hsync_start -
6292 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006293 if (vsyncshift < 0)
6294 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006295 }
6296
6297 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006298 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006299
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006300 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006301 (adjusted_mode->crtc_hdisplay - 1) |
6302 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006303 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006304 (adjusted_mode->crtc_hblank_start - 1) |
6305 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006306 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006307 (adjusted_mode->crtc_hsync_start - 1) |
6308 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6309
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006310 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006311 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006312 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006313 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006314 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006315 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006316 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006317 (adjusted_mode->crtc_vsync_start - 1) |
6318 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6319
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006320 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6321 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6322 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6323 * bits. */
6324 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6325 (pipe == PIPE_B || pipe == PIPE_C))
6326 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6327
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006328 /* pipesrc controls the size that is scaled from, which should
6329 * always be the user's requested size.
6330 */
6331 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006332 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6333 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006334}
6335
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006336static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006337 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006338{
6339 struct drm_device *dev = crtc->base.dev;
6340 struct drm_i915_private *dev_priv = dev->dev_private;
6341 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6342 uint32_t tmp;
6343
6344 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006345 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6346 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006347 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006348 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6349 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006350 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006351 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6352 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006353
6354 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006355 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6356 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006357 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006358 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6359 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006360 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006361 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6362 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006363
6364 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006365 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6366 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6367 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006368 }
6369
6370 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006371 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6372 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6373
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006374 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6375 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006376}
6377
Daniel Vetterf6a83282014-02-11 15:28:57 -08006378void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006379 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006380{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006381 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6382 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6383 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6384 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006385
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006386 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6387 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6388 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6389 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006390
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006391 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006392
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006393 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6394 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006395}
6396
Daniel Vetter84b046f2013-02-19 18:48:54 +01006397static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6398{
6399 struct drm_device *dev = intel_crtc->base.dev;
6400 struct drm_i915_private *dev_priv = dev->dev_private;
6401 uint32_t pipeconf;
6402
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006403 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006404
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006405 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6406 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6407 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006408
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006409 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006410 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006411
Daniel Vetterff9ce462013-04-24 14:57:17 +02006412 /* only g4x and later have fancy bpc/dither controls */
6413 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006414 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006415 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006416 pipeconf |= PIPECONF_DITHER_EN |
6417 PIPECONF_DITHER_TYPE_SP;
6418
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006419 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006420 case 18:
6421 pipeconf |= PIPECONF_6BPC;
6422 break;
6423 case 24:
6424 pipeconf |= PIPECONF_8BPC;
6425 break;
6426 case 30:
6427 pipeconf |= PIPECONF_10BPC;
6428 break;
6429 default:
6430 /* Case prevented by intel_choose_pipe_bpp_dither. */
6431 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006432 }
6433 }
6434
6435 if (HAS_PIPE_CXSR(dev)) {
6436 if (intel_crtc->lowfreq_avail) {
6437 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6438 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6439 } else {
6440 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006441 }
6442 }
6443
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006444 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006445 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006446 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006447 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6448 else
6449 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6450 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006451 pipeconf |= PIPECONF_PROGRESSIVE;
6452
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006453 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006454 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006455
Daniel Vetter84b046f2013-02-19 18:48:54 +01006456 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6457 POSTING_READ(PIPECONF(intel_crtc->pipe));
6458}
6459
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006460static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6461 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006462{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006463 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006464 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006465 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006466 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006467 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006468 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006469 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006470 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006471
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006472 for_each_intel_encoder(dev, encoder) {
6473 if (encoder->new_crtc != crtc)
6474 continue;
6475
Chris Wilson5eddb702010-09-11 13:48:45 +01006476 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006477 case INTEL_OUTPUT_LVDS:
6478 is_lvds = true;
6479 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006480 case INTEL_OUTPUT_DSI:
6481 is_dsi = true;
6482 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006483 default:
6484 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006485 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006486
Eric Anholtc751ce42010-03-25 11:48:48 -07006487 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006488 }
6489
Jani Nikulaf2335332013-09-13 11:03:09 +03006490 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006491 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006492
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006493 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006494 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006495
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006496 /*
6497 * Returns a set of divisors for the desired target clock with
6498 * the given refclk, or FALSE. The returned values represent
6499 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6500 * 2) / p1 / p2.
6501 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006502 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006503 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006504 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006505 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006506 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006507 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6508 return -EINVAL;
6509 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006510
Jani Nikulaf2335332013-09-13 11:03:09 +03006511 if (is_lvds && dev_priv->lvds_downclock_avail) {
6512 /*
6513 * Ensure we match the reduced clock's P to the target
6514 * clock. If the clocks don't match, we can't switch
6515 * the display clock by using the FP0/FP1. In such case
6516 * we will disable the LVDS downclock feature.
6517 */
6518 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006519 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006520 dev_priv->lvds_downclock,
6521 refclk, &clock,
6522 &reduced_clock);
6523 }
6524 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006525 crtc_state->dpll.n = clock.n;
6526 crtc_state->dpll.m1 = clock.m1;
6527 crtc_state->dpll.m2 = clock.m2;
6528 crtc_state->dpll.p1 = clock.p1;
6529 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006530 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006531
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006532 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006533 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306534 has_reduced_clock ? &reduced_clock : NULL,
6535 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006536 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006537 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006538 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006539 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006540 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006541 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006542 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006543 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006544 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006545
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006546 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006547}
6548
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006549static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006550 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006551{
6552 struct drm_device *dev = crtc->base.dev;
6553 struct drm_i915_private *dev_priv = dev->dev_private;
6554 uint32_t tmp;
6555
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006556 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6557 return;
6558
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006559 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006560 if (!(tmp & PFIT_ENABLE))
6561 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006562
Daniel Vetter06922822013-07-11 13:35:40 +02006563 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006564 if (INTEL_INFO(dev)->gen < 4) {
6565 if (crtc->pipe != PIPE_B)
6566 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006567 } else {
6568 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6569 return;
6570 }
6571
Daniel Vetter06922822013-07-11 13:35:40 +02006572 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006573 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6574 if (INTEL_INFO(dev)->gen < 5)
6575 pipe_config->gmch_pfit.lvds_border_bits =
6576 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6577}
6578
Jesse Barnesacbec812013-09-20 11:29:32 -07006579static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006580 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006581{
6582 struct drm_device *dev = crtc->base.dev;
6583 struct drm_i915_private *dev_priv = dev->dev_private;
6584 int pipe = pipe_config->cpu_transcoder;
6585 intel_clock_t clock;
6586 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006587 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006588
Shobhit Kumarf573de52014-07-30 20:32:37 +05306589 /* In case of MIPI DPLL will not even be used */
6590 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6591 return;
6592
Jesse Barnesacbec812013-09-20 11:29:32 -07006593 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006594 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006595 mutex_unlock(&dev_priv->dpio_lock);
6596
6597 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6598 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6599 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6600 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6601 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6602
Ville Syrjäläf6466282013-10-14 14:50:31 +03006603 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006604
Ville Syrjäläf6466282013-10-14 14:50:31 +03006605 /* clock.dot is the fast clock */
6606 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006607}
6608
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006609static void
6610i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6611 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006612{
6613 struct drm_device *dev = crtc->base.dev;
6614 struct drm_i915_private *dev_priv = dev->dev_private;
6615 u32 val, base, offset;
6616 int pipe = crtc->pipe, plane = crtc->plane;
6617 int fourcc, pixel_format;
6618 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006619 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006620 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006621
Damien Lespiau42a7b082015-02-05 19:35:13 +00006622 val = I915_READ(DSPCNTR(plane));
6623 if (!(val & DISPLAY_PLANE_ENABLE))
6624 return;
6625
Damien Lespiaud9806c92015-01-21 14:07:19 +00006626 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006627 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006628 DRM_DEBUG_KMS("failed to alloc fb\n");
6629 return;
6630 }
6631
Damien Lespiau1b842c82015-01-21 13:50:54 +00006632 fb = &intel_fb->base;
6633
Daniel Vetter18c52472015-02-10 17:16:09 +00006634 if (INTEL_INFO(dev)->gen >= 4) {
6635 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006636 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006637 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6638 }
6639 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006640
6641 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006642 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006643 fb->pixel_format = fourcc;
6644 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006645
6646 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006647 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006648 offset = I915_READ(DSPTILEOFF(plane));
6649 else
6650 offset = I915_READ(DSPLINOFF(plane));
6651 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6652 } else {
6653 base = I915_READ(DSPADDR(plane));
6654 }
6655 plane_config->base = base;
6656
6657 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006658 fb->width = ((val >> 16) & 0xfff) + 1;
6659 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006660
6661 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006662 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006663
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006664 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006665 fb->pixel_format,
6666 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006667
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006668 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006669
Damien Lespiau2844a922015-01-20 12:51:48 +00006670 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6671 pipe_name(pipe), plane, fb->width, fb->height,
6672 fb->bits_per_pixel, base, fb->pitches[0],
6673 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006674
Damien Lespiau2d140302015-02-05 17:22:18 +00006675 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006676}
6677
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006678static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006679 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006680{
6681 struct drm_device *dev = crtc->base.dev;
6682 struct drm_i915_private *dev_priv = dev->dev_private;
6683 int pipe = pipe_config->cpu_transcoder;
6684 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6685 intel_clock_t clock;
6686 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6687 int refclk = 100000;
6688
6689 mutex_lock(&dev_priv->dpio_lock);
6690 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6691 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6692 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6693 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6694 mutex_unlock(&dev_priv->dpio_lock);
6695
6696 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6697 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6698 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6699 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6700 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6701
6702 chv_clock(refclk, &clock);
6703
6704 /* clock.dot is the fast clock */
6705 pipe_config->port_clock = clock.dot / 5;
6706}
6707
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006708static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006709 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006710{
6711 struct drm_device *dev = crtc->base.dev;
6712 struct drm_i915_private *dev_priv = dev->dev_private;
6713 uint32_t tmp;
6714
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006715 if (!intel_display_power_is_enabled(dev_priv,
6716 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006717 return false;
6718
Daniel Vettere143a212013-07-04 12:01:15 +02006719 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006720 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006721
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006722 tmp = I915_READ(PIPECONF(crtc->pipe));
6723 if (!(tmp & PIPECONF_ENABLE))
6724 return false;
6725
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006726 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6727 switch (tmp & PIPECONF_BPC_MASK) {
6728 case PIPECONF_6BPC:
6729 pipe_config->pipe_bpp = 18;
6730 break;
6731 case PIPECONF_8BPC:
6732 pipe_config->pipe_bpp = 24;
6733 break;
6734 case PIPECONF_10BPC:
6735 pipe_config->pipe_bpp = 30;
6736 break;
6737 default:
6738 break;
6739 }
6740 }
6741
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006742 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6743 pipe_config->limited_color_range = true;
6744
Ville Syrjälä282740f2013-09-04 18:30:03 +03006745 if (INTEL_INFO(dev)->gen < 4)
6746 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6747
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006748 intel_get_pipe_timings(crtc, pipe_config);
6749
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006750 i9xx_get_pfit_config(crtc, pipe_config);
6751
Daniel Vetter6c49f242013-06-06 12:45:25 +02006752 if (INTEL_INFO(dev)->gen >= 4) {
6753 tmp = I915_READ(DPLL_MD(crtc->pipe));
6754 pipe_config->pixel_multiplier =
6755 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6756 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006757 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006758 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6759 tmp = I915_READ(DPLL(crtc->pipe));
6760 pipe_config->pixel_multiplier =
6761 ((tmp & SDVO_MULTIPLIER_MASK)
6762 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6763 } else {
6764 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6765 * port and will be fixed up in the encoder->get_config
6766 * function. */
6767 pipe_config->pixel_multiplier = 1;
6768 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006769 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6770 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006771 /*
6772 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6773 * on 830. Filter it out here so that we don't
6774 * report errors due to that.
6775 */
6776 if (IS_I830(dev))
6777 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6778
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006779 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6780 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006781 } else {
6782 /* Mask out read-only status bits. */
6783 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6784 DPLL_PORTC_READY_MASK |
6785 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006786 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006787
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006788 if (IS_CHERRYVIEW(dev))
6789 chv_crtc_clock_get(crtc, pipe_config);
6790 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006791 vlv_crtc_clock_get(crtc, pipe_config);
6792 else
6793 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006794
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006795 return true;
6796}
6797
Paulo Zanonidde86e22012-12-01 12:04:25 -02006798static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006799{
6800 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006801 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006802 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006803 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006804 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006805 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006806 bool has_ck505 = false;
6807 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006808
6809 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006810 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006811 switch (encoder->type) {
6812 case INTEL_OUTPUT_LVDS:
6813 has_panel = true;
6814 has_lvds = true;
6815 break;
6816 case INTEL_OUTPUT_EDP:
6817 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006818 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006819 has_cpu_edp = true;
6820 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006821 default:
6822 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006823 }
6824 }
6825
Keith Packard99eb6a02011-09-26 14:29:12 -07006826 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006827 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006828 can_ssc = has_ck505;
6829 } else {
6830 has_ck505 = false;
6831 can_ssc = true;
6832 }
6833
Imre Deak2de69052013-05-08 13:14:04 +03006834 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6835 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006836
6837 /* Ironlake: try to setup display ref clock before DPLL
6838 * enabling. This is only under driver's control after
6839 * PCH B stepping, previous chipset stepping should be
6840 * ignoring this setting.
6841 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006842 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006843
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006844 /* As we must carefully and slowly disable/enable each source in turn,
6845 * compute the final state we want first and check if we need to
6846 * make any changes at all.
6847 */
6848 final = val;
6849 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006850 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006851 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006852 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006853 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6854
6855 final &= ~DREF_SSC_SOURCE_MASK;
6856 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6857 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006858
Keith Packard199e5d72011-09-22 12:01:57 -07006859 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006860 final |= DREF_SSC_SOURCE_ENABLE;
6861
6862 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6863 final |= DREF_SSC1_ENABLE;
6864
6865 if (has_cpu_edp) {
6866 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6867 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6868 else
6869 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6870 } else
6871 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6872 } else {
6873 final |= DREF_SSC_SOURCE_DISABLE;
6874 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6875 }
6876
6877 if (final == val)
6878 return;
6879
6880 /* Always enable nonspread source */
6881 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6882
6883 if (has_ck505)
6884 val |= DREF_NONSPREAD_CK505_ENABLE;
6885 else
6886 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6887
6888 if (has_panel) {
6889 val &= ~DREF_SSC_SOURCE_MASK;
6890 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006891
Keith Packard199e5d72011-09-22 12:01:57 -07006892 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006893 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006894 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006895 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006896 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006897 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006898
6899 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006900 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006901 POSTING_READ(PCH_DREF_CONTROL);
6902 udelay(200);
6903
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006904 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006905
6906 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006907 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006908 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006909 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006910 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006911 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006912 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006913 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006914 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006915
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006916 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006917 POSTING_READ(PCH_DREF_CONTROL);
6918 udelay(200);
6919 } else {
6920 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6921
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006922 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006923
6924 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006925 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006926
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006927 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006928 POSTING_READ(PCH_DREF_CONTROL);
6929 udelay(200);
6930
6931 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006932 val &= ~DREF_SSC_SOURCE_MASK;
6933 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006934
6935 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006936 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006937
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006938 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006939 POSTING_READ(PCH_DREF_CONTROL);
6940 udelay(200);
6941 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006942
6943 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006944}
6945
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006946static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006947{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006948 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006949
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006950 tmp = I915_READ(SOUTH_CHICKEN2);
6951 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6952 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006953
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006954 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6955 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6956 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006957
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006958 tmp = I915_READ(SOUTH_CHICKEN2);
6959 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6960 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006961
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006962 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6963 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6964 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006965}
6966
6967/* WaMPhyProgramming:hsw */
6968static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6969{
6970 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006971
6972 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6973 tmp &= ~(0xFF << 24);
6974 tmp |= (0x12 << 24);
6975 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6976
Paulo Zanonidde86e22012-12-01 12:04:25 -02006977 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6978 tmp |= (1 << 11);
6979 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6980
6981 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6982 tmp |= (1 << 11);
6983 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6984
Paulo Zanonidde86e22012-12-01 12:04:25 -02006985 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6986 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6987 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6988
6989 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6990 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6991 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6992
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006993 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6994 tmp &= ~(7 << 13);
6995 tmp |= (5 << 13);
6996 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006997
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006998 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6999 tmp &= ~(7 << 13);
7000 tmp |= (5 << 13);
7001 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007002
7003 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7004 tmp &= ~0xFF;
7005 tmp |= 0x1C;
7006 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7007
7008 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7009 tmp &= ~0xFF;
7010 tmp |= 0x1C;
7011 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7012
7013 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7014 tmp &= ~(0xFF << 16);
7015 tmp |= (0x1C << 16);
7016 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7017
7018 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7019 tmp &= ~(0xFF << 16);
7020 tmp |= (0x1C << 16);
7021 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7022
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007023 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7024 tmp |= (1 << 27);
7025 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007026
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007027 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7028 tmp |= (1 << 27);
7029 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007030
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007031 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7032 tmp &= ~(0xF << 28);
7033 tmp |= (4 << 28);
7034 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007035
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007036 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7037 tmp &= ~(0xF << 28);
7038 tmp |= (4 << 28);
7039 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007040}
7041
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007042/* Implements 3 different sequences from BSpec chapter "Display iCLK
7043 * Programming" based on the parameters passed:
7044 * - Sequence to enable CLKOUT_DP
7045 * - Sequence to enable CLKOUT_DP without spread
7046 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7047 */
7048static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7049 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007050{
7051 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007052 uint32_t reg, tmp;
7053
7054 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7055 with_spread = true;
7056 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7057 with_fdi, "LP PCH doesn't have FDI\n"))
7058 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007059
7060 mutex_lock(&dev_priv->dpio_lock);
7061
7062 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7063 tmp &= ~SBI_SSCCTL_DISABLE;
7064 tmp |= SBI_SSCCTL_PATHALT;
7065 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7066
7067 udelay(24);
7068
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007069 if (with_spread) {
7070 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7071 tmp &= ~SBI_SSCCTL_PATHALT;
7072 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007073
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007074 if (with_fdi) {
7075 lpt_reset_fdi_mphy(dev_priv);
7076 lpt_program_fdi_mphy(dev_priv);
7077 }
7078 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007079
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007080 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7081 SBI_GEN0 : SBI_DBUFF0;
7082 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7083 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7084 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007085
7086 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007087}
7088
Paulo Zanoni47701c32013-07-23 11:19:25 -03007089/* Sequence to disable CLKOUT_DP */
7090static void lpt_disable_clkout_dp(struct drm_device *dev)
7091{
7092 struct drm_i915_private *dev_priv = dev->dev_private;
7093 uint32_t reg, tmp;
7094
7095 mutex_lock(&dev_priv->dpio_lock);
7096
7097 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7098 SBI_GEN0 : SBI_DBUFF0;
7099 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7100 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7101 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7102
7103 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7104 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7105 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7106 tmp |= SBI_SSCCTL_PATHALT;
7107 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7108 udelay(32);
7109 }
7110 tmp |= SBI_SSCCTL_DISABLE;
7111 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7112 }
7113
7114 mutex_unlock(&dev_priv->dpio_lock);
7115}
7116
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007117static void lpt_init_pch_refclk(struct drm_device *dev)
7118{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007119 struct intel_encoder *encoder;
7120 bool has_vga = false;
7121
Damien Lespiaub2784e12014-08-05 11:29:37 +01007122 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007123 switch (encoder->type) {
7124 case INTEL_OUTPUT_ANALOG:
7125 has_vga = true;
7126 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007127 default:
7128 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007129 }
7130 }
7131
Paulo Zanoni47701c32013-07-23 11:19:25 -03007132 if (has_vga)
7133 lpt_enable_clkout_dp(dev, true, true);
7134 else
7135 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007136}
7137
Paulo Zanonidde86e22012-12-01 12:04:25 -02007138/*
7139 * Initialize reference clocks when the driver loads
7140 */
7141void intel_init_pch_refclk(struct drm_device *dev)
7142{
7143 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7144 ironlake_init_pch_refclk(dev);
7145 else if (HAS_PCH_LPT(dev))
7146 lpt_init_pch_refclk(dev);
7147}
7148
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007149static int ironlake_get_refclk(struct drm_crtc *crtc)
7150{
7151 struct drm_device *dev = crtc->dev;
7152 struct drm_i915_private *dev_priv = dev->dev_private;
7153 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007154 int num_connectors = 0;
7155 bool is_lvds = false;
7156
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007157 for_each_intel_encoder(dev, encoder) {
7158 if (encoder->new_crtc != to_intel_crtc(crtc))
7159 continue;
7160
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007161 switch (encoder->type) {
7162 case INTEL_OUTPUT_LVDS:
7163 is_lvds = true;
7164 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007165 default:
7166 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007167 }
7168 num_connectors++;
7169 }
7170
7171 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007172 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007173 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007174 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007175 }
7176
7177 return 120000;
7178}
7179
Daniel Vetter6ff93602013-04-19 11:24:36 +02007180static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007181{
7182 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7184 int pipe = intel_crtc->pipe;
7185 uint32_t val;
7186
Daniel Vetter78114072013-06-13 00:54:57 +02007187 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007188
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007189 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007190 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007191 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007192 break;
7193 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007194 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007195 break;
7196 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007197 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007198 break;
7199 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007200 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007201 break;
7202 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007203 /* Case prevented by intel_choose_pipe_bpp_dither. */
7204 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007205 }
7206
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007207 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007208 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7209
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007210 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007211 val |= PIPECONF_INTERLACED_ILK;
7212 else
7213 val |= PIPECONF_PROGRESSIVE;
7214
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007215 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007216 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007217
Paulo Zanonic8203562012-09-12 10:06:29 -03007218 I915_WRITE(PIPECONF(pipe), val);
7219 POSTING_READ(PIPECONF(pipe));
7220}
7221
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007222/*
7223 * Set up the pipe CSC unit.
7224 *
7225 * Currently only full range RGB to limited range RGB conversion
7226 * is supported, but eventually this should handle various
7227 * RGB<->YCbCr scenarios as well.
7228 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007229static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007230{
7231 struct drm_device *dev = crtc->dev;
7232 struct drm_i915_private *dev_priv = dev->dev_private;
7233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7234 int pipe = intel_crtc->pipe;
7235 uint16_t coeff = 0x7800; /* 1.0 */
7236
7237 /*
7238 * TODO: Check what kind of values actually come out of the pipe
7239 * with these coeff/postoff values and adjust to get the best
7240 * accuracy. Perhaps we even need to take the bpc value into
7241 * consideration.
7242 */
7243
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007244 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007245 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7246
7247 /*
7248 * GY/GU and RY/RU should be the other way around according
7249 * to BSpec, but reality doesn't agree. Just set them up in
7250 * a way that results in the correct picture.
7251 */
7252 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7253 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7254
7255 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7256 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7257
7258 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7259 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7260
7261 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7262 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7263 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7264
7265 if (INTEL_INFO(dev)->gen > 6) {
7266 uint16_t postoff = 0;
7267
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007268 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007269 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007270
7271 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7272 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7273 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7274
7275 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7276 } else {
7277 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7278
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007279 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007280 mode |= CSC_BLACK_SCREEN_OFFSET;
7281
7282 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7283 }
7284}
7285
Daniel Vetter6ff93602013-04-19 11:24:36 +02007286static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007287{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007288 struct drm_device *dev = crtc->dev;
7289 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007291 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007292 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007293 uint32_t val;
7294
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007295 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007296
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007297 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007298 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7299
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007300 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007301 val |= PIPECONF_INTERLACED_ILK;
7302 else
7303 val |= PIPECONF_PROGRESSIVE;
7304
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007305 I915_WRITE(PIPECONF(cpu_transcoder), val);
7306 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007307
7308 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7309 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007310
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05307311 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007312 val = 0;
7313
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007314 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007315 case 18:
7316 val |= PIPEMISC_DITHER_6_BPC;
7317 break;
7318 case 24:
7319 val |= PIPEMISC_DITHER_8_BPC;
7320 break;
7321 case 30:
7322 val |= PIPEMISC_DITHER_10_BPC;
7323 break;
7324 case 36:
7325 val |= PIPEMISC_DITHER_12_BPC;
7326 break;
7327 default:
7328 /* Case prevented by pipe_config_set_bpp. */
7329 BUG();
7330 }
7331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007332 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007333 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7334
7335 I915_WRITE(PIPEMISC(pipe), val);
7336 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007337}
7338
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007339static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007340 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007341 intel_clock_t *clock,
7342 bool *has_reduced_clock,
7343 intel_clock_t *reduced_clock)
7344{
7345 struct drm_device *dev = crtc->dev;
7346 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007348 int refclk;
7349 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007350 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007351
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007352 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007353
7354 refclk = ironlake_get_refclk(crtc);
7355
7356 /*
7357 * Returns a set of divisors for the desired target clock with the given
7358 * refclk, or FALSE. The returned values represent the clock equation:
7359 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7360 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007361 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007362 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007363 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007364 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007365 if (!ret)
7366 return false;
7367
7368 if (is_lvds && dev_priv->lvds_downclock_avail) {
7369 /*
7370 * Ensure we match the reduced clock's P to the target clock.
7371 * If the clocks don't match, we can't switch the display clock
7372 * by using the FP0/FP1. In such case we will disable the LVDS
7373 * downclock feature.
7374 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007375 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007376 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007377 dev_priv->lvds_downclock,
7378 refclk, clock,
7379 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007380 }
7381
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007382 return true;
7383}
7384
Paulo Zanonid4b19312012-11-29 11:29:32 -02007385int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7386{
7387 /*
7388 * Account for spread spectrum to avoid
7389 * oversubscribing the link. Max center spread
7390 * is 2.5%; use 5% for safety's sake.
7391 */
7392 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007393 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007394}
7395
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007396static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007397{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007398 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007399}
7400
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007401static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007402 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007403 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007404 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007405{
7406 struct drm_crtc *crtc = &intel_crtc->base;
7407 struct drm_device *dev = crtc->dev;
7408 struct drm_i915_private *dev_priv = dev->dev_private;
7409 struct intel_encoder *intel_encoder;
7410 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007411 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007412 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007413
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007414 for_each_intel_encoder(dev, intel_encoder) {
7415 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7416 continue;
7417
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007418 switch (intel_encoder->type) {
7419 case INTEL_OUTPUT_LVDS:
7420 is_lvds = true;
7421 break;
7422 case INTEL_OUTPUT_SDVO:
7423 case INTEL_OUTPUT_HDMI:
7424 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007425 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007426 default:
7427 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007428 }
7429
7430 num_connectors++;
7431 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007432
Chris Wilsonc1858122010-12-03 21:35:48 +00007433 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007434 factor = 21;
7435 if (is_lvds) {
7436 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007437 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007438 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007439 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007440 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007441 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007442
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007443 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007444 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007445
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007446 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7447 *fp2 |= FP_CB_TUNE;
7448
Chris Wilson5eddb702010-09-11 13:48:45 +01007449 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007450
Eric Anholta07d6782011-03-30 13:01:08 -07007451 if (is_lvds)
7452 dpll |= DPLLB_MODE_LVDS;
7453 else
7454 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007455
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007456 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007457 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007458
7459 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007460 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007461 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007462 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007463
Eric Anholta07d6782011-03-30 13:01:08 -07007464 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007465 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007466 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007467 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007468
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007469 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007470 case 5:
7471 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7472 break;
7473 case 7:
7474 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7475 break;
7476 case 10:
7477 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7478 break;
7479 case 14:
7480 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7481 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007482 }
7483
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007484 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007485 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007486 else
7487 dpll |= PLL_REF_INPUT_DREFCLK;
7488
Daniel Vetter959e16d2013-06-05 13:34:21 +02007489 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007490}
7491
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007492static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7493 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007494{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007495 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007496 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007497 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007498 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007499 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007500 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007501
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007502 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007503
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007504 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7505 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7506
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007507 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007508 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007509 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007510 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7511 return -EINVAL;
7512 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007513 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007514 if (!crtc_state->clock_set) {
7515 crtc_state->dpll.n = clock.n;
7516 crtc_state->dpll.m1 = clock.m1;
7517 crtc_state->dpll.m2 = clock.m2;
7518 crtc_state->dpll.p1 = clock.p1;
7519 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007520 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007521
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007522 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007523 if (crtc_state->has_pch_encoder) {
7524 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007525 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007526 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007527
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007528 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007529 &fp, &reduced_clock,
7530 has_reduced_clock ? &fp2 : NULL);
7531
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007532 crtc_state->dpll_hw_state.dpll = dpll;
7533 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007534 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007535 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007536 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007537 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007538
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007539 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007540 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007541 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007542 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007543 return -EINVAL;
7544 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007545 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007546
Jani Nikulad330a952014-01-21 11:24:25 +02007547 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007548 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007549 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007550 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007551
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007552 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007553}
7554
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007555static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7556 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007557{
7558 struct drm_device *dev = crtc->base.dev;
7559 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007560 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007561
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007562 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7563 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7564 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7565 & ~TU_SIZE_MASK;
7566 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7567 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7568 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7569}
7570
7571static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7572 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007573 struct intel_link_m_n *m_n,
7574 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007575{
7576 struct drm_device *dev = crtc->base.dev;
7577 struct drm_i915_private *dev_priv = dev->dev_private;
7578 enum pipe pipe = crtc->pipe;
7579
7580 if (INTEL_INFO(dev)->gen >= 5) {
7581 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7582 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7583 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7584 & ~TU_SIZE_MASK;
7585 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7586 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7587 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007588 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7589 * gen < 8) and if DRRS is supported (to make sure the
7590 * registers are not unnecessarily read).
7591 */
7592 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007593 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007594 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7595 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7596 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7597 & ~TU_SIZE_MASK;
7598 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7599 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7600 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7601 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007602 } else {
7603 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7604 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7605 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7606 & ~TU_SIZE_MASK;
7607 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7608 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7609 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7610 }
7611}
7612
7613void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007614 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007615{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007616 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007617 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7618 else
7619 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007620 &pipe_config->dp_m_n,
7621 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007622}
7623
Daniel Vetter72419202013-04-04 13:28:53 +02007624static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007625 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007626{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007627 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007628 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007629}
7630
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007631static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007632 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007633{
7634 struct drm_device *dev = crtc->base.dev;
7635 struct drm_i915_private *dev_priv = dev->dev_private;
7636 uint32_t tmp;
7637
7638 tmp = I915_READ(PS_CTL(crtc->pipe));
7639
7640 if (tmp & PS_ENABLE) {
7641 pipe_config->pch_pfit.enabled = true;
7642 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7643 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7644 }
7645}
7646
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007647static void
7648skylake_get_initial_plane_config(struct intel_crtc *crtc,
7649 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007650{
7651 struct drm_device *dev = crtc->base.dev;
7652 struct drm_i915_private *dev_priv = dev->dev_private;
7653 u32 val, base, offset, stride_mult;
7654 int pipe = crtc->pipe;
7655 int fourcc, pixel_format;
7656 int aligned_height;
7657 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007658 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007659
Damien Lespiaud9806c92015-01-21 14:07:19 +00007660 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007661 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007662 DRM_DEBUG_KMS("failed to alloc fb\n");
7663 return;
7664 }
7665
Damien Lespiau1b842c82015-01-21 13:50:54 +00007666 fb = &intel_fb->base;
7667
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007668 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007669 if (!(val & PLANE_CTL_ENABLE))
7670 goto error;
7671
Daniel Vetter18c52472015-02-10 17:16:09 +00007672 if (val & PLANE_CTL_TILED_MASK) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007673 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007674 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7675 }
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007676
7677 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7678 fourcc = skl_format_to_fourcc(pixel_format,
7679 val & PLANE_CTL_ORDER_RGBX,
7680 val & PLANE_CTL_ALPHA_MASK);
7681 fb->pixel_format = fourcc;
7682 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7683
7684 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7685 plane_config->base = base;
7686
7687 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7688
7689 val = I915_READ(PLANE_SIZE(pipe, 0));
7690 fb->height = ((val >> 16) & 0xfff) + 1;
7691 fb->width = ((val >> 0) & 0x1fff) + 1;
7692
7693 val = I915_READ(PLANE_STRIDE(pipe, 0));
7694 switch (plane_config->tiling) {
7695 case I915_TILING_NONE:
7696 stride_mult = 64;
7697 break;
7698 case I915_TILING_X:
7699 stride_mult = 512;
7700 break;
7701 default:
7702 MISSING_CASE(plane_config->tiling);
7703 goto error;
7704 }
7705 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7706
7707 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007708 fb->pixel_format,
7709 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007710
7711 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7712
7713 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7714 pipe_name(pipe), fb->width, fb->height,
7715 fb->bits_per_pixel, base, fb->pitches[0],
7716 plane_config->size);
7717
Damien Lespiau2d140302015-02-05 17:22:18 +00007718 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007719 return;
7720
7721error:
7722 kfree(fb);
7723}
7724
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007725static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007726 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007727{
7728 struct drm_device *dev = crtc->base.dev;
7729 struct drm_i915_private *dev_priv = dev->dev_private;
7730 uint32_t tmp;
7731
7732 tmp = I915_READ(PF_CTL(crtc->pipe));
7733
7734 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007735 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007736 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7737 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007738
7739 /* We currently do not free assignements of panel fitters on
7740 * ivb/hsw (since we don't use the higher upscaling modes which
7741 * differentiates them) so just WARN about this case for now. */
7742 if (IS_GEN7(dev)) {
7743 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7744 PF_PIPE_SEL_IVB(crtc->pipe));
7745 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007746 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007747}
7748
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007749static void
7750ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7751 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007752{
7753 struct drm_device *dev = crtc->base.dev;
7754 struct drm_i915_private *dev_priv = dev->dev_private;
7755 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007756 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007757 int fourcc, pixel_format;
7758 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007759 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007760 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007761
Damien Lespiau42a7b082015-02-05 19:35:13 +00007762 val = I915_READ(DSPCNTR(pipe));
7763 if (!(val & DISPLAY_PLANE_ENABLE))
7764 return;
7765
Damien Lespiaud9806c92015-01-21 14:07:19 +00007766 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007767 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007768 DRM_DEBUG_KMS("failed to alloc fb\n");
7769 return;
7770 }
7771
Damien Lespiau1b842c82015-01-21 13:50:54 +00007772 fb = &intel_fb->base;
7773
Daniel Vetter18c52472015-02-10 17:16:09 +00007774 if (INTEL_INFO(dev)->gen >= 4) {
7775 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007776 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007777 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7778 }
7779 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007780
7781 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007782 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007783 fb->pixel_format = fourcc;
7784 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007785
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007786 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007787 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007788 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007789 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007790 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007791 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007792 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007793 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007794 }
7795 plane_config->base = base;
7796
7797 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007798 fb->width = ((val >> 16) & 0xfff) + 1;
7799 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007800
7801 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007802 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007803
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007804 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007805 fb->pixel_format,
7806 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007807
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007808 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007809
Damien Lespiau2844a922015-01-20 12:51:48 +00007810 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7811 pipe_name(pipe), fb->width, fb->height,
7812 fb->bits_per_pixel, base, fb->pitches[0],
7813 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007814
Damien Lespiau2d140302015-02-05 17:22:18 +00007815 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007816}
7817
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007818static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007819 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007820{
7821 struct drm_device *dev = crtc->base.dev;
7822 struct drm_i915_private *dev_priv = dev->dev_private;
7823 uint32_t tmp;
7824
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007825 if (!intel_display_power_is_enabled(dev_priv,
7826 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007827 return false;
7828
Daniel Vettere143a212013-07-04 12:01:15 +02007829 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007830 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007831
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007832 tmp = I915_READ(PIPECONF(crtc->pipe));
7833 if (!(tmp & PIPECONF_ENABLE))
7834 return false;
7835
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007836 switch (tmp & PIPECONF_BPC_MASK) {
7837 case PIPECONF_6BPC:
7838 pipe_config->pipe_bpp = 18;
7839 break;
7840 case PIPECONF_8BPC:
7841 pipe_config->pipe_bpp = 24;
7842 break;
7843 case PIPECONF_10BPC:
7844 pipe_config->pipe_bpp = 30;
7845 break;
7846 case PIPECONF_12BPC:
7847 pipe_config->pipe_bpp = 36;
7848 break;
7849 default:
7850 break;
7851 }
7852
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007853 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7854 pipe_config->limited_color_range = true;
7855
Daniel Vetterab9412b2013-05-03 11:49:46 +02007856 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007857 struct intel_shared_dpll *pll;
7858
Daniel Vetter88adfff2013-03-28 10:42:01 +01007859 pipe_config->has_pch_encoder = true;
7860
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007861 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7862 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7863 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007864
7865 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007866
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007867 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007868 pipe_config->shared_dpll =
7869 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007870 } else {
7871 tmp = I915_READ(PCH_DPLL_SEL);
7872 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7873 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7874 else
7875 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7876 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007877
7878 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7879
7880 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7881 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007882
7883 tmp = pipe_config->dpll_hw_state.dpll;
7884 pipe_config->pixel_multiplier =
7885 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7886 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007887
7888 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007889 } else {
7890 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007891 }
7892
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007893 intel_get_pipe_timings(crtc, pipe_config);
7894
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007895 ironlake_get_pfit_config(crtc, pipe_config);
7896
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007897 return true;
7898}
7899
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007900static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7901{
7902 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007903 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007904
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007905 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007906 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007907 pipe_name(crtc->pipe));
7908
Rob Clarke2c719b2014-12-15 13:56:32 -05007909 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7910 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7911 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7912 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7913 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7914 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007915 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007916 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007917 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007918 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007919 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007920 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007921 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007922 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007923 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007924
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007925 /*
7926 * In theory we can still leave IRQs enabled, as long as only the HPD
7927 * interrupts remain enabled. We used to check for that, but since it's
7928 * gen-specific and since we only disable LCPLL after we fully disable
7929 * the interrupts, the check below should be enough.
7930 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007931 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007932}
7933
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007934static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7935{
7936 struct drm_device *dev = dev_priv->dev;
7937
7938 if (IS_HASWELL(dev))
7939 return I915_READ(D_COMP_HSW);
7940 else
7941 return I915_READ(D_COMP_BDW);
7942}
7943
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007944static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7945{
7946 struct drm_device *dev = dev_priv->dev;
7947
7948 if (IS_HASWELL(dev)) {
7949 mutex_lock(&dev_priv->rps.hw_lock);
7950 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7951 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007952 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007953 mutex_unlock(&dev_priv->rps.hw_lock);
7954 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007955 I915_WRITE(D_COMP_BDW, val);
7956 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007957 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007958}
7959
7960/*
7961 * This function implements pieces of two sequences from BSpec:
7962 * - Sequence for display software to disable LCPLL
7963 * - Sequence for display software to allow package C8+
7964 * The steps implemented here are just the steps that actually touch the LCPLL
7965 * register. Callers should take care of disabling all the display engine
7966 * functions, doing the mode unset, fixing interrupts, etc.
7967 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007968static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7969 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007970{
7971 uint32_t val;
7972
7973 assert_can_disable_lcpll(dev_priv);
7974
7975 val = I915_READ(LCPLL_CTL);
7976
7977 if (switch_to_fclk) {
7978 val |= LCPLL_CD_SOURCE_FCLK;
7979 I915_WRITE(LCPLL_CTL, val);
7980
7981 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7982 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7983 DRM_ERROR("Switching to FCLK failed\n");
7984
7985 val = I915_READ(LCPLL_CTL);
7986 }
7987
7988 val |= LCPLL_PLL_DISABLE;
7989 I915_WRITE(LCPLL_CTL, val);
7990 POSTING_READ(LCPLL_CTL);
7991
7992 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7993 DRM_ERROR("LCPLL still locked\n");
7994
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007995 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007996 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007997 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007998 ndelay(100);
7999
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008000 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8001 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008002 DRM_ERROR("D_COMP RCOMP still in progress\n");
8003
8004 if (allow_power_down) {
8005 val = I915_READ(LCPLL_CTL);
8006 val |= LCPLL_POWER_DOWN_ALLOW;
8007 I915_WRITE(LCPLL_CTL, val);
8008 POSTING_READ(LCPLL_CTL);
8009 }
8010}
8011
8012/*
8013 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8014 * source.
8015 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008016static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008017{
8018 uint32_t val;
8019
8020 val = I915_READ(LCPLL_CTL);
8021
8022 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8023 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8024 return;
8025
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008026 /*
8027 * Make sure we're not on PC8 state before disabling PC8, otherwise
8028 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008029 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008030 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008031
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008032 if (val & LCPLL_POWER_DOWN_ALLOW) {
8033 val &= ~LCPLL_POWER_DOWN_ALLOW;
8034 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008035 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008036 }
8037
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008038 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008039 val |= D_COMP_COMP_FORCE;
8040 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008041 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008042
8043 val = I915_READ(LCPLL_CTL);
8044 val &= ~LCPLL_PLL_DISABLE;
8045 I915_WRITE(LCPLL_CTL, val);
8046
8047 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8048 DRM_ERROR("LCPLL not locked yet\n");
8049
8050 if (val & LCPLL_CD_SOURCE_FCLK) {
8051 val = I915_READ(LCPLL_CTL);
8052 val &= ~LCPLL_CD_SOURCE_FCLK;
8053 I915_WRITE(LCPLL_CTL, val);
8054
8055 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8056 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8057 DRM_ERROR("Switching back to LCPLL failed\n");
8058 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008059
Mika Kuoppala59bad942015-01-16 11:34:40 +02008060 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008061}
8062
Paulo Zanoni765dab672014-03-07 20:08:18 -03008063/*
8064 * Package states C8 and deeper are really deep PC states that can only be
8065 * reached when all the devices on the system allow it, so even if the graphics
8066 * device allows PC8+, it doesn't mean the system will actually get to these
8067 * states. Our driver only allows PC8+ when going into runtime PM.
8068 *
8069 * The requirements for PC8+ are that all the outputs are disabled, the power
8070 * well is disabled and most interrupts are disabled, and these are also
8071 * requirements for runtime PM. When these conditions are met, we manually do
8072 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8073 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8074 * hang the machine.
8075 *
8076 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8077 * the state of some registers, so when we come back from PC8+ we need to
8078 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8079 * need to take care of the registers kept by RC6. Notice that this happens even
8080 * if we don't put the device in PCI D3 state (which is what currently happens
8081 * because of the runtime PM support).
8082 *
8083 * For more, read "Display Sequences for Package C8" on the hardware
8084 * documentation.
8085 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008086void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008087{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008088 struct drm_device *dev = dev_priv->dev;
8089 uint32_t val;
8090
Paulo Zanonic67a4702013-08-19 13:18:09 -03008091 DRM_DEBUG_KMS("Enabling package C8+\n");
8092
Paulo Zanonic67a4702013-08-19 13:18:09 -03008093 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8094 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8095 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8096 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8097 }
8098
8099 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008100 hsw_disable_lcpll(dev_priv, true, true);
8101}
8102
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008103void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008104{
8105 struct drm_device *dev = dev_priv->dev;
8106 uint32_t val;
8107
Paulo Zanonic67a4702013-08-19 13:18:09 -03008108 DRM_DEBUG_KMS("Disabling package C8+\n");
8109
8110 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008111 lpt_init_pch_refclk(dev);
8112
8113 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8114 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8115 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8116 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8117 }
8118
8119 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008120}
8121
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008122static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8123 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008124{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008125 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008126 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008127
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008128 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008129
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008130 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008131}
8132
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008133static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8134 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008135 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008136{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008137 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008138
8139 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8140 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8141
8142 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008143 case SKL_DPLL0:
8144 /*
8145 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8146 * of the shared DPLL framework and thus needs to be read out
8147 * separately
8148 */
8149 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8150 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8151 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008152 case SKL_DPLL1:
8153 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8154 break;
8155 case SKL_DPLL2:
8156 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8157 break;
8158 case SKL_DPLL3:
8159 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8160 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008161 }
8162}
8163
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008164static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8165 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008166 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008167{
8168 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8169
8170 switch (pipe_config->ddi_pll_sel) {
8171 case PORT_CLK_SEL_WRPLL1:
8172 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8173 break;
8174 case PORT_CLK_SEL_WRPLL2:
8175 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8176 break;
8177 }
8178}
8179
Daniel Vetter26804af2014-06-25 22:01:55 +03008180static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008181 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008182{
8183 struct drm_device *dev = crtc->base.dev;
8184 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008185 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008186 enum port port;
8187 uint32_t tmp;
8188
8189 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8190
8191 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8192
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008193 if (IS_SKYLAKE(dev))
8194 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8195 else
8196 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008197
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008198 if (pipe_config->shared_dpll >= 0) {
8199 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8200
8201 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8202 &pipe_config->dpll_hw_state));
8203 }
8204
Daniel Vetter26804af2014-06-25 22:01:55 +03008205 /*
8206 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8207 * DDI E. So just check whether this pipe is wired to DDI E and whether
8208 * the PCH transcoder is on.
8209 */
Damien Lespiauca370452013-12-03 13:56:24 +00008210 if (INTEL_INFO(dev)->gen < 9 &&
8211 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008212 pipe_config->has_pch_encoder = true;
8213
8214 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8215 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8216 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8217
8218 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8219 }
8220}
8221
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008222static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008223 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008224{
8225 struct drm_device *dev = crtc->base.dev;
8226 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008227 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008228 uint32_t tmp;
8229
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008230 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008231 POWER_DOMAIN_PIPE(crtc->pipe)))
8232 return false;
8233
Daniel Vettere143a212013-07-04 12:01:15 +02008234 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008235 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8236
Daniel Vettereccb1402013-05-22 00:50:22 +02008237 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8238 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8239 enum pipe trans_edp_pipe;
8240 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8241 default:
8242 WARN(1, "unknown pipe linked to edp transcoder\n");
8243 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8244 case TRANS_DDI_EDP_INPUT_A_ON:
8245 trans_edp_pipe = PIPE_A;
8246 break;
8247 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8248 trans_edp_pipe = PIPE_B;
8249 break;
8250 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8251 trans_edp_pipe = PIPE_C;
8252 break;
8253 }
8254
8255 if (trans_edp_pipe == crtc->pipe)
8256 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8257 }
8258
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008259 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008260 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008261 return false;
8262
Daniel Vettereccb1402013-05-22 00:50:22 +02008263 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008264 if (!(tmp & PIPECONF_ENABLE))
8265 return false;
8266
Daniel Vetter26804af2014-06-25 22:01:55 +03008267 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008268
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008269 intel_get_pipe_timings(crtc, pipe_config);
8270
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008271 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008272 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8273 if (IS_SKYLAKE(dev))
8274 skylake_get_pfit_config(crtc, pipe_config);
8275 else
8276 ironlake_get_pfit_config(crtc, pipe_config);
8277 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008278
Jesse Barnese59150d2014-01-07 13:30:45 -08008279 if (IS_HASWELL(dev))
8280 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8281 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008282
Clint Taylorebb69c92014-09-30 10:30:22 -07008283 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8284 pipe_config->pixel_multiplier =
8285 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8286 } else {
8287 pipe_config->pixel_multiplier = 1;
8288 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008289
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008290 return true;
8291}
8292
Chris Wilson560b85b2010-08-07 11:01:38 +01008293static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8294{
8295 struct drm_device *dev = crtc->dev;
8296 struct drm_i915_private *dev_priv = dev->dev_private;
8297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008298 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008299
Ville Syrjälädc41c152014-08-13 11:57:05 +03008300 if (base) {
8301 unsigned int width = intel_crtc->cursor_width;
8302 unsigned int height = intel_crtc->cursor_height;
8303 unsigned int stride = roundup_pow_of_two(width) * 4;
8304
8305 switch (stride) {
8306 default:
8307 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8308 width, stride);
8309 stride = 256;
8310 /* fallthrough */
8311 case 256:
8312 case 512:
8313 case 1024:
8314 case 2048:
8315 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008316 }
8317
Ville Syrjälädc41c152014-08-13 11:57:05 +03008318 cntl |= CURSOR_ENABLE |
8319 CURSOR_GAMMA_ENABLE |
8320 CURSOR_FORMAT_ARGB |
8321 CURSOR_STRIDE(stride);
8322
8323 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008324 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008325
Ville Syrjälädc41c152014-08-13 11:57:05 +03008326 if (intel_crtc->cursor_cntl != 0 &&
8327 (intel_crtc->cursor_base != base ||
8328 intel_crtc->cursor_size != size ||
8329 intel_crtc->cursor_cntl != cntl)) {
8330 /* On these chipsets we can only modify the base/size/stride
8331 * whilst the cursor is disabled.
8332 */
8333 I915_WRITE(_CURACNTR, 0);
8334 POSTING_READ(_CURACNTR);
8335 intel_crtc->cursor_cntl = 0;
8336 }
8337
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008338 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008339 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008340 intel_crtc->cursor_base = base;
8341 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008342
8343 if (intel_crtc->cursor_size != size) {
8344 I915_WRITE(CURSIZE, size);
8345 intel_crtc->cursor_size = size;
8346 }
8347
Chris Wilson4b0e3332014-05-30 16:35:26 +03008348 if (intel_crtc->cursor_cntl != cntl) {
8349 I915_WRITE(_CURACNTR, cntl);
8350 POSTING_READ(_CURACNTR);
8351 intel_crtc->cursor_cntl = cntl;
8352 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008353}
8354
8355static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8356{
8357 struct drm_device *dev = crtc->dev;
8358 struct drm_i915_private *dev_priv = dev->dev_private;
8359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8360 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008361 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008362
Chris Wilson4b0e3332014-05-30 16:35:26 +03008363 cntl = 0;
8364 if (base) {
8365 cntl = MCURSOR_GAMMA_ENABLE;
8366 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308367 case 64:
8368 cntl |= CURSOR_MODE_64_ARGB_AX;
8369 break;
8370 case 128:
8371 cntl |= CURSOR_MODE_128_ARGB_AX;
8372 break;
8373 case 256:
8374 cntl |= CURSOR_MODE_256_ARGB_AX;
8375 break;
8376 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008377 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308378 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008379 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008380 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008381
8382 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8383 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008384 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008385
Matt Roper8e7d6882015-01-21 16:35:41 -08008386 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008387 cntl |= CURSOR_ROTATE_180;
8388
Chris Wilson4b0e3332014-05-30 16:35:26 +03008389 if (intel_crtc->cursor_cntl != cntl) {
8390 I915_WRITE(CURCNTR(pipe), cntl);
8391 POSTING_READ(CURCNTR(pipe));
8392 intel_crtc->cursor_cntl = cntl;
8393 }
8394
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008395 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008396 I915_WRITE(CURBASE(pipe), base);
8397 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008398
8399 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008400}
8401
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008402/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008403static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8404 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008405{
8406 struct drm_device *dev = crtc->dev;
8407 struct drm_i915_private *dev_priv = dev->dev_private;
8408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8409 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008410 int x = crtc->cursor_x;
8411 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008412 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008413
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008414 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008415 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008417 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008418 base = 0;
8419
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008420 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008421 base = 0;
8422
8423 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008424 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008425 base = 0;
8426
8427 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8428 x = -x;
8429 }
8430 pos |= x << CURSOR_X_SHIFT;
8431
8432 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008433 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008434 base = 0;
8435
8436 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8437 y = -y;
8438 }
8439 pos |= y << CURSOR_Y_SHIFT;
8440
Chris Wilson4b0e3332014-05-30 16:35:26 +03008441 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008442 return;
8443
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008444 I915_WRITE(CURPOS(pipe), pos);
8445
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008446 /* ILK+ do this automagically */
8447 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008448 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008449 base += (intel_crtc->cursor_height *
8450 intel_crtc->cursor_width - 1) * 4;
8451 }
8452
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008453 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008454 i845_update_cursor(crtc, base);
8455 else
8456 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008457}
8458
Ville Syrjälädc41c152014-08-13 11:57:05 +03008459static bool cursor_size_ok(struct drm_device *dev,
8460 uint32_t width, uint32_t height)
8461{
8462 if (width == 0 || height == 0)
8463 return false;
8464
8465 /*
8466 * 845g/865g are special in that they are only limited by
8467 * the width of their cursors, the height is arbitrary up to
8468 * the precision of the register. Everything else requires
8469 * square cursors, limited to a few power-of-two sizes.
8470 */
8471 if (IS_845G(dev) || IS_I865G(dev)) {
8472 if ((width & 63) != 0)
8473 return false;
8474
8475 if (width > (IS_845G(dev) ? 64 : 512))
8476 return false;
8477
8478 if (height > 1023)
8479 return false;
8480 } else {
8481 switch (width | height) {
8482 case 256:
8483 case 128:
8484 if (IS_GEN2(dev))
8485 return false;
8486 case 64:
8487 break;
8488 default:
8489 return false;
8490 }
8491 }
8492
8493 return true;
8494}
8495
Jesse Barnes79e53942008-11-07 14:24:08 -08008496static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008497 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008498{
James Simmons72034252010-08-03 01:33:19 +01008499 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008501
James Simmons72034252010-08-03 01:33:19 +01008502 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008503 intel_crtc->lut_r[i] = red[i] >> 8;
8504 intel_crtc->lut_g[i] = green[i] >> 8;
8505 intel_crtc->lut_b[i] = blue[i] >> 8;
8506 }
8507
8508 intel_crtc_load_lut(crtc);
8509}
8510
Jesse Barnes79e53942008-11-07 14:24:08 -08008511/* VESA 640x480x72Hz mode to set on the pipe */
8512static struct drm_display_mode load_detect_mode = {
8513 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8514 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8515};
8516
Daniel Vettera8bb6812014-02-10 18:00:39 +01008517struct drm_framebuffer *
8518__intel_framebuffer_create(struct drm_device *dev,
8519 struct drm_mode_fb_cmd2 *mode_cmd,
8520 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008521{
8522 struct intel_framebuffer *intel_fb;
8523 int ret;
8524
8525 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8526 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008527 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008528 return ERR_PTR(-ENOMEM);
8529 }
8530
8531 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008532 if (ret)
8533 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008534
8535 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008536err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008537 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008538 kfree(intel_fb);
8539
8540 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008541}
8542
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008543static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008544intel_framebuffer_create(struct drm_device *dev,
8545 struct drm_mode_fb_cmd2 *mode_cmd,
8546 struct drm_i915_gem_object *obj)
8547{
8548 struct drm_framebuffer *fb;
8549 int ret;
8550
8551 ret = i915_mutex_lock_interruptible(dev);
8552 if (ret)
8553 return ERR_PTR(ret);
8554 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8555 mutex_unlock(&dev->struct_mutex);
8556
8557 return fb;
8558}
8559
Chris Wilsond2dff872011-04-19 08:36:26 +01008560static u32
8561intel_framebuffer_pitch_for_width(int width, int bpp)
8562{
8563 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8564 return ALIGN(pitch, 64);
8565}
8566
8567static u32
8568intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8569{
8570 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008571 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008572}
8573
8574static struct drm_framebuffer *
8575intel_framebuffer_create_for_mode(struct drm_device *dev,
8576 struct drm_display_mode *mode,
8577 int depth, int bpp)
8578{
8579 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008580 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008581
8582 obj = i915_gem_alloc_object(dev,
8583 intel_framebuffer_size_for_mode(mode, bpp));
8584 if (obj == NULL)
8585 return ERR_PTR(-ENOMEM);
8586
8587 mode_cmd.width = mode->hdisplay;
8588 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008589 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8590 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008591 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008592
8593 return intel_framebuffer_create(dev, &mode_cmd, obj);
8594}
8595
8596static struct drm_framebuffer *
8597mode_fits_in_fbdev(struct drm_device *dev,
8598 struct drm_display_mode *mode)
8599{
Daniel Vetter4520f532013-10-09 09:18:51 +02008600#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008601 struct drm_i915_private *dev_priv = dev->dev_private;
8602 struct drm_i915_gem_object *obj;
8603 struct drm_framebuffer *fb;
8604
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008605 if (!dev_priv->fbdev)
8606 return NULL;
8607
8608 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008609 return NULL;
8610
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008611 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008612 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008613
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008614 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008615 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8616 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008617 return NULL;
8618
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008619 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008620 return NULL;
8621
8622 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008623#else
8624 return NULL;
8625#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008626}
8627
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008628bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008629 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008630 struct intel_load_detect_pipe *old,
8631 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008632{
8633 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008634 struct intel_encoder *intel_encoder =
8635 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008636 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008637 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008638 struct drm_crtc *crtc = NULL;
8639 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008640 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008641 struct drm_mode_config *config = &dev->mode_config;
8642 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008643
Chris Wilsond2dff872011-04-19 08:36:26 +01008644 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008645 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008646 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008647
Rob Clark51fd3712013-11-19 12:10:12 -05008648retry:
8649 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8650 if (ret)
8651 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008652
Jesse Barnes79e53942008-11-07 14:24:08 -08008653 /*
8654 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008655 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008656 * - if the connector already has an assigned crtc, use it (but make
8657 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008658 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008659 * - try to find the first unused crtc that can drive this connector,
8660 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008661 */
8662
8663 /* See if we already have a CRTC for this connector */
8664 if (encoder->crtc) {
8665 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008666
Rob Clark51fd3712013-11-19 12:10:12 -05008667 ret = drm_modeset_lock(&crtc->mutex, ctx);
8668 if (ret)
8669 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008670 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8671 if (ret)
8672 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008673
Daniel Vetter24218aa2012-08-12 19:27:11 +02008674 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008675 old->load_detect_temp = false;
8676
8677 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008678 if (connector->dpms != DRM_MODE_DPMS_ON)
8679 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008680
Chris Wilson71731882011-04-19 23:10:58 +01008681 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008682 }
8683
8684 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008685 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008686 i++;
8687 if (!(encoder->possible_crtcs & (1 << i)))
8688 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008689 if (possible_crtc->enabled)
8690 continue;
8691 /* This can occur when applying the pipe A quirk on resume. */
8692 if (to_intel_crtc(possible_crtc)->new_enabled)
8693 continue;
8694
8695 crtc = possible_crtc;
8696 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008697 }
8698
8699 /*
8700 * If we didn't find an unused CRTC, don't use any.
8701 */
8702 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008703 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008704 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008705 }
8706
Rob Clark51fd3712013-11-19 12:10:12 -05008707 ret = drm_modeset_lock(&crtc->mutex, ctx);
8708 if (ret)
8709 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008710 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8711 if (ret)
8712 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008713 intel_encoder->new_crtc = to_intel_crtc(crtc);
8714 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008715
8716 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008717 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008718 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008719 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008720 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008721 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008722
Chris Wilson64927112011-04-20 07:25:26 +01008723 if (!mode)
8724 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008725
Chris Wilsond2dff872011-04-19 08:36:26 +01008726 /* We need a framebuffer large enough to accommodate all accesses
8727 * that the plane may generate whilst we perform load detection.
8728 * We can not rely on the fbcon either being present (we get called
8729 * during its initialisation to detect all boot displays, or it may
8730 * not even exist) or that it is large enough to satisfy the
8731 * requested mode.
8732 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008733 fb = mode_fits_in_fbdev(dev, mode);
8734 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008735 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008736 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8737 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008738 } else
8739 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008740 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008741 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008742 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008743 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008744
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008745 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008746 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008747 if (old->release_fb)
8748 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008749 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008750 }
Chris Wilson71731882011-04-19 23:10:58 +01008751
Jesse Barnes79e53942008-11-07 14:24:08 -08008752 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008753 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008754 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008755
8756 fail:
8757 intel_crtc->new_enabled = crtc->enabled;
8758 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008759 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008760 else
8761 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008762fail_unlock:
8763 if (ret == -EDEADLK) {
8764 drm_modeset_backoff(ctx);
8765 goto retry;
8766 }
8767
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008768 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008769}
8770
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008771void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008772 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008773{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008774 struct intel_encoder *intel_encoder =
8775 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008776 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008777 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008779
Chris Wilsond2dff872011-04-19 08:36:26 +01008780 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008781 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008782 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008783
Chris Wilson8261b192011-04-19 23:18:09 +01008784 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008785 to_intel_connector(connector)->new_encoder = NULL;
8786 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008787 intel_crtc->new_enabled = false;
8788 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008789 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008790
Daniel Vetter36206362012-12-10 20:42:17 +01008791 if (old->release_fb) {
8792 drm_framebuffer_unregister_private(old->release_fb);
8793 drm_framebuffer_unreference(old->release_fb);
8794 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008795
Chris Wilson0622a532011-04-21 09:32:11 +01008796 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797 }
8798
Eric Anholtc751ce42010-03-25 11:48:48 -07008799 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008800 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8801 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008802}
8803
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008804static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008805 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008806{
8807 struct drm_i915_private *dev_priv = dev->dev_private;
8808 u32 dpll = pipe_config->dpll_hw_state.dpll;
8809
8810 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008811 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008812 else if (HAS_PCH_SPLIT(dev))
8813 return 120000;
8814 else if (!IS_GEN2(dev))
8815 return 96000;
8816 else
8817 return 48000;
8818}
8819
Jesse Barnes79e53942008-11-07 14:24:08 -08008820/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008821static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008822 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008823{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008824 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008825 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008826 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008827 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828 u32 fp;
8829 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008830 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008831
8832 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008833 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008835 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008836
8837 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008838 if (IS_PINEVIEW(dev)) {
8839 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8840 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008841 } else {
8842 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8843 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8844 }
8845
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008846 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008847 if (IS_PINEVIEW(dev))
8848 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8849 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008850 else
8851 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008852 DPLL_FPA01_P1_POST_DIV_SHIFT);
8853
8854 switch (dpll & DPLL_MODE_MASK) {
8855 case DPLLB_MODE_DAC_SERIAL:
8856 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8857 5 : 10;
8858 break;
8859 case DPLLB_MODE_LVDS:
8860 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8861 7 : 14;
8862 break;
8863 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008864 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008865 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008866 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008867 }
8868
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008869 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008870 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008871 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008872 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008873 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008874 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008875 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008876
8877 if (is_lvds) {
8878 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8879 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008880
8881 if (lvds & LVDS_CLKB_POWER_UP)
8882 clock.p2 = 7;
8883 else
8884 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008885 } else {
8886 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8887 clock.p1 = 2;
8888 else {
8889 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8890 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8891 }
8892 if (dpll & PLL_P2_DIVIDE_BY_4)
8893 clock.p2 = 4;
8894 else
8895 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008896 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008897
8898 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008899 }
8900
Ville Syrjälä18442d02013-09-13 16:00:08 +03008901 /*
8902 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008903 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008904 * encoder's get_config() function.
8905 */
8906 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008907}
8908
Ville Syrjälä6878da02013-09-13 15:59:11 +03008909int intel_dotclock_calculate(int link_freq,
8910 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008911{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008912 /*
8913 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008914 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008915 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008916 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008917 *
8918 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008919 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008920 */
8921
Ville Syrjälä6878da02013-09-13 15:59:11 +03008922 if (!m_n->link_n)
8923 return 0;
8924
8925 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8926}
8927
Ville Syrjälä18442d02013-09-13 16:00:08 +03008928static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008929 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008930{
8931 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008932
8933 /* read out port_clock from the DPLL */
8934 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008935
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008936 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008937 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008938 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008939 * agree once we know their relationship in the encoder's
8940 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008941 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008942 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008943 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8944 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008945}
8946
8947/** Returns the currently programmed mode of the given pipe. */
8948struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8949 struct drm_crtc *crtc)
8950{
Jesse Barnes548f2452011-02-17 10:40:53 -08008951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008953 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008954 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008955 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008956 int htot = I915_READ(HTOTAL(cpu_transcoder));
8957 int hsync = I915_READ(HSYNC(cpu_transcoder));
8958 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8959 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008960 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008961
8962 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8963 if (!mode)
8964 return NULL;
8965
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008966 /*
8967 * Construct a pipe_config sufficient for getting the clock info
8968 * back out of crtc_clock_get.
8969 *
8970 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8971 * to use a real value here instead.
8972 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008973 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008974 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008975 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8976 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8977 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008978 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8979
Ville Syrjälä773ae032013-09-23 17:48:20 +03008980 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008981 mode->hdisplay = (htot & 0xffff) + 1;
8982 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8983 mode->hsync_start = (hsync & 0xffff) + 1;
8984 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8985 mode->vdisplay = (vtot & 0xffff) + 1;
8986 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8987 mode->vsync_start = (vsync & 0xffff) + 1;
8988 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8989
8990 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008991
8992 return mode;
8993}
8994
Jesse Barnes652c3932009-08-17 13:31:43 -07008995static void intel_decrease_pllclock(struct drm_crtc *crtc)
8996{
8997 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008998 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009000
Sonika Jindalbaff2962014-07-22 11:16:35 +05309001 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009002 return;
9003
9004 if (!dev_priv->lvds_downclock_avail)
9005 return;
9006
9007 /*
9008 * Since this is called by a timer, we should never get here in
9009 * the manual case.
9010 */
9011 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009012 int pipe = intel_crtc->pipe;
9013 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009014 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009015
Zhao Yakui44d98a62009-10-09 11:39:40 +08009016 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009017
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009018 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009019
Chris Wilson074b5e12012-05-02 12:07:06 +01009020 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009021 dpll |= DISPLAY_RATE_SELECT_FPA1;
9022 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009023 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009024 dpll = I915_READ(dpll_reg);
9025 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009026 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009027 }
9028
9029}
9030
Chris Wilsonf047e392012-07-21 12:31:41 +01009031void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009032{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009033 struct drm_i915_private *dev_priv = dev->dev_private;
9034
Chris Wilsonf62a0072014-02-21 17:55:39 +00009035 if (dev_priv->mm.busy)
9036 return;
9037
Paulo Zanoni43694d62014-03-07 20:08:08 -03009038 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009039 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009040 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009041}
9042
9043void intel_mark_idle(struct drm_device *dev)
9044{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009045 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009046 struct drm_crtc *crtc;
9047
Chris Wilsonf62a0072014-02-21 17:55:39 +00009048 if (!dev_priv->mm.busy)
9049 return;
9050
9051 dev_priv->mm.busy = false;
9052
Jani Nikulad330a952014-01-21 11:24:25 +02009053 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009054 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009055
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009056 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009057 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009058 continue;
9059
9060 intel_decrease_pllclock(crtc);
9061 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009062
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009063 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009064 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009065
9066out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009067 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009068}
9069
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009070static void intel_crtc_set_state(struct intel_crtc *crtc,
9071 struct intel_crtc_state *crtc_state)
9072{
9073 kfree(crtc->config);
9074 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009075 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009076}
9077
Jesse Barnes79e53942008-11-07 14:24:08 -08009078static void intel_crtc_destroy(struct drm_crtc *crtc)
9079{
9080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009081 struct drm_device *dev = crtc->dev;
9082 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009083
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009084 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009085 work = intel_crtc->unpin_work;
9086 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009087 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009088
9089 if (work) {
9090 cancel_work_sync(&work->work);
9091 kfree(work);
9092 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009093
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009094 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009095 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009096
Jesse Barnes79e53942008-11-07 14:24:08 -08009097 kfree(intel_crtc);
9098}
9099
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009100static void intel_unpin_work_fn(struct work_struct *__work)
9101{
9102 struct intel_unpin_work *work =
9103 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009104 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009105 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009106
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009107 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009108 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009109 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009110 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009111
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009112 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009113
9114 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009115 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009116 mutex_unlock(&dev->struct_mutex);
9117
Daniel Vetterf99d7062014-06-19 16:01:59 +02009118 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9119
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009120 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9121 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9122
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009123 kfree(work);
9124}
9125
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009126static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009127 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009128{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9130 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009131 unsigned long flags;
9132
9133 /* Ignore early vblank irqs */
9134 if (intel_crtc == NULL)
9135 return;
9136
Daniel Vetterf3260382014-09-15 14:55:23 +02009137 /*
9138 * This is called both by irq handlers and the reset code (to complete
9139 * lost pageflips) so needs the full irqsave spinlocks.
9140 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009141 spin_lock_irqsave(&dev->event_lock, flags);
9142 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009143
9144 /* Ensure we don't miss a work->pending update ... */
9145 smp_rmb();
9146
9147 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009148 spin_unlock_irqrestore(&dev->event_lock, flags);
9149 return;
9150 }
9151
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009152 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009153
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009154 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009155}
9156
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009157void intel_finish_page_flip(struct drm_device *dev, int pipe)
9158{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009159 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009160 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9161
Mario Kleiner49b14a52010-12-09 07:00:07 +01009162 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009163}
9164
9165void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9166{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009167 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009168 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9169
Mario Kleiner49b14a52010-12-09 07:00:07 +01009170 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009171}
9172
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009173/* Is 'a' after or equal to 'b'? */
9174static bool g4x_flip_count_after_eq(u32 a, u32 b)
9175{
9176 return !((a - b) & 0x80000000);
9177}
9178
9179static bool page_flip_finished(struct intel_crtc *crtc)
9180{
9181 struct drm_device *dev = crtc->base.dev;
9182 struct drm_i915_private *dev_priv = dev->dev_private;
9183
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009184 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9185 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9186 return true;
9187
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009188 /*
9189 * The relevant registers doen't exist on pre-ctg.
9190 * As the flip done interrupt doesn't trigger for mmio
9191 * flips on gmch platforms, a flip count check isn't
9192 * really needed there. But since ctg has the registers,
9193 * include it in the check anyway.
9194 */
9195 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9196 return true;
9197
9198 /*
9199 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9200 * used the same base address. In that case the mmio flip might
9201 * have completed, but the CS hasn't even executed the flip yet.
9202 *
9203 * A flip count check isn't enough as the CS might have updated
9204 * the base address just after start of vblank, but before we
9205 * managed to process the interrupt. This means we'd complete the
9206 * CS flip too soon.
9207 *
9208 * Combining both checks should get us a good enough result. It may
9209 * still happen that the CS flip has been executed, but has not
9210 * yet actually completed. But in case the base address is the same
9211 * anyway, we don't really care.
9212 */
9213 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9214 crtc->unpin_work->gtt_offset &&
9215 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9216 crtc->unpin_work->flip_count);
9217}
9218
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009219void intel_prepare_page_flip(struct drm_device *dev, int plane)
9220{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009221 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009222 struct intel_crtc *intel_crtc =
9223 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9224 unsigned long flags;
9225
Daniel Vetterf3260382014-09-15 14:55:23 +02009226
9227 /*
9228 * This is called both by irq handlers and the reset code (to complete
9229 * lost pageflips) so needs the full irqsave spinlocks.
9230 *
9231 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009232 * generate a page-flip completion irq, i.e. every modeset
9233 * is also accompanied by a spurious intel_prepare_page_flip().
9234 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009235 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009236 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009237 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009238 spin_unlock_irqrestore(&dev->event_lock, flags);
9239}
9240
Robin Schroereba905b2014-05-18 02:24:50 +02009241static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009242{
9243 /* Ensure that the work item is consistent when activating it ... */
9244 smp_wmb();
9245 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9246 /* and that it is marked active as soon as the irq could fire. */
9247 smp_wmb();
9248}
9249
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009250static int intel_gen2_queue_flip(struct drm_device *dev,
9251 struct drm_crtc *crtc,
9252 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009253 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009254 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009255 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009256{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009258 u32 flip_mask;
9259 int ret;
9260
Daniel Vetter6d90c952012-04-26 23:28:05 +02009261 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009262 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009263 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009264
9265 /* Can't queue multiple flips, so wait for the previous
9266 * one to finish before executing the next.
9267 */
9268 if (intel_crtc->plane)
9269 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9270 else
9271 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009272 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9273 intel_ring_emit(ring, MI_NOOP);
9274 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9275 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9276 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009277 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009278 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009279
9280 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009281 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009282 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009283}
9284
9285static int intel_gen3_queue_flip(struct drm_device *dev,
9286 struct drm_crtc *crtc,
9287 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009288 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009289 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009290 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009291{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009293 u32 flip_mask;
9294 int ret;
9295
Daniel Vetter6d90c952012-04-26 23:28:05 +02009296 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009297 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009298 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009299
9300 if (intel_crtc->plane)
9301 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9302 else
9303 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009304 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9305 intel_ring_emit(ring, MI_NOOP);
9306 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9307 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9308 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009309 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009310 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009311
Chris Wilsone7d841c2012-12-03 11:36:30 +00009312 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009313 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009314 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315}
9316
9317static int intel_gen4_queue_flip(struct drm_device *dev,
9318 struct drm_crtc *crtc,
9319 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009320 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009321 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009322 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009323{
9324 struct drm_i915_private *dev_priv = dev->dev_private;
9325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9326 uint32_t pf, pipesrc;
9327 int ret;
9328
Daniel Vetter6d90c952012-04-26 23:28:05 +02009329 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009330 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009331 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009332
9333 /* i965+ uses the linear or tiled offsets from the
9334 * Display Registers (which do not change across a page-flip)
9335 * so we need only reprogram the base address.
9336 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009337 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9338 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9339 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009340 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009341 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342
9343 /* XXX Enabling the panel-fitter across page-flip is so far
9344 * untested on non-native modes, so ignore it for now.
9345 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9346 */
9347 pf = 0;
9348 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009349 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009350
9351 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009352 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009353 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354}
9355
9356static int intel_gen6_queue_flip(struct drm_device *dev,
9357 struct drm_crtc *crtc,
9358 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009359 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009360 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009361 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009362{
9363 struct drm_i915_private *dev_priv = dev->dev_private;
9364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9365 uint32_t pf, pipesrc;
9366 int ret;
9367
Daniel Vetter6d90c952012-04-26 23:28:05 +02009368 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009369 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009370 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009371
Daniel Vetter6d90c952012-04-26 23:28:05 +02009372 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9373 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9374 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009375 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009376
Chris Wilson99d9acd2012-04-17 20:37:00 +01009377 /* Contrary to the suggestions in the documentation,
9378 * "Enable Panel Fitter" does not seem to be required when page
9379 * flipping with a non-native mode, and worse causes a normal
9380 * modeset to fail.
9381 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9382 */
9383 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009384 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009385 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009386
9387 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009388 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009389 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009390}
9391
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009392static int intel_gen7_queue_flip(struct drm_device *dev,
9393 struct drm_crtc *crtc,
9394 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009395 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009396 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009397 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009398{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009400 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009401 int len, ret;
9402
Robin Schroereba905b2014-05-18 02:24:50 +02009403 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009404 case PLANE_A:
9405 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9406 break;
9407 case PLANE_B:
9408 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9409 break;
9410 case PLANE_C:
9411 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9412 break;
9413 default:
9414 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009415 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009416 }
9417
Chris Wilsonffe74d72013-08-26 20:58:12 +01009418 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009419 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009420 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009421 /*
9422 * On Gen 8, SRM is now taking an extra dword to accommodate
9423 * 48bits addresses, and we need a NOOP for the batch size to
9424 * stay even.
9425 */
9426 if (IS_GEN8(dev))
9427 len += 2;
9428 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009429
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009430 /*
9431 * BSpec MI_DISPLAY_FLIP for IVB:
9432 * "The full packet must be contained within the same cache line."
9433 *
9434 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9435 * cacheline, if we ever start emitting more commands before
9436 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9437 * then do the cacheline alignment, and finally emit the
9438 * MI_DISPLAY_FLIP.
9439 */
9440 ret = intel_ring_cacheline_align(ring);
9441 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009442 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009443
Chris Wilsonffe74d72013-08-26 20:58:12 +01009444 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009445 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009446 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009447
Chris Wilsonffe74d72013-08-26 20:58:12 +01009448 /* Unmask the flip-done completion message. Note that the bspec says that
9449 * we should do this for both the BCS and RCS, and that we must not unmask
9450 * more than one flip event at any time (or ensure that one flip message
9451 * can be sent by waiting for flip-done prior to queueing new flips).
9452 * Experimentation says that BCS works despite DERRMR masking all
9453 * flip-done completion events and that unmasking all planes at once
9454 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9455 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9456 */
9457 if (ring->id == RCS) {
9458 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9459 intel_ring_emit(ring, DERRMR);
9460 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9461 DERRMR_PIPEB_PRI_FLIP_DONE |
9462 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009463 if (IS_GEN8(dev))
9464 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9465 MI_SRM_LRM_GLOBAL_GTT);
9466 else
9467 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9468 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009469 intel_ring_emit(ring, DERRMR);
9470 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009471 if (IS_GEN8(dev)) {
9472 intel_ring_emit(ring, 0);
9473 intel_ring_emit(ring, MI_NOOP);
9474 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009475 }
9476
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009477 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009478 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009479 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009480 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009481
9482 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009483 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009484 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009485}
9486
Sourab Gupta84c33a62014-06-02 16:47:17 +05309487static bool use_mmio_flip(struct intel_engine_cs *ring,
9488 struct drm_i915_gem_object *obj)
9489{
9490 /*
9491 * This is not being used for older platforms, because
9492 * non-availability of flip done interrupt forces us to use
9493 * CS flips. Older platforms derive flip done using some clever
9494 * tricks involving the flip_pending status bits and vblank irqs.
9495 * So using MMIO flips there would disrupt this mechanism.
9496 */
9497
Chris Wilson8e09bf82014-07-08 10:40:30 +01009498 if (ring == NULL)
9499 return true;
9500
Sourab Gupta84c33a62014-06-02 16:47:17 +05309501 if (INTEL_INFO(ring->dev)->gen < 5)
9502 return false;
9503
9504 if (i915.use_mmio_flip < 0)
9505 return false;
9506 else if (i915.use_mmio_flip > 0)
9507 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009508 else if (i915.enable_execlists)
9509 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309510 else
John Harrison41c52412014-11-24 18:49:43 +00009511 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309512}
9513
Damien Lespiauff944562014-11-20 14:58:16 +00009514static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9515{
9516 struct drm_device *dev = intel_crtc->base.dev;
9517 struct drm_i915_private *dev_priv = dev->dev_private;
9518 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9519 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9520 struct drm_i915_gem_object *obj = intel_fb->obj;
9521 const enum pipe pipe = intel_crtc->pipe;
9522 u32 ctl, stride;
9523
9524 ctl = I915_READ(PLANE_CTL(pipe, 0));
9525 ctl &= ~PLANE_CTL_TILED_MASK;
9526 if (obj->tiling_mode == I915_TILING_X)
9527 ctl |= PLANE_CTL_TILED_X;
9528
9529 /*
9530 * The stride is either expressed as a multiple of 64 bytes chunks for
9531 * linear buffers or in number of tiles for tiled buffers.
9532 */
9533 stride = fb->pitches[0] >> 6;
9534 if (obj->tiling_mode == I915_TILING_X)
9535 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9536
9537 /*
9538 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9539 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9540 */
9541 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9542 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9543
9544 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9545 POSTING_READ(PLANE_SURF(pipe, 0));
9546}
9547
9548static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309549{
9550 struct drm_device *dev = intel_crtc->base.dev;
9551 struct drm_i915_private *dev_priv = dev->dev_private;
9552 struct intel_framebuffer *intel_fb =
9553 to_intel_framebuffer(intel_crtc->base.primary->fb);
9554 struct drm_i915_gem_object *obj = intel_fb->obj;
9555 u32 dspcntr;
9556 u32 reg;
9557
Sourab Gupta84c33a62014-06-02 16:47:17 +05309558 reg = DSPCNTR(intel_crtc->plane);
9559 dspcntr = I915_READ(reg);
9560
Damien Lespiauc5d97472014-10-25 00:11:11 +01009561 if (obj->tiling_mode != I915_TILING_NONE)
9562 dspcntr |= DISPPLANE_TILED;
9563 else
9564 dspcntr &= ~DISPPLANE_TILED;
9565
Sourab Gupta84c33a62014-06-02 16:47:17 +05309566 I915_WRITE(reg, dspcntr);
9567
9568 I915_WRITE(DSPSURF(intel_crtc->plane),
9569 intel_crtc->unpin_work->gtt_offset);
9570 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009571
Damien Lespiauff944562014-11-20 14:58:16 +00009572}
9573
9574/*
9575 * XXX: This is the temporary way to update the plane registers until we get
9576 * around to using the usual plane update functions for MMIO flips
9577 */
9578static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9579{
9580 struct drm_device *dev = intel_crtc->base.dev;
9581 bool atomic_update;
9582 u32 start_vbl_count;
9583
9584 intel_mark_page_flip_active(intel_crtc);
9585
9586 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9587
9588 if (INTEL_INFO(dev)->gen >= 9)
9589 skl_do_mmio_flip(intel_crtc);
9590 else
9591 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9592 ilk_do_mmio_flip(intel_crtc);
9593
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009594 if (atomic_update)
9595 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309596}
9597
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009598static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309599{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009600 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009601 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009602 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309603
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009604 mmio_flip = &crtc->mmio_flip;
9605 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009606 WARN_ON(__i915_wait_request(mmio_flip->req,
9607 crtc->reset_counter,
9608 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309609
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009610 intel_do_mmio_flip(crtc);
9611 if (mmio_flip->req) {
9612 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009613 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009614 mutex_unlock(&crtc->base.dev->struct_mutex);
9615 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309616}
9617
9618static int intel_queue_mmio_flip(struct drm_device *dev,
9619 struct drm_crtc *crtc,
9620 struct drm_framebuffer *fb,
9621 struct drm_i915_gem_object *obj,
9622 struct intel_engine_cs *ring,
9623 uint32_t flags)
9624{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309626
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009627 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9628 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309629
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009630 schedule_work(&intel_crtc->mmio_flip.work);
9631
Sourab Gupta84c33a62014-06-02 16:47:17 +05309632 return 0;
9633}
9634
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009635static int intel_default_queue_flip(struct drm_device *dev,
9636 struct drm_crtc *crtc,
9637 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009638 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009639 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009640 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009641{
9642 return -ENODEV;
9643}
9644
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009645static bool __intel_pageflip_stall_check(struct drm_device *dev,
9646 struct drm_crtc *crtc)
9647{
9648 struct drm_i915_private *dev_priv = dev->dev_private;
9649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9650 struct intel_unpin_work *work = intel_crtc->unpin_work;
9651 u32 addr;
9652
9653 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9654 return true;
9655
9656 if (!work->enable_stall_check)
9657 return false;
9658
9659 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009660 if (work->flip_queued_req &&
9661 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009662 return false;
9663
9664 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9665 }
9666
9667 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9668 return false;
9669
9670 /* Potential stall - if we see that the flip has happened,
9671 * assume a missed interrupt. */
9672 if (INTEL_INFO(dev)->gen >= 4)
9673 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9674 else
9675 addr = I915_READ(DSPADDR(intel_crtc->plane));
9676
9677 /* There is a potential issue here with a false positive after a flip
9678 * to the same address. We could address this by checking for a
9679 * non-incrementing frame counter.
9680 */
9681 return addr == work->gtt_offset;
9682}
9683
9684void intel_check_page_flip(struct drm_device *dev, int pipe)
9685{
9686 struct drm_i915_private *dev_priv = dev->dev_private;
9687 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009689
9690 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009691
9692 if (crtc == NULL)
9693 return;
9694
Daniel Vetterf3260382014-09-15 14:55:23 +02009695 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009696 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9697 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9698 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9699 page_flip_completed(intel_crtc);
9700 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009701 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009702}
9703
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009704static int intel_crtc_page_flip(struct drm_crtc *crtc,
9705 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009706 struct drm_pending_vblank_event *event,
9707 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009708{
9709 struct drm_device *dev = crtc->dev;
9710 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009711 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009712 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009714 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009715 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009716 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009717 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009718 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009719
Matt Roper2ff8fde2014-07-08 07:50:07 -07009720 /*
9721 * drm_mode_page_flip_ioctl() should already catch this, but double
9722 * check to be safe. In the future we may enable pageflipping from
9723 * a disabled primary plane.
9724 */
9725 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9726 return -EBUSY;
9727
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009728 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009729 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009730 return -EINVAL;
9731
9732 /*
9733 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9734 * Note that pitch changes could also affect these register.
9735 */
9736 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009737 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9738 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009739 return -EINVAL;
9740
Chris Wilsonf900db42014-02-20 09:26:13 +00009741 if (i915_terminally_wedged(&dev_priv->gpu_error))
9742 goto out_hang;
9743
Daniel Vetterb14c5672013-09-19 12:18:32 +02009744 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009745 if (work == NULL)
9746 return -ENOMEM;
9747
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009748 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009749 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009750 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009751 INIT_WORK(&work->work, intel_unpin_work_fn);
9752
Daniel Vetter87b6b102014-05-15 15:33:46 +02009753 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009754 if (ret)
9755 goto free_work;
9756
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009757 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009758 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009759 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009760 /* Before declaring the flip queue wedged, check if
9761 * the hardware completed the operation behind our backs.
9762 */
9763 if (__intel_pageflip_stall_check(dev, crtc)) {
9764 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9765 page_flip_completed(intel_crtc);
9766 } else {
9767 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009768 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009769
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009770 drm_crtc_vblank_put(crtc);
9771 kfree(work);
9772 return -EBUSY;
9773 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009774 }
9775 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009776 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009777
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009778 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9779 flush_workqueue(dev_priv->wq);
9780
Chris Wilson79158102012-05-23 11:13:58 +01009781 ret = i915_mutex_lock_interruptible(dev);
9782 if (ret)
9783 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009784
Jesse Barnes75dfca82010-02-10 15:09:44 -08009785 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009786 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009787 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009788
Matt Roperf4510a22014-04-01 15:22:40 -07009789 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009790 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009791
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009792 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009793
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009794 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009795 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009796
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009797 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009798 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009799
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009800 if (IS_VALLEYVIEW(dev)) {
9801 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009802 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009803 /* vlv: DISPLAY_FLIP fails to change tiling */
9804 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009805 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009806 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009807 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009808 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009809 if (ring == NULL || ring->id != RCS)
9810 ring = &dev_priv->ring[BCS];
9811 } else {
9812 ring = &dev_priv->ring[RCS];
9813 }
9814
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009815 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009816 if (ret)
9817 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009818
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009819 work->gtt_offset =
9820 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9821
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009822 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309823 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9824 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009825 if (ret)
9826 goto cleanup_unpin;
9827
John Harrisonf06cc1b2014-11-24 18:49:37 +00009828 i915_gem_request_assign(&work->flip_queued_req,
9829 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009830 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309831 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009832 page_flip_flags);
9833 if (ret)
9834 goto cleanup_unpin;
9835
John Harrisonf06cc1b2014-11-24 18:49:37 +00009836 i915_gem_request_assign(&work->flip_queued_req,
9837 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009838 }
9839
9840 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9841 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009842
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009843 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02009844 INTEL_FRONTBUFFER_PRIMARY(pipe));
9845
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009846 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009847 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009848 mutex_unlock(&dev->struct_mutex);
9849
Jesse Barnese5510fa2010-07-01 16:48:37 -07009850 trace_i915_flip_request(intel_crtc->plane, obj);
9851
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009852 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009853
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009854cleanup_unpin:
9855 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009856cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009857 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009858 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009859 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009860 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009861 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009862 mutex_unlock(&dev->struct_mutex);
9863
Chris Wilson79158102012-05-23 11:13:58 +01009864cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009865 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009866 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009867 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009868
Daniel Vetter87b6b102014-05-15 15:33:46 +02009869 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009870free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009871 kfree(work);
9872
Chris Wilsonf900db42014-02-20 09:26:13 +00009873 if (ret == -EIO) {
9874out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009875 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009876 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009877 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009878 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009879 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009880 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009881 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009882 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009883}
9884
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009885static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009886 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9887 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009888 .atomic_begin = intel_begin_crtc_commit,
9889 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009890};
9891
Daniel Vetter9a935852012-07-05 22:34:27 +02009892/**
9893 * intel_modeset_update_staged_output_state
9894 *
9895 * Updates the staged output configuration state, e.g. after we've read out the
9896 * current hw state.
9897 */
9898static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9899{
Ville Syrjälä76688512014-01-10 11:28:06 +02009900 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009901 struct intel_encoder *encoder;
9902 struct intel_connector *connector;
9903
9904 list_for_each_entry(connector, &dev->mode_config.connector_list,
9905 base.head) {
9906 connector->new_encoder =
9907 to_intel_encoder(connector->base.encoder);
9908 }
9909
Damien Lespiaub2784e12014-08-05 11:29:37 +01009910 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009911 encoder->new_crtc =
9912 to_intel_crtc(encoder->base.crtc);
9913 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009914
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009915 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009916 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009917
9918 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009919 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009920 else
9921 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009922 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009923}
9924
9925/**
9926 * intel_modeset_commit_output_state
9927 *
9928 * This function copies the stage display pipe configuration to the real one.
9929 */
9930static void intel_modeset_commit_output_state(struct drm_device *dev)
9931{
Ville Syrjälä76688512014-01-10 11:28:06 +02009932 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009933 struct intel_encoder *encoder;
9934 struct intel_connector *connector;
9935
9936 list_for_each_entry(connector, &dev->mode_config.connector_list,
9937 base.head) {
9938 connector->base.encoder = &connector->new_encoder->base;
9939 }
9940
Damien Lespiaub2784e12014-08-05 11:29:37 +01009941 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009942 encoder->base.crtc = &encoder->new_crtc->base;
9943 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009944
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009945 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009946 crtc->base.enabled = crtc->new_enabled;
9947 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009948}
9949
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009950static void
Robin Schroereba905b2014-05-18 02:24:50 +02009951connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009952 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009953{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009954 int bpp = pipe_config->pipe_bpp;
9955
9956 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9957 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009958 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009959
9960 /* Don't use an invalid EDID bpc value */
9961 if (connector->base.display_info.bpc &&
9962 connector->base.display_info.bpc * 3 < bpp) {
9963 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9964 bpp, connector->base.display_info.bpc*3);
9965 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9966 }
9967
9968 /* Clamp bpp to 8 on screens without EDID 1.4 */
9969 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9970 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9971 bpp);
9972 pipe_config->pipe_bpp = 24;
9973 }
9974}
9975
9976static int
9977compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9978 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009979 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009980{
9981 struct drm_device *dev = crtc->base.dev;
9982 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009983 int bpp;
9984
Daniel Vetterd42264b2013-03-28 16:38:08 +01009985 switch (fb->pixel_format) {
9986 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009987 bpp = 8*3; /* since we go through a colormap */
9988 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009989 case DRM_FORMAT_XRGB1555:
9990 case DRM_FORMAT_ARGB1555:
9991 /* checked in intel_framebuffer_init already */
9992 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9993 return -EINVAL;
9994 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009995 bpp = 6*3; /* min is 18bpp */
9996 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009997 case DRM_FORMAT_XBGR8888:
9998 case DRM_FORMAT_ABGR8888:
9999 /* checked in intel_framebuffer_init already */
10000 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10001 return -EINVAL;
10002 case DRM_FORMAT_XRGB8888:
10003 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010004 bpp = 8*3;
10005 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010006 case DRM_FORMAT_XRGB2101010:
10007 case DRM_FORMAT_ARGB2101010:
10008 case DRM_FORMAT_XBGR2101010:
10009 case DRM_FORMAT_ABGR2101010:
10010 /* checked in intel_framebuffer_init already */
10011 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010012 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010013 bpp = 10*3;
10014 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010015 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010016 default:
10017 DRM_DEBUG_KMS("unsupported depth\n");
10018 return -EINVAL;
10019 }
10020
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010021 pipe_config->pipe_bpp = bpp;
10022
10023 /* Clamp display bpp to EDID value */
10024 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010025 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010026 if (!connector->new_encoder ||
10027 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010028 continue;
10029
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010030 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010031 }
10032
10033 return bpp;
10034}
10035
Daniel Vetter644db712013-09-19 14:53:58 +020010036static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10037{
10038 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10039 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010040 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010041 mode->crtc_hdisplay, mode->crtc_hsync_start,
10042 mode->crtc_hsync_end, mode->crtc_htotal,
10043 mode->crtc_vdisplay, mode->crtc_vsync_start,
10044 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10045}
10046
Daniel Vetterc0b03412013-05-28 12:05:54 +020010047static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010048 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010049 const char *context)
10050{
10051 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10052 context, pipe_name(crtc->pipe));
10053
10054 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10055 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10056 pipe_config->pipe_bpp, pipe_config->dither);
10057 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10058 pipe_config->has_pch_encoder,
10059 pipe_config->fdi_lanes,
10060 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10061 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10062 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010063 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10064 pipe_config->has_dp_encoder,
10065 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10066 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10067 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010068
10069 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10070 pipe_config->has_dp_encoder,
10071 pipe_config->dp_m2_n2.gmch_m,
10072 pipe_config->dp_m2_n2.gmch_n,
10073 pipe_config->dp_m2_n2.link_m,
10074 pipe_config->dp_m2_n2.link_n,
10075 pipe_config->dp_m2_n2.tu);
10076
Daniel Vetter55072d12014-11-20 16:10:28 +010010077 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10078 pipe_config->has_audio,
10079 pipe_config->has_infoframe);
10080
Daniel Vetterc0b03412013-05-28 12:05:54 +020010081 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010082 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010083 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010084 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10085 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010086 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010087 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10088 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010089 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10090 pipe_config->gmch_pfit.control,
10091 pipe_config->gmch_pfit.pgm_ratios,
10092 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010093 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010094 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010095 pipe_config->pch_pfit.size,
10096 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010097 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010098 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010099}
10100
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010101static bool encoders_cloneable(const struct intel_encoder *a,
10102 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010103{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010104 /* masks could be asymmetric, so check both ways */
10105 return a == b || (a->cloneable & (1 << b->type) &&
10106 b->cloneable & (1 << a->type));
10107}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010108
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010109static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10110 struct intel_encoder *encoder)
10111{
10112 struct drm_device *dev = crtc->base.dev;
10113 struct intel_encoder *source_encoder;
10114
Damien Lespiaub2784e12014-08-05 11:29:37 +010010115 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010116 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010117 continue;
10118
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010119 if (!encoders_cloneable(encoder, source_encoder))
10120 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010121 }
10122
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010123 return true;
10124}
10125
10126static bool check_encoder_cloning(struct intel_crtc *crtc)
10127{
10128 struct drm_device *dev = crtc->base.dev;
10129 struct intel_encoder *encoder;
10130
Damien Lespiaub2784e12014-08-05 11:29:37 +010010131 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010132 if (encoder->new_crtc != crtc)
10133 continue;
10134
10135 if (!check_single_encoder_cloning(crtc, encoder))
10136 return false;
10137 }
10138
10139 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010140}
10141
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010142static bool check_digital_port_conflicts(struct drm_device *dev)
10143{
10144 struct intel_connector *connector;
10145 unsigned int used_ports = 0;
10146
10147 /*
10148 * Walk the connector list instead of the encoder
10149 * list to detect the problem on ddi platforms
10150 * where there's just one encoder per digital port.
10151 */
10152 list_for_each_entry(connector,
10153 &dev->mode_config.connector_list, base.head) {
10154 struct intel_encoder *encoder = connector->new_encoder;
10155
10156 if (!encoder)
10157 continue;
10158
10159 WARN_ON(!encoder->new_crtc);
10160
10161 switch (encoder->type) {
10162 unsigned int port_mask;
10163 case INTEL_OUTPUT_UNKNOWN:
10164 if (WARN_ON(!HAS_DDI(dev)))
10165 break;
10166 case INTEL_OUTPUT_DISPLAYPORT:
10167 case INTEL_OUTPUT_HDMI:
10168 case INTEL_OUTPUT_EDP:
10169 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10170
10171 /* the same port mustn't appear more than once */
10172 if (used_ports & port_mask)
10173 return false;
10174
10175 used_ports |= port_mask;
10176 default:
10177 break;
10178 }
10179 }
10180
10181 return true;
10182}
10183
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010184static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010185intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010186 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010187 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010188{
10189 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010190 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010191 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010192 int plane_bpp, ret = -EINVAL;
10193 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010194
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010195 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010196 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10197 return ERR_PTR(-EINVAL);
10198 }
10199
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010200 if (!check_digital_port_conflicts(dev)) {
10201 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10202 return ERR_PTR(-EINVAL);
10203 }
10204
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010205 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10206 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010207 return ERR_PTR(-ENOMEM);
10208
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010209 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10210 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010211
Daniel Vettere143a212013-07-04 12:01:15 +020010212 pipe_config->cpu_transcoder =
10213 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010214 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010215
Imre Deak2960bc92013-07-30 13:36:32 +030010216 /*
10217 * Sanitize sync polarity flags based on requested ones. If neither
10218 * positive or negative polarity is requested, treat this as meaning
10219 * negative polarity.
10220 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010221 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010222 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010223 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010224
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010225 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010226 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010227 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010228
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010229 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10230 * plane pixel format and any sink constraints into account. Returns the
10231 * source plane bpp so that dithering can be selected on mismatches
10232 * after encoders and crtc also have had their say. */
10233 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10234 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010235 if (plane_bpp < 0)
10236 goto fail;
10237
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010238 /*
10239 * Determine the real pipe dimensions. Note that stereo modes can
10240 * increase the actual pipe size due to the frame doubling and
10241 * insertion of additional space for blanks between the frame. This
10242 * is stored in the crtc timings. We use the requested mode to do this
10243 * computation to clearly distinguish it from the adjusted mode, which
10244 * can be changed by the connectors in the below retry loop.
10245 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010246 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010247 &pipe_config->pipe_src_w,
10248 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010249
Daniel Vettere29c22c2013-02-21 00:00:16 +010010250encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010251 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010252 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010253 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010254
Daniel Vetter135c81b2013-07-21 21:37:09 +020010255 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010256 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10257 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010258
Daniel Vetter7758a112012-07-08 19:40:39 +020010259 /* Pass our mode to the connectors and the CRTC to give them a chance to
10260 * adjust it according to limitations or connector properties, and also
10261 * a chance to reject the mode entirely.
10262 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010263 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010264
10265 if (&encoder->new_crtc->base != crtc)
10266 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010267
Daniel Vetterefea6e82013-07-21 21:36:59 +020010268 if (!(encoder->compute_config(encoder, pipe_config))) {
10269 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010270 goto fail;
10271 }
10272 }
10273
Daniel Vetterff9a6752013-06-01 17:16:21 +020010274 /* Set default port clock if not overwritten by the encoder. Needs to be
10275 * done afterwards in case the encoder adjusts the mode. */
10276 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010277 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010278 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010279
Daniel Vettera43f6e02013-06-07 23:10:32 +020010280 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010281 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010282 DRM_DEBUG_KMS("CRTC fixup failed\n");
10283 goto fail;
10284 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010285
10286 if (ret == RETRY) {
10287 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10288 ret = -EINVAL;
10289 goto fail;
10290 }
10291
10292 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10293 retry = false;
10294 goto encoder_retry;
10295 }
10296
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010297 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10298 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10299 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10300
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010301 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010302fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010303 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010304 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010305}
10306
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010307/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10308 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10309static void
10310intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10311 unsigned *prepare_pipes, unsigned *disable_pipes)
10312{
10313 struct intel_crtc *intel_crtc;
10314 struct drm_device *dev = crtc->dev;
10315 struct intel_encoder *encoder;
10316 struct intel_connector *connector;
10317 struct drm_crtc *tmp_crtc;
10318
10319 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10320
10321 /* Check which crtcs have changed outputs connected to them, these need
10322 * to be part of the prepare_pipes mask. We don't (yet) support global
10323 * modeset across multiple crtcs, so modeset_pipes will only have one
10324 * bit set at most. */
10325 list_for_each_entry(connector, &dev->mode_config.connector_list,
10326 base.head) {
10327 if (connector->base.encoder == &connector->new_encoder->base)
10328 continue;
10329
10330 if (connector->base.encoder) {
10331 tmp_crtc = connector->base.encoder->crtc;
10332
10333 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10334 }
10335
10336 if (connector->new_encoder)
10337 *prepare_pipes |=
10338 1 << connector->new_encoder->new_crtc->pipe;
10339 }
10340
Damien Lespiaub2784e12014-08-05 11:29:37 +010010341 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010342 if (encoder->base.crtc == &encoder->new_crtc->base)
10343 continue;
10344
10345 if (encoder->base.crtc) {
10346 tmp_crtc = encoder->base.crtc;
10347
10348 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10349 }
10350
10351 if (encoder->new_crtc)
10352 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10353 }
10354
Ville Syrjälä76688512014-01-10 11:28:06 +020010355 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010356 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010357 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010358 continue;
10359
Ville Syrjälä76688512014-01-10 11:28:06 +020010360 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010361 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010362 else
10363 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010364 }
10365
10366
10367 /* set_mode is also used to update properties on life display pipes. */
10368 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010369 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010370 *prepare_pipes |= 1 << intel_crtc->pipe;
10371
Daniel Vetterb6c51642013-04-12 18:48:43 +020010372 /*
10373 * For simplicity do a full modeset on any pipe where the output routing
10374 * changed. We could be more clever, but that would require us to be
10375 * more careful with calling the relevant encoder->mode_set functions.
10376 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010377 if (*prepare_pipes)
10378 *modeset_pipes = *prepare_pipes;
10379
10380 /* ... and mask these out. */
10381 *modeset_pipes &= ~(*disable_pipes);
10382 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010383
10384 /*
10385 * HACK: We don't (yet) fully support global modesets. intel_set_config
10386 * obies this rule, but the modeset restore mode of
10387 * intel_modeset_setup_hw_state does not.
10388 */
10389 *modeset_pipes &= 1 << intel_crtc->pipe;
10390 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010391
10392 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10393 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010394}
10395
Daniel Vetterea9d7582012-07-10 10:42:52 +020010396static bool intel_crtc_in_use(struct drm_crtc *crtc)
10397{
10398 struct drm_encoder *encoder;
10399 struct drm_device *dev = crtc->dev;
10400
10401 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10402 if (encoder->crtc == crtc)
10403 return true;
10404
10405 return false;
10406}
10407
10408static void
10409intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10410{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010411 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010412 struct intel_encoder *intel_encoder;
10413 struct intel_crtc *intel_crtc;
10414 struct drm_connector *connector;
10415
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010416 intel_shared_dpll_commit(dev_priv);
10417
Damien Lespiaub2784e12014-08-05 11:29:37 +010010418 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010419 if (!intel_encoder->base.crtc)
10420 continue;
10421
10422 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10423
10424 if (prepare_pipes & (1 << intel_crtc->pipe))
10425 intel_encoder->connectors_active = false;
10426 }
10427
10428 intel_modeset_commit_output_state(dev);
10429
Ville Syrjälä76688512014-01-10 11:28:06 +020010430 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010431 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010432 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010433 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010434 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010435 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010436 }
10437
10438 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10439 if (!connector->encoder || !connector->encoder->crtc)
10440 continue;
10441
10442 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10443
10444 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010445 struct drm_property *dpms_property =
10446 dev->mode_config.dpms_property;
10447
Daniel Vetterea9d7582012-07-10 10:42:52 +020010448 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010449 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010450 dpms_property,
10451 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010452
10453 intel_encoder = to_intel_encoder(connector->encoder);
10454 intel_encoder->connectors_active = true;
10455 }
10456 }
10457
10458}
10459
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010460static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010461{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010462 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010463
10464 if (clock1 == clock2)
10465 return true;
10466
10467 if (!clock1 || !clock2)
10468 return false;
10469
10470 diff = abs(clock1 - clock2);
10471
10472 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10473 return true;
10474
10475 return false;
10476}
10477
Daniel Vetter25c5b262012-07-08 22:08:04 +020010478#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10479 list_for_each_entry((intel_crtc), \
10480 &(dev)->mode_config.crtc_list, \
10481 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010482 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010483
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010484static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010485intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010486 struct intel_crtc_state *current_config,
10487 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010488{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010489#define PIPE_CONF_CHECK_X(name) \
10490 if (current_config->name != pipe_config->name) { \
10491 DRM_ERROR("mismatch in " #name " " \
10492 "(expected 0x%08x, found 0x%08x)\n", \
10493 current_config->name, \
10494 pipe_config->name); \
10495 return false; \
10496 }
10497
Daniel Vetter08a24032013-04-19 11:25:34 +020010498#define PIPE_CONF_CHECK_I(name) \
10499 if (current_config->name != pipe_config->name) { \
10500 DRM_ERROR("mismatch in " #name " " \
10501 "(expected %i, found %i)\n", \
10502 current_config->name, \
10503 pipe_config->name); \
10504 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010505 }
10506
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010507/* This is required for BDW+ where there is only one set of registers for
10508 * switching between high and low RR.
10509 * This macro can be used whenever a comparison has to be made between one
10510 * hw state and multiple sw state variables.
10511 */
10512#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10513 if ((current_config->name != pipe_config->name) && \
10514 (current_config->alt_name != pipe_config->name)) { \
10515 DRM_ERROR("mismatch in " #name " " \
10516 "(expected %i or %i, found %i)\n", \
10517 current_config->name, \
10518 current_config->alt_name, \
10519 pipe_config->name); \
10520 return false; \
10521 }
10522
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010523#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10524 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010525 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010526 "(expected %i, found %i)\n", \
10527 current_config->name & (mask), \
10528 pipe_config->name & (mask)); \
10529 return false; \
10530 }
10531
Ville Syrjälä5e550652013-09-06 23:29:07 +030010532#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10533 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10534 DRM_ERROR("mismatch in " #name " " \
10535 "(expected %i, found %i)\n", \
10536 current_config->name, \
10537 pipe_config->name); \
10538 return false; \
10539 }
10540
Daniel Vetterbb760062013-06-06 14:55:52 +020010541#define PIPE_CONF_QUIRK(quirk) \
10542 ((current_config->quirks | pipe_config->quirks) & (quirk))
10543
Daniel Vettereccb1402013-05-22 00:50:22 +020010544 PIPE_CONF_CHECK_I(cpu_transcoder);
10545
Daniel Vetter08a24032013-04-19 11:25:34 +020010546 PIPE_CONF_CHECK_I(has_pch_encoder);
10547 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010548 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10549 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10550 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10551 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10552 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010553
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010554 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010555
10556 if (INTEL_INFO(dev)->gen < 8) {
10557 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10558 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10559 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10560 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10561 PIPE_CONF_CHECK_I(dp_m_n.tu);
10562
10563 if (current_config->has_drrs) {
10564 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10565 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10566 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10567 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10568 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10569 }
10570 } else {
10571 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10572 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10573 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10574 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10575 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10576 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010577
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010578 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10579 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10580 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10581 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10582 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10583 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010584
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010585 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10586 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10587 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10588 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10589 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10590 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010591
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010592 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010593 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010594 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10595 IS_VALLEYVIEW(dev))
10596 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010597 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010598
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010599 PIPE_CONF_CHECK_I(has_audio);
10600
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010601 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010602 DRM_MODE_FLAG_INTERLACE);
10603
Daniel Vetterbb760062013-06-06 14:55:52 +020010604 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010605 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010606 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010607 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010608 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010609 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010610 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010611 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010612 DRM_MODE_FLAG_NVSYNC);
10613 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010614
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010615 PIPE_CONF_CHECK_I(pipe_src_w);
10616 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010617
Daniel Vetter99535992014-04-13 12:00:33 +020010618 /*
10619 * FIXME: BIOS likes to set up a cloned config with lvds+external
10620 * screen. Since we don't yet re-compute the pipe config when moving
10621 * just the lvds port away to another pipe the sw tracking won't match.
10622 *
10623 * Proper atomic modesets with recomputed global state will fix this.
10624 * Until then just don't check gmch state for inherited modes.
10625 */
10626 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10627 PIPE_CONF_CHECK_I(gmch_pfit.control);
10628 /* pfit ratios are autocomputed by the hw on gen4+ */
10629 if (INTEL_INFO(dev)->gen < 4)
10630 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10631 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10632 }
10633
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010634 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10635 if (current_config->pch_pfit.enabled) {
10636 PIPE_CONF_CHECK_I(pch_pfit.pos);
10637 PIPE_CONF_CHECK_I(pch_pfit.size);
10638 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010639
Jesse Barnese59150d2014-01-07 13:30:45 -080010640 /* BDW+ don't expose a synchronous way to read the state */
10641 if (IS_HASWELL(dev))
10642 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010643
Ville Syrjälä282740f2013-09-04 18:30:03 +030010644 PIPE_CONF_CHECK_I(double_wide);
10645
Daniel Vetter26804af2014-06-25 22:01:55 +030010646 PIPE_CONF_CHECK_X(ddi_pll_sel);
10647
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010648 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010649 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010650 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010651 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10652 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010653 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010654 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10655 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10656 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010657
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010658 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10659 PIPE_CONF_CHECK_I(pipe_bpp);
10660
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010661 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010662 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010663
Daniel Vetter66e985c2013-06-05 13:34:20 +020010664#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010665#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010666#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010667#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010668#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010669#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010670
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010671 return true;
10672}
10673
Damien Lespiau08db6652014-11-04 17:06:52 +000010674static void check_wm_state(struct drm_device *dev)
10675{
10676 struct drm_i915_private *dev_priv = dev->dev_private;
10677 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10678 struct intel_crtc *intel_crtc;
10679 int plane;
10680
10681 if (INTEL_INFO(dev)->gen < 9)
10682 return;
10683
10684 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10685 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10686
10687 for_each_intel_crtc(dev, intel_crtc) {
10688 struct skl_ddb_entry *hw_entry, *sw_entry;
10689 const enum pipe pipe = intel_crtc->pipe;
10690
10691 if (!intel_crtc->active)
10692 continue;
10693
10694 /* planes */
10695 for_each_plane(pipe, plane) {
10696 hw_entry = &hw_ddb.plane[pipe][plane];
10697 sw_entry = &sw_ddb->plane[pipe][plane];
10698
10699 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10700 continue;
10701
10702 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10703 "(expected (%u,%u), found (%u,%u))\n",
10704 pipe_name(pipe), plane + 1,
10705 sw_entry->start, sw_entry->end,
10706 hw_entry->start, hw_entry->end);
10707 }
10708
10709 /* cursor */
10710 hw_entry = &hw_ddb.cursor[pipe];
10711 sw_entry = &sw_ddb->cursor[pipe];
10712
10713 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10714 continue;
10715
10716 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10717 "(expected (%u,%u), found (%u,%u))\n",
10718 pipe_name(pipe),
10719 sw_entry->start, sw_entry->end,
10720 hw_entry->start, hw_entry->end);
10721 }
10722}
10723
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010724static void
10725check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010726{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010727 struct intel_connector *connector;
10728
10729 list_for_each_entry(connector, &dev->mode_config.connector_list,
10730 base.head) {
10731 /* This also checks the encoder/connector hw state with the
10732 * ->get_hw_state callbacks. */
10733 intel_connector_check_state(connector);
10734
Rob Clarke2c719b2014-12-15 13:56:32 -050010735 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010736 "connector's staged encoder doesn't match current encoder\n");
10737 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010738}
10739
10740static void
10741check_encoder_state(struct drm_device *dev)
10742{
10743 struct intel_encoder *encoder;
10744 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010745
Damien Lespiaub2784e12014-08-05 11:29:37 +010010746 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010747 bool enabled = false;
10748 bool active = false;
10749 enum pipe pipe, tracked_pipe;
10750
10751 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10752 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010753 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010754
Rob Clarke2c719b2014-12-15 13:56:32 -050010755 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010756 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010757 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010758 "encoder's active_connectors set, but no crtc\n");
10759
10760 list_for_each_entry(connector, &dev->mode_config.connector_list,
10761 base.head) {
10762 if (connector->base.encoder != &encoder->base)
10763 continue;
10764 enabled = true;
10765 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10766 active = true;
10767 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010768 /*
10769 * for MST connectors if we unplug the connector is gone
10770 * away but the encoder is still connected to a crtc
10771 * until a modeset happens in response to the hotplug.
10772 */
10773 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10774 continue;
10775
Rob Clarke2c719b2014-12-15 13:56:32 -050010776 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010777 "encoder's enabled state mismatch "
10778 "(expected %i, found %i)\n",
10779 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010780 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010781 "active encoder with no crtc\n");
10782
Rob Clarke2c719b2014-12-15 13:56:32 -050010783 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010784 "encoder's computed active state doesn't match tracked active state "
10785 "(expected %i, found %i)\n", active, encoder->connectors_active);
10786
10787 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010788 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010789 "encoder's hw state doesn't match sw tracking "
10790 "(expected %i, found %i)\n",
10791 encoder->connectors_active, active);
10792
10793 if (!encoder->base.crtc)
10794 continue;
10795
10796 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010797 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010798 "active encoder's pipe doesn't match"
10799 "(expected %i, found %i)\n",
10800 tracked_pipe, pipe);
10801
10802 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010803}
10804
10805static void
10806check_crtc_state(struct drm_device *dev)
10807{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010808 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010809 struct intel_crtc *crtc;
10810 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010811 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010812
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010813 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010814 bool enabled = false;
10815 bool active = false;
10816
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010817 memset(&pipe_config, 0, sizeof(pipe_config));
10818
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010819 DRM_DEBUG_KMS("[CRTC:%d]\n",
10820 crtc->base.base.id);
10821
Rob Clarke2c719b2014-12-15 13:56:32 -050010822 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010823 "active crtc, but not enabled in sw tracking\n");
10824
Damien Lespiaub2784e12014-08-05 11:29:37 +010010825 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010826 if (encoder->base.crtc != &crtc->base)
10827 continue;
10828 enabled = true;
10829 if (encoder->connectors_active)
10830 active = true;
10831 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010832
Rob Clarke2c719b2014-12-15 13:56:32 -050010833 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010834 "crtc's computed active state doesn't match tracked active state "
10835 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010836 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010837 "crtc's computed enabled state doesn't match tracked enabled state "
10838 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10839
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010840 active = dev_priv->display.get_pipe_config(crtc,
10841 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010842
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010843 /* hw state is inconsistent with the pipe quirk */
10844 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10845 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010846 active = crtc->active;
10847
Damien Lespiaub2784e12014-08-05 11:29:37 +010010848 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010849 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010850 if (encoder->base.crtc != &crtc->base)
10851 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010852 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010853 encoder->get_config(encoder, &pipe_config);
10854 }
10855
Rob Clarke2c719b2014-12-15 13:56:32 -050010856 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010857 "crtc active state doesn't match with hw state "
10858 "(expected %i, found %i)\n", crtc->active, active);
10859
Daniel Vetterc0b03412013-05-28 12:05:54 +020010860 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010861 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010862 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010863 intel_dump_pipe_config(crtc, &pipe_config,
10864 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010865 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010866 "[sw state]");
10867 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010868 }
10869}
10870
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010871static void
10872check_shared_dpll_state(struct drm_device *dev)
10873{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010874 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010875 struct intel_crtc *crtc;
10876 struct intel_dpll_hw_state dpll_hw_state;
10877 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010878
10879 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10880 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10881 int enabled_crtcs = 0, active_crtcs = 0;
10882 bool active;
10883
10884 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10885
10886 DRM_DEBUG_KMS("%s\n", pll->name);
10887
10888 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10889
Rob Clarke2c719b2014-12-15 13:56:32 -050010890 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010891 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010892 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010893 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010894 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010895 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010896 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010897 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010898 "pll on state mismatch (expected %i, found %i)\n",
10899 pll->on, active);
10900
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010901 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010902 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10903 enabled_crtcs++;
10904 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10905 active_crtcs++;
10906 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010907 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010908 "pll active crtcs mismatch (expected %i, found %i)\n",
10909 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010910 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010911 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010912 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010913
Rob Clarke2c719b2014-12-15 13:56:32 -050010914 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010915 sizeof(dpll_hw_state)),
10916 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010917 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010918}
10919
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010920void
10921intel_modeset_check_state(struct drm_device *dev)
10922{
Damien Lespiau08db6652014-11-04 17:06:52 +000010923 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010924 check_connector_state(dev);
10925 check_encoder_state(dev);
10926 check_crtc_state(dev);
10927 check_shared_dpll_state(dev);
10928}
10929
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010930void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010931 int dotclock)
10932{
10933 /*
10934 * FDI already provided one idea for the dotclock.
10935 * Yell if the encoder disagrees.
10936 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010937 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010938 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010939 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010940}
10941
Ville Syrjälä80715b22014-05-15 20:23:23 +030010942static void update_scanline_offset(struct intel_crtc *crtc)
10943{
10944 struct drm_device *dev = crtc->base.dev;
10945
10946 /*
10947 * The scanline counter increments at the leading edge of hsync.
10948 *
10949 * On most platforms it starts counting from vtotal-1 on the
10950 * first active line. That means the scanline counter value is
10951 * always one less than what we would expect. Ie. just after
10952 * start of vblank, which also occurs at start of hsync (on the
10953 * last active line), the scanline counter will read vblank_start-1.
10954 *
10955 * On gen2 the scanline counter starts counting from 1 instead
10956 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10957 * to keep the value positive), instead of adding one.
10958 *
10959 * On HSW+ the behaviour of the scanline counter depends on the output
10960 * type. For DP ports it behaves like most other platforms, but on HDMI
10961 * there's an extra 1 line difference. So we need to add two instead of
10962 * one to the value.
10963 */
10964 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010965 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030010966 int vtotal;
10967
10968 vtotal = mode->crtc_vtotal;
10969 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10970 vtotal /= 2;
10971
10972 crtc->scanline_offset = vtotal - 1;
10973 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010974 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010975 crtc->scanline_offset = 2;
10976 } else
10977 crtc->scanline_offset = 1;
10978}
10979
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010980static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010981intel_modeset_compute_config(struct drm_crtc *crtc,
10982 struct drm_display_mode *mode,
10983 struct drm_framebuffer *fb,
10984 unsigned *modeset_pipes,
10985 unsigned *prepare_pipes,
10986 unsigned *disable_pipes)
10987{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010988 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010989
10990 intel_modeset_affected_pipes(crtc, modeset_pipes,
10991 prepare_pipes, disable_pipes);
10992
10993 if ((*modeset_pipes) == 0)
10994 goto out;
10995
10996 /*
10997 * Note this needs changes when we start tracking multiple modes
10998 * and crtcs. At that point we'll need to compute the whole config
10999 * (i.e. one pipe_config for each crtc) rather than just the one
11000 * for this crtc.
11001 */
11002 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11003 if (IS_ERR(pipe_config)) {
11004 goto out;
11005 }
11006 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11007 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011008
11009out:
11010 return pipe_config;
11011}
11012
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011013static int __intel_set_mode_setup_plls(struct drm_device *dev,
11014 unsigned modeset_pipes,
11015 unsigned disable_pipes)
11016{
11017 struct drm_i915_private *dev_priv = to_i915(dev);
11018 unsigned clear_pipes = modeset_pipes | disable_pipes;
11019 struct intel_crtc *intel_crtc;
11020 int ret = 0;
11021
11022 if (!dev_priv->display.crtc_compute_clock)
11023 return 0;
11024
11025 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11026 if (ret)
11027 goto done;
11028
11029 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11030 struct intel_crtc_state *state = intel_crtc->new_config;
11031 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11032 state);
11033 if (ret) {
11034 intel_shared_dpll_abort_config(dev_priv);
11035 goto done;
11036 }
11037 }
11038
11039done:
11040 return ret;
11041}
11042
Daniel Vetterf30da182013-04-11 20:22:50 +020011043static int __intel_set_mode(struct drm_crtc *crtc,
11044 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011045 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011046 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011047 unsigned modeset_pipes,
11048 unsigned prepare_pipes,
11049 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011050{
11051 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011052 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011053 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011054 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011055 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011056
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011057 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011058 if (!saved_mode)
11059 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011060
Tim Gardner3ac18232012-12-07 07:54:26 -070011061 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011062
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011063 if (modeset_pipes)
11064 to_intel_crtc(crtc)->new_config = pipe_config;
11065
Jesse Barnes30a970c2013-11-04 13:48:12 -080011066 /*
11067 * See if the config requires any additional preparation, e.g.
11068 * to adjust global state with pipes off. We need to do this
11069 * here so we can get the modeset_pipe updated config for the new
11070 * mode set on this crtc. For other crtcs we need to use the
11071 * adjusted_mode bits in the crtc directly.
11072 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011073 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011074 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011075
Ville Syrjäläc164f832013-11-05 22:34:12 +020011076 /* may have added more to prepare_pipes than we should */
11077 prepare_pipes &= ~disable_pipes;
11078 }
11079
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011080 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11081 if (ret)
11082 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011083
Daniel Vetter460da9162013-03-27 00:44:51 +010011084 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11085 intel_crtc_disable(&intel_crtc->base);
11086
Daniel Vetterea9d7582012-07-10 10:42:52 +020011087 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11088 if (intel_crtc->base.enabled)
11089 dev_priv->display.crtc_disable(&intel_crtc->base);
11090 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011091
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011092 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11093 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011094 *
11095 * Note we'll need to fix this up when we start tracking multiple
11096 * pipes; here we assume a single modeset_pipe and only track the
11097 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011098 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011099 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011100 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011101 /* mode_set/enable/disable functions rely on a correct pipe
11102 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011103 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011104
11105 /*
11106 * Calculate and store various constants which
11107 * are later needed by vblank and swap-completion
11108 * timestamping. They are derived from true hwmode.
11109 */
11110 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011111 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011112 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011113
Daniel Vetterea9d7582012-07-10 10:42:52 +020011114 /* Only after disabling all output pipelines that will be changed can we
11115 * update the the output configuration. */
11116 intel_modeset_update_state(dev, prepare_pipes);
11117
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011118 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011119
Daniel Vettera6778b32012-07-02 09:56:42 +020011120 /* Set up the DPLL and any encoders state that needs to adjust or depend
11121 * on the DPLL.
11122 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011123 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011124 struct drm_plane *primary = intel_crtc->base.primary;
11125 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011126
Gustavo Padovan455a6802014-12-01 15:40:11 -080011127 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11128 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11129 fb, 0, 0,
11130 hdisplay, vdisplay,
11131 x << 16, y << 16,
11132 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011133 }
11134
11135 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011136 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11137 update_scanline_offset(intel_crtc);
11138
Daniel Vetter25c5b262012-07-08 22:08:04 +020011139 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011140 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011141
Daniel Vettera6778b32012-07-02 09:56:42 +020011142 /* FIXME: add subpixel order */
11143done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011144 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011145 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011146
Tim Gardner3ac18232012-12-07 07:54:26 -070011147 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011148 return ret;
11149}
11150
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011151static int intel_set_mode_pipes(struct drm_crtc *crtc,
11152 struct drm_display_mode *mode,
11153 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011154 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011155 unsigned modeset_pipes,
11156 unsigned prepare_pipes,
11157 unsigned disable_pipes)
11158{
11159 int ret;
11160
11161 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11162 prepare_pipes, disable_pipes);
11163
11164 if (ret == 0)
11165 intel_modeset_check_state(crtc->dev);
11166
11167 return ret;
11168}
11169
Damien Lespiaue7457a92013-08-08 22:28:59 +010011170static int intel_set_mode(struct drm_crtc *crtc,
11171 struct drm_display_mode *mode,
11172 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011173{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011174 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011175 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011176
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011177 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11178 &modeset_pipes,
11179 &prepare_pipes,
11180 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011181
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011182 if (IS_ERR(pipe_config))
11183 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011184
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011185 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11186 modeset_pipes, prepare_pipes,
11187 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011188}
11189
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011190void intel_crtc_restore_mode(struct drm_crtc *crtc)
11191{
Matt Roperf4510a22014-04-01 15:22:40 -070011192 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011193}
11194
Daniel Vetter25c5b262012-07-08 22:08:04 +020011195#undef for_each_intel_crtc_masked
11196
Daniel Vetterd9e55602012-07-04 22:16:09 +020011197static void intel_set_config_free(struct intel_set_config *config)
11198{
11199 if (!config)
11200 return;
11201
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011202 kfree(config->save_connector_encoders);
11203 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011204 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011205 kfree(config);
11206}
11207
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011208static int intel_set_config_save_state(struct drm_device *dev,
11209 struct intel_set_config *config)
11210{
Ville Syrjälä76688512014-01-10 11:28:06 +020011211 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011212 struct drm_encoder *encoder;
11213 struct drm_connector *connector;
11214 int count;
11215
Ville Syrjälä76688512014-01-10 11:28:06 +020011216 config->save_crtc_enabled =
11217 kcalloc(dev->mode_config.num_crtc,
11218 sizeof(bool), GFP_KERNEL);
11219 if (!config->save_crtc_enabled)
11220 return -ENOMEM;
11221
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011222 config->save_encoder_crtcs =
11223 kcalloc(dev->mode_config.num_encoder,
11224 sizeof(struct drm_crtc *), GFP_KERNEL);
11225 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011226 return -ENOMEM;
11227
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011228 config->save_connector_encoders =
11229 kcalloc(dev->mode_config.num_connector,
11230 sizeof(struct drm_encoder *), GFP_KERNEL);
11231 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011232 return -ENOMEM;
11233
11234 /* Copy data. Note that driver private data is not affected.
11235 * Should anything bad happen only the expected state is
11236 * restored, not the drivers personal bookkeeping.
11237 */
11238 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011239 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011240 config->save_crtc_enabled[count++] = crtc->enabled;
11241 }
11242
11243 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011244 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011245 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011246 }
11247
11248 count = 0;
11249 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011250 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011251 }
11252
11253 return 0;
11254}
11255
11256static void intel_set_config_restore_state(struct drm_device *dev,
11257 struct intel_set_config *config)
11258{
Ville Syrjälä76688512014-01-10 11:28:06 +020011259 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011260 struct intel_encoder *encoder;
11261 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011262 int count;
11263
11264 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011265 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011266 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011267
11268 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011269 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011270 else
11271 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011272 }
11273
11274 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011275 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011276 encoder->new_crtc =
11277 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011278 }
11279
11280 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011281 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11282 connector->new_encoder =
11283 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011284 }
11285}
11286
Imre Deake3de42b2013-05-03 19:44:07 +020011287static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011288is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011289{
11290 int i;
11291
Chris Wilson2e57f472013-07-17 12:14:40 +010011292 if (set->num_connectors == 0)
11293 return false;
11294
11295 if (WARN_ON(set->connectors == NULL))
11296 return false;
11297
11298 for (i = 0; i < set->num_connectors; i++)
11299 if (set->connectors[i]->encoder &&
11300 set->connectors[i]->encoder->crtc == set->crtc &&
11301 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011302 return true;
11303
11304 return false;
11305}
11306
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011307static void
11308intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11309 struct intel_set_config *config)
11310{
11311
11312 /* We should be able to check here if the fb has the same properties
11313 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011314 if (is_crtc_connector_off(set)) {
11315 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011316 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011317 /*
11318 * If we have no fb, we can only flip as long as the crtc is
11319 * active, otherwise we need a full mode set. The crtc may
11320 * be active if we've only disabled the primary plane, or
11321 * in fastboot situations.
11322 */
Matt Roperf4510a22014-04-01 15:22:40 -070011323 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011324 struct intel_crtc *intel_crtc =
11325 to_intel_crtc(set->crtc);
11326
Matt Roper3b150f02014-05-29 08:06:53 -070011327 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011328 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11329 config->fb_changed = true;
11330 } else {
11331 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11332 config->mode_changed = true;
11333 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011334 } else if (set->fb == NULL) {
11335 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011336 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011337 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011338 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011339 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011340 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011341 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011342 }
11343
Daniel Vetter835c5872012-07-10 18:11:08 +020011344 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011345 config->fb_changed = true;
11346
11347 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11348 DRM_DEBUG_KMS("modes are different, full mode set\n");
11349 drm_mode_debug_printmodeline(&set->crtc->mode);
11350 drm_mode_debug_printmodeline(set->mode);
11351 config->mode_changed = true;
11352 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011353
11354 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11355 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011356}
11357
Daniel Vetter2e431052012-07-04 22:42:15 +020011358static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011359intel_modeset_stage_output_state(struct drm_device *dev,
11360 struct drm_mode_set *set,
11361 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011362{
Daniel Vetter9a935852012-07-05 22:34:27 +020011363 struct intel_connector *connector;
11364 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011365 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011366 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011367
Damien Lespiau9abdda72013-02-13 13:29:23 +000011368 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011369 * of connectors. For paranoia, double-check this. */
11370 WARN_ON(!set->fb && (set->num_connectors != 0));
11371 WARN_ON(set->fb && (set->num_connectors == 0));
11372
Daniel Vetter9a935852012-07-05 22:34:27 +020011373 list_for_each_entry(connector, &dev->mode_config.connector_list,
11374 base.head) {
11375 /* Otherwise traverse passed in connector list and get encoders
11376 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011377 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011378 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011379 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011380 break;
11381 }
11382 }
11383
Daniel Vetter9a935852012-07-05 22:34:27 +020011384 /* If we disable the crtc, disable all its connectors. Also, if
11385 * the connector is on the changing crtc but not on the new
11386 * connector list, disable it. */
11387 if ((!set->fb || ro == set->num_connectors) &&
11388 connector->base.encoder &&
11389 connector->base.encoder->crtc == set->crtc) {
11390 connector->new_encoder = NULL;
11391
11392 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11393 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011394 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011395 }
11396
11397
11398 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011399 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011400 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011401 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011402 }
11403 /* connector->new_encoder is now updated for all connectors. */
11404
11405 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011406 list_for_each_entry(connector, &dev->mode_config.connector_list,
11407 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011408 struct drm_crtc *new_crtc;
11409
Daniel Vetter9a935852012-07-05 22:34:27 +020011410 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011411 continue;
11412
Daniel Vetter9a935852012-07-05 22:34:27 +020011413 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011414
11415 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011416 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011417 new_crtc = set->crtc;
11418 }
11419
11420 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011421 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11422 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011423 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011424 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011425 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011426
11427 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11428 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011429 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011430 new_crtc->base.id);
11431 }
11432
11433 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011434 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011435 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011436 list_for_each_entry(connector,
11437 &dev->mode_config.connector_list,
11438 base.head) {
11439 if (connector->new_encoder == encoder) {
11440 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011441 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011442 }
11443 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011444
11445 if (num_connectors == 0)
11446 encoder->new_crtc = NULL;
11447 else if (num_connectors > 1)
11448 return -EINVAL;
11449
Daniel Vetter9a935852012-07-05 22:34:27 +020011450 /* Only now check for crtc changes so we don't miss encoders
11451 * that will be disabled. */
11452 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011453 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011454 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011455 }
11456 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011457 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011458 list_for_each_entry(connector, &dev->mode_config.connector_list,
11459 base.head) {
11460 if (connector->new_encoder)
11461 if (connector->new_encoder != connector->encoder)
11462 connector->encoder = connector->new_encoder;
11463 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011464 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011465 crtc->new_enabled = false;
11466
Damien Lespiaub2784e12014-08-05 11:29:37 +010011467 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011468 if (encoder->new_crtc == crtc) {
11469 crtc->new_enabled = true;
11470 break;
11471 }
11472 }
11473
11474 if (crtc->new_enabled != crtc->base.enabled) {
11475 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11476 crtc->new_enabled ? "en" : "dis");
11477 config->mode_changed = true;
11478 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011479
11480 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011481 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011482 else
11483 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011484 }
11485
Daniel Vetter2e431052012-07-04 22:42:15 +020011486 return 0;
11487}
11488
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011489static void disable_crtc_nofb(struct intel_crtc *crtc)
11490{
11491 struct drm_device *dev = crtc->base.dev;
11492 struct intel_encoder *encoder;
11493 struct intel_connector *connector;
11494
11495 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11496 pipe_name(crtc->pipe));
11497
11498 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11499 if (connector->new_encoder &&
11500 connector->new_encoder->new_crtc == crtc)
11501 connector->new_encoder = NULL;
11502 }
11503
Damien Lespiaub2784e12014-08-05 11:29:37 +010011504 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011505 if (encoder->new_crtc == crtc)
11506 encoder->new_crtc = NULL;
11507 }
11508
11509 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011510 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011511}
11512
Daniel Vetter2e431052012-07-04 22:42:15 +020011513static int intel_crtc_set_config(struct drm_mode_set *set)
11514{
11515 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011516 struct drm_mode_set save_set;
11517 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011518 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011519 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011520 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011521
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011522 BUG_ON(!set);
11523 BUG_ON(!set->crtc);
11524 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011525
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011526 /* Enforce sane interface api - has been abused by the fb helper. */
11527 BUG_ON(!set->mode && set->fb);
11528 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011529
Daniel Vetter2e431052012-07-04 22:42:15 +020011530 if (set->fb) {
11531 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11532 set->crtc->base.id, set->fb->base.id,
11533 (int)set->num_connectors, set->x, set->y);
11534 } else {
11535 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011536 }
11537
11538 dev = set->crtc->dev;
11539
11540 ret = -ENOMEM;
11541 config = kzalloc(sizeof(*config), GFP_KERNEL);
11542 if (!config)
11543 goto out_config;
11544
11545 ret = intel_set_config_save_state(dev, config);
11546 if (ret)
11547 goto out_config;
11548
11549 save_set.crtc = set->crtc;
11550 save_set.mode = &set->crtc->mode;
11551 save_set.x = set->crtc->x;
11552 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011553 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011554
11555 /* Compute whether we need a full modeset, only an fb base update or no
11556 * change at all. In the future we might also check whether only the
11557 * mode changed, e.g. for LVDS where we only change the panel fitter in
11558 * such cases. */
11559 intel_set_config_compute_mode_changes(set, config);
11560
Daniel Vetter9a935852012-07-05 22:34:27 +020011561 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011562 if (ret)
11563 goto fail;
11564
Jesse Barnes50f52752014-11-07 13:11:00 -080011565 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11566 set->fb,
11567 &modeset_pipes,
11568 &prepare_pipes,
11569 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011570 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011571 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011572 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011573 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011574 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011575 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011576 config->mode_changed = true;
11577
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011578 /*
11579 * Note we have an issue here with infoframes: current code
11580 * only updates them on the full mode set path per hw
11581 * requirements. So here we should be checking for any
11582 * required changes and forcing a mode set.
11583 */
Jesse Barnes20664592014-11-05 14:26:09 -080011584 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011585
11586 /* set_mode will free it in the mode_changed case */
11587 if (!config->mode_changed)
11588 kfree(pipe_config);
11589
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011590 intel_update_pipe_size(to_intel_crtc(set->crtc));
11591
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011592 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011593 ret = intel_set_mode_pipes(set->crtc, set->mode,
11594 set->x, set->y, set->fb, pipe_config,
11595 modeset_pipes, prepare_pipes,
11596 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011597 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011598 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011599 struct drm_plane *primary = set->crtc->primary;
11600 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011601
Gustavo Padovan455a6802014-12-01 15:40:11 -080011602 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11603 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11604 0, 0, hdisplay, vdisplay,
11605 set->x << 16, set->y << 16,
11606 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011607
11608 /*
11609 * We need to make sure the primary plane is re-enabled if it
11610 * has previously been turned off.
11611 */
11612 if (!intel_crtc->primary_enabled && ret == 0) {
11613 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011614 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011615 }
11616
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011617 /*
11618 * In the fastboot case this may be our only check of the
11619 * state after boot. It would be better to only do it on
11620 * the first update, but we don't have a nice way of doing that
11621 * (and really, set_config isn't used much for high freq page
11622 * flipping, so increasing its cost here shouldn't be a big
11623 * deal).
11624 */
Jani Nikulad330a952014-01-21 11:24:25 +020011625 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011626 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011627 }
11628
Chris Wilson2d05eae2013-05-03 17:36:25 +010011629 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011630 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11631 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011632fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011633 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011634
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011635 /*
11636 * HACK: if the pipe was on, but we didn't have a framebuffer,
11637 * force the pipe off to avoid oopsing in the modeset code
11638 * due to fb==NULL. This should only happen during boot since
11639 * we don't yet reconstruct the FB from the hardware state.
11640 */
11641 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11642 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11643
Chris Wilson2d05eae2013-05-03 17:36:25 +010011644 /* Try to restore the config */
11645 if (config->mode_changed &&
11646 intel_set_mode(save_set.crtc, save_set.mode,
11647 save_set.x, save_set.y, save_set.fb))
11648 DRM_ERROR("failed to restore config after modeset failure\n");
11649 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011650
Daniel Vetterd9e55602012-07-04 22:16:09 +020011651out_config:
11652 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011653 return ret;
11654}
11655
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011656static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011657 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011658 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011659 .destroy = intel_crtc_destroy,
11660 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011661 .atomic_duplicate_state = intel_crtc_duplicate_state,
11662 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011663};
11664
Daniel Vetter53589012013-06-05 13:34:16 +020011665static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11666 struct intel_shared_dpll *pll,
11667 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011668{
Daniel Vetter53589012013-06-05 13:34:16 +020011669 uint32_t val;
11670
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011671 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011672 return false;
11673
Daniel Vetter53589012013-06-05 13:34:16 +020011674 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011675 hw_state->dpll = val;
11676 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11677 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011678
11679 return val & DPLL_VCO_ENABLE;
11680}
11681
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011682static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11683 struct intel_shared_dpll *pll)
11684{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011685 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11686 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011687}
11688
Daniel Vettere7b903d2013-06-05 13:34:14 +020011689static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11690 struct intel_shared_dpll *pll)
11691{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011692 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011693 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011694
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011695 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011696
11697 /* Wait for the clocks to stabilize. */
11698 POSTING_READ(PCH_DPLL(pll->id));
11699 udelay(150);
11700
11701 /* The pixel multiplier can only be updated once the
11702 * DPLL is enabled and the clocks are stable.
11703 *
11704 * So write it again.
11705 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011706 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011707 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011708 udelay(200);
11709}
11710
11711static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11712 struct intel_shared_dpll *pll)
11713{
11714 struct drm_device *dev = dev_priv->dev;
11715 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011716
11717 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011718 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011719 if (intel_crtc_to_shared_dpll(crtc) == pll)
11720 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11721 }
11722
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011723 I915_WRITE(PCH_DPLL(pll->id), 0);
11724 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011725 udelay(200);
11726}
11727
Daniel Vetter46edb022013-06-05 13:34:12 +020011728static char *ibx_pch_dpll_names[] = {
11729 "PCH DPLL A",
11730 "PCH DPLL B",
11731};
11732
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011733static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011734{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011736 int i;
11737
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011738 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011739
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011740 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011741 dev_priv->shared_dplls[i].id = i;
11742 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011743 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011744 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11745 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011746 dev_priv->shared_dplls[i].get_hw_state =
11747 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011748 }
11749}
11750
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011751static void intel_shared_dpll_init(struct drm_device *dev)
11752{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011753 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011754
Daniel Vetter9cd86932014-06-25 22:01:57 +030011755 if (HAS_DDI(dev))
11756 intel_ddi_pll_init(dev);
11757 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011758 ibx_pch_dpll_init(dev);
11759 else
11760 dev_priv->num_shared_dpll = 0;
11761
11762 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011763}
11764
Matt Roper6beb8c232014-12-01 15:40:14 -080011765/**
11766 * intel_prepare_plane_fb - Prepare fb for usage on plane
11767 * @plane: drm plane to prepare for
11768 * @fb: framebuffer to prepare for presentation
11769 *
11770 * Prepares a framebuffer for usage on a display plane. Generally this
11771 * involves pinning the underlying object and updating the frontbuffer tracking
11772 * bits. Some older platforms need special physical address handling for
11773 * cursor planes.
11774 *
11775 * Returns 0 on success, negative error code on failure.
11776 */
11777int
11778intel_prepare_plane_fb(struct drm_plane *plane,
11779 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011780{
11781 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011782 struct intel_plane *intel_plane = to_intel_plane(plane);
11783 enum pipe pipe = intel_plane->pipe;
11784 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11785 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11786 unsigned frontbuffer_bits = 0;
11787 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011788
Matt Roperea2c67b2014-12-23 10:41:52 -080011789 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011790 return 0;
11791
Matt Roper6beb8c232014-12-01 15:40:14 -080011792 switch (plane->type) {
11793 case DRM_PLANE_TYPE_PRIMARY:
11794 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11795 break;
11796 case DRM_PLANE_TYPE_CURSOR:
11797 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11798 break;
11799 case DRM_PLANE_TYPE_OVERLAY:
11800 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11801 break;
11802 }
Matt Roper465c1202014-05-29 08:06:54 -070011803
Matt Roper4c345742014-07-09 16:22:10 -070011804 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011805
Matt Roper6beb8c232014-12-01 15:40:14 -080011806 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11807 INTEL_INFO(dev)->cursor_needs_physical) {
11808 int align = IS_I830(dev) ? 16 * 1024 : 256;
11809 ret = i915_gem_object_attach_phys(obj, align);
11810 if (ret)
11811 DRM_DEBUG_KMS("failed to attach phys object\n");
11812 } else {
11813 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11814 }
11815
11816 if (ret == 0)
11817 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11818
11819 mutex_unlock(&dev->struct_mutex);
11820
11821 return ret;
11822}
11823
Matt Roper38f3ce32014-12-02 07:45:25 -080011824/**
11825 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11826 * @plane: drm plane to clean up for
11827 * @fb: old framebuffer that was on plane
11828 *
11829 * Cleans up a framebuffer that has just been removed from a plane.
11830 */
11831void
11832intel_cleanup_plane_fb(struct drm_plane *plane,
11833 struct drm_framebuffer *fb)
11834{
11835 struct drm_device *dev = plane->dev;
11836 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11837
11838 if (WARN_ON(!obj))
11839 return;
11840
11841 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11842 !INTEL_INFO(dev)->cursor_needs_physical) {
11843 mutex_lock(&dev->struct_mutex);
11844 intel_unpin_fb_obj(obj);
11845 mutex_unlock(&dev->struct_mutex);
11846 }
Matt Roper465c1202014-05-29 08:06:54 -070011847}
11848
11849static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011850intel_check_primary_plane(struct drm_plane *plane,
11851 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011852{
Matt Roper32b7eee2014-12-24 07:59:06 -080011853 struct drm_device *dev = plane->dev;
11854 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011855 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011856 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011857 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011858 struct drm_rect *dest = &state->dst;
11859 struct drm_rect *src = &state->src;
11860 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011861 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011862
Matt Roperea2c67b2014-12-23 10:41:52 -080011863 crtc = crtc ? crtc : plane->crtc;
11864 intel_crtc = to_intel_crtc(crtc);
11865
Matt Roperc59cb172014-12-01 15:40:16 -080011866 ret = drm_plane_helper_check_update(plane, crtc, fb,
11867 src, dest, clip,
11868 DRM_PLANE_HELPER_NO_SCALING,
11869 DRM_PLANE_HELPER_NO_SCALING,
11870 false, true, &state->visible);
11871 if (ret)
11872 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011873
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011874 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011875 intel_crtc->atomic.wait_for_flips = true;
11876
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011877 /*
11878 * FBC does not work on some platforms for rotated
11879 * planes, so disable it when rotation is not 0 and
11880 * update it when rotation is set back to 0.
11881 *
11882 * FIXME: This is redundant with the fbc update done in
11883 * the primary plane enable function except that that
11884 * one is done too late. We eventually need to unify
11885 * this.
11886 */
11887 if (intel_crtc->primary_enabled &&
11888 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020011889 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011890 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011891 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011892 }
11893
11894 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011895 /*
11896 * BDW signals flip done immediately if the plane
11897 * is disabled, even if the plane enable is already
11898 * armed to occur at the next vblank :(
11899 */
11900 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11901 intel_crtc->atomic.wait_vblank = true;
11902 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011903
Matt Roper32b7eee2014-12-24 07:59:06 -080011904 intel_crtc->atomic.fb_bits |=
11905 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11906
11907 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011908 }
11909
11910 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011911}
11912
Sonika Jindal48404c12014-08-22 14:06:04 +053011913static void
11914intel_commit_primary_plane(struct drm_plane *plane,
11915 struct intel_plane_state *state)
11916{
Matt Roper2b875c22014-12-01 15:40:13 -080011917 struct drm_crtc *crtc = state->base.crtc;
11918 struct drm_framebuffer *fb = state->base.fb;
11919 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011920 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011921 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011922 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011923 struct intel_plane *intel_plane = to_intel_plane(plane);
11924 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011925
Matt Roperea2c67b2014-12-23 10:41:52 -080011926 crtc = crtc ? crtc : plane->crtc;
11927 intel_crtc = to_intel_crtc(crtc);
11928
Matt Ropercf4c7c12014-12-04 10:27:42 -080011929 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011930 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011931 crtc->y = src->y1 >> 16;
11932
Sonika Jindalce54d852014-08-21 11:44:39 +053011933 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011934
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011935 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011936 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011937 /* FIXME: kill this fastboot hack */
11938 intel_update_pipe_size(intel_crtc);
11939
11940 intel_crtc->primary_enabled = true;
11941
11942 dev_priv->display.update_primary_plane(crtc, plane->fb,
11943 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011944 } else {
11945 /*
11946 * If clipping results in a non-visible primary plane,
11947 * we'll disable the primary plane. Note that this is
11948 * a bit different than what happens if userspace
11949 * explicitly disables the plane by passing fb=0
11950 * because plane->fb still gets set and pinned.
11951 */
11952 intel_disable_primary_hw_plane(plane, crtc);
11953 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011954 }
11955}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011956
Matt Roper32b7eee2014-12-24 07:59:06 -080011957static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11958{
11959 struct drm_device *dev = crtc->dev;
11960 struct drm_i915_private *dev_priv = dev->dev_private;
11961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080011962 struct intel_plane *intel_plane;
11963 struct drm_plane *p;
11964 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011965
Matt Roperea2c67b2014-12-23 10:41:52 -080011966 /* Track fb's for any planes being disabled */
11967 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11968 intel_plane = to_intel_plane(p);
11969
11970 if (intel_crtc->atomic.disabled_planes &
11971 (1 << drm_plane_index(p))) {
11972 switch (p->type) {
11973 case DRM_PLANE_TYPE_PRIMARY:
11974 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11975 break;
11976 case DRM_PLANE_TYPE_CURSOR:
11977 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11978 break;
11979 case DRM_PLANE_TYPE_OVERLAY:
11980 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11981 break;
11982 }
11983
11984 mutex_lock(&dev->struct_mutex);
11985 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
11986 mutex_unlock(&dev->struct_mutex);
11987 }
11988 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011989
Matt Roper32b7eee2014-12-24 07:59:06 -080011990 if (intel_crtc->atomic.wait_for_flips)
11991 intel_crtc_wait_for_pending_flips(crtc);
11992
11993 if (intel_crtc->atomic.disable_fbc)
11994 intel_fbc_disable(dev);
11995
11996 if (intel_crtc->atomic.pre_disable_primary)
11997 intel_pre_disable_primary(crtc);
11998
11999 if (intel_crtc->atomic.update_wm)
12000 intel_update_watermarks(crtc);
12001
12002 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012003
12004 /* Perform vblank evasion around commit operation */
12005 if (intel_crtc->active)
12006 intel_crtc->atomic.evade =
12007 intel_pipe_update_start(intel_crtc,
12008 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012009}
12010
12011static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12012{
12013 struct drm_device *dev = crtc->dev;
12014 struct drm_i915_private *dev_priv = dev->dev_private;
12015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12016 struct drm_plane *p;
12017
Matt Roperc34c9ee2014-12-23 10:41:50 -080012018 if (intel_crtc->atomic.evade)
12019 intel_pipe_update_end(intel_crtc,
12020 intel_crtc->atomic.start_vbl_count);
12021
Matt Roper32b7eee2014-12-24 07:59:06 -080012022 intel_runtime_pm_put(dev_priv);
12023
12024 if (intel_crtc->atomic.wait_vblank)
12025 intel_wait_for_vblank(dev, intel_crtc->pipe);
12026
12027 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12028
12029 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012030 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012031 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012032 mutex_unlock(&dev->struct_mutex);
12033 }
Matt Roper465c1202014-05-29 08:06:54 -070012034
Matt Roper32b7eee2014-12-24 07:59:06 -080012035 if (intel_crtc->atomic.post_enable_primary)
12036 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012037
Matt Roper32b7eee2014-12-24 07:59:06 -080012038 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12039 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12040 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12041 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012042
Matt Roper32b7eee2014-12-24 07:59:06 -080012043 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012044}
12045
Matt Ropercf4c7c12014-12-04 10:27:42 -080012046/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012047 * intel_plane_destroy - destroy a plane
12048 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012049 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012050 * Common destruction function for all types of planes (primary, cursor,
12051 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012052 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012053void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012054{
12055 struct intel_plane *intel_plane = to_intel_plane(plane);
12056 drm_plane_cleanup(plane);
12057 kfree(intel_plane);
12058}
12059
Matt Roper65a3fea2015-01-21 16:35:42 -080012060const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper3f678c92015-01-30 16:22:37 -080012061 .update_plane = drm_atomic_helper_update_plane,
12062 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012063 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012064 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012065 .atomic_get_property = intel_plane_atomic_get_property,
12066 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012067 .atomic_duplicate_state = intel_plane_duplicate_state,
12068 .atomic_destroy_state = intel_plane_destroy_state,
12069
Matt Roper465c1202014-05-29 08:06:54 -070012070};
12071
12072static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12073 int pipe)
12074{
12075 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012076 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012077 const uint32_t *intel_primary_formats;
12078 int num_formats;
12079
12080 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12081 if (primary == NULL)
12082 return NULL;
12083
Matt Roper8e7d6882015-01-21 16:35:41 -080012084 state = intel_create_plane_state(&primary->base);
12085 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012086 kfree(primary);
12087 return NULL;
12088 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012089 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012090
Matt Roper465c1202014-05-29 08:06:54 -070012091 primary->can_scale = false;
12092 primary->max_downscale = 1;
12093 primary->pipe = pipe;
12094 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012095 primary->check_plane = intel_check_primary_plane;
12096 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012097 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12098 primary->plane = !pipe;
12099
12100 if (INTEL_INFO(dev)->gen <= 3) {
12101 intel_primary_formats = intel_primary_formats_gen2;
12102 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12103 } else {
12104 intel_primary_formats = intel_primary_formats_gen4;
12105 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12106 }
12107
12108 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012109 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012110 intel_primary_formats, num_formats,
12111 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012112
12113 if (INTEL_INFO(dev)->gen >= 4) {
12114 if (!dev->mode_config.rotation_property)
12115 dev->mode_config.rotation_property =
12116 drm_mode_create_rotation_property(dev,
12117 BIT(DRM_ROTATE_0) |
12118 BIT(DRM_ROTATE_180));
12119 if (dev->mode_config.rotation_property)
12120 drm_object_attach_property(&primary->base.base,
12121 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012122 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012123 }
12124
Matt Roperea2c67b2014-12-23 10:41:52 -080012125 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12126
Matt Roper465c1202014-05-29 08:06:54 -070012127 return &primary->base;
12128}
12129
Matt Roper3d7d6512014-06-10 08:28:13 -070012130static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012131intel_check_cursor_plane(struct drm_plane *plane,
12132 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012133{
Matt Roper2b875c22014-12-01 15:40:13 -080012134 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012135 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012136 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012137 struct drm_rect *dest = &state->dst;
12138 struct drm_rect *src = &state->src;
12139 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012140 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012141 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012142 unsigned stride;
12143 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012144
Matt Roperea2c67b2014-12-23 10:41:52 -080012145 crtc = crtc ? crtc : plane->crtc;
12146 intel_crtc = to_intel_crtc(crtc);
12147
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012148 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012149 src, dest, clip,
12150 DRM_PLANE_HELPER_NO_SCALING,
12151 DRM_PLANE_HELPER_NO_SCALING,
12152 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012153 if (ret)
12154 return ret;
12155
12156
12157 /* if we want to turn off the cursor ignore width and height */
12158 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012159 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012160
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012161 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012162 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12163 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12164 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012165 return -EINVAL;
12166 }
12167
Matt Roperea2c67b2014-12-23 10:41:52 -080012168 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12169 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012170 DRM_DEBUG_KMS("buffer is too small\n");
12171 return -ENOMEM;
12172 }
12173
Gustavo Padovane391ea82014-09-24 14:20:25 -030012174 if (fb == crtc->cursor->fb)
12175 return 0;
12176
Tvrtko Ursulin6a418fc2015-02-10 17:16:14 +000012177 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012178 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12179 ret = -EINVAL;
12180 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012181
Matt Roper32b7eee2014-12-24 07:59:06 -080012182finish:
12183 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012184 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012185 intel_crtc->atomic.update_wm = true;
12186
12187 intel_crtc->atomic.fb_bits |=
12188 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12189 }
12190
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012191 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012192}
12193
Matt Roperf4a2cf22014-12-01 15:40:12 -080012194static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012195intel_commit_cursor_plane(struct drm_plane *plane,
12196 struct intel_plane_state *state)
12197{
Matt Roper2b875c22014-12-01 15:40:13 -080012198 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012199 struct drm_device *dev = plane->dev;
12200 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012201 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012202 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012203 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012204
Matt Roperea2c67b2014-12-23 10:41:52 -080012205 crtc = crtc ? crtc : plane->crtc;
12206 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012207
Matt Roperea2c67b2014-12-23 10:41:52 -080012208 plane->fb = state->base.fb;
12209 crtc->cursor_x = state->base.crtc_x;
12210 crtc->cursor_y = state->base.crtc_y;
12211
Sonika Jindala919db92014-10-23 07:41:33 -070012212 intel_plane->obj = obj;
12213
Gustavo Padovana912f122014-12-01 15:40:10 -080012214 if (intel_crtc->cursor_bo == obj)
12215 goto update;
12216
Matt Roperf4a2cf22014-12-01 15:40:12 -080012217 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012218 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012219 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012220 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012221 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012222 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012223
Gustavo Padovana912f122014-12-01 15:40:10 -080012224 intel_crtc->cursor_addr = addr;
12225 intel_crtc->cursor_bo = obj;
12226update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012227 intel_crtc->cursor_width = state->base.crtc_w;
12228 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012229
Matt Roper32b7eee2014-12-24 07:59:06 -080012230 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012231 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012232}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012233
Matt Roper3d7d6512014-06-10 08:28:13 -070012234static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12235 int pipe)
12236{
12237 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012238 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012239
12240 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12241 if (cursor == NULL)
12242 return NULL;
12243
Matt Roper8e7d6882015-01-21 16:35:41 -080012244 state = intel_create_plane_state(&cursor->base);
12245 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012246 kfree(cursor);
12247 return NULL;
12248 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012249 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012250
Matt Roper3d7d6512014-06-10 08:28:13 -070012251 cursor->can_scale = false;
12252 cursor->max_downscale = 1;
12253 cursor->pipe = pipe;
12254 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012255 cursor->check_plane = intel_check_cursor_plane;
12256 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012257
12258 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012259 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012260 intel_cursor_formats,
12261 ARRAY_SIZE(intel_cursor_formats),
12262 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012263
12264 if (INTEL_INFO(dev)->gen >= 4) {
12265 if (!dev->mode_config.rotation_property)
12266 dev->mode_config.rotation_property =
12267 drm_mode_create_rotation_property(dev,
12268 BIT(DRM_ROTATE_0) |
12269 BIT(DRM_ROTATE_180));
12270 if (dev->mode_config.rotation_property)
12271 drm_object_attach_property(&cursor->base.base,
12272 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012273 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012274 }
12275
Matt Roperea2c67b2014-12-23 10:41:52 -080012276 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12277
Matt Roper3d7d6512014-06-10 08:28:13 -070012278 return &cursor->base;
12279}
12280
Hannes Ederb358d0a2008-12-18 21:18:47 +010012281static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012282{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012283 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012284 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012285 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012286 struct drm_plane *primary = NULL;
12287 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012288 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012289
Daniel Vetter955382f2013-09-19 14:05:45 +020012290 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012291 if (intel_crtc == NULL)
12292 return;
12293
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012294 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12295 if (!crtc_state)
12296 goto fail;
12297 intel_crtc_set_state(intel_crtc, crtc_state);
12298
Matt Roper465c1202014-05-29 08:06:54 -070012299 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012300 if (!primary)
12301 goto fail;
12302
12303 cursor = intel_cursor_plane_create(dev, pipe);
12304 if (!cursor)
12305 goto fail;
12306
Matt Roper465c1202014-05-29 08:06:54 -070012307 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012308 cursor, &intel_crtc_funcs);
12309 if (ret)
12310 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012311
12312 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012313 for (i = 0; i < 256; i++) {
12314 intel_crtc->lut_r[i] = i;
12315 intel_crtc->lut_g[i] = i;
12316 intel_crtc->lut_b[i] = i;
12317 }
12318
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012319 /*
12320 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012321 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012322 */
Jesse Barnes80824002009-09-10 15:28:06 -070012323 intel_crtc->pipe = pipe;
12324 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012325 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012326 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012327 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012328 }
12329
Chris Wilson4b0e3332014-05-30 16:35:26 +030012330 intel_crtc->cursor_base = ~0;
12331 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012332 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012333
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012334 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12335 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12336 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12337 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12338
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012339 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12340
Jesse Barnes79e53942008-11-07 14:24:08 -080012341 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012342
12343 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012344 return;
12345
12346fail:
12347 if (primary)
12348 drm_plane_cleanup(primary);
12349 if (cursor)
12350 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012351 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012352 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012353}
12354
Jesse Barnes752aa882013-10-31 18:55:49 +020012355enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12356{
12357 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012358 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012359
Rob Clark51fd3712013-11-19 12:10:12 -050012360 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012361
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012362 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012363 return INVALID_PIPE;
12364
12365 return to_intel_crtc(encoder->crtc)->pipe;
12366}
12367
Carl Worth08d7b3d2009-04-29 14:43:54 -070012368int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012369 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012370{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012371 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012372 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012373 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012374
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012375 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12376 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012377
Rob Clark7707e652014-07-17 23:30:04 -040012378 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012379
Rob Clark7707e652014-07-17 23:30:04 -040012380 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012381 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012382 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012383 }
12384
Rob Clark7707e652014-07-17 23:30:04 -040012385 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012386 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012387
Daniel Vetterc05422d2009-08-11 16:05:30 +020012388 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012389}
12390
Daniel Vetter66a92782012-07-12 20:08:18 +020012391static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012392{
Daniel Vetter66a92782012-07-12 20:08:18 +020012393 struct drm_device *dev = encoder->base.dev;
12394 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012395 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012396 int entry = 0;
12397
Damien Lespiaub2784e12014-08-05 11:29:37 +010012398 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012399 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012400 index_mask |= (1 << entry);
12401
Jesse Barnes79e53942008-11-07 14:24:08 -080012402 entry++;
12403 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012404
Jesse Barnes79e53942008-11-07 14:24:08 -080012405 return index_mask;
12406}
12407
Chris Wilson4d302442010-12-14 19:21:29 +000012408static bool has_edp_a(struct drm_device *dev)
12409{
12410 struct drm_i915_private *dev_priv = dev->dev_private;
12411
12412 if (!IS_MOBILE(dev))
12413 return false;
12414
12415 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12416 return false;
12417
Damien Lespiaue3589902014-02-07 19:12:50 +000012418 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012419 return false;
12420
12421 return true;
12422}
12423
Jesse Barnes84b4e042014-06-25 08:24:29 -070012424static bool intel_crt_present(struct drm_device *dev)
12425{
12426 struct drm_i915_private *dev_priv = dev->dev_private;
12427
Damien Lespiau884497e2013-12-03 13:56:23 +000012428 if (INTEL_INFO(dev)->gen >= 9)
12429 return false;
12430
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012431 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012432 return false;
12433
12434 if (IS_CHERRYVIEW(dev))
12435 return false;
12436
12437 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12438 return false;
12439
12440 return true;
12441}
12442
Jesse Barnes79e53942008-11-07 14:24:08 -080012443static void intel_setup_outputs(struct drm_device *dev)
12444{
Eric Anholt725e30a2009-01-22 13:01:02 -080012445 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012446 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012447 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012448 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012449
Daniel Vetterc9093352013-06-06 22:22:47 +020012450 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012451
Jesse Barnes84b4e042014-06-25 08:24:29 -070012452 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012453 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012454
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012455 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012456 int found;
12457
12458 /* Haswell uses DDI functions to detect digital outputs */
12459 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12460 /* DDI A only supports eDP */
12461 if (found)
12462 intel_ddi_init(dev, PORT_A);
12463
12464 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12465 * register */
12466 found = I915_READ(SFUSE_STRAP);
12467
12468 if (found & SFUSE_STRAP_DDIB_DETECTED)
12469 intel_ddi_init(dev, PORT_B);
12470 if (found & SFUSE_STRAP_DDIC_DETECTED)
12471 intel_ddi_init(dev, PORT_C);
12472 if (found & SFUSE_STRAP_DDID_DETECTED)
12473 intel_ddi_init(dev, PORT_D);
12474 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012475 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012476 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012477
12478 if (has_edp_a(dev))
12479 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012480
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012481 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012482 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012483 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012484 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012485 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012486 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012487 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012488 }
12489
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012490 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012491 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012492
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012493 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012494 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012495
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012496 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012497 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012498
Daniel Vetter270b3042012-10-27 15:52:05 +020012499 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012500 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012501 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012502 /*
12503 * The DP_DETECTED bit is the latched state of the DDC
12504 * SDA pin at boot. However since eDP doesn't require DDC
12505 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12506 * eDP ports may have been muxed to an alternate function.
12507 * Thus we can't rely on the DP_DETECTED bit alone to detect
12508 * eDP ports. Consult the VBT as well as DP_DETECTED to
12509 * detect eDP ports.
12510 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012511 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12512 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012513 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12514 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012515 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12516 intel_dp_is_edp(dev, PORT_B))
12517 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012518
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012519 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12520 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012521 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12522 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012523 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12524 intel_dp_is_edp(dev, PORT_C))
12525 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012526
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012527 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012528 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012529 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12530 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012531 /* eDP not supported on port D, so don't check VBT */
12532 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12533 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012534 }
12535
Jani Nikula3cfca972013-08-27 15:12:26 +030012536 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012537 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012538 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012539
Paulo Zanonie2debe92013-02-18 19:00:27 -030012540 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012541 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012542 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012543 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12544 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012545 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012546 }
Ma Ling27185ae2009-08-24 13:50:23 +080012547
Imre Deake7281ea2013-05-08 13:14:08 +030012548 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012549 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012550 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012551
12552 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012553
Paulo Zanonie2debe92013-02-18 19:00:27 -030012554 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012555 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012556 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012557 }
Ma Ling27185ae2009-08-24 13:50:23 +080012558
Paulo Zanonie2debe92013-02-18 19:00:27 -030012559 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012560
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012561 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12562 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012563 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012564 }
Imre Deake7281ea2013-05-08 13:14:08 +030012565 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012566 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012567 }
Ma Ling27185ae2009-08-24 13:50:23 +080012568
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012569 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012570 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012571 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012572 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012573 intel_dvo_init(dev);
12574
Zhenyu Wang103a1962009-11-27 11:44:36 +080012575 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012576 intel_tv_init(dev);
12577
Matt Roperc6f95f22015-01-22 16:50:32 -080012578 /*
12579 * FIXME: We don't have full atomic support yet, but we want to be
12580 * able to enable/test plane updates via the atomic interface in the
12581 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12582 * will take some atomic codepaths to lookup properties during
12583 * drmModeGetConnector() that unconditionally dereference
12584 * connector->state.
12585 *
12586 * We create a dummy connector state here for each connector to ensure
12587 * the DRM core doesn't try to dereference a NULL connector->state.
12588 * The actual connector properties will never be updated or contain
12589 * useful information, but since we're doing this specifically for
12590 * testing/debug of the plane operations (and only when a specific
12591 * kernel module option is given), that shouldn't really matter.
12592 *
12593 * Once atomic support for crtc's + connectors lands, this loop should
12594 * be removed since we'll be setting up real connector state, which
12595 * will contain Intel-specific properties.
12596 */
12597 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12598 list_for_each_entry(connector,
12599 &dev->mode_config.connector_list,
12600 head) {
12601 if (!WARN_ON(connector->state)) {
12602 connector->state =
12603 kzalloc(sizeof(*connector->state),
12604 GFP_KERNEL);
12605 }
12606 }
12607 }
12608
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012609 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012610
Damien Lespiaub2784e12014-08-05 11:29:37 +010012611 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012612 encoder->base.possible_crtcs = encoder->crtc_mask;
12613 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012614 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012615 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012616
Paulo Zanonidde86e22012-12-01 12:04:25 -020012617 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012618
12619 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012620}
12621
12622static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12623{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012624 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012625 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012626
Daniel Vetteref2d6332014-02-10 18:00:38 +010012627 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012628 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012629 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012630 drm_gem_object_unreference(&intel_fb->obj->base);
12631 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012632 kfree(intel_fb);
12633}
12634
12635static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012636 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012637 unsigned int *handle)
12638{
12639 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012640 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012641
Chris Wilson05394f32010-11-08 19:18:58 +000012642 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012643}
12644
12645static const struct drm_framebuffer_funcs intel_fb_funcs = {
12646 .destroy = intel_user_framebuffer_destroy,
12647 .create_handle = intel_user_framebuffer_create_handle,
12648};
12649
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012650static int intel_framebuffer_init(struct drm_device *dev,
12651 struct intel_framebuffer *intel_fb,
12652 struct drm_mode_fb_cmd2 *mode_cmd,
12653 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012654{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012655 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012656 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012657 int ret;
12658
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012659 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12660
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012661 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12662 /* Enforce that fb modifier and tiling mode match, but only for
12663 * X-tiled. This is needed for FBC. */
12664 if (!!(obj->tiling_mode == I915_TILING_X) !=
12665 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12666 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12667 return -EINVAL;
12668 }
12669 } else {
12670 if (obj->tiling_mode == I915_TILING_X)
12671 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12672 else if (obj->tiling_mode == I915_TILING_Y) {
12673 DRM_DEBUG("No Y tiling for legacy addfb\n");
12674 return -EINVAL;
12675 }
12676 }
12677
12678 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_Y_TILED) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012679 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012680 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012681 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012682
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012683 if (mode_cmd->pitches[0] & 63) {
12684 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12685 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012686 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012687 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012688
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012689 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12690 pitch_limit = 32*1024;
12691 } else if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012692 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012693 pitch_limit = 16*1024;
12694 else
12695 pitch_limit = 32*1024;
12696 } else if (INTEL_INFO(dev)->gen >= 3) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012697 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012698 pitch_limit = 8*1024;
12699 else
12700 pitch_limit = 16*1024;
12701 } else
12702 /* XXX DSPC is limited to 4k tiled */
12703 pitch_limit = 8*1024;
12704
12705 if (mode_cmd->pitches[0] > pitch_limit) {
12706 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012707 mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED ?
12708 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012709 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012710 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012711 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012712
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012713 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012714 mode_cmd->pitches[0] != obj->stride) {
12715 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12716 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012717 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012718 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012719
Ville Syrjälä57779d02012-10-31 17:50:14 +020012720 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012721 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012722 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012723 case DRM_FORMAT_RGB565:
12724 case DRM_FORMAT_XRGB8888:
12725 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012726 break;
12727 case DRM_FORMAT_XRGB1555:
12728 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012729 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012730 DRM_DEBUG("unsupported pixel format: %s\n",
12731 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012732 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012733 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012734 break;
12735 case DRM_FORMAT_XBGR8888:
12736 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012737 case DRM_FORMAT_XRGB2101010:
12738 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012739 case DRM_FORMAT_XBGR2101010:
12740 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012741 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012742 DRM_DEBUG("unsupported pixel format: %s\n",
12743 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012744 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012745 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012746 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012747 case DRM_FORMAT_YUYV:
12748 case DRM_FORMAT_UYVY:
12749 case DRM_FORMAT_YVYU:
12750 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012751 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012752 DRM_DEBUG("unsupported pixel format: %s\n",
12753 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012754 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012755 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012756 break;
12757 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012758 DRM_DEBUG("unsupported pixel format: %s\n",
12759 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012760 return -EINVAL;
12761 }
12762
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012763 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12764 if (mode_cmd->offsets[0] != 0)
12765 return -EINVAL;
12766
Damien Lespiauec2c9812015-01-20 12:51:45 +000012767 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000012768 mode_cmd->pixel_format,
12769 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020012770 /* FIXME drm helper for size checks (especially planar formats)? */
12771 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12772 return -EINVAL;
12773
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012774 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12775 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012776 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012777
Jesse Barnes79e53942008-11-07 14:24:08 -080012778 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12779 if (ret) {
12780 DRM_ERROR("framebuffer init failed %d\n", ret);
12781 return ret;
12782 }
12783
Jesse Barnes79e53942008-11-07 14:24:08 -080012784 return 0;
12785}
12786
Jesse Barnes79e53942008-11-07 14:24:08 -080012787static struct drm_framebuffer *
12788intel_user_framebuffer_create(struct drm_device *dev,
12789 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012790 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012791{
Chris Wilson05394f32010-11-08 19:18:58 +000012792 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012793
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012794 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12795 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012796 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012797 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012798
Chris Wilsond2dff872011-04-19 08:36:26 +010012799 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012800}
12801
Daniel Vetter4520f532013-10-09 09:18:51 +020012802#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012803static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012804{
12805}
12806#endif
12807
Jesse Barnes79e53942008-11-07 14:24:08 -080012808static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012809 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012810 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080012811 .atomic_check = intel_atomic_check,
12812 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080012813};
12814
Jesse Barnese70236a2009-09-21 10:42:27 -070012815/* Set up chip specific display functions */
12816static void intel_init_display(struct drm_device *dev)
12817{
12818 struct drm_i915_private *dev_priv = dev->dev_private;
12819
Daniel Vetteree9300b2013-06-03 22:40:22 +020012820 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12821 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012822 else if (IS_CHERRYVIEW(dev))
12823 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012824 else if (IS_VALLEYVIEW(dev))
12825 dev_priv->display.find_dpll = vlv_find_best_dpll;
12826 else if (IS_PINEVIEW(dev))
12827 dev_priv->display.find_dpll = pnv_find_best_dpll;
12828 else
12829 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12830
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012831 if (INTEL_INFO(dev)->gen >= 9) {
12832 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012833 dev_priv->display.get_initial_plane_config =
12834 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012835 dev_priv->display.crtc_compute_clock =
12836 haswell_crtc_compute_clock;
12837 dev_priv->display.crtc_enable = haswell_crtc_enable;
12838 dev_priv->display.crtc_disable = haswell_crtc_disable;
12839 dev_priv->display.off = ironlake_crtc_off;
12840 dev_priv->display.update_primary_plane =
12841 skylake_update_primary_plane;
12842 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012843 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012844 dev_priv->display.get_initial_plane_config =
12845 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012846 dev_priv->display.crtc_compute_clock =
12847 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012848 dev_priv->display.crtc_enable = haswell_crtc_enable;
12849 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012850 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012851 dev_priv->display.update_primary_plane =
12852 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012853 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012854 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012855 dev_priv->display.get_initial_plane_config =
12856 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012857 dev_priv->display.crtc_compute_clock =
12858 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012859 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12860 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012861 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012862 dev_priv->display.update_primary_plane =
12863 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012864 } else if (IS_VALLEYVIEW(dev)) {
12865 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012866 dev_priv->display.get_initial_plane_config =
12867 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012868 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012869 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12870 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12871 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012872 dev_priv->display.update_primary_plane =
12873 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012874 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012875 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012876 dev_priv->display.get_initial_plane_config =
12877 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012878 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012879 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12880 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012881 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012882 dev_priv->display.update_primary_plane =
12883 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012884 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012885
Jesse Barnese70236a2009-09-21 10:42:27 -070012886 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012887 if (IS_VALLEYVIEW(dev))
12888 dev_priv->display.get_display_clock_speed =
12889 valleyview_get_display_clock_speed;
12890 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012891 dev_priv->display.get_display_clock_speed =
12892 i945_get_display_clock_speed;
12893 else if (IS_I915G(dev))
12894 dev_priv->display.get_display_clock_speed =
12895 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012896 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012897 dev_priv->display.get_display_clock_speed =
12898 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012899 else if (IS_PINEVIEW(dev))
12900 dev_priv->display.get_display_clock_speed =
12901 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012902 else if (IS_I915GM(dev))
12903 dev_priv->display.get_display_clock_speed =
12904 i915gm_get_display_clock_speed;
12905 else if (IS_I865G(dev))
12906 dev_priv->display.get_display_clock_speed =
12907 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012908 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012909 dev_priv->display.get_display_clock_speed =
12910 i855_get_display_clock_speed;
12911 else /* 852, 830 */
12912 dev_priv->display.get_display_clock_speed =
12913 i830_get_display_clock_speed;
12914
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012915 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012916 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012917 } else if (IS_GEN6(dev)) {
12918 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012919 } else if (IS_IVYBRIDGE(dev)) {
12920 /* FIXME: detect B0+ stepping and use auto training */
12921 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012922 dev_priv->display.modeset_global_resources =
12923 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012924 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012925 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012926 } else if (IS_VALLEYVIEW(dev)) {
12927 dev_priv->display.modeset_global_resources =
12928 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012929 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012930
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012931 switch (INTEL_INFO(dev)->gen) {
12932 case 2:
12933 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12934 break;
12935
12936 case 3:
12937 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12938 break;
12939
12940 case 4:
12941 case 5:
12942 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12943 break;
12944
12945 case 6:
12946 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12947 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012948 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012949 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012950 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12951 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012952 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000012953 /* Drop through - unsupported since execlist only. */
12954 default:
12955 /* Default just returns -ENODEV to indicate unsupported */
12956 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012957 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012958
12959 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012960
12961 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012962}
12963
Jesse Barnesb690e962010-07-19 13:53:12 -070012964/*
12965 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12966 * resume, or other times. This quirk makes sure that's the case for
12967 * affected systems.
12968 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012969static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012970{
12971 struct drm_i915_private *dev_priv = dev->dev_private;
12972
12973 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012974 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012975}
12976
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012977static void quirk_pipeb_force(struct drm_device *dev)
12978{
12979 struct drm_i915_private *dev_priv = dev->dev_private;
12980
12981 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12982 DRM_INFO("applying pipe b force quirk\n");
12983}
12984
Keith Packard435793d2011-07-12 14:56:22 -070012985/*
12986 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12987 */
12988static void quirk_ssc_force_disable(struct drm_device *dev)
12989{
12990 struct drm_i915_private *dev_priv = dev->dev_private;
12991 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012992 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012993}
12994
Carsten Emde4dca20e2012-03-15 15:56:26 +010012995/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012996 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12997 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012998 */
12999static void quirk_invert_brightness(struct drm_device *dev)
13000{
13001 struct drm_i915_private *dev_priv = dev->dev_private;
13002 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013003 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013004}
13005
Scot Doyle9c72cc62014-07-03 23:27:50 +000013006/* Some VBT's incorrectly indicate no backlight is present */
13007static void quirk_backlight_present(struct drm_device *dev)
13008{
13009 struct drm_i915_private *dev_priv = dev->dev_private;
13010 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13011 DRM_INFO("applying backlight present quirk\n");
13012}
13013
Jesse Barnesb690e962010-07-19 13:53:12 -070013014struct intel_quirk {
13015 int device;
13016 int subsystem_vendor;
13017 int subsystem_device;
13018 void (*hook)(struct drm_device *dev);
13019};
13020
Egbert Eich5f85f172012-10-14 15:46:38 +020013021/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13022struct intel_dmi_quirk {
13023 void (*hook)(struct drm_device *dev);
13024 const struct dmi_system_id (*dmi_id_list)[];
13025};
13026
13027static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13028{
13029 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13030 return 1;
13031}
13032
13033static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13034 {
13035 .dmi_id_list = &(const struct dmi_system_id[]) {
13036 {
13037 .callback = intel_dmi_reverse_brightness,
13038 .ident = "NCR Corporation",
13039 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13040 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13041 },
13042 },
13043 { } /* terminating entry */
13044 },
13045 .hook = quirk_invert_brightness,
13046 },
13047};
13048
Ben Widawskyc43b5632012-04-16 14:07:40 -070013049static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013050 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013051 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013052
Jesse Barnesb690e962010-07-19 13:53:12 -070013053 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13054 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13055
Jesse Barnesb690e962010-07-19 13:53:12 -070013056 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13057 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13058
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013059 /* 830 needs to leave pipe A & dpll A up */
13060 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13061
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013062 /* 830 needs to leave pipe B & dpll B up */
13063 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13064
Keith Packard435793d2011-07-12 14:56:22 -070013065 /* Lenovo U160 cannot use SSC on LVDS */
13066 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013067
13068 /* Sony Vaio Y cannot use SSC on LVDS */
13069 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013070
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013071 /* Acer Aspire 5734Z must invert backlight brightness */
13072 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13073
13074 /* Acer/eMachines G725 */
13075 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13076
13077 /* Acer/eMachines e725 */
13078 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13079
13080 /* Acer/Packard Bell NCL20 */
13081 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13082
13083 /* Acer Aspire 4736Z */
13084 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013085
13086 /* Acer Aspire 5336 */
13087 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013088
13089 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13090 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013091
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013092 /* Acer C720 Chromebook (Core i3 4005U) */
13093 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13094
jens steinb2a96012014-10-28 20:25:53 +010013095 /* Apple Macbook 2,1 (Core 2 T7400) */
13096 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13097
Scot Doyled4967d82014-07-03 23:27:52 +000013098 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13099 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013100
13101 /* HP Chromebook 14 (Celeron 2955U) */
13102 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013103};
13104
13105static void intel_init_quirks(struct drm_device *dev)
13106{
13107 struct pci_dev *d = dev->pdev;
13108 int i;
13109
13110 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13111 struct intel_quirk *q = &intel_quirks[i];
13112
13113 if (d->device == q->device &&
13114 (d->subsystem_vendor == q->subsystem_vendor ||
13115 q->subsystem_vendor == PCI_ANY_ID) &&
13116 (d->subsystem_device == q->subsystem_device ||
13117 q->subsystem_device == PCI_ANY_ID))
13118 q->hook(dev);
13119 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013120 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13121 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13122 intel_dmi_quirks[i].hook(dev);
13123 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013124}
13125
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013126/* Disable the VGA plane that we never use */
13127static void i915_disable_vga(struct drm_device *dev)
13128{
13129 struct drm_i915_private *dev_priv = dev->dev_private;
13130 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013131 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013132
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013133 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013134 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013135 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013136 sr1 = inb(VGA_SR_DATA);
13137 outb(sr1 | 1<<5, VGA_SR_DATA);
13138 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13139 udelay(300);
13140
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013141 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013142 POSTING_READ(vga_reg);
13143}
13144
Daniel Vetterf8175862012-04-10 15:50:11 +020013145void intel_modeset_init_hw(struct drm_device *dev)
13146{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013147 intel_prepare_ddi(dev);
13148
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013149 if (IS_VALLEYVIEW(dev))
13150 vlv_update_cdclk(dev);
13151
Daniel Vetterf8175862012-04-10 15:50:11 +020013152 intel_init_clock_gating(dev);
13153
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013154 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013155}
13156
Jesse Barnes79e53942008-11-07 14:24:08 -080013157void intel_modeset_init(struct drm_device *dev)
13158{
Jesse Barnes652c3932009-08-17 13:31:43 -070013159 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013160 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013161 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013162 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013163
13164 drm_mode_config_init(dev);
13165
13166 dev->mode_config.min_width = 0;
13167 dev->mode_config.min_height = 0;
13168
Dave Airlie019d96c2011-09-29 16:20:42 +010013169 dev->mode_config.preferred_depth = 24;
13170 dev->mode_config.prefer_shadow = 1;
13171
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013172 dev->mode_config.allow_fb_modifiers = true;
13173
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013174 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013175
Jesse Barnesb690e962010-07-19 13:53:12 -070013176 intel_init_quirks(dev);
13177
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013178 intel_init_pm(dev);
13179
Ben Widawskye3c74752013-04-05 13:12:39 -070013180 if (INTEL_INFO(dev)->num_pipes == 0)
13181 return;
13182
Jesse Barnese70236a2009-09-21 10:42:27 -070013183 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013184 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013185
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013186 if (IS_GEN2(dev)) {
13187 dev->mode_config.max_width = 2048;
13188 dev->mode_config.max_height = 2048;
13189 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013190 dev->mode_config.max_width = 4096;
13191 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013192 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013193 dev->mode_config.max_width = 8192;
13194 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013195 }
Damien Lespiau068be562014-03-28 14:17:49 +000013196
Ville Syrjälädc41c152014-08-13 11:57:05 +030013197 if (IS_845G(dev) || IS_I865G(dev)) {
13198 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13199 dev->mode_config.cursor_height = 1023;
13200 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013201 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13202 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13203 } else {
13204 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13205 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13206 }
13207
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013208 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013209
Zhao Yakui28c97732009-10-09 11:39:41 +080013210 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013211 INTEL_INFO(dev)->num_pipes,
13212 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013213
Damien Lespiau055e3932014-08-18 13:49:10 +010013214 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013215 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013216 for_each_sprite(pipe, sprite) {
13217 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013218 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013219 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013220 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013221 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013222 }
13223
Jesse Barnesf42bb702013-12-16 16:34:23 -080013224 intel_init_dpio(dev);
13225
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013226 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013227
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013228 /* Just disable it once at startup */
13229 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013230 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013231
13232 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013233 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013234
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013235 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013236 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013237 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013238
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013239 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013240 if (!crtc->active)
13241 continue;
13242
Jesse Barnes46f297f2014-03-07 08:57:48 -080013243 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013244 * Note that reserving the BIOS fb up front prevents us
13245 * from stuffing other stolen allocations like the ring
13246 * on top. This prevents some ugliness at boot time, and
13247 * can even allow for smooth boot transitions if the BIOS
13248 * fb is large enough for the active pipe configuration.
13249 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013250 if (dev_priv->display.get_initial_plane_config) {
13251 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013252 &crtc->plane_config);
13253 /*
13254 * If the fb is shared between multiple heads, we'll
13255 * just get the first one.
13256 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013257 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013258 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013259 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013260}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013261
Daniel Vetter7fad7982012-07-04 17:51:47 +020013262static void intel_enable_pipe_a(struct drm_device *dev)
13263{
13264 struct intel_connector *connector;
13265 struct drm_connector *crt = NULL;
13266 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013267 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013268
13269 /* We can't just switch on the pipe A, we need to set things up with a
13270 * proper mode and output configuration. As a gross hack, enable pipe A
13271 * by enabling the load detect pipe once. */
13272 list_for_each_entry(connector,
13273 &dev->mode_config.connector_list,
13274 base.head) {
13275 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13276 crt = &connector->base;
13277 break;
13278 }
13279 }
13280
13281 if (!crt)
13282 return;
13283
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013284 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13285 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013286}
13287
Daniel Vetterfa555832012-10-10 23:14:00 +020013288static bool
13289intel_check_plane_mapping(struct intel_crtc *crtc)
13290{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013291 struct drm_device *dev = crtc->base.dev;
13292 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013293 u32 reg, val;
13294
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013295 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013296 return true;
13297
13298 reg = DSPCNTR(!crtc->plane);
13299 val = I915_READ(reg);
13300
13301 if ((val & DISPLAY_PLANE_ENABLE) &&
13302 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13303 return false;
13304
13305 return true;
13306}
13307
Daniel Vetter24929352012-07-02 20:28:59 +020013308static void intel_sanitize_crtc(struct intel_crtc *crtc)
13309{
13310 struct drm_device *dev = crtc->base.dev;
13311 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013312 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013313
Daniel Vetter24929352012-07-02 20:28:59 +020013314 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013315 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013316 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13317
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013318 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013319 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013320 if (crtc->active) {
13321 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013322 drm_crtc_vblank_on(&crtc->base);
13323 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013324
Daniel Vetter24929352012-07-02 20:28:59 +020013325 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013326 * disable the crtc (and hence change the state) if it is wrong. Note
13327 * that gen4+ has a fixed plane -> pipe mapping. */
13328 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013329 struct intel_connector *connector;
13330 bool plane;
13331
Daniel Vetter24929352012-07-02 20:28:59 +020013332 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13333 crtc->base.base.id);
13334
13335 /* Pipe has the wrong plane attached and the plane is active.
13336 * Temporarily change the plane mapping and disable everything
13337 * ... */
13338 plane = crtc->plane;
13339 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013340 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013341 dev_priv->display.crtc_disable(&crtc->base);
13342 crtc->plane = plane;
13343
13344 /* ... and break all links. */
13345 list_for_each_entry(connector, &dev->mode_config.connector_list,
13346 base.head) {
13347 if (connector->encoder->base.crtc != &crtc->base)
13348 continue;
13349
Egbert Eich7f1950f2014-04-25 10:56:22 +020013350 connector->base.dpms = DRM_MODE_DPMS_OFF;
13351 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013352 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013353 /* multiple connectors may have the same encoder:
13354 * handle them and break crtc link separately */
13355 list_for_each_entry(connector, &dev->mode_config.connector_list,
13356 base.head)
13357 if (connector->encoder->base.crtc == &crtc->base) {
13358 connector->encoder->base.crtc = NULL;
13359 connector->encoder->connectors_active = false;
13360 }
Daniel Vetter24929352012-07-02 20:28:59 +020013361
13362 WARN_ON(crtc->active);
13363 crtc->base.enabled = false;
13364 }
Daniel Vetter24929352012-07-02 20:28:59 +020013365
Daniel Vetter7fad7982012-07-04 17:51:47 +020013366 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13367 crtc->pipe == PIPE_A && !crtc->active) {
13368 /* BIOS forgot to enable pipe A, this mostly happens after
13369 * resume. Force-enable the pipe to fix this, the update_dpms
13370 * call below we restore the pipe to the right state, but leave
13371 * the required bits on. */
13372 intel_enable_pipe_a(dev);
13373 }
13374
Daniel Vetter24929352012-07-02 20:28:59 +020013375 /* Adjust the state of the output pipe according to whether we
13376 * have active connectors/encoders. */
13377 intel_crtc_update_dpms(&crtc->base);
13378
13379 if (crtc->active != crtc->base.enabled) {
13380 struct intel_encoder *encoder;
13381
13382 /* This can happen either due to bugs in the get_hw_state
13383 * functions or because the pipe is force-enabled due to the
13384 * pipe A quirk. */
13385 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13386 crtc->base.base.id,
13387 crtc->base.enabled ? "enabled" : "disabled",
13388 crtc->active ? "enabled" : "disabled");
13389
13390 crtc->base.enabled = crtc->active;
13391
13392 /* Because we only establish the connector -> encoder ->
13393 * crtc links if something is active, this means the
13394 * crtc is now deactivated. Break the links. connector
13395 * -> encoder links are only establish when things are
13396 * actually up, hence no need to break them. */
13397 WARN_ON(crtc->active);
13398
13399 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13400 WARN_ON(encoder->connectors_active);
13401 encoder->base.crtc = NULL;
13402 }
13403 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013404
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013405 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013406 /*
13407 * We start out with underrun reporting disabled to avoid races.
13408 * For correct bookkeeping mark this on active crtcs.
13409 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013410 * Also on gmch platforms we dont have any hardware bits to
13411 * disable the underrun reporting. Which means we need to start
13412 * out with underrun reporting disabled also on inactive pipes,
13413 * since otherwise we'll complain about the garbage we read when
13414 * e.g. coming up after runtime pm.
13415 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013416 * No protection against concurrent access is required - at
13417 * worst a fifo underrun happens which also sets this to false.
13418 */
13419 crtc->cpu_fifo_underrun_disabled = true;
13420 crtc->pch_fifo_underrun_disabled = true;
13421 }
Daniel Vetter24929352012-07-02 20:28:59 +020013422}
13423
13424static void intel_sanitize_encoder(struct intel_encoder *encoder)
13425{
13426 struct intel_connector *connector;
13427 struct drm_device *dev = encoder->base.dev;
13428
13429 /* We need to check both for a crtc link (meaning that the
13430 * encoder is active and trying to read from a pipe) and the
13431 * pipe itself being active. */
13432 bool has_active_crtc = encoder->base.crtc &&
13433 to_intel_crtc(encoder->base.crtc)->active;
13434
13435 if (encoder->connectors_active && !has_active_crtc) {
13436 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13437 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013438 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013439
13440 /* Connector is active, but has no active pipe. This is
13441 * fallout from our resume register restoring. Disable
13442 * the encoder manually again. */
13443 if (encoder->base.crtc) {
13444 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13445 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013446 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013447 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013448 if (encoder->post_disable)
13449 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013450 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013451 encoder->base.crtc = NULL;
13452 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013453
13454 /* Inconsistent output/port/pipe state happens presumably due to
13455 * a bug in one of the get_hw_state functions. Or someplace else
13456 * in our code, like the register restore mess on resume. Clamp
13457 * things to off as a safer default. */
13458 list_for_each_entry(connector,
13459 &dev->mode_config.connector_list,
13460 base.head) {
13461 if (connector->encoder != encoder)
13462 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013463 connector->base.dpms = DRM_MODE_DPMS_OFF;
13464 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013465 }
13466 }
13467 /* Enabled encoders without active connectors will be fixed in
13468 * the crtc fixup. */
13469}
13470
Imre Deak04098752014-02-18 00:02:16 +020013471void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013472{
13473 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013474 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013475
Imre Deak04098752014-02-18 00:02:16 +020013476 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13477 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13478 i915_disable_vga(dev);
13479 }
13480}
13481
13482void i915_redisable_vga(struct drm_device *dev)
13483{
13484 struct drm_i915_private *dev_priv = dev->dev_private;
13485
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013486 /* This function can be called both from intel_modeset_setup_hw_state or
13487 * at a very early point in our resume sequence, where the power well
13488 * structures are not yet restored. Since this function is at a very
13489 * paranoid "someone might have enabled VGA while we were not looking"
13490 * level, just check if the power well is enabled instead of trying to
13491 * follow the "don't touch the power well if we don't need it" policy
13492 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013493 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013494 return;
13495
Imre Deak04098752014-02-18 00:02:16 +020013496 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013497}
13498
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013499static bool primary_get_hw_state(struct intel_crtc *crtc)
13500{
13501 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13502
13503 if (!crtc->active)
13504 return false;
13505
13506 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13507}
13508
Daniel Vetter30e984d2013-06-05 13:34:17 +020013509static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013510{
13511 struct drm_i915_private *dev_priv = dev->dev_private;
13512 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013513 struct intel_crtc *crtc;
13514 struct intel_encoder *encoder;
13515 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013516 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013517
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013518 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013519 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013520
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013521 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013522
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013523 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013524 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013525
13526 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013527 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013528
13529 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13530 crtc->base.base.id,
13531 crtc->active ? "enabled" : "disabled");
13532 }
13533
Daniel Vetter53589012013-06-05 13:34:16 +020013534 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13535 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13536
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013537 pll->on = pll->get_hw_state(dev_priv, pll,
13538 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013539 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013540 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013541 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013542 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013543 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013544 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013545 }
Daniel Vetter53589012013-06-05 13:34:16 +020013546 }
Daniel Vetter53589012013-06-05 13:34:16 +020013547
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013548 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013549 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013550
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013551 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013552 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013553 }
13554
Damien Lespiaub2784e12014-08-05 11:29:37 +010013555 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013556 pipe = 0;
13557
13558 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013559 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13560 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013561 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013562 } else {
13563 encoder->base.crtc = NULL;
13564 }
13565
13566 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013567 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013568 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013569 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013570 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013571 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013572 }
13573
13574 list_for_each_entry(connector, &dev->mode_config.connector_list,
13575 base.head) {
13576 if (connector->get_hw_state(connector)) {
13577 connector->base.dpms = DRM_MODE_DPMS_ON;
13578 connector->encoder->connectors_active = true;
13579 connector->base.encoder = &connector->encoder->base;
13580 } else {
13581 connector->base.dpms = DRM_MODE_DPMS_OFF;
13582 connector->base.encoder = NULL;
13583 }
13584 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13585 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013586 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013587 connector->base.encoder ? "enabled" : "disabled");
13588 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013589}
13590
13591/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13592 * and i915 state tracking structures. */
13593void intel_modeset_setup_hw_state(struct drm_device *dev,
13594 bool force_restore)
13595{
13596 struct drm_i915_private *dev_priv = dev->dev_private;
13597 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013598 struct intel_crtc *crtc;
13599 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013600 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013601
13602 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013603
Jesse Barnesbabea612013-06-26 18:57:38 +030013604 /*
13605 * Now that we have the config, copy it to each CRTC struct
13606 * Note that this could go away if we move to using crtc_config
13607 * checking everywhere.
13608 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013609 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013610 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013611 intel_mode_from_pipe_config(&crtc->base.mode,
13612 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013613 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13614 crtc->base.base.id);
13615 drm_mode_debug_printmodeline(&crtc->base.mode);
13616 }
13617 }
13618
Daniel Vetter24929352012-07-02 20:28:59 +020013619 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013620 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013621 intel_sanitize_encoder(encoder);
13622 }
13623
Damien Lespiau055e3932014-08-18 13:49:10 +010013624 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013625 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13626 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013627 intel_dump_pipe_config(crtc, crtc->config,
13628 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013629 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013630
Daniel Vetter35c95372013-07-17 06:55:04 +020013631 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13632 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13633
13634 if (!pll->on || pll->active)
13635 continue;
13636
13637 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13638
13639 pll->disable(dev_priv, pll);
13640 pll->on = false;
13641 }
13642
Pradeep Bhat30789992014-11-04 17:06:45 +000013643 if (IS_GEN9(dev))
13644 skl_wm_get_hw_state(dev);
13645 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013646 ilk_wm_get_hw_state(dev);
13647
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013648 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013649 i915_redisable_vga(dev);
13650
Daniel Vetterf30da182013-04-11 20:22:50 +020013651 /*
13652 * We need to use raw interfaces for restoring state to avoid
13653 * checking (bogus) intermediate states.
13654 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013655 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013656 struct drm_crtc *crtc =
13657 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013658
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013659 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13660 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013661 }
13662 } else {
13663 intel_modeset_update_staged_output_state(dev);
13664 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013665
13666 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013667}
13668
13669void intel_modeset_gem_init(struct drm_device *dev)
13670{
Jesse Barnes92122782014-10-09 12:57:42 -070013671 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013672 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013673 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013674
Imre Deakae484342014-03-31 15:10:44 +030013675 mutex_lock(&dev->struct_mutex);
13676 intel_init_gt_powersave(dev);
13677 mutex_unlock(&dev->struct_mutex);
13678
Jesse Barnes92122782014-10-09 12:57:42 -070013679 /*
13680 * There may be no VBT; and if the BIOS enabled SSC we can
13681 * just keep using it to avoid unnecessary flicker. Whereas if the
13682 * BIOS isn't using it, don't assume it will work even if the VBT
13683 * indicates as much.
13684 */
13685 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13686 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13687 DREF_SSC1_ENABLE);
13688
Chris Wilson1833b132012-05-09 11:56:28 +010013689 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013690
13691 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013692
13693 /*
13694 * Make sure any fbs we allocated at startup are properly
13695 * pinned & fenced. When we do the allocation it's too early
13696 * for this.
13697 */
13698 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013699 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013700 obj = intel_fb_obj(c->primary->fb);
13701 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013702 continue;
13703
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013704 if (intel_pin_and_fence_fb_obj(c->primary,
13705 c->primary->fb,
13706 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013707 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13708 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013709 drm_framebuffer_unreference(c->primary->fb);
13710 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013711 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013712 }
13713 }
13714 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013715
13716 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013717}
13718
Imre Deak4932e2c2014-02-11 17:12:48 +020013719void intel_connector_unregister(struct intel_connector *intel_connector)
13720{
13721 struct drm_connector *connector = &intel_connector->base;
13722
13723 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013724 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013725}
13726
Jesse Barnes79e53942008-11-07 14:24:08 -080013727void intel_modeset_cleanup(struct drm_device *dev)
13728{
Jesse Barnes652c3932009-08-17 13:31:43 -070013729 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013730 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013731
Imre Deak2eb52522014-11-19 15:30:05 +020013732 intel_disable_gt_powersave(dev);
13733
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013734 intel_backlight_unregister(dev);
13735
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013736 /*
13737 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013738 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013739 * experience fancy races otherwise.
13740 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013741 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013742
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013743 /*
13744 * Due to the hpd irq storm handling the hotplug work can re-arm the
13745 * poll handlers. Hence disable polling after hpd handling is shut down.
13746 */
Keith Packardf87ea762010-10-03 19:36:26 -070013747 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013748
Jesse Barnes652c3932009-08-17 13:31:43 -070013749 mutex_lock(&dev->struct_mutex);
13750
Jesse Barnes723bfd72010-10-07 16:01:13 -070013751 intel_unregister_dsm_handler();
13752
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013753 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013754
Daniel Vetter930ebb42012-06-29 23:32:16 +020013755 ironlake_teardown_rc6(dev);
13756
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013757 mutex_unlock(&dev->struct_mutex);
13758
Chris Wilson1630fe72011-07-08 12:22:42 +010013759 /* flush any delayed tasks or pending work */
13760 flush_scheduled_work();
13761
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013762 /* destroy the backlight and sysfs files before encoders/connectors */
13763 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013764 struct intel_connector *intel_connector;
13765
13766 intel_connector = to_intel_connector(connector);
13767 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013768 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013769
Jesse Barnes79e53942008-11-07 14:24:08 -080013770 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013771
13772 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013773
13774 mutex_lock(&dev->struct_mutex);
13775 intel_cleanup_gt_powersave(dev);
13776 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013777}
13778
Dave Airlie28d52042009-09-21 14:33:58 +100013779/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013780 * Return which encoder is currently attached for connector.
13781 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013782struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013783{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013784 return &intel_attached_encoder(connector)->base;
13785}
Jesse Barnes79e53942008-11-07 14:24:08 -080013786
Chris Wilsondf0e9242010-09-09 16:20:55 +010013787void intel_connector_attach_encoder(struct intel_connector *connector,
13788 struct intel_encoder *encoder)
13789{
13790 connector->encoder = encoder;
13791 drm_mode_connector_attach_encoder(&connector->base,
13792 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013793}
Dave Airlie28d52042009-09-21 14:33:58 +100013794
13795/*
13796 * set vga decode state - true == enable VGA decode
13797 */
13798int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13799{
13800 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013801 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013802 u16 gmch_ctrl;
13803
Chris Wilson75fa0412014-02-07 18:37:02 -020013804 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13805 DRM_ERROR("failed to read control word\n");
13806 return -EIO;
13807 }
13808
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013809 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13810 return 0;
13811
Dave Airlie28d52042009-09-21 14:33:58 +100013812 if (state)
13813 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13814 else
13815 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013816
13817 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13818 DRM_ERROR("failed to write control word\n");
13819 return -EIO;
13820 }
13821
Dave Airlie28d52042009-09-21 14:33:58 +100013822 return 0;
13823}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013824
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013825struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013826
13827 u32 power_well_driver;
13828
Chris Wilson63b66e52013-08-08 15:12:06 +020013829 int num_transcoders;
13830
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013831 struct intel_cursor_error_state {
13832 u32 control;
13833 u32 position;
13834 u32 base;
13835 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013836 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013837
13838 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013839 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013840 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013841 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013842 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013843
13844 struct intel_plane_error_state {
13845 u32 control;
13846 u32 stride;
13847 u32 size;
13848 u32 pos;
13849 u32 addr;
13850 u32 surface;
13851 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013852 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013853
13854 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013855 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013856 enum transcoder cpu_transcoder;
13857
13858 u32 conf;
13859
13860 u32 htotal;
13861 u32 hblank;
13862 u32 hsync;
13863 u32 vtotal;
13864 u32 vblank;
13865 u32 vsync;
13866 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013867};
13868
13869struct intel_display_error_state *
13870intel_display_capture_error_state(struct drm_device *dev)
13871{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013872 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013873 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013874 int transcoders[] = {
13875 TRANSCODER_A,
13876 TRANSCODER_B,
13877 TRANSCODER_C,
13878 TRANSCODER_EDP,
13879 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013880 int i;
13881
Chris Wilson63b66e52013-08-08 15:12:06 +020013882 if (INTEL_INFO(dev)->num_pipes == 0)
13883 return NULL;
13884
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013885 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013886 if (error == NULL)
13887 return NULL;
13888
Imre Deak190be112013-11-25 17:15:31 +020013889 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013890 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13891
Damien Lespiau055e3932014-08-18 13:49:10 +010013892 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013893 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013894 __intel_display_power_is_enabled(dev_priv,
13895 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013896 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013897 continue;
13898
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013899 error->cursor[i].control = I915_READ(CURCNTR(i));
13900 error->cursor[i].position = I915_READ(CURPOS(i));
13901 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013902
13903 error->plane[i].control = I915_READ(DSPCNTR(i));
13904 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013905 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013906 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013907 error->plane[i].pos = I915_READ(DSPPOS(i));
13908 }
Paulo Zanonica291362013-03-06 20:03:14 -030013909 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13910 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013911 if (INTEL_INFO(dev)->gen >= 4) {
13912 error->plane[i].surface = I915_READ(DSPSURF(i));
13913 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13914 }
13915
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013916 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013917
Sonika Jindal3abfce72014-07-21 15:23:43 +053013918 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013919 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013920 }
13921
13922 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13923 if (HAS_DDI(dev_priv->dev))
13924 error->num_transcoders++; /* Account for eDP. */
13925
13926 for (i = 0; i < error->num_transcoders; i++) {
13927 enum transcoder cpu_transcoder = transcoders[i];
13928
Imre Deakddf9c532013-11-27 22:02:02 +020013929 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013930 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013931 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013932 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013933 continue;
13934
Chris Wilson63b66e52013-08-08 15:12:06 +020013935 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13936
13937 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13938 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13939 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13940 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13941 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13942 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13943 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013944 }
13945
13946 return error;
13947}
13948
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013949#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13950
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013951void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013952intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013953 struct drm_device *dev,
13954 struct intel_display_error_state *error)
13955{
Damien Lespiau055e3932014-08-18 13:49:10 +010013956 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013957 int i;
13958
Chris Wilson63b66e52013-08-08 15:12:06 +020013959 if (!error)
13960 return;
13961
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013962 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013963 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013964 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013965 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013966 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013967 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013968 err_printf(m, " Power: %s\n",
13969 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013970 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013971 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013972
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013973 err_printf(m, "Plane [%d]:\n", i);
13974 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13975 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013976 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013977 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13978 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013979 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013980 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013981 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013982 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013983 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13984 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013985 }
13986
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013987 err_printf(m, "Cursor [%d]:\n", i);
13988 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13989 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13990 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013991 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013992
13993 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013994 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013995 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013996 err_printf(m, " Power: %s\n",
13997 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013998 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13999 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14000 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14001 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14002 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14003 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14004 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14005 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014006}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014007
14008void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14009{
14010 struct intel_crtc *crtc;
14011
14012 for_each_intel_crtc(dev, crtc) {
14013 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014014
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014015 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014016
14017 work = crtc->unpin_work;
14018
14019 if (work && work->event &&
14020 work->event->base.file_priv == file) {
14021 kfree(work->event);
14022 work->event = NULL;
14023 }
14024
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014025 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014026 }
14027}