blob: 03b817279a5bd63887fbccc23f2b20ef1e148c21 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100492needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001001static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001003{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001004 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001005 u32 line1, line2;
1006 u32 line_mask;
1007
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001008 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001009 line_mask = DSL_LINEMASK_GEN2;
1010 else
1011 line_mask = DSL_LINEMASK_GEN3;
1012
1013 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001014 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015 line2 = I915_READ(reg) & line_mask;
1016
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001017 return line1 != line2;
1018}
1019
1020static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1021{
1022 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1023 enum pipe pipe = crtc->pipe;
1024
1025 /* Wait for the display line to settle/start moving */
1026 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1027 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1028 pipe_name(pipe), onoff(state));
1029}
1030
1031static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1032{
1033 wait_for_pipe_scanline_moving(crtc, false);
1034}
1035
1036static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1037{
1038 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039}
1040
Ville Syrjälä4972f702017-11-29 17:37:32 +02001041static void
1042intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001044 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001045 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001047 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001048 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001049 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001052 if (intel_wait_for_register(dev_priv,
1053 reg, I965_PIPECONF_ACTIVE, 0,
1054 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001055 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001057 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_pll(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065 u32 val;
1066 bool cur_state;
1067
Ville Syrjälä649636e2015-09-22 19:50:01 +03001068 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001070 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001072 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074
Jani Nikula23538ef2013-08-27 15:12:22 +03001075/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001076void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001077{
1078 u32 val;
1079 bool cur_state;
1080
Ville Syrjäläa5805162015-05-26 20:42:30 +03001081 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001083 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001084
1085 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001086 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001087 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001088 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001089}
Jani Nikula23538ef2013-08-27 15:12:22 +03001090
Jesse Barnes040484a2011-01-03 12:14:26 -08001091static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1092 enum pipe pipe, bool state)
1093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1096 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001097
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001098 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001099 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001101 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001102 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001103 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001104 cur_state = !!(val & FDI_TX_ENABLE);
1105 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001106 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001108 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001109}
1110#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1111#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1112
1113static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1114 enum pipe pipe, bool state)
1115{
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 u32 val;
1117 bool cur_state;
1118
Ville Syrjälä649636e2015-09-22 19:50:01 +03001119 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001120 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001122 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001123 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
1125#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1126#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1127
1128static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1129 enum pipe pipe)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 u32 val;
1132
1133 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001134 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001135 return;
1136
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001138 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 return;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001142 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001143}
1144
Daniel Vetter55607e82013-06-16 21:42:39 +02001145void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001158void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001160 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 return;
1167
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001168 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001169 u32 port_sel;
1170
Imre Deak44cb7342016-08-10 14:07:29 +03001171 pp_reg = PP_CONTROL(0);
1172 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001178 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001183 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001198void assert_pipe(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001200{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001205
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001206 /* we keep both pipes enabled on 830 */
1207 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Imre Deak4feed0e2016-02-12 18:55:14 +02001210 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1211 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001214
1215 intel_display_power_put(dev_priv, power_domain);
1216 } else {
1217 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 }
1219
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001222 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223}
1224
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001227 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228
Rob Clarke2c719b2014-12-15 13:56:32 -05001229 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001230 "%s assertion failure (expected %s, current %s)\n",
1231 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232}
1233
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001234#define assert_plane_enabled(p) assert_plane(p, true)
1235#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001239 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1240 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001242 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1243 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001244}
1245
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001246static void assert_vblank_disabled(struct drm_crtc *crtc)
1247{
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001249 drm_crtc_vblank_put(crtc);
1250}
1251
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001252void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001254{
Jesse Barnes92f25842011-01-04 15:09:34 -08001255 u32 val;
1256 bool enabled;
1257
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001259 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001260 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001261 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1262 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001263}
1264
Keith Packard4e634382011-08-06 10:39:45 -07001265static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001267{
1268 if ((val & DP_PORT_EN) == 0)
1269 return false;
1270
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001271 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001272 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001273 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1274 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001275 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001276 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1277 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001278 } else {
1279 if ((val & DP_PIPE_MASK) != (pipe << 30))
1280 return false;
1281 }
1282 return true;
1283}
1284
Keith Packard1519b992011-08-06 10:35:34 -07001285static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, u32 val)
1287{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001288 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001289 return false;
1290
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001292 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001293 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001294 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001295 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1296 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001297 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001298 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001299 return false;
1300 }
1301 return true;
1302}
1303
1304static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, u32 val)
1306{
1307 if ((val & LVDS_PORT_EN) == 0)
1308 return false;
1309
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001310 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001311 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1312 return false;
1313 } else {
1314 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1315 return false;
1316 }
1317 return true;
1318}
1319
1320static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 val)
1322{
1323 if ((val & ADPA_DAC_ENABLE) == 0)
1324 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001325 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001326 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1327 return false;
1328 } else {
1329 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1330 return false;
1331 }
1332 return true;
1333}
1334
Jesse Barnes291906f2011-02-02 12:28:03 -08001335static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001336 enum pipe pipe, i915_reg_t reg,
1337 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001338{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001339 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001341 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001342 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001344 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001345 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001346 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001347}
1348
1349static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001350 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001351{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001352 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001354 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001355 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001358 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001359 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001360}
1361
1362static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe)
1364{
Jesse Barnes291906f2011-02-02 12:28:03 -08001365 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001366
Keith Packardf0575e92011-07-25 22:12:43 -07001367 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1368 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1369 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001373 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001375
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001378 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001379 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001380
Paulo Zanonie2debe92013-02-18 19:00:27 -03001381 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1382 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1383 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001384}
1385
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001386static void _vlv_enable_pll(struct intel_crtc *crtc,
1387 const struct intel_crtc_state *pipe_config)
1388{
1389 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1390 enum pipe pipe = crtc->pipe;
1391
1392 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1393 POSTING_READ(DPLL(pipe));
1394 udelay(150);
1395
Chris Wilson2c30b432016-06-30 15:32:54 +01001396 if (intel_wait_for_register(dev_priv,
1397 DPLL(pipe),
1398 DPLL_LOCK_VLV,
1399 DPLL_LOCK_VLV,
1400 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001401 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1402}
1403
Ville Syrjäläd288f652014-10-28 13:20:22 +02001404static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001405 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001407 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001408 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001409
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001411
Daniel Vetter87442f72013-06-06 00:52:17 +02001412 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001413 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001414
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001415 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1416 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001417
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001418 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1419 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001420}
1421
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001422
1423static void _chv_enable_pll(struct intel_crtc *crtc,
1424 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001425{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001426 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001427 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001428 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001429 u32 tmp;
1430
Ville Syrjäläa5805162015-05-26 20:42:30 +03001431 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001432
1433 /* Enable back the 10bit clock to display controller */
1434 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1435 tmp |= DPIO_DCLKP_EN;
1436 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1437
Ville Syrjälä54433e92015-05-26 20:42:31 +03001438 mutex_unlock(&dev_priv->sb_lock);
1439
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001440 /*
1441 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1442 */
1443 udelay(1);
1444
1445 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447
1448 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001449 if (intel_wait_for_register(dev_priv,
1450 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1451 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001452 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001453}
1454
1455static void chv_enable_pll(struct intel_crtc *crtc,
1456 const struct intel_crtc_state *pipe_config)
1457{
1458 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1459 enum pipe pipe = crtc->pipe;
1460
1461 assert_pipe_disabled(dev_priv, pipe);
1462
1463 /* PLL is protected by panel, make sure we can write it */
1464 assert_panel_unlocked(dev_priv, pipe);
1465
1466 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1467 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001468
Ville Syrjäläc2317752016-03-15 16:39:56 +02001469 if (pipe != PIPE_A) {
1470 /*
1471 * WaPixelRepeatModeFixForC0:chv
1472 *
1473 * DPLLCMD is AWOL. Use chicken bits to propagate
1474 * the value from DPLLBMD to either pipe B or C.
1475 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001476 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001477 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1478 I915_WRITE(CBR4_VLV, 0);
1479 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1480
1481 /*
1482 * DPLLB VGA mode also seems to cause problems.
1483 * We should always have it disabled.
1484 */
1485 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1486 } else {
1487 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1488 POSTING_READ(DPLL_MD(pipe));
1489 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001490}
1491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001492static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001493{
1494 struct intel_crtc *crtc;
1495 int count = 0;
1496
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001497 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001498 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001499 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1500 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001501
1502 return count;
1503}
1504
Ville Syrjälä939994d2017-09-13 17:08:56 +03001505static void i9xx_enable_pll(struct intel_crtc *crtc,
1506 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001507{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001508 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001509 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001510 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001511 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001513 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001516 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001517 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001519 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001520 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /*
1522 * It appears to be important that we don't enable this
1523 * for the current pipe before otherwise configuring the
1524 * PLL. No idea how this should be handled if multiple
1525 * DVO outputs are enabled simultaneosly.
1526 */
1527 dpll |= DPLL_DVO_2X_MODE;
1528 I915_WRITE(DPLL(!crtc->pipe),
1529 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1530 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001531
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001532 /*
1533 * Apparently we need to have VGA mode enabled prior to changing
1534 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1535 * dividers, even though the register value does change.
1536 */
1537 I915_WRITE(reg, 0);
1538
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001539 I915_WRITE(reg, dpll);
1540
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001541 /* Wait for the clocks to stabilize. */
1542 POSTING_READ(reg);
1543 udelay(150);
1544
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001545 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001546 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001547 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 } else {
1549 /* The pixel multiplier can only be updated once the
1550 * DPLL is enabled and the clocks are stable.
1551 *
1552 * So write it again.
1553 */
1554 I915_WRITE(reg, dpll);
1555 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556
1557 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001558 for (i = 0; i < 3; i++) {
1559 I915_WRITE(reg, dpll);
1560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001563}
1564
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001565static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001566{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001568 enum pipe pipe = crtc->pipe;
1569
1570 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001571 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001572 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001574 I915_WRITE(DPLL(PIPE_B),
1575 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1576 I915_WRITE(DPLL(PIPE_A),
1577 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1578 }
1579
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001580 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001581 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582 return;
1583
1584 /* Make sure the pipe isn't still relying on us */
1585 assert_pipe_disabled(dev_priv, pipe);
1586
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001587 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001588 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589}
1590
Jesse Barnesf6071162013-10-01 10:41:38 -07001591static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1592{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001593 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001594
1595 /* Make sure the pipe isn't still relying on us */
1596 assert_pipe_disabled(dev_priv, pipe);
1597
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001598 val = DPLL_INTEGRATED_REF_CLK_VLV |
1599 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1600 if (pipe != PIPE_A)
1601 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1602
Jesse Barnesf6071162013-10-01 10:41:38 -07001603 I915_WRITE(DPLL(pipe), val);
1604 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001605}
1606
1607static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1608{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001609 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001610 u32 val;
1611
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001612 /* Make sure the pipe isn't still relying on us */
1613 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001614
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001615 val = DPLL_SSC_REF_CLK_CHV |
1616 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001617 if (pipe != PIPE_A)
1618 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001619
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001620 I915_WRITE(DPLL(pipe), val);
1621 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001622
Ville Syrjäläa5805162015-05-26 20:42:30 +03001623 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
1625 /* Disable 10bit clock to display controller */
1626 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1627 val &= ~DPIO_DCLKP_EN;
1628 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1629
Ville Syrjäläa5805162015-05-26 20:42:30 +03001630 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001631}
1632
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001633void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001634 struct intel_digital_port *dport,
1635 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001636{
1637 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001638 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001639
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001640 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001641 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001642 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001643 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001644 break;
1645 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001646 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001647 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001648 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 break;
1650 case PORT_D:
1651 port_mask = DPLL_PORTD_READY_MASK;
1652 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001653 break;
1654 default:
1655 BUG();
1656 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001657
Chris Wilson370004d2016-06-30 15:32:56 +01001658 if (intel_wait_for_register(dev_priv,
1659 dpll_reg, port_mask, expected_mask,
1660 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001661 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001662 port_name(dport->base.port),
1663 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001664}
1665
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001666static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1667 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001668{
Ville Syrjälä98187832016-10-31 22:37:10 +02001669 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1670 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001671 i915_reg_t reg;
1672 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001673
Jesse Barnes040484a2011-01-03 12:14:26 -08001674 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001675 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001681 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Daniel Vetterab9412b2013-05-03 11:49:46 +02001690 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001694 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001696 * Make the BPC in transcoder be consistent with
1697 * that in pipeconf reg. For HDMI we must use 8bpc
1698 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001700 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001701 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001702 val |= PIPECONF_8BPC;
1703 else
1704 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001705 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706
1707 val &= ~TRANS_INTERLACE_MASK;
1708 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001709 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001710 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 val |= TRANS_LEGACY_INTERLACED_ILK;
1712 else
1713 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001714 else
1715 val |= TRANS_PROGRESSIVE;
1716
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001718 if (intel_wait_for_register(dev_priv,
1719 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1720 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001721 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001722}
1723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001725 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001726{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001730 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001731 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001734 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001737
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001738 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001739 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001741 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1742 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001743 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001744 else
1745 val |= TRANS_PROGRESSIVE;
1746
Daniel Vetterab9412b2013-05-03 11:49:46 +02001747 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001748 if (intel_wait_for_register(dev_priv,
1749 LPT_TRANSCONF,
1750 TRANS_STATE_ENABLE,
1751 TRANS_STATE_ENABLE,
1752 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001753 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001754}
1755
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001756static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1757 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001758{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t reg;
1760 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001761
1762 /* FDI relies on the transcoder */
1763 assert_fdi_tx_disabled(dev_priv, pipe);
1764 assert_fdi_rx_disabled(dev_priv, pipe);
1765
Jesse Barnes291906f2011-02-02 12:28:03 -08001766 /* Ports must be off as well */
1767 assert_pch_ports_disabled(dev_priv, pipe);
1768
Daniel Vetterab9412b2013-05-03 11:49:46 +02001769 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 val = I915_READ(reg);
1771 val &= ~TRANS_ENABLE;
1772 I915_WRITE(reg, val);
1773 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001774 if (intel_wait_for_register(dev_priv,
1775 reg, TRANS_STATE_ENABLE, 0,
1776 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001777 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001778
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001779 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001780 /* Workaround: Clear the timing override chicken bit again. */
1781 reg = TRANS_CHICKEN2(pipe);
1782 val = I915_READ(reg);
1783 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1784 I915_WRITE(reg, val);
1785 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001786}
1787
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001788void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 u32 val;
1791
Daniel Vetterab9412b2013-05-03 11:49:46 +02001792 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001796 if (intel_wait_for_register(dev_priv,
1797 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1798 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001799 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001800
1801 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001802 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001803 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805}
1806
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001807enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001808{
1809 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1810
Ville Syrjälä65f21302016-10-14 20:02:53 +03001811 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001812 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815}
1816
Ville Syrjälä4972f702017-11-29 17:37:32 +02001817static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1820 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1821 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001822 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 u32 val;
1825
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001826 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1827
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001828 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001829
Jesse Barnesb24e7172011-01-04 15:09:30 -08001830 /*
1831 * A pipe without a PLL won't actually be able to drive bits from
1832 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1833 * need the check.
1834 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001835 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001836 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001837 assert_dsi_pll_enabled(dev_priv);
1838 else
1839 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001840 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001841 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001843 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001844 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001845 assert_fdi_tx_pll_enabled(dev_priv,
1846 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847 }
1848 /* FIXME: assert CPU port conditions for SNB+ */
1849 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001853 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001854 /* we keep both pipes enabled on 830 */
1855 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001856 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001857 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001858
1859 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001860 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001861
1862 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001863 * Until the pipe starts PIPEDSL reads will return a stale value,
1864 * which causes an apparent vblank timestamp jump when PIPEDSL
1865 * resets to its proper value. That also messes up the frame count
1866 * when it's derived from the timestamps. So let's wait for the
1867 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001868 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001869 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001870 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871}
1872
Ville Syrjälä4972f702017-11-29 17:37:32 +02001873static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001878 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001879 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880 u32 val;
1881
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001882 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1883
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 /*
1885 * Make sure planes won't keep trying to pump pixels to us,
1886 * or we might hang the display.
1887 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001888 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001890 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001892 if ((val & PIPECONF_ENABLE) == 0)
1893 return;
1894
Ville Syrjälä67adc642014-08-15 01:21:57 +03001895 /*
1896 * Double wide has implications for planes
1897 * so best keep it disabled when not needed.
1898 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001899 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001900 val &= ~PIPECONF_DOUBLE_WIDE;
1901
1902 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001903 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001904 val &= ~PIPECONF_ENABLE;
1905
1906 I915_WRITE(reg, val);
1907 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001908 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909}
1910
Ville Syrjälä832be822016-01-12 21:08:33 +02001911static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1912{
1913 return IS_GEN2(dev_priv) ? 2048 : 4096;
1914}
1915
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001916static unsigned int
1917intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001918{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001919 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1920 unsigned int cpp = fb->format->cpp[plane];
1921
1922 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001923 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001924 return cpp;
1925 case I915_FORMAT_MOD_X_TILED:
1926 if (IS_GEN2(dev_priv))
1927 return 128;
1928 else
1929 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001930 case I915_FORMAT_MOD_Y_TILED_CCS:
1931 if (plane == 1)
1932 return 128;
1933 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001934 case I915_FORMAT_MOD_Y_TILED:
1935 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1936 return 128;
1937 else
1938 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001939 case I915_FORMAT_MOD_Yf_TILED_CCS:
1940 if (plane == 1)
1941 return 128;
1942 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001943 case I915_FORMAT_MOD_Yf_TILED:
1944 switch (cpp) {
1945 case 1:
1946 return 64;
1947 case 2:
1948 case 4:
1949 return 128;
1950 case 8:
1951 case 16:
1952 return 256;
1953 default:
1954 MISSING_CASE(cpp);
1955 return cpp;
1956 }
1957 break;
1958 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001959 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001960 return cpp;
1961 }
1962}
1963
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001964static unsigned int
1965intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001966{
Ben Widawsky2f075562017-03-24 14:29:48 -07001967 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001968 return 1;
1969 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001970 return intel_tile_size(to_i915(fb->dev)) /
1971 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001972}
1973
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001974/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001975static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001977 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1980 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001981
1982 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001983 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001984}
1985
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001986unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001987intel_fb_align_height(const struct drm_framebuffer *fb,
1988 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001989{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001990 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001991
1992 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001993}
1994
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001995unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1996{
1997 unsigned int size = 0;
1998 int i;
1999
2000 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2001 size += rot_info->plane[i].width * rot_info->plane[i].height;
2002
2003 return size;
2004}
2005
Daniel Vetter75c82a52015-10-14 16:51:04 +02002006static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002007intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2008 const struct drm_framebuffer *fb,
2009 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002010{
Chris Wilson7b92c042017-01-14 00:28:26 +00002011 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002012 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002014 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002015 }
2016}
2017
Ville Syrjäläfabac482017-03-27 21:55:43 +03002018static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2019{
2020 if (IS_I830(dev_priv))
2021 return 16 * 1024;
2022 else if (IS_I85X(dev_priv))
2023 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002024 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2025 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002026 else
2027 return 4 * 1024;
2028}
2029
Ville Syrjälä603525d2016-01-12 21:08:37 +02002030static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002031{
2032 if (INTEL_INFO(dev_priv)->gen >= 9)
2033 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002034 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002035 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002036 return 128 * 1024;
2037 else if (INTEL_INFO(dev_priv)->gen >= 4)
2038 return 4 * 1024;
2039 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002040 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002041}
2042
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002043static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2044 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002045{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2047
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002048 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002049 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 return 4096;
2051
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002053 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002054 return intel_linear_alignment(dev_priv);
2055 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002057 return 256 * 1024;
2058 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002059 case I915_FORMAT_MOD_Y_TILED_CCS:
2060 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002061 case I915_FORMAT_MOD_Y_TILED:
2062 case I915_FORMAT_MOD_Yf_TILED:
2063 return 1 * 1024 * 1024;
2064 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002065 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002066 return 0;
2067 }
2068}
2069
Chris Wilson058d88c2016-08-15 10:49:06 +01002070struct i915_vma *
2071intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002072{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002073 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002074 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002076 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002077 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002078 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002079
Matt Roperebcdd392014-07-09 16:22:11 -07002080 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2081
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002082 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002083
Ville Syrjälä3465c582016-02-15 22:54:43 +02002084 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002085
Chris Wilson693db182013-03-05 14:52:39 +00002086 /* Note that the w/a also requires 64 PTE of padding following the
2087 * bo. We currently fill all unused PTE with the shadow page and so
2088 * we should always have valid PTE following the scanout preventing
2089 * the VT-d warning.
2090 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002091 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002092 alignment = 256 * 1024;
2093
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002094 /*
2095 * Global gtt pte registers are special registers which actually forward
2096 * writes to a chunk of system memory. Which means that there is no risk
2097 * that the register values disappear as soon as we call
2098 * intel_runtime_pm_put(), so it is correct to wrap only the
2099 * pin/unpin/fence and not more.
2100 */
2101 intel_runtime_pm_get(dev_priv);
2102
Daniel Vetter9db529a2017-08-08 10:08:28 +02002103 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2104
Chris Wilson058d88c2016-08-15 10:49:06 +01002105 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002106 if (IS_ERR(vma))
2107 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002108
Chris Wilson05a20d02016-08-18 17:16:55 +01002109 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002110 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2111 * fence, whereas 965+ only requires a fence if using
2112 * framebuffer compression. For simplicity, we always, when
2113 * possible, install a fence as the cost is not that onerous.
2114 *
2115 * If we fail to fence the tiled scanout, then either the
2116 * modeset will reject the change (which is highly unlikely as
2117 * the affected systems, all but one, do not have unmappable
2118 * space) or we will not be able to enable full powersaving
2119 * techniques (also likely not to apply due to various limits
2120 * FBC and the like impose on the size of the buffer, which
2121 * presumably we violated anyway with this unmappable buffer).
2122 * Anyway, it is presumably better to stumble onwards with
2123 * something and try to run the system in a "less than optimal"
2124 * mode that matches the user configuration.
2125 */
Chris Wilson3bd40732017-10-09 09:43:56 +01002126 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002127 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002128
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002129 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002130err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002131 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2132
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002133 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002134 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002135}
2136
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002137void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002138{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002139 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson49ef5292016-08-18 17:17:00 +01002141 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002142 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002143 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002144}
2145
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002146static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2147 unsigned int rotation)
2148{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002149 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002150 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2151 else
2152 return fb->pitches[plane];
2153}
2154
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002155/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002156 * Convert the x/y offsets into a linear offset.
2157 * Only valid with 0/180 degree rotation, which is fine since linear
2158 * offset is only used with linear buffers on pre-hsw and tiled buffers
2159 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2160 */
2161u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002162 const struct intel_plane_state *state,
2163 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002164{
Ville Syrjälä29490562016-01-20 18:02:50 +02002165 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002166 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002167 unsigned int pitch = fb->pitches[plane];
2168
2169 return y * pitch + x * cpp;
2170}
2171
2172/*
2173 * Add the x/y offsets derived from fb->offsets[] to the user
2174 * specified plane src x/y offsets. The resulting x/y offsets
2175 * specify the start of scanout from the beginning of the gtt mapping.
2176 */
2177void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002178 const struct intel_plane_state *state,
2179 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002180
2181{
Ville Syrjälä29490562016-01-20 18:02:50 +02002182 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2183 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002184
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002185 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002186 *x += intel_fb->rotated[plane].x;
2187 *y += intel_fb->rotated[plane].y;
2188 } else {
2189 *x += intel_fb->normal[plane].x;
2190 *y += intel_fb->normal[plane].y;
2191 }
2192}
2193
Ville Syrjälä303ba692017-08-24 22:10:49 +03002194static u32 __intel_adjust_tile_offset(int *x, int *y,
2195 unsigned int tile_width,
2196 unsigned int tile_height,
2197 unsigned int tile_size,
2198 unsigned int pitch_tiles,
2199 u32 old_offset,
2200 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002201{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002202 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002203 unsigned int tiles;
2204
2205 WARN_ON(old_offset & (tile_size - 1));
2206 WARN_ON(new_offset & (tile_size - 1));
2207 WARN_ON(new_offset > old_offset);
2208
2209 tiles = (old_offset - new_offset) / tile_size;
2210
2211 *y += tiles / pitch_tiles * tile_height;
2212 *x += tiles % pitch_tiles * tile_width;
2213
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002214 /* minimize x in case it got needlessly big */
2215 *y += *x / pitch_pixels * tile_height;
2216 *x %= pitch_pixels;
2217
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002218 return new_offset;
2219}
2220
Ville Syrjälä303ba692017-08-24 22:10:49 +03002221static u32 _intel_adjust_tile_offset(int *x, int *y,
2222 const struct drm_framebuffer *fb, int plane,
2223 unsigned int rotation,
2224 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002225{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002226 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002227 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002228 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2229
2230 WARN_ON(new_offset > old_offset);
2231
Ben Widawsky2f075562017-03-24 14:29:48 -07002232 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002233 unsigned int tile_size, tile_width, tile_height;
2234 unsigned int pitch_tiles;
2235
2236 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002237 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002238
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002239 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002240 pitch_tiles = pitch / tile_height;
2241 swap(tile_width, tile_height);
2242 } else {
2243 pitch_tiles = pitch / (tile_width * cpp);
2244 }
2245
Ville Syrjälä303ba692017-08-24 22:10:49 +03002246 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2247 tile_size, pitch_tiles,
2248 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002249 } else {
2250 old_offset += *y * pitch + *x * cpp;
2251
2252 *y = (old_offset - new_offset) / pitch;
2253 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2254 }
2255
2256 return new_offset;
2257}
2258
2259/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002260 * Adjust the tile offset by moving the difference into
2261 * the x/y offsets.
2262 */
2263static u32 intel_adjust_tile_offset(int *x, int *y,
2264 const struct intel_plane_state *state, int plane,
2265 u32 old_offset, u32 new_offset)
2266{
2267 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2268 state->base.rotation,
2269 old_offset, new_offset);
2270}
2271
2272/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002273 * Computes the linear offset to the base tile and adjusts
2274 * x, y. bytes per pixel is assumed to be a power-of-two.
2275 *
2276 * In the 90/270 rotated case, x and y are assumed
2277 * to be already rotated to match the rotated GTT view, and
2278 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002279 *
2280 * This function is used when computing the derived information
2281 * under intel_framebuffer, so using any of that information
2282 * here is not allowed. Anything under drm_framebuffer can be
2283 * used. This is why the user has to pass in the pitch since it
2284 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002285 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002286static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2287 int *x, int *y,
2288 const struct drm_framebuffer *fb, int plane,
2289 unsigned int pitch,
2290 unsigned int rotation,
2291 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002294 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002295 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002296
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002297 if (alignment)
2298 alignment--;
2299
Ben Widawsky2f075562017-03-24 14:29:48 -07002300 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002301 unsigned int tile_size, tile_width, tile_height;
2302 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002303
Ville Syrjäläd8433102016-01-12 21:08:35 +02002304 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002305 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002306
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002307 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002308 pitch_tiles = pitch / tile_height;
2309 swap(tile_width, tile_height);
2310 } else {
2311 pitch_tiles = pitch / (tile_width * cpp);
2312 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313
Ville Syrjäläd8433102016-01-12 21:08:35 +02002314 tile_rows = *y / tile_height;
2315 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002316
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002317 tiles = *x / tile_width;
2318 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002319
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002320 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2321 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002322
Ville Syrjälä303ba692017-08-24 22:10:49 +03002323 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2324 tile_size, pitch_tiles,
2325 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002326 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002327 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002328 offset_aligned = offset & ~alignment;
2329
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002330 *y = (offset & alignment) / pitch;
2331 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002332 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002333
2334 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002335}
2336
Ville Syrjälä6687c902015-09-15 13:16:41 +03002337u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002338 const struct intel_plane_state *state,
2339 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002340{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002341 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2342 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002343 const struct drm_framebuffer *fb = state->base.fb;
2344 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002345 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002346 u32 alignment;
2347
2348 if (intel_plane->id == PLANE_CURSOR)
2349 alignment = intel_cursor_alignment(dev_priv);
2350 else
2351 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002352
2353 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2354 rotation, alignment);
2355}
2356
Ville Syrjälä303ba692017-08-24 22:10:49 +03002357/* Convert the fb->offset[] into x/y offsets */
2358static int intel_fb_offset_to_xy(int *x, int *y,
2359 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002360{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002361 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002362
Ville Syrjälä303ba692017-08-24 22:10:49 +03002363 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2364 fb->offsets[plane] % intel_tile_size(dev_priv))
2365 return -EINVAL;
2366
2367 *x = 0;
2368 *y = 0;
2369
2370 _intel_adjust_tile_offset(x, y,
2371 fb, plane, DRM_MODE_ROTATE_0,
2372 fb->offsets[plane], 0);
2373
2374 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375}
2376
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002377static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2378{
2379 switch (fb_modifier) {
2380 case I915_FORMAT_MOD_X_TILED:
2381 return I915_TILING_X;
2382 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002383 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002384 return I915_TILING_Y;
2385 default:
2386 return I915_TILING_NONE;
2387 }
2388}
2389
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002390static const struct drm_format_info ccs_formats[] = {
2391 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2392 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2393 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2394 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2395};
2396
2397static const struct drm_format_info *
2398lookup_format_info(const struct drm_format_info formats[],
2399 int num_formats, u32 format)
2400{
2401 int i;
2402
2403 for (i = 0; i < num_formats; i++) {
2404 if (formats[i].format == format)
2405 return &formats[i];
2406 }
2407
2408 return NULL;
2409}
2410
2411static const struct drm_format_info *
2412intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2413{
2414 switch (cmd->modifier[0]) {
2415 case I915_FORMAT_MOD_Y_TILED_CCS:
2416 case I915_FORMAT_MOD_Yf_TILED_CCS:
2417 return lookup_format_info(ccs_formats,
2418 ARRAY_SIZE(ccs_formats),
2419 cmd->pixel_format);
2420 default:
2421 return NULL;
2422 }
2423}
2424
Ville Syrjälä6687c902015-09-15 13:16:41 +03002425static int
2426intel_fill_fb_info(struct drm_i915_private *dev_priv,
2427 struct drm_framebuffer *fb)
2428{
2429 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2430 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2431 u32 gtt_offset_rotated = 0;
2432 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002433 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002434 unsigned int tile_size = intel_tile_size(dev_priv);
2435
2436 for (i = 0; i < num_planes; i++) {
2437 unsigned int width, height;
2438 unsigned int cpp, size;
2439 u32 offset;
2440 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002441 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002442
Ville Syrjälä353c8592016-12-14 23:30:57 +02002443 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002444 width = drm_framebuffer_plane_width(fb->width, fb, i);
2445 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002446
Ville Syrjälä303ba692017-08-24 22:10:49 +03002447 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2448 if (ret) {
2449 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2450 i, fb->offsets[i]);
2451 return ret;
2452 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002453
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002454 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2455 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2456 int hsub = fb->format->hsub;
2457 int vsub = fb->format->vsub;
2458 int tile_width, tile_height;
2459 int main_x, main_y;
2460 int ccs_x, ccs_y;
2461
2462 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002463 tile_width *= hsub;
2464 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002465
Ville Syrjälä303ba692017-08-24 22:10:49 +03002466 ccs_x = (x * hsub) % tile_width;
2467 ccs_y = (y * vsub) % tile_height;
2468 main_x = intel_fb->normal[0].x % tile_width;
2469 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002470
2471 /*
2472 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2473 * x/y offsets must match between CCS and the main surface.
2474 */
2475 if (main_x != ccs_x || main_y != ccs_y) {
2476 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2477 main_x, main_y,
2478 ccs_x, ccs_y,
2479 intel_fb->normal[0].x,
2480 intel_fb->normal[0].y,
2481 x, y);
2482 return -EINVAL;
2483 }
2484 }
2485
Ville Syrjälä6687c902015-09-15 13:16:41 +03002486 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002487 * The fence (if used) is aligned to the start of the object
2488 * so having the framebuffer wrap around across the edge of the
2489 * fenced region doesn't really work. We have no API to configure
2490 * the fence start offset within the object (nor could we probably
2491 * on gen2/3). So it's just easier if we just require that the
2492 * fb layout agrees with the fence layout. We already check that the
2493 * fb stride matches the fence stride elsewhere.
2494 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002495 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002496 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002497 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2498 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002499 return -EINVAL;
2500 }
2501
2502 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002503 * First pixel of the framebuffer from
2504 * the start of the normal gtt mapping.
2505 */
2506 intel_fb->normal[i].x = x;
2507 intel_fb->normal[i].y = y;
2508
2509 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002510 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002511 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002512 offset /= tile_size;
2513
Ben Widawsky2f075562017-03-24 14:29:48 -07002514 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002515 unsigned int tile_width, tile_height;
2516 unsigned int pitch_tiles;
2517 struct drm_rect r;
2518
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002519 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002520
2521 rot_info->plane[i].offset = offset;
2522 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2523 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2524 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2525
2526 intel_fb->rotated[i].pitch =
2527 rot_info->plane[i].height * tile_height;
2528
2529 /* how many tiles does this plane need */
2530 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2531 /*
2532 * If the plane isn't horizontally tile aligned,
2533 * we need one more tile.
2534 */
2535 if (x != 0)
2536 size++;
2537
2538 /* rotate the x/y offsets to match the GTT view */
2539 r.x1 = x;
2540 r.y1 = y;
2541 r.x2 = x + width;
2542 r.y2 = y + height;
2543 drm_rect_rotate(&r,
2544 rot_info->plane[i].width * tile_width,
2545 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002546 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002547 x = r.x1;
2548 y = r.y1;
2549
2550 /* rotate the tile dimensions to match the GTT view */
2551 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2552 swap(tile_width, tile_height);
2553
2554 /*
2555 * We only keep the x/y offsets, so push all of the
2556 * gtt offset into the x/y offsets.
2557 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002558 __intel_adjust_tile_offset(&x, &y,
2559 tile_width, tile_height,
2560 tile_size, pitch_tiles,
2561 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002562
2563 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2564
2565 /*
2566 * First pixel of the framebuffer from
2567 * the start of the rotated gtt mapping.
2568 */
2569 intel_fb->rotated[i].x = x;
2570 intel_fb->rotated[i].y = y;
2571 } else {
2572 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2573 x * cpp, tile_size);
2574 }
2575
2576 /* how many tiles in total needed in the bo */
2577 max_size = max(max_size, offset + size);
2578 }
2579
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002580 if (max_size * tile_size > intel_fb->obj->base.size) {
2581 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2582 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002583 return -EINVAL;
2584 }
2585
2586 return 0;
2587}
2588
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002589static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002590{
2591 switch (format) {
2592 case DISPPLANE_8BPP:
2593 return DRM_FORMAT_C8;
2594 case DISPPLANE_BGRX555:
2595 return DRM_FORMAT_XRGB1555;
2596 case DISPPLANE_BGRX565:
2597 return DRM_FORMAT_RGB565;
2598 default:
2599 case DISPPLANE_BGRX888:
2600 return DRM_FORMAT_XRGB8888;
2601 case DISPPLANE_RGBX888:
2602 return DRM_FORMAT_XBGR8888;
2603 case DISPPLANE_BGRX101010:
2604 return DRM_FORMAT_XRGB2101010;
2605 case DISPPLANE_RGBX101010:
2606 return DRM_FORMAT_XBGR2101010;
2607 }
2608}
2609
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002610static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2611{
2612 switch (format) {
2613 case PLANE_CTL_FORMAT_RGB_565:
2614 return DRM_FORMAT_RGB565;
2615 default:
2616 case PLANE_CTL_FORMAT_XRGB_8888:
2617 if (rgb_order) {
2618 if (alpha)
2619 return DRM_FORMAT_ABGR8888;
2620 else
2621 return DRM_FORMAT_XBGR8888;
2622 } else {
2623 if (alpha)
2624 return DRM_FORMAT_ARGB8888;
2625 else
2626 return DRM_FORMAT_XRGB8888;
2627 }
2628 case PLANE_CTL_FORMAT_XRGB_2101010:
2629 if (rgb_order)
2630 return DRM_FORMAT_XBGR2101010;
2631 else
2632 return DRM_FORMAT_XRGB2101010;
2633 }
2634}
2635
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002636static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002637intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2638 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639{
2640 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002641 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002642 struct drm_i915_gem_object *obj = NULL;
2643 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002644 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002645 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2646 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2647 PAGE_SIZE);
2648
2649 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002650
Chris Wilsonff2652e2014-03-10 08:07:02 +00002651 if (plane_config->size == 0)
2652 return false;
2653
Paulo Zanoni3badb492015-09-23 12:52:23 -03002654 /* If the FB is too big, just don't use it since fbdev is not very
2655 * important and we should probably use that space with FBC or other
2656 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002657 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002658 return false;
2659
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002660 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002661 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002662 base_aligned,
2663 base_aligned,
2664 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002665 mutex_unlock(&dev->struct_mutex);
2666 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002667 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002668
Chris Wilson3e510a82016-08-05 10:14:23 +01002669 if (plane_config->tiling == I915_TILING_X)
2670 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002671
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002672 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002673 mode_cmd.width = fb->width;
2674 mode_cmd.height = fb->height;
2675 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002676 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002677 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002678
Chris Wilson24dbf512017-02-15 10:59:18 +00002679 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002680 DRM_DEBUG_KMS("intel fb init failed\n");
2681 goto out_unref_obj;
2682 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002683
Jesse Barnes484b41d2014-03-07 08:57:55 -08002684
Daniel Vetterf6936e22015-03-26 12:17:05 +01002685 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002686 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002687
2688out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002689 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002690 return false;
2691}
2692
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002693static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002694intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2695 struct intel_plane_state *plane_state,
2696 bool visible)
2697{
2698 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2699
2700 plane_state->base.visible = visible;
2701
2702 /* FIXME pre-g4x don't work like this */
2703 if (visible) {
2704 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2705 crtc_state->active_planes |= BIT(plane->id);
2706 } else {
2707 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2708 crtc_state->active_planes &= ~BIT(plane->id);
2709 }
2710
2711 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2712 crtc_state->base.crtc->name,
2713 crtc_state->active_planes);
2714}
2715
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002716static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2717 struct intel_plane *plane)
2718{
2719 struct intel_crtc_state *crtc_state =
2720 to_intel_crtc_state(crtc->base.state);
2721 struct intel_plane_state *plane_state =
2722 to_intel_plane_state(plane->base.state);
2723
2724 intel_set_plane_visible(crtc_state, plane_state, false);
2725
2726 if (plane->id == PLANE_PRIMARY)
2727 intel_pre_disable_primary_noatomic(&crtc->base);
2728
2729 trace_intel_disable_plane(&plane->base, crtc);
2730 plane->disable_plane(plane, crtc);
2731}
2732
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002733static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002734intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2735 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002736{
2737 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002738 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002739 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002740 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002741 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002742 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002743 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2744 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002745 struct intel_plane_state *intel_state =
2746 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002747 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002748
Damien Lespiau2d140302015-02-05 17:22:18 +00002749 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750 return;
2751
Daniel Vetterf6936e22015-03-26 12:17:05 +01002752 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002753 fb = &plane_config->fb->base;
2754 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002755 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002756
Damien Lespiau2d140302015-02-05 17:22:18 +00002757 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002758
2759 /*
2760 * Failed to alloc the obj, check to see if we should share
2761 * an fb with another CRTC instead
2762 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002763 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002764 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002765
2766 if (c == &intel_crtc->base)
2767 continue;
2768
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002769 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002770 continue;
2771
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002772 state = to_intel_plane_state(c->primary->state);
2773 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002774 continue;
2775
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002776 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2777 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302778 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002779 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002780 }
2781 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002782
Matt Roper200757f2015-12-03 11:37:36 -08002783 /*
2784 * We've failed to reconstruct the BIOS FB. Current display state
2785 * indicates that the primary plane is visible, but has a NULL FB,
2786 * which will lead to problems later if we don't fix it up. The
2787 * simplest solution is to just disable the primary plane now and
2788 * pretend the BIOS never had it enabled.
2789 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002790 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002791
Daniel Vetter88595ac2015-03-26 12:42:24 +01002792 return;
2793
2794valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002795 mutex_lock(&dev->struct_mutex);
2796 intel_state->vma =
2797 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2798 mutex_unlock(&dev->struct_mutex);
2799 if (IS_ERR(intel_state->vma)) {
2800 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2801 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2802
2803 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302804 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002805 return;
2806 }
2807
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002808 plane_state->src_x = 0;
2809 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002810 plane_state->src_w = fb->width << 16;
2811 plane_state->src_h = fb->height << 16;
2812
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002813 plane_state->crtc_x = 0;
2814 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002815 plane_state->crtc_w = fb->width;
2816 plane_state->crtc_h = fb->height;
2817
Rob Clark1638d302016-11-05 11:08:08 -04002818 intel_state->base.src = drm_plane_state_src(plane_state);
2819 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002820
Daniel Vetter88595ac2015-03-26 12:42:24 +01002821 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002822 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002823 dev_priv->preserve_bios_swizzle = true;
2824
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302825 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002826 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002827 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002828
2829 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2830 to_intel_plane_state(plane_state),
2831 true);
2832
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002833 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2834 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002835}
2836
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2838 unsigned int rotation)
2839{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002840 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002841
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002842 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002843 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 case I915_FORMAT_MOD_X_TILED:
2845 switch (cpp) {
2846 case 8:
2847 return 4096;
2848 case 4:
2849 case 2:
2850 case 1:
2851 return 8192;
2852 default:
2853 MISSING_CASE(cpp);
2854 break;
2855 }
2856 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002857 case I915_FORMAT_MOD_Y_TILED_CCS:
2858 case I915_FORMAT_MOD_Yf_TILED_CCS:
2859 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002860 case I915_FORMAT_MOD_Y_TILED:
2861 case I915_FORMAT_MOD_Yf_TILED:
2862 switch (cpp) {
2863 case 8:
2864 return 2048;
2865 case 4:
2866 return 4096;
2867 case 2:
2868 case 1:
2869 return 8192;
2870 default:
2871 MISSING_CASE(cpp);
2872 break;
2873 }
2874 break;
2875 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002876 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002877 }
2878
2879 return 2048;
2880}
2881
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002882static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2883 int main_x, int main_y, u32 main_offset)
2884{
2885 const struct drm_framebuffer *fb = plane_state->base.fb;
2886 int hsub = fb->format->hsub;
2887 int vsub = fb->format->vsub;
2888 int aux_x = plane_state->aux.x;
2889 int aux_y = plane_state->aux.y;
2890 u32 aux_offset = plane_state->aux.offset;
2891 u32 alignment = intel_surf_alignment(fb, 1);
2892
2893 while (aux_offset >= main_offset && aux_y <= main_y) {
2894 int x, y;
2895
2896 if (aux_x == main_x && aux_y == main_y)
2897 break;
2898
2899 if (aux_offset == 0)
2900 break;
2901
2902 x = aux_x / hsub;
2903 y = aux_y / vsub;
2904 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2905 aux_offset, aux_offset - alignment);
2906 aux_x = x * hsub + aux_x % hsub;
2907 aux_y = y * vsub + aux_y % vsub;
2908 }
2909
2910 if (aux_x != main_x || aux_y != main_y)
2911 return false;
2912
2913 plane_state->aux.offset = aux_offset;
2914 plane_state->aux.x = aux_x;
2915 plane_state->aux.y = aux_y;
2916
2917 return true;
2918}
2919
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002920static int skl_check_main_surface(struct intel_plane_state *plane_state)
2921{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002922 const struct drm_framebuffer *fb = plane_state->base.fb;
2923 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002924 int x = plane_state->base.src.x1 >> 16;
2925 int y = plane_state->base.src.y1 >> 16;
2926 int w = drm_rect_width(&plane_state->base.src) >> 16;
2927 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002928 int max_width = skl_max_plane_width(fb, 0, rotation);
2929 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002930 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002931
2932 if (w > max_width || h > max_height) {
2933 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2934 w, h, max_width, max_height);
2935 return -EINVAL;
2936 }
2937
2938 intel_add_fb_offsets(&x, &y, plane_state, 0);
2939 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002940 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002941
2942 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002943 * AUX surface offset is specified as the distance from the
2944 * main surface offset, and it must be non-negative. Make
2945 * sure that is what we will get.
2946 */
2947 if (offset > aux_offset)
2948 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2949 offset, aux_offset & ~(alignment - 1));
2950
2951 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002952 * When using an X-tiled surface, the plane blows up
2953 * if the x offset + width exceed the stride.
2954 *
2955 * TODO: linear and Y-tiled seem fine, Yf untested,
2956 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002957 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002958 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002959
2960 while ((x + w) * cpp > fb->pitches[0]) {
2961 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002962 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002963 return -EINVAL;
2964 }
2965
2966 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2967 offset, offset - alignment);
2968 }
2969 }
2970
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002971 /*
2972 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
2973 * they match with the main surface x/y offsets.
2974 */
2975 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2976 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
2977 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
2978 if (offset == 0)
2979 break;
2980
2981 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2982 offset, offset - alignment);
2983 }
2984
2985 if (x != plane_state->aux.x || y != plane_state->aux.y) {
2986 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
2987 return -EINVAL;
2988 }
2989 }
2990
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002991 plane_state->main.offset = offset;
2992 plane_state->main.x = x;
2993 plane_state->main.y = y;
2994
2995 return 0;
2996}
2997
Ville Syrjälä8d970652016-01-28 16:30:28 +02002998static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2999{
3000 const struct drm_framebuffer *fb = plane_state->base.fb;
3001 unsigned int rotation = plane_state->base.rotation;
3002 int max_width = skl_max_plane_width(fb, 1, rotation);
3003 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003004 int x = plane_state->base.src.x1 >> 17;
3005 int y = plane_state->base.src.y1 >> 17;
3006 int w = drm_rect_width(&plane_state->base.src) >> 17;
3007 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003008 u32 offset;
3009
3010 intel_add_fb_offsets(&x, &y, plane_state, 1);
3011 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3012
3013 /* FIXME not quite sure how/if these apply to the chroma plane */
3014 if (w > max_width || h > max_height) {
3015 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3016 w, h, max_width, max_height);
3017 return -EINVAL;
3018 }
3019
3020 plane_state->aux.offset = offset;
3021 plane_state->aux.x = x;
3022 plane_state->aux.y = y;
3023
3024 return 0;
3025}
3026
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003027static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3028{
3029 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä77064e22017-12-22 21:22:28 +02003030 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003031 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3032 const struct drm_framebuffer *fb = plane_state->base.fb;
3033 int src_x = plane_state->base.src.x1 >> 16;
3034 int src_y = plane_state->base.src.y1 >> 16;
3035 int hsub = fb->format->hsub;
3036 int vsub = fb->format->vsub;
3037 int x = src_x / hsub;
3038 int y = src_y / vsub;
3039 u32 offset;
3040
Ville Syrjälä77064e22017-12-22 21:22:28 +02003041 if (!skl_plane_has_ccs(dev_priv, crtc->pipe, plane->id)) {
3042 DRM_DEBUG_KMS("No RC support on %s\n", plane->base.name);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003043 return -EINVAL;
3044 }
3045
3046 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3047 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3048 plane_state->base.rotation);
3049 return -EINVAL;
3050 }
3051
3052 intel_add_fb_offsets(&x, &y, plane_state, 1);
3053 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3054
3055 plane_state->aux.offset = offset;
3056 plane_state->aux.x = x * hsub + src_x % hsub;
3057 plane_state->aux.y = y * vsub + src_y % vsub;
3058
3059 return 0;
3060}
3061
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003062int skl_check_plane_surface(struct intel_plane_state *plane_state)
3063{
3064 const struct drm_framebuffer *fb = plane_state->base.fb;
3065 unsigned int rotation = plane_state->base.rotation;
3066 int ret;
3067
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003068 if (rotation & DRM_MODE_REFLECT_X &&
3069 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3070 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3071 return -EINVAL;
3072 }
3073
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003074 if (!plane_state->base.visible)
3075 return 0;
3076
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003077 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003078 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003079 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003080 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003081 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003082
Ville Syrjälä8d970652016-01-28 16:30:28 +02003083 /*
3084 * Handle the AUX surface first since
3085 * the main surface setup depends on it.
3086 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003087 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003088 ret = skl_check_nv12_aux_surface(plane_state);
3089 if (ret)
3090 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003091 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3092 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3093 ret = skl_check_ccs_aux_surface(plane_state);
3094 if (ret)
3095 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003096 } else {
3097 plane_state->aux.offset = ~0xfff;
3098 plane_state->aux.x = 0;
3099 plane_state->aux.y = 0;
3100 }
3101
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003102 ret = skl_check_main_surface(plane_state);
3103 if (ret)
3104 return ret;
3105
3106 return 0;
3107}
3108
Ville Syrjälä7145f602017-03-23 21:27:07 +02003109static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3110 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003111{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003112 struct drm_i915_private *dev_priv =
3113 to_i915(plane_state->base.plane->dev);
3114 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3115 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003116 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003117 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003118
Ville Syrjälä7145f602017-03-23 21:27:07 +02003119 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003120
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003121 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3122 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003123 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003124
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003125 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3126 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003127
Ville Syrjäläd509e282017-03-27 21:55:32 +03003128 if (INTEL_GEN(dev_priv) < 4)
3129 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003130
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003131 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003132 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003133 dspcntr |= DISPPLANE_8BPP;
3134 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003135 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003136 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003137 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003138 case DRM_FORMAT_RGB565:
3139 dspcntr |= DISPPLANE_BGRX565;
3140 break;
3141 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003142 dspcntr |= DISPPLANE_BGRX888;
3143 break;
3144 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003145 dspcntr |= DISPPLANE_RGBX888;
3146 break;
3147 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003148 dspcntr |= DISPPLANE_BGRX101010;
3149 break;
3150 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003151 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003152 break;
3153 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003154 MISSING_CASE(fb->format->format);
3155 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003156 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003158 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003159 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003160 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003161
Robert Fossc2c446a2017-05-19 16:50:17 -04003162 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003163 dspcntr |= DISPPLANE_ROTATE_180;
3164
Robert Fossc2c446a2017-05-19 16:50:17 -04003165 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003166 dspcntr |= DISPPLANE_MIRROR;
3167
Ville Syrjälä7145f602017-03-23 21:27:07 +02003168 return dspcntr;
3169}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003170
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003171int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003172{
3173 struct drm_i915_private *dev_priv =
3174 to_i915(plane_state->base.plane->dev);
3175 int src_x = plane_state->base.src.x1 >> 16;
3176 int src_y = plane_state->base.src.y1 >> 16;
3177 u32 offset;
3178
3179 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003180
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003181 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003182 offset = intel_compute_tile_offset(&src_x, &src_y,
3183 plane_state, 0);
3184 else
3185 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003186
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003187 /* HSW/BDW do this automagically in hardware */
3188 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3189 unsigned int rotation = plane_state->base.rotation;
3190 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3191 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3192
Robert Fossc2c446a2017-05-19 16:50:17 -04003193 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003194 src_x += src_w - 1;
3195 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003196 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003197 src_x += src_w - 1;
3198 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303199 }
3200
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003201 plane_state->main.offset = offset;
3202 plane_state->main.x = src_x;
3203 plane_state->main.y = src_y;
3204
3205 return 0;
3206}
3207
Ville Syrjäläed150302017-11-17 21:19:10 +02003208static void i9xx_update_plane(struct intel_plane *plane,
3209 const struct intel_crtc_state *crtc_state,
3210 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003211{
Ville Syrjäläed150302017-11-17 21:19:10 +02003212 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003213 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003214 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003215 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003216 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003217 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003218 int x = plane_state->main.x;
3219 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003220 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003221 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003222
Ville Syrjälä29490562016-01-20 18:02:50 +02003223 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003224
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003225 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003226 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003227 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003228 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003229
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003230 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3231
Ville Syrjälä78587de2017-03-09 17:44:32 +02003232 if (INTEL_GEN(dev_priv) < 4) {
3233 /* pipesrc and dspsize control the size that is scaled from,
3234 * which should always be the user's requested size.
3235 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003236 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003237 ((crtc_state->pipe_src_h - 1) << 16) |
3238 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003239 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3240 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3241 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003242 ((crtc_state->pipe_src_h - 1) << 16) |
3243 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003244 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3245 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003246 }
3247
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003248 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303249
Ville Syrjäläed150302017-11-17 21:19:10 +02003250 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003251 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003252 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003253 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003254 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003255 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003256 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003257 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003258 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003259 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003260 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3261 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003262 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003263 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003264 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003265 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003266 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003267 POSTING_READ_FW(reg);
3268
3269 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003270}
3271
Ville Syrjäläed150302017-11-17 21:19:10 +02003272static void i9xx_disable_plane(struct intel_plane *plane,
3273 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003274{
Ville Syrjäläed150302017-11-17 21:19:10 +02003275 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3276 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003277 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003278
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003279 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3280
Ville Syrjäläed150302017-11-17 21:19:10 +02003281 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3282 if (INTEL_GEN(dev_priv) >= 4)
3283 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003284 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003285 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3286 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003287
3288 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003289}
3290
Ville Syrjäläed150302017-11-17 21:19:10 +02003291static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003292{
Ville Syrjäläed150302017-11-17 21:19:10 +02003293 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003294 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003295 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3296 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003297 bool ret;
3298
3299 /*
3300 * Not 100% correct for planes that can move between pipes,
3301 * but that's only the case for gen2-4 which don't have any
3302 * display power wells.
3303 */
3304 power_domain = POWER_DOMAIN_PIPE(pipe);
3305 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3306 return false;
3307
Ville Syrjäläed150302017-11-17 21:19:10 +02003308 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003309
3310 intel_display_power_put(dev_priv, power_domain);
3311
3312 return ret;
3313}
3314
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003315static u32
3316intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003317{
Ben Widawsky2f075562017-03-24 14:29:48 -07003318 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003319 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003320 else
3321 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003322}
3323
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003324static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3325{
3326 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003327 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003328
3329 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3330 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3331 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003332}
3333
Chandra Kondurua1b22782015-04-07 15:28:45 -07003334/*
3335 * This function detaches (aka. unbinds) unused scalers in hardware
3336 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003337static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003338{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003339 struct intel_crtc_scaler_state *scaler_state;
3340 int i;
3341
Chandra Kondurua1b22782015-04-07 15:28:45 -07003342 scaler_state = &intel_crtc->config->scaler_state;
3343
3344 /* loop through and disable scalers that aren't in use */
3345 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003346 if (!scaler_state->scalers[i].in_use)
3347 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003348 }
3349}
3350
Ville Syrjäläd2196772016-01-28 18:33:11 +02003351u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3352 unsigned int rotation)
3353{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003354 u32 stride;
3355
3356 if (plane >= fb->format->num_planes)
3357 return 0;
3358
3359 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003360
3361 /*
3362 * The stride is either expressed as a multiple of 64 bytes chunks for
3363 * linear buffers or in number of tiles for tiled buffers.
3364 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003365 if (drm_rotation_90_or_270(rotation))
3366 stride /= intel_tile_height(fb, plane);
3367 else
3368 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003369
3370 return stride;
3371}
3372
Ville Syrjälä2e881262017-03-17 23:17:56 +02003373static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003374{
Chandra Konduru6156a452015-04-27 13:48:39 -07003375 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003376 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003377 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003378 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003379 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003380 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003381 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003382 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003383 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003384 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003385 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003386 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003387 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003388 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003389 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003390 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003391 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003392 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003393 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003394 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003395 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003396 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003397 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003398 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003399 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003400 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003401
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003402 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403}
3404
James Ausmus4036c782017-11-13 10:11:28 -08003405/*
3406 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3407 * to be already pre-multiplied. We need to add a knob (or a different
3408 * DRM_FORMAT) for user-space to configure that.
3409 */
3410static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3411{
3412 switch (pixel_format) {
3413 case DRM_FORMAT_ABGR8888:
3414 case DRM_FORMAT_ARGB8888:
3415 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3416 default:
3417 return PLANE_CTL_ALPHA_DISABLE;
3418 }
3419}
3420
3421static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3422{
3423 switch (pixel_format) {
3424 case DRM_FORMAT_ABGR8888:
3425 case DRM_FORMAT_ARGB8888:
3426 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3427 default:
3428 return PLANE_COLOR_ALPHA_DISABLE;
3429 }
3430}
3431
Ville Syrjälä2e881262017-03-17 23:17:56 +02003432static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003433{
Chandra Konduru6156a452015-04-27 13:48:39 -07003434 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003435 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003436 break;
3437 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003438 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003439 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003440 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003441 case I915_FORMAT_MOD_Y_TILED_CCS:
3442 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003443 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003444 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003445 case I915_FORMAT_MOD_Yf_TILED_CCS:
3446 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003447 default:
3448 MISSING_CASE(fb_modifier);
3449 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003450
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003451 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003452}
3453
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003454static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003455{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003456 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003457 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003458 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303459 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003460 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303461 * while i915 HW rotation is clockwise, thats why this swapping.
3462 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003463 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303464 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003465 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003466 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003467 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303468 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003469 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003470 MISSING_CASE(rotate);
3471 }
3472
3473 return 0;
3474}
3475
3476static u32 cnl_plane_ctl_flip(unsigned int reflect)
3477{
3478 switch (reflect) {
3479 case 0:
3480 break;
3481 case DRM_MODE_REFLECT_X:
3482 return PLANE_CTL_FLIP_HORIZONTAL;
3483 case DRM_MODE_REFLECT_Y:
3484 default:
3485 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003486 }
3487
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003488 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003489}
3490
Ville Syrjälä2e881262017-03-17 23:17:56 +02003491u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3492 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003493{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003494 struct drm_i915_private *dev_priv =
3495 to_i915(plane_state->base.plane->dev);
3496 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003497 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003498 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003499 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003500
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003501 plane_ctl = PLANE_CTL_ENABLE;
3502
James Ausmus4036c782017-11-13 10:11:28 -08003503 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3504 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003505 plane_ctl |=
3506 PLANE_CTL_PIPE_GAMMA_ENABLE |
3507 PLANE_CTL_PIPE_CSC_ENABLE |
3508 PLANE_CTL_PLANE_GAMMA_DISABLE;
3509 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003510
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003511 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003512 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003513 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3514
3515 if (INTEL_GEN(dev_priv) >= 10)
3516 plane_ctl |= cnl_plane_ctl_flip(rotation &
3517 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003518
Ville Syrjälä2e881262017-03-17 23:17:56 +02003519 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3520 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3521 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3522 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3523
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003524 return plane_ctl;
3525}
3526
James Ausmus4036c782017-11-13 10:11:28 -08003527u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3528 const struct intel_plane_state *plane_state)
3529{
3530 const struct drm_framebuffer *fb = plane_state->base.fb;
3531 u32 plane_color_ctl = 0;
3532
3533 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3534 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3535 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3536 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3537
3538 return plane_color_ctl;
3539}
3540
Maarten Lankhorst73974892016-08-05 23:28:27 +03003541static int
3542__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003543 struct drm_atomic_state *state,
3544 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003545{
3546 struct drm_crtc_state *crtc_state;
3547 struct drm_crtc *crtc;
3548 int i, ret;
3549
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003550 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003551 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003552
3553 if (!state)
3554 return 0;
3555
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003556 /*
3557 * We've duplicated the state, pointers to the old state are invalid.
3558 *
3559 * Don't attempt to use the old state until we commit the duplicated state.
3560 */
3561 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003562 /*
3563 * Force recalculation even if we restore
3564 * current state. With fast modeset this may not result
3565 * in a modeset when the state is compatible.
3566 */
3567 crtc_state->mode_changed = true;
3568 }
3569
3570 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003571 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3572 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003573
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003574 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003575
3576 WARN_ON(ret == -EDEADLK);
3577 return ret;
3578}
3579
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003580static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3581{
Ville Syrjäläae981042016-08-05 23:28:30 +03003582 return intel_has_gpu_reset(dev_priv) &&
3583 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003584}
3585
Chris Wilsonc0336662016-05-06 15:40:21 +01003586void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003587{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003588 struct drm_device *dev = &dev_priv->drm;
3589 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3590 struct drm_atomic_state *state;
3591 int ret;
3592
Daniel Vetterce87ea12017-07-19 14:54:55 +02003593
3594 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003595 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003596 !gpu_reset_clobbers_display(dev_priv))
3597 return;
3598
Daniel Vetter9db529a2017-08-08 10:08:28 +02003599 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3600 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3601 wake_up_all(&dev_priv->gpu_error.wait_queue);
3602
3603 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3604 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3605 i915_gem_set_wedged(dev_priv);
3606 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003607
Maarten Lankhorst73974892016-08-05 23:28:27 +03003608 /*
3609 * Need mode_config.mutex so that we don't
3610 * trample ongoing ->detect() and whatnot.
3611 */
3612 mutex_lock(&dev->mode_config.mutex);
3613 drm_modeset_acquire_init(ctx, 0);
3614 while (1) {
3615 ret = drm_modeset_lock_all_ctx(dev, ctx);
3616 if (ret != -EDEADLK)
3617 break;
3618
3619 drm_modeset_backoff(ctx);
3620 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003621 /*
3622 * Disabling the crtcs gracefully seems nicer. Also the
3623 * g33 docs say we should at least disable all the planes.
3624 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003625 state = drm_atomic_helper_duplicate_state(dev, ctx);
3626 if (IS_ERR(state)) {
3627 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003628 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003629 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003630 }
3631
3632 ret = drm_atomic_helper_disable_all(dev, ctx);
3633 if (ret) {
3634 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003635 drm_atomic_state_put(state);
3636 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003637 }
3638
3639 dev_priv->modeset_restore_state = state;
3640 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003641}
3642
Chris Wilsonc0336662016-05-06 15:40:21 +01003643void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003644{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003645 struct drm_device *dev = &dev_priv->drm;
3646 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3647 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3648 int ret;
3649
Daniel Vetterce87ea12017-07-19 14:54:55 +02003650 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003651 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003652 !gpu_reset_clobbers_display(dev_priv))
3653 return;
3654
3655 if (!state)
3656 goto unlock;
3657
Maarten Lankhorst73974892016-08-05 23:28:27 +03003658 dev_priv->modeset_restore_state = NULL;
3659
Ville Syrjälä75147472014-11-24 18:28:11 +02003660 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003661 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003662 /* for testing only restore the display */
3663 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003664 if (ret)
3665 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003666 } else {
3667 /*
3668 * The display has been reset as well,
3669 * so need a full re-initialization.
3670 */
3671 intel_runtime_pm_disable_interrupts(dev_priv);
3672 intel_runtime_pm_enable_interrupts(dev_priv);
3673
Imre Deak51f59202016-09-14 13:04:13 +03003674 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003675 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003676 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003677
3678 spin_lock_irq(&dev_priv->irq_lock);
3679 if (dev_priv->display.hpd_irq_setup)
3680 dev_priv->display.hpd_irq_setup(dev_priv);
3681 spin_unlock_irq(&dev_priv->irq_lock);
3682
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003683 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003684 if (ret)
3685 DRM_ERROR("Restoring old state failed with %i\n", ret);
3686
3687 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003688 }
3689
Daniel Vetterce87ea12017-07-19 14:54:55 +02003690 drm_atomic_state_put(state);
3691unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003692 drm_modeset_drop_locks(ctx);
3693 drm_modeset_acquire_fini(ctx);
3694 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003695
3696 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003697}
3698
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003699static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3700 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003701{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003702 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003703 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003704
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003705 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003706 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003707
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003708 /*
3709 * Update pipe size and adjust fitter if needed: the reason for this is
3710 * that in compute_mode_changes we check the native mode (not the pfit
3711 * mode) to see if we can flip rather than do a full mode set. In the
3712 * fastboot case, we'll flip, but if we don't update the pipesrc and
3713 * pfit state, we'll end up with a big fb scanned out into the wrong
3714 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003715 */
3716
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003717 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003718 ((new_crtc_state->pipe_src_w - 1) << 16) |
3719 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003720
3721 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003722 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003723 skl_detach_scalers(crtc);
3724
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003725 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003726 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003727 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003728 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003729 ironlake_pfit_enable(crtc);
3730 else if (old_crtc_state->pch_pfit.enabled)
3731 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003732 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003733}
3734
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003735static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003736{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003737 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003738 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003739 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003740 i915_reg_t reg;
3741 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003742
3743 /* enable normal train */
3744 reg = FDI_TX_CTL(pipe);
3745 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003746 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003747 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3748 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003749 } else {
3750 temp &= ~FDI_LINK_TRAIN_NONE;
3751 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003752 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003753 I915_WRITE(reg, temp);
3754
3755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003757 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003758 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3759 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3760 } else {
3761 temp &= ~FDI_LINK_TRAIN_NONE;
3762 temp |= FDI_LINK_TRAIN_NONE;
3763 }
3764 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3765
3766 /* wait one idle pattern time */
3767 POSTING_READ(reg);
3768 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003769
3770 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003771 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003772 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3773 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003774}
3775
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003777static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3778 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003781 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003782 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003783 i915_reg_t reg;
3784 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003786 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003787 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003788
Adam Jacksone1a44742010-06-25 15:32:14 -04003789 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3790 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 reg = FDI_RX_IMR(pipe);
3792 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003793 temp &= ~FDI_RX_SYMBOL_LOCK;
3794 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 I915_WRITE(reg, temp);
3796 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003797 udelay(150);
3798
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003800 reg = FDI_TX_CTL(pipe);
3801 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003802 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003803 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003804 temp &= ~FDI_LINK_TRAIN_NONE;
3805 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003807
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 reg = FDI_RX_CTL(pipe);
3809 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003810 temp &= ~FDI_LINK_TRAIN_NONE;
3811 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3813
3814 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003815 udelay(150);
3816
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003817 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003818 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3819 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3820 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003821
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003823 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003824 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003825 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3826
3827 if ((temp & FDI_RX_BIT_LOCK)) {
3828 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003829 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830 break;
3831 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003833 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003835
3836 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003837 reg = FDI_TX_CTL(pipe);
3838 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 temp &= ~FDI_LINK_TRAIN_NONE;
3840 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 reg = FDI_RX_CTL(pipe);
3844 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845 temp &= ~FDI_LINK_TRAIN_NONE;
3846 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 I915_WRITE(reg, temp);
3848
3849 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850 udelay(150);
3851
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003853 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3856
3857 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003858 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003859 DRM_DEBUG_KMS("FDI train 2 done.\n");
3860 break;
3861 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003862 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003863 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003864 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003865
3866 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003867
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003868}
3869
Akshay Joshi0206e352011-08-16 15:34:10 -04003870static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003871 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3872 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3873 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3874 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3875};
3876
3877/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003878static void gen6_fdi_link_train(struct intel_crtc *crtc,
3879 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003880{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003882 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003883 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003884 i915_reg_t reg;
3885 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003886
Adam Jacksone1a44742010-06-25 15:32:14 -04003887 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3888 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003889 reg = FDI_RX_IMR(pipe);
3890 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003891 temp &= ~FDI_RX_SYMBOL_LOCK;
3892 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 I915_WRITE(reg, temp);
3894
3895 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003896 udelay(150);
3897
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003899 reg = FDI_TX_CTL(pipe);
3900 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003901 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003902 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003903 temp &= ~FDI_LINK_TRAIN_NONE;
3904 temp |= FDI_LINK_TRAIN_PATTERN_1;
3905 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3906 /* SNB-B */
3907 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003908 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909
Daniel Vetterd74cf322012-10-26 10:58:13 +02003910 I915_WRITE(FDI_RX_MISC(pipe),
3911 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3912
Chris Wilson5eddb702010-09-11 13:48:45 +01003913 reg = FDI_RX_CTL(pipe);
3914 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003915 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003916 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3917 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3918 } else {
3919 temp &= ~FDI_LINK_TRAIN_NONE;
3920 temp |= FDI_LINK_TRAIN_PATTERN_1;
3921 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003922 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3923
3924 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003925 udelay(150);
3926
Akshay Joshi0206e352011-08-16 15:34:10 -04003927 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 reg = FDI_TX_CTL(pipe);
3929 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003930 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3931 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 I915_WRITE(reg, temp);
3933
3934 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935 udelay(500);
3936
Sean Paulfa37d392012-03-02 12:53:39 -05003937 for (retry = 0; retry < 5; retry++) {
3938 reg = FDI_RX_IIR(pipe);
3939 temp = I915_READ(reg);
3940 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3941 if (temp & FDI_RX_BIT_LOCK) {
3942 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3943 DRM_DEBUG_KMS("FDI train 1 done.\n");
3944 break;
3945 }
3946 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947 }
Sean Paulfa37d392012-03-02 12:53:39 -05003948 if (retry < 5)
3949 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003950 }
3951 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003952 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953
3954 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 reg = FDI_TX_CTL(pipe);
3956 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957 temp &= ~FDI_LINK_TRAIN_NONE;
3958 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003959 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003960 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3961 /* SNB-B */
3962 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3963 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 reg = FDI_RX_CTL(pipe);
3967 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003968 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003969 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3970 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3971 } else {
3972 temp &= ~FDI_LINK_TRAIN_NONE;
3973 temp |= FDI_LINK_TRAIN_PATTERN_2;
3974 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003975 I915_WRITE(reg, temp);
3976
3977 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003978 udelay(150);
3979
Akshay Joshi0206e352011-08-16 15:34:10 -04003980 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 reg = FDI_TX_CTL(pipe);
3982 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003983 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3984 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 I915_WRITE(reg, temp);
3986
3987 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988 udelay(500);
3989
Sean Paulfa37d392012-03-02 12:53:39 -05003990 for (retry = 0; retry < 5; retry++) {
3991 reg = FDI_RX_IIR(pipe);
3992 temp = I915_READ(reg);
3993 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3994 if (temp & FDI_RX_SYMBOL_LOCK) {
3995 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3996 DRM_DEBUG_KMS("FDI train 2 done.\n");
3997 break;
3998 }
3999 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004000 }
Sean Paulfa37d392012-03-02 12:53:39 -05004001 if (retry < 5)
4002 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004003 }
4004 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004005 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004006
4007 DRM_DEBUG_KMS("FDI train done.\n");
4008}
4009
Jesse Barnes357555c2011-04-28 15:09:55 -07004010/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004011static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4012 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004013{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004014 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004015 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004016 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004017 i915_reg_t reg;
4018 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004019
4020 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4021 for train result */
4022 reg = FDI_RX_IMR(pipe);
4023 temp = I915_READ(reg);
4024 temp &= ~FDI_RX_SYMBOL_LOCK;
4025 temp &= ~FDI_RX_BIT_LOCK;
4026 I915_WRITE(reg, temp);
4027
4028 POSTING_READ(reg);
4029 udelay(150);
4030
Daniel Vetter01a415f2012-10-27 15:58:40 +02004031 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4032 I915_READ(FDI_RX_IIR(pipe)));
4033
Jesse Barnes139ccd32013-08-19 11:04:55 -07004034 /* Try each vswing and preemphasis setting twice before moving on */
4035 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4036 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004037 reg = FDI_TX_CTL(pipe);
4038 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004039 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4040 temp &= ~FDI_TX_ENABLE;
4041 I915_WRITE(reg, temp);
4042
4043 reg = FDI_RX_CTL(pipe);
4044 temp = I915_READ(reg);
4045 temp &= ~FDI_LINK_TRAIN_AUTO;
4046 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4047 temp &= ~FDI_RX_ENABLE;
4048 I915_WRITE(reg, temp);
4049
4050 /* enable CPU FDI TX and PCH FDI RX */
4051 reg = FDI_TX_CTL(pipe);
4052 temp = I915_READ(reg);
4053 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004054 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004055 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004056 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004057 temp |= snb_b_fdi_train_param[j/2];
4058 temp |= FDI_COMPOSITE_SYNC;
4059 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4060
4061 I915_WRITE(FDI_RX_MISC(pipe),
4062 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4063
4064 reg = FDI_RX_CTL(pipe);
4065 temp = I915_READ(reg);
4066 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4067 temp |= FDI_COMPOSITE_SYNC;
4068 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4069
4070 POSTING_READ(reg);
4071 udelay(1); /* should be 0.5us */
4072
4073 for (i = 0; i < 4; i++) {
4074 reg = FDI_RX_IIR(pipe);
4075 temp = I915_READ(reg);
4076 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4077
4078 if (temp & FDI_RX_BIT_LOCK ||
4079 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4080 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4081 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4082 i);
4083 break;
4084 }
4085 udelay(1); /* should be 0.5us */
4086 }
4087 if (i == 4) {
4088 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4089 continue;
4090 }
4091
4092 /* Train 2 */
4093 reg = FDI_TX_CTL(pipe);
4094 temp = I915_READ(reg);
4095 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4096 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4097 I915_WRITE(reg, temp);
4098
4099 reg = FDI_RX_CTL(pipe);
4100 temp = I915_READ(reg);
4101 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4102 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004103 I915_WRITE(reg, temp);
4104
4105 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004106 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004107
Jesse Barnes139ccd32013-08-19 11:04:55 -07004108 for (i = 0; i < 4; i++) {
4109 reg = FDI_RX_IIR(pipe);
4110 temp = I915_READ(reg);
4111 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004112
Jesse Barnes139ccd32013-08-19 11:04:55 -07004113 if (temp & FDI_RX_SYMBOL_LOCK ||
4114 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4115 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4116 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4117 i);
4118 goto train_done;
4119 }
4120 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004121 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004122 if (i == 4)
4123 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004124 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004125
Jesse Barnes139ccd32013-08-19 11:04:55 -07004126train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004127 DRM_DEBUG_KMS("FDI train done.\n");
4128}
4129
Daniel Vetter88cefb62012-08-12 19:27:14 +02004130static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004131{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004132 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004133 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004134 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004135 i915_reg_t reg;
4136 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004137
Jesse Barnes0e23b992010-09-10 11:10:00 -07004138 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004139 reg = FDI_RX_CTL(pipe);
4140 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004141 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004142 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004143 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004144 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4145
4146 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004147 udelay(200);
4148
4149 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 temp = I915_READ(reg);
4151 I915_WRITE(reg, temp | FDI_PCDCLK);
4152
4153 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004154 udelay(200);
4155
Paulo Zanoni20749732012-11-23 15:30:38 -02004156 /* Enable CPU FDI TX PLL, always on for Ironlake */
4157 reg = FDI_TX_CTL(pipe);
4158 temp = I915_READ(reg);
4159 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4160 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004161
Paulo Zanoni20749732012-11-23 15:30:38 -02004162 POSTING_READ(reg);
4163 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004164 }
4165}
4166
Daniel Vetter88cefb62012-08-12 19:27:14 +02004167static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4168{
4169 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004170 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004171 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004172 i915_reg_t reg;
4173 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004174
4175 /* Switch from PCDclk to Rawclk */
4176 reg = FDI_RX_CTL(pipe);
4177 temp = I915_READ(reg);
4178 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4179
4180 /* Disable CPU FDI TX PLL */
4181 reg = FDI_TX_CTL(pipe);
4182 temp = I915_READ(reg);
4183 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4184
4185 POSTING_READ(reg);
4186 udelay(100);
4187
4188 reg = FDI_RX_CTL(pipe);
4189 temp = I915_READ(reg);
4190 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4191
4192 /* Wait for the clocks to turn off. */
4193 POSTING_READ(reg);
4194 udelay(100);
4195}
4196
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004197static void ironlake_fdi_disable(struct drm_crtc *crtc)
4198{
4199 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004200 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4202 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004203 i915_reg_t reg;
4204 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004205
4206 /* disable CPU FDI tx and PCH FDI rx */
4207 reg = FDI_TX_CTL(pipe);
4208 temp = I915_READ(reg);
4209 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4210 POSTING_READ(reg);
4211
4212 reg = FDI_RX_CTL(pipe);
4213 temp = I915_READ(reg);
4214 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004215 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004216 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4217
4218 POSTING_READ(reg);
4219 udelay(100);
4220
4221 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004222 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004223 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004224
4225 /* still set train pattern 1 */
4226 reg = FDI_TX_CTL(pipe);
4227 temp = I915_READ(reg);
4228 temp &= ~FDI_LINK_TRAIN_NONE;
4229 temp |= FDI_LINK_TRAIN_PATTERN_1;
4230 I915_WRITE(reg, temp);
4231
4232 reg = FDI_RX_CTL(pipe);
4233 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004234 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004235 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4236 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4237 } else {
4238 temp &= ~FDI_LINK_TRAIN_NONE;
4239 temp |= FDI_LINK_TRAIN_PATTERN_1;
4240 }
4241 /* BPC in FDI rx is consistent with that in PIPECONF */
4242 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004243 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004244 I915_WRITE(reg, temp);
4245
4246 POSTING_READ(reg);
4247 udelay(100);
4248}
4249
Chris Wilson49d73912016-11-29 09:50:08 +00004250bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004251{
Daniel Vetterfa058872017-07-20 19:57:52 +02004252 struct drm_crtc *crtc;
4253 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004254
Daniel Vetterfa058872017-07-20 19:57:52 +02004255 drm_for_each_crtc(crtc, &dev_priv->drm) {
4256 struct drm_crtc_commit *commit;
4257 spin_lock(&crtc->commit_lock);
4258 commit = list_first_entry_or_null(&crtc->commit_list,
4259 struct drm_crtc_commit, commit_entry);
4260 cleanup_done = commit ?
4261 try_wait_for_completion(&commit->cleanup_done) : true;
4262 spin_unlock(&crtc->commit_lock);
4263
4264 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004265 continue;
4266
Daniel Vetterfa058872017-07-20 19:57:52 +02004267 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004268
4269 return true;
4270 }
4271
4272 return false;
4273}
4274
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004275void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004276{
4277 u32 temp;
4278
4279 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4280
4281 mutex_lock(&dev_priv->sb_lock);
4282
4283 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4284 temp |= SBI_SSCCTL_DISABLE;
4285 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4286
4287 mutex_unlock(&dev_priv->sb_lock);
4288}
4289
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004290/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004291static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004292{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004293 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4294 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004295 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4296 u32 temp;
4297
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004298 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004299
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004300 /* The iCLK virtual clock root frequency is in MHz,
4301 * but the adjusted_mode->crtc_clock in in KHz. To get the
4302 * divisors, it is necessary to divide one by another, so we
4303 * convert the virtual clock precision to KHz here for higher
4304 * precision.
4305 */
4306 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004307 u32 iclk_virtual_root_freq = 172800 * 1000;
4308 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004309 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004310
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004311 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4312 clock << auxdiv);
4313 divsel = (desired_divisor / iclk_pi_range) - 2;
4314 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004315
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004316 /*
4317 * Near 20MHz is a corner case which is
4318 * out of range for the 7-bit divisor
4319 */
4320 if (divsel <= 0x7f)
4321 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004322 }
4323
4324 /* This should not happen with any sane values */
4325 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4326 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4327 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4328 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4329
4330 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004331 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004332 auxdiv,
4333 divsel,
4334 phasedir,
4335 phaseinc);
4336
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004337 mutex_lock(&dev_priv->sb_lock);
4338
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004339 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004340 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4342 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4343 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4344 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4345 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4346 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004347 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004348
4349 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004350 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004351 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4352 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004353 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004354
4355 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004356 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004357 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004358 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004359
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004360 mutex_unlock(&dev_priv->sb_lock);
4361
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004362 /* Wait for initialization time */
4363 udelay(24);
4364
4365 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4366}
4367
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004368int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4369{
4370 u32 divsel, phaseinc, auxdiv;
4371 u32 iclk_virtual_root_freq = 172800 * 1000;
4372 u32 iclk_pi_range = 64;
4373 u32 desired_divisor;
4374 u32 temp;
4375
4376 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4377 return 0;
4378
4379 mutex_lock(&dev_priv->sb_lock);
4380
4381 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4382 if (temp & SBI_SSCCTL_DISABLE) {
4383 mutex_unlock(&dev_priv->sb_lock);
4384 return 0;
4385 }
4386
4387 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4388 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4389 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4390 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4391 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4392
4393 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4394 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4395 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4396
4397 mutex_unlock(&dev_priv->sb_lock);
4398
4399 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4400
4401 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4402 desired_divisor << auxdiv);
4403}
4404
Daniel Vetter275f01b22013-05-03 11:49:47 +02004405static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4406 enum pipe pch_transcoder)
4407{
4408 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004409 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004410 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004411
4412 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4413 I915_READ(HTOTAL(cpu_transcoder)));
4414 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4415 I915_READ(HBLANK(cpu_transcoder)));
4416 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4417 I915_READ(HSYNC(cpu_transcoder)));
4418
4419 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4420 I915_READ(VTOTAL(cpu_transcoder)));
4421 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4422 I915_READ(VBLANK(cpu_transcoder)));
4423 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4424 I915_READ(VSYNC(cpu_transcoder)));
4425 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4426 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4427}
4428
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004429static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004431 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004432 uint32_t temp;
4433
4434 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004435 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004436 return;
4437
4438 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4439 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4440
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004441 temp &= ~FDI_BC_BIFURCATION_SELECT;
4442 if (enable)
4443 temp |= FDI_BC_BIFURCATION_SELECT;
4444
4445 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004446 I915_WRITE(SOUTH_CHICKEN1, temp);
4447 POSTING_READ(SOUTH_CHICKEN1);
4448}
4449
4450static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4451{
4452 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004453
4454 switch (intel_crtc->pipe) {
4455 case PIPE_A:
4456 break;
4457 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004458 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004459 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004460 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004461 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004462
4463 break;
4464 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004465 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004466
4467 break;
4468 default:
4469 BUG();
4470 }
4471}
4472
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004473/* Return which DP Port should be selected for Transcoder DP control */
4474static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004475intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004476{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004477 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004478 struct intel_encoder *encoder;
4479
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004480 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004481 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004482 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004483 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004484 }
4485
4486 return -1;
4487}
4488
Jesse Barnesf67a5592011-01-05 10:31:48 -08004489/*
4490 * Enable PCH resources required for PCH ports:
4491 * - PCH PLLs
4492 * - FDI training & RX/TX
4493 * - update transcoder timings
4494 * - DP transcoding bits
4495 * - transcoder
4496 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004497static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004498{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004499 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004500 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004501 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004502 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004503 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004504
Daniel Vetterab9412b2013-05-03 11:49:46 +02004505 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004506
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004507 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004508 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004509
Daniel Vettercd986ab2012-10-26 10:58:12 +02004510 /* Write the TU size bits before fdi link training, so that error
4511 * detection works. */
4512 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4513 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4514
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004515 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004516 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004517
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004518 /* We need to program the right clock selection before writing the pixel
4519 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004520 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004521 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004522
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004523 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004524 temp |= TRANS_DPLL_ENABLE(pipe);
4525 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004526 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004527 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004528 temp |= sel;
4529 else
4530 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004531 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004532 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004533
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004534 /* XXX: pch pll's can be enabled any time before we enable the PCH
4535 * transcoder, and we actually should do this to not upset any PCH
4536 * transcoder that already use the clock when we share it.
4537 *
4538 * Note that enable_shared_dpll tries to do the right thing, but
4539 * get_shared_dpll unconditionally resets the pll - we need that to have
4540 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004541 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004542
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004543 /* set transcoder timing, panel must allow it */
4544 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004545 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004546
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004547 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004548
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004549 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004550 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004551 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004552 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004553 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004554 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004555 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004556 temp = I915_READ(reg);
4557 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004558 TRANS_DP_SYNC_MASK |
4559 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004560 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004561 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004563 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004564 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004565 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004566 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004567
4568 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004569 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004570 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004571 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004572 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004573 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004574 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004575 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004576 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004577 break;
4578 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004579 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004580 }
4581
Chris Wilson5eddb702010-09-11 13:48:45 +01004582 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004583 }
4584
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004585 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004586}
4587
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004588static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004589{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004590 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004591 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004592 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004593
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004594 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004595
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004596 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004597
Paulo Zanoni0540e482012-10-31 18:12:40 -02004598 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004599 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004600
Paulo Zanoni937bb612012-10-31 18:12:47 -02004601 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004602}
4603
Daniel Vettera1520312013-05-03 11:49:50 +02004604static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004605{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004606 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004607 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004608 u32 temp;
4609
4610 temp = I915_READ(dslreg);
4611 udelay(500);
4612 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004613 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004614 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004615 }
4616}
4617
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004618static int
4619skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004620 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004621 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004622{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004623 struct intel_crtc_scaler_state *scaler_state =
4624 &crtc_state->scaler_state;
4625 struct intel_crtc *intel_crtc =
4626 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304627 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4628 const struct drm_display_mode *adjusted_mode =
4629 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004630 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004631
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004632 /*
4633 * Src coordinates are already rotated by 270 degrees for
4634 * the 90/270 degree plane rotation cases (to match the
4635 * GTT mapping), hence no need to account for rotation here.
4636 */
4637 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004638
Shashank Sharmae5c05932017-07-21 20:55:05 +05304639 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4640 need_scaling = true;
4641
Chandra Kondurua1b22782015-04-07 15:28:45 -07004642 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304643 * Scaling/fitting not supported in IF-ID mode in GEN9+
4644 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4645 * Once NV12 is enabled, handle it here while allocating scaler
4646 * for NV12.
4647 */
4648 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4649 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4650 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4651 return -EINVAL;
4652 }
4653
4654 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004655 * if plane is being disabled or scaler is no more required or force detach
4656 * - free scaler binded to this plane/crtc
4657 * - in order to do this, update crtc->scaler_usage
4658 *
4659 * Here scaler state in crtc_state is set free so that
4660 * scaler can be assigned to other user. Actual register
4661 * update to free the scaler is done in plane/panel-fit programming.
4662 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4663 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004664 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004665 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004666 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004667 scaler_state->scalers[*scaler_id].in_use = 0;
4668
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004669 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4670 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4671 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004672 scaler_state->scaler_users);
4673 *scaler_id = -1;
4674 }
4675 return 0;
4676 }
4677
4678 /* range checks */
4679 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4680 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4681
4682 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4683 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004684 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004685 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004686 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004687 return -EINVAL;
4688 }
4689
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004690 /* mark this plane as a scaler user in crtc_state */
4691 scaler_state->scaler_users |= (1 << scaler_user);
4692 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4693 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4694 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4695 scaler_state->scaler_users);
4696
4697 return 0;
4698}
4699
4700/**
4701 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4702 *
4703 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704 *
4705 * Return
4706 * 0 - scaler_usage updated successfully
4707 * error - requested scaling cannot be supported or other error condition
4708 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004709int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004710{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004711 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004713 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004714 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004715 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004716 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004717}
4718
4719/**
4720 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4721 *
4722 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004723 * @plane_state: atomic plane state to update
4724 *
4725 * Return
4726 * 0 - scaler_usage updated successfully
4727 * error - requested scaling cannot be supported or other error condition
4728 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004729static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4730 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004731{
4732
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004733 struct intel_plane *intel_plane =
4734 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735 struct drm_framebuffer *fb = plane_state->base.fb;
4736 int ret;
4737
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004738 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004739
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004740 ret = skl_update_scaler(crtc_state, force_detach,
4741 drm_plane_index(&intel_plane->base),
4742 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004743 drm_rect_width(&plane_state->base.src) >> 16,
4744 drm_rect_height(&plane_state->base.src) >> 16,
4745 drm_rect_width(&plane_state->base.dst),
4746 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004747
4748 if (ret || plane_state->scaler_id < 0)
4749 return ret;
4750
Chandra Kondurua1b22782015-04-07 15:28:45 -07004751 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004752 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004753 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4754 intel_plane->base.base.id,
4755 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004756 return -EINVAL;
4757 }
4758
4759 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004760 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004761 case DRM_FORMAT_RGB565:
4762 case DRM_FORMAT_XBGR8888:
4763 case DRM_FORMAT_XRGB8888:
4764 case DRM_FORMAT_ABGR8888:
4765 case DRM_FORMAT_ARGB8888:
4766 case DRM_FORMAT_XRGB2101010:
4767 case DRM_FORMAT_XBGR2101010:
4768 case DRM_FORMAT_YUYV:
4769 case DRM_FORMAT_YVYU:
4770 case DRM_FORMAT_UYVY:
4771 case DRM_FORMAT_VYUY:
4772 break;
4773 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004774 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4775 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004776 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004777 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004778 }
4779
Chandra Kondurua1b22782015-04-07 15:28:45 -07004780 return 0;
4781}
4782
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004783static void skylake_scaler_disable(struct intel_crtc *crtc)
4784{
4785 int i;
4786
4787 for (i = 0; i < crtc->num_scalers; i++)
4788 skl_detach_scaler(crtc, i);
4789}
4790
4791static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004792{
4793 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004794 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004795 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004796 struct intel_crtc_scaler_state *scaler_state =
4797 &crtc->config->scaler_state;
4798
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004799 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004800 int id;
4801
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004802 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004803 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004804
4805 id = scaler_state->scaler_id;
4806 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4807 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4808 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4809 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004810 }
4811}
4812
Jesse Barnesb074cec2013-04-25 12:55:02 -07004813static void ironlake_pfit_enable(struct intel_crtc *crtc)
4814{
4815 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004816 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004817 int pipe = crtc->pipe;
4818
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004819 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004820 /* Force use of hard-coded filter coefficients
4821 * as some pre-programmed values are broken,
4822 * e.g. x201.
4823 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004824 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004825 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4826 PF_PIPE_SEL_IVB(pipe));
4827 else
4828 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004829 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4830 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004831 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004832}
4833
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004834void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004835{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004836 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004837 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004838 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004839
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004840 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004841 return;
4842
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004843 /*
4844 * We can only enable IPS after we enable a plane and wait for a vblank
4845 * This function is called from post_plane_update, which is run after
4846 * a vblank wait.
4847 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004848 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004849
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004850 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004851 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004852 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4853 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004854 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004855 /* Quoting Art Runyan: "its not safe to expect any particular
4856 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004857 * mailbox." Moreover, the mailbox may return a bogus state,
4858 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004859 */
4860 } else {
4861 I915_WRITE(IPS_CTL, IPS_ENABLE);
4862 /* The bit only becomes 1 in the next vblank, so this wait here
4863 * is essentially intel_wait_for_vblank. If we don't have this
4864 * and don't wait for vblanks until the end of crtc_enable, then
4865 * the HW state readout code will complain that the expected
4866 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004867 if (intel_wait_for_register(dev_priv,
4868 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4869 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004870 DRM_ERROR("Timed out waiting for IPS enable\n");
4871 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004872}
4873
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004874void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004875{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004876 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004877 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004878 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004879
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004880 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004881 return;
4882
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004883 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004884 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004885 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004886 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004887 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004888 if (intel_wait_for_register(dev_priv,
4889 IPS_CTL, IPS_ENABLE, 0,
4890 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004891 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004892 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004893 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004894 POSTING_READ(IPS_CTL);
4895 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004896
4897 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004898 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004899}
4900
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004901static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004902{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004903 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004904 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004905
4906 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004907 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004908 mutex_unlock(&dev->struct_mutex);
4909 }
4910
4911 /* Let userspace switch the overlay on again. In most cases userspace
4912 * has to recompute where to put it anyway.
4913 */
4914}
4915
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004916/**
4917 * intel_post_enable_primary - Perform operations after enabling primary plane
4918 * @crtc: the CRTC whose primary plane was just enabled
4919 *
4920 * Performs potentially sleeping operations that must be done after the primary
4921 * plane is enabled, such as updating FBC and IPS. Note that this may be
4922 * called due to an explicit primary plane update, or due to an implicit
4923 * re-enable that is caused when a sprite plane is updated to no longer
4924 * completely hide the primary plane.
4925 */
4926static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004927intel_post_enable_primary(struct drm_crtc *crtc,
4928 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004929{
4930 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004931 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4933 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004934
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004935 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004936 * Gen2 reports pipe underruns whenever all planes are disabled.
4937 * So don't enable underrun reporting before at least some planes
4938 * are enabled.
4939 * FIXME: Need to fix the logic to work when we turn off all planes
4940 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004941 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004942 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004943 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4944
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004945 /* Underruns don't always raise interrupts, so check manually. */
4946 intel_check_cpu_fifo_underruns(dev_priv);
4947 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004948}
4949
Ville Syrjälä2622a082016-03-09 19:07:26 +02004950/* FIXME get rid of this and use pre_plane_update */
4951static void
4952intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4953{
4954 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004955 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4957 int pipe = intel_crtc->pipe;
4958
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004959 /*
4960 * Gen2 reports pipe underruns whenever all planes are disabled.
4961 * So disable underrun reporting before all the planes get disabled.
4962 */
4963 if (IS_GEN2(dev_priv))
4964 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4965
4966 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02004967
4968 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004969 * Vblank time updates from the shadow to live plane control register
4970 * are blocked if the memory self-refresh mode is active at that
4971 * moment. So to make sure the plane gets truly disabled, disable
4972 * first the self-refresh mode. The self-refresh enable bit in turn
4973 * will be checked/applied by the HW only at the next frame start
4974 * event which is after the vblank start event, so we need to have a
4975 * wait-for-vblank between disabling the plane and the pipe.
4976 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004977 if (HAS_GMCH_DISPLAY(dev_priv) &&
4978 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004979 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004980}
4981
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004982static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
4983 const struct intel_crtc_state *new_crtc_state)
4984{
4985 if (!old_crtc_state->ips_enabled)
4986 return false;
4987
4988 if (needs_modeset(&new_crtc_state->base))
4989 return true;
4990
4991 return !new_crtc_state->ips_enabled;
4992}
4993
4994static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
4995 const struct intel_crtc_state *new_crtc_state)
4996{
4997 if (!new_crtc_state->ips_enabled)
4998 return false;
4999
5000 if (needs_modeset(&new_crtc_state->base))
5001 return true;
5002
5003 /*
5004 * We can't read out IPS on broadwell, assume the worst and
5005 * forcibly enable IPS on the first fastset.
5006 */
5007 if (new_crtc_state->update_pipe &&
5008 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5009 return true;
5010
5011 return !old_crtc_state->ips_enabled;
5012}
5013
Daniel Vetter5a21b662016-05-24 17:13:53 +02005014static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5015{
5016 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5017 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5018 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005019 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5020 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005021 struct drm_plane *primary = crtc->base.primary;
5022 struct drm_plane_state *old_pri_state =
5023 drm_atomic_get_existing_plane_state(old_state, primary);
5024
Chris Wilson5748b6a2016-08-04 16:32:38 +01005025 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005026
Daniel Vetter5a21b662016-05-24 17:13:53 +02005027 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005028 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005029
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005030 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5031 hsw_enable_ips(pipe_config);
5032
Daniel Vetter5a21b662016-05-24 17:13:53 +02005033 if (old_pri_state) {
5034 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005035 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5036 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005037 struct intel_plane_state *old_primary_state =
5038 to_intel_plane_state(old_pri_state);
5039
5040 intel_fbc_post_update(crtc);
5041
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005042 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005043 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005044 !old_primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005045 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005046 }
5047}
5048
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005049static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5050 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005051{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005052 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005053 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005054 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005055 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5056 struct drm_plane *primary = crtc->base.primary;
5057 struct drm_plane_state *old_pri_state =
5058 drm_atomic_get_existing_plane_state(old_state, primary);
5059 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005060 struct intel_atomic_state *old_intel_state =
5061 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005062
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005063 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5064 hsw_disable_ips(old_crtc_state);
5065
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005066 if (old_pri_state) {
5067 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005068 intel_atomic_get_new_plane_state(old_intel_state,
5069 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005070 struct intel_plane_state *old_primary_state =
5071 to_intel_plane_state(old_pri_state);
5072
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005073 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005074 /*
5075 * Gen2 reports pipe underruns whenever all planes are disabled.
5076 * So disable underrun reporting before all the planes get disabled.
5077 */
5078 if (IS_GEN2(dev_priv) && old_primary_state->base.visible &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005079 (modeset || !primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005080 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005081 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005082
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005083 /*
5084 * Vblank time updates from the shadow to live plane control register
5085 * are blocked if the memory self-refresh mode is active at that
5086 * moment. So to make sure the plane gets truly disabled, disable
5087 * first the self-refresh mode. The self-refresh enable bit in turn
5088 * will be checked/applied by the HW only at the next frame start
5089 * event which is after the vblank start event, so we need to have a
5090 * wait-for-vblank between disabling the plane and the pipe.
5091 */
5092 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5093 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5094 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005095
Matt Ropered4a6a72016-02-23 17:20:13 -08005096 /*
5097 * IVB workaround: must disable low power watermarks for at least
5098 * one frame before enabling scaling. LP watermarks can be re-enabled
5099 * when scaling is disabled.
5100 *
5101 * WaCxSRDisabledForSpriteScaling:ivb
5102 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005103 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005104 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005105
5106 /*
5107 * If we're doing a modeset, we're done. No need to do any pre-vblank
5108 * watermark programming here.
5109 */
5110 if (needs_modeset(&pipe_config->base))
5111 return;
5112
5113 /*
5114 * For platforms that support atomic watermarks, program the
5115 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5116 * will be the intermediate values that are safe for both pre- and
5117 * post- vblank; when vblank happens, the 'active' values will be set
5118 * to the final 'target' values and we'll do this again to get the
5119 * optimal watermarks. For gen9+ platforms, the values we program here
5120 * will be the final target values which will get automatically latched
5121 * at vblank time; no further programming will be necessary.
5122 *
5123 * If a platform hasn't been transitioned to atomic watermarks yet,
5124 * we'll continue to update watermarks the old way, if flags tell
5125 * us to.
5126 */
5127 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005128 dev_priv->display.initial_watermarks(old_intel_state,
5129 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005130 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005131 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005132}
5133
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005134static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005135{
5136 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005138 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005139 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005140
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005141 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005142
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005143 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005144 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005145
Daniel Vetterf99d7062014-06-19 16:01:59 +02005146 /*
5147 * FIXME: Once we grow proper nuclear flip support out of this we need
5148 * to compute the mask of flip planes precisely. For the time being
5149 * consider this a flip to a NULL plane.
5150 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005151 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005152}
5153
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005154static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005155 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005156 struct drm_atomic_state *old_state)
5157{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005158 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005159 struct drm_connector *conn;
5160 int i;
5161
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005162 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005163 struct intel_encoder *encoder =
5164 to_intel_encoder(conn_state->best_encoder);
5165
5166 if (conn_state->crtc != crtc)
5167 continue;
5168
5169 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005170 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005171 }
5172}
5173
5174static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005175 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005176 struct drm_atomic_state *old_state)
5177{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005178 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005179 struct drm_connector *conn;
5180 int i;
5181
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005182 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005183 struct intel_encoder *encoder =
5184 to_intel_encoder(conn_state->best_encoder);
5185
5186 if (conn_state->crtc != crtc)
5187 continue;
5188
5189 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005190 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005191 }
5192}
5193
5194static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005195 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005196 struct drm_atomic_state *old_state)
5197{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005198 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199 struct drm_connector *conn;
5200 int i;
5201
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005202 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005203 struct intel_encoder *encoder =
5204 to_intel_encoder(conn_state->best_encoder);
5205
5206 if (conn_state->crtc != crtc)
5207 continue;
5208
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005209 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005210 intel_opregion_notify_encoder(encoder, true);
5211 }
5212}
5213
5214static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005215 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005216 struct drm_atomic_state *old_state)
5217{
5218 struct drm_connector_state *old_conn_state;
5219 struct drm_connector *conn;
5220 int i;
5221
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005222 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 struct intel_encoder *encoder =
5224 to_intel_encoder(old_conn_state->best_encoder);
5225
5226 if (old_conn_state->crtc != crtc)
5227 continue;
5228
5229 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005230 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005231 }
5232}
5233
5234static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005235 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005236 struct drm_atomic_state *old_state)
5237{
5238 struct drm_connector_state *old_conn_state;
5239 struct drm_connector *conn;
5240 int i;
5241
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005242 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005243 struct intel_encoder *encoder =
5244 to_intel_encoder(old_conn_state->best_encoder);
5245
5246 if (old_conn_state->crtc != crtc)
5247 continue;
5248
5249 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005250 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005251 }
5252}
5253
5254static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005255 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005256 struct drm_atomic_state *old_state)
5257{
5258 struct drm_connector_state *old_conn_state;
5259 struct drm_connector *conn;
5260 int i;
5261
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005262 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005263 struct intel_encoder *encoder =
5264 to_intel_encoder(old_conn_state->best_encoder);
5265
5266 if (old_conn_state->crtc != crtc)
5267 continue;
5268
5269 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005270 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005271 }
5272}
5273
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005274static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5275 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005276{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005277 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005278 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005279 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5281 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005282 struct intel_atomic_state *old_intel_state =
5283 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005284
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005285 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005286 return;
5287
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005288 /*
5289 * Sometimes spurious CPU pipe underruns happen during FDI
5290 * training, at least with VGA+HDMI cloning. Suppress them.
5291 *
5292 * On ILK we get an occasional spurious CPU pipe underruns
5293 * between eDP port A enable and vdd enable. Also PCH port
5294 * enable seems to result in the occasional CPU pipe underrun.
5295 *
5296 * Spurious PCH underruns also occur during PCH enabling.
5297 */
5298 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5299 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005300 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005301 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5302
5303 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005304 intel_prepare_shared_dpll(intel_crtc);
5305
Ville Syrjälä37a56502016-06-22 21:57:04 +03005306 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305307 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005308
5309 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005310 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005311
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005312 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005313 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005314 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005315 }
5316
5317 ironlake_set_pipeconf(crtc);
5318
Jesse Barnesf67a5592011-01-05 10:31:48 -08005319 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005320
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005321 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005322
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005323 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005324 /* Note: FDI PLL enabling _must_ be done before we enable the
5325 * cpu pipes, hence this is separate from all the other fdi/pch
5326 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005327 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005328 } else {
5329 assert_fdi_tx_disabled(dev_priv, pipe);
5330 assert_fdi_rx_disabled(dev_priv, pipe);
5331 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005332
Jesse Barnesb074cec2013-04-25 12:55:02 -07005333 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005334
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005335 /*
5336 * On ILK+ LUT must be loaded before the pipe is running but with
5337 * clocks enabled
5338 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005339 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005340
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005341 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005342 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005343 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005344
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005345 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005346 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005347
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005348 assert_vblank_disabled(crtc);
5349 drm_crtc_vblank_on(crtc);
5350
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005351 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005352
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005353 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005354 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005355
5356 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5357 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005358 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005359 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005360 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005361}
5362
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005363/* IPS only exists on ULT machines and is tied to pipe A. */
5364static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5365{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005366 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005367}
5368
Imre Deaked69cd42017-10-02 10:55:57 +03005369static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5370 enum pipe pipe, bool apply)
5371{
5372 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5373 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5374
5375 if (apply)
5376 val |= mask;
5377 else
5378 val &= ~mask;
5379
5380 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5381}
5382
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005383static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5384 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005385{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005386 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005387 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005389 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005390 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005391 struct intel_atomic_state *old_intel_state =
5392 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005393 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005394
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005395 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005396 return;
5397
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005398 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005399
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005400 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005401 intel_enable_shared_dpll(intel_crtc);
5402
Ville Syrjälä37a56502016-06-22 21:57:04 +03005403 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305404 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005405
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005406 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005407 intel_set_pipe_timings(intel_crtc);
5408
Jani Nikulabc58be62016-03-18 17:05:39 +02005409 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005410
Jani Nikula4d1de972016-03-18 17:05:42 +02005411 if (cpu_transcoder != TRANSCODER_EDP &&
5412 !transcoder_is_dsi(cpu_transcoder)) {
5413 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005414 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005415 }
5416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005417 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005418 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005419 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005420 }
5421
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005422 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005423 haswell_set_pipeconf(crtc);
5424
Jani Nikula391bf042016-03-18 17:05:40 +02005425 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005426
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005427 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005428
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005429 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005430
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005431 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005432
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005433 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005434 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005435
Imre Deaked69cd42017-10-02 10:55:57 +03005436 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5437 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5438 intel_crtc->config->pch_pfit.enabled;
5439 if (psl_clkgate_wa)
5440 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5441
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005442 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005443 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005444 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005445 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005446
5447 /*
5448 * On ILK+ LUT must be loaded before the pipe is running but with
5449 * clocks enabled
5450 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005451 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005452
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005453 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005454 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005455 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005456
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005457 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005458 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005459
5460 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005461 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005462 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005463
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005464 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005465 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005466
Ville Syrjälä00370712016-11-14 19:44:06 +02005467 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005468 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005469
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005470 assert_vblank_disabled(crtc);
5471 drm_crtc_vblank_on(crtc);
5472
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005473 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005474
Imre Deaked69cd42017-10-02 10:55:57 +03005475 if (psl_clkgate_wa) {
5476 intel_wait_for_vblank(dev_priv, pipe);
5477 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5478 }
5479
Paulo Zanonie4916942013-09-20 16:21:19 -03005480 /* If we change the relative order between pipe/planes enabling, we need
5481 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005482 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005483 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005484 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5485 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005486 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005487}
5488
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005489static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005490{
5491 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005492 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005493 int pipe = crtc->pipe;
5494
5495 /* To avoid upsetting the power well on haswell only disable the pfit if
5496 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005497 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005498 I915_WRITE(PF_CTL(pipe), 0);
5499 I915_WRITE(PF_WIN_POS(pipe), 0);
5500 I915_WRITE(PF_WIN_SZ(pipe), 0);
5501 }
5502}
5503
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005504static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5505 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005506{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005507 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005508 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005509 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5511 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005512
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005513 /*
5514 * Sometimes spurious CPU pipe underruns happen when the
5515 * pipe is already disabled, but FDI RX/TX is still enabled.
5516 * Happens at least with VGA+HDMI cloning. Suppress them.
5517 */
5518 if (intel_crtc->config->has_pch_encoder) {
5519 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005520 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005521 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005522
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005523 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005524
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005525 drm_crtc_vblank_off(crtc);
5526 assert_vblank_disabled(crtc);
5527
Ville Syrjälä4972f702017-11-29 17:37:32 +02005528 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005529
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005530 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005531
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005532 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005533 ironlake_fdi_disable(crtc);
5534
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005535 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005537 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005538 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005539
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005540 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005541 i915_reg_t reg;
5542 u32 temp;
5543
Daniel Vetterd925c592013-06-05 13:34:04 +02005544 /* disable TRANS_DP_CTL */
5545 reg = TRANS_DP_CTL(pipe);
5546 temp = I915_READ(reg);
5547 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5548 TRANS_DP_PORT_SEL_MASK);
5549 temp |= TRANS_DP_PORT_SEL_NONE;
5550 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005551
Daniel Vetterd925c592013-06-05 13:34:04 +02005552 /* disable DPLL_SEL */
5553 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005554 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005555 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005556 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005557
Daniel Vetterd925c592013-06-05 13:34:04 +02005558 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005559 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005560
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005561 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005562 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005563}
5564
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005565static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5566 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005567{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005568 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005569 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005571 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005572
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005573 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005574
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005575 drm_crtc_vblank_off(crtc);
5576 assert_vblank_disabled(crtc);
5577
Jani Nikula4d1de972016-03-18 17:05:42 +02005578 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005579 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005580 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005581
Ville Syrjälä00370712016-11-14 19:44:06 +02005582 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005583 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005584
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005585 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305586 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005587
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005588 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005589 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005590 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005591 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005592
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005593 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005594 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005595
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005596 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005597}
5598
Jesse Barnes2dd24552013-04-25 12:55:01 -07005599static void i9xx_pfit_enable(struct intel_crtc *crtc)
5600{
5601 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005602 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005603 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005604
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005605 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005606 return;
5607
Daniel Vetterc0b03412013-05-28 12:05:54 +02005608 /*
5609 * The panel fitter should only be adjusted whilst the pipe is disabled,
5610 * according to register description and PRM.
5611 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005612 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5613 assert_pipe_disabled(dev_priv, crtc->pipe);
5614
Jesse Barnesb074cec2013-04-25 12:55:02 -07005615 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5616 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005617
5618 /* Border color in case we don't scale up to the full screen. Black by
5619 * default, change to something else for debugging. */
5620 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005621}
5622
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005623enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005624{
5625 switch (port) {
5626 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005627 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005628 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005629 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005630 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005631 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005632 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005633 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005634 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005635 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005636 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005637 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005638 return POWER_DOMAIN_PORT_OTHER;
5639 }
5640}
5641
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005642static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5643 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005644{
5645 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005646 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005647 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5649 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005650 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005651 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005652
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005653 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005654 return 0;
5655
Imre Deak17bd6e62018-01-09 14:20:40 +02005656 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5657 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005658 if (crtc_state->pch_pfit.enabled ||
5659 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005660 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005661
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005662 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5663 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5664
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005665 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005666 }
Imre Deak319be8a2014-03-04 19:22:57 +02005667
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005668 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005669 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005670
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005671 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005672 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005673
Imre Deak77d22dc2014-03-05 16:20:52 +02005674 return mask;
5675}
5676
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005677static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005678modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5679 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005680{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005681 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5683 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005684 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005685
5686 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005687 intel_crtc->enabled_power_domains = new_domains =
5688 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005689
Daniel Vetter5a21b662016-05-24 17:13:53 +02005690 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005691
5692 for_each_power_domain(domain, domains)
5693 intel_display_power_get(dev_priv, domain);
5694
Daniel Vetter5a21b662016-05-24 17:13:53 +02005695 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005696}
5697
5698static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005699 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005700{
5701 enum intel_display_power_domain domain;
5702
5703 for_each_power_domain(domain, domains)
5704 intel_display_power_put(dev_priv, domain);
5705}
5706
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005707static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5708 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005709{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005710 struct intel_atomic_state *old_intel_state =
5711 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005712 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005713 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005714 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005716 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005717
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005718 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005719 return;
5720
Ville Syrjälä37a56502016-06-22 21:57:04 +03005721 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305722 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005723
5724 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005725 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005726
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005727 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005728 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005729
5730 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5731 I915_WRITE(CHV_CANVAS(pipe), 0);
5732 }
5733
Daniel Vetter5b18e572014-04-24 23:55:06 +02005734 i9xx_set_pipeconf(intel_crtc);
5735
Jesse Barnes89b667f2013-04-18 14:51:36 -07005736 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005737
Daniel Vettera72e4c92014-09-30 10:56:47 +02005738 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005739
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005740 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005741
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005742 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005743 chv_prepare_pll(intel_crtc, intel_crtc->config);
5744 chv_enable_pll(intel_crtc, intel_crtc->config);
5745 } else {
5746 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5747 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005748 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005749
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005750 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005751
Jesse Barnes2dd24552013-04-25 12:55:01 -07005752 i9xx_pfit_enable(intel_crtc);
5753
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005754 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005755
Ville Syrjäläff32c542017-03-02 19:14:57 +02005756 dev_priv->display.initial_watermarks(old_intel_state,
5757 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005758 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005759
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005760 assert_vblank_disabled(crtc);
5761 drm_crtc_vblank_on(crtc);
5762
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005763 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005764}
5765
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005766static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5767{
5768 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005769 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005770
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005771 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5772 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005773}
5774
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005775static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5776 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005777{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005778 struct intel_atomic_state *old_intel_state =
5779 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005780 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005781 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005782 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005784 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005785
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005786 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005787 return;
5788
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005789 i9xx_set_pll_dividers(intel_crtc);
5790
Ville Syrjälä37a56502016-06-22 21:57:04 +03005791 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305792 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005793
5794 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005795 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005796
Daniel Vetter5b18e572014-04-24 23:55:06 +02005797 i9xx_set_pipeconf(intel_crtc);
5798
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005799 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005800
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005801 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005802 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005803
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005804 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005805
Ville Syrjälä939994d2017-09-13 17:08:56 +03005806 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005807
Jesse Barnes2dd24552013-04-25 12:55:01 -07005808 i9xx_pfit_enable(intel_crtc);
5809
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005810 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005811
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005812 if (dev_priv->display.initial_watermarks != NULL)
5813 dev_priv->display.initial_watermarks(old_intel_state,
5814 intel_crtc->config);
5815 else
5816 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005817 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005818
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005819 assert_vblank_disabled(crtc);
5820 drm_crtc_vblank_on(crtc);
5821
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005822 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005823}
5824
Daniel Vetter87476d62013-04-11 16:29:06 +02005825static void i9xx_pfit_disable(struct intel_crtc *crtc)
5826{
5827 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005828 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005829
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005830 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005831 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005832
5833 assert_pipe_disabled(dev_priv, crtc->pipe);
5834
Daniel Vetter328d8e82013-05-08 10:36:31 +02005835 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5836 I915_READ(PFIT_CONTROL));
5837 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005838}
5839
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005840static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5841 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005842{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005843 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005844 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005845 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5847 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005848
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005849 /*
5850 * On gen2 planes are double buffered but the pipe isn't, so we must
5851 * wait for planes to fully turn off before disabling the pipe.
5852 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005853 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005854 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005855
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005856 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005857
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005858 drm_crtc_vblank_off(crtc);
5859 assert_vblank_disabled(crtc);
5860
Ville Syrjälä4972f702017-11-29 17:37:32 +02005861 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005862
Daniel Vetter87476d62013-04-11 16:29:06 +02005863 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005864
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005865 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005866
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005867 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005868 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005869 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005870 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005871 vlv_disable_pll(dev_priv, pipe);
5872 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005873 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005874 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005875
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005876 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005877
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005878 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005879 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005880
5881 if (!dev_priv->display.initial_watermarks)
5882 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005883
5884 /* clock the pipe down to 640x480@60 to potentially save power */
5885 if (IS_I830(dev_priv))
5886 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005887}
5888
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005889static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5890 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005891{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005892 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005894 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005895 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005896 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005897 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005898 struct drm_atomic_state *state;
5899 struct intel_crtc_state *crtc_state;
5900 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005901
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005902 if (!intel_crtc->active)
5903 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005904
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005905 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
5906 const struct intel_plane_state *plane_state =
5907 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005908
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005909 if (plane_state->base.visible)
5910 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005911 }
5912
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005913 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005914 if (!state) {
5915 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5916 crtc->base.id, crtc->name);
5917 return;
5918 }
5919
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005920 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005921
5922 /* Everything's already locked, -EDEADLK can't happen. */
5923 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5924 ret = drm_atomic_add_affected_connectors(state, crtc);
5925
5926 WARN_ON(IS_ERR(crtc_state) || ret);
5927
5928 dev_priv->display.crtc_disable(crtc_state, state);
5929
Chris Wilson08536952016-10-14 13:18:18 +01005930 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005931
Ville Syrjälä78108b72016-05-27 20:59:19 +03005932 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5933 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005934
5935 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5936 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005937 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005938 crtc->enabled = false;
5939 crtc->state->connector_mask = 0;
5940 crtc->state->encoder_mask = 0;
5941
5942 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5943 encoder->base.crtc = NULL;
5944
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005945 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005946 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005947 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005948
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005949 domains = intel_crtc->enabled_power_domains;
5950 for_each_power_domain(domain, domains)
5951 intel_display_power_put(dev_priv, domain);
5952 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005953
5954 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03005955 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03005956 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005957}
5958
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005959/*
5960 * turn all crtc's off, but do not adjust state
5961 * This has to be paired with a call to intel_modeset_setup_hw_state.
5962 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005963int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005964{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005965 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005966 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005967 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005968
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005969 state = drm_atomic_helper_suspend(dev);
5970 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005971 if (ret)
5972 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005973 else
5974 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005975 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005976}
5977
Chris Wilsonea5b2132010-08-04 13:50:23 +01005978void intel_encoder_destroy(struct drm_encoder *encoder)
5979{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005980 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005981
Chris Wilsonea5b2132010-08-04 13:50:23 +01005982 drm_encoder_cleanup(encoder);
5983 kfree(intel_encoder);
5984}
5985
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005986/* Cross check the actual hw state with our own modeset state tracking (and it's
5987 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005988static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5989 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005990{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005991 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005992
5993 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5994 connector->base.base.id,
5995 connector->base.name);
5996
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005997 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005998 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005999
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006000 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006001 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006002
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006003 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006004 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006005
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006006 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006007 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006008
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006009 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006010 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006011
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006012 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006013 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006014
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006015 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006016 "attached encoder crtc differs from connector crtc\n");
6017 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006018 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006019 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006020 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006021 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006022 }
6023}
6024
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006025int intel_connector_init(struct intel_connector *connector)
6026{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006027 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006028
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006029 /*
6030 * Allocate enough memory to hold intel_digital_connector_state,
6031 * This might be a few bytes too many, but for connectors that don't
6032 * need it we'll free the state and allocate a smaller one on the first
6033 * succesful commit anyway.
6034 */
6035 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6036 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006037 return -ENOMEM;
6038
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006039 __drm_atomic_helper_connector_reset(&connector->base,
6040 &conn_state->base);
6041
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006042 return 0;
6043}
6044
6045struct intel_connector *intel_connector_alloc(void)
6046{
6047 struct intel_connector *connector;
6048
6049 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6050 if (!connector)
6051 return NULL;
6052
6053 if (intel_connector_init(connector) < 0) {
6054 kfree(connector);
6055 return NULL;
6056 }
6057
6058 return connector;
6059}
6060
James Ausmus091a4f92017-10-13 11:01:44 -07006061/*
6062 * Free the bits allocated by intel_connector_alloc.
6063 * This should only be used after intel_connector_alloc has returned
6064 * successfully, and before drm_connector_init returns successfully.
6065 * Otherwise the destroy callbacks for the connector and the state should
6066 * take care of proper cleanup/free
6067 */
6068void intel_connector_free(struct intel_connector *connector)
6069{
6070 kfree(to_intel_digital_connector_state(connector->base.state));
6071 kfree(connector);
6072}
6073
Daniel Vetterf0947c32012-07-02 13:10:34 +02006074/* Simple connector->get_hw_state implementation for encoders that support only
6075 * one connector and no cloning and hence the encoder state determines the state
6076 * of the connector. */
6077bool intel_connector_get_hw_state(struct intel_connector *connector)
6078{
Daniel Vetter24929352012-07-02 20:28:59 +02006079 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006080 struct intel_encoder *encoder = connector->encoder;
6081
6082 return encoder->get_hw_state(encoder, &pipe);
6083}
6084
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006085static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006086{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006087 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6088 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006089
6090 return 0;
6091}
6092
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006093static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006094 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006095{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006096 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006097 struct drm_atomic_state *state = pipe_config->base.state;
6098 struct intel_crtc *other_crtc;
6099 struct intel_crtc_state *other_crtc_state;
6100
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006101 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6102 pipe_name(pipe), pipe_config->fdi_lanes);
6103 if (pipe_config->fdi_lanes > 4) {
6104 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6105 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006106 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006107 }
6108
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006109 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006110 if (pipe_config->fdi_lanes > 2) {
6111 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6112 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006113 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006114 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006115 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006116 }
6117 }
6118
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006119 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006120 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006121
6122 /* Ivybridge 3 pipe is really complicated */
6123 switch (pipe) {
6124 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006125 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006126 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006127 if (pipe_config->fdi_lanes <= 2)
6128 return 0;
6129
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006130 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006131 other_crtc_state =
6132 intel_atomic_get_crtc_state(state, other_crtc);
6133 if (IS_ERR(other_crtc_state))
6134 return PTR_ERR(other_crtc_state);
6135
6136 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006137 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6138 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006139 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006140 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006141 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006142 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006143 if (pipe_config->fdi_lanes > 2) {
6144 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6145 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006146 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006147 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006148
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006149 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006150 other_crtc_state =
6151 intel_atomic_get_crtc_state(state, other_crtc);
6152 if (IS_ERR(other_crtc_state))
6153 return PTR_ERR(other_crtc_state);
6154
6155 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006156 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006157 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006158 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006159 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006160 default:
6161 BUG();
6162 }
6163}
6164
Daniel Vettere29c22c2013-02-21 00:00:16 +01006165#define RETRY 1
6166static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006167 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006168{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006169 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006170 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006171 int lane, link_bw, fdi_dotclock, ret;
6172 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006173
Daniel Vettere29c22c2013-02-21 00:00:16 +01006174retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006175 /* FDI is a binary signal running at ~2.7GHz, encoding
6176 * each output octet as 10 bits. The actual frequency
6177 * is stored as a divider into a 100MHz clock, and the
6178 * mode pixel clock is stored in units of 1KHz.
6179 * Hence the bw of each lane in terms of the mode signal
6180 * is:
6181 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006182 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006183
Damien Lespiau241bfc32013-09-25 16:45:37 +01006184 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006185
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006186 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006187 pipe_config->pipe_bpp);
6188
6189 pipe_config->fdi_lanes = lane;
6190
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006191 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006192 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006193
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006194 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006195 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006196 pipe_config->pipe_bpp -= 2*3;
6197 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6198 pipe_config->pipe_bpp);
6199 needs_recompute = true;
6200 pipe_config->bw_constrained = true;
6201
6202 goto retry;
6203 }
6204
6205 if (needs_recompute)
6206 return RETRY;
6207
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006208 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006209}
6210
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006211bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006212{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006213 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6214 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6215
6216 /* IPS only exists on ULT machines and is tied to pipe A. */
6217 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006218 return false;
6219
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006220 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006221 return false;
6222
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006223 if (crtc_state->pipe_bpp > 24)
6224 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006225
6226 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006227 * We compare against max which means we must take
6228 * the increased cdclk requirement into account when
6229 * calculating the new cdclk.
6230 *
6231 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006232 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006233 if (IS_BROADWELL(dev_priv) &&
6234 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6235 return false;
6236
6237 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006238}
6239
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006240static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006241{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006242 struct drm_i915_private *dev_priv =
6243 to_i915(crtc_state->base.crtc->dev);
6244 struct intel_atomic_state *intel_state =
6245 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006246
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006247 if (!hsw_crtc_state_ips_capable(crtc_state))
6248 return false;
6249
6250 if (crtc_state->ips_force_disable)
6251 return false;
6252
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006253 /* IPS should be fine as long as at least one plane is enabled. */
6254 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006255 return false;
6256
6257 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6258 if (IS_BROADWELL(dev_priv) &&
6259 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6260 return false;
6261
6262 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006263}
6264
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006265static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6266{
6267 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6268
6269 /* GDG double wide on either pipe, otherwise pipe A only */
6270 return INTEL_INFO(dev_priv)->gen < 4 &&
6271 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6272}
6273
Ville Syrjäläceb99322017-01-20 20:22:05 +02006274static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6275{
6276 uint32_t pixel_rate;
6277
6278 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6279
6280 /*
6281 * We only use IF-ID interlacing. If we ever use
6282 * PF-ID we'll need to adjust the pixel_rate here.
6283 */
6284
6285 if (pipe_config->pch_pfit.enabled) {
6286 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6287 uint32_t pfit_size = pipe_config->pch_pfit.size;
6288
6289 pipe_w = pipe_config->pipe_src_w;
6290 pipe_h = pipe_config->pipe_src_h;
6291
6292 pfit_w = (pfit_size >> 16) & 0xFFFF;
6293 pfit_h = pfit_size & 0xFFFF;
6294 if (pipe_w < pfit_w)
6295 pipe_w = pfit_w;
6296 if (pipe_h < pfit_h)
6297 pipe_h = pfit_h;
6298
6299 if (WARN_ON(!pfit_w || !pfit_h))
6300 return pixel_rate;
6301
6302 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6303 pfit_w * pfit_h);
6304 }
6305
6306 return pixel_rate;
6307}
6308
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006309static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6310{
6311 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6312
6313 if (HAS_GMCH_DISPLAY(dev_priv))
6314 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6315 crtc_state->pixel_rate =
6316 crtc_state->base.adjusted_mode.crtc_clock;
6317 else
6318 crtc_state->pixel_rate =
6319 ilk_pipe_pixel_rate(crtc_state);
6320}
6321
Daniel Vettera43f6e02013-06-07 23:10:32 +02006322static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006323 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006324{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006325 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006326 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006327 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006328 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006329
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006330 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006331 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006332
6333 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006334 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006335 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006336 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006337 if (intel_crtc_supports_double_wide(crtc) &&
6338 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006339 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006340 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006341 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006342 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006343
Ville Syrjäläf3261152016-05-24 21:34:18 +03006344 if (adjusted_mode->crtc_clock > clock_limit) {
6345 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6346 adjusted_mode->crtc_clock, clock_limit,
6347 yesno(pipe_config->double_wide));
6348 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006349 }
Chris Wilson89749352010-09-12 18:25:19 +01006350
Shashank Sharma25edf912017-07-21 20:55:07 +05306351 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6352 /*
6353 * There is only one pipe CSC unit per pipe, and we need that
6354 * for output conversion from RGB->YCBCR. So if CTM is already
6355 * applied we can't support YCBCR420 output.
6356 */
6357 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6358 return -EINVAL;
6359 }
6360
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006361 /*
6362 * Pipe horizontal size must be even in:
6363 * - DVO ganged mode
6364 * - LVDS dual channel mode
6365 * - Double wide pipe
6366 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006367 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006368 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6369 pipe_config->pipe_src_w &= ~1;
6370
Damien Lespiau8693a822013-05-03 18:48:11 +01006371 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6372 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006373 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006374 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006375 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006376 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006377
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006378 intel_crtc_compute_pixel_rate(pipe_config);
6379
Daniel Vetter877d48d2013-04-19 11:24:43 +02006380 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006381 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006382
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006383 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006384}
6385
Zhenyu Wang2c072452009-06-05 15:38:42 +08006386static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006387intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006388{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006389 while (*num > DATA_LINK_M_N_MASK ||
6390 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006391 *num >>= 1;
6392 *den >>= 1;
6393 }
6394}
6395
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006396static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006397 uint32_t *ret_m, uint32_t *ret_n,
6398 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006399{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006400 /*
6401 * Reduce M/N as much as possible without loss in precision. Several DP
6402 * dongles in particular seem to be fussy about too large *link* M/N
6403 * values. The passed in values are more likely to have the least
6404 * significant bits zero than M after rounding below, so do this first.
6405 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006406 if (reduce_m_n) {
6407 while ((m & 1) == 0 && (n & 1) == 0) {
6408 m >>= 1;
6409 n >>= 1;
6410 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006411 }
6412
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006413 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6414 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6415 intel_reduce_m_n_ratio(ret_m, ret_n);
6416}
6417
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006418void
6419intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6420 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006421 struct intel_link_m_n *m_n,
6422 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006423{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006424 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006425
6426 compute_m_n(bits_per_pixel * pixel_clock,
6427 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006428 &m_n->gmch_m, &m_n->gmch_n,
6429 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006430
6431 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006432 &m_n->link_m, &m_n->link_n,
6433 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006434}
6435
Chris Wilsona7615032011-01-12 17:04:08 +00006436static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6437{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006438 if (i915_modparams.panel_use_ssc >= 0)
6439 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006440 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006441 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006442}
6443
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006444static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006445{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006446 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006447}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006448
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006449static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6450{
6451 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006452}
6453
Daniel Vetterf47709a2013-03-28 10:42:02 +01006454static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006455 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006456 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006457{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006458 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006459 u32 fp, fp2 = 0;
6460
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006461 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006462 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006463 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006464 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006465 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006466 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006467 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006468 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006469 }
6470
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006471 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006472
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006473 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006474 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006475 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006476 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006477 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006478 }
6479}
6480
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006481static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6482 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006483{
6484 u32 reg_val;
6485
6486 /*
6487 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6488 * and set it to a reasonable value instead.
6489 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006490 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006491 reg_val &= 0xffffff00;
6492 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006493 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006494
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006495 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006496 reg_val &= 0x00ffffff;
6497 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006498 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006499
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006500 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006501 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006502 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006503
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006504 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006505 reg_val &= 0x00ffffff;
6506 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006507 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006508}
6509
Daniel Vetterb5518422013-05-03 11:49:48 +02006510static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6511 struct intel_link_m_n *m_n)
6512{
6513 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006514 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006515 int pipe = crtc->pipe;
6516
Daniel Vettere3b95f12013-05-03 11:49:49 +02006517 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6518 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6519 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6520 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006521}
6522
6523static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006524 struct intel_link_m_n *m_n,
6525 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006526{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006527 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006528 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006529 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006530
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006531 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006532 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6533 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6534 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6535 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006536 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6537 * for gen < 8) and if DRRS is supported (to make sure the
6538 * registers are not unnecessarily accessed).
6539 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006540 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6541 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006542 I915_WRITE(PIPE_DATA_M2(transcoder),
6543 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6544 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6545 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6546 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6547 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006548 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006549 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6550 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6551 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6552 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006553 }
6554}
6555
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306556void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006557{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306558 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6559
6560 if (m_n == M1_N1) {
6561 dp_m_n = &crtc->config->dp_m_n;
6562 dp_m2_n2 = &crtc->config->dp_m2_n2;
6563 } else if (m_n == M2_N2) {
6564
6565 /*
6566 * M2_N2 registers are not supported. Hence m2_n2 divider value
6567 * needs to be programmed into M1_N1.
6568 */
6569 dp_m_n = &crtc->config->dp_m2_n2;
6570 } else {
6571 DRM_ERROR("Unsupported divider value\n");
6572 return;
6573 }
6574
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006575 if (crtc->config->has_pch_encoder)
6576 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006577 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306578 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006579}
6580
Daniel Vetter251ac862015-06-18 10:30:24 +02006581static void vlv_compute_dpll(struct intel_crtc *crtc,
6582 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006583{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006584 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006585 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006586 if (crtc->pipe != PIPE_A)
6587 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006588
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006589 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006590 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006591 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6592 DPLL_EXT_BUFFER_ENABLE_VLV;
6593
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006594 pipe_config->dpll_hw_state.dpll_md =
6595 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6596}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006597
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006598static void chv_compute_dpll(struct intel_crtc *crtc,
6599 struct intel_crtc_state *pipe_config)
6600{
6601 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006602 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006603 if (crtc->pipe != PIPE_A)
6604 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6605
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006606 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006607 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006608 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6609
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006610 pipe_config->dpll_hw_state.dpll_md =
6611 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006612}
6613
Ville Syrjäläd288f652014-10-28 13:20:22 +02006614static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006615 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006616{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006617 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006618 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006619 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006620 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006621 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006622 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006623
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006624 /* Enable Refclk */
6625 I915_WRITE(DPLL(pipe),
6626 pipe_config->dpll_hw_state.dpll &
6627 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6628
6629 /* No need to actually set up the DPLL with DSI */
6630 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6631 return;
6632
Ville Syrjäläa5805162015-05-26 20:42:30 +03006633 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006634
Ville Syrjäläd288f652014-10-28 13:20:22 +02006635 bestn = pipe_config->dpll.n;
6636 bestm1 = pipe_config->dpll.m1;
6637 bestm2 = pipe_config->dpll.m2;
6638 bestp1 = pipe_config->dpll.p1;
6639 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006640
Jesse Barnes89b667f2013-04-18 14:51:36 -07006641 /* See eDP HDMI DPIO driver vbios notes doc */
6642
6643 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006644 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006645 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006646
6647 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006648 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006649
6650 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006651 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006652 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006653 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006654
6655 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006656 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006657
6658 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006659 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6660 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6661 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006662 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006663
6664 /*
6665 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6666 * but we don't support that).
6667 * Note: don't use the DAC post divider as it seems unstable.
6668 */
6669 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006670 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006671
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006672 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006673 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006674
Jesse Barnes89b667f2013-04-18 14:51:36 -07006675 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006676 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006677 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6678 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006679 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006680 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006681 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006682 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006683 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006684
Ville Syrjälä37a56502016-06-22 21:57:04 +03006685 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006686 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006687 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006688 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006689 0x0df40000);
6690 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006691 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692 0x0df70000);
6693 } else { /* HDMI or VGA */
6694 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006695 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006696 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006697 0x0df70000);
6698 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006699 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006700 0x0df40000);
6701 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006702
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006703 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006704 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006705 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006706 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006707 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006708
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006709 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006710 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006711}
6712
Ville Syrjäläd288f652014-10-28 13:20:22 +02006713static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006714 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006715{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006716 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006717 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006718 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006719 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306720 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006721 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306722 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306723 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006724
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006725 /* Enable Refclk and SSC */
6726 I915_WRITE(DPLL(pipe),
6727 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6728
6729 /* No need to actually set up the DPLL with DSI */
6730 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6731 return;
6732
Ville Syrjäläd288f652014-10-28 13:20:22 +02006733 bestn = pipe_config->dpll.n;
6734 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6735 bestm1 = pipe_config->dpll.m1;
6736 bestm2 = pipe_config->dpll.m2 >> 22;
6737 bestp1 = pipe_config->dpll.p1;
6738 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306739 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306740 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306741 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006742
Ville Syrjäläa5805162015-05-26 20:42:30 +03006743 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006744
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006745 /* p1 and p2 divider */
6746 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6747 5 << DPIO_CHV_S1_DIV_SHIFT |
6748 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6749 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6750 1 << DPIO_CHV_K_DIV_SHIFT);
6751
6752 /* Feedback post-divider - m2 */
6753 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6754
6755 /* Feedback refclk divider - n and m1 */
6756 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6757 DPIO_CHV_M1_DIV_BY_2 |
6758 1 << DPIO_CHV_N_DIV_SHIFT);
6759
6760 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006761 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006762
6763 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306764 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6765 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6766 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6767 if (bestm2_frac)
6768 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6769 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006770
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306771 /* Program digital lock detect threshold */
6772 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6773 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6774 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6775 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6776 if (!bestm2_frac)
6777 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6778 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6779
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006780 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306781 if (vco == 5400000) {
6782 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6783 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6784 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6785 tribuf_calcntr = 0x9;
6786 } else if (vco <= 6200000) {
6787 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6788 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6789 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6790 tribuf_calcntr = 0x9;
6791 } else if (vco <= 6480000) {
6792 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6793 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6794 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6795 tribuf_calcntr = 0x8;
6796 } else {
6797 /* Not supported. Apply the same limits as in the max case */
6798 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6799 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6800 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6801 tribuf_calcntr = 0;
6802 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006803 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6804
Ville Syrjälä968040b2015-03-11 22:52:08 +02006805 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306806 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6807 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6808 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6809
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006810 /* AFC Recal */
6811 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6812 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6813 DPIO_AFC_RECAL);
6814
Ville Syrjäläa5805162015-05-26 20:42:30 +03006815 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006816}
6817
Ville Syrjäläd288f652014-10-28 13:20:22 +02006818/**
6819 * vlv_force_pll_on - forcibly enable just the PLL
6820 * @dev_priv: i915 private structure
6821 * @pipe: pipe PLL to enable
6822 * @dpll: PLL configuration
6823 *
6824 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6825 * in cases where we need the PLL enabled even when @pipe is not going to
6826 * be enabled.
6827 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006828int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006829 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006830{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006831 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006832 struct intel_crtc_state *pipe_config;
6833
6834 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6835 if (!pipe_config)
6836 return -ENOMEM;
6837
6838 pipe_config->base.crtc = &crtc->base;
6839 pipe_config->pixel_multiplier = 1;
6840 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006841
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006842 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006843 chv_compute_dpll(crtc, pipe_config);
6844 chv_prepare_pll(crtc, pipe_config);
6845 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006846 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006847 vlv_compute_dpll(crtc, pipe_config);
6848 vlv_prepare_pll(crtc, pipe_config);
6849 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006850 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006851
6852 kfree(pipe_config);
6853
6854 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006855}
6856
6857/**
6858 * vlv_force_pll_off - forcibly disable just the PLL
6859 * @dev_priv: i915 private structure
6860 * @pipe: pipe PLL to disable
6861 *
6862 * Disable the PLL for @pipe. To be used in cases where we need
6863 * the PLL enabled even when @pipe is not going to be enabled.
6864 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006865void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006866{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006867 if (IS_CHERRYVIEW(dev_priv))
6868 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006869 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006870 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006871}
6872
Daniel Vetter251ac862015-06-18 10:30:24 +02006873static void i9xx_compute_dpll(struct intel_crtc *crtc,
6874 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006875 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006876{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006877 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006878 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006879 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006880
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006881 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306882
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006883 dpll = DPLL_VGA_MODE_DIS;
6884
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006885 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006886 dpll |= DPLLB_MODE_LVDS;
6887 else
6888 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006889
Jani Nikula73f67aa2016-12-07 22:48:09 +02006890 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6891 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006892 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006893 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006894 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006895
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006896 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6897 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006898 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006899
Ville Syrjälä37a56502016-06-22 21:57:04 +03006900 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006901 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006902
6903 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006904 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006905 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6906 else {
6907 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006908 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006909 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6910 }
6911 switch (clock->p2) {
6912 case 5:
6913 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6914 break;
6915 case 7:
6916 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6917 break;
6918 case 10:
6919 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6920 break;
6921 case 14:
6922 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6923 break;
6924 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006925 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006926 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6927
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006928 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006929 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006930 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006931 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006932 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6933 else
6934 dpll |= PLL_REF_INPUT_DREFCLK;
6935
6936 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006937 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006938
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006939 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006940 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006941 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006942 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006943 }
6944}
6945
Daniel Vetter251ac862015-06-18 10:30:24 +02006946static void i8xx_compute_dpll(struct intel_crtc *crtc,
6947 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006948 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006949{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006950 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006951 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006952 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006953 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006954
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006955 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306956
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006957 dpll = DPLL_VGA_MODE_DIS;
6958
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006959 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006960 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6961 } else {
6962 if (clock->p1 == 2)
6963 dpll |= PLL_P1_DIVIDE_BY_TWO;
6964 else
6965 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6966 if (clock->p2 == 4)
6967 dpll |= PLL_P2_DIVIDE_BY_4;
6968 }
6969
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006970 if (!IS_I830(dev_priv) &&
6971 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006972 dpll |= DPLL_DVO_2X_MODE;
6973
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006974 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006975 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006976 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6977 else
6978 dpll |= PLL_REF_INPUT_DREFCLK;
6979
6980 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006981 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006982}
6983
Daniel Vetter8a654f32013-06-01 17:16:22 +02006984static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006985{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006986 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006987 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006988 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006989 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006990 uint32_t crtc_vtotal, crtc_vblank_end;
6991 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006992
6993 /* We need to be careful not to changed the adjusted mode, for otherwise
6994 * the hw state checker will get angry at the mismatch. */
6995 crtc_vtotal = adjusted_mode->crtc_vtotal;
6996 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006997
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006998 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006999 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007000 crtc_vtotal -= 1;
7001 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007002
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007003 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007004 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7005 else
7006 vsyncshift = adjusted_mode->crtc_hsync_start -
7007 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007008 if (vsyncshift < 0)
7009 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007010 }
7011
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007012 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007013 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007014
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007015 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007016 (adjusted_mode->crtc_hdisplay - 1) |
7017 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007018 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007019 (adjusted_mode->crtc_hblank_start - 1) |
7020 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007021 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007022 (adjusted_mode->crtc_hsync_start - 1) |
7023 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7024
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007025 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007026 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007027 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007028 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007029 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007030 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007031 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007032 (adjusted_mode->crtc_vsync_start - 1) |
7033 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7034
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007035 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7036 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7037 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7038 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007039 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007040 (pipe == PIPE_B || pipe == PIPE_C))
7041 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7042
Jani Nikulabc58be62016-03-18 17:05:39 +02007043}
7044
7045static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7046{
7047 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007048 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007049 enum pipe pipe = intel_crtc->pipe;
7050
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007051 /* pipesrc controls the size that is scaled from, which should
7052 * always be the user's requested size.
7053 */
7054 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007055 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7056 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007057}
7058
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007059static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007060 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007061{
7062 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007063 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007064 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7065 uint32_t tmp;
7066
7067 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007068 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7069 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007070 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007071 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7072 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007073 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007074 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7075 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007076
7077 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007078 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7079 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007080 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007081 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7082 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007083 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007084 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7085 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007086
7087 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007088 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7089 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7090 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007091 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007092}
7093
7094static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7095 struct intel_crtc_state *pipe_config)
7096{
7097 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007098 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007099 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007100
7101 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007102 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7103 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7104
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007105 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7106 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007107}
7108
Daniel Vetterf6a83282014-02-11 15:28:57 -08007109void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007110 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007111{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007112 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7113 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7114 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7115 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007116
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007117 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7118 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7119 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7120 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007121
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007122 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007123 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007124
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007125 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007126
7127 mode->hsync = drm_mode_hsync(mode);
7128 mode->vrefresh = drm_mode_vrefresh(mode);
7129 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007130}
7131
Daniel Vetter84b046f2013-02-19 18:48:54 +01007132static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7133{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007134 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007135 uint32_t pipeconf;
7136
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007137 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007138
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007139 /* we keep both pipes enabled on 830 */
7140 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007141 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007142
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007143 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007144 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007145
Daniel Vetterff9ce462013-04-24 14:57:17 +02007146 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007147 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7148 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007149 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007150 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007151 pipeconf |= PIPECONF_DITHER_EN |
7152 PIPECONF_DITHER_TYPE_SP;
7153
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007154 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007155 case 18:
7156 pipeconf |= PIPECONF_6BPC;
7157 break;
7158 case 24:
7159 pipeconf |= PIPECONF_8BPC;
7160 break;
7161 case 30:
7162 pipeconf |= PIPECONF_10BPC;
7163 break;
7164 default:
7165 /* Case prevented by intel_choose_pipe_bpp_dither. */
7166 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007167 }
7168 }
7169
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007170 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007171 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007172 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007173 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7174 else
7175 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7176 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007177 pipeconf |= PIPECONF_PROGRESSIVE;
7178
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007179 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007180 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007181 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007182
Daniel Vetter84b046f2013-02-19 18:48:54 +01007183 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7184 POSTING_READ(PIPECONF(intel_crtc->pipe));
7185}
7186
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007187static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7188 struct intel_crtc_state *crtc_state)
7189{
7190 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007191 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007192 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007193 int refclk = 48000;
7194
7195 memset(&crtc_state->dpll_hw_state, 0,
7196 sizeof(crtc_state->dpll_hw_state));
7197
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007198 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007199 if (intel_panel_use_ssc(dev_priv)) {
7200 refclk = dev_priv->vbt.lvds_ssc_freq;
7201 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7202 }
7203
7204 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007205 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007206 limit = &intel_limits_i8xx_dvo;
7207 } else {
7208 limit = &intel_limits_i8xx_dac;
7209 }
7210
7211 if (!crtc_state->clock_set &&
7212 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7213 refclk, NULL, &crtc_state->dpll)) {
7214 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7215 return -EINVAL;
7216 }
7217
7218 i8xx_compute_dpll(crtc, crtc_state, NULL);
7219
7220 return 0;
7221}
7222
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007223static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7224 struct intel_crtc_state *crtc_state)
7225{
7226 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007227 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007228 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007229 int refclk = 96000;
7230
7231 memset(&crtc_state->dpll_hw_state, 0,
7232 sizeof(crtc_state->dpll_hw_state));
7233
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007234 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007235 if (intel_panel_use_ssc(dev_priv)) {
7236 refclk = dev_priv->vbt.lvds_ssc_freq;
7237 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7238 }
7239
7240 if (intel_is_dual_link_lvds(dev))
7241 limit = &intel_limits_g4x_dual_channel_lvds;
7242 else
7243 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007244 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7245 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007246 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007247 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007248 limit = &intel_limits_g4x_sdvo;
7249 } else {
7250 /* The option is for other outputs */
7251 limit = &intel_limits_i9xx_sdvo;
7252 }
7253
7254 if (!crtc_state->clock_set &&
7255 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7256 refclk, NULL, &crtc_state->dpll)) {
7257 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7258 return -EINVAL;
7259 }
7260
7261 i9xx_compute_dpll(crtc, crtc_state, NULL);
7262
7263 return 0;
7264}
7265
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007266static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7267 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007268{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007269 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007270 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007271 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007272 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007273
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007274 memset(&crtc_state->dpll_hw_state, 0,
7275 sizeof(crtc_state->dpll_hw_state));
7276
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007277 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007278 if (intel_panel_use_ssc(dev_priv)) {
7279 refclk = dev_priv->vbt.lvds_ssc_freq;
7280 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7281 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007282
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007283 limit = &intel_limits_pineview_lvds;
7284 } else {
7285 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007286 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007287
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007288 if (!crtc_state->clock_set &&
7289 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7290 refclk, NULL, &crtc_state->dpll)) {
7291 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7292 return -EINVAL;
7293 }
7294
7295 i9xx_compute_dpll(crtc, crtc_state, NULL);
7296
7297 return 0;
7298}
7299
7300static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7301 struct intel_crtc_state *crtc_state)
7302{
7303 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007304 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007305 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007306 int refclk = 96000;
7307
7308 memset(&crtc_state->dpll_hw_state, 0,
7309 sizeof(crtc_state->dpll_hw_state));
7310
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007311 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007312 if (intel_panel_use_ssc(dev_priv)) {
7313 refclk = dev_priv->vbt.lvds_ssc_freq;
7314 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007315 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007316
7317 limit = &intel_limits_i9xx_lvds;
7318 } else {
7319 limit = &intel_limits_i9xx_sdvo;
7320 }
7321
7322 if (!crtc_state->clock_set &&
7323 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7324 refclk, NULL, &crtc_state->dpll)) {
7325 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7326 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007327 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007328
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007329 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007330
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007331 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007332}
7333
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007334static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7335 struct intel_crtc_state *crtc_state)
7336{
7337 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007338 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007339
7340 memset(&crtc_state->dpll_hw_state, 0,
7341 sizeof(crtc_state->dpll_hw_state));
7342
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007343 if (!crtc_state->clock_set &&
7344 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7345 refclk, NULL, &crtc_state->dpll)) {
7346 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7347 return -EINVAL;
7348 }
7349
7350 chv_compute_dpll(crtc, crtc_state);
7351
7352 return 0;
7353}
7354
7355static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7356 struct intel_crtc_state *crtc_state)
7357{
7358 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007359 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007360
7361 memset(&crtc_state->dpll_hw_state, 0,
7362 sizeof(crtc_state->dpll_hw_state));
7363
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007364 if (!crtc_state->clock_set &&
7365 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7366 refclk, NULL, &crtc_state->dpll)) {
7367 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7368 return -EINVAL;
7369 }
7370
7371 vlv_compute_dpll(crtc, crtc_state);
7372
7373 return 0;
7374}
7375
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007376static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007377 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007378{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007379 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007380 uint32_t tmp;
7381
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007382 if (INTEL_GEN(dev_priv) <= 3 &&
7383 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007384 return;
7385
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007386 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007387 if (!(tmp & PFIT_ENABLE))
7388 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007389
Daniel Vetter06922822013-07-11 13:35:40 +02007390 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007391 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007392 if (crtc->pipe != PIPE_B)
7393 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007394 } else {
7395 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7396 return;
7397 }
7398
Daniel Vetter06922822013-07-11 13:35:40 +02007399 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007400 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007401}
7402
Jesse Barnesacbec812013-09-20 11:29:32 -07007403static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007404 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007405{
7406 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007407 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007408 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007409 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007410 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007411 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007412
Ville Syrjäläb5219732016-03-15 16:40:01 +02007413 /* In case of DSI, DPLL will not be used */
7414 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307415 return;
7416
Ville Syrjäläa5805162015-05-26 20:42:30 +03007417 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007418 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007419 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007420
7421 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7422 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7423 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7424 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7425 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7426
Imre Deakdccbea32015-06-22 23:35:51 +03007427 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007428}
7429
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007430static void
7431i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7432 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007433{
7434 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007435 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007436 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7437 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7438 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007439 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007440 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007441 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007442 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007443 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007444
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007445 if (!plane->get_hw_state(plane))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007446 return;
7447
Damien Lespiaud9806c92015-01-21 14:07:19 +00007448 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007449 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007450 DRM_DEBUG_KMS("failed to alloc fb\n");
7451 return;
7452 }
7453
Damien Lespiau1b842c82015-01-21 13:50:54 +00007454 fb = &intel_fb->base;
7455
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007456 fb->dev = dev;
7457
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007458 val = I915_READ(DSPCNTR(i9xx_plane));
7459
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007460 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007461 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007462 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007463 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007464 }
7465 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007466
7467 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007468 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007469 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007470
Ville Syrjälä81894b22017-11-17 21:19:13 +02007471 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7472 offset = I915_READ(DSPOFFSET(i9xx_plane));
7473 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7474 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007475 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007476 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007477 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007478 offset = I915_READ(DSPLINOFF(i9xx_plane));
7479 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007480 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007481 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007482 }
7483 plane_config->base = base;
7484
7485 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007486 fb->width = ((val >> 16) & 0xfff) + 1;
7487 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007488
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007489 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007490 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007491
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007492 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007493
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007494 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007495
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007496 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7497 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007498 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007499 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007500
Damien Lespiau2d140302015-02-05 17:22:18 +00007501 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007502}
7503
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007504static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007505 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007506{
7507 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007508 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007509 int pipe = pipe_config->cpu_transcoder;
7510 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007511 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007512 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007513 int refclk = 100000;
7514
Ville Syrjäläb5219732016-03-15 16:40:01 +02007515 /* In case of DSI, DPLL will not be used */
7516 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7517 return;
7518
Ville Syrjäläa5805162015-05-26 20:42:30 +03007519 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007520 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7521 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7522 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7523 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007524 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007525 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007526
7527 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007528 clock.m2 = (pll_dw0 & 0xff) << 22;
7529 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7530 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007531 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7532 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7533 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7534
Imre Deakdccbea32015-06-22 23:35:51 +03007535 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007536}
7537
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007538static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007539 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007540{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007541 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007542 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007543 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007544 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007545
Imre Deak17290502016-02-12 18:55:11 +02007546 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7547 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007548 return false;
7549
Daniel Vettere143a212013-07-04 12:01:15 +02007550 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007551 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007552
Imre Deak17290502016-02-12 18:55:11 +02007553 ret = false;
7554
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007555 tmp = I915_READ(PIPECONF(crtc->pipe));
7556 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007557 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007558
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007559 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7560 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007561 switch (tmp & PIPECONF_BPC_MASK) {
7562 case PIPECONF_6BPC:
7563 pipe_config->pipe_bpp = 18;
7564 break;
7565 case PIPECONF_8BPC:
7566 pipe_config->pipe_bpp = 24;
7567 break;
7568 case PIPECONF_10BPC:
7569 pipe_config->pipe_bpp = 30;
7570 break;
7571 default:
7572 break;
7573 }
7574 }
7575
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007576 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007577 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007578 pipe_config->limited_color_range = true;
7579
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007580 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007581 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7582
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007583 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007584 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007585
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007586 i9xx_get_pfit_config(crtc, pipe_config);
7587
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007588 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007589 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007590 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007591 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7592 else
7593 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007594 pipe_config->pixel_multiplier =
7595 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7596 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007597 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007598 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007599 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007600 tmp = I915_READ(DPLL(crtc->pipe));
7601 pipe_config->pixel_multiplier =
7602 ((tmp & SDVO_MULTIPLIER_MASK)
7603 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7604 } else {
7605 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7606 * port and will be fixed up in the encoder->get_config
7607 * function. */
7608 pipe_config->pixel_multiplier = 1;
7609 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007610 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007611 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007612 /*
7613 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7614 * on 830. Filter it out here so that we don't
7615 * report errors due to that.
7616 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007617 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007618 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7619
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007620 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7621 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007622 } else {
7623 /* Mask out read-only status bits. */
7624 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7625 DPLL_PORTC_READY_MASK |
7626 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007627 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007628
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007629 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007630 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007631 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007632 vlv_crtc_clock_get(crtc, pipe_config);
7633 else
7634 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007635
Ville Syrjälä0f646142015-08-26 19:39:18 +03007636 /*
7637 * Normally the dotclock is filled in by the encoder .get_config()
7638 * but in case the pipe is enabled w/o any ports we need a sane
7639 * default.
7640 */
7641 pipe_config->base.adjusted_mode.crtc_clock =
7642 pipe_config->port_clock / pipe_config->pixel_multiplier;
7643
Imre Deak17290502016-02-12 18:55:11 +02007644 ret = true;
7645
7646out:
7647 intel_display_power_put(dev_priv, power_domain);
7648
7649 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007650}
7651
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007652static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007653{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007654 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007655 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007656 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007657 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007658 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007659 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007660 bool has_ck505 = false;
7661 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007662 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007663
7664 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007665 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007666 switch (encoder->type) {
7667 case INTEL_OUTPUT_LVDS:
7668 has_panel = true;
7669 has_lvds = true;
7670 break;
7671 case INTEL_OUTPUT_EDP:
7672 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007673 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007674 has_cpu_edp = true;
7675 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007676 default:
7677 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007678 }
7679 }
7680
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007681 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007682 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007683 can_ssc = has_ck505;
7684 } else {
7685 has_ck505 = false;
7686 can_ssc = true;
7687 }
7688
Lyude1c1a24d2016-06-14 11:04:09 -04007689 /* Check if any DPLLs are using the SSC source */
7690 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7691 u32 temp = I915_READ(PCH_DPLL(i));
7692
7693 if (!(temp & DPLL_VCO_ENABLE))
7694 continue;
7695
7696 if ((temp & PLL_REF_INPUT_MASK) ==
7697 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7698 using_ssc_source = true;
7699 break;
7700 }
7701 }
7702
7703 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7704 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007705
7706 /* Ironlake: try to setup display ref clock before DPLL
7707 * enabling. This is only under driver's control after
7708 * PCH B stepping, previous chipset stepping should be
7709 * ignoring this setting.
7710 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007711 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007712
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007713 /* As we must carefully and slowly disable/enable each source in turn,
7714 * compute the final state we want first and check if we need to
7715 * make any changes at all.
7716 */
7717 final = val;
7718 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007719 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007720 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007721 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007722 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7723
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007724 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007725 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007726 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007727
Keith Packard199e5d72011-09-22 12:01:57 -07007728 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007729 final |= DREF_SSC_SOURCE_ENABLE;
7730
7731 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7732 final |= DREF_SSC1_ENABLE;
7733
7734 if (has_cpu_edp) {
7735 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7736 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7737 else
7738 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7739 } else
7740 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007741 } else if (using_ssc_source) {
7742 final |= DREF_SSC_SOURCE_ENABLE;
7743 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007744 }
7745
7746 if (final == val)
7747 return;
7748
7749 /* Always enable nonspread source */
7750 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7751
7752 if (has_ck505)
7753 val |= DREF_NONSPREAD_CK505_ENABLE;
7754 else
7755 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7756
7757 if (has_panel) {
7758 val &= ~DREF_SSC_SOURCE_MASK;
7759 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007760
Keith Packard199e5d72011-09-22 12:01:57 -07007761 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007762 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007763 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007764 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007765 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007766 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007767
7768 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007769 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007770 POSTING_READ(PCH_DREF_CONTROL);
7771 udelay(200);
7772
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007773 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007774
7775 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007776 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007777 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007778 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007779 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007780 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007781 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007782 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007783 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007784
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007785 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007786 POSTING_READ(PCH_DREF_CONTROL);
7787 udelay(200);
7788 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007789 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007790
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007791 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007792
7793 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007794 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007795
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007796 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007797 POSTING_READ(PCH_DREF_CONTROL);
7798 udelay(200);
7799
Lyude1c1a24d2016-06-14 11:04:09 -04007800 if (!using_ssc_source) {
7801 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007802
Lyude1c1a24d2016-06-14 11:04:09 -04007803 /* Turn off the SSC source */
7804 val &= ~DREF_SSC_SOURCE_MASK;
7805 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007806
Lyude1c1a24d2016-06-14 11:04:09 -04007807 /* Turn off SSC1 */
7808 val &= ~DREF_SSC1_ENABLE;
7809
7810 I915_WRITE(PCH_DREF_CONTROL, val);
7811 POSTING_READ(PCH_DREF_CONTROL);
7812 udelay(200);
7813 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007814 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007815
7816 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007817}
7818
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007819static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007820{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007821 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007822
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007823 tmp = I915_READ(SOUTH_CHICKEN2);
7824 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7825 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007826
Imre Deakcf3598c2016-06-28 13:37:31 +03007827 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7828 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007829 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007830
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007831 tmp = I915_READ(SOUTH_CHICKEN2);
7832 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7833 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007834
Imre Deakcf3598c2016-06-28 13:37:31 +03007835 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7836 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007837 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007838}
7839
7840/* WaMPhyProgramming:hsw */
7841static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7842{
7843 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007844
7845 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7846 tmp &= ~(0xFF << 24);
7847 tmp |= (0x12 << 24);
7848 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7849
Paulo Zanonidde86e22012-12-01 12:04:25 -02007850 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7851 tmp |= (1 << 11);
7852 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7853
7854 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7855 tmp |= (1 << 11);
7856 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7857
Paulo Zanonidde86e22012-12-01 12:04:25 -02007858 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7859 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7860 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7861
7862 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7863 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7864 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7865
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007866 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7867 tmp &= ~(7 << 13);
7868 tmp |= (5 << 13);
7869 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007870
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007871 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7872 tmp &= ~(7 << 13);
7873 tmp |= (5 << 13);
7874 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007875
7876 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7877 tmp &= ~0xFF;
7878 tmp |= 0x1C;
7879 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7880
7881 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7882 tmp &= ~0xFF;
7883 tmp |= 0x1C;
7884 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7885
7886 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7887 tmp &= ~(0xFF << 16);
7888 tmp |= (0x1C << 16);
7889 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7890
7891 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7892 tmp &= ~(0xFF << 16);
7893 tmp |= (0x1C << 16);
7894 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7895
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007896 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7897 tmp |= (1 << 27);
7898 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007899
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007900 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7901 tmp |= (1 << 27);
7902 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007903
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007904 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7905 tmp &= ~(0xF << 28);
7906 tmp |= (4 << 28);
7907 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007908
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007909 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7910 tmp &= ~(0xF << 28);
7911 tmp |= (4 << 28);
7912 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007913}
7914
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007915/* Implements 3 different sequences from BSpec chapter "Display iCLK
7916 * Programming" based on the parameters passed:
7917 * - Sequence to enable CLKOUT_DP
7918 * - Sequence to enable CLKOUT_DP without spread
7919 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7920 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007921static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7922 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007923{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007924 uint32_t reg, tmp;
7925
7926 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7927 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007928 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7929 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007930 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007931
Ville Syrjäläa5805162015-05-26 20:42:30 +03007932 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007933
7934 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7935 tmp &= ~SBI_SSCCTL_DISABLE;
7936 tmp |= SBI_SSCCTL_PATHALT;
7937 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7938
7939 udelay(24);
7940
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007941 if (with_spread) {
7942 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7943 tmp &= ~SBI_SSCCTL_PATHALT;
7944 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007945
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007946 if (with_fdi) {
7947 lpt_reset_fdi_mphy(dev_priv);
7948 lpt_program_fdi_mphy(dev_priv);
7949 }
7950 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007951
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007952 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007953 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7954 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7955 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007956
Ville Syrjäläa5805162015-05-26 20:42:30 +03007957 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007958}
7959
Paulo Zanoni47701c32013-07-23 11:19:25 -03007960/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007961static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007962{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007963 uint32_t reg, tmp;
7964
Ville Syrjäläa5805162015-05-26 20:42:30 +03007965 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007966
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007967 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007968 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7969 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7970 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7971
7972 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7973 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7974 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7975 tmp |= SBI_SSCCTL_PATHALT;
7976 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7977 udelay(32);
7978 }
7979 tmp |= SBI_SSCCTL_DISABLE;
7980 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7981 }
7982
Ville Syrjäläa5805162015-05-26 20:42:30 +03007983 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007984}
7985
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007986#define BEND_IDX(steps) ((50 + (steps)) / 5)
7987
7988static const uint16_t sscdivintphase[] = {
7989 [BEND_IDX( 50)] = 0x3B23,
7990 [BEND_IDX( 45)] = 0x3B23,
7991 [BEND_IDX( 40)] = 0x3C23,
7992 [BEND_IDX( 35)] = 0x3C23,
7993 [BEND_IDX( 30)] = 0x3D23,
7994 [BEND_IDX( 25)] = 0x3D23,
7995 [BEND_IDX( 20)] = 0x3E23,
7996 [BEND_IDX( 15)] = 0x3E23,
7997 [BEND_IDX( 10)] = 0x3F23,
7998 [BEND_IDX( 5)] = 0x3F23,
7999 [BEND_IDX( 0)] = 0x0025,
8000 [BEND_IDX( -5)] = 0x0025,
8001 [BEND_IDX(-10)] = 0x0125,
8002 [BEND_IDX(-15)] = 0x0125,
8003 [BEND_IDX(-20)] = 0x0225,
8004 [BEND_IDX(-25)] = 0x0225,
8005 [BEND_IDX(-30)] = 0x0325,
8006 [BEND_IDX(-35)] = 0x0325,
8007 [BEND_IDX(-40)] = 0x0425,
8008 [BEND_IDX(-45)] = 0x0425,
8009 [BEND_IDX(-50)] = 0x0525,
8010};
8011
8012/*
8013 * Bend CLKOUT_DP
8014 * steps -50 to 50 inclusive, in steps of 5
8015 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8016 * change in clock period = -(steps / 10) * 5.787 ps
8017 */
8018static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8019{
8020 uint32_t tmp;
8021 int idx = BEND_IDX(steps);
8022
8023 if (WARN_ON(steps % 5 != 0))
8024 return;
8025
8026 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8027 return;
8028
8029 mutex_lock(&dev_priv->sb_lock);
8030
8031 if (steps % 10 != 0)
8032 tmp = 0xAAAAAAAB;
8033 else
8034 tmp = 0x00000000;
8035 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8036
8037 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8038 tmp &= 0xffff0000;
8039 tmp |= sscdivintphase[idx];
8040 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8041
8042 mutex_unlock(&dev_priv->sb_lock);
8043}
8044
8045#undef BEND_IDX
8046
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008047static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008048{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008049 struct intel_encoder *encoder;
8050 bool has_vga = false;
8051
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008052 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008053 switch (encoder->type) {
8054 case INTEL_OUTPUT_ANALOG:
8055 has_vga = true;
8056 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008057 default:
8058 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008059 }
8060 }
8061
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008062 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008063 lpt_bend_clkout_dp(dev_priv, 0);
8064 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008065 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008066 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008067 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008068}
8069
Paulo Zanonidde86e22012-12-01 12:04:25 -02008070/*
8071 * Initialize reference clocks when the driver loads
8072 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008073void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008074{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008075 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008076 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008077 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008078 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008079}
8080
Daniel Vetter6ff93602013-04-19 11:24:36 +02008081static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008083 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8085 int pipe = intel_crtc->pipe;
8086 uint32_t val;
8087
Daniel Vetter78114072013-06-13 00:54:57 +02008088 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008089
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008090 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008091 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008092 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008093 break;
8094 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008095 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008096 break;
8097 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008098 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008099 break;
8100 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008101 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008102 break;
8103 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008104 /* Case prevented by intel_choose_pipe_bpp_dither. */
8105 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008106 }
8107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008108 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008109 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8110
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008111 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008112 val |= PIPECONF_INTERLACED_ILK;
8113 else
8114 val |= PIPECONF_PROGRESSIVE;
8115
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008116 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008117 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008118
Paulo Zanonic8203562012-09-12 10:06:29 -03008119 I915_WRITE(PIPECONF(pipe), val);
8120 POSTING_READ(PIPECONF(pipe));
8121}
8122
Daniel Vetter6ff93602013-04-19 11:24:36 +02008123static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008124{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008125 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008127 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008128 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008129
Jani Nikula391bf042016-03-18 17:05:40 +02008130 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008131 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8132
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008133 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008134 val |= PIPECONF_INTERLACED_ILK;
8135 else
8136 val |= PIPECONF_PROGRESSIVE;
8137
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008138 I915_WRITE(PIPECONF(cpu_transcoder), val);
8139 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008140}
8141
Jani Nikula391bf042016-03-18 17:05:40 +02008142static void haswell_set_pipemisc(struct drm_crtc *crtc)
8143{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008144 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308146 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008147
8148 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8149 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008150
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008151 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008152 case 18:
8153 val |= PIPEMISC_DITHER_6_BPC;
8154 break;
8155 case 24:
8156 val |= PIPEMISC_DITHER_8_BPC;
8157 break;
8158 case 30:
8159 val |= PIPEMISC_DITHER_10_BPC;
8160 break;
8161 case 36:
8162 val |= PIPEMISC_DITHER_12_BPC;
8163 break;
8164 default:
8165 /* Case prevented by pipe_config_set_bpp. */
8166 BUG();
8167 }
8168
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008169 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008170 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8171
Shashank Sharmab22ca992017-07-24 19:19:32 +05308172 if (config->ycbcr420) {
8173 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8174 PIPEMISC_YUV420_ENABLE |
8175 PIPEMISC_YUV420_MODE_FULL_BLEND;
8176 }
8177
Jani Nikula391bf042016-03-18 17:05:40 +02008178 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008179 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008180}
8181
Paulo Zanonid4b19312012-11-29 11:29:32 -02008182int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8183{
8184 /*
8185 * Account for spread spectrum to avoid
8186 * oversubscribing the link. Max center spread
8187 * is 2.5%; use 5% for safety's sake.
8188 */
8189 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008190 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008191}
8192
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008193static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008194{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008195 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008196}
8197
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008198static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8199 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008200 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008201{
8202 struct drm_crtc *crtc = &intel_crtc->base;
8203 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008204 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008205 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008206 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008207
Chris Wilsonc1858122010-12-03 21:35:48 +00008208 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008209 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008210 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008211 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008212 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008213 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008214 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008215 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008216 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008217
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008218 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008219
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008220 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8221 fp |= FP_CB_TUNE;
8222
8223 if (reduced_clock) {
8224 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8225
8226 if (reduced_clock->m < factor * reduced_clock->n)
8227 fp2 |= FP_CB_TUNE;
8228 } else {
8229 fp2 = fp;
8230 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008231
Chris Wilson5eddb702010-09-11 13:48:45 +01008232 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008233
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008234 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008235 dpll |= DPLLB_MODE_LVDS;
8236 else
8237 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008238
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008239 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008240 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008241
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008242 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8243 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008244 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008245
Ville Syrjälä37a56502016-06-22 21:57:04 +03008246 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008247 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008248
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008249 /*
8250 * The high speed IO clock is only really required for
8251 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8252 * possible to share the DPLL between CRT and HDMI. Enabling
8253 * the clock needlessly does no real harm, except use up a
8254 * bit of power potentially.
8255 *
8256 * We'll limit this to IVB with 3 pipes, since it has only two
8257 * DPLLs and so DPLL sharing is the only way to get three pipes
8258 * driving PCH ports at the same time. On SNB we could do this,
8259 * and potentially avoid enabling the second DPLL, but it's not
8260 * clear if it''s a win or loss power wise. No point in doing
8261 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8262 */
8263 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8264 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8265 dpll |= DPLL_SDVO_HIGH_SPEED;
8266
Eric Anholta07d6782011-03-30 13:01:08 -07008267 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008268 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008269 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008270 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008271
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008272 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008273 case 5:
8274 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8275 break;
8276 case 7:
8277 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8278 break;
8279 case 10:
8280 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8281 break;
8282 case 14:
8283 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8284 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008285 }
8286
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008287 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8288 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008289 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008290 else
8291 dpll |= PLL_REF_INPUT_DREFCLK;
8292
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008293 dpll |= DPLL_VCO_ENABLE;
8294
8295 crtc_state->dpll_hw_state.dpll = dpll;
8296 crtc_state->dpll_hw_state.fp0 = fp;
8297 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008298}
8299
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008300static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8301 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008302{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008303 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008304 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008305 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008306 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008307
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008308 memset(&crtc_state->dpll_hw_state, 0,
8309 sizeof(crtc_state->dpll_hw_state));
8310
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008311 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8312 if (!crtc_state->has_pch_encoder)
8313 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008314
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008315 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008316 if (intel_panel_use_ssc(dev_priv)) {
8317 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8318 dev_priv->vbt.lvds_ssc_freq);
8319 refclk = dev_priv->vbt.lvds_ssc_freq;
8320 }
8321
8322 if (intel_is_dual_link_lvds(dev)) {
8323 if (refclk == 100000)
8324 limit = &intel_limits_ironlake_dual_lvds_100m;
8325 else
8326 limit = &intel_limits_ironlake_dual_lvds;
8327 } else {
8328 if (refclk == 100000)
8329 limit = &intel_limits_ironlake_single_lvds_100m;
8330 else
8331 limit = &intel_limits_ironlake_single_lvds;
8332 }
8333 } else {
8334 limit = &intel_limits_ironlake_dac;
8335 }
8336
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008337 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008338 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8339 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008340 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8341 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008342 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008343
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008344 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008345
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008346 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008347 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8348 pipe_name(crtc->pipe));
8349 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008350 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008351
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008352 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008353}
8354
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008355static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8356 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008357{
8358 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008359 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008360 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008361
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008362 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8363 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8364 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8365 & ~TU_SIZE_MASK;
8366 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8367 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8368 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8369}
8370
8371static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8372 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008373 struct intel_link_m_n *m_n,
8374 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008375{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008376 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008377 enum pipe pipe = crtc->pipe;
8378
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008379 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008380 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8381 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8382 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8383 & ~TU_SIZE_MASK;
8384 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8385 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8386 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008387 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8388 * gen < 8) and if DRRS is supported (to make sure the
8389 * registers are not unnecessarily read).
8390 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008391 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008392 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008393 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8394 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8395 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8396 & ~TU_SIZE_MASK;
8397 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8398 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8399 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8400 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008401 } else {
8402 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8403 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8404 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8405 & ~TU_SIZE_MASK;
8406 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8407 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8408 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8409 }
8410}
8411
8412void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008413 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008414{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008415 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008416 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8417 else
8418 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008419 &pipe_config->dp_m_n,
8420 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008421}
8422
Daniel Vetter72419202013-04-04 13:28:53 +02008423static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008424 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008425{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008426 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008427 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008428}
8429
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008430static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008431 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008432{
8433 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008434 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008435 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8436 uint32_t ps_ctrl = 0;
8437 int id = -1;
8438 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008439
Chandra Kondurua1b22782015-04-07 15:28:45 -07008440 /* find scaler attached to this pipe */
8441 for (i = 0; i < crtc->num_scalers; i++) {
8442 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8443 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8444 id = i;
8445 pipe_config->pch_pfit.enabled = true;
8446 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8447 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8448 break;
8449 }
8450 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008451
Chandra Kondurua1b22782015-04-07 15:28:45 -07008452 scaler_state->scaler_id = id;
8453 if (id >= 0) {
8454 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8455 } else {
8456 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008457 }
8458}
8459
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008460static void
8461skylake_get_initial_plane_config(struct intel_crtc *crtc,
8462 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008463{
8464 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008465 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008466 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8467 enum plane_id plane_id = plane->id;
8468 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008469 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008470 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008471 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008472 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008473 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008474
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008475 if (!plane->get_hw_state(plane))
8476 return;
8477
Damien Lespiaud9806c92015-01-21 14:07:19 +00008478 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008479 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008480 DRM_DEBUG_KMS("failed to alloc fb\n");
8481 return;
8482 }
8483
Damien Lespiau1b842c82015-01-21 13:50:54 +00008484 fb = &intel_fb->base;
8485
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008486 fb->dev = dev;
8487
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008488 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008489
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008490 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008491
8492 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008493 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008494 alpha &= PLANE_COLOR_ALPHA_MASK;
8495 } else {
8496 alpha = val & PLANE_CTL_ALPHA_MASK;
8497 }
8498
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008499 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008500 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008501 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008502
Damien Lespiau40f46282015-02-27 11:15:21 +00008503 tiling = val & PLANE_CTL_TILED_MASK;
8504 switch (tiling) {
8505 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008506 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008507 break;
8508 case PLANE_CTL_TILED_X:
8509 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008510 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008511 break;
8512 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008513 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8514 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8515 else
8516 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008517 break;
8518 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008519 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8520 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8521 else
8522 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008523 break;
8524 default:
8525 MISSING_CASE(tiling);
8526 goto error;
8527 }
8528
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008529 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008530 plane_config->base = base;
8531
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008532 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008533
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008534 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008535 fb->height = ((val >> 16) & 0xfff) + 1;
8536 fb->width = ((val >> 0) & 0x1fff) + 1;
8537
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008538 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008539 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008540 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8541
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008542 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008543
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008544 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008545
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008546 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8547 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008548 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008549 plane_config->size);
8550
Damien Lespiau2d140302015-02-05 17:22:18 +00008551 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008552 return;
8553
8554error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008555 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008556}
8557
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008558static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008559 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008560{
8561 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008562 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008563 uint32_t tmp;
8564
8565 tmp = I915_READ(PF_CTL(crtc->pipe));
8566
8567 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008568 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008569 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8570 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008571
8572 /* We currently do not free assignements of panel fitters on
8573 * ivb/hsw (since we don't use the higher upscaling modes which
8574 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008575 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008576 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8577 PF_PIPE_SEL_IVB(crtc->pipe));
8578 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008579 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008580}
8581
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008582static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008583 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008584{
8585 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008586 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008587 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008588 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008589 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008590
Imre Deak17290502016-02-12 18:55:11 +02008591 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8592 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008593 return false;
8594
Daniel Vettere143a212013-07-04 12:01:15 +02008595 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008596 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008597
Imre Deak17290502016-02-12 18:55:11 +02008598 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008599 tmp = I915_READ(PIPECONF(crtc->pipe));
8600 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008601 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008602
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008603 switch (tmp & PIPECONF_BPC_MASK) {
8604 case PIPECONF_6BPC:
8605 pipe_config->pipe_bpp = 18;
8606 break;
8607 case PIPECONF_8BPC:
8608 pipe_config->pipe_bpp = 24;
8609 break;
8610 case PIPECONF_10BPC:
8611 pipe_config->pipe_bpp = 30;
8612 break;
8613 case PIPECONF_12BPC:
8614 pipe_config->pipe_bpp = 36;
8615 break;
8616 default:
8617 break;
8618 }
8619
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008620 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8621 pipe_config->limited_color_range = true;
8622
Daniel Vetterab9412b2013-05-03 11:49:46 +02008623 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008624 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008625 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008626
Daniel Vetter88adfff2013-03-28 10:42:01 +01008627 pipe_config->has_pch_encoder = true;
8628
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008629 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8630 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8631 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008632
8633 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008634
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008635 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008636 /*
8637 * The pipe->pch transcoder and pch transcoder->pll
8638 * mapping is fixed.
8639 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008640 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008641 } else {
8642 tmp = I915_READ(PCH_DPLL_SEL);
8643 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008644 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008645 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008646 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008647 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008648
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008649 pipe_config->shared_dpll =
8650 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8651 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008652
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008653 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8654 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008655
8656 tmp = pipe_config->dpll_hw_state.dpll;
8657 pipe_config->pixel_multiplier =
8658 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8659 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008660
8661 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008662 } else {
8663 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008664 }
8665
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008666 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008667 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008668
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008669 ironlake_get_pfit_config(crtc, pipe_config);
8670
Imre Deak17290502016-02-12 18:55:11 +02008671 ret = true;
8672
8673out:
8674 intel_display_power_put(dev_priv, power_domain);
8675
8676 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008677}
8678
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008679static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8680{
Chris Wilson91c8a322016-07-05 10:40:23 +01008681 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008682 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008683
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008684 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008685 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008686 pipe_name(crtc->pipe));
8687
Imre Deak9c3a16c2017-08-14 18:15:30 +03008688 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8689 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008690 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008691 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8692 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008693 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008694 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008695 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008696 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008697 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008698 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008699 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008700 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008701 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008702 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008703 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008704
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008705 /*
8706 * In theory we can still leave IRQs enabled, as long as only the HPD
8707 * interrupts remain enabled. We used to check for that, but since it's
8708 * gen-specific and since we only disable LCPLL after we fully disable
8709 * the interrupts, the check below should be enough.
8710 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008711 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008712}
8713
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008714static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8715{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008716 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008717 return I915_READ(D_COMP_HSW);
8718 else
8719 return I915_READ(D_COMP_BDW);
8720}
8721
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008722static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8723{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008724 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008725 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008726 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8727 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008728 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008729 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008730 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008731 I915_WRITE(D_COMP_BDW, val);
8732 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008733 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008734}
8735
8736/*
8737 * This function implements pieces of two sequences from BSpec:
8738 * - Sequence for display software to disable LCPLL
8739 * - Sequence for display software to allow package C8+
8740 * The steps implemented here are just the steps that actually touch the LCPLL
8741 * register. Callers should take care of disabling all the display engine
8742 * functions, doing the mode unset, fixing interrupts, etc.
8743 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008744static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8745 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008746{
8747 uint32_t val;
8748
8749 assert_can_disable_lcpll(dev_priv);
8750
8751 val = I915_READ(LCPLL_CTL);
8752
8753 if (switch_to_fclk) {
8754 val |= LCPLL_CD_SOURCE_FCLK;
8755 I915_WRITE(LCPLL_CTL, val);
8756
Imre Deakf53dd632016-06-28 13:37:32 +03008757 if (wait_for_us(I915_READ(LCPLL_CTL) &
8758 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008759 DRM_ERROR("Switching to FCLK failed\n");
8760
8761 val = I915_READ(LCPLL_CTL);
8762 }
8763
8764 val |= LCPLL_PLL_DISABLE;
8765 I915_WRITE(LCPLL_CTL, val);
8766 POSTING_READ(LCPLL_CTL);
8767
Chris Wilson24d84412016-06-30 15:33:07 +01008768 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008769 DRM_ERROR("LCPLL still locked\n");
8770
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008771 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008772 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008773 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008774 ndelay(100);
8775
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008776 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8777 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008778 DRM_ERROR("D_COMP RCOMP still in progress\n");
8779
8780 if (allow_power_down) {
8781 val = I915_READ(LCPLL_CTL);
8782 val |= LCPLL_POWER_DOWN_ALLOW;
8783 I915_WRITE(LCPLL_CTL, val);
8784 POSTING_READ(LCPLL_CTL);
8785 }
8786}
8787
8788/*
8789 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8790 * source.
8791 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008792static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008793{
8794 uint32_t val;
8795
8796 val = I915_READ(LCPLL_CTL);
8797
8798 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8799 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8800 return;
8801
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008802 /*
8803 * Make sure we're not on PC8 state before disabling PC8, otherwise
8804 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008805 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008806 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008807
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008808 if (val & LCPLL_POWER_DOWN_ALLOW) {
8809 val &= ~LCPLL_POWER_DOWN_ALLOW;
8810 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008811 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008812 }
8813
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008814 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008815 val |= D_COMP_COMP_FORCE;
8816 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008817 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008818
8819 val = I915_READ(LCPLL_CTL);
8820 val &= ~LCPLL_PLL_DISABLE;
8821 I915_WRITE(LCPLL_CTL, val);
8822
Chris Wilson93220c02016-06-30 15:33:08 +01008823 if (intel_wait_for_register(dev_priv,
8824 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8825 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008826 DRM_ERROR("LCPLL not locked yet\n");
8827
8828 if (val & LCPLL_CD_SOURCE_FCLK) {
8829 val = I915_READ(LCPLL_CTL);
8830 val &= ~LCPLL_CD_SOURCE_FCLK;
8831 I915_WRITE(LCPLL_CTL, val);
8832
Imre Deakf53dd632016-06-28 13:37:32 +03008833 if (wait_for_us((I915_READ(LCPLL_CTL) &
8834 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008835 DRM_ERROR("Switching back to LCPLL failed\n");
8836 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008837
Mika Kuoppala59bad942015-01-16 11:34:40 +02008838 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008839
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008840 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008841 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008842}
8843
Paulo Zanoni765dab672014-03-07 20:08:18 -03008844/*
8845 * Package states C8 and deeper are really deep PC states that can only be
8846 * reached when all the devices on the system allow it, so even if the graphics
8847 * device allows PC8+, it doesn't mean the system will actually get to these
8848 * states. Our driver only allows PC8+ when going into runtime PM.
8849 *
8850 * The requirements for PC8+ are that all the outputs are disabled, the power
8851 * well is disabled and most interrupts are disabled, and these are also
8852 * requirements for runtime PM. When these conditions are met, we manually do
8853 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8854 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8855 * hang the machine.
8856 *
8857 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8858 * the state of some registers, so when we come back from PC8+ we need to
8859 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8860 * need to take care of the registers kept by RC6. Notice that this happens even
8861 * if we don't put the device in PCI D3 state (which is what currently happens
8862 * because of the runtime PM support).
8863 *
8864 * For more, read "Display Sequences for Package C8" on the hardware
8865 * documentation.
8866 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008867void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008868{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008869 uint32_t val;
8870
Paulo Zanonic67a4702013-08-19 13:18:09 -03008871 DRM_DEBUG_KMS("Enabling package C8+\n");
8872
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008873 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008874 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8875 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8876 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8877 }
8878
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008879 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008880 hsw_disable_lcpll(dev_priv, true, true);
8881}
8882
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008883void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008884{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008885 uint32_t val;
8886
Paulo Zanonic67a4702013-08-19 13:18:09 -03008887 DRM_DEBUG_KMS("Disabling package C8+\n");
8888
8889 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008890 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008891
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008892 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008893 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8894 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8895 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8896 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008897}
8898
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008899static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8900 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008901{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008902 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008903 struct intel_encoder *encoder =
8904 intel_ddi_get_crtc_new_encoder(crtc_state);
8905
8906 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8907 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8908 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008909 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008910 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008911 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008912
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008913 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008914}
8915
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008916static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8917 enum port port,
8918 struct intel_crtc_state *pipe_config)
8919{
8920 enum intel_dpll_id id;
8921 u32 temp;
8922
8923 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03008924 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008925
8926 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8927 return;
8928
8929 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8930}
8931
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308932static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8933 enum port port,
8934 struct intel_crtc_state *pipe_config)
8935{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008936 enum intel_dpll_id id;
8937
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308938 switch (port) {
8939 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008940 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308941 break;
8942 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008943 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308944 break;
8945 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008946 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308947 break;
8948 default:
8949 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008950 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308951 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008952
8953 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308954}
8955
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008956static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8957 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008958 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008959{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008960 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008961 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008962
8963 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008964 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008965
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008966 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008967 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008968
8969 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008970}
8971
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008972static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8973 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008974 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008975{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008976 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008977 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008978
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008979 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008980 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008981 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008982 break;
8983 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008984 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008985 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008986 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008987 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008988 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008989 case PORT_CLK_SEL_LCPLL_810:
8990 id = DPLL_ID_LCPLL_810;
8991 break;
8992 case PORT_CLK_SEL_LCPLL_1350:
8993 id = DPLL_ID_LCPLL_1350;
8994 break;
8995 case PORT_CLK_SEL_LCPLL_2700:
8996 id = DPLL_ID_LCPLL_2700;
8997 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008998 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008999 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009000 /* fall through */
9001 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009002 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009003 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009004
9005 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009006}
9007
Jani Nikulacf304292016-03-18 17:05:41 +02009008static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9009 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009010 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009011{
9012 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009013 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009014 enum intel_display_power_domain power_domain;
9015 u32 tmp;
9016
Imre Deakd9a7bc62016-05-12 16:18:50 +03009017 /*
9018 * The pipe->transcoder mapping is fixed with the exception of the eDP
9019 * transcoder handled below.
9020 */
Jani Nikulacf304292016-03-18 17:05:41 +02009021 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9022
9023 /*
9024 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9025 * consistency and less surprising code; it's in always on power).
9026 */
9027 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9028 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9029 enum pipe trans_edp_pipe;
9030 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9031 default:
9032 WARN(1, "unknown pipe linked to edp transcoder\n");
9033 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9034 case TRANS_DDI_EDP_INPUT_A_ON:
9035 trans_edp_pipe = PIPE_A;
9036 break;
9037 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9038 trans_edp_pipe = PIPE_B;
9039 break;
9040 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9041 trans_edp_pipe = PIPE_C;
9042 break;
9043 }
9044
9045 if (trans_edp_pipe == crtc->pipe)
9046 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9047 }
9048
9049 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9050 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9051 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009052 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009053
9054 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9055
9056 return tmp & PIPECONF_ENABLE;
9057}
9058
Jani Nikula4d1de972016-03-18 17:05:42 +02009059static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9060 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009061 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009062{
9063 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009064 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009065 enum intel_display_power_domain power_domain;
9066 enum port port;
9067 enum transcoder cpu_transcoder;
9068 u32 tmp;
9069
Jani Nikula4d1de972016-03-18 17:05:42 +02009070 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9071 if (port == PORT_A)
9072 cpu_transcoder = TRANSCODER_DSI_A;
9073 else
9074 cpu_transcoder = TRANSCODER_DSI_C;
9075
9076 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9077 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9078 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009079 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009080
Imre Deakdb18b6a2016-03-24 12:41:40 +02009081 /*
9082 * The PLL needs to be enabled with a valid divider
9083 * configuration, otherwise accessing DSI registers will hang
9084 * the machine. See BSpec North Display Engine
9085 * registers/MIPI[BXT]. We can break out here early, since we
9086 * need the same DSI PLL to be enabled for both DSI ports.
9087 */
9088 if (!intel_dsi_pll_is_enabled(dev_priv))
9089 break;
9090
Jani Nikula4d1de972016-03-18 17:05:42 +02009091 /* XXX: this works for video mode only */
9092 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9093 if (!(tmp & DPI_ENABLE))
9094 continue;
9095
9096 tmp = I915_READ(MIPI_CTRL(port));
9097 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9098 continue;
9099
9100 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009101 break;
9102 }
9103
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009104 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009105}
9106
Daniel Vetter26804af2014-06-25 22:01:55 +03009107static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009108 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009109{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009110 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009111 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009112 enum port port;
9113 uint32_t tmp;
9114
9115 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9116
9117 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9118
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009119 if (IS_CANNONLAKE(dev_priv))
9120 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9121 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009122 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009123 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309124 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009125 else
9126 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009127
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009128 pll = pipe_config->shared_dpll;
9129 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009130 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9131 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009132 }
9133
Daniel Vetter26804af2014-06-25 22:01:55 +03009134 /*
9135 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9136 * DDI E. So just check whether this pipe is wired to DDI E and whether
9137 * the PCH transcoder is on.
9138 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009139 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009140 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009141 pipe_config->has_pch_encoder = true;
9142
9143 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9144 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9145 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9146
9147 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9148 }
9149}
9150
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009151static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009152 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009153{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009154 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009155 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009156 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009157 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009158
Imre Deake79dfb52017-07-20 01:50:57 +03009159 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009160
Imre Deak17290502016-02-12 18:55:11 +02009161 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9162 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009163 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009164 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009165
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009166 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009167
Jani Nikulacf304292016-03-18 17:05:41 +02009168 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009169
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009170 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009171 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9172 WARN_ON(active);
9173 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009174 }
9175
Jani Nikulacf304292016-03-18 17:05:41 +02009176 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009177 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009178
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009179 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009180 haswell_get_ddi_port_state(crtc, pipe_config);
9181 intel_get_pipe_timings(crtc, pipe_config);
9182 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009183
Jani Nikulabc58be62016-03-18 17:05:39 +02009184 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009185
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009186 pipe_config->gamma_mode =
9187 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9188
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009189 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309190 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9191 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9192
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009193 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309194 bool blend_mode_420 = tmp &
9195 PIPEMISC_YUV420_MODE_FULL_BLEND;
9196
9197 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9198 if (pipe_config->ycbcr420 != clrspace_yuv ||
9199 pipe_config->ycbcr420 != blend_mode_420)
9200 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9201 } else if (clrspace_yuv) {
9202 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9203 }
9204 }
9205
Imre Deak17290502016-02-12 18:55:11 +02009206 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9207 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009208 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009209 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009210 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009211 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009212 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009213 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009214
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009215 if (hsw_crtc_supports_ips(crtc)) {
9216 if (IS_HASWELL(dev_priv))
9217 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9218 else {
9219 /*
9220 * We cannot readout IPS state on broadwell, set to
9221 * true so we can set it to a defined state on first
9222 * commit.
9223 */
9224 pipe_config->ips_enabled = true;
9225 }
9226 }
9227
Jani Nikula4d1de972016-03-18 17:05:42 +02009228 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9229 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009230 pipe_config->pixel_multiplier =
9231 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9232 } else {
9233 pipe_config->pixel_multiplier = 1;
9234 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009235
Imre Deak17290502016-02-12 18:55:11 +02009236out:
9237 for_each_power_domain(power_domain, power_domain_mask)
9238 intel_display_power_put(dev_priv, power_domain);
9239
Jani Nikulacf304292016-03-18 17:05:41 +02009240 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009241}
9242
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009243static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009244{
9245 struct drm_i915_private *dev_priv =
9246 to_i915(plane_state->base.plane->dev);
9247 const struct drm_framebuffer *fb = plane_state->base.fb;
9248 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9249 u32 base;
9250
9251 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9252 base = obj->phys_handle->busaddr;
9253 else
9254 base = intel_plane_ggtt_offset(plane_state);
9255
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009256 base += plane_state->main.offset;
9257
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009258 /* ILK+ do this automagically */
9259 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009260 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009261 base += (plane_state->base.crtc_h *
9262 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9263
9264 return base;
9265}
9266
Ville Syrjäläed270222017-03-27 21:55:36 +03009267static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9268{
9269 int x = plane_state->base.crtc_x;
9270 int y = plane_state->base.crtc_y;
9271 u32 pos = 0;
9272
9273 if (x < 0) {
9274 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9275 x = -x;
9276 }
9277 pos |= x << CURSOR_X_SHIFT;
9278
9279 if (y < 0) {
9280 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9281 y = -y;
9282 }
9283 pos |= y << CURSOR_Y_SHIFT;
9284
9285 return pos;
9286}
9287
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009288static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9289{
9290 const struct drm_mode_config *config =
9291 &plane_state->base.plane->dev->mode_config;
9292 int width = plane_state->base.crtc_w;
9293 int height = plane_state->base.crtc_h;
9294
9295 return width > 0 && width <= config->cursor_width &&
9296 height > 0 && height <= config->cursor_height;
9297}
9298
Ville Syrjälä659056f2017-03-27 21:55:39 +03009299static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9300 struct intel_plane_state *plane_state)
9301{
9302 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009303 int src_x, src_y;
9304 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009305 int ret;
9306
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009307 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9308 &crtc_state->base,
9309 &plane_state->clip,
9310 DRM_PLANE_HELPER_NO_SCALING,
9311 DRM_PLANE_HELPER_NO_SCALING,
9312 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009313 if (ret)
9314 return ret;
9315
9316 if (!fb)
9317 return 0;
9318
9319 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9320 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9321 return -EINVAL;
9322 }
9323
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009324 src_x = plane_state->base.src_x >> 16;
9325 src_y = plane_state->base.src_y >> 16;
9326
9327 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9328 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9329
9330 if (src_x != 0 || src_y != 0) {
9331 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9332 return -EINVAL;
9333 }
9334
9335 plane_state->main.offset = offset;
9336
Ville Syrjälä659056f2017-03-27 21:55:39 +03009337 return 0;
9338}
9339
Ville Syrjälä292889e2017-03-17 23:18:01 +02009340static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9341 const struct intel_plane_state *plane_state)
9342{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009343 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009344
Ville Syrjälä292889e2017-03-17 23:18:01 +02009345 return CURSOR_ENABLE |
9346 CURSOR_GAMMA_ENABLE |
9347 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009348 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009349}
9350
Ville Syrjälä659056f2017-03-27 21:55:39 +03009351static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9352{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009353 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009354
9355 /*
9356 * 845g/865g are only limited by the width of their cursors,
9357 * the height is arbitrary up to the precision of the register.
9358 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009359 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009360}
9361
9362static int i845_check_cursor(struct intel_plane *plane,
9363 struct intel_crtc_state *crtc_state,
9364 struct intel_plane_state *plane_state)
9365{
9366 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009367 int ret;
9368
9369 ret = intel_check_cursor(crtc_state, plane_state);
9370 if (ret)
9371 return ret;
9372
9373 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009374 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009375 return 0;
9376
9377 /* Check for which cursor types we support */
9378 if (!i845_cursor_size_ok(plane_state)) {
9379 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9380 plane_state->base.crtc_w,
9381 plane_state->base.crtc_h);
9382 return -EINVAL;
9383 }
9384
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009385 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009386 case 256:
9387 case 512:
9388 case 1024:
9389 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009390 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009391 default:
9392 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9393 fb->pitches[0]);
9394 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009395 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009396
Ville Syrjälä659056f2017-03-27 21:55:39 +03009397 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9398
9399 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009400}
9401
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009402static void i845_update_cursor(struct intel_plane *plane,
9403 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009404 const struct intel_plane_state *plane_state)
9405{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009406 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009407 u32 cntl = 0, base = 0, pos = 0, size = 0;
9408 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009409
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009410 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009411 unsigned int width = plane_state->base.crtc_w;
9412 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009413
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009414 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009415 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009416
9417 base = intel_cursor_base(plane_state);
9418 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009419 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009420
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009421 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9422
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009423 /* On these chipsets we can only modify the base/size/stride
9424 * whilst the cursor is disabled.
9425 */
9426 if (plane->cursor.base != base ||
9427 plane->cursor.size != size ||
9428 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009429 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009430 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009431 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009432 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009433 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009434
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009435 plane->cursor.base = base;
9436 plane->cursor.size = size;
9437 plane->cursor.cntl = cntl;
9438 } else {
9439 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009440 }
9441
Ville Syrjälä75343a42017-03-27 21:55:38 +03009442 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009443
9444 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9445}
9446
9447static void i845_disable_cursor(struct intel_plane *plane,
9448 struct intel_crtc *crtc)
9449{
9450 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009451}
9452
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009453static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9454{
9455 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9456 enum intel_display_power_domain power_domain;
9457 bool ret;
9458
9459 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9460 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9461 return false;
9462
9463 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9464
9465 intel_display_power_put(dev_priv, power_domain);
9466
9467 return ret;
9468}
9469
Ville Syrjälä292889e2017-03-17 23:18:01 +02009470static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9471 const struct intel_plane_state *plane_state)
9472{
9473 struct drm_i915_private *dev_priv =
9474 to_i915(plane_state->base.plane->dev);
9475 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009476 u32 cntl;
9477
9478 cntl = MCURSOR_GAMMA_ENABLE;
9479
9480 if (HAS_DDI(dev_priv))
9481 cntl |= CURSOR_PIPE_CSC_ENABLE;
9482
Ville Syrjäläd509e282017-03-27 21:55:32 +03009483 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009484
9485 switch (plane_state->base.crtc_w) {
9486 case 64:
9487 cntl |= CURSOR_MODE_64_ARGB_AX;
9488 break;
9489 case 128:
9490 cntl |= CURSOR_MODE_128_ARGB_AX;
9491 break;
9492 case 256:
9493 cntl |= CURSOR_MODE_256_ARGB_AX;
9494 break;
9495 default:
9496 MISSING_CASE(plane_state->base.crtc_w);
9497 return 0;
9498 }
9499
Robert Fossc2c446a2017-05-19 16:50:17 -04009500 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009501 cntl |= CURSOR_ROTATE_180;
9502
9503 return cntl;
9504}
9505
Ville Syrjälä659056f2017-03-27 21:55:39 +03009506static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009507{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009508 struct drm_i915_private *dev_priv =
9509 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009510 int width = plane_state->base.crtc_w;
9511 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009512
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009513 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009514 return false;
9515
Ville Syrjälä024faac2017-03-27 21:55:42 +03009516 /* Cursor width is limited to a few power-of-two sizes */
9517 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009518 case 256:
9519 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009520 case 64:
9521 break;
9522 default:
9523 return false;
9524 }
9525
Ville Syrjälädc41c152014-08-13 11:57:05 +03009526 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009527 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9528 * height from 8 lines up to the cursor width, when the
9529 * cursor is not rotated. Everything else requires square
9530 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009531 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009532 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009533 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009534 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009535 return false;
9536 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009537 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009538 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009539 }
9540
9541 return true;
9542}
9543
Ville Syrjälä659056f2017-03-27 21:55:39 +03009544static int i9xx_check_cursor(struct intel_plane *plane,
9545 struct intel_crtc_state *crtc_state,
9546 struct intel_plane_state *plane_state)
9547{
9548 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9549 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009550 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009551 int ret;
9552
9553 ret = intel_check_cursor(crtc_state, plane_state);
9554 if (ret)
9555 return ret;
9556
9557 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009558 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009559 return 0;
9560
9561 /* Check for which cursor types we support */
9562 if (!i9xx_cursor_size_ok(plane_state)) {
9563 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9564 plane_state->base.crtc_w,
9565 plane_state->base.crtc_h);
9566 return -EINVAL;
9567 }
9568
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009569 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9570 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9571 fb->pitches[0], plane_state->base.crtc_w);
9572 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009573 }
9574
9575 /*
9576 * There's something wrong with the cursor on CHV pipe C.
9577 * If it straddles the left edge of the screen then
9578 * moving it away from the edge or disabling it often
9579 * results in a pipe underrun, and often that can lead to
9580 * dead pipe (constant underrun reported, and it scans
9581 * out just a solid color). To recover from that, the
9582 * display power well must be turned off and on again.
9583 * Refuse the put the cursor into that compromised position.
9584 */
9585 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9586 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9587 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9588 return -EINVAL;
9589 }
9590
9591 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9592
9593 return 0;
9594}
9595
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009596static void i9xx_update_cursor(struct intel_plane *plane,
9597 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309598 const struct intel_plane_state *plane_state)
9599{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009600 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9601 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009602 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009603 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309604
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009605 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009606 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009607
Ville Syrjälä024faac2017-03-27 21:55:42 +03009608 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9609 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9610
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009611 base = intel_cursor_base(plane_state);
9612 pos = intel_cursor_position(plane_state);
9613 }
9614
9615 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9616
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009617 /*
9618 * On some platforms writing CURCNTR first will also
9619 * cause CURPOS to be armed by the CURBASE write.
9620 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009621 * arm itself. Thus we always start the full update
9622 * with a CURCNTR write.
9623 *
9624 * On other platforms CURPOS always requires the
9625 * CURBASE write to arm the update. Additonally
9626 * a write to any of the cursor register will cancel
9627 * an already armed cursor update. Thus leaving out
9628 * the CURBASE write after CURPOS could lead to a
9629 * cursor that doesn't appear to move, or even change
9630 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009631 *
9632 * CURCNTR and CUR_FBC_CTL are always
9633 * armed by the CURBASE write only.
9634 */
9635 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009636 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009637 plane->cursor.cntl != cntl) {
9638 I915_WRITE_FW(CURCNTR(pipe), cntl);
9639 if (HAS_CUR_FBC(dev_priv))
9640 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9641 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009642 I915_WRITE_FW(CURBASE(pipe), base);
9643
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009644 plane->cursor.base = base;
9645 plane->cursor.size = fbc_ctl;
9646 plane->cursor.cntl = cntl;
9647 } else {
9648 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009649 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009650 }
9651
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309652 POSTING_READ_FW(CURBASE(pipe));
9653
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009654 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009655}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009656
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009657static void i9xx_disable_cursor(struct intel_plane *plane,
9658 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009659{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009660 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009661}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009662
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009663static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9664{
9665 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9666 enum intel_display_power_domain power_domain;
9667 enum pipe pipe = plane->pipe;
9668 bool ret;
9669
9670 /*
9671 * Not 100% correct for planes that can move between pipes,
9672 * but that's only the case for gen2-3 which don't have any
9673 * display power wells.
9674 */
9675 power_domain = POWER_DOMAIN_PIPE(pipe);
9676 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9677 return false;
9678
9679 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9680
9681 intel_display_power_put(dev_priv, power_domain);
9682
9683 return ret;
9684}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009685
Jesse Barnes79e53942008-11-07 14:24:08 -08009686/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009687static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009688 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9689 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9690};
9691
Daniel Vettera8bb6812014-02-10 18:00:39 +01009692struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009693intel_framebuffer_create(struct drm_i915_gem_object *obj,
9694 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009695{
9696 struct intel_framebuffer *intel_fb;
9697 int ret;
9698
9699 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009700 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009701 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009702
Chris Wilson24dbf512017-02-15 10:59:18 +00009703 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009704 if (ret)
9705 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009706
9707 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009708
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009709err:
9710 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009711 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009712}
9713
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009714static int intel_modeset_disable_planes(struct drm_atomic_state *state,
9715 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +01009716{
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009717 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009718 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009719 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009720
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009721 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009722 if (ret)
9723 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009724
9725 for_each_new_plane_in_state(state, plane, plane_state, i) {
9726 if (plane_state->crtc != crtc)
9727 continue;
9728
9729 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
9730 if (ret)
9731 return ret;
9732
9733 drm_atomic_set_fb_for_plane(plane_state, NULL);
9734 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009735
9736 return 0;
9737}
9738
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009739int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009740 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009741 struct intel_load_detect_pipe *old,
9742 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009743{
9744 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009745 struct intel_encoder *intel_encoder =
9746 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009747 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009748 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009749 struct drm_crtc *crtc = NULL;
9750 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009751 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -05009752 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009753 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009754 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009755 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009756 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009757
Chris Wilsond2dff872011-04-19 08:36:26 +01009758 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009759 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009760 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009761
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009762 old->restore_state = NULL;
9763
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009764 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009765
Jesse Barnes79e53942008-11-07 14:24:08 -08009766 /*
9767 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009768 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009769 * - if the connector already has an assigned crtc, use it (but make
9770 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009771 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009772 * - try to find the first unused crtc that can drive this connector,
9773 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009774 */
9775
9776 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009777 if (connector->state->crtc) {
9778 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009779
Rob Clark51fd3712013-11-19 12:10:12 -05009780 ret = drm_modeset_lock(&crtc->mutex, ctx);
9781 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009782 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009783
9784 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009785 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009786 }
9787
9788 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009789 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009790 i++;
9791 if (!(encoder->possible_crtcs & (1 << i)))
9792 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009793
9794 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9795 if (ret)
9796 goto fail;
9797
9798 if (possible_crtc->state->enable) {
9799 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009800 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009801 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009802
9803 crtc = possible_crtc;
9804 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009805 }
9806
9807 /*
9808 * If we didn't find an unused CRTC, don't use any.
9809 */
9810 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009811 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009812 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009813 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009814 }
9815
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009816found:
9817 intel_crtc = to_intel_crtc(crtc);
9818
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009819 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009820 restore_state = drm_atomic_state_alloc(dev);
9821 if (!state || !restore_state) {
9822 ret = -ENOMEM;
9823 goto fail;
9824 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009825
9826 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009827 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009828
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009829 connector_state = drm_atomic_get_connector_state(state, connector);
9830 if (IS_ERR(connector_state)) {
9831 ret = PTR_ERR(connector_state);
9832 goto fail;
9833 }
9834
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009835 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9836 if (ret)
9837 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009838
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009839 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9840 if (IS_ERR(crtc_state)) {
9841 ret = PTR_ERR(crtc_state);
9842 goto fail;
9843 }
9844
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009845 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009846
Chris Wilson64927112011-04-20 07:25:26 +01009847 if (!mode)
9848 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009849
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009850 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009851 if (ret)
9852 goto fail;
9853
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009854 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009855 if (ret)
9856 goto fail;
9857
9858 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9859 if (!ret)
9860 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009861 if (ret) {
9862 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9863 goto fail;
9864 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009865
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009866 ret = drm_atomic_commit(state);
9867 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009868 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009869 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009870 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009871
9872 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009873 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009874
Jesse Barnes79e53942008-11-07 14:24:08 -08009875 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009876 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009877 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009878
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009879fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009880 if (state) {
9881 drm_atomic_state_put(state);
9882 state = NULL;
9883 }
9884 if (restore_state) {
9885 drm_atomic_state_put(restore_state);
9886 restore_state = NULL;
9887 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009888
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009889 if (ret == -EDEADLK)
9890 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009891
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009892 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009893}
9894
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009895void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009896 struct intel_load_detect_pipe *old,
9897 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009898{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009899 struct intel_encoder *intel_encoder =
9900 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009901 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009902 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009903 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009904
Chris Wilsond2dff872011-04-19 08:36:26 +01009905 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009906 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009907 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009908
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009909 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009910 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009911
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009912 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009913 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009914 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009915 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009916}
9917
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009918static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009919 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009920{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009921 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009922 u32 dpll = pipe_config->dpll_hw_state.dpll;
9923
9924 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009925 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009926 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009927 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009928 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009929 return 96000;
9930 else
9931 return 48000;
9932}
9933
Jesse Barnes79e53942008-11-07 14:24:08 -08009934/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009935static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009936 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009937{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009939 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009940 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009941 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009942 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009943 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009944 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009945 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009946
9947 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009948 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009949 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009950 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009951
9952 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009953 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009954 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9955 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009956 } else {
9957 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9958 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9959 }
9960
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009961 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009962 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009963 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9964 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009965 else
9966 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009967 DPLL_FPA01_P1_POST_DIV_SHIFT);
9968
9969 switch (dpll & DPLL_MODE_MASK) {
9970 case DPLLB_MODE_DAC_SERIAL:
9971 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9972 5 : 10;
9973 break;
9974 case DPLLB_MODE_LVDS:
9975 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9976 7 : 14;
9977 break;
9978 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009979 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009980 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009981 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009982 }
9983
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009984 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009985 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009986 else
Imre Deakdccbea32015-06-22 23:35:51 +03009987 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009988 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009989 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009990 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009991
9992 if (is_lvds) {
9993 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9994 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009995
9996 if (lvds & LVDS_CLKB_POWER_UP)
9997 clock.p2 = 7;
9998 else
9999 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010000 } else {
10001 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10002 clock.p1 = 2;
10003 else {
10004 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10005 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10006 }
10007 if (dpll & PLL_P2_DIVIDE_BY_4)
10008 clock.p2 = 4;
10009 else
10010 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010011 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010012
Imre Deakdccbea32015-06-22 23:35:51 +030010013 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010014 }
10015
Ville Syrjälä18442d02013-09-13 16:00:08 +030010016 /*
10017 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010018 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010019 * encoder's get_config() function.
10020 */
Imre Deakdccbea32015-06-22 23:35:51 +030010021 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010022}
10023
Ville Syrjälä6878da02013-09-13 15:59:11 +030010024int intel_dotclock_calculate(int link_freq,
10025 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010026{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010027 /*
10028 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010029 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010030 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010031 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010032 *
10033 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010034 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010035 */
10036
Ville Syrjälä6878da02013-09-13 15:59:11 +030010037 if (!m_n->link_n)
10038 return 0;
10039
Chris Wilson31236982017-09-13 11:51:53 +010010040 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010041}
10042
Ville Syrjälä18442d02013-09-13 16:00:08 +030010043static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010044 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010045{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010046 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010047
10048 /* read out port_clock from the DPLL */
10049 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010050
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010051 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010052 * In case there is an active pipe without active ports,
10053 * we may need some idea for the dotclock anyway.
10054 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010055 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010056 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010057 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010058 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010059}
10060
Ville Syrjäläde330812017-10-09 19:19:50 +030010061/* Returns the currently programmed mode of the given encoder. */
10062struct drm_display_mode *
10063intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010064{
Ville Syrjäläde330812017-10-09 19:19:50 +030010065 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10066 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010067 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010068 struct intel_crtc *crtc;
10069 enum pipe pipe;
10070
10071 if (!encoder->get_hw_state(encoder, &pipe))
10072 return NULL;
10073
10074 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010075
10076 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10077 if (!mode)
10078 return NULL;
10079
Ville Syrjäläde330812017-10-09 19:19:50 +030010080 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10081 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010082 kfree(mode);
10083 return NULL;
10084 }
10085
Ville Syrjäläde330812017-10-09 19:19:50 +030010086 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010087
Ville Syrjäläde330812017-10-09 19:19:50 +030010088 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10089 kfree(crtc_state);
10090 kfree(mode);
10091 return NULL;
10092 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010093
Ville Syrjäläde330812017-10-09 19:19:50 +030010094 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010095
Ville Syrjäläde330812017-10-09 19:19:50 +030010096 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010097
Ville Syrjäläde330812017-10-09 19:19:50 +030010098 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010099
Jesse Barnes79e53942008-11-07 14:24:08 -080010100 return mode;
10101}
10102
10103static void intel_crtc_destroy(struct drm_crtc *crtc)
10104{
10105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10106
10107 drm_crtc_cleanup(crtc);
10108 kfree(intel_crtc);
10109}
10110
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010111/**
10112 * intel_wm_need_update - Check whether watermarks need updating
10113 * @plane: drm plane
10114 * @state: new plane state
10115 *
10116 * Check current plane state versus the new one to determine whether
10117 * watermarks need to be recalculated.
10118 *
10119 * Returns true or false.
10120 */
10121static bool intel_wm_need_update(struct drm_plane *plane,
10122 struct drm_plane_state *state)
10123{
Matt Roperd21fbe82015-09-24 15:53:12 -070010124 struct intel_plane_state *new = to_intel_plane_state(state);
10125 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10126
10127 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010128 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010129 return true;
10130
10131 if (!cur->base.fb || !new->base.fb)
10132 return false;
10133
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010134 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010135 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010136 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10137 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10138 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10139 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010140 return true;
10141
10142 return false;
10143}
10144
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010145static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010146{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010147 int src_w = drm_rect_width(&state->base.src) >> 16;
10148 int src_h = drm_rect_height(&state->base.src) >> 16;
10149 int dst_w = drm_rect_width(&state->base.dst);
10150 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010151
10152 return (src_w != dst_w || src_h != dst_h);
10153}
10154
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010155int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10156 struct drm_crtc_state *crtc_state,
10157 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010158 struct drm_plane_state *plane_state)
10159{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010160 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010161 struct drm_crtc *crtc = crtc_state->crtc;
10162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010163 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010164 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010165 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010166 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010167 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010168 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010169 bool turn_off, turn_on, visible, was_visible;
10170 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010171 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010172
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010173 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010174 ret = skl_update_scaler_plane(
10175 to_intel_crtc_state(crtc_state),
10176 to_intel_plane_state(plane_state));
10177 if (ret)
10178 return ret;
10179 }
10180
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010181 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010182 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010183
10184 if (!was_crtc_enabled && WARN_ON(was_visible))
10185 was_visible = false;
10186
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010187 /*
10188 * Visibility is calculated as if the crtc was on, but
10189 * after scaler setup everything depends on it being off
10190 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010191 *
10192 * FIXME this is wrong for watermarks. Watermarks should also
10193 * be computed as if the pipe would be active. Perhaps move
10194 * per-plane wm computation to the .check_plane() hook, and
10195 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010196 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010197 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010198 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010199 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10200 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010201
10202 if (!was_visible && !visible)
10203 return 0;
10204
Maarten Lankhorste8861672016-02-24 11:24:26 +010010205 if (fb != old_plane_state->base.fb)
10206 pipe_config->fb_changed = true;
10207
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010208 turn_off = was_visible && (!visible || mode_changed);
10209 turn_on = visible && (!was_visible || mode_changed);
10210
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010211 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010212 intel_crtc->base.base.id, intel_crtc->base.name,
10213 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010214 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010215
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010216 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010217 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010218 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010219 turn_off, turn_on, mode_changed);
10220
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010221 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010222 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010223 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010224
10225 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010226 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010227 pipe_config->disable_cxsr = true;
10228 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010229 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010230 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010231
Ville Syrjälä852eb002015-06-24 22:00:07 +030010232 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010233 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010234 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010235 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010236 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010237 /* FIXME bollocks */
10238 pipe_config->update_wm_pre = true;
10239 pipe_config->update_wm_post = true;
10240 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010241 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010242
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010243 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010244 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010245
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010246 /*
10247 * WaCxSRDisabledForSpriteScaling:ivb
10248 *
10249 * cstate->update_wm was already set above, so this flag will
10250 * take effect when we commit and program watermarks.
10251 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010252 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010253 needs_scaling(to_intel_plane_state(plane_state)) &&
10254 !needs_scaling(old_plane_state))
10255 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010256
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010257 return 0;
10258}
10259
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010260static bool encoders_cloneable(const struct intel_encoder *a,
10261 const struct intel_encoder *b)
10262{
10263 /* masks could be asymmetric, so check both ways */
10264 return a == b || (a->cloneable & (1 << b->type) &&
10265 b->cloneable & (1 << a->type));
10266}
10267
10268static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10269 struct intel_crtc *crtc,
10270 struct intel_encoder *encoder)
10271{
10272 struct intel_encoder *source_encoder;
10273 struct drm_connector *connector;
10274 struct drm_connector_state *connector_state;
10275 int i;
10276
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010277 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010278 if (connector_state->crtc != &crtc->base)
10279 continue;
10280
10281 source_encoder =
10282 to_intel_encoder(connector_state->best_encoder);
10283 if (!encoders_cloneable(encoder, source_encoder))
10284 return false;
10285 }
10286
10287 return true;
10288}
10289
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010290static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10291 struct drm_crtc_state *crtc_state)
10292{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010293 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010294 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010296 struct intel_crtc_state *pipe_config =
10297 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010298 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010299 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010300 bool mode_changed = needs_modeset(crtc_state);
10301
Ville Syrjälä852eb002015-06-24 22:00:07 +030010302 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010303 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010304
Maarten Lankhorstad421372015-06-15 12:33:42 +020010305 if (mode_changed && crtc_state->enable &&
10306 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010307 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010308 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10309 pipe_config);
10310 if (ret)
10311 return ret;
10312 }
10313
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010314 if (crtc_state->color_mgmt_changed) {
10315 ret = intel_color_check(crtc, crtc_state);
10316 if (ret)
10317 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010318
10319 /*
10320 * Changing color management on Intel hardware is
10321 * handled as part of planes update.
10322 */
10323 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010324 }
10325
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010326 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010327 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010328 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010329 if (ret) {
10330 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010331 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010332 }
10333 }
10334
10335 if (dev_priv->display.compute_intermediate_wm &&
10336 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10337 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10338 return 0;
10339
10340 /*
10341 * Calculate 'intermediate' watermarks that satisfy both the
10342 * old state and the new state. We can program these
10343 * immediately.
10344 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010345 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010346 intel_crtc,
10347 pipe_config);
10348 if (ret) {
10349 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10350 return ret;
10351 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010352 } else if (dev_priv->display.compute_intermediate_wm) {
10353 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10354 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010355 }
10356
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010357 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010358 if (mode_changed)
10359 ret = skl_update_scaler_crtc(pipe_config);
10360
10361 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010362 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10363 pipe_config);
10364 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010365 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010366 pipe_config);
10367 }
10368
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010369 if (HAS_IPS(dev_priv))
10370 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10371
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010372 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010373}
10374
Jani Nikula65b38e02015-04-13 11:26:56 +030010375static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010376 .atomic_begin = intel_begin_crtc_commit,
10377 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010378 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010379};
10380
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010381static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10382{
10383 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010384 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010385
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010386 drm_connector_list_iter_begin(dev, &conn_iter);
10387 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010388 if (connector->base.state->crtc)
10389 drm_connector_unreference(&connector->base);
10390
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010391 if (connector->base.encoder) {
10392 connector->base.state->best_encoder =
10393 connector->base.encoder;
10394 connector->base.state->crtc =
10395 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010396
10397 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010398 } else {
10399 connector->base.state->best_encoder = NULL;
10400 connector->base.state->crtc = NULL;
10401 }
10402 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010403 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010404}
10405
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010406static void
Robin Schroereba905b2014-05-18 02:24:50 +020010407connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010408 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010409{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010410 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010411 int bpp = pipe_config->pipe_bpp;
10412
10413 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010414 connector->base.base.id,
10415 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010416
10417 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010418 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010419 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010420 bpp, info->bpc * 3);
10421 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010422 }
10423
Mario Kleiner196f9542016-07-06 12:05:45 +020010424 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010425 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010426 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10427 bpp);
10428 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010429 }
10430}
10431
10432static int
10433compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010434 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010435{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010436 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010437 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010438 struct drm_connector *connector;
10439 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010440 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010441
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010442 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10443 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010444 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010445 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010446 bpp = 12*3;
10447 else
10448 bpp = 8*3;
10449
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010450
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010451 pipe_config->pipe_bpp = bpp;
10452
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010453 state = pipe_config->base.state;
10454
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010455 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010456 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010457 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010458 continue;
10459
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010460 connected_sink_compute_bpp(to_intel_connector(connector),
10461 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010462 }
10463
10464 return bpp;
10465}
10466
Daniel Vetter644db712013-09-19 14:53:58 +020010467static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10468{
10469 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10470 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010471 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010472 mode->crtc_hdisplay, mode->crtc_hsync_start,
10473 mode->crtc_hsync_end, mode->crtc_htotal,
10474 mode->crtc_vdisplay, mode->crtc_vsync_start,
10475 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10476}
10477
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010478static inline void
10479intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010480 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010481{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010482 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10483 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010484 m_n->gmch_m, m_n->gmch_n,
10485 m_n->link_m, m_n->link_n, m_n->tu);
10486}
10487
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010488#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10489
10490static const char * const output_type_str[] = {
10491 OUTPUT_TYPE(UNUSED),
10492 OUTPUT_TYPE(ANALOG),
10493 OUTPUT_TYPE(DVO),
10494 OUTPUT_TYPE(SDVO),
10495 OUTPUT_TYPE(LVDS),
10496 OUTPUT_TYPE(TVOUT),
10497 OUTPUT_TYPE(HDMI),
10498 OUTPUT_TYPE(DP),
10499 OUTPUT_TYPE(EDP),
10500 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010501 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010502 OUTPUT_TYPE(DP_MST),
10503};
10504
10505#undef OUTPUT_TYPE
10506
10507static void snprintf_output_types(char *buf, size_t len,
10508 unsigned int output_types)
10509{
10510 char *str = buf;
10511 int i;
10512
10513 str[0] = '\0';
10514
10515 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10516 int r;
10517
10518 if ((output_types & BIT(i)) == 0)
10519 continue;
10520
10521 r = snprintf(str, len, "%s%s",
10522 str != buf ? "," : "", output_type_str[i]);
10523 if (r >= len)
10524 break;
10525 str += r;
10526 len -= r;
10527
10528 output_types &= ~BIT(i);
10529 }
10530
10531 WARN_ON_ONCE(output_types != 0);
10532}
10533
Daniel Vetterc0b03412013-05-28 12:05:54 +020010534static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010535 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010536 const char *context)
10537{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010538 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010539 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010540 struct drm_plane *plane;
10541 struct intel_plane *intel_plane;
10542 struct intel_plane_state *state;
10543 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010544 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010545
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010546 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10547 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010548
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010549 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10550 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10551 buf, pipe_config->output_types);
10552
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010553 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10554 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010555 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010556
10557 if (pipe_config->has_pch_encoder)
10558 intel_dump_m_n_config(pipe_config, "fdi",
10559 pipe_config->fdi_lanes,
10560 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010561
Shashank Sharmab22ca992017-07-24 19:19:32 +053010562 if (pipe_config->ycbcr420)
10563 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10564
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010565 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010566 intel_dump_m_n_config(pipe_config, "dp m_n",
10567 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010568 if (pipe_config->has_drrs)
10569 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10570 pipe_config->lane_count,
10571 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010572 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010573
Daniel Vetter55072d12014-11-20 16:10:28 +010010574 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010575 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010576
Daniel Vetterc0b03412013-05-28 12:05:54 +020010577 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010578 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010579 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010580 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10581 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010582 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010583 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010584 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10585 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010586
10587 if (INTEL_GEN(dev_priv) >= 9)
10588 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10589 crtc->num_scalers,
10590 pipe_config->scaler_state.scaler_users,
10591 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010592
10593 if (HAS_GMCH_DISPLAY(dev_priv))
10594 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10595 pipe_config->gmch_pfit.control,
10596 pipe_config->gmch_pfit.pgm_ratios,
10597 pipe_config->gmch_pfit.lvds_border_bits);
10598 else
10599 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10600 pipe_config->pch_pfit.pos,
10601 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010602 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010603
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010604 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10605 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010606
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010607 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010608
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010609 DRM_DEBUG_KMS("planes on this crtc\n");
10610 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010611 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010612 intel_plane = to_intel_plane(plane);
10613 if (intel_plane->pipe != crtc->pipe)
10614 continue;
10615
10616 state = to_intel_plane_state(plane->state);
10617 fb = state->base.fb;
10618 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010619 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10620 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010621 continue;
10622 }
10623
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010624 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10625 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010626 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010627 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010628 if (INTEL_GEN(dev_priv) >= 9)
10629 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10630 state->scaler_id,
10631 state->base.src.x1 >> 16,
10632 state->base.src.y1 >> 16,
10633 drm_rect_width(&state->base.src) >> 16,
10634 drm_rect_height(&state->base.src) >> 16,
10635 state->base.dst.x1, state->base.dst.y1,
10636 drm_rect_width(&state->base.dst),
10637 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010638 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010639}
10640
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010641static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010642{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010643 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010644 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010645 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010646 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010647 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010648
10649 /*
10650 * Walk the connector list instead of the encoder
10651 * list to detect the problem on ddi platforms
10652 * where there's just one encoder per digital port.
10653 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010654 drm_connector_list_iter_begin(dev, &conn_iter);
10655 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010656 struct drm_connector_state *connector_state;
10657 struct intel_encoder *encoder;
10658
10659 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10660 if (!connector_state)
10661 connector_state = connector->state;
10662
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010663 if (!connector_state->best_encoder)
10664 continue;
10665
10666 encoder = to_intel_encoder(connector_state->best_encoder);
10667
10668 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010669
10670 switch (encoder->type) {
10671 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010672 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010673 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010674 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010675 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010676 case INTEL_OUTPUT_HDMI:
10677 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010678 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010679
10680 /* the same port mustn't appear more than once */
10681 if (used_ports & port_mask)
10682 return false;
10683
10684 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010685 break;
10686 case INTEL_OUTPUT_DP_MST:
10687 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010688 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010689 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010690 default:
10691 break;
10692 }
10693 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010694 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010695
Ville Syrjälä477321e2016-07-28 17:50:40 +030010696 /* can't mix MST and SST/HDMI on the same port */
10697 if (used_ports & used_mst_ports)
10698 return false;
10699
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010700 return true;
10701}
10702
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010703static void
10704clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10705{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010706 struct drm_i915_private *dev_priv =
10707 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010708 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010709 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010710 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010711 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010712 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010713
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010714 /* FIXME: before the switch to atomic started, a new pipe_config was
10715 * kzalloc'd. Code that depends on any field being zero should be
10716 * fixed, so that the crtc_state can be safely duplicated. For now,
10717 * only fields that are know to not cause problems are preserved. */
10718
Chandra Konduru663a3642015-04-07 15:28:41 -070010719 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010720 shared_dpll = crtc_state->shared_dpll;
10721 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010722 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010723 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010724 if (IS_G4X(dev_priv) ||
10725 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010726 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010727
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010728 /* Keep base drm_crtc_state intact, only clear our extended struct */
10729 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10730 memset(&crtc_state->base + 1, 0,
10731 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010732
Chandra Konduru663a3642015-04-07 15:28:41 -070010733 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010734 crtc_state->shared_dpll = shared_dpll;
10735 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010736 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010737 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010738 if (IS_G4X(dev_priv) ||
10739 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010740 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010741}
10742
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010743static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010744intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010745 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010746{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010747 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010748 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010749 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010750 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010751 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010752 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010753 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010754
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010755 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010756
Daniel Vettere143a212013-07-04 12:01:15 +020010757 pipe_config->cpu_transcoder =
10758 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010759
Imre Deak2960bc92013-07-30 13:36:32 +030010760 /*
10761 * Sanitize sync polarity flags based on requested ones. If neither
10762 * positive or negative polarity is requested, treat this as meaning
10763 * negative polarity.
10764 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010765 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010766 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010767 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010768
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010769 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010770 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010771 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010772
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010773 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10774 pipe_config);
10775 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010776 goto fail;
10777
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010778 /*
10779 * Determine the real pipe dimensions. Note that stereo modes can
10780 * increase the actual pipe size due to the frame doubling and
10781 * insertion of additional space for blanks between the frame. This
10782 * is stored in the crtc timings. We use the requested mode to do this
10783 * computation to clearly distinguish it from the adjusted mode, which
10784 * can be changed by the connectors in the below retry loop.
10785 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010786 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010787 &pipe_config->pipe_src_w,
10788 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010789
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010790 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010791 if (connector_state->crtc != crtc)
10792 continue;
10793
10794 encoder = to_intel_encoder(connector_state->best_encoder);
10795
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010796 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10797 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10798 goto fail;
10799 }
10800
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010801 /*
10802 * Determine output_types before calling the .compute_config()
10803 * hooks so that the hooks can use this information safely.
10804 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010805 if (encoder->compute_output_type)
10806 pipe_config->output_types |=
10807 BIT(encoder->compute_output_type(encoder, pipe_config,
10808 connector_state));
10809 else
10810 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010811 }
10812
Daniel Vettere29c22c2013-02-21 00:00:16 +010010813encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010814 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010815 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010816 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010817
Daniel Vetter135c81b2013-07-21 21:37:09 +020010818 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010819 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10820 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010821
Daniel Vetter7758a112012-07-08 19:40:39 +020010822 /* Pass our mode to the connectors and the CRTC to give them a chance to
10823 * adjust it according to limitations or connector properties, and also
10824 * a chance to reject the mode entirely.
10825 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010826 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010827 if (connector_state->crtc != crtc)
10828 continue;
10829
10830 encoder = to_intel_encoder(connector_state->best_encoder);
10831
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010832 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010833 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010834 goto fail;
10835 }
10836 }
10837
Daniel Vetterff9a6752013-06-01 17:16:21 +020010838 /* Set default port clock if not overwritten by the encoder. Needs to be
10839 * done afterwards in case the encoder adjusts the mode. */
10840 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010841 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010842 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010843
Daniel Vettera43f6e02013-06-07 23:10:32 +020010844 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010845 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010846 DRM_DEBUG_KMS("CRTC fixup failed\n");
10847 goto fail;
10848 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010849
10850 if (ret == RETRY) {
10851 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10852 ret = -EINVAL;
10853 goto fail;
10854 }
10855
10856 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10857 retry = false;
10858 goto encoder_retry;
10859 }
10860
Daniel Vettere8fa4272015-08-12 11:43:34 +020010861 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010862 * only enable it on 6bpc panels and when its not a compliance
10863 * test requesting 6bpc video pattern.
10864 */
10865 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10866 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010867 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010868 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010869
Daniel Vetter7758a112012-07-08 19:40:39 +020010870fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010871 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010872}
10873
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010874static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010875{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010876 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010877
10878 if (clock1 == clock2)
10879 return true;
10880
10881 if (!clock1 || !clock2)
10882 return false;
10883
10884 diff = abs(clock1 - clock2);
10885
10886 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10887 return true;
10888
10889 return false;
10890}
10891
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010892static bool
10893intel_compare_m_n(unsigned int m, unsigned int n,
10894 unsigned int m2, unsigned int n2,
10895 bool exact)
10896{
10897 if (m == m2 && n == n2)
10898 return true;
10899
10900 if (exact || !m || !n || !m2 || !n2)
10901 return false;
10902
10903 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
10904
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010905 if (n > n2) {
10906 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010907 m2 <<= 1;
10908 n2 <<= 1;
10909 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010910 } else if (n < n2) {
10911 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010912 m <<= 1;
10913 n <<= 1;
10914 }
10915 }
10916
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010917 if (n != n2)
10918 return false;
10919
10920 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010921}
10922
10923static bool
10924intel_compare_link_m_n(const struct intel_link_m_n *m_n,
10925 struct intel_link_m_n *m2_n2,
10926 bool adjust)
10927{
10928 if (m_n->tu == m2_n2->tu &&
10929 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
10930 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
10931 intel_compare_m_n(m_n->link_m, m_n->link_n,
10932 m2_n2->link_m, m2_n2->link_n, !adjust)) {
10933 if (adjust)
10934 *m2_n2 = *m_n;
10935
10936 return true;
10937 }
10938
10939 return false;
10940}
10941
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000010942static void __printf(3, 4)
10943pipe_config_err(bool adjust, const char *name, const char *format, ...)
10944{
10945 char *level;
10946 unsigned int category;
10947 struct va_format vaf;
10948 va_list args;
10949
10950 if (adjust) {
10951 level = KERN_DEBUG;
10952 category = DRM_UT_KMS;
10953 } else {
10954 level = KERN_ERR;
10955 category = DRM_UT_NONE;
10956 }
10957
10958 va_start(args, format);
10959 vaf.fmt = format;
10960 vaf.va = &args;
10961
10962 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
10963
10964 va_end(args);
10965}
10966
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010967static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010968intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010969 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010970 struct intel_crtc_state *pipe_config,
10971 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010972{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010973 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010010974 bool fixup_inherited = adjust &&
10975 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
10976 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010977
Daniel Vetter66e985c2013-06-05 13:34:20 +020010978#define PIPE_CONF_CHECK_X(name) \
10979 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000010980 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020010981 "(expected 0x%08x, found 0x%08x)\n", \
10982 current_config->name, \
10983 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010984 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020010985 }
10986
Daniel Vetter08a24032013-04-19 11:25:34 +020010987#define PIPE_CONF_CHECK_I(name) \
10988 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000010989 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020010990 "(expected %i, found %i)\n", \
10991 current_config->name, \
10992 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010993 ret = false; \
10994 }
10995
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010010996#define PIPE_CONF_CHECK_BOOL(name) \
10997 if (current_config->name != pipe_config->name) { \
10998 pipe_config_err(adjust, __stringify(name), \
10999 "(expected %s, found %s)\n", \
11000 yesno(current_config->name), \
11001 yesno(pipe_config->name)); \
11002 ret = false; \
11003 }
11004
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011005/*
11006 * Checks state where we only read out the enabling, but not the entire
11007 * state itself (like full infoframes or ELD for audio). These states
11008 * require a full modeset on bootup to fix up.
11009 */
11010#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11011 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11012 PIPE_CONF_CHECK_BOOL(name); \
11013 } else { \
11014 pipe_config_err(adjust, __stringify(name), \
11015 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11016 yesno(current_config->name), \
11017 yesno(pipe_config->name)); \
11018 ret = false; \
11019 }
11020
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011021#define PIPE_CONF_CHECK_P(name) \
11022 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011023 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011024 "(expected %p, found %p)\n", \
11025 current_config->name, \
11026 pipe_config->name); \
11027 ret = false; \
11028 }
11029
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011030#define PIPE_CONF_CHECK_M_N(name) \
11031 if (!intel_compare_link_m_n(&current_config->name, \
11032 &pipe_config->name,\
11033 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011034 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011035 "(expected tu %i gmch %i/%i link %i/%i, " \
11036 "found tu %i, gmch %i/%i link %i/%i)\n", \
11037 current_config->name.tu, \
11038 current_config->name.gmch_m, \
11039 current_config->name.gmch_n, \
11040 current_config->name.link_m, \
11041 current_config->name.link_n, \
11042 pipe_config->name.tu, \
11043 pipe_config->name.gmch_m, \
11044 pipe_config->name.gmch_n, \
11045 pipe_config->name.link_m, \
11046 pipe_config->name.link_n); \
11047 ret = false; \
11048 }
11049
Daniel Vetter55c561a2016-03-30 11:34:36 +020011050/* This is required for BDW+ where there is only one set of registers for
11051 * switching between high and low RR.
11052 * This macro can be used whenever a comparison has to be made between one
11053 * hw state and multiple sw state variables.
11054 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011055#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11056 if (!intel_compare_link_m_n(&current_config->name, \
11057 &pipe_config->name, adjust) && \
11058 !intel_compare_link_m_n(&current_config->alt_name, \
11059 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011060 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011061 "(expected tu %i gmch %i/%i link %i/%i, " \
11062 "or tu %i gmch %i/%i link %i/%i, " \
11063 "found tu %i, gmch %i/%i link %i/%i)\n", \
11064 current_config->name.tu, \
11065 current_config->name.gmch_m, \
11066 current_config->name.gmch_n, \
11067 current_config->name.link_m, \
11068 current_config->name.link_n, \
11069 current_config->alt_name.tu, \
11070 current_config->alt_name.gmch_m, \
11071 current_config->alt_name.gmch_n, \
11072 current_config->alt_name.link_m, \
11073 current_config->alt_name.link_n, \
11074 pipe_config->name.tu, \
11075 pipe_config->name.gmch_m, \
11076 pipe_config->name.gmch_n, \
11077 pipe_config->name.link_m, \
11078 pipe_config->name.link_n); \
11079 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011080 }
11081
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011082#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11083 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011084 pipe_config_err(adjust, __stringify(name), \
11085 "(%x) (expected %i, found %i)\n", \
11086 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011087 current_config->name & (mask), \
11088 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011089 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011090 }
11091
Ville Syrjälä5e550652013-09-06 23:29:07 +030011092#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11093 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011094 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011095 "(expected %i, found %i)\n", \
11096 current_config->name, \
11097 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011098 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011099 }
11100
Daniel Vetterbb760062013-06-06 14:55:52 +020011101#define PIPE_CONF_QUIRK(quirk) \
11102 ((current_config->quirks | pipe_config->quirks) & (quirk))
11103
Daniel Vettereccb1402013-05-22 00:50:22 +020011104 PIPE_CONF_CHECK_I(cpu_transcoder);
11105
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011106 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011107 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011108 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011109
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011110 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011111 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011112
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011113 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011114 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011115
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011116 if (current_config->has_drrs)
11117 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11118 } else
11119 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011120
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011121 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011122
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011123 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11124 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11125 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11126 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11127 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11128 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011129
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011130 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11131 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11132 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11133 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11134 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11135 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011136
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011137 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011138 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011139 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011140 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011141 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011142
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011143 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11144 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011145 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011146 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011147
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011148 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011149
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011150 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011151 DRM_MODE_FLAG_INTERLACE);
11152
Daniel Vetterbb760062013-06-06 14:55:52 +020011153 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011154 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011155 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011156 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011157 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011158 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011159 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011160 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011161 DRM_MODE_FLAG_NVSYNC);
11162 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011163
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011164 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011165 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011166 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011167 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011168 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011169
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011170 if (!adjust) {
11171 PIPE_CONF_CHECK_I(pipe_src_w);
11172 PIPE_CONF_CHECK_I(pipe_src_h);
11173
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011174 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011175 if (current_config->pch_pfit.enabled) {
11176 PIPE_CONF_CHECK_X(pch_pfit.pos);
11177 PIPE_CONF_CHECK_X(pch_pfit.size);
11178 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011179
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011180 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011181 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011182 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011183
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011184 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011185
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011186 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011187 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011188 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011189 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11190 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011191 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011192 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011193 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11194 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11195 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011196 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11197 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11198 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11199 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11200 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11201 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11202 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11203 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11204 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11205 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11206 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11207 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011208
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011209 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11210 PIPE_CONF_CHECK_X(dsi_pll.div);
11211
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011212 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011213 PIPE_CONF_CHECK_I(pipe_bpp);
11214
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011215 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011216 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011217
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011218 PIPE_CONF_CHECK_I(min_voltage_level);
11219
Daniel Vetter66e985c2013-06-05 13:34:20 +020011220#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011221#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011222#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011223#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011224#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011225#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011226#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011227#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011228
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011229 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011230}
11231
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011232static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11233 const struct intel_crtc_state *pipe_config)
11234{
11235 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011236 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011237 &pipe_config->fdi_m_n);
11238 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11239
11240 /*
11241 * FDI already provided one idea for the dotclock.
11242 * Yell if the encoder disagrees.
11243 */
11244 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11245 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11246 fdi_dotclock, dotclock);
11247 }
11248}
11249
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011250static void verify_wm_state(struct drm_crtc *crtc,
11251 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011252{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011253 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011254 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011255 struct skl_pipe_wm hw_wm, *sw_wm;
11256 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11257 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11259 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011260 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011261
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011262 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011263 return;
11264
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011265 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011266 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011267
Damien Lespiau08db6652014-11-04 17:06:52 +000011268 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11269 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11270
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011271 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011272 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011273 hw_plane_wm = &hw_wm.planes[plane];
11274 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011275
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011276 /* Watermarks */
11277 for (level = 0; level <= max_level; level++) {
11278 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11279 &sw_plane_wm->wm[level]))
11280 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011281
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011282 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11283 pipe_name(pipe), plane + 1, level,
11284 sw_plane_wm->wm[level].plane_en,
11285 sw_plane_wm->wm[level].plane_res_b,
11286 sw_plane_wm->wm[level].plane_res_l,
11287 hw_plane_wm->wm[level].plane_en,
11288 hw_plane_wm->wm[level].plane_res_b,
11289 hw_plane_wm->wm[level].plane_res_l);
11290 }
11291
11292 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11293 &sw_plane_wm->trans_wm)) {
11294 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11295 pipe_name(pipe), plane + 1,
11296 sw_plane_wm->trans_wm.plane_en,
11297 sw_plane_wm->trans_wm.plane_res_b,
11298 sw_plane_wm->trans_wm.plane_res_l,
11299 hw_plane_wm->trans_wm.plane_en,
11300 hw_plane_wm->trans_wm.plane_res_b,
11301 hw_plane_wm->trans_wm.plane_res_l);
11302 }
11303
11304 /* DDB */
11305 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11306 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11307
11308 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011309 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011310 pipe_name(pipe), plane + 1,
11311 sw_ddb_entry->start, sw_ddb_entry->end,
11312 hw_ddb_entry->start, hw_ddb_entry->end);
11313 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011314 }
11315
Lyude27082492016-08-24 07:48:10 +020011316 /*
11317 * cursor
11318 * If the cursor plane isn't active, we may not have updated it's ddb
11319 * allocation. In that case since the ddb allocation will be updated
11320 * once the plane becomes visible, we can skip this check
11321 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011322 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011323 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11324 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011325
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011326 /* Watermarks */
11327 for (level = 0; level <= max_level; level++) {
11328 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11329 &sw_plane_wm->wm[level]))
11330 continue;
11331
11332 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11333 pipe_name(pipe), level,
11334 sw_plane_wm->wm[level].plane_en,
11335 sw_plane_wm->wm[level].plane_res_b,
11336 sw_plane_wm->wm[level].plane_res_l,
11337 hw_plane_wm->wm[level].plane_en,
11338 hw_plane_wm->wm[level].plane_res_b,
11339 hw_plane_wm->wm[level].plane_res_l);
11340 }
11341
11342 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11343 &sw_plane_wm->trans_wm)) {
11344 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11345 pipe_name(pipe),
11346 sw_plane_wm->trans_wm.plane_en,
11347 sw_plane_wm->trans_wm.plane_res_b,
11348 sw_plane_wm->trans_wm.plane_res_l,
11349 hw_plane_wm->trans_wm.plane_en,
11350 hw_plane_wm->trans_wm.plane_res_b,
11351 hw_plane_wm->trans_wm.plane_res_l);
11352 }
11353
11354 /* DDB */
11355 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11356 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11357
11358 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011359 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011360 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011361 sw_ddb_entry->start, sw_ddb_entry->end,
11362 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011363 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011364 }
11365}
11366
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011367static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011368verify_connector_state(struct drm_device *dev,
11369 struct drm_atomic_state *state,
11370 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011371{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011372 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011373 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011374 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011375
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011376 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011377 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011378 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011379
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011380 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011381 continue;
11382
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011383 if (crtc)
11384 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11385
11386 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011387
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011388 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011389 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011390 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011391}
11392
11393static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011394verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011395{
11396 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011397 struct drm_connector *connector;
11398 struct drm_connector_state *old_conn_state, *new_conn_state;
11399 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011400
Damien Lespiaub2784e12014-08-05 11:29:37 +010011401 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011402 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011403 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011404
11405 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11406 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011407 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011408
Daniel Vetter86b04262017-03-01 10:52:26 +010011409 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11410 new_conn_state, i) {
11411 if (old_conn_state->best_encoder == &encoder->base)
11412 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011413
Daniel Vetter86b04262017-03-01 10:52:26 +010011414 if (new_conn_state->best_encoder != &encoder->base)
11415 continue;
11416 found = enabled = true;
11417
11418 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011419 encoder->base.crtc,
11420 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011421 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011422
11423 if (!found)
11424 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011425
Rob Clarke2c719b2014-12-15 13:56:32 -050011426 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011427 "encoder's enabled state mismatch "
11428 "(expected %i, found %i)\n",
11429 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011430
11431 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011432 bool active;
11433
11434 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011435 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011436 "encoder detached but still enabled on pipe %c.\n",
11437 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011438 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011439 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011440}
11441
11442static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011443verify_crtc_state(struct drm_crtc *crtc,
11444 struct drm_crtc_state *old_crtc_state,
11445 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011446{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011447 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011448 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011449 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11451 struct intel_crtc_state *pipe_config, *sw_config;
11452 struct drm_atomic_state *old_state;
11453 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011454
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011455 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011456 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011457 pipe_config = to_intel_crtc_state(old_crtc_state);
11458 memset(pipe_config, 0, sizeof(*pipe_config));
11459 pipe_config->base.crtc = crtc;
11460 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011461
Ville Syrjälä78108b72016-05-27 20:59:19 +030011462 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011463
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011464 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011465
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011466 /* we keep both pipes enabled on 830 */
11467 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011468 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011469
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011470 I915_STATE_WARN(new_crtc_state->active != active,
11471 "crtc active state doesn't match with hw state "
11472 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011473
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011474 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11475 "transitional active state does not match atomic hw state "
11476 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011477
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011478 for_each_encoder_on_crtc(dev, crtc, encoder) {
11479 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011480
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011481 active = encoder->get_hw_state(encoder, &pipe);
11482 I915_STATE_WARN(active != new_crtc_state->active,
11483 "[ENCODER:%i] active %i with crtc active %i\n",
11484 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011485
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011486 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11487 "Encoder connected to wrong pipe %c\n",
11488 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011489
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011490 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011491 encoder->get_config(encoder, pipe_config);
11492 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011493
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011494 intel_crtc_compute_pixel_rate(pipe_config);
11495
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011496 if (!new_crtc_state->active)
11497 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011498
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011499 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011500
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011501 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011502 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011503 pipe_config, false)) {
11504 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11505 intel_dump_pipe_config(intel_crtc, pipe_config,
11506 "[hw state]");
11507 intel_dump_pipe_config(intel_crtc, sw_config,
11508 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011509 }
11510}
11511
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011512static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011513intel_verify_planes(struct intel_atomic_state *state)
11514{
11515 struct intel_plane *plane;
11516 const struct intel_plane_state *plane_state;
11517 int i;
11518
11519 for_each_new_intel_plane_in_state(state, plane,
11520 plane_state, i)
11521 assert_plane(plane, plane_state->base.visible);
11522}
11523
11524static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011525verify_single_dpll_state(struct drm_i915_private *dev_priv,
11526 struct intel_shared_dpll *pll,
11527 struct drm_crtc *crtc,
11528 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011529{
11530 struct intel_dpll_hw_state dpll_hw_state;
11531 unsigned crtc_mask;
11532 bool active;
11533
11534 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11535
11536 DRM_DEBUG_KMS("%s\n", pll->name);
11537
11538 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11539
11540 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11541 I915_STATE_WARN(!pll->on && pll->active_mask,
11542 "pll in active use but not on in sw tracking\n");
11543 I915_STATE_WARN(pll->on && !pll->active_mask,
11544 "pll is on but not used by any active crtc\n");
11545 I915_STATE_WARN(pll->on != active,
11546 "pll on state mismatch (expected %i, found %i)\n",
11547 pll->on, active);
11548 }
11549
11550 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011551 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011552 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011553 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011554
11555 return;
11556 }
11557
11558 crtc_mask = 1 << drm_crtc_index(crtc);
11559
11560 if (new_state->active)
11561 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11562 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11563 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11564 else
11565 I915_STATE_WARN(pll->active_mask & crtc_mask,
11566 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11567 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11568
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011569 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011570 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011571 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011572
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011573 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011574 &dpll_hw_state,
11575 sizeof(dpll_hw_state)),
11576 "pll hw state mismatch\n");
11577}
11578
11579static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011580verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11581 struct drm_crtc_state *old_crtc_state,
11582 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011583{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011584 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011585 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11586 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11587
11588 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011589 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011590
11591 if (old_state->shared_dpll &&
11592 old_state->shared_dpll != new_state->shared_dpll) {
11593 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11594 struct intel_shared_dpll *pll = old_state->shared_dpll;
11595
11596 I915_STATE_WARN(pll->active_mask & crtc_mask,
11597 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11598 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011599 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011600 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11601 pipe_name(drm_crtc_index(crtc)));
11602 }
11603}
11604
11605static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011606intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011607 struct drm_atomic_state *state,
11608 struct drm_crtc_state *old_state,
11609 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011610{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011611 if (!needs_modeset(new_state) &&
11612 !to_intel_crtc_state(new_state)->update_pipe)
11613 return;
11614
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011615 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011616 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011617 verify_crtc_state(crtc, old_state, new_state);
11618 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011619}
11620
11621static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011622verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011623{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011624 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011625 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011626
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011627 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011628 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011629}
Daniel Vetter53589012013-06-05 13:34:16 +020011630
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011631static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011632intel_modeset_verify_disabled(struct drm_device *dev,
11633 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011634{
Daniel Vetter86b04262017-03-01 10:52:26 +010011635 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011636 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011637 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011638}
11639
Ville Syrjälä80715b22014-05-15 20:23:23 +030011640static void update_scanline_offset(struct intel_crtc *crtc)
11641{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011642 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011643
11644 /*
11645 * The scanline counter increments at the leading edge of hsync.
11646 *
11647 * On most platforms it starts counting from vtotal-1 on the
11648 * first active line. That means the scanline counter value is
11649 * always one less than what we would expect. Ie. just after
11650 * start of vblank, which also occurs at start of hsync (on the
11651 * last active line), the scanline counter will read vblank_start-1.
11652 *
11653 * On gen2 the scanline counter starts counting from 1 instead
11654 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11655 * to keep the value positive), instead of adding one.
11656 *
11657 * On HSW+ the behaviour of the scanline counter depends on the output
11658 * type. For DP ports it behaves like most other platforms, but on HDMI
11659 * there's an extra 1 line difference. So we need to add two instead of
11660 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011661 *
11662 * On VLV/CHV DSI the scanline counter would appear to increment
11663 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11664 * that means we can't tell whether we're in vblank or not while
11665 * we're on that particular line. We must still set scanline_offset
11666 * to 1 so that the vblank timestamps come out correct when we query
11667 * the scanline counter from within the vblank interrupt handler.
11668 * However if queried just before the start of vblank we'll get an
11669 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011670 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011671 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011672 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011673 int vtotal;
11674
Ville Syrjälä124abe02015-09-08 13:40:45 +030011675 vtotal = adjusted_mode->crtc_vtotal;
11676 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011677 vtotal /= 2;
11678
11679 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011680 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011681 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011682 crtc->scanline_offset = 2;
11683 } else
11684 crtc->scanline_offset = 1;
11685}
11686
Maarten Lankhorstad421372015-06-15 12:33:42 +020011687static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011688{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011689 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011690 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011691 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011692 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011693 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011694
11695 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011696 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011697
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011698 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011700 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011701 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011702
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011703 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011704 continue;
11705
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011706 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011707
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011708 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011709 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011710
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011711 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011712 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011713}
11714
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011715/*
11716 * This implements the workaround described in the "notes" section of the mode
11717 * set sequence documentation. When going from no pipes or single pipe to
11718 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11719 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11720 */
11721static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11722{
11723 struct drm_crtc_state *crtc_state;
11724 struct intel_crtc *intel_crtc;
11725 struct drm_crtc *crtc;
11726 struct intel_crtc_state *first_crtc_state = NULL;
11727 struct intel_crtc_state *other_crtc_state = NULL;
11728 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11729 int i;
11730
11731 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011732 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011733 intel_crtc = to_intel_crtc(crtc);
11734
11735 if (!crtc_state->active || !needs_modeset(crtc_state))
11736 continue;
11737
11738 if (first_crtc_state) {
11739 other_crtc_state = to_intel_crtc_state(crtc_state);
11740 break;
11741 } else {
11742 first_crtc_state = to_intel_crtc_state(crtc_state);
11743 first_pipe = intel_crtc->pipe;
11744 }
11745 }
11746
11747 /* No workaround needed? */
11748 if (!first_crtc_state)
11749 return 0;
11750
11751 /* w/a possibly needed, check how many crtc's are already enabled. */
11752 for_each_intel_crtc(state->dev, intel_crtc) {
11753 struct intel_crtc_state *pipe_config;
11754
11755 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11756 if (IS_ERR(pipe_config))
11757 return PTR_ERR(pipe_config);
11758
11759 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11760
11761 if (!pipe_config->base.active ||
11762 needs_modeset(&pipe_config->base))
11763 continue;
11764
11765 /* 2 or more enabled crtcs means no need for w/a */
11766 if (enabled_pipe != INVALID_PIPE)
11767 return 0;
11768
11769 enabled_pipe = intel_crtc->pipe;
11770 }
11771
11772 if (enabled_pipe != INVALID_PIPE)
11773 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11774 else if (other_crtc_state)
11775 other_crtc_state->hsw_workaround_pipe = first_pipe;
11776
11777 return 0;
11778}
11779
Ville Syrjälä8d965612016-11-14 18:35:10 +020011780static int intel_lock_all_pipes(struct drm_atomic_state *state)
11781{
11782 struct drm_crtc *crtc;
11783
11784 /* Add all pipes to the state */
11785 for_each_crtc(state->dev, crtc) {
11786 struct drm_crtc_state *crtc_state;
11787
11788 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11789 if (IS_ERR(crtc_state))
11790 return PTR_ERR(crtc_state);
11791 }
11792
11793 return 0;
11794}
11795
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011796static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11797{
11798 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011799
Ville Syrjälä8d965612016-11-14 18:35:10 +020011800 /*
11801 * Add all pipes to the state, and force
11802 * a modeset on all the active ones.
11803 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011804 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011805 struct drm_crtc_state *crtc_state;
11806 int ret;
11807
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011808 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11809 if (IS_ERR(crtc_state))
11810 return PTR_ERR(crtc_state);
11811
11812 if (!crtc_state->active || needs_modeset(crtc_state))
11813 continue;
11814
11815 crtc_state->mode_changed = true;
11816
11817 ret = drm_atomic_add_affected_connectors(state, crtc);
11818 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011819 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011820
11821 ret = drm_atomic_add_affected_planes(state, crtc);
11822 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011823 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011824 }
11825
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011826 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011827}
11828
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011829static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011830{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011831 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011832 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011833 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011834 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011835 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011836
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011837 if (!check_digital_port_conflicts(state)) {
11838 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11839 return -EINVAL;
11840 }
11841
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011842 intel_state->modeset = true;
11843 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011844 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11845 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011846
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011847 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11848 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011849 intel_state->active_crtcs |= 1 << i;
11850 else
11851 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011852
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011853 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011854 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011855 }
11856
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011857 /*
11858 * See if the config requires any additional preparation, e.g.
11859 * to adjust global state with pipes off. We need to do this
11860 * here so we can get the modeset_pipe updated config for the new
11861 * mode set on this crtc. For other crtcs we need to use the
11862 * adjusted_mode bits in the crtc directly.
11863 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011864 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011865 ret = dev_priv->display.modeset_calc_cdclk(state);
11866 if (ret < 0)
11867 return ret;
11868
Ville Syrjälä8d965612016-11-14 18:35:10 +020011869 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011870 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011871 * holding all the crtc locks, even if we don't end up
11872 * touching the hardware
11873 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011874 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11875 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011876 ret = intel_lock_all_pipes(state);
11877 if (ret < 0)
11878 return ret;
11879 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011880
Ville Syrjälä8d965612016-11-14 18:35:10 +020011881 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011882 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11883 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011884 ret = intel_modeset_all_pipes(state);
11885 if (ret < 0)
11886 return ret;
11887 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011888
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011889 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11890 intel_state->cdclk.logical.cdclk,
11891 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011892 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
11893 intel_state->cdclk.logical.voltage_level,
11894 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011895 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011896 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011897 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011898
Maarten Lankhorstad421372015-06-15 12:33:42 +020011899 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011900
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011901 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020011902 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011903
Maarten Lankhorstad421372015-06-15 12:33:42 +020011904 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011905}
11906
Matt Roperaa363132015-09-24 15:53:18 -070011907/*
11908 * Handle calculation of various watermark data at the end of the atomic check
11909 * phase. The code here should be run after the per-crtc and per-plane 'check'
11910 * handlers to ensure that all derived state has been updated.
11911 */
Matt Roper55994c22016-05-12 07:06:08 -070011912static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070011913{
11914 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070011915 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070011916
11917 /* Is there platform-specific watermark information to calculate? */
11918 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070011919 return dev_priv->display.compute_global_watermarks(state);
11920
11921 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070011922}
11923
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011924/**
11925 * intel_atomic_check - validate state object
11926 * @dev: drm device
11927 * @state: state to validate
11928 */
11929static int intel_atomic_check(struct drm_device *dev,
11930 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020011931{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020011932 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070011933 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011934 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011935 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011936 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020011937 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011938
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011939 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020011940 if (ret)
11941 return ret;
11942
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011943 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011944 struct intel_crtc_state *pipe_config =
11945 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020011946
11947 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011948 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020011949 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011950
Daniel Vetter26495482015-07-15 14:15:52 +020011951 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011952 continue;
11953
Daniel Vetteraf4a8792016-05-09 09:31:25 +020011954 if (!crtc_state->enable) {
11955 any_ms = true;
11956 continue;
11957 }
11958
Daniel Vetter26495482015-07-15 14:15:52 +020011959 /* FIXME: For only active_changed we shouldn't need to do any
11960 * state recomputation at all. */
11961
Daniel Vetter1ed51de2015-07-15 14:15:51 +020011962 ret = drm_atomic_add_affected_connectors(state, crtc);
11963 if (ret)
11964 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011965
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011966 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020011967 if (ret) {
11968 intel_dump_pipe_config(to_intel_crtc(crtc),
11969 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011970 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020011971 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011972
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000011973 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011974 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011975 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020011976 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020011977 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011978 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020011979 }
11980
Daniel Vetteraf4a8792016-05-09 09:31:25 +020011981 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020011982 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020011983
Daniel Vetteraf4a8792016-05-09 09:31:25 +020011984 ret = drm_atomic_add_affected_planes(state, crtc);
11985 if (ret)
11986 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011987
Daniel Vetter26495482015-07-15 14:15:52 +020011988 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11989 needs_modeset(crtc_state) ?
11990 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011991 }
11992
Maarten Lankhorst61333b62015-06-15 12:33:50 +020011993 if (any_ms) {
11994 ret = intel_modeset_checks(state);
11995
11996 if (ret)
11997 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011998 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011999 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012000 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012001
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012002 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012003 if (ret)
12004 return ret;
12005
Ville Syrjälädd576022017-11-17 21:19:14 +020012006 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012007 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012008}
12009
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012010static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012011 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012012{
Chris Wilsonfd700752017-07-26 17:00:36 +010012013 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012014}
12015
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012016u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12017{
12018 struct drm_device *dev = crtc->base.dev;
12019
12020 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012021 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012022
12023 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12024}
12025
Lyude896e5bb2016-08-24 07:48:09 +020012026static void intel_update_crtc(struct drm_crtc *crtc,
12027 struct drm_atomic_state *state,
12028 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012029 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012030{
12031 struct drm_device *dev = crtc->dev;
12032 struct drm_i915_private *dev_priv = to_i915(dev);
12033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012034 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12035 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012036
12037 if (modeset) {
12038 update_scanline_offset(intel_crtc);
12039 dev_priv->display.crtc_enable(pipe_config, state);
12040 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012041 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12042 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012043 }
12044
12045 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12046 intel_fbc_enable(
12047 intel_crtc, pipe_config,
12048 to_intel_plane_state(crtc->primary->state));
12049 }
12050
12051 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012052}
12053
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012054static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012055{
12056 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012057 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012058 int i;
12059
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012060 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12061 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012062 continue;
12063
12064 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012065 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012066 }
12067}
12068
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012069static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012070{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012071 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012072 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12073 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012074 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012075 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012076 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012077 unsigned int updated = 0;
12078 bool progress;
12079 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012080 int i;
12081
12082 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12083
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012084 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012085 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012086 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012087 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012088
12089 /*
12090 * Whenever the number of active pipes changes, we need to make sure we
12091 * update the pipes in the right order so that their ddb allocations
12092 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12093 * cause pipe underruns and other bad stuff.
12094 */
12095 do {
Lyude27082492016-08-24 07:48:10 +020012096 progress = false;
12097
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012098 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012099 bool vbl_wait = false;
12100 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012101
12102 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012103 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012104 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012105
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012106 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012107 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012108
Mika Kahola2b685042017-10-10 13:17:03 +030012109 if (skl_ddb_allocation_overlaps(dev_priv,
12110 entries,
12111 &cstate->wm.skl.ddb,
12112 i))
Lyude27082492016-08-24 07:48:10 +020012113 continue;
12114
12115 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012116 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012117
12118 /*
12119 * If this is an already active pipe, it's DDB changed,
12120 * and this isn't the last pipe that needs updating
12121 * then we need to wait for a vblank to pass for the
12122 * new ddb allocation to take effect.
12123 */
Lyudece0ba282016-09-15 10:46:35 -040012124 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012125 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012126 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012127 intel_state->wm_results.dirty_pipes != updated)
12128 vbl_wait = true;
12129
12130 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012131 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012132
12133 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012134 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012135
12136 progress = true;
12137 }
12138 } while (progress);
12139}
12140
Chris Wilsonba318c62017-02-02 20:47:41 +000012141static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12142{
12143 struct intel_atomic_state *state, *next;
12144 struct llist_node *freed;
12145
12146 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12147 llist_for_each_entry_safe(state, next, freed, freed)
12148 drm_atomic_state_put(&state->base);
12149}
12150
12151static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12152{
12153 struct drm_i915_private *dev_priv =
12154 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12155
12156 intel_atomic_helper_free_state(dev_priv);
12157}
12158
Daniel Vetter9db529a2017-08-08 10:08:28 +020012159static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12160{
12161 struct wait_queue_entry wait_fence, wait_reset;
12162 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12163
12164 init_wait_entry(&wait_fence, 0);
12165 init_wait_entry(&wait_reset, 0);
12166 for (;;) {
12167 prepare_to_wait(&intel_state->commit_ready.wait,
12168 &wait_fence, TASK_UNINTERRUPTIBLE);
12169 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12170 &wait_reset, TASK_UNINTERRUPTIBLE);
12171
12172
12173 if (i915_sw_fence_done(&intel_state->commit_ready)
12174 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12175 break;
12176
12177 schedule();
12178 }
12179 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12180 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12181}
12182
Daniel Vetter94f05022016-06-14 18:01:00 +020012183static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012184{
Daniel Vetter94f05022016-06-14 18:01:00 +020012185 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012186 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012187 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012188 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012189 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012190 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012191 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012192 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012193
Daniel Vetter9db529a2017-08-08 10:08:28 +020012194 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012195
Daniel Vetterea0000f2016-06-13 16:13:46 +020012196 drm_atomic_helper_wait_for_dependencies(state);
12197
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012198 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012199 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012200
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012201 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12203
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012204 if (needs_modeset(new_crtc_state) ||
12205 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012206
12207 put_domains[to_intel_crtc(crtc)->pipe] =
12208 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012209 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012210 }
12211
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012212 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012213 continue;
12214
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012215 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12216 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012217
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012218 if (old_crtc_state->active) {
12219 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012220 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012221 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012222 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012223 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012224
12225 /*
12226 * Underruns don't always raise
12227 * interrupts, so check manually.
12228 */
12229 intel_check_cpu_fifo_underruns(dev_priv);
12230 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012231
Ville Syrjälä21794812017-08-23 18:22:26 +030012232 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012233 /*
12234 * Make sure we don't call initial_watermarks
12235 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012236 *
12237 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012238 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012239 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012240 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012241 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012242 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012243 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012244 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012245
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012246 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12247 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12248 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012249
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012250 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012251 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012252
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012253 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012254
Lyude656d1b82016-08-17 15:55:54 -040012255 /*
12256 * SKL workaround: bspec recommends we disable the SAGV when we
12257 * have more then one pipe enabled
12258 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012259 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012260 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012261
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012262 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012263 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012264
Lyude896e5bb2016-08-24 07:48:09 +020012265 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012266 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12267 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012268
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012269 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012270 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012271 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012272 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012273 spin_unlock_irq(&dev->event_lock);
12274
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012275 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012276 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012277 }
12278
Lyude896e5bb2016-08-24 07:48:09 +020012279 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012280 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012281
Daniel Vetter94f05022016-06-14 18:01:00 +020012282 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12283 * already, but still need the state for the delayed optimization. To
12284 * fix this:
12285 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12286 * - schedule that vblank worker _before_ calling hw_done
12287 * - at the start of commit_tail, cancel it _synchrously
12288 * - switch over to the vblank wait helper in the core after that since
12289 * we don't need out special handling any more.
12290 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012291 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012292
12293 /*
12294 * Now that the vblank has passed, we can go ahead and program the
12295 * optimal watermarks on platforms that need two-step watermark
12296 * programming.
12297 *
12298 * TODO: Move this (and other cleanup) to an async worker eventually.
12299 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012300 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12301 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012302
12303 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012304 dev_priv->display.optimize_watermarks(intel_state,
12305 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012306 }
12307
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012308 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012309 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12310
12311 if (put_domains[i])
12312 modeset_put_power_domains(dev_priv, put_domains[i]);
12313
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012314 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012315 }
12316
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012317 if (intel_state->modeset)
12318 intel_verify_planes(intel_state);
12319
Paulo Zanoni56feca92016-09-22 18:00:28 -030012320 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012321 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012322
Daniel Vetter94f05022016-06-14 18:01:00 +020012323 drm_atomic_helper_commit_hw_done(state);
12324
Chris Wilsond5553c02017-05-04 12:55:08 +010012325 if (intel_state->modeset) {
12326 /* As one of the primary mmio accessors, KMS has a high
12327 * likelihood of triggering bugs in unclaimed access. After we
12328 * finish modesetting, see if an error has been flagged, and if
12329 * so enable debugging for the next modeset - and hope we catch
12330 * the culprit.
12331 */
12332 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012333 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012334 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012335
Daniel Vetter5a21b662016-05-24 17:13:53 +020012336 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012337
Daniel Vetterea0000f2016-06-13 16:13:46 +020012338 drm_atomic_helper_commit_cleanup_done(state);
12339
Chris Wilson08536952016-10-14 13:18:18 +010012340 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012341
Chris Wilsonba318c62017-02-02 20:47:41 +000012342 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012343}
12344
12345static void intel_atomic_commit_work(struct work_struct *work)
12346{
Chris Wilsonc004a902016-10-28 13:58:45 +010012347 struct drm_atomic_state *state =
12348 container_of(work, struct drm_atomic_state, commit_work);
12349
Daniel Vetter94f05022016-06-14 18:01:00 +020012350 intel_atomic_commit_tail(state);
12351}
12352
Chris Wilsonc004a902016-10-28 13:58:45 +010012353static int __i915_sw_fence_call
12354intel_atomic_commit_ready(struct i915_sw_fence *fence,
12355 enum i915_sw_fence_notify notify)
12356{
12357 struct intel_atomic_state *state =
12358 container_of(fence, struct intel_atomic_state, commit_ready);
12359
12360 switch (notify) {
12361 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012362 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012363 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012364 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012365 {
12366 struct intel_atomic_helper *helper =
12367 &to_i915(state->base.dev)->atomic_helper;
12368
12369 if (llist_add(&state->freed, &helper->free_list))
12370 schedule_work(&helper->free_work);
12371 break;
12372 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012373 }
12374
12375 return NOTIFY_DONE;
12376}
12377
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012378static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12379{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012380 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012381 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012382 int i;
12383
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012384 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012385 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012386 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012387 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012388}
12389
Daniel Vetter94f05022016-06-14 18:01:00 +020012390/**
12391 * intel_atomic_commit - commit validated state object
12392 * @dev: DRM device
12393 * @state: the top-level driver state object
12394 * @nonblock: nonblocking commit
12395 *
12396 * This function commits a top-level state object that has been validated
12397 * with drm_atomic_helper_check().
12398 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012399 * RETURNS
12400 * Zero for success or -errno.
12401 */
12402static int intel_atomic_commit(struct drm_device *dev,
12403 struct drm_atomic_state *state,
12404 bool nonblock)
12405{
12406 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012407 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012408 int ret = 0;
12409
Chris Wilsonc004a902016-10-28 13:58:45 +010012410 drm_atomic_state_get(state);
12411 i915_sw_fence_init(&intel_state->commit_ready,
12412 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012413
Ville Syrjälä440df932017-03-29 17:21:23 +030012414 /*
12415 * The intel_legacy_cursor_update() fast path takes care
12416 * of avoiding the vblank waits for simple cursor
12417 * movement and flips. For cursor on/off and size changes,
12418 * we want to perform the vblank waits so that watermark
12419 * updates happen during the correct frames. Gen9+ have
12420 * double buffered watermarks and so shouldn't need this.
12421 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012422 * Unset state->legacy_cursor_update before the call to
12423 * drm_atomic_helper_setup_commit() because otherwise
12424 * drm_atomic_helper_wait_for_flip_done() is a noop and
12425 * we get FIFO underruns because we didn't wait
12426 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012427 *
12428 * FIXME doing watermarks and fb cleanup from a vblank worker
12429 * (assuming we had any) would solve these problems.
12430 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012431 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12432 struct intel_crtc_state *new_crtc_state;
12433 struct intel_crtc *crtc;
12434 int i;
12435
12436 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12437 if (new_crtc_state->wm.need_postvbl_update ||
12438 new_crtc_state->update_wm_post)
12439 state->legacy_cursor_update = false;
12440 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012441
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012442 ret = intel_atomic_prepare_commit(dev, state);
12443 if (ret) {
12444 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12445 i915_sw_fence_commit(&intel_state->commit_ready);
12446 return ret;
12447 }
12448
12449 ret = drm_atomic_helper_setup_commit(state, nonblock);
12450 if (!ret)
12451 ret = drm_atomic_helper_swap_state(state, true);
12452
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012453 if (ret) {
12454 i915_sw_fence_commit(&intel_state->commit_ready);
12455
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012456 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012457 return ret;
12458 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012459 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012460 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012461 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012462
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012463 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012464 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12465 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012466 memcpy(dev_priv->min_voltage_level,
12467 intel_state->min_voltage_level,
12468 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012469 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012470 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12471 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012472 }
12473
Chris Wilson08536952016-10-14 13:18:18 +010012474 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012475 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012476
12477 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012478 if (nonblock && intel_state->modeset) {
12479 queue_work(dev_priv->modeset_wq, &state->commit_work);
12480 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012481 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012482 } else {
12483 if (intel_state->modeset)
12484 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012485 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012486 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012487
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012488 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012489}
12490
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012491static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012492 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012493 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012494 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012495 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012496 .atomic_duplicate_state = intel_crtc_duplicate_state,
12497 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012498 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012499};
12500
Chris Wilson74d290f2017-08-17 13:37:06 +010012501struct wait_rps_boost {
12502 struct wait_queue_entry wait;
12503
12504 struct drm_crtc *crtc;
12505 struct drm_i915_gem_request *request;
12506};
12507
12508static int do_rps_boost(struct wait_queue_entry *_wait,
12509 unsigned mode, int sync, void *key)
12510{
12511 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12512 struct drm_i915_gem_request *rq = wait->request;
12513
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012514 /*
12515 * If we missed the vblank, but the request is already running it
12516 * is reasonable to assume that it will complete before the next
12517 * vblank without our intervention, so leave RPS alone.
12518 */
12519 if (!i915_gem_request_started(rq))
12520 gen6_rps_boost(rq, NULL);
Chris Wilson74d290f2017-08-17 13:37:06 +010012521 i915_gem_request_put(rq);
12522
12523 drm_crtc_vblank_put(wait->crtc);
12524
12525 list_del(&wait->wait.entry);
12526 kfree(wait);
12527 return 1;
12528}
12529
12530static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12531 struct dma_fence *fence)
12532{
12533 struct wait_rps_boost *wait;
12534
12535 if (!dma_fence_is_i915(fence))
12536 return;
12537
12538 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12539 return;
12540
12541 if (drm_crtc_vblank_get(crtc))
12542 return;
12543
12544 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12545 if (!wait) {
12546 drm_crtc_vblank_put(crtc);
12547 return;
12548 }
12549
12550 wait->request = to_request(dma_fence_get(fence));
12551 wait->crtc = crtc;
12552
12553 wait->wait.func = do_rps_boost;
12554 wait->wait.flags = 0;
12555
12556 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12557}
12558
Matt Roper6beb8c232014-12-01 15:40:14 -080012559/**
12560 * intel_prepare_plane_fb - Prepare fb for usage on plane
12561 * @plane: drm plane to prepare for
12562 * @fb: framebuffer to prepare for presentation
12563 *
12564 * Prepares a framebuffer for usage on a display plane. Generally this
12565 * involves pinning the underlying object and updating the frontbuffer tracking
12566 * bits. Some older platforms need special physical address handling for
12567 * cursor planes.
12568 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012569 * Must be called with struct_mutex held.
12570 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012571 * Returns 0 on success, negative error code on failure.
12572 */
12573int
12574intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012575 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012576{
Chris Wilsonc004a902016-10-28 13:58:45 +010012577 struct intel_atomic_state *intel_state =
12578 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012579 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012580 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012581 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012582 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012583 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012584
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012585 if (old_obj) {
12586 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012587 drm_atomic_get_existing_crtc_state(new_state->state,
12588 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012589
12590 /* Big Hammer, we also need to ensure that any pending
12591 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12592 * current scanout is retired before unpinning the old
12593 * framebuffer. Note that we rely on userspace rendering
12594 * into the buffer attached to the pipe they are waiting
12595 * on. If not, userspace generates a GPU hang with IPEHR
12596 * point to the MI_WAIT_FOR_EVENT.
12597 *
12598 * This should only fail upon a hung GPU, in which case we
12599 * can safely continue.
12600 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012601 if (needs_modeset(crtc_state)) {
12602 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12603 old_obj->resv, NULL,
12604 false, 0,
12605 GFP_KERNEL);
12606 if (ret < 0)
12607 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012608 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012609 }
12610
Chris Wilsonc004a902016-10-28 13:58:45 +010012611 if (new_state->fence) { /* explicit fencing */
12612 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12613 new_state->fence,
12614 I915_FENCE_TIMEOUT,
12615 GFP_KERNEL);
12616 if (ret < 0)
12617 return ret;
12618 }
12619
Chris Wilsonc37efb92016-06-17 08:28:47 +010012620 if (!obj)
12621 return 0;
12622
Chris Wilson4d3088c2017-07-26 17:00:38 +010012623 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012624 if (ret)
12625 return ret;
12626
Chris Wilson4d3088c2017-07-26 17:00:38 +010012627 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12628 if (ret) {
12629 i915_gem_object_unpin_pages(obj);
12630 return ret;
12631 }
12632
Chris Wilsonfd700752017-07-26 17:00:36 +010012633 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12634 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12635 const int align = intel_cursor_alignment(dev_priv);
12636
12637 ret = i915_gem_object_attach_phys(obj, align);
12638 } else {
12639 struct i915_vma *vma;
12640
12641 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12642 if (!IS_ERR(vma))
12643 to_intel_plane_state(new_state)->vma = vma;
12644 else
12645 ret = PTR_ERR(vma);
12646 }
12647
12648 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12649
12650 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012651 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012652 if (ret)
12653 return ret;
12654
Chris Wilsonc004a902016-10-28 13:58:45 +010012655 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012656 struct dma_fence *fence;
12657
Chris Wilsonc004a902016-10-28 13:58:45 +010012658 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12659 obj->resv, NULL,
12660 false, I915_FENCE_TIMEOUT,
12661 GFP_KERNEL);
12662 if (ret < 0)
12663 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012664
12665 fence = reservation_object_get_excl_rcu(obj->resv);
12666 if (fence) {
12667 add_rps_boost_after_vblank(new_state->crtc, fence);
12668 dma_fence_put(fence);
12669 }
12670 } else {
12671 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012672 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012673
Chris Wilsond07f0e52016-10-28 13:58:44 +010012674 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012675}
12676
Matt Roper38f3ce32014-12-02 07:45:25 -080012677/**
12678 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12679 * @plane: drm plane to clean up for
12680 * @fb: old framebuffer that was on plane
12681 *
12682 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012683 *
12684 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012685 */
12686void
12687intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012688 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012689{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012690 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012691
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012692 /* Should only be called after a successful intel_prepare_plane_fb()! */
12693 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012694 if (vma) {
12695 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012696 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012697 mutex_unlock(&plane->dev->struct_mutex);
12698 }
Matt Roper465c1202014-05-29 08:06:54 -070012699}
12700
Chandra Konduru6156a452015-04-27 13:48:39 -070012701int
12702skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12703{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012704 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012705 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012706 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012707
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012708 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012709 return DRM_PLANE_HELPER_NO_SCALING;
12710
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012711 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012712
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012713 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12714 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12715
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012716 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012717 max_dotclk *= 2;
12718
12719 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012720 return DRM_PLANE_HELPER_NO_SCALING;
12721
12722 /*
12723 * skl max scale is lower of:
12724 * close to 3 but not 3, -1 is for that purpose
12725 * or
12726 * cdclk/crtc_clock
12727 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012728 max_scale = min((1 << 16) * 3 - 1,
12729 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012730
12731 return max_scale;
12732}
12733
Matt Roper465c1202014-05-29 08:06:54 -070012734static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012735intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012736 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012737 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012738{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012739 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012740 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012741 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012742 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12743 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012744 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012745
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012746 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012747 /* use scaler when colorkey is not required */
12748 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12749 min_scale = 1;
12750 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12751 }
Sonika Jindald8106362015-04-10 14:37:28 +053012752 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012753 }
Sonika Jindald8106362015-04-10 14:37:28 +053012754
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020012755 ret = drm_atomic_helper_check_plane_state(&state->base,
12756 &crtc_state->base,
12757 &state->clip,
12758 min_scale, max_scale,
12759 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012760 if (ret)
12761 return ret;
12762
Daniel Vettercc926382016-08-15 10:41:47 +020012763 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012764 return 0;
12765
12766 if (INTEL_GEN(dev_priv) >= 9) {
12767 ret = skl_check_plane_surface(state);
12768 if (ret)
12769 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012770
12771 state->ctl = skl_plane_ctl(crtc_state, state);
12772 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012773 ret = i9xx_check_plane_surface(state);
12774 if (ret)
12775 return ret;
12776
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012777 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012778 }
12779
James Ausmus4036c782017-11-13 10:11:28 -080012780 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12781 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12782
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012783 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012784}
12785
Daniel Vetter5a21b662016-05-24 17:13:53 +020012786static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12787 struct drm_crtc_state *old_crtc_state)
12788{
12789 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012790 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012792 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012793 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012794 struct intel_atomic_state *old_intel_state =
12795 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012796 struct intel_crtc_state *intel_cstate =
12797 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12798 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012799
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012800 if (!modeset &&
12801 (intel_cstate->base.color_mgmt_changed ||
12802 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012803 intel_color_set_csc(&intel_cstate->base);
12804 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012805 }
12806
Daniel Vetter5a21b662016-05-24 17:13:53 +020012807 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012808 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012809
12810 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012811 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012812
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012813 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012814 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012815 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012816 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012817
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012818out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012819 if (dev_priv->display.atomic_update_watermarks)
12820 dev_priv->display.atomic_update_watermarks(old_intel_state,
12821 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012822}
12823
12824static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12825 struct drm_crtc_state *old_crtc_state)
12826{
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012827 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012829 struct intel_atomic_state *old_intel_state =
12830 to_intel_atomic_state(old_crtc_state->state);
12831 struct intel_crtc_state *new_crtc_state =
12832 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012833
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012834 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012835
12836 if (new_crtc_state->update_pipe &&
12837 !needs_modeset(&new_crtc_state->base) &&
12838 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED) {
12839 if (!IS_GEN2(dev_priv))
12840 intel_set_cpu_fifo_underrun_reporting(dev_priv, intel_crtc->pipe, true);
12841
12842 if (new_crtc_state->has_pch_encoder) {
12843 enum pipe pch_transcoder =
12844 intel_crtc_pch_transcoder(intel_crtc);
12845
12846 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
12847 }
12848 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012849}
12850
Matt Ropercf4c7c12014-12-04 10:27:42 -080012851/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012852 * intel_plane_destroy - destroy a plane
12853 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012854 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012855 * Common destruction function for all types of planes (primary, cursor,
12856 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012857 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012858void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012859{
Matt Roper465c1202014-05-29 08:06:54 -070012860 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012861 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012862}
12863
Ben Widawsky714244e2017-08-01 09:58:16 -070012864static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12865{
12866 switch (format) {
12867 case DRM_FORMAT_C8:
12868 case DRM_FORMAT_RGB565:
12869 case DRM_FORMAT_XRGB1555:
12870 case DRM_FORMAT_XRGB8888:
12871 return modifier == DRM_FORMAT_MOD_LINEAR ||
12872 modifier == I915_FORMAT_MOD_X_TILED;
12873 default:
12874 return false;
12875 }
12876}
12877
12878static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12879{
12880 switch (format) {
12881 case DRM_FORMAT_C8:
12882 case DRM_FORMAT_RGB565:
12883 case DRM_FORMAT_XRGB8888:
12884 case DRM_FORMAT_XBGR8888:
12885 case DRM_FORMAT_XRGB2101010:
12886 case DRM_FORMAT_XBGR2101010:
12887 return modifier == DRM_FORMAT_MOD_LINEAR ||
12888 modifier == I915_FORMAT_MOD_X_TILED;
12889 default:
12890 return false;
12891 }
12892}
12893
12894static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12895{
12896 switch (format) {
12897 case DRM_FORMAT_XRGB8888:
12898 case DRM_FORMAT_XBGR8888:
12899 case DRM_FORMAT_ARGB8888:
12900 case DRM_FORMAT_ABGR8888:
12901 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12902 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12903 return true;
12904 /* fall through */
12905 case DRM_FORMAT_RGB565:
12906 case DRM_FORMAT_XRGB2101010:
12907 case DRM_FORMAT_XBGR2101010:
12908 case DRM_FORMAT_YUYV:
12909 case DRM_FORMAT_YVYU:
12910 case DRM_FORMAT_UYVY:
12911 case DRM_FORMAT_VYUY:
12912 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12913 return true;
12914 /* fall through */
12915 case DRM_FORMAT_C8:
12916 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12917 modifier == I915_FORMAT_MOD_X_TILED ||
12918 modifier == I915_FORMAT_MOD_Y_TILED)
12919 return true;
12920 /* fall through */
12921 default:
12922 return false;
12923 }
12924}
12925
12926static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12927 uint32_t format,
12928 uint64_t modifier)
12929{
12930 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12931
12932 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12933 return false;
12934
12935 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12936 modifier != DRM_FORMAT_MOD_LINEAR)
12937 return false;
12938
12939 if (INTEL_GEN(dev_priv) >= 9)
12940 return skl_mod_supported(format, modifier);
12941 else if (INTEL_GEN(dev_priv) >= 4)
12942 return i965_mod_supported(format, modifier);
12943 else
12944 return i8xx_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -070012945}
12946
12947static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
12948 uint32_t format,
12949 uint64_t modifier)
12950{
12951 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12952 return false;
12953
12954 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
12955}
12956
12957static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070012958 .update_plane = drm_atomic_helper_update_plane,
12959 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012960 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080012961 .atomic_get_property = intel_plane_atomic_get_property,
12962 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012963 .atomic_duplicate_state = intel_plane_duplicate_state,
12964 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070012965 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070012966};
12967
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010012968static int
12969intel_legacy_cursor_update(struct drm_plane *plane,
12970 struct drm_crtc *crtc,
12971 struct drm_framebuffer *fb,
12972 int crtc_x, int crtc_y,
12973 unsigned int crtc_w, unsigned int crtc_h,
12974 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010012975 uint32_t src_w, uint32_t src_h,
12976 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010012977{
12978 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
12979 int ret;
12980 struct drm_plane_state *old_plane_state, *new_plane_state;
12981 struct intel_plane *intel_plane = to_intel_plane(plane);
12982 struct drm_framebuffer *old_fb;
12983 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010012984 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010012985
12986 /*
12987 * When crtc is inactive or there is a modeset pending,
12988 * wait for it to complete in the slowpath
12989 */
12990 if (!crtc_state->active || needs_modeset(crtc_state) ||
12991 to_intel_crtc_state(crtc_state)->update_pipe)
12992 goto slow;
12993
12994 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020012995 /*
12996 * Don't do an async update if there is an outstanding commit modifying
12997 * the plane. This prevents our async update's changes from getting
12998 * overridden by a previous synchronous update's state.
12999 */
13000 if (old_plane_state->commit &&
13001 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13002 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013003
13004 /*
13005 * If any parameters change that may affect watermarks,
13006 * take the slowpath. Only changing fb or position should be
13007 * in the fastpath.
13008 */
13009 if (old_plane_state->crtc != crtc ||
13010 old_plane_state->src_w != src_w ||
13011 old_plane_state->src_h != src_h ||
13012 old_plane_state->crtc_w != crtc_w ||
13013 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013014 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013015 goto slow;
13016
13017 new_plane_state = intel_plane_duplicate_state(plane);
13018 if (!new_plane_state)
13019 return -ENOMEM;
13020
13021 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13022
13023 new_plane_state->src_x = src_x;
13024 new_plane_state->src_y = src_y;
13025 new_plane_state->src_w = src_w;
13026 new_plane_state->src_h = src_h;
13027 new_plane_state->crtc_x = crtc_x;
13028 new_plane_state->crtc_y = crtc_y;
13029 new_plane_state->crtc_w = crtc_w;
13030 new_plane_state->crtc_h = crtc_h;
13031
13032 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013033 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13034 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013035 to_intel_plane_state(new_plane_state));
13036 if (ret)
13037 goto out_free;
13038
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013039 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13040 if (ret)
13041 goto out_free;
13042
13043 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013044 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013045
13046 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13047 if (ret) {
13048 DRM_DEBUG_KMS("failed to attach phys object\n");
13049 goto out_unlock;
13050 }
13051 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013052 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13053 if (IS_ERR(vma)) {
13054 DRM_DEBUG_KMS("failed to pin object\n");
13055
13056 ret = PTR_ERR(vma);
13057 goto out_unlock;
13058 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013059
13060 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013061 }
13062
13063 old_fb = old_plane_state->fb;
13064
13065 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13066 intel_plane->frontbuffer_bit);
13067
13068 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013069 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013070
Ville Syrjälä72259532017-03-02 19:15:05 +020013071 if (plane->state->visible) {
13072 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013073 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013074 to_intel_crtc_state(crtc->state),
13075 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013076 } else {
13077 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013078 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013079 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013080
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013081 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013082 if (old_vma)
13083 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013084
13085out_unlock:
13086 mutex_unlock(&dev_priv->drm.struct_mutex);
13087out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013088 if (ret)
13089 intel_plane_destroy_state(plane, new_plane_state);
13090 else
13091 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013092 return ret;
13093
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013094slow:
13095 return drm_atomic_helper_update_plane(plane, crtc, fb,
13096 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013097 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013098}
13099
13100static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13101 .update_plane = intel_legacy_cursor_update,
13102 .disable_plane = drm_atomic_helper_disable_plane,
13103 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013104 .atomic_get_property = intel_plane_atomic_get_property,
13105 .atomic_set_property = intel_plane_atomic_set_property,
13106 .atomic_duplicate_state = intel_plane_duplicate_state,
13107 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013108 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013109};
13110
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013111static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013112intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013113{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013114 struct intel_plane *primary = NULL;
13115 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013116 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013117 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013118 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013119 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013120 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013121
13122 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013123 if (!primary) {
13124 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013125 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013126 }
Matt Roper465c1202014-05-29 08:06:54 -070013127
Matt Roper8e7d6882015-01-21 16:35:41 -080013128 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013129 if (!state) {
13130 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013131 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013132 }
13133
Matt Roper8e7d6882015-01-21 16:35:41 -080013134 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013135
Matt Roper465c1202014-05-29 08:06:54 -070013136 primary->can_scale = false;
13137 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013138 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013139 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013140 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013141 }
Matt Roper465c1202014-05-29 08:06:54 -070013142 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013143 /*
13144 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13145 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13146 */
13147 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013148 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013149 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013150 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013151 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013152 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Matt Roperc59cb172014-12-01 15:40:16 -080013153 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013154
Ville Syrjälä77064e22017-12-22 21:22:28 +020013155 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013156 intel_primary_formats = skl_primary_formats;
13157 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013158
Ville Syrjälä77064e22017-12-22 21:22:28 +020013159 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_PRIMARY))
Ben Widawsky714244e2017-08-01 09:58:16 -070013160 modifiers = skl_format_modifiers_ccs;
13161 else
13162 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013163
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013164 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013165 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013166 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013167 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013168 intel_primary_formats = i965_primary_formats;
13169 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013170 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013171
Ville Syrjäläed150302017-11-17 21:19:10 +020013172 primary->update_plane = i9xx_update_plane;
13173 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013174 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013175 } else {
13176 intel_primary_formats = i8xx_primary_formats;
13177 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013178 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013179
Ville Syrjäläed150302017-11-17 21:19:10 +020013180 primary->update_plane = i9xx_update_plane;
13181 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013182 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013183 }
13184
Ville Syrjälä580503c2016-10-31 22:37:00 +020013185 if (INTEL_GEN(dev_priv) >= 9)
13186 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13187 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013188 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013189 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013190 DRM_PLANE_TYPE_PRIMARY,
13191 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013192 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013193 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13194 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013195 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013196 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013197 DRM_PLANE_TYPE_PRIMARY,
13198 "primary %c", pipe_name(pipe));
13199 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013200 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13201 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013202 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013203 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013204 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013205 "plane %c",
13206 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013207 if (ret)
13208 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013209
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013210 if (INTEL_GEN(dev_priv) >= 10) {
13211 supported_rotations =
13212 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13213 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13214 DRM_MODE_REFLECT_X;
13215 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013216 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013217 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13218 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013219 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13220 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013221 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13222 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013223 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013224 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013225 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013226 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013227 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013228 }
13229
Dave Airlie5481e272016-10-25 16:36:13 +100013230 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013231 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013232 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013233 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013234
Matt Roperea2c67b2014-12-23 10:41:52 -080013235 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13236
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013237 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013238
13239fail:
13240 kfree(state);
13241 kfree(primary);
13242
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013243 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013244}
13245
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013246static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013247intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13248 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013249{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013250 struct intel_plane *cursor = NULL;
13251 struct intel_plane_state *state = NULL;
13252 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013253
13254 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013255 if (!cursor) {
13256 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013257 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013258 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013259
Matt Roper8e7d6882015-01-21 16:35:41 -080013260 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013261 if (!state) {
13262 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013263 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013264 }
13265
Matt Roper8e7d6882015-01-21 16:35:41 -080013266 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013267
Matt Roper3d7d6512014-06-10 08:28:13 -070013268 cursor->can_scale = false;
13269 cursor->max_downscale = 1;
13270 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013271 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013272 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013273 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013274
13275 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13276 cursor->update_plane = i845_update_cursor;
13277 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013278 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013279 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013280 } else {
13281 cursor->update_plane = i9xx_update_cursor;
13282 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013283 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013284 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013285 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013286
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013287 cursor->cursor.base = ~0;
13288 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013289
13290 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13291 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013292
Ville Syrjälä580503c2016-10-31 22:37:00 +020013293 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013294 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013295 intel_cursor_formats,
13296 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013297 cursor_format_modifiers,
13298 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013299 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013300 if (ret)
13301 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013302
Dave Airlie5481e272016-10-25 16:36:13 +100013303 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013304 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013305 DRM_MODE_ROTATE_0,
13306 DRM_MODE_ROTATE_0 |
13307 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013308
Ville Syrjälä580503c2016-10-31 22:37:00 +020013309 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013310 state->scaler_id = -1;
13311
Matt Roperea2c67b2014-12-23 10:41:52 -080013312 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13313
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013314 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013315
13316fail:
13317 kfree(state);
13318 kfree(cursor);
13319
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013320 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013321}
13322
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013323static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13324 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013325{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013326 struct intel_crtc_scaler_state *scaler_state =
13327 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013328 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013329 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013330
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013331 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13332 if (!crtc->num_scalers)
13333 return;
13334
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013335 for (i = 0; i < crtc->num_scalers; i++) {
13336 struct intel_scaler *scaler = &scaler_state->scalers[i];
13337
13338 scaler->in_use = 0;
13339 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013340 }
13341
13342 scaler_state->scaler_id = -1;
13343}
13344
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013345static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013346{
13347 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013348 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013349 struct intel_plane *primary = NULL;
13350 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013351 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013352
Daniel Vetter955382f2013-09-19 14:05:45 +020013353 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013354 if (!intel_crtc)
13355 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013356
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013357 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013358 if (!crtc_state) {
13359 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013360 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013361 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013362 intel_crtc->config = crtc_state;
13363 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013364 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013365
Ville Syrjälä580503c2016-10-31 22:37:00 +020013366 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013367 if (IS_ERR(primary)) {
13368 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013369 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013370 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013371 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013372
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013373 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013374 struct intel_plane *plane;
13375
Ville Syrjälä580503c2016-10-31 22:37:00 +020013376 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013377 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013378 ret = PTR_ERR(plane);
13379 goto fail;
13380 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013381 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013382 }
13383
Ville Syrjälä580503c2016-10-31 22:37:00 +020013384 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013385 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013386 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013387 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013388 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013389 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013390
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013391 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013392 &primary->base, &cursor->base,
13393 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013394 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013395 if (ret)
13396 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013397
Jesse Barnes80824002009-09-10 15:28:06 -070013398 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013399
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013400 /* initialize shared scalers */
13401 intel_crtc_init_scalers(intel_crtc, crtc_state);
13402
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013403 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
Ville Syrjäläb1558c72017-11-17 21:19:15 +020013404 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] != NULL);
13405 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] = intel_crtc;
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013406 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013407
Jesse Barnes79e53942008-11-07 14:24:08 -080013408 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013409
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013410 intel_color_init(&intel_crtc->base);
13411
Daniel Vetter87b6b102014-05-15 15:33:46 +020013412 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013413
13414 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013415
13416fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013417 /*
13418 * drm_mode_config_cleanup() will free up any
13419 * crtcs/planes already initialized.
13420 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013421 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013422 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013423
13424 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013425}
13426
Jesse Barnes752aa882013-10-31 18:55:49 +020013427enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13428{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013429 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013430
Rob Clark51fd3712013-11-19 12:10:12 -050013431 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013432
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013433 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013434 return INVALID_PIPE;
13435
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013436 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013437}
13438
Carl Worth08d7b3d2009-04-29 14:43:54 -070013439int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013440 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013441{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013442 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013443 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013444 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013445
Keith Packard418da172017-03-14 23:25:07 -070013446 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013447 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013448 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013449
Rob Clark7707e652014-07-17 23:30:04 -040013450 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013451 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013452
Daniel Vetterc05422d2009-08-11 16:05:30 +020013453 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013454}
13455
Daniel Vetter66a92782012-07-12 20:08:18 +020013456static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013457{
Daniel Vetter66a92782012-07-12 20:08:18 +020013458 struct drm_device *dev = encoder->base.dev;
13459 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013460 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013461 int entry = 0;
13462
Damien Lespiaub2784e12014-08-05 11:29:37 +010013463 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013464 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013465 index_mask |= (1 << entry);
13466
Jesse Barnes79e53942008-11-07 14:24:08 -080013467 entry++;
13468 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013469
Jesse Barnes79e53942008-11-07 14:24:08 -080013470 return index_mask;
13471}
13472
Ville Syrjälä646d5772016-10-31 22:37:14 +020013473static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013474{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013475 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013476 return false;
13477
13478 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13479 return false;
13480
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013481 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013482 return false;
13483
13484 return true;
13485}
13486
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013487static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013488{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013489 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013490 return false;
13491
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013492 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013493 return false;
13494
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013495 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013496 return false;
13497
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013498 if (HAS_PCH_LPT_H(dev_priv) &&
13499 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013500 return false;
13501
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013502 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013503 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013504 return false;
13505
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013506 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013507 return false;
13508
13509 return true;
13510}
13511
Imre Deak8090ba82016-08-10 14:07:33 +030013512void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13513{
13514 int pps_num;
13515 int pps_idx;
13516
13517 if (HAS_DDI(dev_priv))
13518 return;
13519 /*
13520 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13521 * everywhere where registers can be write protected.
13522 */
13523 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13524 pps_num = 2;
13525 else
13526 pps_num = 1;
13527
13528 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13529 u32 val = I915_READ(PP_CONTROL(pps_idx));
13530
13531 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13532 I915_WRITE(PP_CONTROL(pps_idx), val);
13533 }
13534}
13535
Imre Deak44cb7342016-08-10 14:07:29 +030013536static void intel_pps_init(struct drm_i915_private *dev_priv)
13537{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013538 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013539 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13540 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13541 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13542 else
13543 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013544
13545 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013546}
13547
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013548static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013549{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013550 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013551 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013552
Imre Deak44cb7342016-08-10 14:07:29 +030013553 intel_pps_init(dev_priv);
13554
Imre Deak97a824e12016-06-21 11:51:47 +030013555 /*
13556 * intel_edp_init_connector() depends on this completing first, to
13557 * prevent the registeration of both eDP and LVDS and the incorrect
13558 * sharing of the PPS.
13559 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013560 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013561
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013562 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013563 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013564
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013565 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013566 /*
13567 * FIXME: Broxton doesn't support port detection via the
13568 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13569 * detect the ports.
13570 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013571 intel_ddi_init(dev_priv, PORT_A);
13572 intel_ddi_init(dev_priv, PORT_B);
13573 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013574
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013575 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013576 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013577 int found;
13578
Jesse Barnesde31fac2015-03-06 15:53:32 -080013579 /*
13580 * Haswell uses DDI functions to detect digital outputs.
13581 * On SKL pre-D0 the strap isn't connected, so we assume
13582 * it's there.
13583 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013584 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013585 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013586 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013587 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013588
13589 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13590 * register */
13591 found = I915_READ(SFUSE_STRAP);
13592
13593 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013594 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013595 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013596 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013597 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013598 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013599 /*
13600 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13601 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013602 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013603 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13604 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13605 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013606 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013607
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013608 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013609 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013610 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013611
Ville Syrjälä646d5772016-10-31 22:37:14 +020013612 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013613 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013614
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013615 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013616 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013617 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013618 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013619 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013620 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013621 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013622 }
13623
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013624 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013625 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013626
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013627 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013628 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013629
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013630 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013631 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013632
Daniel Vetter270b3042012-10-27 15:52:05 +020013633 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013634 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013635 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013636 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013637
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013638 /*
13639 * The DP_DETECTED bit is the latched state of the DDC
13640 * SDA pin at boot. However since eDP doesn't require DDC
13641 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13642 * eDP ports may have been muxed to an alternate function.
13643 * Thus we can't rely on the DP_DETECTED bit alone to detect
13644 * eDP ports. Consult the VBT as well as DP_DETECTED to
13645 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013646 *
13647 * Sadly the straps seem to be missing sometimes even for HDMI
13648 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13649 * and VBT for the presence of the port. Additionally we can't
13650 * trust the port type the VBT declares as we've seen at least
13651 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013652 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013653 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013654 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13655 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013656 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013657 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013658 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013659
Jani Nikula7b91bf72017-08-18 12:30:19 +030013660 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013661 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13662 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013663 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013664 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013665 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013666
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013667 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013668 /*
13669 * eDP not supported on port D,
13670 * so no need to worry about it
13671 */
13672 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13673 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013674 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013675 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013676 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013677 }
13678
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013679 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013680 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013681 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013682
Paulo Zanonie2debe92013-02-18 19:00:27 -030013683 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013684 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013685 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013686 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013687 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013688 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013689 }
Ma Ling27185ae2009-08-24 13:50:23 +080013690
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013691 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013692 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013693 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013694
13695 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013696
Paulo Zanonie2debe92013-02-18 19:00:27 -030013697 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013698 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013699 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013700 }
Ma Ling27185ae2009-08-24 13:50:23 +080013701
Paulo Zanonie2debe92013-02-18 19:00:27 -030013702 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013703
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013704 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013705 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013706 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013707 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013708 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013709 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013710 }
Ma Ling27185ae2009-08-24 13:50:23 +080013711
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013712 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013713 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013714 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013715 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013716
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013717 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013718 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013719
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013720 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013721
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013722 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013723 encoder->base.possible_crtcs = encoder->crtc_mask;
13724 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013725 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013726 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013727
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013728 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013729
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013730 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013731}
13732
13733static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13734{
13735 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013736
Daniel Vetteref2d6332014-02-10 18:00:38 +010013737 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013738
Chris Wilsondd689282017-03-01 15:41:28 +000013739 i915_gem_object_lock(intel_fb->obj);
13740 WARN_ON(!intel_fb->obj->framebuffer_references--);
13741 i915_gem_object_unlock(intel_fb->obj);
13742
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013743 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013744
Jesse Barnes79e53942008-11-07 14:24:08 -080013745 kfree(intel_fb);
13746}
13747
13748static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013749 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013750 unsigned int *handle)
13751{
13752 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013753 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013754
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013755 if (obj->userptr.mm) {
13756 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13757 return -EINVAL;
13758 }
13759
Chris Wilson05394f32010-11-08 19:18:58 +000013760 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013761}
13762
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013763static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13764 struct drm_file *file,
13765 unsigned flags, unsigned color,
13766 struct drm_clip_rect *clips,
13767 unsigned num_clips)
13768{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013769 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013770
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013771 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013772 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013773
13774 return 0;
13775}
13776
Jesse Barnes79e53942008-11-07 14:24:08 -080013777static const struct drm_framebuffer_funcs intel_fb_funcs = {
13778 .destroy = intel_user_framebuffer_destroy,
13779 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013780 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013781};
13782
Damien Lespiaub3218032015-02-27 11:15:18 +000013783static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013784u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13785 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013786{
Chris Wilson24dbf512017-02-15 10:59:18 +000013787 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013788
13789 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013790 int cpp = drm_format_plane_cpp(pixel_format, 0);
13791
Damien Lespiaub3218032015-02-27 11:15:18 +000013792 /* "The stride in bytes must not exceed the of the size of 8K
13793 * pixels and 32K bytes."
13794 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013795 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013796 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013797 return 32*1024;
13798 } else if (gen >= 4) {
13799 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13800 return 16*1024;
13801 else
13802 return 32*1024;
13803 } else if (gen >= 3) {
13804 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13805 return 8*1024;
13806 else
13807 return 16*1024;
13808 } else {
13809 /* XXX DSPC is limited to 4k tiled */
13810 return 8*1024;
13811 }
13812}
13813
Chris Wilson24dbf512017-02-15 10:59:18 +000013814static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13815 struct drm_i915_gem_object *obj,
13816 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013817{
Chris Wilson24dbf512017-02-15 10:59:18 +000013818 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013819 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013820 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013821 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013822 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013823 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013824 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013825
Chris Wilsondd689282017-03-01 15:41:28 +000013826 i915_gem_object_lock(obj);
13827 obj->framebuffer_references++;
13828 tiling = i915_gem_object_get_tiling(obj);
13829 stride = i915_gem_object_get_stride(obj);
13830 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013831
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013832 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013833 /*
13834 * If there's a fence, enforce that
13835 * the fb modifier and tiling mode match.
13836 */
13837 if (tiling != I915_TILING_NONE &&
13838 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013839 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013840 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013841 }
13842 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013843 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013844 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013845 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013846 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013847 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013848 }
13849 }
13850
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013851 /* Passed in modifier sanity checking. */
13852 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013853 case I915_FORMAT_MOD_Y_TILED_CCS:
13854 case I915_FORMAT_MOD_Yf_TILED_CCS:
13855 switch (mode_cmd->pixel_format) {
13856 case DRM_FORMAT_XBGR8888:
13857 case DRM_FORMAT_ABGR8888:
13858 case DRM_FORMAT_XRGB8888:
13859 case DRM_FORMAT_ARGB8888:
13860 break;
13861 default:
13862 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13863 goto err;
13864 }
13865 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013866 case I915_FORMAT_MOD_Y_TILED:
13867 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013868 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013869 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13870 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013871 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013872 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013873 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013874 case I915_FORMAT_MOD_X_TILED:
13875 break;
13876 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013877 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13878 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013879 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013880 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013881
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013882 /*
13883 * gen2/3 display engine uses the fence if present,
13884 * so the tiling mode must match the fb modifier exactly.
13885 */
13886 if (INTEL_INFO(dev_priv)->gen < 4 &&
13887 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013888 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013889 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013890 }
13891
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013892 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013893 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013894 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013895 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013896 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013897 "tiled" : "linear",
13898 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013899 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013900 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013901
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013902 /*
13903 * If there's a fence, enforce that
13904 * the fb pitch and fence stride match.
13905 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013906 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13907 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13908 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013909 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013910 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013911
Ville Syrjälä57779d02012-10-31 17:50:14 +020013912 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013913 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013914 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013915 case DRM_FORMAT_RGB565:
13916 case DRM_FORMAT_XRGB8888:
13917 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013918 break;
13919 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013920 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013921 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13922 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013923 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013924 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013925 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013926 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013927 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013928 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013929 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13930 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013931 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013932 }
13933 break;
13934 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013935 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013936 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013937 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013938 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13939 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013940 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013941 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013942 break;
Damien Lespiau75312082015-05-15 19:06:01 +010013943 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013944 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013945 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13946 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013947 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010013948 }
13949 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013950 case DRM_FORMAT_YUYV:
13951 case DRM_FORMAT_UYVY:
13952 case DRM_FORMAT_YVYU:
13953 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030013954 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013955 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13956 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013957 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013958 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013959 break;
13960 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013961 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13962 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013963 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010013964 }
13965
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013966 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13967 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000013968 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013969
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013970 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020013971
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013972 for (i = 0; i < fb->format->num_planes; i++) {
13973 u32 stride_alignment;
13974
13975 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
13976 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020013977 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013978 }
13979
13980 stride_alignment = intel_fb_stride_alignment(fb, i);
13981
13982 /*
13983 * Display WA #0531: skl,bxt,kbl,glk
13984 *
13985 * Render decompression and plane width > 3840
13986 * combined with horizontal panning requires the
13987 * plane stride to be a multiple of 4. We'll just
13988 * require the entire fb to accommodate that to avoid
13989 * potential runtime errors at plane configuration time.
13990 */
13991 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
13992 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
13993 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
13994 stride_alignment *= 4;
13995
13996 if (fb->pitches[i] & (stride_alignment - 1)) {
13997 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
13998 i, fb->pitches[i], stride_alignment);
13999 goto err;
14000 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014001 }
14002
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014003 intel_fb->obj = obj;
14004
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014005 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014006 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014007 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014008
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014009 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014010 if (ret) {
14011 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014012 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014013 }
14014
Jesse Barnes79e53942008-11-07 14:24:08 -080014015 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014016
14017err:
Chris Wilsondd689282017-03-01 15:41:28 +000014018 i915_gem_object_lock(obj);
14019 obj->framebuffer_references--;
14020 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014021 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014022}
14023
Jesse Barnes79e53942008-11-07 14:24:08 -080014024static struct drm_framebuffer *
14025intel_user_framebuffer_create(struct drm_device *dev,
14026 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014027 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014028{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014029 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014030 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014031 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014032
Chris Wilson03ac0642016-07-20 13:31:51 +010014033 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14034 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014035 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014036
Chris Wilson24dbf512017-02-15 10:59:18 +000014037 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014038 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014039 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014040
14041 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014042}
14043
Chris Wilson778e23a2016-12-05 14:29:39 +000014044static void intel_atomic_state_free(struct drm_atomic_state *state)
14045{
14046 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14047
14048 drm_atomic_state_default_release(state);
14049
14050 i915_sw_fence_fini(&intel_state->commit_ready);
14051
14052 kfree(state);
14053}
14054
Jesse Barnes79e53942008-11-07 14:24:08 -080014055static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014056 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014057 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014058 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014059 .atomic_check = intel_atomic_check,
14060 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014061 .atomic_state_alloc = intel_atomic_state_alloc,
14062 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014063 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014064};
14065
Imre Deak88212942016-03-16 13:38:53 +020014066/**
14067 * intel_init_display_hooks - initialize the display modesetting hooks
14068 * @dev_priv: device private
14069 */
14070void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014071{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014072 intel_init_cdclk_hooks(dev_priv);
14073
Imre Deak88212942016-03-16 13:38:53 +020014074 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014075 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014076 dev_priv->display.get_initial_plane_config =
14077 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014078 dev_priv->display.crtc_compute_clock =
14079 haswell_crtc_compute_clock;
14080 dev_priv->display.crtc_enable = haswell_crtc_enable;
14081 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014082 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014083 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014084 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014085 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014086 dev_priv->display.crtc_compute_clock =
14087 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014088 dev_priv->display.crtc_enable = haswell_crtc_enable;
14089 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014090 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014091 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014092 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014093 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014094 dev_priv->display.crtc_compute_clock =
14095 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014096 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14097 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014098 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014099 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014100 dev_priv->display.get_initial_plane_config =
14101 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014102 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14103 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14104 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14105 } else if (IS_VALLEYVIEW(dev_priv)) {
14106 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14107 dev_priv->display.get_initial_plane_config =
14108 i9xx_get_initial_plane_config;
14109 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014110 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14111 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014112 } else if (IS_G4X(dev_priv)) {
14113 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14114 dev_priv->display.get_initial_plane_config =
14115 i9xx_get_initial_plane_config;
14116 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14117 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14118 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014119 } else if (IS_PINEVIEW(dev_priv)) {
14120 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14121 dev_priv->display.get_initial_plane_config =
14122 i9xx_get_initial_plane_config;
14123 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14124 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14125 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014126 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014127 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014128 dev_priv->display.get_initial_plane_config =
14129 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014130 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014131 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14132 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014133 } else {
14134 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14135 dev_priv->display.get_initial_plane_config =
14136 i9xx_get_initial_plane_config;
14137 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14138 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14139 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014140 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014141
Imre Deak88212942016-03-16 13:38:53 +020014142 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014143 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014144 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014145 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014146 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014147 /* FIXME: detect B0+ stepping and use auto training */
14148 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014149 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014150 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014151 }
14152
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014153 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014154 dev_priv->display.update_crtcs = skl_update_crtcs;
14155 else
14156 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014157}
14158
Jesse Barnesb690e962010-07-19 13:53:12 -070014159/*
Keith Packard435793d2011-07-12 14:56:22 -070014160 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14161 */
14162static void quirk_ssc_force_disable(struct drm_device *dev)
14163{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014164 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014165 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014166 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014167}
14168
Carsten Emde4dca20e2012-03-15 15:56:26 +010014169/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014170 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14171 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014172 */
14173static void quirk_invert_brightness(struct drm_device *dev)
14174{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014175 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014176 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014177 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014178}
14179
Scot Doyle9c72cc62014-07-03 23:27:50 +000014180/* Some VBT's incorrectly indicate no backlight is present */
14181static void quirk_backlight_present(struct drm_device *dev)
14182{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014183 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014184 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14185 DRM_INFO("applying backlight present quirk\n");
14186}
14187
Manasi Navarec99a2592017-06-30 09:33:48 -070014188/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14189 * which is 300 ms greater than eDP spec T12 min.
14190 */
14191static void quirk_increase_t12_delay(struct drm_device *dev)
14192{
14193 struct drm_i915_private *dev_priv = to_i915(dev);
14194
14195 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14196 DRM_INFO("Applying T12 delay quirk\n");
14197}
14198
Jesse Barnesb690e962010-07-19 13:53:12 -070014199struct intel_quirk {
14200 int device;
14201 int subsystem_vendor;
14202 int subsystem_device;
14203 void (*hook)(struct drm_device *dev);
14204};
14205
Egbert Eich5f85f172012-10-14 15:46:38 +020014206/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14207struct intel_dmi_quirk {
14208 void (*hook)(struct drm_device *dev);
14209 const struct dmi_system_id (*dmi_id_list)[];
14210};
14211
14212static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14213{
14214 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14215 return 1;
14216}
14217
14218static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14219 {
14220 .dmi_id_list = &(const struct dmi_system_id[]) {
14221 {
14222 .callback = intel_dmi_reverse_brightness,
14223 .ident = "NCR Corporation",
14224 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14225 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14226 },
14227 },
14228 { } /* terminating entry */
14229 },
14230 .hook = quirk_invert_brightness,
14231 },
14232};
14233
Ben Widawskyc43b5632012-04-16 14:07:40 -070014234static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014235 /* Lenovo U160 cannot use SSC on LVDS */
14236 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014237
14238 /* Sony Vaio Y cannot use SSC on LVDS */
14239 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014240
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014241 /* Acer Aspire 5734Z must invert backlight brightness */
14242 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14243
14244 /* Acer/eMachines G725 */
14245 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14246
14247 /* Acer/eMachines e725 */
14248 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14249
14250 /* Acer/Packard Bell NCL20 */
14251 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14252
14253 /* Acer Aspire 4736Z */
14254 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014255
14256 /* Acer Aspire 5336 */
14257 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014258
14259 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14260 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014261
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014262 /* Acer C720 Chromebook (Core i3 4005U) */
14263 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14264
jens steinb2a96012014-10-28 20:25:53 +010014265 /* Apple Macbook 2,1 (Core 2 T7400) */
14266 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14267
Jani Nikula1b9448b2015-11-05 11:49:59 +020014268 /* Apple Macbook 4,1 */
14269 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14270
Scot Doyled4967d82014-07-03 23:27:52 +000014271 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14272 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014273
14274 /* HP Chromebook 14 (Celeron 2955U) */
14275 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014276
14277 /* Dell Chromebook 11 */
14278 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014279
14280 /* Dell Chromebook 11 (2015 version) */
14281 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014282
14283 /* Toshiba Satellite P50-C-18C */
14284 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014285};
14286
14287static void intel_init_quirks(struct drm_device *dev)
14288{
14289 struct pci_dev *d = dev->pdev;
14290 int i;
14291
14292 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14293 struct intel_quirk *q = &intel_quirks[i];
14294
14295 if (d->device == q->device &&
14296 (d->subsystem_vendor == q->subsystem_vendor ||
14297 q->subsystem_vendor == PCI_ANY_ID) &&
14298 (d->subsystem_device == q->subsystem_device ||
14299 q->subsystem_device == PCI_ANY_ID))
14300 q->hook(dev);
14301 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014302 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14303 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14304 intel_dmi_quirks[i].hook(dev);
14305 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014306}
14307
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014308/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014309static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014310{
David Weinehall52a05c32016-08-22 13:32:44 +030014311 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014312 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014313 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014314
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014315 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014316 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014317 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014318 sr1 = inb(VGA_SR_DATA);
14319 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014320 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014321 udelay(300);
14322
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014323 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014324 POSTING_READ(vga_reg);
14325}
14326
Daniel Vetterf8175862012-04-10 15:50:11 +020014327void intel_modeset_init_hw(struct drm_device *dev)
14328{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014329 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014330
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014331 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014332 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014333 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014334}
14335
Matt Roperd93c0372015-12-03 11:37:41 -080014336/*
14337 * Calculate what we think the watermarks should be for the state we've read
14338 * out of the hardware and then immediately program those watermarks so that
14339 * we ensure the hardware settings match our internal state.
14340 *
14341 * We can calculate what we think WM's should be by creating a duplicate of the
14342 * current state (which was constructed during hardware readout) and running it
14343 * through the atomic check code to calculate new watermark values in the
14344 * state object.
14345 */
14346static void sanitize_watermarks(struct drm_device *dev)
14347{
14348 struct drm_i915_private *dev_priv = to_i915(dev);
14349 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014350 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014351 struct drm_crtc *crtc;
14352 struct drm_crtc_state *cstate;
14353 struct drm_modeset_acquire_ctx ctx;
14354 int ret;
14355 int i;
14356
14357 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014358 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014359 return;
14360
14361 /*
14362 * We need to hold connection_mutex before calling duplicate_state so
14363 * that the connector loop is protected.
14364 */
14365 drm_modeset_acquire_init(&ctx, 0);
14366retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014367 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014368 if (ret == -EDEADLK) {
14369 drm_modeset_backoff(&ctx);
14370 goto retry;
14371 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014372 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014373 }
14374
14375 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14376 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014377 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014378
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014379 intel_state = to_intel_atomic_state(state);
14380
Matt Ropered4a6a72016-02-23 17:20:13 -080014381 /*
14382 * Hardware readout is the only time we don't want to calculate
14383 * intermediate watermarks (since we don't trust the current
14384 * watermarks).
14385 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014386 if (!HAS_GMCH_DISPLAY(dev_priv))
14387 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014388
Matt Roperd93c0372015-12-03 11:37:41 -080014389 ret = intel_atomic_check(dev, state);
14390 if (ret) {
14391 /*
14392 * If we fail here, it means that the hardware appears to be
14393 * programmed in a way that shouldn't be possible, given our
14394 * understanding of watermark requirements. This might mean a
14395 * mistake in the hardware readout code or a mistake in the
14396 * watermark calculations for a given platform. Raise a WARN
14397 * so that this is noticeable.
14398 *
14399 * If this actually happens, we'll have to just leave the
14400 * BIOS-programmed watermarks untouched and hope for the best.
14401 */
14402 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014403 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014404 }
14405
14406 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014407 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014408 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14409
Matt Ropered4a6a72016-02-23 17:20:13 -080014410 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014411 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014412
14413 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014414 }
14415
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014416put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014417 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014418fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014419 drm_modeset_drop_locks(&ctx);
14420 drm_modeset_acquire_fini(&ctx);
14421}
14422
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014423static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14424{
14425 if (IS_GEN5(dev_priv)) {
14426 u32 fdi_pll_clk =
14427 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14428
14429 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14430 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14431 dev_priv->fdi_pll_freq = 270000;
14432 } else {
14433 return;
14434 }
14435
14436 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14437}
14438
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014439int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014440{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014441 struct drm_i915_private *dev_priv = to_i915(dev);
14442 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014443 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014444 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014445
Ville Syrjälä757fffc2017-11-13 15:36:22 +020014446 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
14447
Jesse Barnes79e53942008-11-07 14:24:08 -080014448 drm_mode_config_init(dev);
14449
14450 dev->mode_config.min_width = 0;
14451 dev->mode_config.min_height = 0;
14452
Dave Airlie019d96c2011-09-29 16:20:42 +010014453 dev->mode_config.preferred_depth = 24;
14454 dev->mode_config.prefer_shadow = 1;
14455
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014456 dev->mode_config.allow_fb_modifiers = true;
14457
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014458 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014459
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014460 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014461 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014462 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014463
Jesse Barnesb690e962010-07-19 13:53:12 -070014464 intel_init_quirks(dev);
14465
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014466 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014467
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014468 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014469 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014470
Lukas Wunner69f92f62015-07-15 13:57:35 +020014471 /*
14472 * There may be no VBT; and if the BIOS enabled SSC we can
14473 * just keep using it to avoid unnecessary flicker. Whereas if the
14474 * BIOS isn't using it, don't assume it will work even if the VBT
14475 * indicates as much.
14476 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014477 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014478 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14479 DREF_SSC1_ENABLE);
14480
14481 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14482 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14483 bios_lvds_use_ssc ? "en" : "dis",
14484 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14485 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14486 }
14487 }
14488
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014489 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014490 dev->mode_config.max_width = 2048;
14491 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014492 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014493 dev->mode_config.max_width = 4096;
14494 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014495 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014496 dev->mode_config.max_width = 8192;
14497 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014498 }
Damien Lespiau068be562014-03-28 14:17:49 +000014499
Jani Nikula2a307c22016-11-30 17:43:04 +020014500 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14501 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014502 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014503 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014504 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14505 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14506 } else {
14507 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14508 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14509 }
14510
Matthew Auld73ebd502017-12-11 15:18:20 +000014511 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080014512
Zhao Yakui28c97732009-10-09 11:39:41 +080014513 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014514 INTEL_INFO(dev_priv)->num_pipes,
14515 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014516
Damien Lespiau055e3932014-08-18 13:49:10 +010014517 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014518 int ret;
14519
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014520 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014521 if (ret) {
14522 drm_mode_config_cleanup(dev);
14523 return ret;
14524 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014525 }
14526
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014527 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014528 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014529
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014530 intel_update_czclk(dev_priv);
14531 intel_modeset_init_hw(dev);
14532
Ville Syrjäläb2045352016-05-13 23:41:27 +030014533 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014534 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014535
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014536 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014537 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014538 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014539
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014540 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014541 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014542 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014543
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014544 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014545 struct intel_initial_plane_config plane_config = {};
14546
Jesse Barnes46f297f2014-03-07 08:57:48 -080014547 if (!crtc->active)
14548 continue;
14549
Jesse Barnes46f297f2014-03-07 08:57:48 -080014550 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014551 * Note that reserving the BIOS fb up front prevents us
14552 * from stuffing other stolen allocations like the ring
14553 * on top. This prevents some ugliness at boot time, and
14554 * can even allow for smooth boot transitions if the BIOS
14555 * fb is large enough for the active pipe configuration.
14556 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014557 dev_priv->display.get_initial_plane_config(crtc,
14558 &plane_config);
14559
14560 /*
14561 * If the fb is shared between multiple heads, we'll
14562 * just get the first one.
14563 */
14564 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014565 }
Matt Roperd93c0372015-12-03 11:37:41 -080014566
14567 /*
14568 * Make sure hardware watermarks really match the state we read out.
14569 * Note that we need to do this after reconstructing the BIOS fb's
14570 * since the watermark calculation done here will use pstate->fb.
14571 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014572 if (!HAS_GMCH_DISPLAY(dev_priv))
14573 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014574
14575 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014576}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014577
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014578void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14579{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014580 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014581 /* 640x480@60Hz, ~25175 kHz */
14582 struct dpll clock = {
14583 .m1 = 18,
14584 .m2 = 7,
14585 .p1 = 13,
14586 .p2 = 4,
14587 .n = 2,
14588 };
14589 u32 dpll, fp;
14590 int i;
14591
14592 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14593
14594 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14595 pipe_name(pipe), clock.vco, clock.dot);
14596
14597 fp = i9xx_dpll_compute_fp(&clock);
14598 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14599 DPLL_VGA_MODE_DIS |
14600 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14601 PLL_P2_DIVIDE_BY_4 |
14602 PLL_REF_INPUT_DREFCLK |
14603 DPLL_VCO_ENABLE;
14604
14605 I915_WRITE(FP0(pipe), fp);
14606 I915_WRITE(FP1(pipe), fp);
14607
14608 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14609 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14610 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14611 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14612 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14613 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14614 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14615
14616 /*
14617 * Apparently we need to have VGA mode enabled prior to changing
14618 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14619 * dividers, even though the register value does change.
14620 */
14621 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14622 I915_WRITE(DPLL(pipe), dpll);
14623
14624 /* Wait for the clocks to stabilize. */
14625 POSTING_READ(DPLL(pipe));
14626 udelay(150);
14627
14628 /* The pixel multiplier can only be updated once the
14629 * DPLL is enabled and the clocks are stable.
14630 *
14631 * So write it again.
14632 */
14633 I915_WRITE(DPLL(pipe), dpll);
14634
14635 /* We do this three times for luck */
14636 for (i = 0; i < 3 ; i++) {
14637 I915_WRITE(DPLL(pipe), dpll);
14638 POSTING_READ(DPLL(pipe));
14639 udelay(150); /* wait for warmup */
14640 }
14641
14642 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14643 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014644
14645 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014646}
14647
14648void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14649{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014650 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
14651
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014652 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14653 pipe_name(pipe));
14654
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020014655 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
14656 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
14657 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
14658 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & CURSOR_MODE);
14659 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & CURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014660
14661 I915_WRITE(PIPECONF(pipe), 0);
14662 POSTING_READ(PIPECONF(pipe));
14663
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014664 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014665
14666 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14667 POSTING_READ(DPLL(pipe));
14668}
14669
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014670static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020014671 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020014672{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014673 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020014674 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
14675 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014676
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014677 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
14678 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
14679}
Daniel Vetterfa555832012-10-10 23:14:00 +020014680
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014681static void
14682intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
14683{
14684 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020014685
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014686 if (INTEL_GEN(dev_priv) >= 4)
14687 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020014688
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014689 for_each_intel_crtc(&dev_priv->drm, crtc) {
14690 struct intel_plane *plane =
14691 to_intel_plane(crtc->base.primary);
14692
14693 if (intel_plane_mapping_ok(crtc, plane))
14694 continue;
14695
14696 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
14697 plane->base.name);
14698 intel_plane_disable_noatomic(crtc, plane);
14699 }
Daniel Vetterfa555832012-10-10 23:14:00 +020014700}
14701
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014702static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14703{
14704 struct drm_device *dev = crtc->base.dev;
14705 struct intel_encoder *encoder;
14706
14707 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14708 return true;
14709
14710 return false;
14711}
14712
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014713static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14714{
14715 struct drm_device *dev = encoder->base.dev;
14716 struct intel_connector *connector;
14717
14718 for_each_connector_on_encoder(dev, &encoder->base, connector)
14719 return connector;
14720
14721 return NULL;
14722}
14723
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014724static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014725 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014726{
14727 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014728 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014729}
14730
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014731static void intel_sanitize_crtc(struct intel_crtc *crtc,
14732 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014733{
14734 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014735 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014736 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014737
Daniel Vetter24929352012-07-02 20:28:59 +020014738 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020014739 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020014740 i915_reg_t reg = PIPECONF(cpu_transcoder);
14741
14742 I915_WRITE(reg,
14743 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14744 }
Daniel Vetter24929352012-07-02 20:28:59 +020014745
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014746 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014747 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014748 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014749 struct intel_plane *plane;
14750
Daniel Vetter96256042015-02-13 21:03:42 +010014751 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014752
14753 /* Disable everything but the primary plane */
14754 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014755 const struct intel_plane_state *plane_state =
14756 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014757
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014758 if (plane_state->base.visible &&
14759 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
14760 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014761 }
Daniel Vetter96256042015-02-13 21:03:42 +010014762 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014763
Daniel Vetter24929352012-07-02 20:28:59 +020014764 /* Adjust the state of the output pipe according to whether we
14765 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014766 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014767 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014768
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014769 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014770 /*
14771 * We start out with underrun reporting disabled to avoid races.
14772 * For correct bookkeeping mark this on active crtcs.
14773 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014774 * Also on gmch platforms we dont have any hardware bits to
14775 * disable the underrun reporting. Which means we need to start
14776 * out with underrun reporting disabled also on inactive pipes,
14777 * since otherwise we'll complain about the garbage we read when
14778 * e.g. coming up after runtime pm.
14779 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014780 * No protection against concurrent access is required - at
14781 * worst a fifo underrun happens which also sets this to false.
14782 */
14783 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014784 /*
14785 * We track the PCH trancoder underrun reporting state
14786 * within the crtc. With crtc for pipe A housing the underrun
14787 * reporting state for PCH transcoder A, crtc for pipe B housing
14788 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14789 * and marking underrun reporting as disabled for the non-existing
14790 * PCH transcoders B and C would prevent enabling the south
14791 * error interrupt (see cpt_can_enable_serr_int()).
14792 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014793 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014794 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014795 }
Daniel Vetter24929352012-07-02 20:28:59 +020014796}
14797
14798static void intel_sanitize_encoder(struct intel_encoder *encoder)
14799{
14800 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014801
14802 /* We need to check both for a crtc link (meaning that the
14803 * encoder is active and trying to read from a pipe) and the
14804 * pipe itself being active. */
14805 bool has_active_crtc = encoder->base.crtc &&
14806 to_intel_crtc(encoder->base.crtc)->active;
14807
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014808 connector = intel_encoder_find_connector(encoder);
14809 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014810 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14811 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014812 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014813
14814 /* Connector is active, but has no active pipe. This is
14815 * fallout from our resume register restoring. Disable
14816 * the encoder manually again. */
14817 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014818 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14819
Daniel Vetter24929352012-07-02 20:28:59 +020014820 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14821 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014822 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014823 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014824 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014825 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014826 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014827 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014828
14829 /* Inconsistent output/port/pipe state happens presumably due to
14830 * a bug in one of the get_hw_state functions. Or someplace else
14831 * in our code, like the register restore mess on resume. Clamp
14832 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014833
14834 connector->base.dpms = DRM_MODE_DPMS_OFF;
14835 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014836 }
Daniel Vetter24929352012-07-02 20:28:59 +020014837}
14838
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014839void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014840{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014841 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014842
Imre Deak04098752014-02-18 00:02:16 +020014843 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14844 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014845 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014846 }
14847}
14848
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014849void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014850{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014851 /* This function can be called both from intel_modeset_setup_hw_state or
14852 * at a very early point in our resume sequence, where the power well
14853 * structures are not yet restored. Since this function is at a very
14854 * paranoid "someone might have enabled VGA while we were not looking"
14855 * level, just check if the power well is enabled instead of trying to
14856 * follow the "don't touch the power well if we don't need it" policy
14857 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014858 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014859 return;
14860
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014861 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014862
14863 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014864}
14865
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014866/* FIXME read out full plane state for all planes */
14867static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014868{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014869 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
14870 struct intel_crtc_state *crtc_state =
14871 to_intel_crtc_state(crtc->base.state);
14872 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014873
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014874 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
14875 struct intel_plane_state *plane_state =
14876 to_intel_plane_state(plane->base.state);
14877 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014878
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014879 intel_set_plane_visible(crtc_state, plane_state, visible);
14880 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014881}
14882
Daniel Vetter30e984d2013-06-05 13:34:17 +020014883static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014884{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014885 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014886 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014887 struct intel_crtc *crtc;
14888 struct intel_encoder *encoder;
14889 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014890 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014891 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014892
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014893 dev_priv->active_crtcs = 0;
14894
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014895 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014896 struct intel_crtc_state *crtc_state =
14897 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014898
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014899 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014900 memset(crtc_state, 0, sizeof(*crtc_state));
14901 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014902
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014903 crtc_state->base.active = crtc_state->base.enable =
14904 dev_priv->display.get_pipe_config(crtc, crtc_state);
14905
14906 crtc->base.enabled = crtc_state->base.enable;
14907 crtc->active = crtc_state->base.active;
14908
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014909 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014910 dev_priv->active_crtcs |= 1 << crtc->pipe;
14911
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014912 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014913
Ville Syrjälä78108b72016-05-27 20:59:19 +030014914 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14915 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014916 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020014917 }
14918
Daniel Vetter53589012013-06-05 13:34:16 +020014919 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14920 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14921
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020014922 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014923 &pll->state.hw_state);
14924 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014925 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014926 struct intel_crtc_state *crtc_state =
14927 to_intel_crtc_state(crtc->base.state);
14928
14929 if (crtc_state->base.active &&
14930 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014931 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020014932 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014933 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020014934
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014935 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014936 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020014937 }
14938
Damien Lespiaub2784e12014-08-05 11:29:37 +010014939 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014940 pipe = 0;
14941
14942 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014943 struct intel_crtc_state *crtc_state;
14944
Ville Syrjälä98187832016-10-31 22:37:10 +020014945 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014946 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014947
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014948 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014949 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020014950 } else {
14951 encoder->base.crtc = NULL;
14952 }
14953
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014954 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000014955 encoder->base.base.id, encoder->base.name,
14956 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014957 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014958 }
14959
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014960 drm_connector_list_iter_begin(dev, &conn_iter);
14961 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020014962 if (connector->get_hw_state(connector)) {
14963 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010014964
14965 encoder = connector->encoder;
14966 connector->base.encoder = &encoder->base;
14967
14968 if (encoder->base.crtc &&
14969 encoder->base.crtc->state->active) {
14970 /*
14971 * This has to be done during hardware readout
14972 * because anything calling .crtc_disable may
14973 * rely on the connector_mask being accurate.
14974 */
14975 encoder->base.crtc->state->connector_mask |=
14976 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010014977 encoder->base.crtc->state->encoder_mask |=
14978 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010014979 }
14980
Daniel Vetter24929352012-07-02 20:28:59 +020014981 } else {
14982 connector->base.dpms = DRM_MODE_DPMS_OFF;
14983 connector->base.encoder = NULL;
14984 }
14985 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000014986 connector->base.base.id, connector->base.name,
14987 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020014988 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014989 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030014990
14991 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014992 struct intel_crtc_state *crtc_state =
14993 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030014994 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014995
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030014996 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014997 if (crtc_state->base.active) {
14998 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
14999 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015000 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15001
15002 /*
15003 * The initial mode needs to be set in order to keep
15004 * the atomic core happy. It wants a valid mode if the
15005 * crtc's enabled, so we do the above call.
15006 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015007 * But we don't set all the derived state fully, hence
15008 * set a flag to indicate that a full recalculation is
15009 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015010 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015011 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015012
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015013 intel_crtc_compute_pixel_rate(crtc_state);
15014
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015015 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015016 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015017 if (WARN_ON(min_cdclk < 0))
15018 min_cdclk = 0;
15019 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015020
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015021 drm_calc_timestamping_constants(&crtc->base,
15022 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015023 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015024 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015025
Ville Syrjäläd305e062017-08-30 21:57:03 +030015026 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015027 dev_priv->min_voltage_level[crtc->pipe] =
15028 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015029
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015030 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015031 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015032}
15033
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015034static void
15035get_encoder_power_domains(struct drm_i915_private *dev_priv)
15036{
15037 struct intel_encoder *encoder;
15038
15039 for_each_intel_encoder(&dev_priv->drm, encoder) {
15040 u64 get_domains;
15041 enum intel_display_power_domain domain;
15042
15043 if (!encoder->get_power_domains)
15044 continue;
15045
15046 get_domains = encoder->get_power_domains(encoder);
15047 for_each_power_domain(domain, get_domains)
15048 intel_display_power_get(dev_priv, domain);
15049 }
15050}
15051
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015052static void intel_early_display_was(struct drm_i915_private *dev_priv)
15053{
15054 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15055 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15056 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15057 DARBF_GATING_DIS);
15058
15059 if (IS_HASWELL(dev_priv)) {
15060 /*
15061 * WaRsPkgCStateDisplayPMReq:hsw
15062 * System hang if this isn't done before disabling all planes!
15063 */
15064 I915_WRITE(CHICKEN_PAR1_1,
15065 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15066 }
15067}
15068
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015069/* Scan out the current hw modeset state,
15070 * and sanitizes it to the current state
15071 */
15072static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015073intel_modeset_setup_hw_state(struct drm_device *dev,
15074 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015075{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015076 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015077 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015078 struct intel_crtc *crtc;
15079 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015080 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015081
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015082 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015083 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015084
15085 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015086 get_encoder_power_domains(dev_priv);
15087
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015088 intel_sanitize_plane_mapping(dev_priv);
15089
Damien Lespiaub2784e12014-08-05 11:29:37 +010015090 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015091 intel_sanitize_encoder(encoder);
15092 }
15093
Damien Lespiau055e3932014-08-18 13:49:10 +010015094 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015095 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015096
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015097 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015098 intel_dump_pipe_config(crtc, crtc->config,
15099 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015100 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015101
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015102 intel_modeset_update_connector_atomic_state(dev);
15103
Daniel Vetter35c95372013-07-17 06:55:04 +020015104 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15105 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15106
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015107 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015108 continue;
15109
15110 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15111
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015112 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015113 pll->on = false;
15114 }
15115
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015116 if (IS_G4X(dev_priv)) {
15117 g4x_wm_get_hw_state(dev);
15118 g4x_wm_sanitize(dev_priv);
15119 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015120 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015121 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015122 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015123 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015124 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015125 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015126 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015127
15128 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015129 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015130
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015131 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015132 if (WARN_ON(put_domains))
15133 modeset_put_power_domains(dev_priv, put_domains);
15134 }
15135 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015136
Imre Deak8d8c3862017-02-17 17:39:46 +020015137 intel_power_domains_verify_state(dev_priv);
15138
Paulo Zanoni010cf732016-01-19 11:35:48 -020015139 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015140}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015141
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015142void intel_display_resume(struct drm_device *dev)
15143{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015144 struct drm_i915_private *dev_priv = to_i915(dev);
15145 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15146 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015147 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015148
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015149 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015150 if (state)
15151 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015152
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015153 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015154
Maarten Lankhorst73974892016-08-05 23:28:27 +030015155 while (1) {
15156 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15157 if (ret != -EDEADLK)
15158 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015159
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015160 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015161 }
15162
Maarten Lankhorst73974892016-08-05 23:28:27 +030015163 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015164 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015165
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015166 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015167 drm_modeset_drop_locks(&ctx);
15168 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015169
Chris Wilson08536952016-10-14 13:18:18 +010015170 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015171 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015172 if (state)
15173 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015174}
15175
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015176int intel_connector_register(struct drm_connector *connector)
15177{
15178 struct intel_connector *intel_connector = to_intel_connector(connector);
15179 int ret;
15180
15181 ret = intel_backlight_device_register(intel_connector);
15182 if (ret)
15183 goto err;
15184
15185 return 0;
15186
15187err:
15188 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015189}
15190
Chris Wilsonc191eca2016-06-17 11:40:33 +010015191void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015192{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015193 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015194
Chris Wilsone63d87c2016-06-17 11:40:34 +010015195 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015196 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015197}
15198
Manasi Navare886c6b82017-10-26 14:52:00 -070015199static void intel_hpd_poll_fini(struct drm_device *dev)
15200{
15201 struct intel_connector *connector;
15202 struct drm_connector_list_iter conn_iter;
15203
Chris Wilson448aa912017-11-28 11:01:47 +000015204 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015205 drm_connector_list_iter_begin(dev, &conn_iter);
15206 for_each_intel_connector_iter(connector, &conn_iter) {
15207 if (connector->modeset_retry_work.func)
15208 cancel_work_sync(&connector->modeset_retry_work);
15209 }
15210 drm_connector_list_iter_end(&conn_iter);
15211}
15212
Jesse Barnes79e53942008-11-07 14:24:08 -080015213void intel_modeset_cleanup(struct drm_device *dev)
15214{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015215 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015216
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015217 flush_work(&dev_priv->atomic_helper.free_work);
15218 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15219
Chris Wilsondc979972016-05-10 14:10:04 +010015220 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015221
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015222 /*
15223 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015224 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015225 * experience fancy races otherwise.
15226 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015227 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015228
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015229 /*
15230 * Due to the hpd irq storm handling the hotplug work can re-arm the
15231 * poll handlers. Hence disable polling after hpd handling is shut down.
15232 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015233 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015234
Daniel Vetter4f256d82017-07-15 00:46:55 +020015235 /* poll work can call into fbdev, hence clean that up afterwards */
15236 intel_fbdev_fini(dev_priv);
15237
Jesse Barnes723bfd72010-10-07 16:01:13 -070015238 intel_unregister_dsm_handler();
15239
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015240 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015241
Chris Wilson1630fe72011-07-08 12:22:42 +010015242 /* flush any delayed tasks or pending work */
15243 flush_scheduled_work();
15244
Jesse Barnes79e53942008-11-07 14:24:08 -080015245 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015246
Chris Wilson1ee8da62016-05-12 12:43:23 +010015247 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015248
Chris Wilsondc979972016-05-10 14:10:04 +010015249 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015250
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015251 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015252
15253 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015254}
15255
Chris Wilsondf0e9242010-09-09 16:20:55 +010015256void intel_connector_attach_encoder(struct intel_connector *connector,
15257 struct intel_encoder *encoder)
15258{
15259 connector->encoder = encoder;
15260 drm_mode_connector_attach_encoder(&connector->base,
15261 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015262}
Dave Airlie28d52042009-09-21 14:33:58 +100015263
15264/*
15265 * set vga decode state - true == enable VGA decode
15266 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015267int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015268{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015269 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015270 u16 gmch_ctrl;
15271
Chris Wilson75fa0412014-02-07 18:37:02 -020015272 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15273 DRM_ERROR("failed to read control word\n");
15274 return -EIO;
15275 }
15276
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015277 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15278 return 0;
15279
Dave Airlie28d52042009-09-21 14:33:58 +100015280 if (state)
15281 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15282 else
15283 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015284
15285 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15286 DRM_ERROR("failed to write control word\n");
15287 return -EIO;
15288 }
15289
Dave Airlie28d52042009-09-21 14:33:58 +100015290 return 0;
15291}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015292
Chris Wilson98a2f412016-10-12 10:05:18 +010015293#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15294
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015295struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015296
15297 u32 power_well_driver;
15298
Chris Wilson63b66e52013-08-08 15:12:06 +020015299 int num_transcoders;
15300
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015301 struct intel_cursor_error_state {
15302 u32 control;
15303 u32 position;
15304 u32 base;
15305 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015306 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015307
15308 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015309 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015310 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015311 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015312 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015313
15314 struct intel_plane_error_state {
15315 u32 control;
15316 u32 stride;
15317 u32 size;
15318 u32 pos;
15319 u32 addr;
15320 u32 surface;
15321 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015322 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015323
15324 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015325 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015326 enum transcoder cpu_transcoder;
15327
15328 u32 conf;
15329
15330 u32 htotal;
15331 u32 hblank;
15332 u32 hsync;
15333 u32 vtotal;
15334 u32 vblank;
15335 u32 vsync;
15336 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015337};
15338
15339struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015340intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015341{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015342 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015343 int transcoders[] = {
15344 TRANSCODER_A,
15345 TRANSCODER_B,
15346 TRANSCODER_C,
15347 TRANSCODER_EDP,
15348 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015349 int i;
15350
Chris Wilsonc0336662016-05-06 15:40:21 +010015351 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015352 return NULL;
15353
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015354 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015355 if (error == NULL)
15356 return NULL;
15357
Chris Wilsonc0336662016-05-06 15:40:21 +010015358 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015359 error->power_well_driver =
15360 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015361
Damien Lespiau055e3932014-08-18 13:49:10 +010015362 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015363 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015364 __intel_display_power_is_enabled(dev_priv,
15365 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015366 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015367 continue;
15368
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015369 error->cursor[i].control = I915_READ(CURCNTR(i));
15370 error->cursor[i].position = I915_READ(CURPOS(i));
15371 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015372
15373 error->plane[i].control = I915_READ(DSPCNTR(i));
15374 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015375 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015376 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015377 error->plane[i].pos = I915_READ(DSPPOS(i));
15378 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015379 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015380 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015381 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015382 error->plane[i].surface = I915_READ(DSPSURF(i));
15383 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15384 }
15385
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015386 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015387
Chris Wilsonc0336662016-05-06 15:40:21 +010015388 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015389 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015390 }
15391
Jani Nikula4d1de972016-03-18 17:05:42 +020015392 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015393 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015394 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015395 error->num_transcoders++; /* Account for eDP. */
15396
15397 for (i = 0; i < error->num_transcoders; i++) {
15398 enum transcoder cpu_transcoder = transcoders[i];
15399
Imre Deakddf9c532013-11-27 22:02:02 +020015400 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015401 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015402 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015403 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015404 continue;
15405
Chris Wilson63b66e52013-08-08 15:12:06 +020015406 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15407
15408 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15409 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15410 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15411 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15412 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15413 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15414 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015415 }
15416
15417 return error;
15418}
15419
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015420#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15421
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015422void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015423intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015424 struct intel_display_error_state *error)
15425{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015426 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015427 int i;
15428
Chris Wilson63b66e52013-08-08 15:12:06 +020015429 if (!error)
15430 return;
15431
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015432 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015433 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015434 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015435 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015436 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015437 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015438 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015439 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015440 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015441 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015442
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015443 err_printf(m, "Plane [%d]:\n", i);
15444 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15445 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015446 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015447 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15448 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015449 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015450 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015451 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015452 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015453 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15454 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015455 }
15456
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015457 err_printf(m, "Cursor [%d]:\n", i);
15458 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15459 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15460 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015461 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015462
15463 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015464 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015465 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015466 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015467 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015468 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15469 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15470 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15471 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15472 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15473 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15474 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15475 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015476}
Chris Wilson98a2f412016-10-12 10:05:18 +010015477
15478#endif