blob: 19a7a1e183cbd36cb2de6421110cda9faa61203c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001280 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002000 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ben Widawsky2f075562017-03-24 14:29:48 -07002036 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjälä603525d2016-01-12 21:08:37 +02002087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002097 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098}
2099
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002100static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2101 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002102{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002103 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2104
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002105 /* AUX_DIST needs only 4K alignment */
2106 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2107 return 4096;
2108
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002109 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002110 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002111 return intel_linear_alignment(dev_priv);
2112 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002114 return 256 * 1024;
2115 return 0;
2116 case I915_FORMAT_MOD_Y_TILED:
2117 case I915_FORMAT_MOD_Yf_TILED:
2118 return 1 * 1024 * 1024;
2119 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002120 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return 0;
2122 }
2123}
2124
Chris Wilson058d88c2016-08-15 10:49:06 +01002125struct i915_vma *
2126intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002127{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002128 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002131 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002132 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Matt Roperebcdd392014-07-09 16:22:11 -07002135 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2136
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002137 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138
Ville Syrjälä3465c582016-02-15 22:54:43 +02002139 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson693db182013-03-05 14:52:39 +00002141 /* Note that the w/a also requires 64 PTE of padding following the
2142 * bo. We currently fill all unused PTE with the shadow page and so
2143 * we should always have valid PTE following the scanout preventing
2144 * the VT-d warning.
2145 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002146 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002147 alignment = 256 * 1024;
2148
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002149 /*
2150 * Global gtt pte registers are special registers which actually forward
2151 * writes to a chunk of system memory. Which means that there is no risk
2152 * that the register values disappear as soon as we call
2153 * intel_runtime_pm_put(), so it is correct to wrap only the
2154 * pin/unpin/fence and not more.
2155 */
2156 intel_runtime_pm_get(dev_priv);
2157
Chris Wilson058d88c2016-08-15 10:49:06 +01002158 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002159 if (IS_ERR(vma))
2160 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161
Chris Wilson05a20d02016-08-18 17:16:55 +01002162 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002163 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2164 * fence, whereas 965+ only requires a fence if using
2165 * framebuffer compression. For simplicity, we always, when
2166 * possible, install a fence as the cost is not that onerous.
2167 *
2168 * If we fail to fence the tiled scanout, then either the
2169 * modeset will reject the change (which is highly unlikely as
2170 * the affected systems, all but one, do not have unmappable
2171 * space) or we will not be able to enable full powersaving
2172 * techniques (also likely not to apply due to various limits
2173 * FBC and the like impose on the size of the buffer, which
2174 * presumably we violated anyway with this unmappable buffer).
2175 * Anyway, it is presumably better to stumble onwards with
2176 * something and try to run the system in a "less than optimal"
2177 * mode that matches the user configuration.
2178 */
2179 if (i915_vma_get_fence(vma) == 0)
2180 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002181 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002183 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002184err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002185 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187}
2188
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002189void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002190{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002191 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192
Chris Wilson49ef5292016-08-18 17:17:00 +01002193 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002194 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002195 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002196}
2197
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002198static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2199 unsigned int rotation)
2200{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002201 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002202 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2203 else
2204 return fb->pitches[plane];
2205}
2206
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002208 * Convert the x/y offsets into a linear offset.
2209 * Only valid with 0/180 degree rotation, which is fine since linear
2210 * offset is only used with linear buffers on pre-hsw and tiled buffers
2211 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2212 */
2213u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002214 const struct intel_plane_state *state,
2215 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002218 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219 unsigned int pitch = fb->pitches[plane];
2220
2221 return y * pitch + x * cpp;
2222}
2223
2224/*
2225 * Add the x/y offsets derived from fb->offsets[] to the user
2226 * specified plane src x/y offsets. The resulting x/y offsets
2227 * specify the start of scanout from the beginning of the gtt mapping.
2228 */
2229void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002230 const struct intel_plane_state *state,
2231 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232
2233{
Ville Syrjälä29490562016-01-20 18:02:50 +02002234 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2235 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002236
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002237 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002238 *x += intel_fb->rotated[plane].x;
2239 *y += intel_fb->rotated[plane].y;
2240 } else {
2241 *x += intel_fb->normal[plane].x;
2242 *y += intel_fb->normal[plane].y;
2243 }
2244}
2245
2246/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002247 * Input tile dimensions and pitch must already be
2248 * rotated to match x and y, and in pixel units.
2249 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250static u32 _intel_adjust_tile_offset(int *x, int *y,
2251 unsigned int tile_width,
2252 unsigned int tile_height,
2253 unsigned int tile_size,
2254 unsigned int pitch_tiles,
2255 u32 old_offset,
2256 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002258 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002259 unsigned int tiles;
2260
2261 WARN_ON(old_offset & (tile_size - 1));
2262 WARN_ON(new_offset & (tile_size - 1));
2263 WARN_ON(new_offset > old_offset);
2264
2265 tiles = (old_offset - new_offset) / tile_size;
2266
2267 *y += tiles / pitch_tiles * tile_height;
2268 *x += tiles % pitch_tiles * tile_width;
2269
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002270 /* minimize x in case it got needlessly big */
2271 *y += *x / pitch_pixels * tile_height;
2272 *x %= pitch_pixels;
2273
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002274 return new_offset;
2275}
2276
2277/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 * Adjust the tile offset by moving the difference into
2279 * the x/y offsets.
2280 */
2281static u32 intel_adjust_tile_offset(int *x, int *y,
2282 const struct intel_plane_state *state, int plane,
2283 u32 old_offset, u32 new_offset)
2284{
2285 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002287 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 unsigned int rotation = state->base.rotation;
2289 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2290
2291 WARN_ON(new_offset > old_offset);
2292
Ben Widawsky2f075562017-03-24 14:29:48 -07002293 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002294 unsigned int tile_size, tile_width, tile_height;
2295 unsigned int pitch_tiles;
2296
2297 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002298 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002299
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002300 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002301 pitch_tiles = pitch / tile_height;
2302 swap(tile_width, tile_height);
2303 } else {
2304 pitch_tiles = pitch / (tile_width * cpp);
2305 }
2306
2307 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2308 tile_size, pitch_tiles,
2309 old_offset, new_offset);
2310 } else {
2311 old_offset += *y * pitch + *x * cpp;
2312
2313 *y = (old_offset - new_offset) / pitch;
2314 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2315 }
2316
2317 return new_offset;
2318}
2319
2320/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321 * Computes the linear offset to the base tile and adjusts
2322 * x, y. bytes per pixel is assumed to be a power-of-two.
2323 *
2324 * In the 90/270 rotated case, x and y are assumed
2325 * to be already rotated to match the rotated GTT view, and
2326 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002327 *
2328 * This function is used when computing the derived information
2329 * under intel_framebuffer, so using any of that information
2330 * here is not allowed. Anything under drm_framebuffer can be
2331 * used. This is why the user has to pass in the pitch since it
2332 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002333 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2335 int *x, int *y,
2336 const struct drm_framebuffer *fb, int plane,
2337 unsigned int pitch,
2338 unsigned int rotation,
2339 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002340{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002341 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002342 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002343 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002344
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345 if (alignment)
2346 alignment--;
2347
Ben Widawsky2f075562017-03-24 14:29:48 -07002348 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349 unsigned int tile_size, tile_width, tile_height;
2350 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002353 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_rows = *y / tile_height;
2363 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002364
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 tiles = *x / tile_width;
2366 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002367
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2369 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002371 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2372 tile_size, pitch_tiles,
2373 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002374 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002375 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376 offset_aligned = offset & ~alignment;
2377
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002378 *y = (offset & alignment) / pitch;
2379 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002381
2382 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002383}
2384
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002386 const struct intel_plane_state *state,
2387 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388{
Ville Syrjälä29490562016-01-20 18:02:50 +02002389 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2390 const struct drm_framebuffer *fb = state->base.fb;
2391 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002392 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002393 u32 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394
2395 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2396 rotation, alignment);
2397}
2398
2399/* Convert the fb->offset[] linear offset into x/y offsets */
2400static void intel_fb_offset_to_xy(int *x, int *y,
2401 const struct drm_framebuffer *fb, int plane)
2402{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002403 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 unsigned int pitch = fb->pitches[plane];
2405 u32 linear_offset = fb->offsets[plane];
2406
2407 *y = linear_offset / pitch;
2408 *x = linear_offset % pitch / cpp;
2409}
2410
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2412{
2413 switch (fb_modifier) {
2414 case I915_FORMAT_MOD_X_TILED:
2415 return I915_TILING_X;
2416 case I915_FORMAT_MOD_Y_TILED:
2417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä6687c902015-09-15 13:16:41 +03002423static int
2424intel_fill_fb_info(struct drm_i915_private *dev_priv,
2425 struct drm_framebuffer *fb)
2426{
2427 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2428 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2429 u32 gtt_offset_rotated = 0;
2430 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002431 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002432 unsigned int tile_size = intel_tile_size(dev_priv);
2433
2434 for (i = 0; i < num_planes; i++) {
2435 unsigned int width, height;
2436 unsigned int cpp, size;
2437 u32 offset;
2438 int x, y;
2439
Ville Syrjälä353c8592016-12-14 23:30:57 +02002440 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002441 width = drm_framebuffer_plane_width(fb->width, fb, i);
2442 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002443
2444 intel_fb_offset_to_xy(&x, &y, fb, i);
2445
2446 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002447 * The fence (if used) is aligned to the start of the object
2448 * so having the framebuffer wrap around across the edge of the
2449 * fenced region doesn't really work. We have no API to configure
2450 * the fence start offset within the object (nor could we probably
2451 * on gen2/3). So it's just easier if we just require that the
2452 * fb layout agrees with the fence layout. We already check that the
2453 * fb stride matches the fence stride elsewhere.
2454 */
2455 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2456 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002457 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2458 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002459 return -EINVAL;
2460 }
2461
2462 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463 * First pixel of the framebuffer from
2464 * the start of the normal gtt mapping.
2465 */
2466 intel_fb->normal[i].x = x;
2467 intel_fb->normal[i].y = y;
2468
2469 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002470 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002471 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472 offset /= tile_size;
2473
Ben Widawsky2f075562017-03-24 14:29:48 -07002474 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475 unsigned int tile_width, tile_height;
2476 unsigned int pitch_tiles;
2477 struct drm_rect r;
2478
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002479 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002480
2481 rot_info->plane[i].offset = offset;
2482 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2483 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2484 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2485
2486 intel_fb->rotated[i].pitch =
2487 rot_info->plane[i].height * tile_height;
2488
2489 /* how many tiles does this plane need */
2490 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2491 /*
2492 * If the plane isn't horizontally tile aligned,
2493 * we need one more tile.
2494 */
2495 if (x != 0)
2496 size++;
2497
2498 /* rotate the x/y offsets to match the GTT view */
2499 r.x1 = x;
2500 r.y1 = y;
2501 r.x2 = x + width;
2502 r.y2 = y + height;
2503 drm_rect_rotate(&r,
2504 rot_info->plane[i].width * tile_width,
2505 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002506 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507 x = r.x1;
2508 y = r.y1;
2509
2510 /* rotate the tile dimensions to match the GTT view */
2511 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2512 swap(tile_width, tile_height);
2513
2514 /*
2515 * We only keep the x/y offsets, so push all of the
2516 * gtt offset into the x/y offsets.
2517 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002518 _intel_adjust_tile_offset(&x, &y,
2519 tile_width, tile_height,
2520 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002521 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522
2523 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2524
2525 /*
2526 * First pixel of the framebuffer from
2527 * the start of the rotated gtt mapping.
2528 */
2529 intel_fb->rotated[i].x = x;
2530 intel_fb->rotated[i].y = y;
2531 } else {
2532 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2533 x * cpp, tile_size);
2534 }
2535
2536 /* how many tiles in total needed in the bo */
2537 max_size = max(max_size, offset + size);
2538 }
2539
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002540 if (max_size * tile_size > intel_fb->obj->base.size) {
2541 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2542 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 return -EINVAL;
2544 }
2545
2546 return 0;
2547}
2548
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002549static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550{
2551 switch (format) {
2552 case DISPPLANE_8BPP:
2553 return DRM_FORMAT_C8;
2554 case DISPPLANE_BGRX555:
2555 return DRM_FORMAT_XRGB1555;
2556 case DISPPLANE_BGRX565:
2557 return DRM_FORMAT_RGB565;
2558 default:
2559 case DISPPLANE_BGRX888:
2560 return DRM_FORMAT_XRGB8888;
2561 case DISPPLANE_RGBX888:
2562 return DRM_FORMAT_XBGR8888;
2563 case DISPPLANE_BGRX101010:
2564 return DRM_FORMAT_XRGB2101010;
2565 case DISPPLANE_RGBX101010:
2566 return DRM_FORMAT_XBGR2101010;
2567 }
2568}
2569
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002570static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2571{
2572 switch (format) {
2573 case PLANE_CTL_FORMAT_RGB_565:
2574 return DRM_FORMAT_RGB565;
2575 default:
2576 case PLANE_CTL_FORMAT_XRGB_8888:
2577 if (rgb_order) {
2578 if (alpha)
2579 return DRM_FORMAT_ABGR8888;
2580 else
2581 return DRM_FORMAT_XBGR8888;
2582 } else {
2583 if (alpha)
2584 return DRM_FORMAT_ARGB8888;
2585 else
2586 return DRM_FORMAT_XRGB8888;
2587 }
2588 case PLANE_CTL_FORMAT_XRGB_2101010:
2589 if (rgb_order)
2590 return DRM_FORMAT_XBGR2101010;
2591 else
2592 return DRM_FORMAT_XRGB2101010;
2593 }
2594}
2595
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002596static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002597intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2598 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002599{
2600 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002601 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002602 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002603 struct drm_i915_gem_object *obj = NULL;
2604 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002606 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2607 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2608 PAGE_SIZE);
2609
2610 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002611
Chris Wilsonff2652e2014-03-10 08:07:02 +00002612 if (plane_config->size == 0)
2613 return false;
2614
Paulo Zanoni3badb492015-09-23 12:52:23 -03002615 /* If the FB is too big, just don't use it since fbdev is not very
2616 * important and we should probably use that space with FBC or other
2617 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002618 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 return false;
2620
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002621 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002622 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002623 base_aligned,
2624 base_aligned,
2625 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002626 mutex_unlock(&dev->struct_mutex);
2627 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629
Chris Wilson3e510a82016-08-05 10:14:23 +01002630 if (plane_config->tiling == I915_TILING_X)
2631 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002632
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002633 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002634 mode_cmd.width = fb->width;
2635 mode_cmd.height = fb->height;
2636 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002637 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002638 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639
Chris Wilson24dbf512017-02-15 10:59:18 +00002640 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002641 DRM_DEBUG_KMS("intel fb init failed\n");
2642 goto out_unref_obj;
2643 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002644
Jesse Barnes484b41d2014-03-07 08:57:55 -08002645
Daniel Vetterf6936e22015-03-26 12:17:05 +01002646 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002647 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648
2649out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002650 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 return false;
2652}
2653
Daniel Vetter5a21b662016-05-24 17:13:53 +02002654/* Update plane->state->fb to match plane->fb after driver-internal updates */
2655static void
2656update_state_fb(struct drm_plane *plane)
2657{
2658 if (plane->fb == plane->state->fb)
2659 return;
2660
2661 if (plane->state->fb)
2662 drm_framebuffer_unreference(plane->state->fb);
2663 plane->state->fb = plane->fb;
2664 if (plane->state->fb)
2665 drm_framebuffer_reference(plane->state->fb);
2666}
2667
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002668static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002669intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2670 struct intel_plane_state *plane_state,
2671 bool visible)
2672{
2673 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2674
2675 plane_state->base.visible = visible;
2676
2677 /* FIXME pre-g4x don't work like this */
2678 if (visible) {
2679 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2680 crtc_state->active_planes |= BIT(plane->id);
2681 } else {
2682 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2683 crtc_state->active_planes &= ~BIT(plane->id);
2684 }
2685
2686 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2687 crtc_state->base.crtc->name,
2688 crtc_state->active_planes);
2689}
2690
2691static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002694{
2695 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002698 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002699 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002700 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002701 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2702 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002703 struct intel_plane_state *intel_state =
2704 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002705 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002706
Damien Lespiau2d140302015-02-05 17:22:18 +00002707 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002708 return;
2709
Daniel Vetterf6936e22015-03-26 12:17:05 +01002710 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002711 fb = &plane_config->fb->base;
2712 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002713 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714
Damien Lespiau2d140302015-02-05 17:22:18 +00002715 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
2717 /*
2718 * Failed to alloc the obj, check to see if we should share
2719 * an fb with another CRTC instead
2720 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002721 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002722 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723
2724 if (c == &intel_crtc->base)
2725 continue;
2726
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002727 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002728 continue;
2729
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002730 state = to_intel_plane_state(c->primary->state);
2731 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002732 continue;
2733
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002734 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2735 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002736 drm_framebuffer_reference(fb);
2737 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 }
2739 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002740
Matt Roper200757f2015-12-03 11:37:36 -08002741 /*
2742 * We've failed to reconstruct the BIOS FB. Current display state
2743 * indicates that the primary plane is visible, but has a NULL FB,
2744 * which will lead to problems later if we don't fix it up. The
2745 * simplest solution is to just disable the primary plane now and
2746 * pretend the BIOS never had it enabled.
2747 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002748 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2749 to_intel_plane_state(plane_state),
2750 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002751 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002752 trace_intel_disable_plane(primary, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002753 intel_plane->disable_plane(primary, &intel_crtc->base);
2754
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 return;
2756
2757valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002758 mutex_lock(&dev->struct_mutex);
2759 intel_state->vma =
2760 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2761 mutex_unlock(&dev->struct_mutex);
2762 if (IS_ERR(intel_state->vma)) {
2763 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2764 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2765
2766 intel_state->vma = NULL;
2767 drm_framebuffer_unreference(fb);
2768 return;
2769 }
2770
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002771 plane_state->src_x = 0;
2772 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002773 plane_state->src_w = fb->width << 16;
2774 plane_state->src_h = fb->height << 16;
2775
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002776 plane_state->crtc_x = 0;
2777 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002778 plane_state->crtc_w = fb->width;
2779 plane_state->crtc_h = fb->height;
2780
Rob Clark1638d302016-11-05 11:08:08 -04002781 intel_state->base.src = drm_plane_state_src(plane_state);
2782 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002785 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 dev_priv->preserve_bios_swizzle = true;
2787
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002788 drm_framebuffer_reference(fb);
2789 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002790 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002791
2792 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2793 to_intel_plane_state(plane_state),
2794 true);
2795
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002796 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2797 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002798}
2799
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002800static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2801 unsigned int rotation)
2802{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002803 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002804
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002805 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002806 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002807 case I915_FORMAT_MOD_X_TILED:
2808 switch (cpp) {
2809 case 8:
2810 return 4096;
2811 case 4:
2812 case 2:
2813 case 1:
2814 return 8192;
2815 default:
2816 MISSING_CASE(cpp);
2817 break;
2818 }
2819 break;
2820 case I915_FORMAT_MOD_Y_TILED:
2821 case I915_FORMAT_MOD_Yf_TILED:
2822 switch (cpp) {
2823 case 8:
2824 return 2048;
2825 case 4:
2826 return 4096;
2827 case 2:
2828 case 1:
2829 return 8192;
2830 default:
2831 MISSING_CASE(cpp);
2832 break;
2833 }
2834 break;
2835 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002836 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837 }
2838
2839 return 2048;
2840}
2841
2842static int skl_check_main_surface(struct intel_plane_state *plane_state)
2843{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 const struct drm_framebuffer *fb = plane_state->base.fb;
2845 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002846 int x = plane_state->base.src.x1 >> 16;
2847 int y = plane_state->base.src.y1 >> 16;
2848 int w = drm_rect_width(&plane_state->base.src) >> 16;
2849 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850 int max_width = skl_max_plane_width(fb, 0, rotation);
2851 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002852 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002853
2854 if (w > max_width || h > max_height) {
2855 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2856 w, h, max_width, max_height);
2857 return -EINVAL;
2858 }
2859
2860 intel_add_fb_offsets(&x, &y, plane_state, 0);
2861 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002862 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863
2864 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002865 * AUX surface offset is specified as the distance from the
2866 * main surface offset, and it must be non-negative. Make
2867 * sure that is what we will get.
2868 */
2869 if (offset > aux_offset)
2870 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2871 offset, aux_offset & ~(alignment - 1));
2872
2873 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 * When using an X-tiled surface, the plane blows up
2875 * if the x offset + width exceed the stride.
2876 *
2877 * TODO: linear and Y-tiled seem fine, Yf untested,
2878 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002879 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002880 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881
2882 while ((x + w) * cpp > fb->pitches[0]) {
2883 if (offset == 0) {
2884 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2885 return -EINVAL;
2886 }
2887
2888 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889 offset, offset - alignment);
2890 }
2891 }
2892
2893 plane_state->main.offset = offset;
2894 plane_state->main.x = x;
2895 plane_state->main.y = y;
2896
2897 return 0;
2898}
2899
Ville Syrjälä8d970652016-01-28 16:30:28 +02002900static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2901{
2902 const struct drm_framebuffer *fb = plane_state->base.fb;
2903 unsigned int rotation = plane_state->base.rotation;
2904 int max_width = skl_max_plane_width(fb, 1, rotation);
2905 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002906 int x = plane_state->base.src.x1 >> 17;
2907 int y = plane_state->base.src.y1 >> 17;
2908 int w = drm_rect_width(&plane_state->base.src) >> 17;
2909 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002910 u32 offset;
2911
2912 intel_add_fb_offsets(&x, &y, plane_state, 1);
2913 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2914
2915 /* FIXME not quite sure how/if these apply to the chroma plane */
2916 if (w > max_width || h > max_height) {
2917 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2918 w, h, max_width, max_height);
2919 return -EINVAL;
2920 }
2921
2922 plane_state->aux.offset = offset;
2923 plane_state->aux.x = x;
2924 plane_state->aux.y = y;
2925
2926 return 0;
2927}
2928
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002929int skl_check_plane_surface(struct intel_plane_state *plane_state)
2930{
2931 const struct drm_framebuffer *fb = plane_state->base.fb;
2932 unsigned int rotation = plane_state->base.rotation;
2933 int ret;
2934
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002935 if (!plane_state->base.visible)
2936 return 0;
2937
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002938 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002939 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002940 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002941 fb->width << 16, fb->height << 16,
2942 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002943
Ville Syrjälä8d970652016-01-28 16:30:28 +02002944 /*
2945 * Handle the AUX surface first since
2946 * the main surface setup depends on it.
2947 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002948 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 ret = skl_check_nv12_aux_surface(plane_state);
2950 if (ret)
2951 return ret;
2952 } else {
2953 plane_state->aux.offset = ~0xfff;
2954 plane_state->aux.x = 0;
2955 plane_state->aux.y = 0;
2956 }
2957
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002958 ret = skl_check_main_surface(plane_state);
2959 if (ret)
2960 return ret;
2961
2962 return 0;
2963}
2964
Ville Syrjälä7145f602017-03-23 21:27:07 +02002965static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2966 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002967{
Ville Syrjälä7145f602017-03-23 21:27:07 +02002968 struct drm_i915_private *dev_priv =
2969 to_i915(plane_state->base.plane->dev);
2970 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2971 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002972 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02002973 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002974
Ville Syrjälä7145f602017-03-23 21:27:07 +02002975 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002976
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002977 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2978 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02002979 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002980
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002981 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2982 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2983
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002984 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä7145f602017-03-23 21:27:07 +02002985 if (crtc->pipe == PIPE_B)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002986 dspcntr |= DISPPLANE_SEL_PIPE_B;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002987 }
2988
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002989 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002990 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002991 dspcntr |= DISPPLANE_8BPP;
2992 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002993 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002994 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002995 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002996 case DRM_FORMAT_RGB565:
2997 dspcntr |= DISPPLANE_BGRX565;
2998 break;
2999 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003000 dspcntr |= DISPPLANE_BGRX888;
3001 break;
3002 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003003 dspcntr |= DISPPLANE_RGBX888;
3004 break;
3005 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003006 dspcntr |= DISPPLANE_BGRX101010;
3007 break;
3008 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003009 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003010 break;
3011 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003012 MISSING_CASE(fb->format->format);
3013 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003014 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003015
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003016 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003017 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003018 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003019
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003020 if (rotation & DRM_ROTATE_180)
3021 dspcntr |= DISPPLANE_ROTATE_180;
3022
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003023 if (rotation & DRM_REFLECT_X)
3024 dspcntr |= DISPPLANE_MIRROR;
3025
Ville Syrjälä7145f602017-03-23 21:27:07 +02003026 return dspcntr;
3027}
3028
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003029int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003030{
3031 struct drm_i915_private *dev_priv =
3032 to_i915(plane_state->base.plane->dev);
3033 int src_x = plane_state->base.src.x1 >> 16;
3034 int src_y = plane_state->base.src.y1 >> 16;
3035 u32 offset;
3036
3037 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
3038
3039 if (INTEL_GEN(dev_priv) >= 4)
3040 offset = intel_compute_tile_offset(&src_x, &src_y,
3041 plane_state, 0);
3042 else
3043 offset = 0;
3044
3045 /* HSW/BDW do this automagically in hardware */
3046 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3047 unsigned int rotation = plane_state->base.rotation;
3048 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3049 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3050
3051 if (rotation & DRM_ROTATE_180) {
3052 src_x += src_w - 1;
3053 src_y += src_h - 1;
3054 } else if (rotation & DRM_REFLECT_X) {
3055 src_x += src_w - 1;
3056 }
3057 }
3058
3059 plane_state->main.offset = offset;
3060 plane_state->main.x = src_x;
3061 plane_state->main.y = src_y;
3062
3063 return 0;
3064}
3065
Ville Syrjälä7145f602017-03-23 21:27:07 +02003066static void i9xx_update_primary_plane(struct drm_plane *primary,
3067 const struct intel_crtc_state *crtc_state,
3068 const struct intel_plane_state *plane_state)
3069{
3070 struct drm_i915_private *dev_priv = to_i915(primary->dev);
3071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3072 struct drm_framebuffer *fb = plane_state->base.fb;
3073 int plane = intel_crtc->plane;
3074 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003075 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003076 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003077 int x = plane_state->main.x;
3078 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003079 unsigned long irqflags;
3080
Ville Syrjälä29490562016-01-20 18:02:50 +02003081 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003082
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003083 if (INTEL_GEN(dev_priv) >= 4)
3084 intel_crtc->dspaddr_offset = plane_state->main.offset;
3085 else
Ville Syrjälä6687c902015-09-15 13:16:41 +03003086 intel_crtc->dspaddr_offset = linear_offset;
3087
Paulo Zanoni2db33662015-09-14 15:20:03 -03003088 intel_crtc->adjusted_x = x;
3089 intel_crtc->adjusted_y = y;
3090
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003091 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3092
Ville Syrjälä78587de2017-03-09 17:44:32 +02003093 if (INTEL_GEN(dev_priv) < 4) {
3094 /* pipesrc and dspsize control the size that is scaled from,
3095 * which should always be the user's requested size.
3096 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003097 I915_WRITE_FW(DSPSIZE(plane),
3098 ((crtc_state->pipe_src_h - 1) << 16) |
3099 (crtc_state->pipe_src_w - 1));
3100 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003101 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003102 I915_WRITE_FW(PRIMSIZE(plane),
3103 ((crtc_state->pipe_src_h - 1) << 16) |
3104 (crtc_state->pipe_src_w - 1));
3105 I915_WRITE_FW(PRIMPOS(plane), 0);
3106 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003107 }
3108
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003109 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303110
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003111 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003112 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3113 I915_WRITE_FW(DSPSURF(plane),
3114 intel_plane_ggtt_offset(plane_state) +
3115 intel_crtc->dspaddr_offset);
3116 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3117 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003118 I915_WRITE_FW(DSPSURF(plane),
3119 intel_plane_ggtt_offset(plane_state) +
3120 intel_crtc->dspaddr_offset);
3121 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3122 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003123 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003124 I915_WRITE_FW(DSPADDR(plane),
3125 intel_plane_ggtt_offset(plane_state) +
3126 intel_crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003127 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003128 POSTING_READ_FW(reg);
3129
3130 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131}
3132
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003133static void i9xx_disable_primary_plane(struct drm_plane *primary,
3134 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003135{
3136 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003137 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003139 int plane = intel_crtc->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003140 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003141
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003142 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3143
3144 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003145 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003146 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003147 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003148 I915_WRITE_FW(DSPADDR(plane), 0);
3149 POSTING_READ_FW(DSPCNTR(plane));
3150
3151 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003152}
3153
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003154static u32
3155intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003156{
Ben Widawsky2f075562017-03-24 14:29:48 -07003157 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003158 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003159 else
3160 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003161}
3162
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003163static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3164{
3165 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003166 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003167
3168 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3169 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3170 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003171}
3172
Chandra Kondurua1b22782015-04-07 15:28:45 -07003173/*
3174 * This function detaches (aka. unbinds) unused scalers in hardware
3175 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003176static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003177{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003178 struct intel_crtc_scaler_state *scaler_state;
3179 int i;
3180
Chandra Kondurua1b22782015-04-07 15:28:45 -07003181 scaler_state = &intel_crtc->config->scaler_state;
3182
3183 /* loop through and disable scalers that aren't in use */
3184 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003185 if (!scaler_state->scalers[i].in_use)
3186 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003187 }
3188}
3189
Ville Syrjäläd2196772016-01-28 18:33:11 +02003190u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3191 unsigned int rotation)
3192{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003193 u32 stride;
3194
3195 if (plane >= fb->format->num_planes)
3196 return 0;
3197
3198 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003199
3200 /*
3201 * The stride is either expressed as a multiple of 64 bytes chunks for
3202 * linear buffers or in number of tiles for tiled buffers.
3203 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003204 if (drm_rotation_90_or_270(rotation))
3205 stride /= intel_tile_height(fb, plane);
3206 else
3207 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003208
3209 return stride;
3210}
3211
Ville Syrjälä2e881262017-03-17 23:17:56 +02003212static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003213{
Chandra Konduru6156a452015-04-27 13:48:39 -07003214 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003215 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003216 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003217 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003218 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003219 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003220 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003221 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003222 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003223 /*
3224 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3225 * to be already pre-multiplied. We need to add a knob (or a different
3226 * DRM_FORMAT) for user-space to configure that.
3227 */
3228 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003229 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003230 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003231 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003232 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003233 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003234 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003235 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003236 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003237 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003238 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003239 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003240 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003241 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003243 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003244 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003245 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003246 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003247 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003248 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003249
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003250 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003251}
3252
Ville Syrjälä2e881262017-03-17 23:17:56 +02003253static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003254{
Chandra Konduru6156a452015-04-27 13:48:39 -07003255 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003256 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003257 break;
3258 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003259 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003260 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003261 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003262 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003263 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003264 default:
3265 MISSING_CASE(fb_modifier);
3266 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003267
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003268 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003269}
3270
Ville Syrjälä2e881262017-03-17 23:17:56 +02003271static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003272{
Chandra Konduru6156a452015-04-27 13:48:39 -07003273 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003274 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003275 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303276 /*
3277 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3278 * while i915 HW rotation is clockwise, thats why this swapping.
3279 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003280 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303281 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003282 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003283 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003284 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303285 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003286 default:
3287 MISSING_CASE(rotation);
3288 }
3289
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003290 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003291}
3292
Ville Syrjälä2e881262017-03-17 23:17:56 +02003293u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3294 const struct intel_plane_state *plane_state)
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003295{
3296 struct drm_i915_private *dev_priv =
3297 to_i915(plane_state->base.plane->dev);
3298 const struct drm_framebuffer *fb = plane_state->base.fb;
3299 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003300 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003301 u32 plane_ctl;
3302
3303 plane_ctl = PLANE_CTL_ENABLE;
3304
3305 if (!IS_GEMINILAKE(dev_priv)) {
3306 plane_ctl |=
3307 PLANE_CTL_PIPE_GAMMA_ENABLE |
3308 PLANE_CTL_PIPE_CSC_ENABLE |
3309 PLANE_CTL_PLANE_GAMMA_DISABLE;
3310 }
3311
3312 plane_ctl |= skl_plane_ctl_format(fb->format->format);
3313 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
3314 plane_ctl |= skl_plane_ctl_rotation(rotation);
3315
Ville Syrjälä2e881262017-03-17 23:17:56 +02003316 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3317 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3318 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3319 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3320
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003321 return plane_ctl;
3322}
3323
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003324static void skylake_update_primary_plane(struct drm_plane *plane,
3325 const struct intel_crtc_state *crtc_state,
3326 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003327{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003328 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003329 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3331 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003332 enum plane_id plane_id = to_intel_plane(plane)->id;
3333 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003334 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003335 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003336 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003337 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003338 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003339 int src_x = plane_state->main.x;
3340 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003341 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3342 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3343 int dst_x = plane_state->base.dst.x1;
3344 int dst_y = plane_state->base.dst.y1;
3345 int dst_w = drm_rect_width(&plane_state->base.dst);
3346 int dst_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003347 unsigned long irqflags;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003348
Ville Syrjälä6687c902015-09-15 13:16:41 +03003349 /* Sizes are 0 based */
3350 src_w--;
3351 src_h--;
3352 dst_w--;
3353 dst_h--;
3354
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003355 intel_crtc->dspaddr_offset = surf_addr;
3356
Ville Syrjälä6687c902015-09-15 13:16:41 +03003357 intel_crtc->adjusted_x = src_x;
3358 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003359
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003360 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3361
Ville Syrjälä78587de2017-03-09 17:44:32 +02003362 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003363 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3364 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3365 PLANE_COLOR_PIPE_CSC_ENABLE |
3366 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003367 }
3368
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003369 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3370 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3371 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3372 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003373
3374 if (scaler_id >= 0) {
3375 uint32_t ps_ctrl = 0;
3376
3377 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003378 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003379 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003380 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3381 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3382 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3383 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3384 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003385 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003386 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003387 }
3388
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003389 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3390 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003391
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003392 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3393
3394 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395}
3396
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003397static void skylake_disable_primary_plane(struct drm_plane *primary,
3398 struct drm_crtc *crtc)
3399{
3400 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003401 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003402 enum plane_id plane_id = to_intel_plane(primary)->id;
3403 enum pipe pipe = to_intel_plane(primary)->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003404 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003405
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003406 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3407
3408 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3409 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3410 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3411
3412 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003413}
3414
Daniel Vetter5a21b662016-05-24 17:13:53 +02003415static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3416{
3417 struct intel_crtc *crtc;
3418
Chris Wilson91c8a322016-07-05 10:40:23 +01003419 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003420 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3421}
3422
Ville Syrjälä75147472014-11-24 18:28:11 +02003423static void intel_update_primary_planes(struct drm_device *dev)
3424{
Ville Syrjälä75147472014-11-24 18:28:11 +02003425 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003426
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003427 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003428 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003429 struct intel_plane_state *plane_state =
3430 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003431
Ville Syrjälä72259532017-03-02 19:15:05 +02003432 if (plane_state->base.visible) {
3433 trace_intel_update_plane(&plane->base,
3434 to_intel_crtc(crtc));
3435
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003436 plane->update_plane(&plane->base,
3437 to_intel_crtc_state(crtc->state),
3438 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003439 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003440 }
3441}
3442
Maarten Lankhorst73974892016-08-05 23:28:27 +03003443static int
3444__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003445 struct drm_atomic_state *state,
3446 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003447{
3448 struct drm_crtc_state *crtc_state;
3449 struct drm_crtc *crtc;
3450 int i, ret;
3451
3452 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003453 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003454
3455 if (!state)
3456 return 0;
3457
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003458 /*
3459 * We've duplicated the state, pointers to the old state are invalid.
3460 *
3461 * Don't attempt to use the old state until we commit the duplicated state.
3462 */
3463 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003464 /*
3465 * Force recalculation even if we restore
3466 * current state. With fast modeset this may not result
3467 * in a modeset when the state is compatible.
3468 */
3469 crtc_state->mode_changed = true;
3470 }
3471
3472 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003473 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3474 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003475
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003476 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003477
3478 WARN_ON(ret == -EDEADLK);
3479 return ret;
3480}
3481
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003482static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3483{
Ville Syrjäläae981042016-08-05 23:28:30 +03003484 return intel_has_gpu_reset(dev_priv) &&
3485 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003486}
3487
Chris Wilsonc0336662016-05-06 15:40:21 +01003488void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003489{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003490 struct drm_device *dev = &dev_priv->drm;
3491 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3492 struct drm_atomic_state *state;
3493 int ret;
3494
Maarten Lankhorst73974892016-08-05 23:28:27 +03003495 /*
3496 * Need mode_config.mutex so that we don't
3497 * trample ongoing ->detect() and whatnot.
3498 */
3499 mutex_lock(&dev->mode_config.mutex);
3500 drm_modeset_acquire_init(ctx, 0);
3501 while (1) {
3502 ret = drm_modeset_lock_all_ctx(dev, ctx);
3503 if (ret != -EDEADLK)
3504 break;
3505
3506 drm_modeset_backoff(ctx);
3507 }
3508
3509 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003510 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003511 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003512 return;
3513
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003514 /*
3515 * Disabling the crtcs gracefully seems nicer. Also the
3516 * g33 docs say we should at least disable all the planes.
3517 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003518 state = drm_atomic_helper_duplicate_state(dev, ctx);
3519 if (IS_ERR(state)) {
3520 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003521 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003522 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003523 }
3524
3525 ret = drm_atomic_helper_disable_all(dev, ctx);
3526 if (ret) {
3527 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003528 drm_atomic_state_put(state);
3529 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003530 }
3531
3532 dev_priv->modeset_restore_state = state;
3533 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003534}
3535
Chris Wilsonc0336662016-05-06 15:40:21 +01003536void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003537{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003538 struct drm_device *dev = &dev_priv->drm;
3539 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3540 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3541 int ret;
3542
Daniel Vetter5a21b662016-05-24 17:13:53 +02003543 /*
3544 * Flips in the rings will be nuked by the reset,
3545 * so complete all pending flips so that user space
3546 * will get its events and not get stuck.
3547 */
3548 intel_complete_page_flips(dev_priv);
3549
Maarten Lankhorst73974892016-08-05 23:28:27 +03003550 dev_priv->modeset_restore_state = NULL;
3551
Ville Syrjälä75147472014-11-24 18:28:11 +02003552 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003553 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003554 if (!state) {
3555 /*
3556 * Flips in the rings have been nuked by the reset,
3557 * so update the base address of all primary
3558 * planes to the the last fb to make sure we're
3559 * showing the correct fb after a reset.
3560 *
3561 * FIXME: Atomic will make this obsolete since we won't schedule
3562 * CS-based flips (which might get lost in gpu resets) any more.
3563 */
3564 intel_update_primary_planes(dev);
3565 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003566 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003567 if (ret)
3568 DRM_ERROR("Restoring old state failed with %i\n", ret);
3569 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003570 } else {
3571 /*
3572 * The display has been reset as well,
3573 * so need a full re-initialization.
3574 */
3575 intel_runtime_pm_disable_interrupts(dev_priv);
3576 intel_runtime_pm_enable_interrupts(dev_priv);
3577
Imre Deak51f59202016-09-14 13:04:13 +03003578 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003579 intel_modeset_init_hw(dev);
3580
3581 spin_lock_irq(&dev_priv->irq_lock);
3582 if (dev_priv->display.hpd_irq_setup)
3583 dev_priv->display.hpd_irq_setup(dev_priv);
3584 spin_unlock_irq(&dev_priv->irq_lock);
3585
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003586 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003587 if (ret)
3588 DRM_ERROR("Restoring old state failed with %i\n", ret);
3589
3590 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003591 }
3592
Chris Wilson08536952016-10-14 13:18:18 +01003593 if (state)
3594 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003595 drm_modeset_drop_locks(ctx);
3596 drm_modeset_acquire_fini(ctx);
3597 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003598}
3599
Chris Wilson8af29b02016-09-09 14:11:47 +01003600static bool abort_flip_on_reset(struct intel_crtc *crtc)
3601{
3602 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3603
Chris Wilson8c185ec2017-03-16 17:13:02 +00003604 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003605 return true;
3606
3607 if (crtc->reset_count != i915_reset_count(error))
3608 return true;
3609
3610 return false;
3611}
3612
Chris Wilson7d5e3792014-03-04 13:15:08 +00003613static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3614{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003615 struct drm_device *dev = crtc->dev;
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003617 bool pending;
3618
Chris Wilson8af29b02016-09-09 14:11:47 +01003619 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003620 return false;
3621
3622 spin_lock_irq(&dev->event_lock);
3623 pending = to_intel_crtc(crtc)->flip_work != NULL;
3624 spin_unlock_irq(&dev->event_lock);
3625
3626 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003627}
3628
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003629static void intel_update_pipe_config(struct intel_crtc *crtc,
3630 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003631{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003632 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003633 struct intel_crtc_state *pipe_config =
3634 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003635
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003636 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3637 crtc->base.mode = crtc->base.state->mode;
3638
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003639 /*
3640 * Update pipe size and adjust fitter if needed: the reason for this is
3641 * that in compute_mode_changes we check the native mode (not the pfit
3642 * mode) to see if we can flip rather than do a full mode set. In the
3643 * fastboot case, we'll flip, but if we don't update the pipesrc and
3644 * pfit state, we'll end up with a big fb scanned out into the wrong
3645 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003646 */
3647
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003648 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003649 ((pipe_config->pipe_src_w - 1) << 16) |
3650 (pipe_config->pipe_src_h - 1));
3651
3652 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003653 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003654 skl_detach_scalers(crtc);
3655
3656 if (pipe_config->pch_pfit.enabled)
3657 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003658 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003659 if (pipe_config->pch_pfit.enabled)
3660 ironlake_pfit_enable(crtc);
3661 else if (old_crtc_state->pch_pfit.enabled)
3662 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003663 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003664}
3665
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003666static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003667{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003668 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003669 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003670 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003671 i915_reg_t reg;
3672 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003673
3674 /* enable normal train */
3675 reg = FDI_TX_CTL(pipe);
3676 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003677 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003678 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3679 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003680 } else {
3681 temp &= ~FDI_LINK_TRAIN_NONE;
3682 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003683 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003684 I915_WRITE(reg, temp);
3685
3686 reg = FDI_RX_CTL(pipe);
3687 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003688 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003689 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3690 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3691 } else {
3692 temp &= ~FDI_LINK_TRAIN_NONE;
3693 temp |= FDI_LINK_TRAIN_NONE;
3694 }
3695 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3696
3697 /* wait one idle pattern time */
3698 POSTING_READ(reg);
3699 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003700
3701 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003702 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003703 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3704 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003705}
3706
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003707/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003708static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3709 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003710{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003711 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003712 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003713 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003714 i915_reg_t reg;
3715 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003716
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003717 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003718 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003719
Adam Jacksone1a44742010-06-25 15:32:14 -04003720 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3721 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003722 reg = FDI_RX_IMR(pipe);
3723 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003724 temp &= ~FDI_RX_SYMBOL_LOCK;
3725 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 I915_WRITE(reg, temp);
3727 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003728 udelay(150);
3729
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003730 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003731 reg = FDI_TX_CTL(pipe);
3732 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003733 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003734 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003735 temp &= ~FDI_LINK_TRAIN_NONE;
3736 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003737 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003738
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 reg = FDI_RX_CTL(pipe);
3740 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003741 temp &= ~FDI_LINK_TRAIN_NONE;
3742 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3744
3745 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003746 udelay(150);
3747
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003748 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003749 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3750 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3751 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003752
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003754 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003756 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3757
3758 if ((temp & FDI_RX_BIT_LOCK)) {
3759 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003761 break;
3762 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003763 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003764 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003766
3767 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003768 reg = FDI_TX_CTL(pipe);
3769 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003770 temp &= ~FDI_LINK_TRAIN_NONE;
3771 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773
Chris Wilson5eddb702010-09-11 13:48:45 +01003774 reg = FDI_RX_CTL(pipe);
3775 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776 temp &= ~FDI_LINK_TRAIN_NONE;
3777 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 I915_WRITE(reg, temp);
3779
3780 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781 udelay(150);
3782
Chris Wilson5eddb702010-09-11 13:48:45 +01003783 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003784 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3787
3788 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003790 DRM_DEBUG_KMS("FDI train 2 done.\n");
3791 break;
3792 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003793 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003794 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003796
3797 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003798
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799}
3800
Akshay Joshi0206e352011-08-16 15:34:10 -04003801static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003802 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3803 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3804 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3805 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3806};
3807
3808/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003809static void gen6_fdi_link_train(struct intel_crtc *crtc,
3810 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003812 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003813 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003814 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003815 i915_reg_t reg;
3816 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817
Adam Jacksone1a44742010-06-25 15:32:14 -04003818 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3819 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 reg = FDI_RX_IMR(pipe);
3821 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 temp &= ~FDI_RX_SYMBOL_LOCK;
3823 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003824 I915_WRITE(reg, temp);
3825
3826 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003827 udelay(150);
3828
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003829 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 reg = FDI_TX_CTL(pipe);
3831 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003832 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003833 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_1;
3836 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3837 /* SNB-B */
3838 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840
Daniel Vetterd74cf322012-10-26 10:58:13 +02003841 I915_WRITE(FDI_RX_MISC(pipe),
3842 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3843
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003846 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3849 } else {
3850 temp &= ~FDI_LINK_TRAIN_NONE;
3851 temp |= FDI_LINK_TRAIN_PATTERN_1;
3852 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003853 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3854
3855 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003856 udelay(150);
3857
Akshay Joshi0206e352011-08-16 15:34:10 -04003858 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 reg = FDI_TX_CTL(pipe);
3860 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3862 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003863 I915_WRITE(reg, temp);
3864
3865 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866 udelay(500);
3867
Sean Paulfa37d392012-03-02 12:53:39 -05003868 for (retry = 0; retry < 5; retry++) {
3869 reg = FDI_RX_IIR(pipe);
3870 temp = I915_READ(reg);
3871 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3872 if (temp & FDI_RX_BIT_LOCK) {
3873 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3874 DRM_DEBUG_KMS("FDI train 1 done.\n");
3875 break;
3876 }
3877 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878 }
Sean Paulfa37d392012-03-02 12:53:39 -05003879 if (retry < 5)
3880 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003881 }
3882 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003883 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003884
3885 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003886 reg = FDI_TX_CTL(pipe);
3887 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888 temp &= ~FDI_LINK_TRAIN_NONE;
3889 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003890 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3892 /* SNB-B */
3893 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3894 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003896
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 reg = FDI_RX_CTL(pipe);
3898 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003899 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3901 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3902 } else {
3903 temp &= ~FDI_LINK_TRAIN_NONE;
3904 temp |= FDI_LINK_TRAIN_PATTERN_2;
3905 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003906 I915_WRITE(reg, temp);
3907
3908 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909 udelay(150);
3910
Akshay Joshi0206e352011-08-16 15:34:10 -04003911 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003912 reg = FDI_TX_CTL(pipe);
3913 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3915 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 I915_WRITE(reg, temp);
3917
3918 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 udelay(500);
3920
Sean Paulfa37d392012-03-02 12:53:39 -05003921 for (retry = 0; retry < 5; retry++) {
3922 reg = FDI_RX_IIR(pipe);
3923 temp = I915_READ(reg);
3924 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3925 if (temp & FDI_RX_SYMBOL_LOCK) {
3926 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3927 DRM_DEBUG_KMS("FDI train 2 done.\n");
3928 break;
3929 }
3930 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 }
Sean Paulfa37d392012-03-02 12:53:39 -05003932 if (retry < 5)
3933 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934 }
3935 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003936 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937
3938 DRM_DEBUG_KMS("FDI train done.\n");
3939}
3940
Jesse Barnes357555c2011-04-28 15:09:55 -07003941/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003942static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3943 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003944{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003945 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003946 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003947 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003948 i915_reg_t reg;
3949 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003950
3951 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3952 for train result */
3953 reg = FDI_RX_IMR(pipe);
3954 temp = I915_READ(reg);
3955 temp &= ~FDI_RX_SYMBOL_LOCK;
3956 temp &= ~FDI_RX_BIT_LOCK;
3957 I915_WRITE(reg, temp);
3958
3959 POSTING_READ(reg);
3960 udelay(150);
3961
Daniel Vetter01a415f2012-10-27 15:58:40 +02003962 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3963 I915_READ(FDI_RX_IIR(pipe)));
3964
Jesse Barnes139ccd32013-08-19 11:04:55 -07003965 /* Try each vswing and preemphasis setting twice before moving on */
3966 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3967 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003968 reg = FDI_TX_CTL(pipe);
3969 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003970 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3971 temp &= ~FDI_TX_ENABLE;
3972 I915_WRITE(reg, temp);
3973
3974 reg = FDI_RX_CTL(pipe);
3975 temp = I915_READ(reg);
3976 temp &= ~FDI_LINK_TRAIN_AUTO;
3977 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3978 temp &= ~FDI_RX_ENABLE;
3979 I915_WRITE(reg, temp);
3980
3981 /* enable CPU FDI TX and PCH FDI RX */
3982 reg = FDI_TX_CTL(pipe);
3983 temp = I915_READ(reg);
3984 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003985 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003986 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003987 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003988 temp |= snb_b_fdi_train_param[j/2];
3989 temp |= FDI_COMPOSITE_SYNC;
3990 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3991
3992 I915_WRITE(FDI_RX_MISC(pipe),
3993 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3994
3995 reg = FDI_RX_CTL(pipe);
3996 temp = I915_READ(reg);
3997 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3998 temp |= FDI_COMPOSITE_SYNC;
3999 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4000
4001 POSTING_READ(reg);
4002 udelay(1); /* should be 0.5us */
4003
4004 for (i = 0; i < 4; i++) {
4005 reg = FDI_RX_IIR(pipe);
4006 temp = I915_READ(reg);
4007 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4008
4009 if (temp & FDI_RX_BIT_LOCK ||
4010 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4011 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4012 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4013 i);
4014 break;
4015 }
4016 udelay(1); /* should be 0.5us */
4017 }
4018 if (i == 4) {
4019 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4020 continue;
4021 }
4022
4023 /* Train 2 */
4024 reg = FDI_TX_CTL(pipe);
4025 temp = I915_READ(reg);
4026 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4027 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4028 I915_WRITE(reg, temp);
4029
4030 reg = FDI_RX_CTL(pipe);
4031 temp = I915_READ(reg);
4032 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4033 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004034 I915_WRITE(reg, temp);
4035
4036 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004037 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004038
Jesse Barnes139ccd32013-08-19 11:04:55 -07004039 for (i = 0; i < 4; i++) {
4040 reg = FDI_RX_IIR(pipe);
4041 temp = I915_READ(reg);
4042 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004043
Jesse Barnes139ccd32013-08-19 11:04:55 -07004044 if (temp & FDI_RX_SYMBOL_LOCK ||
4045 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4046 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4047 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4048 i);
4049 goto train_done;
4050 }
4051 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004052 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004053 if (i == 4)
4054 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004055 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004056
Jesse Barnes139ccd32013-08-19 11:04:55 -07004057train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004058 DRM_DEBUG_KMS("FDI train done.\n");
4059}
4060
Daniel Vetter88cefb62012-08-12 19:27:14 +02004061static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004062{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004063 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004064 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004065 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004066 i915_reg_t reg;
4067 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004068
Jesse Barnes0e23b992010-09-10 11:10:00 -07004069 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004070 reg = FDI_RX_CTL(pipe);
4071 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004072 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004073 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004074 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004075 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4076
4077 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004078 udelay(200);
4079
4080 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004081 temp = I915_READ(reg);
4082 I915_WRITE(reg, temp | FDI_PCDCLK);
4083
4084 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004085 udelay(200);
4086
Paulo Zanoni20749732012-11-23 15:30:38 -02004087 /* Enable CPU FDI TX PLL, always on for Ironlake */
4088 reg = FDI_TX_CTL(pipe);
4089 temp = I915_READ(reg);
4090 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4091 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004092
Paulo Zanoni20749732012-11-23 15:30:38 -02004093 POSTING_READ(reg);
4094 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004095 }
4096}
4097
Daniel Vetter88cefb62012-08-12 19:27:14 +02004098static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4099{
4100 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004101 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004102 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004103 i915_reg_t reg;
4104 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004105
4106 /* Switch from PCDclk to Rawclk */
4107 reg = FDI_RX_CTL(pipe);
4108 temp = I915_READ(reg);
4109 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4110
4111 /* Disable CPU FDI TX PLL */
4112 reg = FDI_TX_CTL(pipe);
4113 temp = I915_READ(reg);
4114 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4115
4116 POSTING_READ(reg);
4117 udelay(100);
4118
4119 reg = FDI_RX_CTL(pipe);
4120 temp = I915_READ(reg);
4121 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4122
4123 /* Wait for the clocks to turn off. */
4124 POSTING_READ(reg);
4125 udelay(100);
4126}
4127
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004128static void ironlake_fdi_disable(struct drm_crtc *crtc)
4129{
4130 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004131 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4133 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004134 i915_reg_t reg;
4135 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004136
4137 /* disable CPU FDI tx and PCH FDI rx */
4138 reg = FDI_TX_CTL(pipe);
4139 temp = I915_READ(reg);
4140 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4141 POSTING_READ(reg);
4142
4143 reg = FDI_RX_CTL(pipe);
4144 temp = I915_READ(reg);
4145 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004146 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004147 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4148
4149 POSTING_READ(reg);
4150 udelay(100);
4151
4152 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004153 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004154 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004155
4156 /* still set train pattern 1 */
4157 reg = FDI_TX_CTL(pipe);
4158 temp = I915_READ(reg);
4159 temp &= ~FDI_LINK_TRAIN_NONE;
4160 temp |= FDI_LINK_TRAIN_PATTERN_1;
4161 I915_WRITE(reg, temp);
4162
4163 reg = FDI_RX_CTL(pipe);
4164 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004165 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004166 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4167 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4168 } else {
4169 temp &= ~FDI_LINK_TRAIN_NONE;
4170 temp |= FDI_LINK_TRAIN_PATTERN_1;
4171 }
4172 /* BPC in FDI rx is consistent with that in PIPECONF */
4173 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004174 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004175 I915_WRITE(reg, temp);
4176
4177 POSTING_READ(reg);
4178 udelay(100);
4179}
4180
Chris Wilson49d73912016-11-29 09:50:08 +00004181bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004182{
4183 struct intel_crtc *crtc;
4184
4185 /* Note that we don't need to be called with mode_config.lock here
4186 * as our list of CRTC objects is static for the lifetime of the
4187 * device and so cannot disappear as we iterate. Similarly, we can
4188 * happily treat the predicates as racy, atomic checks as userspace
4189 * cannot claim and pin a new fb without at least acquring the
4190 * struct_mutex and so serialising with us.
4191 */
Chris Wilson49d73912016-11-29 09:50:08 +00004192 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004193 if (atomic_read(&crtc->unpin_work_count) == 0)
4194 continue;
4195
Daniel Vetter5a21b662016-05-24 17:13:53 +02004196 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004197 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004198
4199 return true;
4200 }
4201
4202 return false;
4203}
4204
Daniel Vetter5a21b662016-05-24 17:13:53 +02004205static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004206{
4207 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004208 struct intel_flip_work *work = intel_crtc->flip_work;
4209
4210 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004211
4212 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004213 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004214
4215 drm_crtc_vblank_put(&intel_crtc->base);
4216
Daniel Vetter5a21b662016-05-24 17:13:53 +02004217 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004218 trace_i915_flip_complete(intel_crtc->plane,
4219 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004220
4221 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004222}
4223
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004224static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004225{
Chris Wilson0f911282012-04-17 10:05:38 +01004226 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004227 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004228 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004229
Daniel Vetter2c10d572012-12-20 21:24:07 +01004230 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004231
4232 ret = wait_event_interruptible_timeout(
4233 dev_priv->pending_flip_queue,
4234 !intel_crtc_has_pending_flip(crtc),
4235 60*HZ);
4236
4237 if (ret < 0)
4238 return ret;
4239
Daniel Vetter5a21b662016-05-24 17:13:53 +02004240 if (ret == 0) {
4241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4242 struct intel_flip_work *work;
4243
4244 spin_lock_irq(&dev->event_lock);
4245 work = intel_crtc->flip_work;
4246 if (work && !is_mmio_work(work)) {
4247 WARN_ONCE(1, "Removing stuck page flip\n");
4248 page_flip_completed(intel_crtc);
4249 }
4250 spin_unlock_irq(&dev->event_lock);
4251 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004252
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004253 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004254}
4255
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004256void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004257{
4258 u32 temp;
4259
4260 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4261
4262 mutex_lock(&dev_priv->sb_lock);
4263
4264 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4265 temp |= SBI_SSCCTL_DISABLE;
4266 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4267
4268 mutex_unlock(&dev_priv->sb_lock);
4269}
4270
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004271/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004272static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004273{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004274 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4275 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004276 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4277 u32 temp;
4278
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004279 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004280
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004281 /* The iCLK virtual clock root frequency is in MHz,
4282 * but the adjusted_mode->crtc_clock in in KHz. To get the
4283 * divisors, it is necessary to divide one by another, so we
4284 * convert the virtual clock precision to KHz here for higher
4285 * precision.
4286 */
4287 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004288 u32 iclk_virtual_root_freq = 172800 * 1000;
4289 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004290 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004291
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004292 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4293 clock << auxdiv);
4294 divsel = (desired_divisor / iclk_pi_range) - 2;
4295 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004296
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004297 /*
4298 * Near 20MHz is a corner case which is
4299 * out of range for the 7-bit divisor
4300 */
4301 if (divsel <= 0x7f)
4302 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004303 }
4304
4305 /* This should not happen with any sane values */
4306 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4307 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4308 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4309 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4310
4311 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004312 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004313 auxdiv,
4314 divsel,
4315 phasedir,
4316 phaseinc);
4317
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004318 mutex_lock(&dev_priv->sb_lock);
4319
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004320 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004321 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004322 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4323 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4324 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4325 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4326 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4327 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004328 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329
4330 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004331 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004332 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4333 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004334 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004335
4336 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004337 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004338 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004339 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004340
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004341 mutex_unlock(&dev_priv->sb_lock);
4342
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004343 /* Wait for initialization time */
4344 udelay(24);
4345
4346 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4347}
4348
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004349int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4350{
4351 u32 divsel, phaseinc, auxdiv;
4352 u32 iclk_virtual_root_freq = 172800 * 1000;
4353 u32 iclk_pi_range = 64;
4354 u32 desired_divisor;
4355 u32 temp;
4356
4357 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4358 return 0;
4359
4360 mutex_lock(&dev_priv->sb_lock);
4361
4362 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4363 if (temp & SBI_SSCCTL_DISABLE) {
4364 mutex_unlock(&dev_priv->sb_lock);
4365 return 0;
4366 }
4367
4368 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4369 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4370 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4371 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4372 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4373
4374 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4375 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4376 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4377
4378 mutex_unlock(&dev_priv->sb_lock);
4379
4380 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4381
4382 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4383 desired_divisor << auxdiv);
4384}
4385
Daniel Vetter275f01b22013-05-03 11:49:47 +02004386static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4387 enum pipe pch_transcoder)
4388{
4389 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004390 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004391 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004392
4393 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4394 I915_READ(HTOTAL(cpu_transcoder)));
4395 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4396 I915_READ(HBLANK(cpu_transcoder)));
4397 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4398 I915_READ(HSYNC(cpu_transcoder)));
4399
4400 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4401 I915_READ(VTOTAL(cpu_transcoder)));
4402 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4403 I915_READ(VBLANK(cpu_transcoder)));
4404 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4405 I915_READ(VSYNC(cpu_transcoder)));
4406 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4407 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4408}
4409
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004410static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004411{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004412 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004413 uint32_t temp;
4414
4415 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004416 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004417 return;
4418
4419 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4420 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4421
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004422 temp &= ~FDI_BC_BIFURCATION_SELECT;
4423 if (enable)
4424 temp |= FDI_BC_BIFURCATION_SELECT;
4425
4426 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004427 I915_WRITE(SOUTH_CHICKEN1, temp);
4428 POSTING_READ(SOUTH_CHICKEN1);
4429}
4430
4431static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4432{
4433 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004434
4435 switch (intel_crtc->pipe) {
4436 case PIPE_A:
4437 break;
4438 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004439 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004440 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004441 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004442 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004443
4444 break;
4445 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004446 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004447
4448 break;
4449 default:
4450 BUG();
4451 }
4452}
4453
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004454/* Return which DP Port should be selected for Transcoder DP control */
4455static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004456intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004457{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004458 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004459 struct intel_encoder *encoder;
4460
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004461 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004462 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004463 encoder->type == INTEL_OUTPUT_EDP)
4464 return enc_to_dig_port(&encoder->base)->port;
4465 }
4466
4467 return -1;
4468}
4469
Jesse Barnesf67a5592011-01-05 10:31:48 -08004470/*
4471 * Enable PCH resources required for PCH ports:
4472 * - PCH PLLs
4473 * - FDI training & RX/TX
4474 * - update transcoder timings
4475 * - DP transcoding bits
4476 * - transcoder
4477 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004478static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004479{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004480 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004481 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004482 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004483 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004484 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004485
Daniel Vetterab9412b2013-05-03 11:49:46 +02004486 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004487
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004488 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004489 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004490
Daniel Vettercd986ab2012-10-26 10:58:12 +02004491 /* Write the TU size bits before fdi link training, so that error
4492 * detection works. */
4493 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4494 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4495
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004496 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004497 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004498
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004499 /* We need to program the right clock selection before writing the pixel
4500 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004501 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004502 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004503
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004504 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004505 temp |= TRANS_DPLL_ENABLE(pipe);
4506 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004507 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004508 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004509 temp |= sel;
4510 else
4511 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004512 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004513 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004514
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004515 /* XXX: pch pll's can be enabled any time before we enable the PCH
4516 * transcoder, and we actually should do this to not upset any PCH
4517 * transcoder that already use the clock when we share it.
4518 *
4519 * Note that enable_shared_dpll tries to do the right thing, but
4520 * get_shared_dpll unconditionally resets the pll - we need that to have
4521 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004522 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004523
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004524 /* set transcoder timing, panel must allow it */
4525 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004526 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004527
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004528 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004529
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004530 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004531 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004532 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004533 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004534 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004535 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004536 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004537 temp = I915_READ(reg);
4538 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004539 TRANS_DP_SYNC_MASK |
4540 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004541 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004542 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004543
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004544 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004545 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004546 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004547 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004548
4549 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004550 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004551 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004552 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004553 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004554 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004555 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004556 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004557 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004558 break;
4559 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004560 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004561 }
4562
Chris Wilson5eddb702010-09-11 13:48:45 +01004563 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564 }
4565
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004566 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004567}
4568
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004569static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004570{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004571 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004572 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004573 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004574
Daniel Vetterab9412b2013-05-03 11:49:46 +02004575 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004576
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004577 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004578
Paulo Zanoni0540e482012-10-31 18:12:40 -02004579 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004580 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004581
Paulo Zanoni937bb612012-10-31 18:12:47 -02004582 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004583}
4584
Daniel Vettera1520312013-05-03 11:49:50 +02004585static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004586{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004587 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004588 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004589 u32 temp;
4590
4591 temp = I915_READ(dslreg);
4592 udelay(500);
4593 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004594 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004595 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004596 }
4597}
4598
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004599static int
4600skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4601 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4602 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004603{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004604 struct intel_crtc_scaler_state *scaler_state =
4605 &crtc_state->scaler_state;
4606 struct intel_crtc *intel_crtc =
4607 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004608 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004609
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004610 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004611 (src_h != dst_w || src_w != dst_h):
4612 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004613
4614 /*
4615 * if plane is being disabled or scaler is no more required or force detach
4616 * - free scaler binded to this plane/crtc
4617 * - in order to do this, update crtc->scaler_usage
4618 *
4619 * Here scaler state in crtc_state is set free so that
4620 * scaler can be assigned to other user. Actual register
4621 * update to free the scaler is done in plane/panel-fit programming.
4622 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4623 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004624 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004625 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004626 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004627 scaler_state->scalers[*scaler_id].in_use = 0;
4628
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004629 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4630 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4631 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004632 scaler_state->scaler_users);
4633 *scaler_id = -1;
4634 }
4635 return 0;
4636 }
4637
4638 /* range checks */
4639 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4640 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4641
4642 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4643 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004644 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004645 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004646 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004647 return -EINVAL;
4648 }
4649
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004650 /* mark this plane as a scaler user in crtc_state */
4651 scaler_state->scaler_users |= (1 << scaler_user);
4652 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4653 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4654 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4655 scaler_state->scaler_users);
4656
4657 return 0;
4658}
4659
4660/**
4661 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4662 *
4663 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004664 *
4665 * Return
4666 * 0 - scaler_usage updated successfully
4667 * error - requested scaling cannot be supported or other error condition
4668 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004669int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004670{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004671 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004672
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004673 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004674 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004675 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004676 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004677}
4678
4679/**
4680 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4681 *
4682 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683 * @plane_state: atomic plane state to update
4684 *
4685 * Return
4686 * 0 - scaler_usage updated successfully
4687 * error - requested scaling cannot be supported or other error condition
4688 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004689static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4690 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004691{
4692
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004693 struct intel_plane *intel_plane =
4694 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695 struct drm_framebuffer *fb = plane_state->base.fb;
4696 int ret;
4697
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004698 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004699
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 ret = skl_update_scaler(crtc_state, force_detach,
4701 drm_plane_index(&intel_plane->base),
4702 &plane_state->scaler_id,
4703 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004704 drm_rect_width(&plane_state->base.src) >> 16,
4705 drm_rect_height(&plane_state->base.src) >> 16,
4706 drm_rect_width(&plane_state->base.dst),
4707 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708
4709 if (ret || plane_state->scaler_id < 0)
4710 return ret;
4711
Chandra Kondurua1b22782015-04-07 15:28:45 -07004712 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004713 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004714 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4715 intel_plane->base.base.id,
4716 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004717 return -EINVAL;
4718 }
4719
4720 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004721 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 case DRM_FORMAT_RGB565:
4723 case DRM_FORMAT_XBGR8888:
4724 case DRM_FORMAT_XRGB8888:
4725 case DRM_FORMAT_ABGR8888:
4726 case DRM_FORMAT_ARGB8888:
4727 case DRM_FORMAT_XRGB2101010:
4728 case DRM_FORMAT_XBGR2101010:
4729 case DRM_FORMAT_YUYV:
4730 case DRM_FORMAT_YVYU:
4731 case DRM_FORMAT_UYVY:
4732 case DRM_FORMAT_VYUY:
4733 break;
4734 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004735 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4736 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004737 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004739 }
4740
Chandra Kondurua1b22782015-04-07 15:28:45 -07004741 return 0;
4742}
4743
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004744static void skylake_scaler_disable(struct intel_crtc *crtc)
4745{
4746 int i;
4747
4748 for (i = 0; i < crtc->num_scalers; i++)
4749 skl_detach_scaler(crtc, i);
4750}
4751
4752static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004753{
4754 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004755 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004756 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004757 struct intel_crtc_scaler_state *scaler_state =
4758 &crtc->config->scaler_state;
4759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004760 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004761 int id;
4762
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004763 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004764 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004765
4766 id = scaler_state->scaler_id;
4767 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4768 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4769 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4770 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004771 }
4772}
4773
Jesse Barnesb074cec2013-04-25 12:55:02 -07004774static void ironlake_pfit_enable(struct intel_crtc *crtc)
4775{
4776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004777 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004778 int pipe = crtc->pipe;
4779
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004780 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004781 /* Force use of hard-coded filter coefficients
4782 * as some pre-programmed values are broken,
4783 * e.g. x201.
4784 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004785 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004786 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4787 PF_PIPE_SEL_IVB(pipe));
4788 else
4789 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004790 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4791 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004792 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004793}
4794
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004795void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004796{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004797 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004798 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004799
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004800 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004801 return;
4802
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004803 /*
4804 * We can only enable IPS after we enable a plane and wait for a vblank
4805 * This function is called from post_plane_update, which is run after
4806 * a vblank wait.
4807 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004808
Paulo Zanonid77e4532013-09-24 13:52:55 -03004809 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004810 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004811 mutex_lock(&dev_priv->rps.hw_lock);
4812 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4813 mutex_unlock(&dev_priv->rps.hw_lock);
4814 /* Quoting Art Runyan: "its not safe to expect any particular
4815 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004816 * mailbox." Moreover, the mailbox may return a bogus state,
4817 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004818 */
4819 } else {
4820 I915_WRITE(IPS_CTL, IPS_ENABLE);
4821 /* The bit only becomes 1 in the next vblank, so this wait here
4822 * is essentially intel_wait_for_vblank. If we don't have this
4823 * and don't wait for vblanks until the end of crtc_enable, then
4824 * the HW state readout code will complain that the expected
4825 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004826 if (intel_wait_for_register(dev_priv,
4827 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4828 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004829 DRM_ERROR("Timed out waiting for IPS enable\n");
4830 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004831}
4832
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004833void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004834{
4835 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004836 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004839 return;
4840
4841 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004842 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004843 mutex_lock(&dev_priv->rps.hw_lock);
4844 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4845 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004846 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004847 if (intel_wait_for_register(dev_priv,
4848 IPS_CTL, IPS_ENABLE, 0,
4849 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004850 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004851 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004852 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004853 POSTING_READ(IPS_CTL);
4854 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004855
4856 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004857 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004858}
4859
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004860static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004861{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004862 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004863 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004864
4865 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004866 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004867 mutex_unlock(&dev->struct_mutex);
4868 }
4869
4870 /* Let userspace switch the overlay on again. In most cases userspace
4871 * has to recompute where to put it anyway.
4872 */
4873}
4874
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004875/**
4876 * intel_post_enable_primary - Perform operations after enabling primary plane
4877 * @crtc: the CRTC whose primary plane was just enabled
4878 *
4879 * Performs potentially sleeping operations that must be done after the primary
4880 * plane is enabled, such as updating FBC and IPS. Note that this may be
4881 * called due to an explicit primary plane update, or due to an implicit
4882 * re-enable that is caused when a sprite plane is updated to no longer
4883 * completely hide the primary plane.
4884 */
4885static void
4886intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004887{
4888 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004889 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4891 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004892
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004893 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004894 * FIXME IPS should be fine as long as one plane is
4895 * enabled, but in practice it seems to have problems
4896 * when going from primary only to sprite only and vice
4897 * versa.
4898 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004899 hsw_enable_ips(intel_crtc);
4900
Daniel Vetterf99d7062014-06-19 16:01:59 +02004901 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004902 * Gen2 reports pipe underruns whenever all planes are disabled.
4903 * So don't enable underrun reporting before at least some planes
4904 * are enabled.
4905 * FIXME: Need to fix the logic to work when we turn off all planes
4906 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004907 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004908 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004909 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4910
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004911 /* Underruns don't always raise interrupts, so check manually. */
4912 intel_check_cpu_fifo_underruns(dev_priv);
4913 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004914}
4915
Ville Syrjälä2622a082016-03-09 19:07:26 +02004916/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004917static void
4918intel_pre_disable_primary(struct drm_crtc *crtc)
4919{
4920 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004921 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4923 int pipe = intel_crtc->pipe;
4924
4925 /*
4926 * Gen2 reports pipe underruns whenever all planes are disabled.
4927 * So diasble underrun reporting before all the planes get disabled.
4928 * FIXME: Need to fix the logic to work when we turn off all planes
4929 * but leave the pipe running.
4930 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004931 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004932 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4933
4934 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004935 * FIXME IPS should be fine as long as one plane is
4936 * enabled, but in practice it seems to have problems
4937 * when going from primary only to sprite only and vice
4938 * versa.
4939 */
4940 hsw_disable_ips(intel_crtc);
4941}
4942
4943/* FIXME get rid of this and use pre_plane_update */
4944static void
4945intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4946{
4947 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004948 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4950 int pipe = intel_crtc->pipe;
4951
4952 intel_pre_disable_primary(crtc);
4953
4954 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004955 * Vblank time updates from the shadow to live plane control register
4956 * are blocked if the memory self-refresh mode is active at that
4957 * moment. So to make sure the plane gets truly disabled, disable
4958 * first the self-refresh mode. The self-refresh enable bit in turn
4959 * will be checked/applied by the HW only at the next frame start
4960 * event which is after the vblank start event, so we need to have a
4961 * wait-for-vblank between disabling the plane and the pipe.
4962 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004963 if (HAS_GMCH_DISPLAY(dev_priv) &&
4964 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004965 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004966}
4967
Daniel Vetter5a21b662016-05-24 17:13:53 +02004968static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4969{
4970 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4971 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4972 struct intel_crtc_state *pipe_config =
4973 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004974 struct drm_plane *primary = crtc->base.primary;
4975 struct drm_plane_state *old_pri_state =
4976 drm_atomic_get_existing_plane_state(old_state, primary);
4977
Chris Wilson5748b6a2016-08-04 16:32:38 +01004978 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004979
Daniel Vetter5a21b662016-05-24 17:13:53 +02004980 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004981 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004982
4983 if (old_pri_state) {
4984 struct intel_plane_state *primary_state =
4985 to_intel_plane_state(primary->state);
4986 struct intel_plane_state *old_primary_state =
4987 to_intel_plane_state(old_pri_state);
4988
4989 intel_fbc_post_update(crtc);
4990
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004991 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02004992 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004993 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02004994 intel_post_enable_primary(&crtc->base);
4995 }
4996}
4997
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01004998static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
4999 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005000{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005001 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005002 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005003 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005004 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5005 struct drm_plane *primary = crtc->base.primary;
5006 struct drm_plane_state *old_pri_state =
5007 drm_atomic_get_existing_plane_state(old_state, primary);
5008 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005009 struct intel_atomic_state *old_intel_state =
5010 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005011
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005012 if (old_pri_state) {
5013 struct intel_plane_state *primary_state =
5014 to_intel_plane_state(primary->state);
5015 struct intel_plane_state *old_primary_state =
5016 to_intel_plane_state(old_pri_state);
5017
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005018 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005019
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005020 if (old_primary_state->base.visible &&
5021 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005022 intel_pre_disable_primary(&crtc->base);
5023 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005024
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005025 /*
5026 * Vblank time updates from the shadow to live plane control register
5027 * are blocked if the memory self-refresh mode is active at that
5028 * moment. So to make sure the plane gets truly disabled, disable
5029 * first the self-refresh mode. The self-refresh enable bit in turn
5030 * will be checked/applied by the HW only at the next frame start
5031 * event which is after the vblank start event, so we need to have a
5032 * wait-for-vblank between disabling the plane and the pipe.
5033 */
5034 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5035 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5036 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005037
Matt Ropered4a6a72016-02-23 17:20:13 -08005038 /*
5039 * IVB workaround: must disable low power watermarks for at least
5040 * one frame before enabling scaling. LP watermarks can be re-enabled
5041 * when scaling is disabled.
5042 *
5043 * WaCxSRDisabledForSpriteScaling:ivb
5044 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005045 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005046 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005047
5048 /*
5049 * If we're doing a modeset, we're done. No need to do any pre-vblank
5050 * watermark programming here.
5051 */
5052 if (needs_modeset(&pipe_config->base))
5053 return;
5054
5055 /*
5056 * For platforms that support atomic watermarks, program the
5057 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5058 * will be the intermediate values that are safe for both pre- and
5059 * post- vblank; when vblank happens, the 'active' values will be set
5060 * to the final 'target' values and we'll do this again to get the
5061 * optimal watermarks. For gen9+ platforms, the values we program here
5062 * will be the final target values which will get automatically latched
5063 * at vblank time; no further programming will be necessary.
5064 *
5065 * If a platform hasn't been transitioned to atomic watermarks yet,
5066 * we'll continue to update watermarks the old way, if flags tell
5067 * us to.
5068 */
5069 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005070 dev_priv->display.initial_watermarks(old_intel_state,
5071 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005072 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005073 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005074}
5075
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005076static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005077{
5078 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005080 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005081 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005082
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005083 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005084
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005085 drm_for_each_plane_mask(p, dev, plane_mask)
5086 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005087
Daniel Vetterf99d7062014-06-19 16:01:59 +02005088 /*
5089 * FIXME: Once we grow proper nuclear flip support out of this we need
5090 * to compute the mask of flip planes precisely. For the time being
5091 * consider this a flip to a NULL plane.
5092 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005093 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005094}
5095
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005096static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005097 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005098 struct drm_atomic_state *old_state)
5099{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005100 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005101 struct drm_connector *conn;
5102 int i;
5103
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005104 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005105 struct intel_encoder *encoder =
5106 to_intel_encoder(conn_state->best_encoder);
5107
5108 if (conn_state->crtc != crtc)
5109 continue;
5110
5111 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005112 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005113 }
5114}
5115
5116static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005117 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005118 struct drm_atomic_state *old_state)
5119{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005120 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005121 struct drm_connector *conn;
5122 int i;
5123
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005124 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005125 struct intel_encoder *encoder =
5126 to_intel_encoder(conn_state->best_encoder);
5127
5128 if (conn_state->crtc != crtc)
5129 continue;
5130
5131 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005132 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005133 }
5134}
5135
5136static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005137 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005138 struct drm_atomic_state *old_state)
5139{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005140 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005141 struct drm_connector *conn;
5142 int i;
5143
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005144 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005145 struct intel_encoder *encoder =
5146 to_intel_encoder(conn_state->best_encoder);
5147
5148 if (conn_state->crtc != crtc)
5149 continue;
5150
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005151 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005152 intel_opregion_notify_encoder(encoder, true);
5153 }
5154}
5155
5156static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005157 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005158 struct drm_atomic_state *old_state)
5159{
5160 struct drm_connector_state *old_conn_state;
5161 struct drm_connector *conn;
5162 int i;
5163
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005164 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005165 struct intel_encoder *encoder =
5166 to_intel_encoder(old_conn_state->best_encoder);
5167
5168 if (old_conn_state->crtc != crtc)
5169 continue;
5170
5171 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005172 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005173 }
5174}
5175
5176static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005177 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005178 struct drm_atomic_state *old_state)
5179{
5180 struct drm_connector_state *old_conn_state;
5181 struct drm_connector *conn;
5182 int i;
5183
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005184 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005185 struct intel_encoder *encoder =
5186 to_intel_encoder(old_conn_state->best_encoder);
5187
5188 if (old_conn_state->crtc != crtc)
5189 continue;
5190
5191 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005192 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005193 }
5194}
5195
5196static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005197 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005198 struct drm_atomic_state *old_state)
5199{
5200 struct drm_connector_state *old_conn_state;
5201 struct drm_connector *conn;
5202 int i;
5203
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005204 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005205 struct intel_encoder *encoder =
5206 to_intel_encoder(old_conn_state->best_encoder);
5207
5208 if (old_conn_state->crtc != crtc)
5209 continue;
5210
5211 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005212 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005213 }
5214}
5215
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005216static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5217 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005218{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005219 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005220 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005221 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5223 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005224 struct intel_atomic_state *old_intel_state =
5225 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005226
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005227 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005228 return;
5229
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005230 /*
5231 * Sometimes spurious CPU pipe underruns happen during FDI
5232 * training, at least with VGA+HDMI cloning. Suppress them.
5233 *
5234 * On ILK we get an occasional spurious CPU pipe underruns
5235 * between eDP port A enable and vdd enable. Also PCH port
5236 * enable seems to result in the occasional CPU pipe underrun.
5237 *
5238 * Spurious PCH underruns also occur during PCH enabling.
5239 */
5240 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5241 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005242 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005243 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5244
5245 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005246 intel_prepare_shared_dpll(intel_crtc);
5247
Ville Syrjälä37a56502016-06-22 21:57:04 +03005248 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305249 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005250
5251 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005252 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005253
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005254 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005255 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005256 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005257 }
5258
5259 ironlake_set_pipeconf(crtc);
5260
Jesse Barnesf67a5592011-01-05 10:31:48 -08005261 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005262
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005263 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005264
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005265 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005266 /* Note: FDI PLL enabling _must_ be done before we enable the
5267 * cpu pipes, hence this is separate from all the other fdi/pch
5268 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005269 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005270 } else {
5271 assert_fdi_tx_disabled(dev_priv, pipe);
5272 assert_fdi_rx_disabled(dev_priv, pipe);
5273 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005274
Jesse Barnesb074cec2013-04-25 12:55:02 -07005275 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005276
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005277 /*
5278 * On ILK+ LUT must be loaded before the pipe is running but with
5279 * clocks enabled
5280 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005281 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005282
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005283 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005284 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005285 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005286
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005287 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005288 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005289
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005290 assert_vblank_disabled(crtc);
5291 drm_crtc_vblank_on(crtc);
5292
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005293 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005294
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005295 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005296 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005297
5298 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5299 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005300 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005301 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005302 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005303}
5304
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005305/* IPS only exists on ULT machines and is tied to pipe A. */
5306static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5307{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005308 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005309}
5310
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005311static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5312 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005313{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005314 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005315 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005317 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005318 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005319 struct intel_atomic_state *old_intel_state =
5320 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005321
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005322 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005323 return;
5324
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005325 if (intel_crtc->config->has_pch_encoder)
5326 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5327 false);
5328
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005329 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005330
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005331 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005332 intel_enable_shared_dpll(intel_crtc);
5333
Ville Syrjälä37a56502016-06-22 21:57:04 +03005334 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305335 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005336
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005337 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005338 intel_set_pipe_timings(intel_crtc);
5339
Jani Nikulabc58be62016-03-18 17:05:39 +02005340 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005341
Jani Nikula4d1de972016-03-18 17:05:42 +02005342 if (cpu_transcoder != TRANSCODER_EDP &&
5343 !transcoder_is_dsi(cpu_transcoder)) {
5344 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005345 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005346 }
5347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005348 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005349 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005350 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005351 }
5352
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005353 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005354 haswell_set_pipeconf(crtc);
5355
Jani Nikula391bf042016-03-18 17:05:40 +02005356 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005357
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005358 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005359
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005360 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005361
Daniel Vetter6b698512015-11-28 11:05:39 +01005362 if (intel_crtc->config->has_pch_encoder)
5363 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5364 else
5365 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5366
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005367 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005368
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005369 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005370 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005371
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005372 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005373 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005374
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005375 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005376 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005377 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005378 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005379
5380 /*
5381 * On ILK+ LUT must be loaded before the pipe is running but with
5382 * clocks enabled
5383 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005384 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005385
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005386 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005387 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005388 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005389
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005390 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005391 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005392
5393 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005394 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005395 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005397 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005398 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005399
Ville Syrjälä00370712016-11-14 19:44:06 +02005400 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005401 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005402
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005403 assert_vblank_disabled(crtc);
5404 drm_crtc_vblank_on(crtc);
5405
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005406 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005407
Daniel Vetter6b698512015-11-28 11:05:39 +01005408 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005409 intel_wait_for_vblank(dev_priv, pipe);
5410 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005411 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005412 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5413 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005414 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005415
Paulo Zanonie4916942013-09-20 16:21:19 -03005416 /* If we change the relative order between pipe/planes enabling, we need
5417 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005418 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005419 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005420 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5421 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005422 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005423}
5424
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005425static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005426{
5427 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005428 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005429 int pipe = crtc->pipe;
5430
5431 /* To avoid upsetting the power well on haswell only disable the pfit if
5432 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005433 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005434 I915_WRITE(PF_CTL(pipe), 0);
5435 I915_WRITE(PF_WIN_POS(pipe), 0);
5436 I915_WRITE(PF_WIN_SZ(pipe), 0);
5437 }
5438}
5439
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005440static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5441 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005442{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005443 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005444 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005445 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5447 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005448
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005449 /*
5450 * Sometimes spurious CPU pipe underruns happen when the
5451 * pipe is already disabled, but FDI RX/TX is still enabled.
5452 * Happens at least with VGA+HDMI cloning. Suppress them.
5453 */
5454 if (intel_crtc->config->has_pch_encoder) {
5455 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005456 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005457 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005458
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005459 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005460
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005461 drm_crtc_vblank_off(crtc);
5462 assert_vblank_disabled(crtc);
5463
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005464 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005465
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005466 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005467
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005468 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005469 ironlake_fdi_disable(crtc);
5470
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005471 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005472
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005473 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005474 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005475
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005476 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005477 i915_reg_t reg;
5478 u32 temp;
5479
Daniel Vetterd925c592013-06-05 13:34:04 +02005480 /* disable TRANS_DP_CTL */
5481 reg = TRANS_DP_CTL(pipe);
5482 temp = I915_READ(reg);
5483 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5484 TRANS_DP_PORT_SEL_MASK);
5485 temp |= TRANS_DP_PORT_SEL_NONE;
5486 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005487
Daniel Vetterd925c592013-06-05 13:34:04 +02005488 /* disable DPLL_SEL */
5489 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005490 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005491 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005492 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005493
Daniel Vetterd925c592013-06-05 13:34:04 +02005494 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005495 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005496
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005497 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005498 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005499}
5500
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005501static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5502 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005503{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005504 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005505 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005507 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005508
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005509 if (intel_crtc->config->has_pch_encoder)
5510 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5511 false);
5512
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005513 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005514
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005515 drm_crtc_vblank_off(crtc);
5516 assert_vblank_disabled(crtc);
5517
Jani Nikula4d1de972016-03-18 17:05:42 +02005518 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005519 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005520 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005521
Ville Syrjälä00370712016-11-14 19:44:06 +02005522 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005523 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005524
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005525 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305526 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005527
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005528 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005529 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005530 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005531 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005532
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005533 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005534 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005535
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005536 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005537
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005538 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005539 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5540 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005541}
5542
Jesse Barnes2dd24552013-04-25 12:55:01 -07005543static void i9xx_pfit_enable(struct intel_crtc *crtc)
5544{
5545 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005546 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005547 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005548
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005549 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005550 return;
5551
Daniel Vetterc0b03412013-05-28 12:05:54 +02005552 /*
5553 * The panel fitter should only be adjusted whilst the pipe is disabled,
5554 * according to register description and PRM.
5555 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005556 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5557 assert_pipe_disabled(dev_priv, crtc->pipe);
5558
Jesse Barnesb074cec2013-04-25 12:55:02 -07005559 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5560 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005561
5562 /* Border color in case we don't scale up to the full screen. Black by
5563 * default, change to something else for debugging. */
5564 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005565}
5566
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005567enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005568{
5569 switch (port) {
5570 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005571 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005572 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005573 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005574 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005575 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005576 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005577 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005578 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005579 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005580 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005581 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005582 return POWER_DOMAIN_PORT_OTHER;
5583 }
5584}
5585
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005586static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5587 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005588{
5589 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005590 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005591 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5593 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005594 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005595 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005596
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005597 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005598 return 0;
5599
Imre Deak77d22dc2014-03-05 16:20:52 +02005600 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5601 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005602 if (crtc_state->pch_pfit.enabled ||
5603 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005604 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005605
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005606 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5607 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5608
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005609 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005610 }
Imre Deak319be8a2014-03-04 19:22:57 +02005611
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005612 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5613 mask |= BIT(POWER_DOMAIN_AUDIO);
5614
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005615 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005616 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005617
Imre Deak77d22dc2014-03-05 16:20:52 +02005618 return mask;
5619}
5620
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005621static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005622modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5623 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005624{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005625 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5627 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005628 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005629
5630 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005631 intel_crtc->enabled_power_domains = new_domains =
5632 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005633
Daniel Vetter5a21b662016-05-24 17:13:53 +02005634 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005635
5636 for_each_power_domain(domain, domains)
5637 intel_display_power_get(dev_priv, domain);
5638
Daniel Vetter5a21b662016-05-24 17:13:53 +02005639 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005640}
5641
5642static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005643 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005644{
5645 enum intel_display_power_domain domain;
5646
5647 for_each_power_domain(domain, domains)
5648 intel_display_power_put(dev_priv, domain);
5649}
5650
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005651static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5652 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005653{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005654 struct intel_atomic_state *old_intel_state =
5655 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005656 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005657 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005658 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005660 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005661
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005662 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005663 return;
5664
Ville Syrjälä37a56502016-06-22 21:57:04 +03005665 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305666 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005667
5668 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005669 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005670
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005671 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005672 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005673
5674 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5675 I915_WRITE(CHV_CANVAS(pipe), 0);
5676 }
5677
Daniel Vetter5b18e572014-04-24 23:55:06 +02005678 i9xx_set_pipeconf(intel_crtc);
5679
Jesse Barnes89b667f2013-04-18 14:51:36 -07005680 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005681
Daniel Vettera72e4c92014-09-30 10:56:47 +02005682 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005683
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005684 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005685
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005686 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005687 chv_prepare_pll(intel_crtc, intel_crtc->config);
5688 chv_enable_pll(intel_crtc, intel_crtc->config);
5689 } else {
5690 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5691 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005692 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005693
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005694 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005695
Jesse Barnes2dd24552013-04-25 12:55:01 -07005696 i9xx_pfit_enable(intel_crtc);
5697
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005698 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005699
Ville Syrjäläff32c542017-03-02 19:14:57 +02005700 dev_priv->display.initial_watermarks(old_intel_state,
5701 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005702 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005703
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005704 assert_vblank_disabled(crtc);
5705 drm_crtc_vblank_on(crtc);
5706
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005707 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005708}
5709
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005710static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5711{
5712 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005713 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005714
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005715 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5716 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005717}
5718
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005719static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5720 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005721{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005722 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005723 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005724 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005726 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005727
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005728 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005729 return;
5730
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005731 i9xx_set_pll_dividers(intel_crtc);
5732
Ville Syrjälä37a56502016-06-22 21:57:04 +03005733 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305734 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005735
5736 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005737 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005738
Daniel Vetter5b18e572014-04-24 23:55:06 +02005739 i9xx_set_pipeconf(intel_crtc);
5740
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005741 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005742
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005743 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005744 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005745
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005746 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005747
Daniel Vetterf6736a12013-06-05 13:34:30 +02005748 i9xx_enable_pll(intel_crtc);
5749
Jesse Barnes2dd24552013-04-25 12:55:01 -07005750 i9xx_pfit_enable(intel_crtc);
5751
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005752 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005753
Ville Syrjälä432081b2016-10-31 22:37:03 +02005754 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005755 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005756
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005757 assert_vblank_disabled(crtc);
5758 drm_crtc_vblank_on(crtc);
5759
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005760 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005761}
5762
Daniel Vetter87476d62013-04-11 16:29:06 +02005763static void i9xx_pfit_disable(struct intel_crtc *crtc)
5764{
5765 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005766 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005767
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005768 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005769 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005770
5771 assert_pipe_disabled(dev_priv, crtc->pipe);
5772
Daniel Vetter328d8e82013-05-08 10:36:31 +02005773 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5774 I915_READ(PFIT_CONTROL));
5775 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005776}
5777
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005778static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5779 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005780{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005781 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005782 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005783 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5785 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005786
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005787 /*
5788 * On gen2 planes are double buffered but the pipe isn't, so we must
5789 * wait for planes to fully turn off before disabling the pipe.
5790 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005791 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005792 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005793
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005794 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005795
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005796 drm_crtc_vblank_off(crtc);
5797 assert_vblank_disabled(crtc);
5798
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005799 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005800
Daniel Vetter87476d62013-04-11 16:29:06 +02005801 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005802
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005803 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005804
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005805 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005806 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005807 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005808 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005809 vlv_disable_pll(dev_priv, pipe);
5810 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005811 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005812 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005813
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005814 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005815
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005816 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005817 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005818
5819 if (!dev_priv->display.initial_watermarks)
5820 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005821}
5822
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005823static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005824{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005825 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005827 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005828 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005829 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005830 struct drm_atomic_state *state;
5831 struct intel_crtc_state *crtc_state;
5832 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005833
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005834 if (!intel_crtc->active)
5835 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005836
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005837 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005838 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005839
Ville Syrjälä2622a082016-03-09 19:07:26 +02005840 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005841
5842 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005843 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005844 }
5845
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005846 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005847 if (!state) {
5848 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5849 crtc->base.id, crtc->name);
5850 return;
5851 }
5852
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005853 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5854
5855 /* Everything's already locked, -EDEADLK can't happen. */
5856 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5857 ret = drm_atomic_add_affected_connectors(state, crtc);
5858
5859 WARN_ON(IS_ERR(crtc_state) || ret);
5860
5861 dev_priv->display.crtc_disable(crtc_state, state);
5862
Chris Wilson08536952016-10-14 13:18:18 +01005863 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005864
Ville Syrjälä78108b72016-05-27 20:59:19 +03005865 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5866 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005867
5868 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5869 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005870 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005871 crtc->enabled = false;
5872 crtc->state->connector_mask = 0;
5873 crtc->state->encoder_mask = 0;
5874
5875 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5876 encoder->base.crtc = NULL;
5877
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005878 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005879 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005880 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005881
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005882 domains = intel_crtc->enabled_power_domains;
5883 for_each_power_domain(domain, domains)
5884 intel_display_power_put(dev_priv, domain);
5885 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005886
5887 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5888 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005889}
5890
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005891/*
5892 * turn all crtc's off, but do not adjust state
5893 * This has to be paired with a call to intel_modeset_setup_hw_state.
5894 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005895int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005896{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005897 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005898 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005899 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005900
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005901 state = drm_atomic_helper_suspend(dev);
5902 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005903 if (ret)
5904 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005905 else
5906 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005907 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005908}
5909
Chris Wilsonea5b2132010-08-04 13:50:23 +01005910void intel_encoder_destroy(struct drm_encoder *encoder)
5911{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005912 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005913
Chris Wilsonea5b2132010-08-04 13:50:23 +01005914 drm_encoder_cleanup(encoder);
5915 kfree(intel_encoder);
5916}
5917
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005918/* Cross check the actual hw state with our own modeset state tracking (and it's
5919 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005920static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005921{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005922 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005923
5924 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5925 connector->base.base.id,
5926 connector->base.name);
5927
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005928 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005929 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005930 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005931
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005932 I915_STATE_WARN(!crtc,
5933 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005934
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005935 if (!crtc)
5936 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005937
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005938 I915_STATE_WARN(!crtc->state->active,
5939 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005940
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005941 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005942 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005943
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005944 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005945 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005946
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005947 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005948 "attached encoder crtc differs from connector crtc\n");
5949 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005950 I915_STATE_WARN(crtc && crtc->state->active,
5951 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005952 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005953 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005954 }
5955}
5956
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005957int intel_connector_init(struct intel_connector *connector)
5958{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005959 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005960
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005961 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005962 return -ENOMEM;
5963
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005964 return 0;
5965}
5966
5967struct intel_connector *intel_connector_alloc(void)
5968{
5969 struct intel_connector *connector;
5970
5971 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5972 if (!connector)
5973 return NULL;
5974
5975 if (intel_connector_init(connector) < 0) {
5976 kfree(connector);
5977 return NULL;
5978 }
5979
5980 return connector;
5981}
5982
Daniel Vetterf0947c32012-07-02 13:10:34 +02005983/* Simple connector->get_hw_state implementation for encoders that support only
5984 * one connector and no cloning and hence the encoder state determines the state
5985 * of the connector. */
5986bool intel_connector_get_hw_state(struct intel_connector *connector)
5987{
Daniel Vetter24929352012-07-02 20:28:59 +02005988 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005989 struct intel_encoder *encoder = connector->encoder;
5990
5991 return encoder->get_hw_state(encoder, &pipe);
5992}
5993
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005994static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005995{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005996 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
5997 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005998
5999 return 0;
6000}
6001
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006002static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006003 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006004{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006005 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006006 struct drm_atomic_state *state = pipe_config->base.state;
6007 struct intel_crtc *other_crtc;
6008 struct intel_crtc_state *other_crtc_state;
6009
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006010 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6011 pipe_name(pipe), pipe_config->fdi_lanes);
6012 if (pipe_config->fdi_lanes > 4) {
6013 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6014 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006015 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006016 }
6017
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006018 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006019 if (pipe_config->fdi_lanes > 2) {
6020 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6021 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006022 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006023 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006024 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006025 }
6026 }
6027
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006028 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006029 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006030
6031 /* Ivybridge 3 pipe is really complicated */
6032 switch (pipe) {
6033 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006034 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006035 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006036 if (pipe_config->fdi_lanes <= 2)
6037 return 0;
6038
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006039 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006040 other_crtc_state =
6041 intel_atomic_get_crtc_state(state, other_crtc);
6042 if (IS_ERR(other_crtc_state))
6043 return PTR_ERR(other_crtc_state);
6044
6045 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006046 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6047 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006048 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006049 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006050 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006051 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006052 if (pipe_config->fdi_lanes > 2) {
6053 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6054 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006055 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006056 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006057
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006058 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006059 other_crtc_state =
6060 intel_atomic_get_crtc_state(state, other_crtc);
6061 if (IS_ERR(other_crtc_state))
6062 return PTR_ERR(other_crtc_state);
6063
6064 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006065 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006066 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006067 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006068 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006069 default:
6070 BUG();
6071 }
6072}
6073
Daniel Vettere29c22c2013-02-21 00:00:16 +01006074#define RETRY 1
6075static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006076 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006077{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006078 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006079 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006080 int lane, link_bw, fdi_dotclock, ret;
6081 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006082
Daniel Vettere29c22c2013-02-21 00:00:16 +01006083retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006084 /* FDI is a binary signal running at ~2.7GHz, encoding
6085 * each output octet as 10 bits. The actual frequency
6086 * is stored as a divider into a 100MHz clock, and the
6087 * mode pixel clock is stored in units of 1KHz.
6088 * Hence the bw of each lane in terms of the mode signal
6089 * is:
6090 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006091 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006092
Damien Lespiau241bfc32013-09-25 16:45:37 +01006093 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006094
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006095 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006096 pipe_config->pipe_bpp);
6097
6098 pipe_config->fdi_lanes = lane;
6099
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006100 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006101 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006102
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006103 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006104 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006105 pipe_config->pipe_bpp -= 2*3;
6106 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6107 pipe_config->pipe_bpp);
6108 needs_recompute = true;
6109 pipe_config->bw_constrained = true;
6110
6111 goto retry;
6112 }
6113
6114 if (needs_recompute)
6115 return RETRY;
6116
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006117 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006118}
6119
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006120static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6121 struct intel_crtc_state *pipe_config)
6122{
6123 if (pipe_config->pipe_bpp > 24)
6124 return false;
6125
6126 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006127 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006128 return true;
6129
6130 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006131 * We compare against max which means we must take
6132 * the increased cdclk requirement into account when
6133 * calculating the new cdclk.
6134 *
6135 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006136 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006137 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006138 dev_priv->max_cdclk_freq * 95 / 100;
6139}
6140
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006141static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006142 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006143{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006144 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006145 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006146
Jani Nikulad330a952014-01-21 11:24:25 +02006147 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006148 hsw_crtc_supports_ips(crtc) &&
6149 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006150}
6151
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006152static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6153{
6154 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6155
6156 /* GDG double wide on either pipe, otherwise pipe A only */
6157 return INTEL_INFO(dev_priv)->gen < 4 &&
6158 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6159}
6160
Ville Syrjäläceb99322017-01-20 20:22:05 +02006161static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6162{
6163 uint32_t pixel_rate;
6164
6165 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6166
6167 /*
6168 * We only use IF-ID interlacing. If we ever use
6169 * PF-ID we'll need to adjust the pixel_rate here.
6170 */
6171
6172 if (pipe_config->pch_pfit.enabled) {
6173 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6174 uint32_t pfit_size = pipe_config->pch_pfit.size;
6175
6176 pipe_w = pipe_config->pipe_src_w;
6177 pipe_h = pipe_config->pipe_src_h;
6178
6179 pfit_w = (pfit_size >> 16) & 0xFFFF;
6180 pfit_h = pfit_size & 0xFFFF;
6181 if (pipe_w < pfit_w)
6182 pipe_w = pfit_w;
6183 if (pipe_h < pfit_h)
6184 pipe_h = pfit_h;
6185
6186 if (WARN_ON(!pfit_w || !pfit_h))
6187 return pixel_rate;
6188
6189 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6190 pfit_w * pfit_h);
6191 }
6192
6193 return pixel_rate;
6194}
6195
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006196static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6197{
6198 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6199
6200 if (HAS_GMCH_DISPLAY(dev_priv))
6201 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6202 crtc_state->pixel_rate =
6203 crtc_state->base.adjusted_mode.crtc_clock;
6204 else
6205 crtc_state->pixel_rate =
6206 ilk_pipe_pixel_rate(crtc_state);
6207}
6208
Daniel Vettera43f6e02013-06-07 23:10:32 +02006209static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006210 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006211{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006212 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006213 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006214 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006215 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006216
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006217 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006218 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006219
6220 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006221 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006222 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006223 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006224 if (intel_crtc_supports_double_wide(crtc) &&
6225 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006226 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006227 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006228 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006229 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006230
Ville Syrjäläf3261152016-05-24 21:34:18 +03006231 if (adjusted_mode->crtc_clock > clock_limit) {
6232 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6233 adjusted_mode->crtc_clock, clock_limit,
6234 yesno(pipe_config->double_wide));
6235 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006236 }
Chris Wilson89749352010-09-12 18:25:19 +01006237
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006238 /*
6239 * Pipe horizontal size must be even in:
6240 * - DVO ganged mode
6241 * - LVDS dual channel mode
6242 * - Double wide pipe
6243 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006244 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006245 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6246 pipe_config->pipe_src_w &= ~1;
6247
Damien Lespiau8693a822013-05-03 18:48:11 +01006248 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6249 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006250 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006251 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006252 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006253 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006254
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006255 intel_crtc_compute_pixel_rate(pipe_config);
6256
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006257 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006258 hsw_compute_ips_config(crtc, pipe_config);
6259
Daniel Vetter877d48d2013-04-19 11:24:43 +02006260 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006261 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006262
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006263 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006264}
6265
Zhenyu Wang2c072452009-06-05 15:38:42 +08006266static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006267intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006268{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006269 while (*num > DATA_LINK_M_N_MASK ||
6270 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006271 *num >>= 1;
6272 *den >>= 1;
6273 }
6274}
6275
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006276static void compute_m_n(unsigned int m, unsigned int n,
6277 uint32_t *ret_m, uint32_t *ret_n)
6278{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006279 /*
6280 * Reduce M/N as much as possible without loss in precision. Several DP
6281 * dongles in particular seem to be fussy about too large *link* M/N
6282 * values. The passed in values are more likely to have the least
6283 * significant bits zero than M after rounding below, so do this first.
6284 */
6285 while ((m & 1) == 0 && (n & 1) == 0) {
6286 m >>= 1;
6287 n >>= 1;
6288 }
6289
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006290 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6291 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6292 intel_reduce_m_n_ratio(ret_m, ret_n);
6293}
6294
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006295void
6296intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6297 int pixel_clock, int link_clock,
6298 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006299{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006300 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006301
6302 compute_m_n(bits_per_pixel * pixel_clock,
6303 link_clock * nlanes * 8,
6304 &m_n->gmch_m, &m_n->gmch_n);
6305
6306 compute_m_n(pixel_clock, link_clock,
6307 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006308}
6309
Chris Wilsona7615032011-01-12 17:04:08 +00006310static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6311{
Jani Nikulad330a952014-01-21 11:24:25 +02006312 if (i915.panel_use_ssc >= 0)
6313 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006314 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006315 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006316}
6317
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006318static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006319{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006320 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006321}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006322
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006323static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6324{
6325 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006326}
6327
Daniel Vetterf47709a2013-03-28 10:42:02 +01006328static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006329 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006330 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006331{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006332 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006333 u32 fp, fp2 = 0;
6334
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006335 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006336 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006337 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006338 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006339 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006340 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006341 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006342 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006343 }
6344
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006345 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006346
Daniel Vetterf47709a2013-03-28 10:42:02 +01006347 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006348 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006349 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006350 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006351 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006352 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006353 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006354 }
6355}
6356
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006357static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6358 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006359{
6360 u32 reg_val;
6361
6362 /*
6363 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6364 * and set it to a reasonable value instead.
6365 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006366 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006367 reg_val &= 0xffffff00;
6368 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006369 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006370
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006371 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006372 reg_val &= 0x00ffffff;
6373 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006374 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006375
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006376 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006377 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006378 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006379
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006380 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006381 reg_val &= 0x00ffffff;
6382 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006383 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006384}
6385
Daniel Vetterb5518422013-05-03 11:49:48 +02006386static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6387 struct intel_link_m_n *m_n)
6388{
6389 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006390 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006391 int pipe = crtc->pipe;
6392
Daniel Vettere3b95f12013-05-03 11:49:49 +02006393 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6394 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6395 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6396 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006397}
6398
6399static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006400 struct intel_link_m_n *m_n,
6401 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006402{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006403 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006404 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006405 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006406
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006407 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006408 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6409 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6410 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6411 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006412 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6413 * for gen < 8) and if DRRS is supported (to make sure the
6414 * registers are not unnecessarily accessed).
6415 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006416 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6417 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006418 I915_WRITE(PIPE_DATA_M2(transcoder),
6419 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6420 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6421 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6422 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6423 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006424 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006425 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6426 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6427 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6428 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006429 }
6430}
6431
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306432void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006433{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306434 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6435
6436 if (m_n == M1_N1) {
6437 dp_m_n = &crtc->config->dp_m_n;
6438 dp_m2_n2 = &crtc->config->dp_m2_n2;
6439 } else if (m_n == M2_N2) {
6440
6441 /*
6442 * M2_N2 registers are not supported. Hence m2_n2 divider value
6443 * needs to be programmed into M1_N1.
6444 */
6445 dp_m_n = &crtc->config->dp_m2_n2;
6446 } else {
6447 DRM_ERROR("Unsupported divider value\n");
6448 return;
6449 }
6450
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006451 if (crtc->config->has_pch_encoder)
6452 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006453 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306454 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006455}
6456
Daniel Vetter251ac862015-06-18 10:30:24 +02006457static void vlv_compute_dpll(struct intel_crtc *crtc,
6458 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006459{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006460 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006461 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006462 if (crtc->pipe != PIPE_A)
6463 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006464
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006465 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006466 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006467 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6468 DPLL_EXT_BUFFER_ENABLE_VLV;
6469
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006470 pipe_config->dpll_hw_state.dpll_md =
6471 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6472}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006473
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006474static void chv_compute_dpll(struct intel_crtc *crtc,
6475 struct intel_crtc_state *pipe_config)
6476{
6477 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006478 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006479 if (crtc->pipe != PIPE_A)
6480 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6481
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006482 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006483 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006484 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6485
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006486 pipe_config->dpll_hw_state.dpll_md =
6487 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006488}
6489
Ville Syrjäläd288f652014-10-28 13:20:22 +02006490static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006491 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006492{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006493 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006494 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006495 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006496 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006497 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006498 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006499
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006500 /* Enable Refclk */
6501 I915_WRITE(DPLL(pipe),
6502 pipe_config->dpll_hw_state.dpll &
6503 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6504
6505 /* No need to actually set up the DPLL with DSI */
6506 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6507 return;
6508
Ville Syrjäläa5805162015-05-26 20:42:30 +03006509 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006510
Ville Syrjäläd288f652014-10-28 13:20:22 +02006511 bestn = pipe_config->dpll.n;
6512 bestm1 = pipe_config->dpll.m1;
6513 bestm2 = pipe_config->dpll.m2;
6514 bestp1 = pipe_config->dpll.p1;
6515 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006516
Jesse Barnes89b667f2013-04-18 14:51:36 -07006517 /* See eDP HDMI DPIO driver vbios notes doc */
6518
6519 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006520 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006521 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006522
6523 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006524 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006525
6526 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006527 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006528 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006529 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006530
6531 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006532 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006533
6534 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006535 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6536 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6537 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006538 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006539
6540 /*
6541 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6542 * but we don't support that).
6543 * Note: don't use the DAC post divider as it seems unstable.
6544 */
6545 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006546 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006547
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006548 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006549 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006550
Jesse Barnes89b667f2013-04-18 14:51:36 -07006551 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006552 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006553 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6554 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006555 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006556 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006557 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006558 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006559 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006560
Ville Syrjälä37a56502016-06-22 21:57:04 +03006561 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006562 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006563 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006564 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006565 0x0df40000);
6566 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006567 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006568 0x0df70000);
6569 } else { /* HDMI or VGA */
6570 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006571 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006572 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006573 0x0df70000);
6574 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006575 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006576 0x0df40000);
6577 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006578
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006579 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006580 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006581 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006582 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006583 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006584
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006585 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006586 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006587}
6588
Ville Syrjäläd288f652014-10-28 13:20:22 +02006589static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006590 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006591{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006592 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006593 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006594 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006595 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306596 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006597 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306598 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306599 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006600
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006601 /* Enable Refclk and SSC */
6602 I915_WRITE(DPLL(pipe),
6603 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6604
6605 /* No need to actually set up the DPLL with DSI */
6606 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6607 return;
6608
Ville Syrjäläd288f652014-10-28 13:20:22 +02006609 bestn = pipe_config->dpll.n;
6610 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6611 bestm1 = pipe_config->dpll.m1;
6612 bestm2 = pipe_config->dpll.m2 >> 22;
6613 bestp1 = pipe_config->dpll.p1;
6614 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306615 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306616 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306617 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006618
Ville Syrjäläa5805162015-05-26 20:42:30 +03006619 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006620
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006621 /* p1 and p2 divider */
6622 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6623 5 << DPIO_CHV_S1_DIV_SHIFT |
6624 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6625 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6626 1 << DPIO_CHV_K_DIV_SHIFT);
6627
6628 /* Feedback post-divider - m2 */
6629 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6630
6631 /* Feedback refclk divider - n and m1 */
6632 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6633 DPIO_CHV_M1_DIV_BY_2 |
6634 1 << DPIO_CHV_N_DIV_SHIFT);
6635
6636 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006637 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006638
6639 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306640 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6641 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6642 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6643 if (bestm2_frac)
6644 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6645 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006646
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306647 /* Program digital lock detect threshold */
6648 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6649 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6650 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6651 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6652 if (!bestm2_frac)
6653 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6654 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6655
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006656 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306657 if (vco == 5400000) {
6658 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6659 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6660 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6661 tribuf_calcntr = 0x9;
6662 } else if (vco <= 6200000) {
6663 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6664 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6665 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6666 tribuf_calcntr = 0x9;
6667 } else if (vco <= 6480000) {
6668 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6669 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6670 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6671 tribuf_calcntr = 0x8;
6672 } else {
6673 /* Not supported. Apply the same limits as in the max case */
6674 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6675 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6676 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6677 tribuf_calcntr = 0;
6678 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006679 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6680
Ville Syrjälä968040b2015-03-11 22:52:08 +02006681 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306682 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6683 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6684 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6685
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006686 /* AFC Recal */
6687 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6688 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6689 DPIO_AFC_RECAL);
6690
Ville Syrjäläa5805162015-05-26 20:42:30 +03006691 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006692}
6693
Ville Syrjäläd288f652014-10-28 13:20:22 +02006694/**
6695 * vlv_force_pll_on - forcibly enable just the PLL
6696 * @dev_priv: i915 private structure
6697 * @pipe: pipe PLL to enable
6698 * @dpll: PLL configuration
6699 *
6700 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6701 * in cases where we need the PLL enabled even when @pipe is not going to
6702 * be enabled.
6703 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006704int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006705 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006706{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006707 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006708 struct intel_crtc_state *pipe_config;
6709
6710 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6711 if (!pipe_config)
6712 return -ENOMEM;
6713
6714 pipe_config->base.crtc = &crtc->base;
6715 pipe_config->pixel_multiplier = 1;
6716 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006717
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006718 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006719 chv_compute_dpll(crtc, pipe_config);
6720 chv_prepare_pll(crtc, pipe_config);
6721 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006722 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006723 vlv_compute_dpll(crtc, pipe_config);
6724 vlv_prepare_pll(crtc, pipe_config);
6725 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006726 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006727
6728 kfree(pipe_config);
6729
6730 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006731}
6732
6733/**
6734 * vlv_force_pll_off - forcibly disable just the PLL
6735 * @dev_priv: i915 private structure
6736 * @pipe: pipe PLL to disable
6737 *
6738 * Disable the PLL for @pipe. To be used in cases where we need
6739 * the PLL enabled even when @pipe is not going to be enabled.
6740 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006741void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006742{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006743 if (IS_CHERRYVIEW(dev_priv))
6744 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006745 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006746 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006747}
6748
Daniel Vetter251ac862015-06-18 10:30:24 +02006749static void i9xx_compute_dpll(struct intel_crtc *crtc,
6750 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006751 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006752{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006753 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006754 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006755 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006756
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006757 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306758
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006759 dpll = DPLL_VGA_MODE_DIS;
6760
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006761 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006762 dpll |= DPLLB_MODE_LVDS;
6763 else
6764 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006765
Jani Nikula73f67aa2016-12-07 22:48:09 +02006766 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6767 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006768 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006769 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006770 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006771
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006772 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6773 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006774 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006775
Ville Syrjälä37a56502016-06-22 21:57:04 +03006776 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006777 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006778
6779 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006780 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006781 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6782 else {
6783 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006784 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006785 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6786 }
6787 switch (clock->p2) {
6788 case 5:
6789 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6790 break;
6791 case 7:
6792 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6793 break;
6794 case 10:
6795 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6796 break;
6797 case 14:
6798 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6799 break;
6800 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006801 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006802 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6803
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006804 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006805 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006806 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006807 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006808 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6809 else
6810 dpll |= PLL_REF_INPUT_DREFCLK;
6811
6812 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006813 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006814
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006815 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006816 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006817 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006818 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006819 }
6820}
6821
Daniel Vetter251ac862015-06-18 10:30:24 +02006822static void i8xx_compute_dpll(struct intel_crtc *crtc,
6823 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006824 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006825{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006826 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006827 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006828 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006829 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006830
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006831 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306832
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006833 dpll = DPLL_VGA_MODE_DIS;
6834
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006835 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006836 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6837 } else {
6838 if (clock->p1 == 2)
6839 dpll |= PLL_P1_DIVIDE_BY_TWO;
6840 else
6841 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6842 if (clock->p2 == 4)
6843 dpll |= PLL_P2_DIVIDE_BY_4;
6844 }
6845
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006846 if (!IS_I830(dev_priv) &&
6847 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006848 dpll |= DPLL_DVO_2X_MODE;
6849
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006850 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006851 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006852 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6853 else
6854 dpll |= PLL_REF_INPUT_DREFCLK;
6855
6856 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006857 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006858}
6859
Daniel Vetter8a654f32013-06-01 17:16:22 +02006860static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006861{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006862 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006863 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006864 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006865 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006866 uint32_t crtc_vtotal, crtc_vblank_end;
6867 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006868
6869 /* We need to be careful not to changed the adjusted mode, for otherwise
6870 * the hw state checker will get angry at the mismatch. */
6871 crtc_vtotal = adjusted_mode->crtc_vtotal;
6872 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006873
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006874 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006875 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006876 crtc_vtotal -= 1;
6877 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006878
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006879 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006880 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6881 else
6882 vsyncshift = adjusted_mode->crtc_hsync_start -
6883 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006884 if (vsyncshift < 0)
6885 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006886 }
6887
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006888 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006889 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006890
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006891 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006892 (adjusted_mode->crtc_hdisplay - 1) |
6893 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006894 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006895 (adjusted_mode->crtc_hblank_start - 1) |
6896 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006897 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006898 (adjusted_mode->crtc_hsync_start - 1) |
6899 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6900
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006901 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006902 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006903 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006904 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006905 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006906 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006907 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006908 (adjusted_mode->crtc_vsync_start - 1) |
6909 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6910
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006911 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6912 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6913 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6914 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006915 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006916 (pipe == PIPE_B || pipe == PIPE_C))
6917 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6918
Jani Nikulabc58be62016-03-18 17:05:39 +02006919}
6920
6921static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6922{
6923 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006924 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006925 enum pipe pipe = intel_crtc->pipe;
6926
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006927 /* pipesrc controls the size that is scaled from, which should
6928 * always be the user's requested size.
6929 */
6930 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006931 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6932 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006933}
6934
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006935static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006936 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006937{
6938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006939 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006940 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6941 uint32_t tmp;
6942
6943 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006944 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6945 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006946 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006947 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6948 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006949 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006950 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6951 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006952
6953 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006954 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6955 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006956 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006957 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6958 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006959 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006960 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6961 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006962
6963 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006964 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6965 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6966 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006967 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006968}
6969
6970static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6971 struct intel_crtc_state *pipe_config)
6972{
6973 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006974 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006975 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006976
6977 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006978 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6979 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6980
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006981 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6982 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006983}
6984
Daniel Vetterf6a83282014-02-11 15:28:57 -08006985void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006986 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006987{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006988 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6989 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6990 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6991 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006992
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006993 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6994 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6995 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6996 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006997
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006998 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02006999 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007000
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007001 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007002
7003 mode->hsync = drm_mode_hsync(mode);
7004 mode->vrefresh = drm_mode_vrefresh(mode);
7005 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007006}
7007
Daniel Vetter84b046f2013-02-19 18:48:54 +01007008static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7009{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007010 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007011 uint32_t pipeconf;
7012
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007013 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007014
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007015 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7016 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7017 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007018
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007019 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007020 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007021
Daniel Vetterff9ce462013-04-24 14:57:17 +02007022 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007023 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7024 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007025 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007026 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007027 pipeconf |= PIPECONF_DITHER_EN |
7028 PIPECONF_DITHER_TYPE_SP;
7029
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007030 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007031 case 18:
7032 pipeconf |= PIPECONF_6BPC;
7033 break;
7034 case 24:
7035 pipeconf |= PIPECONF_8BPC;
7036 break;
7037 case 30:
7038 pipeconf |= PIPECONF_10BPC;
7039 break;
7040 default:
7041 /* Case prevented by intel_choose_pipe_bpp_dither. */
7042 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007043 }
7044 }
7045
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007046 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007047 if (intel_crtc->lowfreq_avail) {
7048 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7049 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7050 } else {
7051 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007052 }
7053 }
7054
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007055 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007056 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007057 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007058 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7059 else
7060 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7061 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007062 pipeconf |= PIPECONF_PROGRESSIVE;
7063
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007064 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007065 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007066 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007067
Daniel Vetter84b046f2013-02-19 18:48:54 +01007068 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7069 POSTING_READ(PIPECONF(intel_crtc->pipe));
7070}
7071
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007072static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7073 struct intel_crtc_state *crtc_state)
7074{
7075 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007076 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007077 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007078 int refclk = 48000;
7079
7080 memset(&crtc_state->dpll_hw_state, 0,
7081 sizeof(crtc_state->dpll_hw_state));
7082
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007083 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007084 if (intel_panel_use_ssc(dev_priv)) {
7085 refclk = dev_priv->vbt.lvds_ssc_freq;
7086 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7087 }
7088
7089 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007090 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007091 limit = &intel_limits_i8xx_dvo;
7092 } else {
7093 limit = &intel_limits_i8xx_dac;
7094 }
7095
7096 if (!crtc_state->clock_set &&
7097 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7098 refclk, NULL, &crtc_state->dpll)) {
7099 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7100 return -EINVAL;
7101 }
7102
7103 i8xx_compute_dpll(crtc, crtc_state, NULL);
7104
7105 return 0;
7106}
7107
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007108static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7109 struct intel_crtc_state *crtc_state)
7110{
7111 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007112 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007113 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007114 int refclk = 96000;
7115
7116 memset(&crtc_state->dpll_hw_state, 0,
7117 sizeof(crtc_state->dpll_hw_state));
7118
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007119 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007120 if (intel_panel_use_ssc(dev_priv)) {
7121 refclk = dev_priv->vbt.lvds_ssc_freq;
7122 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7123 }
7124
7125 if (intel_is_dual_link_lvds(dev))
7126 limit = &intel_limits_g4x_dual_channel_lvds;
7127 else
7128 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007129 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7130 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007131 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007132 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007133 limit = &intel_limits_g4x_sdvo;
7134 } else {
7135 /* The option is for other outputs */
7136 limit = &intel_limits_i9xx_sdvo;
7137 }
7138
7139 if (!crtc_state->clock_set &&
7140 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7141 refclk, NULL, &crtc_state->dpll)) {
7142 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7143 return -EINVAL;
7144 }
7145
7146 i9xx_compute_dpll(crtc, crtc_state, NULL);
7147
7148 return 0;
7149}
7150
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007151static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7152 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007153{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007154 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007155 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007156 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007157 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007158
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007159 memset(&crtc_state->dpll_hw_state, 0,
7160 sizeof(crtc_state->dpll_hw_state));
7161
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007162 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007163 if (intel_panel_use_ssc(dev_priv)) {
7164 refclk = dev_priv->vbt.lvds_ssc_freq;
7165 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7166 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007167
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007168 limit = &intel_limits_pineview_lvds;
7169 } else {
7170 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007171 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007172
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007173 if (!crtc_state->clock_set &&
7174 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7175 refclk, NULL, &crtc_state->dpll)) {
7176 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7177 return -EINVAL;
7178 }
7179
7180 i9xx_compute_dpll(crtc, crtc_state, NULL);
7181
7182 return 0;
7183}
7184
7185static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7186 struct intel_crtc_state *crtc_state)
7187{
7188 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007189 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007190 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007191 int refclk = 96000;
7192
7193 memset(&crtc_state->dpll_hw_state, 0,
7194 sizeof(crtc_state->dpll_hw_state));
7195
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007196 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007197 if (intel_panel_use_ssc(dev_priv)) {
7198 refclk = dev_priv->vbt.lvds_ssc_freq;
7199 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007200 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007201
7202 limit = &intel_limits_i9xx_lvds;
7203 } else {
7204 limit = &intel_limits_i9xx_sdvo;
7205 }
7206
7207 if (!crtc_state->clock_set &&
7208 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7209 refclk, NULL, &crtc_state->dpll)) {
7210 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7211 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007212 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007213
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007214 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007215
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007216 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007217}
7218
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007219static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7220 struct intel_crtc_state *crtc_state)
7221{
7222 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007223 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007224
7225 memset(&crtc_state->dpll_hw_state, 0,
7226 sizeof(crtc_state->dpll_hw_state));
7227
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007228 if (!crtc_state->clock_set &&
7229 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7230 refclk, NULL, &crtc_state->dpll)) {
7231 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7232 return -EINVAL;
7233 }
7234
7235 chv_compute_dpll(crtc, crtc_state);
7236
7237 return 0;
7238}
7239
7240static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7241 struct intel_crtc_state *crtc_state)
7242{
7243 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007244 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007245
7246 memset(&crtc_state->dpll_hw_state, 0,
7247 sizeof(crtc_state->dpll_hw_state));
7248
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007249 if (!crtc_state->clock_set &&
7250 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7251 refclk, NULL, &crtc_state->dpll)) {
7252 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7253 return -EINVAL;
7254 }
7255
7256 vlv_compute_dpll(crtc, crtc_state);
7257
7258 return 0;
7259}
7260
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007261static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007262 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007263{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007264 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007265 uint32_t tmp;
7266
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007267 if (INTEL_GEN(dev_priv) <= 3 &&
7268 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007269 return;
7270
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007271 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007272 if (!(tmp & PFIT_ENABLE))
7273 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007274
Daniel Vetter06922822013-07-11 13:35:40 +02007275 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007276 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007277 if (crtc->pipe != PIPE_B)
7278 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007279 } else {
7280 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7281 return;
7282 }
7283
Daniel Vetter06922822013-07-11 13:35:40 +02007284 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007285 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007286}
7287
Jesse Barnesacbec812013-09-20 11:29:32 -07007288static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007289 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007290{
7291 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007292 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007293 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007294 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007295 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007296 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007297
Ville Syrjäläb5219732016-03-15 16:40:01 +02007298 /* In case of DSI, DPLL will not be used */
7299 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307300 return;
7301
Ville Syrjäläa5805162015-05-26 20:42:30 +03007302 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007304 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007305
7306 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7307 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7308 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7309 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7310 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7311
Imre Deakdccbea32015-06-22 23:35:51 +03007312 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007313}
7314
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007315static void
7316i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7317 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007318{
7319 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007320 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007321 u32 val, base, offset;
7322 int pipe = crtc->pipe, plane = crtc->plane;
7323 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007324 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007325 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007326 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007327
Damien Lespiau42a7b082015-02-05 19:35:13 +00007328 val = I915_READ(DSPCNTR(plane));
7329 if (!(val & DISPLAY_PLANE_ENABLE))
7330 return;
7331
Damien Lespiaud9806c92015-01-21 14:07:19 +00007332 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007333 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007334 DRM_DEBUG_KMS("failed to alloc fb\n");
7335 return;
7336 }
7337
Damien Lespiau1b842c82015-01-21 13:50:54 +00007338 fb = &intel_fb->base;
7339
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007340 fb->dev = dev;
7341
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007342 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007343 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007344 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007345 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007346 }
7347 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007348
7349 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007350 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007351 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007352
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007353 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007354 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007355 offset = I915_READ(DSPTILEOFF(plane));
7356 else
7357 offset = I915_READ(DSPLINOFF(plane));
7358 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7359 } else {
7360 base = I915_READ(DSPADDR(plane));
7361 }
7362 plane_config->base = base;
7363
7364 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007365 fb->width = ((val >> 16) & 0xfff) + 1;
7366 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007367
7368 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007369 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007370
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007371 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007372
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007373 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007374
Damien Lespiau2844a922015-01-20 12:51:48 +00007375 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7376 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007377 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007378 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007379
Damien Lespiau2d140302015-02-05 17:22:18 +00007380 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007381}
7382
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007383static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007384 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007385{
7386 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007387 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007388 int pipe = pipe_config->cpu_transcoder;
7389 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007390 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007391 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007392 int refclk = 100000;
7393
Ville Syrjäläb5219732016-03-15 16:40:01 +02007394 /* In case of DSI, DPLL will not be used */
7395 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7396 return;
7397
Ville Syrjäläa5805162015-05-26 20:42:30 +03007398 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007399 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7400 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7401 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7402 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007403 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007404 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007405
7406 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007407 clock.m2 = (pll_dw0 & 0xff) << 22;
7408 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7409 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007410 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7411 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7412 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7413
Imre Deakdccbea32015-06-22 23:35:51 +03007414 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007415}
7416
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007417static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007418 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007419{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007420 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007421 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007422 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007423 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007424
Imre Deak17290502016-02-12 18:55:11 +02007425 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7426 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007427 return false;
7428
Daniel Vettere143a212013-07-04 12:01:15 +02007429 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007430 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007431
Imre Deak17290502016-02-12 18:55:11 +02007432 ret = false;
7433
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007434 tmp = I915_READ(PIPECONF(crtc->pipe));
7435 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007436 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007437
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007438 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7439 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007440 switch (tmp & PIPECONF_BPC_MASK) {
7441 case PIPECONF_6BPC:
7442 pipe_config->pipe_bpp = 18;
7443 break;
7444 case PIPECONF_8BPC:
7445 pipe_config->pipe_bpp = 24;
7446 break;
7447 case PIPECONF_10BPC:
7448 pipe_config->pipe_bpp = 30;
7449 break;
7450 default:
7451 break;
7452 }
7453 }
7454
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007455 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007456 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007457 pipe_config->limited_color_range = true;
7458
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007459 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007460 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7461
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007462 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007463 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007464
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007465 i9xx_get_pfit_config(crtc, pipe_config);
7466
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007467 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007468 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007469 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007470 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7471 else
7472 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007473 pipe_config->pixel_multiplier =
7474 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7475 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007476 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007477 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007478 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007479 tmp = I915_READ(DPLL(crtc->pipe));
7480 pipe_config->pixel_multiplier =
7481 ((tmp & SDVO_MULTIPLIER_MASK)
7482 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7483 } else {
7484 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7485 * port and will be fixed up in the encoder->get_config
7486 * function. */
7487 pipe_config->pixel_multiplier = 1;
7488 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007489 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007490 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007491 /*
7492 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7493 * on 830. Filter it out here so that we don't
7494 * report errors due to that.
7495 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007496 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007497 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7498
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007499 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7500 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007501 } else {
7502 /* Mask out read-only status bits. */
7503 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7504 DPLL_PORTC_READY_MASK |
7505 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007506 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007507
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007508 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007509 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007510 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007511 vlv_crtc_clock_get(crtc, pipe_config);
7512 else
7513 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007514
Ville Syrjälä0f646142015-08-26 19:39:18 +03007515 /*
7516 * Normally the dotclock is filled in by the encoder .get_config()
7517 * but in case the pipe is enabled w/o any ports we need a sane
7518 * default.
7519 */
7520 pipe_config->base.adjusted_mode.crtc_clock =
7521 pipe_config->port_clock / pipe_config->pixel_multiplier;
7522
Imre Deak17290502016-02-12 18:55:11 +02007523 ret = true;
7524
7525out:
7526 intel_display_power_put(dev_priv, power_domain);
7527
7528 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007529}
7530
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007531static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007532{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007533 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007534 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007535 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007536 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007537 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007538 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007539 bool has_ck505 = false;
7540 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007541 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007542
7543 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007544 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007545 switch (encoder->type) {
7546 case INTEL_OUTPUT_LVDS:
7547 has_panel = true;
7548 has_lvds = true;
7549 break;
7550 case INTEL_OUTPUT_EDP:
7551 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007552 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007553 has_cpu_edp = true;
7554 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007555 default:
7556 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007557 }
7558 }
7559
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007560 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007561 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007562 can_ssc = has_ck505;
7563 } else {
7564 has_ck505 = false;
7565 can_ssc = true;
7566 }
7567
Lyude1c1a24d2016-06-14 11:04:09 -04007568 /* Check if any DPLLs are using the SSC source */
7569 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7570 u32 temp = I915_READ(PCH_DPLL(i));
7571
7572 if (!(temp & DPLL_VCO_ENABLE))
7573 continue;
7574
7575 if ((temp & PLL_REF_INPUT_MASK) ==
7576 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7577 using_ssc_source = true;
7578 break;
7579 }
7580 }
7581
7582 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7583 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007584
7585 /* Ironlake: try to setup display ref clock before DPLL
7586 * enabling. This is only under driver's control after
7587 * PCH B stepping, previous chipset stepping should be
7588 * ignoring this setting.
7589 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007590 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007591
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007592 /* As we must carefully and slowly disable/enable each source in turn,
7593 * compute the final state we want first and check if we need to
7594 * make any changes at all.
7595 */
7596 final = val;
7597 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007598 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007599 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007600 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007601 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7602
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007603 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007604 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007605 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007606
Keith Packard199e5d72011-09-22 12:01:57 -07007607 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007608 final |= DREF_SSC_SOURCE_ENABLE;
7609
7610 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7611 final |= DREF_SSC1_ENABLE;
7612
7613 if (has_cpu_edp) {
7614 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7615 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7616 else
7617 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7618 } else
7619 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007620 } else if (using_ssc_source) {
7621 final |= DREF_SSC_SOURCE_ENABLE;
7622 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007623 }
7624
7625 if (final == val)
7626 return;
7627
7628 /* Always enable nonspread source */
7629 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7630
7631 if (has_ck505)
7632 val |= DREF_NONSPREAD_CK505_ENABLE;
7633 else
7634 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7635
7636 if (has_panel) {
7637 val &= ~DREF_SSC_SOURCE_MASK;
7638 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007639
Keith Packard199e5d72011-09-22 12:01:57 -07007640 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007641 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007642 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007643 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007644 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007645 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007646
7647 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007648 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007649 POSTING_READ(PCH_DREF_CONTROL);
7650 udelay(200);
7651
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007652 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007653
7654 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007655 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007656 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007657 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007658 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007659 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007660 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007661 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007662 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007663
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007664 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007665 POSTING_READ(PCH_DREF_CONTROL);
7666 udelay(200);
7667 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007668 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007669
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007670 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007671
7672 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007673 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007674
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007675 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007676 POSTING_READ(PCH_DREF_CONTROL);
7677 udelay(200);
7678
Lyude1c1a24d2016-06-14 11:04:09 -04007679 if (!using_ssc_source) {
7680 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007681
Lyude1c1a24d2016-06-14 11:04:09 -04007682 /* Turn off the SSC source */
7683 val &= ~DREF_SSC_SOURCE_MASK;
7684 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007685
Lyude1c1a24d2016-06-14 11:04:09 -04007686 /* Turn off SSC1 */
7687 val &= ~DREF_SSC1_ENABLE;
7688
7689 I915_WRITE(PCH_DREF_CONTROL, val);
7690 POSTING_READ(PCH_DREF_CONTROL);
7691 udelay(200);
7692 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007693 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007694
7695 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007696}
7697
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007698static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007699{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007700 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007701
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007702 tmp = I915_READ(SOUTH_CHICKEN2);
7703 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7704 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007705
Imre Deakcf3598c2016-06-28 13:37:31 +03007706 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7707 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007708 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007709
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007710 tmp = I915_READ(SOUTH_CHICKEN2);
7711 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7712 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007713
Imre Deakcf3598c2016-06-28 13:37:31 +03007714 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7715 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007716 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007717}
7718
7719/* WaMPhyProgramming:hsw */
7720static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7721{
7722 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007723
7724 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7725 tmp &= ~(0xFF << 24);
7726 tmp |= (0x12 << 24);
7727 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7728
Paulo Zanonidde86e22012-12-01 12:04:25 -02007729 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7730 tmp |= (1 << 11);
7731 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7732
7733 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7734 tmp |= (1 << 11);
7735 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7736
Paulo Zanonidde86e22012-12-01 12:04:25 -02007737 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7738 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7739 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7740
7741 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7742 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7743 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7744
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007745 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7746 tmp &= ~(7 << 13);
7747 tmp |= (5 << 13);
7748 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007749
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007750 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7751 tmp &= ~(7 << 13);
7752 tmp |= (5 << 13);
7753 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007754
7755 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7756 tmp &= ~0xFF;
7757 tmp |= 0x1C;
7758 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7759
7760 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7761 tmp &= ~0xFF;
7762 tmp |= 0x1C;
7763 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7764
7765 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7766 tmp &= ~(0xFF << 16);
7767 tmp |= (0x1C << 16);
7768 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7769
7770 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7771 tmp &= ~(0xFF << 16);
7772 tmp |= (0x1C << 16);
7773 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7774
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007775 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7776 tmp |= (1 << 27);
7777 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007778
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007779 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7780 tmp |= (1 << 27);
7781 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007782
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007783 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7784 tmp &= ~(0xF << 28);
7785 tmp |= (4 << 28);
7786 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007787
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007788 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7789 tmp &= ~(0xF << 28);
7790 tmp |= (4 << 28);
7791 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007792}
7793
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007794/* Implements 3 different sequences from BSpec chapter "Display iCLK
7795 * Programming" based on the parameters passed:
7796 * - Sequence to enable CLKOUT_DP
7797 * - Sequence to enable CLKOUT_DP without spread
7798 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7799 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007800static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7801 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007802{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007803 uint32_t reg, tmp;
7804
7805 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7806 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007807 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7808 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007809 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007810
Ville Syrjäläa5805162015-05-26 20:42:30 +03007811 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007812
7813 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7814 tmp &= ~SBI_SSCCTL_DISABLE;
7815 tmp |= SBI_SSCCTL_PATHALT;
7816 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7817
7818 udelay(24);
7819
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007820 if (with_spread) {
7821 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7822 tmp &= ~SBI_SSCCTL_PATHALT;
7823 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007824
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007825 if (with_fdi) {
7826 lpt_reset_fdi_mphy(dev_priv);
7827 lpt_program_fdi_mphy(dev_priv);
7828 }
7829 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007830
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007831 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007832 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7833 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7834 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007835
Ville Syrjäläa5805162015-05-26 20:42:30 +03007836 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007837}
7838
Paulo Zanoni47701c32013-07-23 11:19:25 -03007839/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007840static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007841{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007842 uint32_t reg, tmp;
7843
Ville Syrjäläa5805162015-05-26 20:42:30 +03007844 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007845
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007846 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007847 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7848 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7849 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7850
7851 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7852 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7853 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7854 tmp |= SBI_SSCCTL_PATHALT;
7855 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7856 udelay(32);
7857 }
7858 tmp |= SBI_SSCCTL_DISABLE;
7859 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7860 }
7861
Ville Syrjäläa5805162015-05-26 20:42:30 +03007862 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007863}
7864
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007865#define BEND_IDX(steps) ((50 + (steps)) / 5)
7866
7867static const uint16_t sscdivintphase[] = {
7868 [BEND_IDX( 50)] = 0x3B23,
7869 [BEND_IDX( 45)] = 0x3B23,
7870 [BEND_IDX( 40)] = 0x3C23,
7871 [BEND_IDX( 35)] = 0x3C23,
7872 [BEND_IDX( 30)] = 0x3D23,
7873 [BEND_IDX( 25)] = 0x3D23,
7874 [BEND_IDX( 20)] = 0x3E23,
7875 [BEND_IDX( 15)] = 0x3E23,
7876 [BEND_IDX( 10)] = 0x3F23,
7877 [BEND_IDX( 5)] = 0x3F23,
7878 [BEND_IDX( 0)] = 0x0025,
7879 [BEND_IDX( -5)] = 0x0025,
7880 [BEND_IDX(-10)] = 0x0125,
7881 [BEND_IDX(-15)] = 0x0125,
7882 [BEND_IDX(-20)] = 0x0225,
7883 [BEND_IDX(-25)] = 0x0225,
7884 [BEND_IDX(-30)] = 0x0325,
7885 [BEND_IDX(-35)] = 0x0325,
7886 [BEND_IDX(-40)] = 0x0425,
7887 [BEND_IDX(-45)] = 0x0425,
7888 [BEND_IDX(-50)] = 0x0525,
7889};
7890
7891/*
7892 * Bend CLKOUT_DP
7893 * steps -50 to 50 inclusive, in steps of 5
7894 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7895 * change in clock period = -(steps / 10) * 5.787 ps
7896 */
7897static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7898{
7899 uint32_t tmp;
7900 int idx = BEND_IDX(steps);
7901
7902 if (WARN_ON(steps % 5 != 0))
7903 return;
7904
7905 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7906 return;
7907
7908 mutex_lock(&dev_priv->sb_lock);
7909
7910 if (steps % 10 != 0)
7911 tmp = 0xAAAAAAAB;
7912 else
7913 tmp = 0x00000000;
7914 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7915
7916 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7917 tmp &= 0xffff0000;
7918 tmp |= sscdivintphase[idx];
7919 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7920
7921 mutex_unlock(&dev_priv->sb_lock);
7922}
7923
7924#undef BEND_IDX
7925
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007926static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007927{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007928 struct intel_encoder *encoder;
7929 bool has_vga = false;
7930
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007931 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007932 switch (encoder->type) {
7933 case INTEL_OUTPUT_ANALOG:
7934 has_vga = true;
7935 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007936 default:
7937 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007938 }
7939 }
7940
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007941 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007942 lpt_bend_clkout_dp(dev_priv, 0);
7943 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007944 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007945 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007946 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007947}
7948
Paulo Zanonidde86e22012-12-01 12:04:25 -02007949/*
7950 * Initialize reference clocks when the driver loads
7951 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007952void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007953{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007954 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007955 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007956 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007957 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007958}
7959
Daniel Vetter6ff93602013-04-19 11:24:36 +02007960static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007961{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007962 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7964 int pipe = intel_crtc->pipe;
7965 uint32_t val;
7966
Daniel Vetter78114072013-06-13 00:54:57 +02007967 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007968
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007969 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007970 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007971 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007972 break;
7973 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007974 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007975 break;
7976 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007977 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007978 break;
7979 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007980 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007981 break;
7982 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007983 /* Case prevented by intel_choose_pipe_bpp_dither. */
7984 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007985 }
7986
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007987 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007988 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7989
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007990 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007991 val |= PIPECONF_INTERLACED_ILK;
7992 else
7993 val |= PIPECONF_PROGRESSIVE;
7994
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007995 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007996 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007997
Paulo Zanonic8203562012-09-12 10:06:29 -03007998 I915_WRITE(PIPECONF(pipe), val);
7999 POSTING_READ(PIPECONF(pipe));
8000}
8001
Daniel Vetter6ff93602013-04-19 11:24:36 +02008002static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008003{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008004 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008006 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008007 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008008
Jani Nikula391bf042016-03-18 17:05:40 +02008009 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008010 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008012 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008013 val |= PIPECONF_INTERLACED_ILK;
8014 else
8015 val |= PIPECONF_PROGRESSIVE;
8016
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008017 I915_WRITE(PIPECONF(cpu_transcoder), val);
8018 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008019}
8020
Jani Nikula391bf042016-03-18 17:05:40 +02008021static void haswell_set_pipemisc(struct drm_crtc *crtc)
8022{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008023 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8025
8026 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8027 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008029 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008030 case 18:
8031 val |= PIPEMISC_DITHER_6_BPC;
8032 break;
8033 case 24:
8034 val |= PIPEMISC_DITHER_8_BPC;
8035 break;
8036 case 30:
8037 val |= PIPEMISC_DITHER_10_BPC;
8038 break;
8039 case 36:
8040 val |= PIPEMISC_DITHER_12_BPC;
8041 break;
8042 default:
8043 /* Case prevented by pipe_config_set_bpp. */
8044 BUG();
8045 }
8046
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008047 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008048 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8049
Jani Nikula391bf042016-03-18 17:05:40 +02008050 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008051 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008052}
8053
Paulo Zanonid4b19312012-11-29 11:29:32 -02008054int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8055{
8056 /*
8057 * Account for spread spectrum to avoid
8058 * oversubscribing the link. Max center spread
8059 * is 2.5%; use 5% for safety's sake.
8060 */
8061 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008062 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008063}
8064
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008065static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008066{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008067 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008068}
8069
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008070static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8071 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008072 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008073{
8074 struct drm_crtc *crtc = &intel_crtc->base;
8075 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008076 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008077 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008078 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008079
Chris Wilsonc1858122010-12-03 21:35:48 +00008080 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008081 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008082 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008083 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008084 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008085 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008086 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008087 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008088 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008089
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008090 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008091
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008092 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8093 fp |= FP_CB_TUNE;
8094
8095 if (reduced_clock) {
8096 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8097
8098 if (reduced_clock->m < factor * reduced_clock->n)
8099 fp2 |= FP_CB_TUNE;
8100 } else {
8101 fp2 = fp;
8102 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008103
Chris Wilson5eddb702010-09-11 13:48:45 +01008104 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008105
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008106 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008107 dpll |= DPLLB_MODE_LVDS;
8108 else
8109 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008110
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008111 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008112 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008113
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008114 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8115 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008116 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008117
Ville Syrjälä37a56502016-06-22 21:57:04 +03008118 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008119 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008120
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008121 /*
8122 * The high speed IO clock is only really required for
8123 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8124 * possible to share the DPLL between CRT and HDMI. Enabling
8125 * the clock needlessly does no real harm, except use up a
8126 * bit of power potentially.
8127 *
8128 * We'll limit this to IVB with 3 pipes, since it has only two
8129 * DPLLs and so DPLL sharing is the only way to get three pipes
8130 * driving PCH ports at the same time. On SNB we could do this,
8131 * and potentially avoid enabling the second DPLL, but it's not
8132 * clear if it''s a win or loss power wise. No point in doing
8133 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8134 */
8135 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8136 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8137 dpll |= DPLL_SDVO_HIGH_SPEED;
8138
Eric Anholta07d6782011-03-30 13:01:08 -07008139 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008140 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008141 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008142 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008143
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008144 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008145 case 5:
8146 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8147 break;
8148 case 7:
8149 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8150 break;
8151 case 10:
8152 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8153 break;
8154 case 14:
8155 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8156 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008157 }
8158
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008159 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8160 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008161 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008162 else
8163 dpll |= PLL_REF_INPUT_DREFCLK;
8164
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008165 dpll |= DPLL_VCO_ENABLE;
8166
8167 crtc_state->dpll_hw_state.dpll = dpll;
8168 crtc_state->dpll_hw_state.fp0 = fp;
8169 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008170}
8171
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008172static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8173 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008174{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008175 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008176 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008177 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008178 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008179 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008180 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008181 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008182
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008183 memset(&crtc_state->dpll_hw_state, 0,
8184 sizeof(crtc_state->dpll_hw_state));
8185
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008186 crtc->lowfreq_avail = false;
8187
8188 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8189 if (!crtc_state->has_pch_encoder)
8190 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008191
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008192 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008193 if (intel_panel_use_ssc(dev_priv)) {
8194 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8195 dev_priv->vbt.lvds_ssc_freq);
8196 refclk = dev_priv->vbt.lvds_ssc_freq;
8197 }
8198
8199 if (intel_is_dual_link_lvds(dev)) {
8200 if (refclk == 100000)
8201 limit = &intel_limits_ironlake_dual_lvds_100m;
8202 else
8203 limit = &intel_limits_ironlake_dual_lvds;
8204 } else {
8205 if (refclk == 100000)
8206 limit = &intel_limits_ironlake_single_lvds_100m;
8207 else
8208 limit = &intel_limits_ironlake_single_lvds;
8209 }
8210 } else {
8211 limit = &intel_limits_ironlake_dac;
8212 }
8213
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008214 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008215 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8216 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008217 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8218 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008219 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008220
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008221 ironlake_compute_dpll(crtc, crtc_state,
8222 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008223
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008224 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8225 if (pll == NULL) {
8226 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8227 pipe_name(crtc->pipe));
8228 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008229 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008230
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008231 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008232 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008233 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008234
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008235 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008236}
8237
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008238static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8239 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008240{
8241 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008242 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008243 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008244
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008245 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8246 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8247 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8248 & ~TU_SIZE_MASK;
8249 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8250 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8251 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8252}
8253
8254static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8255 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008256 struct intel_link_m_n *m_n,
8257 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008258{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008259 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008260 enum pipe pipe = crtc->pipe;
8261
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008262 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008263 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8264 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8265 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8266 & ~TU_SIZE_MASK;
8267 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8268 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8269 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008270 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8271 * gen < 8) and if DRRS is supported (to make sure the
8272 * registers are not unnecessarily read).
8273 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008274 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008275 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008276 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8277 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8278 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8279 & ~TU_SIZE_MASK;
8280 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8281 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8282 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8283 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008284 } else {
8285 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8286 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8287 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8288 & ~TU_SIZE_MASK;
8289 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8290 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8291 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8292 }
8293}
8294
8295void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008296 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008297{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008298 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008299 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8300 else
8301 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008302 &pipe_config->dp_m_n,
8303 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008304}
8305
Daniel Vetter72419202013-04-04 13:28:53 +02008306static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008307 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008308{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008309 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008310 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008311}
8312
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008313static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008314 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008315{
8316 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008317 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008318 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8319 uint32_t ps_ctrl = 0;
8320 int id = -1;
8321 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008322
Chandra Kondurua1b22782015-04-07 15:28:45 -07008323 /* find scaler attached to this pipe */
8324 for (i = 0; i < crtc->num_scalers; i++) {
8325 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8326 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8327 id = i;
8328 pipe_config->pch_pfit.enabled = true;
8329 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8330 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8331 break;
8332 }
8333 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008334
Chandra Kondurua1b22782015-04-07 15:28:45 -07008335 scaler_state->scaler_id = id;
8336 if (id >= 0) {
8337 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8338 } else {
8339 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008340 }
8341}
8342
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008343static void
8344skylake_get_initial_plane_config(struct intel_crtc *crtc,
8345 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008346{
8347 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008348 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008349 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008350 int pipe = crtc->pipe;
8351 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008352 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008353 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008354 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008355
Damien Lespiaud9806c92015-01-21 14:07:19 +00008356 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008357 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008358 DRM_DEBUG_KMS("failed to alloc fb\n");
8359 return;
8360 }
8361
Damien Lespiau1b842c82015-01-21 13:50:54 +00008362 fb = &intel_fb->base;
8363
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008364 fb->dev = dev;
8365
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008366 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008367 if (!(val & PLANE_CTL_ENABLE))
8368 goto error;
8369
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008370 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8371 fourcc = skl_format_to_fourcc(pixel_format,
8372 val & PLANE_CTL_ORDER_RGBX,
8373 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008374 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008375
Damien Lespiau40f46282015-02-27 11:15:21 +00008376 tiling = val & PLANE_CTL_TILED_MASK;
8377 switch (tiling) {
8378 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008379 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008380 break;
8381 case PLANE_CTL_TILED_X:
8382 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008383 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008384 break;
8385 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008386 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008387 break;
8388 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008389 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008390 break;
8391 default:
8392 MISSING_CASE(tiling);
8393 goto error;
8394 }
8395
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008396 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8397 plane_config->base = base;
8398
8399 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8400
8401 val = I915_READ(PLANE_SIZE(pipe, 0));
8402 fb->height = ((val >> 16) & 0xfff) + 1;
8403 fb->width = ((val >> 0) & 0x1fff) + 1;
8404
8405 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008406 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008407 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8408
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008409 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008410
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008411 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008412
8413 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8414 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008415 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008416 plane_config->size);
8417
Damien Lespiau2d140302015-02-05 17:22:18 +00008418 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008419 return;
8420
8421error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008422 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008423}
8424
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008425static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008426 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008427{
8428 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008429 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008430 uint32_t tmp;
8431
8432 tmp = I915_READ(PF_CTL(crtc->pipe));
8433
8434 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008435 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008436 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8437 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008438
8439 /* We currently do not free assignements of panel fitters on
8440 * ivb/hsw (since we don't use the higher upscaling modes which
8441 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008442 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008443 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8444 PF_PIPE_SEL_IVB(crtc->pipe));
8445 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008446 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008447}
8448
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008449static void
8450ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8451 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008452{
8453 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008454 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008455 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008456 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008457 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008458 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008459 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008460 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008461
Damien Lespiau42a7b082015-02-05 19:35:13 +00008462 val = I915_READ(DSPCNTR(pipe));
8463 if (!(val & DISPLAY_PLANE_ENABLE))
8464 return;
8465
Damien Lespiaud9806c92015-01-21 14:07:19 +00008466 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008467 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008468 DRM_DEBUG_KMS("failed to alloc fb\n");
8469 return;
8470 }
8471
Damien Lespiau1b842c82015-01-21 13:50:54 +00008472 fb = &intel_fb->base;
8473
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008474 fb->dev = dev;
8475
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008476 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008477 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008478 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008479 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008480 }
8481 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008482
8483 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008484 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008485 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008486
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008487 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008488 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008489 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008490 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008491 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008492 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008493 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008494 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008495 }
8496 plane_config->base = base;
8497
8498 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008499 fb->width = ((val >> 16) & 0xfff) + 1;
8500 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008501
8502 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008503 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008504
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008505 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008506
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008507 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008508
Damien Lespiau2844a922015-01-20 12:51:48 +00008509 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8510 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008511 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008512 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008513
Damien Lespiau2d140302015-02-05 17:22:18 +00008514 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008515}
8516
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008517static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008518 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008519{
8520 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008521 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008522 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008523 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008524 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008525
Imre Deak17290502016-02-12 18:55:11 +02008526 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8527 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008528 return false;
8529
Daniel Vettere143a212013-07-04 12:01:15 +02008530 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008531 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008532
Imre Deak17290502016-02-12 18:55:11 +02008533 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008534 tmp = I915_READ(PIPECONF(crtc->pipe));
8535 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008536 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008537
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008538 switch (tmp & PIPECONF_BPC_MASK) {
8539 case PIPECONF_6BPC:
8540 pipe_config->pipe_bpp = 18;
8541 break;
8542 case PIPECONF_8BPC:
8543 pipe_config->pipe_bpp = 24;
8544 break;
8545 case PIPECONF_10BPC:
8546 pipe_config->pipe_bpp = 30;
8547 break;
8548 case PIPECONF_12BPC:
8549 pipe_config->pipe_bpp = 36;
8550 break;
8551 default:
8552 break;
8553 }
8554
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008555 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8556 pipe_config->limited_color_range = true;
8557
Daniel Vetterab9412b2013-05-03 11:49:46 +02008558 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008559 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008560 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008561
Daniel Vetter88adfff2013-03-28 10:42:01 +01008562 pipe_config->has_pch_encoder = true;
8563
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008564 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8565 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8566 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008567
8568 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008569
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008570 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008571 /*
8572 * The pipe->pch transcoder and pch transcoder->pll
8573 * mapping is fixed.
8574 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008575 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008576 } else {
8577 tmp = I915_READ(PCH_DPLL_SEL);
8578 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008579 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008580 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008581 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008582 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008583
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008584 pipe_config->shared_dpll =
8585 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8586 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008587
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008588 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8589 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008590
8591 tmp = pipe_config->dpll_hw_state.dpll;
8592 pipe_config->pixel_multiplier =
8593 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8594 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008595
8596 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008597 } else {
8598 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008599 }
8600
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008601 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008602 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008603
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008604 ironlake_get_pfit_config(crtc, pipe_config);
8605
Imre Deak17290502016-02-12 18:55:11 +02008606 ret = true;
8607
8608out:
8609 intel_display_power_put(dev_priv, power_domain);
8610
8611 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008612}
8613
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008614static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8615{
Chris Wilson91c8a322016-07-05 10:40:23 +01008616 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008617 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008618
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008619 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008620 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008621 pipe_name(crtc->pipe));
8622
Rob Clarke2c719b2014-12-15 13:56:32 -05008623 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8624 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008625 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8626 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008627 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008628 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008629 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008630 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008631 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008632 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008633 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008634 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008635 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008636 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008637 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008638
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008639 /*
8640 * In theory we can still leave IRQs enabled, as long as only the HPD
8641 * interrupts remain enabled. We used to check for that, but since it's
8642 * gen-specific and since we only disable LCPLL after we fully disable
8643 * the interrupts, the check below should be enough.
8644 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008645 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008646}
8647
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008648static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8649{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008650 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008651 return I915_READ(D_COMP_HSW);
8652 else
8653 return I915_READ(D_COMP_BDW);
8654}
8655
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008656static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8657{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008658 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008659 mutex_lock(&dev_priv->rps.hw_lock);
8660 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8661 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008662 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008663 mutex_unlock(&dev_priv->rps.hw_lock);
8664 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008665 I915_WRITE(D_COMP_BDW, val);
8666 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008667 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008668}
8669
8670/*
8671 * This function implements pieces of two sequences from BSpec:
8672 * - Sequence for display software to disable LCPLL
8673 * - Sequence for display software to allow package C8+
8674 * The steps implemented here are just the steps that actually touch the LCPLL
8675 * register. Callers should take care of disabling all the display engine
8676 * functions, doing the mode unset, fixing interrupts, etc.
8677 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008678static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8679 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008680{
8681 uint32_t val;
8682
8683 assert_can_disable_lcpll(dev_priv);
8684
8685 val = I915_READ(LCPLL_CTL);
8686
8687 if (switch_to_fclk) {
8688 val |= LCPLL_CD_SOURCE_FCLK;
8689 I915_WRITE(LCPLL_CTL, val);
8690
Imre Deakf53dd632016-06-28 13:37:32 +03008691 if (wait_for_us(I915_READ(LCPLL_CTL) &
8692 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008693 DRM_ERROR("Switching to FCLK failed\n");
8694
8695 val = I915_READ(LCPLL_CTL);
8696 }
8697
8698 val |= LCPLL_PLL_DISABLE;
8699 I915_WRITE(LCPLL_CTL, val);
8700 POSTING_READ(LCPLL_CTL);
8701
Chris Wilson24d84412016-06-30 15:33:07 +01008702 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008703 DRM_ERROR("LCPLL still locked\n");
8704
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008705 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008706 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008707 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008708 ndelay(100);
8709
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008710 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8711 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008712 DRM_ERROR("D_COMP RCOMP still in progress\n");
8713
8714 if (allow_power_down) {
8715 val = I915_READ(LCPLL_CTL);
8716 val |= LCPLL_POWER_DOWN_ALLOW;
8717 I915_WRITE(LCPLL_CTL, val);
8718 POSTING_READ(LCPLL_CTL);
8719 }
8720}
8721
8722/*
8723 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8724 * source.
8725 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008726static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008727{
8728 uint32_t val;
8729
8730 val = I915_READ(LCPLL_CTL);
8731
8732 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8733 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8734 return;
8735
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008736 /*
8737 * Make sure we're not on PC8 state before disabling PC8, otherwise
8738 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008739 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008740 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008741
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008742 if (val & LCPLL_POWER_DOWN_ALLOW) {
8743 val &= ~LCPLL_POWER_DOWN_ALLOW;
8744 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008745 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008746 }
8747
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008748 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008749 val |= D_COMP_COMP_FORCE;
8750 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008751 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008752
8753 val = I915_READ(LCPLL_CTL);
8754 val &= ~LCPLL_PLL_DISABLE;
8755 I915_WRITE(LCPLL_CTL, val);
8756
Chris Wilson93220c02016-06-30 15:33:08 +01008757 if (intel_wait_for_register(dev_priv,
8758 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8759 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008760 DRM_ERROR("LCPLL not locked yet\n");
8761
8762 if (val & LCPLL_CD_SOURCE_FCLK) {
8763 val = I915_READ(LCPLL_CTL);
8764 val &= ~LCPLL_CD_SOURCE_FCLK;
8765 I915_WRITE(LCPLL_CTL, val);
8766
Imre Deakf53dd632016-06-28 13:37:32 +03008767 if (wait_for_us((I915_READ(LCPLL_CTL) &
8768 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008769 DRM_ERROR("Switching back to LCPLL failed\n");
8770 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008771
Mika Kuoppala59bad942015-01-16 11:34:40 +02008772 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008773 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008774}
8775
Paulo Zanoni765dab672014-03-07 20:08:18 -03008776/*
8777 * Package states C8 and deeper are really deep PC states that can only be
8778 * reached when all the devices on the system allow it, so even if the graphics
8779 * device allows PC8+, it doesn't mean the system will actually get to these
8780 * states. Our driver only allows PC8+ when going into runtime PM.
8781 *
8782 * The requirements for PC8+ are that all the outputs are disabled, the power
8783 * well is disabled and most interrupts are disabled, and these are also
8784 * requirements for runtime PM. When these conditions are met, we manually do
8785 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8786 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8787 * hang the machine.
8788 *
8789 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8790 * the state of some registers, so when we come back from PC8+ we need to
8791 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8792 * need to take care of the registers kept by RC6. Notice that this happens even
8793 * if we don't put the device in PCI D3 state (which is what currently happens
8794 * because of the runtime PM support).
8795 *
8796 * For more, read "Display Sequences for Package C8" on the hardware
8797 * documentation.
8798 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008799void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008800{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008801 uint32_t val;
8802
Paulo Zanonic67a4702013-08-19 13:18:09 -03008803 DRM_DEBUG_KMS("Enabling package C8+\n");
8804
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008805 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008806 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8807 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8808 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8809 }
8810
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008811 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008812 hsw_disable_lcpll(dev_priv, true, true);
8813}
8814
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008815void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008816{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008817 uint32_t val;
8818
Paulo Zanonic67a4702013-08-19 13:18:09 -03008819 DRM_DEBUG_KMS("Disabling package C8+\n");
8820
8821 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008822 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008823
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008824 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008825 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8826 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8827 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8828 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008829}
8830
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008831static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8832 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008833{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008834 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008835 struct intel_encoder *encoder =
8836 intel_ddi_get_crtc_new_encoder(crtc_state);
8837
8838 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8839 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8840 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008841 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008842 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008843 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008844
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008845 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008846
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008847 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008848}
8849
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308850static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8851 enum port port,
8852 struct intel_crtc_state *pipe_config)
8853{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008854 enum intel_dpll_id id;
8855
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308856 switch (port) {
8857 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008858 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308859 break;
8860 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008861 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308862 break;
8863 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008864 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308865 break;
8866 default:
8867 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008868 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308869 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008870
8871 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308872}
8873
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008874static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8875 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008876 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008877{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008878 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008879 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008880
8881 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008882 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008883
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008884 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008885 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008886
8887 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008888}
8889
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008890static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8891 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008892 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008893{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008894 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008895 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008896
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008897 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008898 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008899 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008900 break;
8901 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008902 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008903 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008904 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008905 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008906 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008907 case PORT_CLK_SEL_LCPLL_810:
8908 id = DPLL_ID_LCPLL_810;
8909 break;
8910 case PORT_CLK_SEL_LCPLL_1350:
8911 id = DPLL_ID_LCPLL_1350;
8912 break;
8913 case PORT_CLK_SEL_LCPLL_2700:
8914 id = DPLL_ID_LCPLL_2700;
8915 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008916 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008917 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008918 /* fall through */
8919 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008920 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008921 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008922
8923 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008924}
8925
Jani Nikulacf304292016-03-18 17:05:41 +02008926static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8927 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008928 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008929{
8930 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008931 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008932 enum intel_display_power_domain power_domain;
8933 u32 tmp;
8934
Imre Deakd9a7bc62016-05-12 16:18:50 +03008935 /*
8936 * The pipe->transcoder mapping is fixed with the exception of the eDP
8937 * transcoder handled below.
8938 */
Jani Nikulacf304292016-03-18 17:05:41 +02008939 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8940
8941 /*
8942 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8943 * consistency and less surprising code; it's in always on power).
8944 */
8945 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8946 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8947 enum pipe trans_edp_pipe;
8948 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8949 default:
8950 WARN(1, "unknown pipe linked to edp transcoder\n");
8951 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8952 case TRANS_DDI_EDP_INPUT_A_ON:
8953 trans_edp_pipe = PIPE_A;
8954 break;
8955 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8956 trans_edp_pipe = PIPE_B;
8957 break;
8958 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8959 trans_edp_pipe = PIPE_C;
8960 break;
8961 }
8962
8963 if (trans_edp_pipe == crtc->pipe)
8964 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8965 }
8966
8967 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8968 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8969 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008970 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008971
8972 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8973
8974 return tmp & PIPECONF_ENABLE;
8975}
8976
Jani Nikula4d1de972016-03-18 17:05:42 +02008977static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8978 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008979 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008980{
8981 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008982 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02008983 enum intel_display_power_domain power_domain;
8984 enum port port;
8985 enum transcoder cpu_transcoder;
8986 u32 tmp;
8987
Jani Nikula4d1de972016-03-18 17:05:42 +02008988 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
8989 if (port == PORT_A)
8990 cpu_transcoder = TRANSCODER_DSI_A;
8991 else
8992 cpu_transcoder = TRANSCODER_DSI_C;
8993
8994 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
8995 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8996 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008997 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02008998
Imre Deakdb18b6a2016-03-24 12:41:40 +02008999 /*
9000 * The PLL needs to be enabled with a valid divider
9001 * configuration, otherwise accessing DSI registers will hang
9002 * the machine. See BSpec North Display Engine
9003 * registers/MIPI[BXT]. We can break out here early, since we
9004 * need the same DSI PLL to be enabled for both DSI ports.
9005 */
9006 if (!intel_dsi_pll_is_enabled(dev_priv))
9007 break;
9008
Jani Nikula4d1de972016-03-18 17:05:42 +02009009 /* XXX: this works for video mode only */
9010 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9011 if (!(tmp & DPI_ENABLE))
9012 continue;
9013
9014 tmp = I915_READ(MIPI_CTRL(port));
9015 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9016 continue;
9017
9018 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009019 break;
9020 }
9021
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009022 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009023}
9024
Daniel Vetter26804af2014-06-25 22:01:55 +03009025static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009026 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009027{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009028 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009029 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009030 enum port port;
9031 uint32_t tmp;
9032
9033 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9034
9035 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9036
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009037 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009038 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009039 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309040 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009041 else
9042 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009043
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009044 pll = pipe_config->shared_dpll;
9045 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009046 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9047 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009048 }
9049
Daniel Vetter26804af2014-06-25 22:01:55 +03009050 /*
9051 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9052 * DDI E. So just check whether this pipe is wired to DDI E and whether
9053 * the PCH transcoder is on.
9054 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009055 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009056 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009057 pipe_config->has_pch_encoder = true;
9058
9059 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9060 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9061 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9062
9063 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9064 }
9065}
9066
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009067static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009068 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009069{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009070 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009071 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009072 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009073 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009074
Imre Deak17290502016-02-12 18:55:11 +02009075 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9076 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009077 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009078 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009079
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009080 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009081
Jani Nikulacf304292016-03-18 17:05:41 +02009082 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009083
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009084 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009085 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9086 WARN_ON(active);
9087 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009088 }
9089
Jani Nikulacf304292016-03-18 17:05:41 +02009090 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009091 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009092
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009093 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009094 haswell_get_ddi_port_state(crtc, pipe_config);
9095 intel_get_pipe_timings(crtc, pipe_config);
9096 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009097
Jani Nikulabc58be62016-03-18 17:05:39 +02009098 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009099
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009100 pipe_config->gamma_mode =
9101 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9102
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009103 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309104 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009105
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009106 pipe_config->scaler_state.scaler_id = -1;
9107 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9108 }
9109
Imre Deak17290502016-02-12 18:55:11 +02009110 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9111 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009112 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009113 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009114 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009115 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009116 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009117 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009118
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009119 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009120 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9121 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009122
Jani Nikula4d1de972016-03-18 17:05:42 +02009123 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9124 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009125 pipe_config->pixel_multiplier =
9126 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9127 } else {
9128 pipe_config->pixel_multiplier = 1;
9129 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009130
Imre Deak17290502016-02-12 18:55:11 +02009131out:
9132 for_each_power_domain(power_domain, power_domain_mask)
9133 intel_display_power_put(dev_priv, power_domain);
9134
Jani Nikulacf304292016-03-18 17:05:41 +02009135 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009136}
9137
Ville Syrjälä292889e2017-03-17 23:18:01 +02009138static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9139 const struct intel_plane_state *plane_state)
9140{
9141 unsigned int width = plane_state->base.crtc_w;
9142 unsigned int stride = roundup_pow_of_two(width) * 4;
9143
9144 switch (stride) {
9145 default:
9146 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9147 width, stride);
9148 stride = 256;
9149 /* fallthrough */
9150 case 256:
9151 case 512:
9152 case 1024:
9153 case 2048:
9154 break;
9155 }
9156
9157 return CURSOR_ENABLE |
9158 CURSOR_GAMMA_ENABLE |
9159 CURSOR_FORMAT_ARGB |
9160 CURSOR_STRIDE(stride);
9161}
9162
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009163static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9164 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009165{
9166 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009167 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009169 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009170
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009171 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009172 unsigned int width = plane_state->base.crtc_w;
9173 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009174
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009175 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009176 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009177 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009178
Ville Syrjälädc41c152014-08-13 11:57:05 +03009179 if (intel_crtc->cursor_cntl != 0 &&
9180 (intel_crtc->cursor_base != base ||
9181 intel_crtc->cursor_size != size ||
9182 intel_crtc->cursor_cntl != cntl)) {
9183 /* On these chipsets we can only modify the base/size/stride
9184 * whilst the cursor is disabled.
9185 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009186 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
9187 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009188 intel_crtc->cursor_cntl = 0;
9189 }
9190
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009191 if (intel_crtc->cursor_base != base) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009192 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009193 intel_crtc->cursor_base = base;
9194 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009195
9196 if (intel_crtc->cursor_size != size) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009197 I915_WRITE_FW(CURSIZE, size);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009198 intel_crtc->cursor_size = size;
9199 }
9200
Chris Wilson4b0e3332014-05-30 16:35:26 +03009201 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009202 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
9203 POSTING_READ_FW(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009204 intel_crtc->cursor_cntl = cntl;
9205 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009206}
9207
Ville Syrjälä292889e2017-03-17 23:18:01 +02009208static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9209 const struct intel_plane_state *plane_state)
9210{
9211 struct drm_i915_private *dev_priv =
9212 to_i915(plane_state->base.plane->dev);
9213 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
9214 enum pipe pipe = crtc->pipe;
9215 u32 cntl;
9216
9217 cntl = MCURSOR_GAMMA_ENABLE;
9218
9219 if (HAS_DDI(dev_priv))
9220 cntl |= CURSOR_PIPE_CSC_ENABLE;
9221
9222 cntl |= pipe << 28; /* Connect to correct pipe */
9223
9224 switch (plane_state->base.crtc_w) {
9225 case 64:
9226 cntl |= CURSOR_MODE_64_ARGB_AX;
9227 break;
9228 case 128:
9229 cntl |= CURSOR_MODE_128_ARGB_AX;
9230 break;
9231 case 256:
9232 cntl |= CURSOR_MODE_256_ARGB_AX;
9233 break;
9234 default:
9235 MISSING_CASE(plane_state->base.crtc_w);
9236 return 0;
9237 }
9238
9239 if (plane_state->base.rotation & DRM_ROTATE_180)
9240 cntl |= CURSOR_ROTATE_180;
9241
9242 return cntl;
9243}
9244
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009245static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9246 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009247{
9248 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009249 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9251 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009252 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009253
Ville Syrjälä292889e2017-03-17 23:18:01 +02009254 if (plane_state && plane_state->base.visible)
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009255 cntl = plane_state->ctl;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009256
Chris Wilson4b0e3332014-05-30 16:35:26 +03009257 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009258 I915_WRITE_FW(CURCNTR(pipe), cntl);
9259 POSTING_READ_FW(CURCNTR(pipe));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009260 intel_crtc->cursor_cntl = cntl;
9261 }
9262
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009263 /* and commit changes on next vblank */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009264 I915_WRITE_FW(CURBASE(pipe), base);
9265 POSTING_READ_FW(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009266
9267 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009268}
9269
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009270/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009271static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009272 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009273{
9274 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009275 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9277 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009278 u32 base = intel_crtc->cursor_addr;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009279 unsigned long irqflags;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009280 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009281
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009282 if (plane_state) {
9283 int x = plane_state->base.crtc_x;
9284 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009285
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009286 if (x < 0) {
9287 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9288 x = -x;
9289 }
9290 pos |= x << CURSOR_X_SHIFT;
9291
9292 if (y < 0) {
9293 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9294 y = -y;
9295 }
9296 pos |= y << CURSOR_Y_SHIFT;
9297
9298 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009299 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009300 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009301 base += (plane_state->base.crtc_h *
9302 plane_state->base.crtc_w - 1) * 4;
9303 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009304 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009305
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009306 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9307
9308 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009309
Jani Nikula2a307c22016-11-30 17:43:04 +02009310 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009311 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009312 else
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009313 i9xx_update_cursor(crtc, base, plane_state);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009314
9315 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009316}
9317
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009318static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009319 uint32_t width, uint32_t height)
9320{
9321 if (width == 0 || height == 0)
9322 return false;
9323
9324 /*
9325 * 845g/865g are special in that they are only limited by
9326 * the width of their cursors, the height is arbitrary up to
9327 * the precision of the register. Everything else requires
9328 * square cursors, limited to a few power-of-two sizes.
9329 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009330 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009331 if ((width & 63) != 0)
9332 return false;
9333
Jani Nikula2a307c22016-11-30 17:43:04 +02009334 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009335 return false;
9336
9337 if (height > 1023)
9338 return false;
9339 } else {
9340 switch (width | height) {
9341 case 256:
9342 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009343 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009344 return false;
9345 case 64:
9346 break;
9347 default:
9348 return false;
9349 }
9350 }
9351
9352 return true;
9353}
9354
Jesse Barnes79e53942008-11-07 14:24:08 -08009355/* VESA 640x480x72Hz mode to set on the pipe */
9356static struct drm_display_mode load_detect_mode = {
9357 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9358 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9359};
9360
Daniel Vettera8bb6812014-02-10 18:00:39 +01009361struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009362intel_framebuffer_create(struct drm_i915_gem_object *obj,
9363 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009364{
9365 struct intel_framebuffer *intel_fb;
9366 int ret;
9367
9368 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009369 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009370 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009371
Chris Wilson24dbf512017-02-15 10:59:18 +00009372 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009373 if (ret)
9374 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009375
9376 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009377
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009378err:
9379 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009380 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009381}
9382
9383static u32
9384intel_framebuffer_pitch_for_width(int width, int bpp)
9385{
9386 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9387 return ALIGN(pitch, 64);
9388}
9389
9390static u32
9391intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9392{
9393 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009394 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009395}
9396
9397static struct drm_framebuffer *
9398intel_framebuffer_create_for_mode(struct drm_device *dev,
9399 struct drm_display_mode *mode,
9400 int depth, int bpp)
9401{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009402 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009403 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009404 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009405
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009406 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009407 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009408 if (IS_ERR(obj))
9409 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009410
9411 mode_cmd.width = mode->hdisplay;
9412 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009413 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9414 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009415 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009416
Chris Wilson24dbf512017-02-15 10:59:18 +00009417 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009418 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009419 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009420
9421 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009422}
9423
9424static struct drm_framebuffer *
9425mode_fits_in_fbdev(struct drm_device *dev,
9426 struct drm_display_mode *mode)
9427{
Daniel Vetter06957262015-08-10 13:34:08 +02009428#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009429 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009430 struct drm_i915_gem_object *obj;
9431 struct drm_framebuffer *fb;
9432
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009433 if (!dev_priv->fbdev)
9434 return NULL;
9435
9436 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009437 return NULL;
9438
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009439 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009440 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009441
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009442 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009443 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009444 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009445 return NULL;
9446
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009447 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009448 return NULL;
9449
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009450 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009451 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009452#else
9453 return NULL;
9454#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009455}
9456
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009457static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9458 struct drm_crtc *crtc,
9459 struct drm_display_mode *mode,
9460 struct drm_framebuffer *fb,
9461 int x, int y)
9462{
9463 struct drm_plane_state *plane_state;
9464 int hdisplay, vdisplay;
9465 int ret;
9466
9467 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9468 if (IS_ERR(plane_state))
9469 return PTR_ERR(plane_state);
9470
9471 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009472 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009473 else
9474 hdisplay = vdisplay = 0;
9475
9476 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9477 if (ret)
9478 return ret;
9479 drm_atomic_set_fb_for_plane(plane_state, fb);
9480 plane_state->crtc_x = 0;
9481 plane_state->crtc_y = 0;
9482 plane_state->crtc_w = hdisplay;
9483 plane_state->crtc_h = vdisplay;
9484 plane_state->src_x = x << 16;
9485 plane_state->src_y = y << 16;
9486 plane_state->src_w = hdisplay << 16;
9487 plane_state->src_h = vdisplay << 16;
9488
9489 return 0;
9490}
9491
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009492int intel_get_load_detect_pipe(struct drm_connector *connector,
9493 struct drm_display_mode *mode,
9494 struct intel_load_detect_pipe *old,
9495 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009496{
9497 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009498 struct intel_encoder *intel_encoder =
9499 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009500 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009501 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009502 struct drm_crtc *crtc = NULL;
9503 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009504 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009505 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009506 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009507 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009508 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009509 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009510 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009511
Chris Wilsond2dff872011-04-19 08:36:26 +01009512 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009513 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009514 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009515
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009516 old->restore_state = NULL;
9517
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009518 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009519
Jesse Barnes79e53942008-11-07 14:24:08 -08009520 /*
9521 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009522 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009523 * - if the connector already has an assigned crtc, use it (but make
9524 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009525 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009526 * - try to find the first unused crtc that can drive this connector,
9527 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009528 */
9529
9530 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009531 if (connector->state->crtc) {
9532 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009533
Rob Clark51fd3712013-11-19 12:10:12 -05009534 ret = drm_modeset_lock(&crtc->mutex, ctx);
9535 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009536 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009537
9538 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009539 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009540 }
9541
9542 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009543 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009544 i++;
9545 if (!(encoder->possible_crtcs & (1 << i)))
9546 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009547
9548 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9549 if (ret)
9550 goto fail;
9551
9552 if (possible_crtc->state->enable) {
9553 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009554 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009555 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009556
9557 crtc = possible_crtc;
9558 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009559 }
9560
9561 /*
9562 * If we didn't find an unused CRTC, don't use any.
9563 */
9564 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009565 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009566 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009567 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009568 }
9569
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009570found:
9571 intel_crtc = to_intel_crtc(crtc);
9572
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009573 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9574 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009575 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009576
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009577 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009578 restore_state = drm_atomic_state_alloc(dev);
9579 if (!state || !restore_state) {
9580 ret = -ENOMEM;
9581 goto fail;
9582 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009583
9584 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009585 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009586
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009587 connector_state = drm_atomic_get_connector_state(state, connector);
9588 if (IS_ERR(connector_state)) {
9589 ret = PTR_ERR(connector_state);
9590 goto fail;
9591 }
9592
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009593 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9594 if (ret)
9595 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009596
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009597 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9598 if (IS_ERR(crtc_state)) {
9599 ret = PTR_ERR(crtc_state);
9600 goto fail;
9601 }
9602
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009603 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009604
Chris Wilson64927112011-04-20 07:25:26 +01009605 if (!mode)
9606 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009607
Chris Wilsond2dff872011-04-19 08:36:26 +01009608 /* We need a framebuffer large enough to accommodate all accesses
9609 * that the plane may generate whilst we perform load detection.
9610 * We can not rely on the fbcon either being present (we get called
9611 * during its initialisation to detect all boot displays, or it may
9612 * not even exist) or that it is large enough to satisfy the
9613 * requested mode.
9614 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009615 fb = mode_fits_in_fbdev(dev, mode);
9616 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009617 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009618 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009619 } else
9620 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009621 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009622 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009623 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009624 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009625 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009626
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009627 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9628 if (ret)
9629 goto fail;
9630
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009631 drm_framebuffer_unreference(fb);
9632
9633 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9634 if (ret)
9635 goto fail;
9636
9637 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9638 if (!ret)
9639 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9640 if (!ret)
9641 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9642 if (ret) {
9643 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9644 goto fail;
9645 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009646
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009647 ret = drm_atomic_commit(state);
9648 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009649 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009650 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009651 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009652
9653 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009654 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009655
Jesse Barnes79e53942008-11-07 14:24:08 -08009656 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009657 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009658 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009659
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009660fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009661 if (state) {
9662 drm_atomic_state_put(state);
9663 state = NULL;
9664 }
9665 if (restore_state) {
9666 drm_atomic_state_put(restore_state);
9667 restore_state = NULL;
9668 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009669
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009670 if (ret == -EDEADLK)
9671 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009672
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009673 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009674}
9675
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009676void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009677 struct intel_load_detect_pipe *old,
9678 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009679{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009680 struct intel_encoder *intel_encoder =
9681 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009682 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009683 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009684 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009685
Chris Wilsond2dff872011-04-19 08:36:26 +01009686 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009687 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009688 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009689
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009690 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009691 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009692
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009693 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009694 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009695 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009696 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009697}
9698
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009699static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009700 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009701{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009702 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009703 u32 dpll = pipe_config->dpll_hw_state.dpll;
9704
9705 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009706 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009707 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009708 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009709 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009710 return 96000;
9711 else
9712 return 48000;
9713}
9714
Jesse Barnes79e53942008-11-07 14:24:08 -08009715/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009716static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009717 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009718{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009719 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009720 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009721 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009722 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009723 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009724 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009725 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009726 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009727
9728 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009729 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009730 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009731 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009732
9733 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009734 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009735 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9736 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009737 } else {
9738 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9739 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9740 }
9741
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009742 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009743 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009744 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9745 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009746 else
9747 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009748 DPLL_FPA01_P1_POST_DIV_SHIFT);
9749
9750 switch (dpll & DPLL_MODE_MASK) {
9751 case DPLLB_MODE_DAC_SERIAL:
9752 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9753 5 : 10;
9754 break;
9755 case DPLLB_MODE_LVDS:
9756 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9757 7 : 14;
9758 break;
9759 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009760 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009761 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009762 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009763 }
9764
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009765 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009766 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009767 else
Imre Deakdccbea32015-06-22 23:35:51 +03009768 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009769 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009770 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009771 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009772
9773 if (is_lvds) {
9774 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9775 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009776
9777 if (lvds & LVDS_CLKB_POWER_UP)
9778 clock.p2 = 7;
9779 else
9780 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009781 } else {
9782 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9783 clock.p1 = 2;
9784 else {
9785 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9786 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9787 }
9788 if (dpll & PLL_P2_DIVIDE_BY_4)
9789 clock.p2 = 4;
9790 else
9791 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009792 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009793
Imre Deakdccbea32015-06-22 23:35:51 +03009794 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009795 }
9796
Ville Syrjälä18442d02013-09-13 16:00:08 +03009797 /*
9798 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009799 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009800 * encoder's get_config() function.
9801 */
Imre Deakdccbea32015-06-22 23:35:51 +03009802 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009803}
9804
Ville Syrjälä6878da02013-09-13 15:59:11 +03009805int intel_dotclock_calculate(int link_freq,
9806 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009807{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009808 /*
9809 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009810 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009811 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009812 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009813 *
9814 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009815 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009816 */
9817
Ville Syrjälä6878da02013-09-13 15:59:11 +03009818 if (!m_n->link_n)
9819 return 0;
9820
9821 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9822}
9823
Ville Syrjälä18442d02013-09-13 16:00:08 +03009824static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009825 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009826{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009827 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009828
9829 /* read out port_clock from the DPLL */
9830 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009831
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009832 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009833 * In case there is an active pipe without active ports,
9834 * we may need some idea for the dotclock anyway.
9835 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009836 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009837 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009838 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009839 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009840}
9841
9842/** Returns the currently programmed mode of the given pipe. */
9843struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9844 struct drm_crtc *crtc)
9845{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009846 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009848 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009849 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009850 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009851 int htot = I915_READ(HTOTAL(cpu_transcoder));
9852 int hsync = I915_READ(HSYNC(cpu_transcoder));
9853 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9854 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009855 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009856
9857 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9858 if (!mode)
9859 return NULL;
9860
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009861 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9862 if (!pipe_config) {
9863 kfree(mode);
9864 return NULL;
9865 }
9866
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009867 /*
9868 * Construct a pipe_config sufficient for getting the clock info
9869 * back out of crtc_clock_get.
9870 *
9871 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9872 * to use a real value here instead.
9873 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009874 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9875 pipe_config->pixel_multiplier = 1;
9876 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9877 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9878 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9879 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009880
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009881 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009882 mode->hdisplay = (htot & 0xffff) + 1;
9883 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9884 mode->hsync_start = (hsync & 0xffff) + 1;
9885 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9886 mode->vdisplay = (vtot & 0xffff) + 1;
9887 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9888 mode->vsync_start = (vsync & 0xffff) + 1;
9889 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9890
9891 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009892
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009893 kfree(pipe_config);
9894
Jesse Barnes79e53942008-11-07 14:24:08 -08009895 return mode;
9896}
9897
9898static void intel_crtc_destroy(struct drm_crtc *crtc)
9899{
9900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009901 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009902 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009903
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009904 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009905 work = intel_crtc->flip_work;
9906 intel_crtc->flip_work = NULL;
9907 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009908
Daniel Vetter5a21b662016-05-24 17:13:53 +02009909 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009910 cancel_work_sync(&work->mmio_work);
9911 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009912 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009913 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009914
9915 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009916
Jesse Barnes79e53942008-11-07 14:24:08 -08009917 kfree(intel_crtc);
9918}
9919
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009920static void intel_unpin_work_fn(struct work_struct *__work)
9921{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009922 struct intel_flip_work *work =
9923 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009924 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9925 struct drm_device *dev = crtc->base.dev;
9926 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009927
Daniel Vetter5a21b662016-05-24 17:13:53 +02009928 if (is_mmio_work(work))
9929 flush_work(&work->mmio_work);
9930
9931 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009932 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009933 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009934 mutex_unlock(&dev->struct_mutex);
9935
Chris Wilsone8a261e2016-07-20 13:31:49 +01009936 i915_gem_request_put(work->flip_queued_req);
9937
Chris Wilson5748b6a2016-08-04 16:32:38 +01009938 intel_frontbuffer_flip_complete(to_i915(dev),
9939 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009940 intel_fbc_post_update(crtc);
9941 drm_framebuffer_unreference(work->old_fb);
9942
9943 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9944 atomic_dec(&crtc->unpin_work_count);
9945
9946 kfree(work);
9947}
9948
9949/* Is 'a' after or equal to 'b'? */
9950static bool g4x_flip_count_after_eq(u32 a, u32 b)
9951{
9952 return !((a - b) & 0x80000000);
9953}
9954
9955static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9956 struct intel_flip_work *work)
9957{
9958 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009959 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009960
Chris Wilson8af29b02016-09-09 14:11:47 +01009961 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009962 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009963
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009964 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +02009965 * The relevant registers doen't exist on pre-ctg.
9966 * As the flip done interrupt doesn't trigger for mmio
9967 * flips on gmch platforms, a flip count check isn't
9968 * really needed there. But since ctg has the registers,
9969 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009970 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01009971 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009972 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009973
Daniel Vetter5a21b662016-05-24 17:13:53 +02009974 /*
9975 * BDW signals flip done immediately if the plane
9976 * is disabled, even if the plane enable is already
9977 * armed to occur at the next vblank :(
9978 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02009979
Daniel Vetter5a21b662016-05-24 17:13:53 +02009980 /*
9981 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9982 * used the same base address. In that case the mmio flip might
9983 * have completed, but the CS hasn't even executed the flip yet.
9984 *
9985 * A flip count check isn't enough as the CS might have updated
9986 * the base address just after start of vblank, but before we
9987 * managed to process the interrupt. This means we'd complete the
9988 * CS flip too soon.
9989 *
9990 * Combining both checks should get us a good enough result. It may
9991 * still happen that the CS flip has been executed, but has not
9992 * yet actually completed. But in case the base address is the same
9993 * anyway, we don't really care.
9994 */
9995 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9996 crtc->flip_work->gtt_offset &&
9997 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
9998 crtc->flip_work->flip_count);
9999}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010000
Daniel Vetter5a21b662016-05-24 17:13:53 +020010001static bool
10002__pageflip_finished_mmio(struct intel_crtc *crtc,
10003 struct intel_flip_work *work)
10004{
10005 /*
10006 * MMIO work completes when vblank is different from
10007 * flip_queued_vblank.
10008 *
10009 * Reset counter value doesn't matter, this is handled by
10010 * i915_wait_request finishing early, so no need to handle
10011 * reset here.
10012 */
10013 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010014}
10015
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010016
10017static bool pageflip_finished(struct intel_crtc *crtc,
10018 struct intel_flip_work *work)
10019{
10020 if (!atomic_read(&work->pending))
10021 return false;
10022
10023 smp_rmb();
10024
Daniel Vetter5a21b662016-05-24 17:13:53 +020010025 if (is_mmio_work(work))
10026 return __pageflip_finished_mmio(crtc, work);
10027 else
10028 return __pageflip_finished_cs(crtc, work);
10029}
10030
10031void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10032{
Chris Wilson91c8a322016-07-05 10:40:23 +010010033 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010034 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010035 struct intel_flip_work *work;
10036 unsigned long flags;
10037
10038 /* Ignore early vblank irqs */
10039 if (!crtc)
10040 return;
10041
Daniel Vetterf3260382014-09-15 14:55:23 +020010042 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010043 * This is called both by irq handlers and the reset code (to complete
10044 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010045 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010046 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010047 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010048
10049 if (work != NULL &&
10050 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010051 pageflip_finished(crtc, work))
10052 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010053
10054 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010055}
10056
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010057void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010058{
Chris Wilson91c8a322016-07-05 10:40:23 +010010059 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010060 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010061 struct intel_flip_work *work;
10062 unsigned long flags;
10063
10064 /* Ignore early vblank irqs */
10065 if (!crtc)
10066 return;
10067
10068 /*
10069 * This is called both by irq handlers and the reset code (to complete
10070 * lost pageflips) so needs the full irqsave spinlocks.
10071 */
10072 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010073 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010074
Daniel Vetter5a21b662016-05-24 17:13:53 +020010075 if (work != NULL &&
10076 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010077 pageflip_finished(crtc, work))
10078 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010079
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010080 spin_unlock_irqrestore(&dev->event_lock, flags);
10081}
10082
Daniel Vetter5a21b662016-05-24 17:13:53 +020010083static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10084 struct intel_flip_work *work)
10085{
10086 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10087
10088 /* Ensure that the work item is consistent when activating it ... */
10089 smp_mb__before_atomic();
10090 atomic_set(&work->pending, 1);
10091}
10092
10093static int intel_gen2_queue_flip(struct drm_device *dev,
10094 struct drm_crtc *crtc,
10095 struct drm_framebuffer *fb,
10096 struct drm_i915_gem_object *obj,
10097 struct drm_i915_gem_request *req,
10098 uint32_t flags)
10099{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010101 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010102
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010103 cs = intel_ring_begin(req, 6);
10104 if (IS_ERR(cs))
10105 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010106
10107 /* Can't queue multiple flips, so wait for the previous
10108 * one to finish before executing the next.
10109 */
10110 if (intel_crtc->plane)
10111 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10112 else
10113 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010114 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10115 *cs++ = MI_NOOP;
10116 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10117 *cs++ = fb->pitches[0];
10118 *cs++ = intel_crtc->flip_work->gtt_offset;
10119 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010120
10121 return 0;
10122}
10123
10124static int intel_gen3_queue_flip(struct drm_device *dev,
10125 struct drm_crtc *crtc,
10126 struct drm_framebuffer *fb,
10127 struct drm_i915_gem_object *obj,
10128 struct drm_i915_gem_request *req,
10129 uint32_t flags)
10130{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010132 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010133
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010134 cs = intel_ring_begin(req, 6);
10135 if (IS_ERR(cs))
10136 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010137
10138 if (intel_crtc->plane)
10139 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10140 else
10141 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010142 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10143 *cs++ = MI_NOOP;
10144 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10145 *cs++ = fb->pitches[0];
10146 *cs++ = intel_crtc->flip_work->gtt_offset;
10147 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010148
10149 return 0;
10150}
10151
10152static int intel_gen4_queue_flip(struct drm_device *dev,
10153 struct drm_crtc *crtc,
10154 struct drm_framebuffer *fb,
10155 struct drm_i915_gem_object *obj,
10156 struct drm_i915_gem_request *req,
10157 uint32_t flags)
10158{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010159 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010161 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010162
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010163 cs = intel_ring_begin(req, 4);
10164 if (IS_ERR(cs))
10165 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010166
10167 /* i965+ uses the linear or tiled offsets from the
10168 * Display Registers (which do not change across a page-flip)
10169 * so we need only reprogram the base address.
10170 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010171 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10172 *cs++ = fb->pitches[0];
10173 *cs++ = intel_crtc->flip_work->gtt_offset |
10174 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010175
10176 /* XXX Enabling the panel-fitter across page-flip is so far
10177 * untested on non-native modes, so ignore it for now.
10178 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10179 */
10180 pf = 0;
10181 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010182 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010183
10184 return 0;
10185}
10186
10187static int intel_gen6_queue_flip(struct drm_device *dev,
10188 struct drm_crtc *crtc,
10189 struct drm_framebuffer *fb,
10190 struct drm_i915_gem_object *obj,
10191 struct drm_i915_gem_request *req,
10192 uint32_t flags)
10193{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010194 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010196 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010197
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010198 cs = intel_ring_begin(req, 4);
10199 if (IS_ERR(cs))
10200 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010201
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010202 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10203 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10204 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010205
10206 /* Contrary to the suggestions in the documentation,
10207 * "Enable Panel Fitter" does not seem to be required when page
10208 * flipping with a non-native mode, and worse causes a normal
10209 * modeset to fail.
10210 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10211 */
10212 pf = 0;
10213 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010214 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010215
10216 return 0;
10217}
10218
10219static int intel_gen7_queue_flip(struct drm_device *dev,
10220 struct drm_crtc *crtc,
10221 struct drm_framebuffer *fb,
10222 struct drm_i915_gem_object *obj,
10223 struct drm_i915_gem_request *req,
10224 uint32_t flags)
10225{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010226 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010228 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010229 int len, ret;
10230
10231 switch (intel_crtc->plane) {
10232 case PLANE_A:
10233 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10234 break;
10235 case PLANE_B:
10236 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10237 break;
10238 case PLANE_C:
10239 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10240 break;
10241 default:
10242 WARN_ONCE(1, "unknown plane in flip command\n");
10243 return -ENODEV;
10244 }
10245
10246 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010247 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010248 len += 6;
10249 /*
10250 * On Gen 8, SRM is now taking an extra dword to accommodate
10251 * 48bits addresses, and we need a NOOP for the batch size to
10252 * stay even.
10253 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010254 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010255 len += 2;
10256 }
10257
10258 /*
10259 * BSpec MI_DISPLAY_FLIP for IVB:
10260 * "The full packet must be contained within the same cache line."
10261 *
10262 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10263 * cacheline, if we ever start emitting more commands before
10264 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10265 * then do the cacheline alignment, and finally emit the
10266 * MI_DISPLAY_FLIP.
10267 */
10268 ret = intel_ring_cacheline_align(req);
10269 if (ret)
10270 return ret;
10271
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010272 cs = intel_ring_begin(req, len);
10273 if (IS_ERR(cs))
10274 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010275
10276 /* Unmask the flip-done completion message. Note that the bspec says that
10277 * we should do this for both the BCS and RCS, and that we must not unmask
10278 * more than one flip event at any time (or ensure that one flip message
10279 * can be sent by waiting for flip-done prior to queueing new flips).
10280 * Experimentation says that BCS works despite DERRMR masking all
10281 * flip-done completion events and that unmasking all planes at once
10282 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10283 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10284 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010285 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010286 *cs++ = MI_LOAD_REGISTER_IMM(1);
10287 *cs++ = i915_mmio_reg_offset(DERRMR);
10288 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10289 DERRMR_PIPEB_PRI_FLIP_DONE |
10290 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010291 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010292 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10293 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010294 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010295 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10296 *cs++ = i915_mmio_reg_offset(DERRMR);
10297 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010298 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010299 *cs++ = 0;
10300 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010301 }
10302 }
10303
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010304 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10305 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10306 *cs++ = intel_crtc->flip_work->gtt_offset;
10307 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010308
10309 return 0;
10310}
10311
10312static bool use_mmio_flip(struct intel_engine_cs *engine,
10313 struct drm_i915_gem_object *obj)
10314{
10315 /*
10316 * This is not being used for older platforms, because
10317 * non-availability of flip done interrupt forces us to use
10318 * CS flips. Older platforms derive flip done using some clever
10319 * tricks involving the flip_pending status bits and vblank irqs.
10320 * So using MMIO flips there would disrupt this mechanism.
10321 */
10322
10323 if (engine == NULL)
10324 return true;
10325
10326 if (INTEL_GEN(engine->i915) < 5)
10327 return false;
10328
10329 if (i915.use_mmio_flip < 0)
10330 return false;
10331 else if (i915.use_mmio_flip > 0)
10332 return true;
10333 else if (i915.enable_execlists)
10334 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010335
Chris Wilsond07f0e52016-10-28 13:58:44 +010010336 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010337}
10338
10339static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10340 unsigned int rotation,
10341 struct intel_flip_work *work)
10342{
10343 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010344 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010345 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10346 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010347 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010348
10349 ctl = I915_READ(PLANE_CTL(pipe, 0));
10350 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010351 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -070010352 case DRM_FORMAT_MOD_LINEAR:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010353 break;
10354 case I915_FORMAT_MOD_X_TILED:
10355 ctl |= PLANE_CTL_TILED_X;
10356 break;
10357 case I915_FORMAT_MOD_Y_TILED:
10358 ctl |= PLANE_CTL_TILED_Y;
10359 break;
10360 case I915_FORMAT_MOD_Yf_TILED:
10361 ctl |= PLANE_CTL_TILED_YF;
10362 break;
10363 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010364 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010365 }
10366
10367 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010368 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10369 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10370 */
10371 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10372 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10373
10374 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10375 POSTING_READ(PLANE_SURF(pipe, 0));
10376}
10377
10378static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10379 struct intel_flip_work *work)
10380{
10381 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010382 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010383 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010384 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10385 u32 dspcntr;
10386
10387 dspcntr = I915_READ(reg);
10388
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010389 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010390 dspcntr |= DISPPLANE_TILED;
10391 else
10392 dspcntr &= ~DISPPLANE_TILED;
10393
10394 I915_WRITE(reg, dspcntr);
10395
10396 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10397 POSTING_READ(DSPSURF(intel_crtc->plane));
10398}
10399
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010400static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010401{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010402 struct intel_flip_work *work =
10403 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010404 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10405 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10406 struct intel_framebuffer *intel_fb =
10407 to_intel_framebuffer(crtc->base.primary->fb);
10408 struct drm_i915_gem_object *obj = intel_fb->obj;
10409
Chris Wilsond07f0e52016-10-28 13:58:44 +010010410 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010411
10412 intel_pipe_update_start(crtc);
10413
10414 if (INTEL_GEN(dev_priv) >= 9)
10415 skl_do_mmio_flip(crtc, work->rotation, work);
10416 else
10417 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10418 ilk_do_mmio_flip(crtc, work);
10419
10420 intel_pipe_update_end(crtc, work);
10421}
10422
10423static int intel_default_queue_flip(struct drm_device *dev,
10424 struct drm_crtc *crtc,
10425 struct drm_framebuffer *fb,
10426 struct drm_i915_gem_object *obj,
10427 struct drm_i915_gem_request *req,
10428 uint32_t flags)
10429{
10430 return -ENODEV;
10431}
10432
10433static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10434 struct intel_crtc *intel_crtc,
10435 struct intel_flip_work *work)
10436{
10437 u32 addr, vblank;
10438
10439 if (!atomic_read(&work->pending))
10440 return false;
10441
10442 smp_rmb();
10443
10444 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10445 if (work->flip_ready_vblank == 0) {
10446 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010447 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010448 return false;
10449
10450 work->flip_ready_vblank = vblank;
10451 }
10452
10453 if (vblank - work->flip_ready_vblank < 3)
10454 return false;
10455
10456 /* Potential stall - if we see that the flip has happened,
10457 * assume a missed interrupt. */
10458 if (INTEL_GEN(dev_priv) >= 4)
10459 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10460 else
10461 addr = I915_READ(DSPADDR(intel_crtc->plane));
10462
10463 /* There is a potential issue here with a false positive after a flip
10464 * to the same address. We could address this by checking for a
10465 * non-incrementing frame counter.
10466 */
10467 return addr == work->gtt_offset;
10468}
10469
10470void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10471{
Chris Wilson91c8a322016-07-05 10:40:23 +010010472 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010473 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010474 struct intel_flip_work *work;
10475
10476 WARN_ON(!in_interrupt());
10477
10478 if (crtc == NULL)
10479 return;
10480
10481 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010482 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010483
10484 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010485 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010486 WARN_ONCE(1,
10487 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010488 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10489 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010490 work = NULL;
10491 }
10492
10493 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010494 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010495 intel_queue_rps_boost_for_request(work->flip_queued_req);
10496 spin_unlock(&dev->event_lock);
10497}
10498
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010499__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010500static int intel_crtc_page_flip(struct drm_crtc *crtc,
10501 struct drm_framebuffer *fb,
10502 struct drm_pending_vblank_event *event,
10503 uint32_t page_flip_flags)
10504{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010505 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010506 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010507 struct drm_framebuffer *old_fb = crtc->primary->fb;
10508 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10510 struct drm_plane *primary = crtc->primary;
10511 enum pipe pipe = intel_crtc->pipe;
10512 struct intel_flip_work *work;
10513 struct intel_engine_cs *engine;
10514 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010515 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010516 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010517 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010518
Daniel Vetter5a21b662016-05-24 17:13:53 +020010519 /*
10520 * drm_mode_page_flip_ioctl() should already catch this, but double
10521 * check to be safe. In the future we may enable pageflipping from
10522 * a disabled primary plane.
10523 */
10524 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10525 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010526
Daniel Vetter5a21b662016-05-24 17:13:53 +020010527 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010528 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010529 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010530
Daniel Vetter5a21b662016-05-24 17:13:53 +020010531 /*
10532 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10533 * Note that pitch changes could also affect these register.
10534 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010535 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010536 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10537 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10538 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010539
Daniel Vetter5a21b662016-05-24 17:13:53 +020010540 if (i915_terminally_wedged(&dev_priv->gpu_error))
10541 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010542
Daniel Vetter5a21b662016-05-24 17:13:53 +020010543 work = kzalloc(sizeof(*work), GFP_KERNEL);
10544 if (work == NULL)
10545 return -ENOMEM;
10546
10547 work->event = event;
10548 work->crtc = crtc;
10549 work->old_fb = old_fb;
10550 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010551
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010552 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010553 if (ret)
10554 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010555
Daniel Vetter5a21b662016-05-24 17:13:53 +020010556 /* We borrow the event spin lock for protecting flip_work */
10557 spin_lock_irq(&dev->event_lock);
10558 if (intel_crtc->flip_work) {
10559 /* Before declaring the flip queue wedged, check if
10560 * the hardware completed the operation behind our backs.
10561 */
10562 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10563 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10564 page_flip_completed(intel_crtc);
10565 } else {
10566 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10567 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010568
Daniel Vetter5a21b662016-05-24 17:13:53 +020010569 drm_crtc_vblank_put(crtc);
10570 kfree(work);
10571 return -EBUSY;
10572 }
10573 }
10574 intel_crtc->flip_work = work;
10575 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010576
Daniel Vetter5a21b662016-05-24 17:13:53 +020010577 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10578 flush_workqueue(dev_priv->wq);
10579
10580 /* Reference the objects for the scheduled work. */
10581 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010582
10583 crtc->primary->fb = fb;
10584 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010585
Chris Wilson25dc5562016-07-20 13:31:52 +010010586 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010587
10588 ret = i915_mutex_lock_interruptible(dev);
10589 if (ret)
10590 goto cleanup;
10591
Chris Wilson8af29b02016-09-09 14:11:47 +010010592 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010593 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010594 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010595 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010596 }
10597
10598 atomic_inc(&intel_crtc->unpin_work_count);
10599
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010600 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010601 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10602
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010603 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010604 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010605 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010606 /* vlv: DISPLAY_FLIP fails to change tiling */
10607 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010608 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010609 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010610 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010611 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010612 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010613 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010614 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010615 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010616 }
10617
10618 mmio_flip = use_mmio_flip(engine, obj);
10619
Chris Wilson058d88c2016-08-15 10:49:06 +010010620 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10621 if (IS_ERR(vma)) {
10622 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010623 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010624 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010625
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010626 work->old_vma = to_intel_plane_state(primary->state)->vma;
10627 to_intel_plane_state(primary->state)->vma = vma;
10628
10629 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010630 work->rotation = crtc->primary->state->rotation;
10631
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010632 /*
10633 * There's the potential that the next frame will not be compatible with
10634 * FBC, so we want to call pre_update() before the actual page flip.
10635 * The problem is that pre_update() caches some information about the fb
10636 * object, so we want to do this only after the object is pinned. Let's
10637 * be on the safe side and do this immediately before scheduling the
10638 * flip.
10639 */
10640 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10641 to_intel_plane_state(primary->state));
10642
Daniel Vetter5a21b662016-05-24 17:13:53 +020010643 if (mmio_flip) {
10644 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010645 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010646 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010647 request = i915_gem_request_alloc(engine,
10648 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010649 if (IS_ERR(request)) {
10650 ret = PTR_ERR(request);
10651 goto cleanup_unpin;
10652 }
10653
Chris Wilsona2bc4692016-09-09 14:11:56 +010010654 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010655 if (ret)
10656 goto cleanup_request;
10657
Daniel Vetter5a21b662016-05-24 17:13:53 +020010658 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10659 page_flip_flags);
10660 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010661 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010662
10663 intel_mark_page_flip_active(intel_crtc, work);
10664
Chris Wilson8e637172016-08-02 22:50:26 +010010665 work->flip_queued_req = i915_gem_request_get(request);
Chris Wilsone642c852017-03-17 11:47:09 +000010666 i915_add_request(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010667 }
10668
Chris Wilson92117f02016-11-28 14:36:48 +000010669 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010670 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10671 to_intel_plane(primary)->frontbuffer_bit);
10672 mutex_unlock(&dev->struct_mutex);
10673
Chris Wilson5748b6a2016-08-04 16:32:38 +010010674 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010675 to_intel_plane(primary)->frontbuffer_bit);
10676
10677 trace_i915_flip_request(intel_crtc->plane, obj);
10678
10679 return 0;
10680
Chris Wilson8e637172016-08-02 22:50:26 +010010681cleanup_request:
Chris Wilsone642c852017-03-17 11:47:09 +000010682 i915_add_request(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010683cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010684 to_intel_plane_state(primary->state)->vma = work->old_vma;
10685 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010686cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010687 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010688unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010689 mutex_unlock(&dev->struct_mutex);
10690cleanup:
10691 crtc->primary->fb = old_fb;
10692 update_state_fb(crtc->primary);
10693
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010694 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010695 drm_framebuffer_unreference(work->old_fb);
10696
10697 spin_lock_irq(&dev->event_lock);
10698 intel_crtc->flip_work = NULL;
10699 spin_unlock_irq(&dev->event_lock);
10700
10701 drm_crtc_vblank_put(crtc);
10702free_work:
10703 kfree(work);
10704
10705 if (ret == -EIO) {
10706 struct drm_atomic_state *state;
10707 struct drm_plane_state *plane_state;
10708
10709out_hang:
10710 state = drm_atomic_state_alloc(dev);
10711 if (!state)
10712 return -ENOMEM;
Daniel Vetterb260ac32017-04-03 10:32:52 +020010713 state->acquire_ctx = dev->mode_config.acquire_ctx;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010714
10715retry:
10716 plane_state = drm_atomic_get_plane_state(state, primary);
10717 ret = PTR_ERR_OR_ZERO(plane_state);
10718 if (!ret) {
10719 drm_atomic_set_fb_for_plane(plane_state, fb);
10720
10721 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10722 if (!ret)
10723 ret = drm_atomic_commit(state);
10724 }
10725
10726 if (ret == -EDEADLK) {
10727 drm_modeset_backoff(state->acquire_ctx);
10728 drm_atomic_state_clear(state);
10729 goto retry;
10730 }
10731
Chris Wilson08536952016-10-14 13:18:18 +010010732 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010733
10734 if (ret == 0 && event) {
10735 spin_lock_irq(&dev->event_lock);
10736 drm_crtc_send_vblank_event(crtc, event);
10737 spin_unlock_irq(&dev->event_lock);
10738 }
10739 }
10740 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010741}
10742
Daniel Vetter5a21b662016-05-24 17:13:53 +020010743
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010744/**
10745 * intel_wm_need_update - Check whether watermarks need updating
10746 * @plane: drm plane
10747 * @state: new plane state
10748 *
10749 * Check current plane state versus the new one to determine whether
10750 * watermarks need to be recalculated.
10751 *
10752 * Returns true or false.
10753 */
10754static bool intel_wm_need_update(struct drm_plane *plane,
10755 struct drm_plane_state *state)
10756{
Matt Roperd21fbe82015-09-24 15:53:12 -070010757 struct intel_plane_state *new = to_intel_plane_state(state);
10758 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10759
10760 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010761 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010762 return true;
10763
10764 if (!cur->base.fb || !new->base.fb)
10765 return false;
10766
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010767 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010768 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010769 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10770 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10771 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10772 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010773 return true;
10774
10775 return false;
10776}
10777
Matt Roperd21fbe82015-09-24 15:53:12 -070010778static bool needs_scaling(struct intel_plane_state *state)
10779{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010780 int src_w = drm_rect_width(&state->base.src) >> 16;
10781 int src_h = drm_rect_height(&state->base.src) >> 16;
10782 int dst_w = drm_rect_width(&state->base.dst);
10783 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010784
10785 return (src_w != dst_w || src_h != dst_h);
10786}
10787
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010788int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10789 struct drm_plane_state *plane_state)
10790{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010791 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010792 struct drm_crtc *crtc = crtc_state->crtc;
10793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010794 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010795 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010796 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010797 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010798 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010799 bool mode_changed = needs_modeset(crtc_state);
10800 bool was_crtc_enabled = crtc->state->active;
10801 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010802 bool turn_off, turn_on, visible, was_visible;
10803 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010804 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010805
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010806 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010807 ret = skl_update_scaler_plane(
10808 to_intel_crtc_state(crtc_state),
10809 to_intel_plane_state(plane_state));
10810 if (ret)
10811 return ret;
10812 }
10813
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010814 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010815 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010816
10817 if (!was_crtc_enabled && WARN_ON(was_visible))
10818 was_visible = false;
10819
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010820 /*
10821 * Visibility is calculated as if the crtc was on, but
10822 * after scaler setup everything depends on it being off
10823 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010824 *
10825 * FIXME this is wrong for watermarks. Watermarks should also
10826 * be computed as if the pipe would be active. Perhaps move
10827 * per-plane wm computation to the .check_plane() hook, and
10828 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010829 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010830 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010831 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010832 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10833 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010834
10835 if (!was_visible && !visible)
10836 return 0;
10837
Maarten Lankhorste8861672016-02-24 11:24:26 +010010838 if (fb != old_plane_state->base.fb)
10839 pipe_config->fb_changed = true;
10840
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010841 turn_off = was_visible && (!visible || mode_changed);
10842 turn_on = visible && (!was_visible || mode_changed);
10843
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010844 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010845 intel_crtc->base.base.id, intel_crtc->base.name,
10846 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010847 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010848
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010849 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010850 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010851 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010852 turn_off, turn_on, mode_changed);
10853
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010854 if (turn_on) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010855 if (INTEL_GEN(dev_priv) < 5)
10856 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010857
10858 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010859 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010860 pipe_config->disable_cxsr = true;
10861 } else if (turn_off) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010862 if (INTEL_GEN(dev_priv) < 5)
10863 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010864
Ville Syrjälä852eb002015-06-24 22:00:07 +030010865 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010866 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010867 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010868 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010869 if (INTEL_GEN(dev_priv) < 5) {
10870 /* FIXME bollocks */
10871 pipe_config->update_wm_pre = true;
10872 pipe_config->update_wm_post = true;
10873 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010874 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010875
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010876 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010877 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010878
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010879 /*
10880 * WaCxSRDisabledForSpriteScaling:ivb
10881 *
10882 * cstate->update_wm was already set above, so this flag will
10883 * take effect when we commit and program watermarks.
10884 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010885 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010886 needs_scaling(to_intel_plane_state(plane_state)) &&
10887 !needs_scaling(old_plane_state))
10888 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010889
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010890 return 0;
10891}
10892
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010893static bool encoders_cloneable(const struct intel_encoder *a,
10894 const struct intel_encoder *b)
10895{
10896 /* masks could be asymmetric, so check both ways */
10897 return a == b || (a->cloneable & (1 << b->type) &&
10898 b->cloneable & (1 << a->type));
10899}
10900
10901static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10902 struct intel_crtc *crtc,
10903 struct intel_encoder *encoder)
10904{
10905 struct intel_encoder *source_encoder;
10906 struct drm_connector *connector;
10907 struct drm_connector_state *connector_state;
10908 int i;
10909
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010910 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010911 if (connector_state->crtc != &crtc->base)
10912 continue;
10913
10914 source_encoder =
10915 to_intel_encoder(connector_state->best_encoder);
10916 if (!encoders_cloneable(encoder, source_encoder))
10917 return false;
10918 }
10919
10920 return true;
10921}
10922
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010923static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10924 struct drm_crtc_state *crtc_state)
10925{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010926 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010927 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010929 struct intel_crtc_state *pipe_config =
10930 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010931 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010932 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010933 bool mode_changed = needs_modeset(crtc_state);
10934
Ville Syrjälä852eb002015-06-24 22:00:07 +030010935 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010936 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010937
Maarten Lankhorstad421372015-06-15 12:33:42 +020010938 if (mode_changed && crtc_state->enable &&
10939 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010940 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010941 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10942 pipe_config);
10943 if (ret)
10944 return ret;
10945 }
10946
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010947 if (crtc_state->color_mgmt_changed) {
10948 ret = intel_color_check(crtc, crtc_state);
10949 if (ret)
10950 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010951
10952 /*
10953 * Changing color management on Intel hardware is
10954 * handled as part of planes update.
10955 */
10956 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010957 }
10958
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010959 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010960 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010961 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010962 if (ret) {
10963 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010964 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010965 }
10966 }
10967
10968 if (dev_priv->display.compute_intermediate_wm &&
10969 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10970 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10971 return 0;
10972
10973 /*
10974 * Calculate 'intermediate' watermarks that satisfy both the
10975 * old state and the new state. We can program these
10976 * immediately.
10977 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010978 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010979 intel_crtc,
10980 pipe_config);
10981 if (ret) {
10982 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10983 return ret;
10984 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010985 } else if (dev_priv->display.compute_intermediate_wm) {
10986 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10987 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010988 }
10989
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010990 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010991 if (mode_changed)
10992 ret = skl_update_scaler_crtc(pipe_config);
10993
10994 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010995 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010996 pipe_config);
10997 }
10998
10999 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011000}
11001
Jani Nikula65b38e02015-04-13 11:26:56 +030011002static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011003 .atomic_begin = intel_begin_crtc_commit,
11004 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011005 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011006};
11007
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011008static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11009{
11010 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011011 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011012
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011013 drm_connector_list_iter_begin(dev, &conn_iter);
11014 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011015 if (connector->base.state->crtc)
11016 drm_connector_unreference(&connector->base);
11017
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011018 if (connector->base.encoder) {
11019 connector->base.state->best_encoder =
11020 connector->base.encoder;
11021 connector->base.state->crtc =
11022 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011023
11024 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011025 } else {
11026 connector->base.state->best_encoder = NULL;
11027 connector->base.state->crtc = NULL;
11028 }
11029 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011030 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011031}
11032
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011033static void
Robin Schroereba905b2014-05-18 02:24:50 +020011034connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011035 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011036{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011037 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011038 int bpp = pipe_config->pipe_bpp;
11039
11040 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011041 connector->base.base.id,
11042 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011043
11044 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011045 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011046 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011047 bpp, info->bpc * 3);
11048 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011049 }
11050
Mario Kleiner196f9542016-07-06 12:05:45 +020011051 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011052 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011053 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11054 bpp);
11055 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011056 }
11057}
11058
11059static int
11060compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011061 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011062{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011063 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011064 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011065 struct drm_connector *connector;
11066 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011067 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011068
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011069 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11070 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011071 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011072 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011073 bpp = 12*3;
11074 else
11075 bpp = 8*3;
11076
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011077
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011078 pipe_config->pipe_bpp = bpp;
11079
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011080 state = pipe_config->base.state;
11081
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011082 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011083 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011084 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011085 continue;
11086
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011087 connected_sink_compute_bpp(to_intel_connector(connector),
11088 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011089 }
11090
11091 return bpp;
11092}
11093
Daniel Vetter644db712013-09-19 14:53:58 +020011094static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11095{
11096 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11097 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011098 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011099 mode->crtc_hdisplay, mode->crtc_hsync_start,
11100 mode->crtc_hsync_end, mode->crtc_htotal,
11101 mode->crtc_vdisplay, mode->crtc_vsync_start,
11102 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11103}
11104
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011105static inline void
11106intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011107 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011108{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011109 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11110 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011111 m_n->gmch_m, m_n->gmch_n,
11112 m_n->link_m, m_n->link_n, m_n->tu);
11113}
11114
Daniel Vetterc0b03412013-05-28 12:05:54 +020011115static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011116 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011117 const char *context)
11118{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011119 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011120 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011121 struct drm_plane *plane;
11122 struct intel_plane *intel_plane;
11123 struct intel_plane_state *state;
11124 struct drm_framebuffer *fb;
11125
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011126 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11127 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011128
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011129 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11130 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011131 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011132
11133 if (pipe_config->has_pch_encoder)
11134 intel_dump_m_n_config(pipe_config, "fdi",
11135 pipe_config->fdi_lanes,
11136 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011137
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011138 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011139 intel_dump_m_n_config(pipe_config, "dp m_n",
11140 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011141 if (pipe_config->has_drrs)
11142 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11143 pipe_config->lane_count,
11144 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011145 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011146
Daniel Vetter55072d12014-11-20 16:10:28 +010011147 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011148 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011149
Daniel Vetterc0b03412013-05-28 12:05:54 +020011150 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011151 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011152 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011153 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11154 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011155 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011156 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011157 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11158 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011159
11160 if (INTEL_GEN(dev_priv) >= 9)
11161 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11162 crtc->num_scalers,
11163 pipe_config->scaler_state.scaler_users,
11164 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011165
11166 if (HAS_GMCH_DISPLAY(dev_priv))
11167 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11168 pipe_config->gmch_pfit.control,
11169 pipe_config->gmch_pfit.pgm_ratios,
11170 pipe_config->gmch_pfit.lvds_border_bits);
11171 else
11172 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11173 pipe_config->pch_pfit.pos,
11174 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011175 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011176
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011177 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11178 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011179
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011180 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011181
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011182 DRM_DEBUG_KMS("planes on this crtc\n");
11183 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011184 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011185 intel_plane = to_intel_plane(plane);
11186 if (intel_plane->pipe != crtc->pipe)
11187 continue;
11188
11189 state = to_intel_plane_state(plane->state);
11190 fb = state->base.fb;
11191 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011192 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11193 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011194 continue;
11195 }
11196
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011197 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11198 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011199 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011200 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011201 if (INTEL_GEN(dev_priv) >= 9)
11202 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11203 state->scaler_id,
11204 state->base.src.x1 >> 16,
11205 state->base.src.y1 >> 16,
11206 drm_rect_width(&state->base.src) >> 16,
11207 drm_rect_height(&state->base.src) >> 16,
11208 state->base.dst.x1, state->base.dst.y1,
11209 drm_rect_width(&state->base.dst),
11210 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011211 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011212}
11213
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011214static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011215{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011216 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011217 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011218 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011219 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011220
11221 /*
11222 * Walk the connector list instead of the encoder
11223 * list to detect the problem on ddi platforms
11224 * where there's just one encoder per digital port.
11225 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011226 drm_for_each_connector(connector, dev) {
11227 struct drm_connector_state *connector_state;
11228 struct intel_encoder *encoder;
11229
11230 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11231 if (!connector_state)
11232 connector_state = connector->state;
11233
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011234 if (!connector_state->best_encoder)
11235 continue;
11236
11237 encoder = to_intel_encoder(connector_state->best_encoder);
11238
11239 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011240
11241 switch (encoder->type) {
11242 unsigned int port_mask;
11243 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011244 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011245 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011246 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011247 case INTEL_OUTPUT_HDMI:
11248 case INTEL_OUTPUT_EDP:
11249 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11250
11251 /* the same port mustn't appear more than once */
11252 if (used_ports & port_mask)
11253 return false;
11254
11255 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011256 break;
11257 case INTEL_OUTPUT_DP_MST:
11258 used_mst_ports |=
11259 1 << enc_to_mst(&encoder->base)->primary->port;
11260 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011261 default:
11262 break;
11263 }
11264 }
11265
Ville Syrjälä477321e2016-07-28 17:50:40 +030011266 /* can't mix MST and SST/HDMI on the same port */
11267 if (used_ports & used_mst_ports)
11268 return false;
11269
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011270 return true;
11271}
11272
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011273static void
11274clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11275{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011276 struct drm_i915_private *dev_priv =
11277 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011278 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011279 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011280 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011281 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011282 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011283
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011284 /* FIXME: before the switch to atomic started, a new pipe_config was
11285 * kzalloc'd. Code that depends on any field being zero should be
11286 * fixed, so that the crtc_state can be safely duplicated. For now,
11287 * only fields that are know to not cause problems are preserved. */
11288
Chandra Konduru663a3642015-04-07 15:28:41 -070011289 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011290 shared_dpll = crtc_state->shared_dpll;
11291 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011292 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011293 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11294 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011295
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011296 /* Keep base drm_crtc_state intact, only clear our extended struct */
11297 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11298 memset(&crtc_state->base + 1, 0,
11299 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011300
Chandra Konduru663a3642015-04-07 15:28:41 -070011301 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011302 crtc_state->shared_dpll = shared_dpll;
11303 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011304 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011305 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11306 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011307}
11308
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011309static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011310intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011311 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011312{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011313 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011314 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011315 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011316 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011317 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011318 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011319 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011320
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011321 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011322
Daniel Vettere143a212013-07-04 12:01:15 +020011323 pipe_config->cpu_transcoder =
11324 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011325
Imre Deak2960bc92013-07-30 13:36:32 +030011326 /*
11327 * Sanitize sync polarity flags based on requested ones. If neither
11328 * positive or negative polarity is requested, treat this as meaning
11329 * negative polarity.
11330 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011331 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011332 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011333 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011334
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011335 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011336 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011337 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011338
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011339 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11340 pipe_config);
11341 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011342 goto fail;
11343
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011344 /*
11345 * Determine the real pipe dimensions. Note that stereo modes can
11346 * increase the actual pipe size due to the frame doubling and
11347 * insertion of additional space for blanks between the frame. This
11348 * is stored in the crtc timings. We use the requested mode to do this
11349 * computation to clearly distinguish it from the adjusted mode, which
11350 * can be changed by the connectors in the below retry loop.
11351 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011352 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011353 &pipe_config->pipe_src_w,
11354 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011355
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011356 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011357 if (connector_state->crtc != crtc)
11358 continue;
11359
11360 encoder = to_intel_encoder(connector_state->best_encoder);
11361
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011362 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11363 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11364 goto fail;
11365 }
11366
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011367 /*
11368 * Determine output_types before calling the .compute_config()
11369 * hooks so that the hooks can use this information safely.
11370 */
11371 pipe_config->output_types |= 1 << encoder->type;
11372 }
11373
Daniel Vettere29c22c2013-02-21 00:00:16 +010011374encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011375 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011376 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011377 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011378
Daniel Vetter135c81b2013-07-21 21:37:09 +020011379 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011380 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11381 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011382
Daniel Vetter7758a112012-07-08 19:40:39 +020011383 /* Pass our mode to the connectors and the CRTC to give them a chance to
11384 * adjust it according to limitations or connector properties, and also
11385 * a chance to reject the mode entirely.
11386 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011387 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011388 if (connector_state->crtc != crtc)
11389 continue;
11390
11391 encoder = to_intel_encoder(connector_state->best_encoder);
11392
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011393 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011394 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011395 goto fail;
11396 }
11397 }
11398
Daniel Vetterff9a6752013-06-01 17:16:21 +020011399 /* Set default port clock if not overwritten by the encoder. Needs to be
11400 * done afterwards in case the encoder adjusts the mode. */
11401 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011402 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011403 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011404
Daniel Vettera43f6e02013-06-07 23:10:32 +020011405 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011406 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011407 DRM_DEBUG_KMS("CRTC fixup failed\n");
11408 goto fail;
11409 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011410
11411 if (ret == RETRY) {
11412 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11413 ret = -EINVAL;
11414 goto fail;
11415 }
11416
11417 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11418 retry = false;
11419 goto encoder_retry;
11420 }
11421
Daniel Vettere8fa4272015-08-12 11:43:34 +020011422 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011423 * only enable it on 6bpc panels and when its not a compliance
11424 * test requesting 6bpc video pattern.
11425 */
11426 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11427 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011428 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011429 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011430
Daniel Vetter7758a112012-07-08 19:40:39 +020011431fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011432 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011433}
11434
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011435static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011436intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011437{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011438 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011439 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020011440 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011441
Ville Syrjälä76688512014-01-10 11:28:06 +020011442 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011443 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11444 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011445
11446 /* Update hwmode for vblank functions */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011447 if (new_crtc_state->active)
11448 crtc->hwmode = new_crtc_state->adjusted_mode;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011449 else
11450 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011451
11452 /*
11453 * Update legacy state to satisfy fbc code. This can
11454 * be removed when fbc uses the atomic state.
11455 */
11456 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11457 struct drm_plane_state *plane_state = crtc->primary->state;
11458
11459 crtc->primary->fb = plane_state->fb;
11460 crtc->x = plane_state->src_x >> 16;
11461 crtc->y = plane_state->src_y >> 16;
11462 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011463 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011464}
11465
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011466static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011467{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011468 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011469
11470 if (clock1 == clock2)
11471 return true;
11472
11473 if (!clock1 || !clock2)
11474 return false;
11475
11476 diff = abs(clock1 - clock2);
11477
11478 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11479 return true;
11480
11481 return false;
11482}
11483
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011484static bool
11485intel_compare_m_n(unsigned int m, unsigned int n,
11486 unsigned int m2, unsigned int n2,
11487 bool exact)
11488{
11489 if (m == m2 && n == n2)
11490 return true;
11491
11492 if (exact || !m || !n || !m2 || !n2)
11493 return false;
11494
11495 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11496
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011497 if (n > n2) {
11498 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011499 m2 <<= 1;
11500 n2 <<= 1;
11501 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011502 } else if (n < n2) {
11503 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011504 m <<= 1;
11505 n <<= 1;
11506 }
11507 }
11508
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011509 if (n != n2)
11510 return false;
11511
11512 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011513}
11514
11515static bool
11516intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11517 struct intel_link_m_n *m2_n2,
11518 bool adjust)
11519{
11520 if (m_n->tu == m2_n2->tu &&
11521 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11522 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11523 intel_compare_m_n(m_n->link_m, m_n->link_n,
11524 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11525 if (adjust)
11526 *m2_n2 = *m_n;
11527
11528 return true;
11529 }
11530
11531 return false;
11532}
11533
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011534static void __printf(3, 4)
11535pipe_config_err(bool adjust, const char *name, const char *format, ...)
11536{
11537 char *level;
11538 unsigned int category;
11539 struct va_format vaf;
11540 va_list args;
11541
11542 if (adjust) {
11543 level = KERN_DEBUG;
11544 category = DRM_UT_KMS;
11545 } else {
11546 level = KERN_ERR;
11547 category = DRM_UT_NONE;
11548 }
11549
11550 va_start(args, format);
11551 vaf.fmt = format;
11552 vaf.va = &args;
11553
11554 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11555
11556 va_end(args);
11557}
11558
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011559static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011560intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011561 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011562 struct intel_crtc_state *pipe_config,
11563 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011564{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011565 bool ret = true;
11566
Daniel Vetter66e985c2013-06-05 13:34:20 +020011567#define PIPE_CONF_CHECK_X(name) \
11568 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011569 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011570 "(expected 0x%08x, found 0x%08x)\n", \
11571 current_config->name, \
11572 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011573 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011574 }
11575
Daniel Vetter08a24032013-04-19 11:25:34 +020011576#define PIPE_CONF_CHECK_I(name) \
11577 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011578 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011579 "(expected %i, found %i)\n", \
11580 current_config->name, \
11581 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011582 ret = false; \
11583 }
11584
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011585#define PIPE_CONF_CHECK_P(name) \
11586 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011587 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011588 "(expected %p, found %p)\n", \
11589 current_config->name, \
11590 pipe_config->name); \
11591 ret = false; \
11592 }
11593
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011594#define PIPE_CONF_CHECK_M_N(name) \
11595 if (!intel_compare_link_m_n(&current_config->name, \
11596 &pipe_config->name,\
11597 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011598 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011599 "(expected tu %i gmch %i/%i link %i/%i, " \
11600 "found tu %i, gmch %i/%i link %i/%i)\n", \
11601 current_config->name.tu, \
11602 current_config->name.gmch_m, \
11603 current_config->name.gmch_n, \
11604 current_config->name.link_m, \
11605 current_config->name.link_n, \
11606 pipe_config->name.tu, \
11607 pipe_config->name.gmch_m, \
11608 pipe_config->name.gmch_n, \
11609 pipe_config->name.link_m, \
11610 pipe_config->name.link_n); \
11611 ret = false; \
11612 }
11613
Daniel Vetter55c561a2016-03-30 11:34:36 +020011614/* This is required for BDW+ where there is only one set of registers for
11615 * switching between high and low RR.
11616 * This macro can be used whenever a comparison has to be made between one
11617 * hw state and multiple sw state variables.
11618 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011619#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11620 if (!intel_compare_link_m_n(&current_config->name, \
11621 &pipe_config->name, adjust) && \
11622 !intel_compare_link_m_n(&current_config->alt_name, \
11623 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011624 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011625 "(expected tu %i gmch %i/%i link %i/%i, " \
11626 "or tu %i gmch %i/%i link %i/%i, " \
11627 "found tu %i, gmch %i/%i link %i/%i)\n", \
11628 current_config->name.tu, \
11629 current_config->name.gmch_m, \
11630 current_config->name.gmch_n, \
11631 current_config->name.link_m, \
11632 current_config->name.link_n, \
11633 current_config->alt_name.tu, \
11634 current_config->alt_name.gmch_m, \
11635 current_config->alt_name.gmch_n, \
11636 current_config->alt_name.link_m, \
11637 current_config->alt_name.link_n, \
11638 pipe_config->name.tu, \
11639 pipe_config->name.gmch_m, \
11640 pipe_config->name.gmch_n, \
11641 pipe_config->name.link_m, \
11642 pipe_config->name.link_n); \
11643 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011644 }
11645
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011646#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11647 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011648 pipe_config_err(adjust, __stringify(name), \
11649 "(%x) (expected %i, found %i)\n", \
11650 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011651 current_config->name & (mask), \
11652 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011653 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011654 }
11655
Ville Syrjälä5e550652013-09-06 23:29:07 +030011656#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11657 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011658 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011659 "(expected %i, found %i)\n", \
11660 current_config->name, \
11661 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011662 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011663 }
11664
Daniel Vetterbb760062013-06-06 14:55:52 +020011665#define PIPE_CONF_QUIRK(quirk) \
11666 ((current_config->quirks | pipe_config->quirks) & (quirk))
11667
Daniel Vettereccb1402013-05-22 00:50:22 +020011668 PIPE_CONF_CHECK_I(cpu_transcoder);
11669
Daniel Vetter08a24032013-04-19 11:25:34 +020011670 PIPE_CONF_CHECK_I(has_pch_encoder);
11671 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011672 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011673
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011674 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011675 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011676
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011677 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011678 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011679
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011680 if (current_config->has_drrs)
11681 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11682 } else
11683 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011684
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011685 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011686
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011687 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11688 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11690 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011693
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011700
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011701 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011702 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011703 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011704 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011705 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011706
11707 PIPE_CONF_CHECK_I(hdmi_scrambling);
11708 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011709 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011710
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011711 PIPE_CONF_CHECK_I(has_audio);
11712
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011713 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011714 DRM_MODE_FLAG_INTERLACE);
11715
Daniel Vetterbb760062013-06-06 14:55:52 +020011716 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011717 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011718 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011719 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011720 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011721 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011722 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011723 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011724 DRM_MODE_FLAG_NVSYNC);
11725 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011726
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011727 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011728 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011729 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011730 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011731 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011732
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011733 if (!adjust) {
11734 PIPE_CONF_CHECK_I(pipe_src_w);
11735 PIPE_CONF_CHECK_I(pipe_src_h);
11736
11737 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11738 if (current_config->pch_pfit.enabled) {
11739 PIPE_CONF_CHECK_X(pch_pfit.pos);
11740 PIPE_CONF_CHECK_X(pch_pfit.size);
11741 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011742
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011743 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011744 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011745 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011746
Jesse Barnese59150d2014-01-07 13:30:45 -080011747 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011748 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011749 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011750
Ville Syrjälä282740f2013-09-04 18:30:03 +030011751 PIPE_CONF_CHECK_I(double_wide);
11752
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011753 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011754 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011755 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011756 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11757 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011758 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011759 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011760 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11761 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11762 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011763
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011764 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11765 PIPE_CONF_CHECK_X(dsi_pll.div);
11766
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011767 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011768 PIPE_CONF_CHECK_I(pipe_bpp);
11769
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011770 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011771 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011772
Daniel Vetter66e985c2013-06-05 13:34:20 +020011773#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011774#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011775#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011776#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011777#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011778#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011779
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011780 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011781}
11782
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011783static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11784 const struct intel_crtc_state *pipe_config)
11785{
11786 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011787 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011788 &pipe_config->fdi_m_n);
11789 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11790
11791 /*
11792 * FDI already provided one idea for the dotclock.
11793 * Yell if the encoder disagrees.
11794 */
11795 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11796 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11797 fdi_dotclock, dotclock);
11798 }
11799}
11800
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011801static void verify_wm_state(struct drm_crtc *crtc,
11802 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011803{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011804 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011805 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011806 struct skl_pipe_wm hw_wm, *sw_wm;
11807 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11808 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11810 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011811 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011812
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011813 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011814 return;
11815
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011816 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011817 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011818
Damien Lespiau08db6652014-11-04 17:06:52 +000011819 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11820 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11821
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011822 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011823 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011824 hw_plane_wm = &hw_wm.planes[plane];
11825 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011826
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011827 /* Watermarks */
11828 for (level = 0; level <= max_level; level++) {
11829 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11830 &sw_plane_wm->wm[level]))
11831 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011832
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011833 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11834 pipe_name(pipe), plane + 1, level,
11835 sw_plane_wm->wm[level].plane_en,
11836 sw_plane_wm->wm[level].plane_res_b,
11837 sw_plane_wm->wm[level].plane_res_l,
11838 hw_plane_wm->wm[level].plane_en,
11839 hw_plane_wm->wm[level].plane_res_b,
11840 hw_plane_wm->wm[level].plane_res_l);
11841 }
11842
11843 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11844 &sw_plane_wm->trans_wm)) {
11845 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11846 pipe_name(pipe), plane + 1,
11847 sw_plane_wm->trans_wm.plane_en,
11848 sw_plane_wm->trans_wm.plane_res_b,
11849 sw_plane_wm->trans_wm.plane_res_l,
11850 hw_plane_wm->trans_wm.plane_en,
11851 hw_plane_wm->trans_wm.plane_res_b,
11852 hw_plane_wm->trans_wm.plane_res_l);
11853 }
11854
11855 /* DDB */
11856 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11857 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11858
11859 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011860 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011861 pipe_name(pipe), plane + 1,
11862 sw_ddb_entry->start, sw_ddb_entry->end,
11863 hw_ddb_entry->start, hw_ddb_entry->end);
11864 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011865 }
11866
Lyude27082492016-08-24 07:48:10 +020011867 /*
11868 * cursor
11869 * If the cursor plane isn't active, we may not have updated it's ddb
11870 * allocation. In that case since the ddb allocation will be updated
11871 * once the plane becomes visible, we can skip this check
11872 */
11873 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011874 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11875 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011876
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011877 /* Watermarks */
11878 for (level = 0; level <= max_level; level++) {
11879 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11880 &sw_plane_wm->wm[level]))
11881 continue;
11882
11883 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11884 pipe_name(pipe), level,
11885 sw_plane_wm->wm[level].plane_en,
11886 sw_plane_wm->wm[level].plane_res_b,
11887 sw_plane_wm->wm[level].plane_res_l,
11888 hw_plane_wm->wm[level].plane_en,
11889 hw_plane_wm->wm[level].plane_res_b,
11890 hw_plane_wm->wm[level].plane_res_l);
11891 }
11892
11893 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11894 &sw_plane_wm->trans_wm)) {
11895 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11896 pipe_name(pipe),
11897 sw_plane_wm->trans_wm.plane_en,
11898 sw_plane_wm->trans_wm.plane_res_b,
11899 sw_plane_wm->trans_wm.plane_res_l,
11900 hw_plane_wm->trans_wm.plane_en,
11901 hw_plane_wm->trans_wm.plane_res_b,
11902 hw_plane_wm->trans_wm.plane_res_l);
11903 }
11904
11905 /* DDB */
11906 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11907 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11908
11909 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011910 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011911 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011912 sw_ddb_entry->start, sw_ddb_entry->end,
11913 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011914 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011915 }
11916}
11917
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011918static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011919verify_connector_state(struct drm_device *dev,
11920 struct drm_atomic_state *state,
11921 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011922{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011923 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011924 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011925 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011926
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011927 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011928 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011929
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011930 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011931 continue;
11932
Daniel Vetter5a21b662016-05-24 17:13:53 +020011933 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011934
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011935 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011936 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011937 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011938}
11939
11940static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011941verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011942{
11943 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011944 struct drm_connector *connector;
11945 struct drm_connector_state *old_conn_state, *new_conn_state;
11946 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011947
Damien Lespiaub2784e12014-08-05 11:29:37 +010011948 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011949 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011950 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011951
11952 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11953 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011954 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011955
Daniel Vetter86b04262017-03-01 10:52:26 +010011956 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11957 new_conn_state, i) {
11958 if (old_conn_state->best_encoder == &encoder->base)
11959 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011960
Daniel Vetter86b04262017-03-01 10:52:26 +010011961 if (new_conn_state->best_encoder != &encoder->base)
11962 continue;
11963 found = enabled = true;
11964
11965 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011966 encoder->base.crtc,
11967 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011968 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011969
11970 if (!found)
11971 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011972
Rob Clarke2c719b2014-12-15 13:56:32 -050011973 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011974 "encoder's enabled state mismatch "
11975 "(expected %i, found %i)\n",
11976 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011977
11978 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011979 bool active;
11980
11981 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011982 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011983 "encoder detached but still enabled on pipe %c.\n",
11984 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011985 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011986 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011987}
11988
11989static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011990verify_crtc_state(struct drm_crtc *crtc,
11991 struct drm_crtc_state *old_crtc_state,
11992 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011993{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011994 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011995 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011996 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11998 struct intel_crtc_state *pipe_config, *sw_config;
11999 struct drm_atomic_state *old_state;
12000 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012001
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012002 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012003 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012004 pipe_config = to_intel_crtc_state(old_crtc_state);
12005 memset(pipe_config, 0, sizeof(*pipe_config));
12006 pipe_config->base.crtc = crtc;
12007 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012008
Ville Syrjälä78108b72016-05-27 20:59:19 +030012009 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012010
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012011 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012012
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012013 /* hw state is inconsistent with the pipe quirk */
12014 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12015 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12016 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012017
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012018 I915_STATE_WARN(new_crtc_state->active != active,
12019 "crtc active state doesn't match with hw state "
12020 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012021
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012022 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12023 "transitional active state does not match atomic hw state "
12024 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012025
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012026 for_each_encoder_on_crtc(dev, crtc, encoder) {
12027 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012028
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012029 active = encoder->get_hw_state(encoder, &pipe);
12030 I915_STATE_WARN(active != new_crtc_state->active,
12031 "[ENCODER:%i] active %i with crtc active %i\n",
12032 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012033
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012034 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12035 "Encoder connected to wrong pipe %c\n",
12036 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012037
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012038 if (active) {
12039 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012040 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012041 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012042 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012043
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012044 intel_crtc_compute_pixel_rate(pipe_config);
12045
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012046 if (!new_crtc_state->active)
12047 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012048
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012049 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012050
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012051 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012052 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012053 pipe_config, false)) {
12054 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12055 intel_dump_pipe_config(intel_crtc, pipe_config,
12056 "[hw state]");
12057 intel_dump_pipe_config(intel_crtc, sw_config,
12058 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012059 }
12060}
12061
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012062static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012063verify_single_dpll_state(struct drm_i915_private *dev_priv,
12064 struct intel_shared_dpll *pll,
12065 struct drm_crtc *crtc,
12066 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012067{
12068 struct intel_dpll_hw_state dpll_hw_state;
12069 unsigned crtc_mask;
12070 bool active;
12071
12072 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12073
12074 DRM_DEBUG_KMS("%s\n", pll->name);
12075
12076 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12077
12078 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12079 I915_STATE_WARN(!pll->on && pll->active_mask,
12080 "pll in active use but not on in sw tracking\n");
12081 I915_STATE_WARN(pll->on && !pll->active_mask,
12082 "pll is on but not used by any active crtc\n");
12083 I915_STATE_WARN(pll->on != active,
12084 "pll on state mismatch (expected %i, found %i)\n",
12085 pll->on, active);
12086 }
12087
12088 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012089 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012090 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012091 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012092
12093 return;
12094 }
12095
12096 crtc_mask = 1 << drm_crtc_index(crtc);
12097
12098 if (new_state->active)
12099 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12100 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12101 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12102 else
12103 I915_STATE_WARN(pll->active_mask & crtc_mask,
12104 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12105 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12106
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012107 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012108 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012109 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012110
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012111 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012112 &dpll_hw_state,
12113 sizeof(dpll_hw_state)),
12114 "pll hw state mismatch\n");
12115}
12116
12117static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012118verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12119 struct drm_crtc_state *old_crtc_state,
12120 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012121{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012122 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012123 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12124 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12125
12126 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012127 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012128
12129 if (old_state->shared_dpll &&
12130 old_state->shared_dpll != new_state->shared_dpll) {
12131 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12132 struct intel_shared_dpll *pll = old_state->shared_dpll;
12133
12134 I915_STATE_WARN(pll->active_mask & crtc_mask,
12135 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12136 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012137 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012138 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12139 pipe_name(drm_crtc_index(crtc)));
12140 }
12141}
12142
12143static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012144intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012145 struct drm_atomic_state *state,
12146 struct drm_crtc_state *old_state,
12147 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012148{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012149 if (!needs_modeset(new_state) &&
12150 !to_intel_crtc_state(new_state)->update_pipe)
12151 return;
12152
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012153 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012154 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012155 verify_crtc_state(crtc, old_state, new_state);
12156 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012157}
12158
12159static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012160verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012161{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012162 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012163 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012164
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012165 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012166 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012167}
Daniel Vetter53589012013-06-05 13:34:16 +020012168
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012169static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012170intel_modeset_verify_disabled(struct drm_device *dev,
12171 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012172{
Daniel Vetter86b04262017-03-01 10:52:26 +010012173 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012174 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012175 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012176}
12177
Ville Syrjälä80715b22014-05-15 20:23:23 +030012178static void update_scanline_offset(struct intel_crtc *crtc)
12179{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012180 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012181
12182 /*
12183 * The scanline counter increments at the leading edge of hsync.
12184 *
12185 * On most platforms it starts counting from vtotal-1 on the
12186 * first active line. That means the scanline counter value is
12187 * always one less than what we would expect. Ie. just after
12188 * start of vblank, which also occurs at start of hsync (on the
12189 * last active line), the scanline counter will read vblank_start-1.
12190 *
12191 * On gen2 the scanline counter starts counting from 1 instead
12192 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12193 * to keep the value positive), instead of adding one.
12194 *
12195 * On HSW+ the behaviour of the scanline counter depends on the output
12196 * type. For DP ports it behaves like most other platforms, but on HDMI
12197 * there's an extra 1 line difference. So we need to add two instead of
12198 * one to the value.
12199 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012200 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012201 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012202 int vtotal;
12203
Ville Syrjälä124abe02015-09-08 13:40:45 +030012204 vtotal = adjusted_mode->crtc_vtotal;
12205 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012206 vtotal /= 2;
12207
12208 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012209 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012210 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012211 crtc->scanline_offset = 2;
12212 } else
12213 crtc->scanline_offset = 1;
12214}
12215
Maarten Lankhorstad421372015-06-15 12:33:42 +020012216static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012217{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012218 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012219 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012220 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012221 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012222 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012223
12224 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012225 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012226
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012227 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012229 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012230 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012231
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012232 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012233 continue;
12234
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012235 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012236
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012237 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012238 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012239
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012240 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012241 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012242}
12243
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012244/*
12245 * This implements the workaround described in the "notes" section of the mode
12246 * set sequence documentation. When going from no pipes or single pipe to
12247 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12248 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12249 */
12250static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12251{
12252 struct drm_crtc_state *crtc_state;
12253 struct intel_crtc *intel_crtc;
12254 struct drm_crtc *crtc;
12255 struct intel_crtc_state *first_crtc_state = NULL;
12256 struct intel_crtc_state *other_crtc_state = NULL;
12257 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12258 int i;
12259
12260 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012261 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012262 intel_crtc = to_intel_crtc(crtc);
12263
12264 if (!crtc_state->active || !needs_modeset(crtc_state))
12265 continue;
12266
12267 if (first_crtc_state) {
12268 other_crtc_state = to_intel_crtc_state(crtc_state);
12269 break;
12270 } else {
12271 first_crtc_state = to_intel_crtc_state(crtc_state);
12272 first_pipe = intel_crtc->pipe;
12273 }
12274 }
12275
12276 /* No workaround needed? */
12277 if (!first_crtc_state)
12278 return 0;
12279
12280 /* w/a possibly needed, check how many crtc's are already enabled. */
12281 for_each_intel_crtc(state->dev, intel_crtc) {
12282 struct intel_crtc_state *pipe_config;
12283
12284 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12285 if (IS_ERR(pipe_config))
12286 return PTR_ERR(pipe_config);
12287
12288 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12289
12290 if (!pipe_config->base.active ||
12291 needs_modeset(&pipe_config->base))
12292 continue;
12293
12294 /* 2 or more enabled crtcs means no need for w/a */
12295 if (enabled_pipe != INVALID_PIPE)
12296 return 0;
12297
12298 enabled_pipe = intel_crtc->pipe;
12299 }
12300
12301 if (enabled_pipe != INVALID_PIPE)
12302 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12303 else if (other_crtc_state)
12304 other_crtc_state->hsw_workaround_pipe = first_pipe;
12305
12306 return 0;
12307}
12308
Ville Syrjälä8d965612016-11-14 18:35:10 +020012309static int intel_lock_all_pipes(struct drm_atomic_state *state)
12310{
12311 struct drm_crtc *crtc;
12312
12313 /* Add all pipes to the state */
12314 for_each_crtc(state->dev, crtc) {
12315 struct drm_crtc_state *crtc_state;
12316
12317 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12318 if (IS_ERR(crtc_state))
12319 return PTR_ERR(crtc_state);
12320 }
12321
12322 return 0;
12323}
12324
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012325static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12326{
12327 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012328
Ville Syrjälä8d965612016-11-14 18:35:10 +020012329 /*
12330 * Add all pipes to the state, and force
12331 * a modeset on all the active ones.
12332 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012333 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012334 struct drm_crtc_state *crtc_state;
12335 int ret;
12336
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012337 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12338 if (IS_ERR(crtc_state))
12339 return PTR_ERR(crtc_state);
12340
12341 if (!crtc_state->active || needs_modeset(crtc_state))
12342 continue;
12343
12344 crtc_state->mode_changed = true;
12345
12346 ret = drm_atomic_add_affected_connectors(state, crtc);
12347 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012348 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012349
12350 ret = drm_atomic_add_affected_planes(state, crtc);
12351 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012352 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012353 }
12354
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012355 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012356}
12357
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012358static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012359{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012360 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012361 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012362 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012363 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012364 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012365
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012366 if (!check_digital_port_conflicts(state)) {
12367 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12368 return -EINVAL;
12369 }
12370
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012371 intel_state->modeset = true;
12372 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012373 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12374 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012375
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012376 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12377 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012378 intel_state->active_crtcs |= 1 << i;
12379 else
12380 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012381
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012382 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012383 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012384 }
12385
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012386 /*
12387 * See if the config requires any additional preparation, e.g.
12388 * to adjust global state with pipes off. We need to do this
12389 * here so we can get the modeset_pipe updated config for the new
12390 * mode set on this crtc. For other crtcs we need to use the
12391 * adjusted_mode bits in the crtc directly.
12392 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012393 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012394 ret = dev_priv->display.modeset_calc_cdclk(state);
12395 if (ret < 0)
12396 return ret;
12397
Ville Syrjälä8d965612016-11-14 18:35:10 +020012398 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012399 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012400 * holding all the crtc locks, even if we don't end up
12401 * touching the hardware
12402 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012403 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12404 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012405 ret = intel_lock_all_pipes(state);
12406 if (ret < 0)
12407 return ret;
12408 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012409
Ville Syrjälä8d965612016-11-14 18:35:10 +020012410 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012411 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12412 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012413 ret = intel_modeset_all_pipes(state);
12414 if (ret < 0)
12415 return ret;
12416 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012417
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012418 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12419 intel_state->cdclk.logical.cdclk,
12420 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012421 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012422 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012423 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012424
Maarten Lankhorstad421372015-06-15 12:33:42 +020012425 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012426
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012427 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012428 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012429
Maarten Lankhorstad421372015-06-15 12:33:42 +020012430 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012431}
12432
Matt Roperaa363132015-09-24 15:53:18 -070012433/*
12434 * Handle calculation of various watermark data at the end of the atomic check
12435 * phase. The code here should be run after the per-crtc and per-plane 'check'
12436 * handlers to ensure that all derived state has been updated.
12437 */
Matt Roper55994c22016-05-12 07:06:08 -070012438static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012439{
12440 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012441 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012442
12443 /* Is there platform-specific watermark information to calculate? */
12444 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012445 return dev_priv->display.compute_global_watermarks(state);
12446
12447 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012448}
12449
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012450/**
12451 * intel_atomic_check - validate state object
12452 * @dev: drm device
12453 * @state: state to validate
12454 */
12455static int intel_atomic_check(struct drm_device *dev,
12456 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012457{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012458 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012459 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012460 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012461 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012462 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012463 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012464
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012465 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012466 if (ret)
12467 return ret;
12468
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012469 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012470 struct intel_crtc_state *pipe_config =
12471 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012472
12473 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012474 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012475 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012476
Daniel Vetter26495482015-07-15 14:15:52 +020012477 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012478 continue;
12479
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012480 if (!crtc_state->enable) {
12481 any_ms = true;
12482 continue;
12483 }
12484
Daniel Vetter26495482015-07-15 14:15:52 +020012485 /* FIXME: For only active_changed we shouldn't need to do any
12486 * state recomputation at all. */
12487
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012488 ret = drm_atomic_add_affected_connectors(state, crtc);
12489 if (ret)
12490 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012491
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012492 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012493 if (ret) {
12494 intel_dump_pipe_config(to_intel_crtc(crtc),
12495 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012496 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012497 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012498
Jani Nikula73831232015-11-19 10:26:30 +020012499 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012500 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012501 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012502 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012503 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012504 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012505 }
12506
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012507 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012508 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012509
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012510 ret = drm_atomic_add_affected_planes(state, crtc);
12511 if (ret)
12512 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012513
Daniel Vetter26495482015-07-15 14:15:52 +020012514 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12515 needs_modeset(crtc_state) ?
12516 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012517 }
12518
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012519 if (any_ms) {
12520 ret = intel_modeset_checks(state);
12521
12522 if (ret)
12523 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012524 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012525 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012526 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012527
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012528 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012529 if (ret)
12530 return ret;
12531
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012532 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012533 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012534}
12535
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012536static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012537 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012538{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012539 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012540 struct drm_crtc_state *crtc_state;
12541 struct drm_crtc *crtc;
12542 int i, ret;
12543
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012544 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012545 if (state->legacy_cursor_update)
12546 continue;
12547
12548 ret = intel_crtc_wait_for_pending_flips(crtc);
12549 if (ret)
12550 return ret;
12551
12552 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12553 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012554 }
12555
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012556 ret = mutex_lock_interruptible(&dev->struct_mutex);
12557 if (ret)
12558 return ret;
12559
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012560 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012561 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012562
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012563 return ret;
12564}
12565
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012566u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12567{
12568 struct drm_device *dev = crtc->base.dev;
12569
12570 if (!dev->max_vblank_count)
12571 return drm_accurate_vblank_count(&crtc->base);
12572
12573 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12574}
12575
Daniel Vetter5a21b662016-05-24 17:13:53 +020012576static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12577 struct drm_i915_private *dev_priv,
12578 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012579{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012580 unsigned last_vblank_count[I915_MAX_PIPES];
12581 enum pipe pipe;
12582 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012583
Daniel Vetter5a21b662016-05-24 17:13:53 +020012584 if (!crtc_mask)
12585 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012586
Daniel Vetter5a21b662016-05-24 17:13:53 +020012587 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012588 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12589 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012590
Daniel Vetter5a21b662016-05-24 17:13:53 +020012591 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012592 continue;
12593
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012594 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012595 if (WARN_ON(ret != 0)) {
12596 crtc_mask &= ~(1 << pipe);
12597 continue;
12598 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012599
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012600 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012601 }
12602
12603 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012604 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12605 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012606 long lret;
12607
12608 if (!((1 << pipe) & crtc_mask))
12609 continue;
12610
12611 lret = wait_event_timeout(dev->vblank[pipe].queue,
12612 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012613 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012614 msecs_to_jiffies(50));
12615
12616 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12617
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012618 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012619 }
12620}
12621
Daniel Vetter5a21b662016-05-24 17:13:53 +020012622static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012623{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012624 /* fb updated, need to unpin old fb */
12625 if (crtc_state->fb_changed)
12626 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012627
Daniel Vetter5a21b662016-05-24 17:13:53 +020012628 /* wm changes, need vblank before final wm's */
12629 if (crtc_state->update_wm_post)
12630 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012631
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012632 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012633 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012634
Daniel Vetter5a21b662016-05-24 17:13:53 +020012635 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012636}
12637
Lyude896e5bb2016-08-24 07:48:09 +020012638static void intel_update_crtc(struct drm_crtc *crtc,
12639 struct drm_atomic_state *state,
12640 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012641 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012642 unsigned int *crtc_vblank_mask)
12643{
12644 struct drm_device *dev = crtc->dev;
12645 struct drm_i915_private *dev_priv = to_i915(dev);
12646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012647 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12648 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012649
12650 if (modeset) {
12651 update_scanline_offset(intel_crtc);
12652 dev_priv->display.crtc_enable(pipe_config, state);
12653 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012654 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12655 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012656 }
12657
12658 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12659 intel_fbc_enable(
12660 intel_crtc, pipe_config,
12661 to_intel_plane_state(crtc->primary->state));
12662 }
12663
12664 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12665
12666 if (needs_vblank_wait(pipe_config))
12667 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12668}
12669
12670static void intel_update_crtcs(struct drm_atomic_state *state,
12671 unsigned int *crtc_vblank_mask)
12672{
12673 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012674 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012675 int i;
12676
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012677 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12678 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012679 continue;
12680
12681 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012682 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012683 }
12684}
12685
Lyude27082492016-08-24 07:48:10 +020012686static void skl_update_crtcs(struct drm_atomic_state *state,
12687 unsigned int *crtc_vblank_mask)
12688{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012689 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012690 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12691 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012692 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012693 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012694 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012695 unsigned int updated = 0;
12696 bool progress;
12697 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012698 int i;
12699
12700 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12701
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012702 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012703 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012704 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012705 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012706
12707 /*
12708 * Whenever the number of active pipes changes, we need to make sure we
12709 * update the pipes in the right order so that their ddb allocations
12710 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12711 * cause pipe underruns and other bad stuff.
12712 */
12713 do {
Lyude27082492016-08-24 07:48:10 +020012714 progress = false;
12715
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012716 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012717 bool vbl_wait = false;
12718 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012719
12720 intel_crtc = to_intel_crtc(crtc);
12721 cstate = to_intel_crtc_state(crtc->state);
12722 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012723
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012724 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012725 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012726
12727 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012728 continue;
12729
12730 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012731 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012732
12733 /*
12734 * If this is an already active pipe, it's DDB changed,
12735 * and this isn't the last pipe that needs updating
12736 * then we need to wait for a vblank to pass for the
12737 * new ddb allocation to take effect.
12738 */
Lyudece0ba282016-09-15 10:46:35 -040012739 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012740 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012741 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012742 intel_state->wm_results.dirty_pipes != updated)
12743 vbl_wait = true;
12744
12745 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012746 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012747
12748 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012749 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012750
12751 progress = true;
12752 }
12753 } while (progress);
12754}
12755
Chris Wilsonba318c62017-02-02 20:47:41 +000012756static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12757{
12758 struct intel_atomic_state *state, *next;
12759 struct llist_node *freed;
12760
12761 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12762 llist_for_each_entry_safe(state, next, freed, freed)
12763 drm_atomic_state_put(&state->base);
12764}
12765
12766static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12767{
12768 struct drm_i915_private *dev_priv =
12769 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12770
12771 intel_atomic_helper_free_state(dev_priv);
12772}
12773
Daniel Vetter94f05022016-06-14 18:01:00 +020012774static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012775{
Daniel Vetter94f05022016-06-14 18:01:00 +020012776 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012777 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012778 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012779 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012780 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012781 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012782 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012783 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012784 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012785 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012786
Daniel Vetterea0000f2016-06-13 16:13:46 +020012787 drm_atomic_helper_wait_for_dependencies(state);
12788
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012789 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012790 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012791
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012792 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12794
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012795 if (needs_modeset(new_crtc_state) ||
12796 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012797 hw_check = true;
12798
12799 put_domains[to_intel_crtc(crtc)->pipe] =
12800 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012801 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012802 }
12803
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012804 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012805 continue;
12806
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012807 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12808 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012809
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012810 if (old_crtc_state->active) {
12811 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012812 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012813 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012814 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012815 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012816
12817 /*
12818 * Underruns don't always raise
12819 * interrupts, so check manually.
12820 */
12821 intel_check_cpu_fifo_underruns(dev_priv);
12822 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012823
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012824 if (!crtc->state->active) {
12825 /*
12826 * Make sure we don't call initial_watermarks
12827 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012828 *
12829 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012830 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012831 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012832 dev_priv->display.initial_watermarks(intel_state,
12833 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012834 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012835 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012836 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012837
Daniel Vetterea9d7582012-07-10 10:42:52 +020012838 /* Only after disabling all output pipelines that will be changed can we
12839 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012840 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012841
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012842 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012843 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012844
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012845 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012846
Lyude656d1b82016-08-17 15:55:54 -040012847 /*
12848 * SKL workaround: bspec recommends we disable the SAGV when we
12849 * have more then one pipe enabled
12850 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012851 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012852 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012853
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012854 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012855 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012856
Lyude896e5bb2016-08-24 07:48:09 +020012857 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012858 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12859 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012860
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012861 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012862 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012863 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012864 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012865 spin_unlock_irq(&dev->event_lock);
12866
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012867 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012868 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012869 }
12870
Lyude896e5bb2016-08-24 07:48:09 +020012871 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12872 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12873
Daniel Vetter94f05022016-06-14 18:01:00 +020012874 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12875 * already, but still need the state for the delayed optimization. To
12876 * fix this:
12877 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12878 * - schedule that vblank worker _before_ calling hw_done
12879 * - at the start of commit_tail, cancel it _synchrously
12880 * - switch over to the vblank wait helper in the core after that since
12881 * we don't need out special handling any more.
12882 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012883 if (!state->legacy_cursor_update)
12884 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12885
12886 /*
12887 * Now that the vblank has passed, we can go ahead and program the
12888 * optimal watermarks on platforms that need two-step watermark
12889 * programming.
12890 *
12891 * TODO: Move this (and other cleanup) to an async worker eventually.
12892 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012893 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12894 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012895
12896 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012897 dev_priv->display.optimize_watermarks(intel_state,
12898 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012899 }
12900
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012901 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012902 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12903
12904 if (put_domains[i])
12905 modeset_put_power_domains(dev_priv, put_domains[i]);
12906
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012907 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012908 }
12909
Paulo Zanoni56feca92016-09-22 18:00:28 -030012910 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012911 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012912
Daniel Vetter94f05022016-06-14 18:01:00 +020012913 drm_atomic_helper_commit_hw_done(state);
12914
Daniel Vetter5a21b662016-05-24 17:13:53 +020012915 if (intel_state->modeset)
12916 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12917
12918 mutex_lock(&dev->struct_mutex);
12919 drm_atomic_helper_cleanup_planes(dev, state);
12920 mutex_unlock(&dev->struct_mutex);
12921
Daniel Vetterea0000f2016-06-13 16:13:46 +020012922 drm_atomic_helper_commit_cleanup_done(state);
12923
Chris Wilson08536952016-10-14 13:18:18 +010012924 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012925
Mika Kuoppala75714942015-12-16 09:26:48 +020012926 /* As one of the primary mmio accessors, KMS has a high likelihood
12927 * of triggering bugs in unclaimed access. After we finish
12928 * modesetting, see if an error has been flagged, and if so
12929 * enable debugging for the next modeset - and hope we catch
12930 * the culprit.
12931 *
12932 * XXX note that we assume display power is on at this point.
12933 * This might hold true now but we need to add pm helper to check
12934 * unclaimed only when the hardware is on, as atomic commits
12935 * can happen also when the device is completely off.
12936 */
12937 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012938
12939 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012940}
12941
12942static void intel_atomic_commit_work(struct work_struct *work)
12943{
Chris Wilsonc004a902016-10-28 13:58:45 +010012944 struct drm_atomic_state *state =
12945 container_of(work, struct drm_atomic_state, commit_work);
12946
Daniel Vetter94f05022016-06-14 18:01:00 +020012947 intel_atomic_commit_tail(state);
12948}
12949
Chris Wilsonc004a902016-10-28 13:58:45 +010012950static int __i915_sw_fence_call
12951intel_atomic_commit_ready(struct i915_sw_fence *fence,
12952 enum i915_sw_fence_notify notify)
12953{
12954 struct intel_atomic_state *state =
12955 container_of(fence, struct intel_atomic_state, commit_ready);
12956
12957 switch (notify) {
12958 case FENCE_COMPLETE:
12959 if (state->base.commit_work.func)
12960 queue_work(system_unbound_wq, &state->base.commit_work);
12961 break;
12962
12963 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012964 {
12965 struct intel_atomic_helper *helper =
12966 &to_i915(state->base.dev)->atomic_helper;
12967
12968 if (llist_add(&state->freed, &helper->free_list))
12969 schedule_work(&helper->free_work);
12970 break;
12971 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012972 }
12973
12974 return NOTIFY_DONE;
12975}
12976
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012977static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12978{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012979 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012980 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012981 int i;
12982
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012983 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012984 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012985 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012986 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012987}
12988
Daniel Vetter94f05022016-06-14 18:01:00 +020012989/**
12990 * intel_atomic_commit - commit validated state object
12991 * @dev: DRM device
12992 * @state: the top-level driver state object
12993 * @nonblock: nonblocking commit
12994 *
12995 * This function commits a top-level state object that has been validated
12996 * with drm_atomic_helper_check().
12997 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012998 * RETURNS
12999 * Zero for success or -errno.
13000 */
13001static int intel_atomic_commit(struct drm_device *dev,
13002 struct drm_atomic_state *state,
13003 bool nonblock)
13004{
13005 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013006 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013007 int ret = 0;
13008
Daniel Vetter94f05022016-06-14 18:01:00 +020013009 ret = drm_atomic_helper_setup_commit(state, nonblock);
13010 if (ret)
13011 return ret;
13012
Chris Wilsonc004a902016-10-28 13:58:45 +010013013 drm_atomic_state_get(state);
13014 i915_sw_fence_init(&intel_state->commit_ready,
13015 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013016
Chris Wilsond07f0e52016-10-28 13:58:44 +010013017 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013018 if (ret) {
13019 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013020 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013021 return ret;
13022 }
13023
Ville Syrjälä89520302017-03-29 17:21:23 +030013024 /*
13025 * The intel_legacy_cursor_update() fast path takes care
13026 * of avoiding the vblank waits for simple cursor
13027 * movement and flips. For cursor on/off and size changes,
13028 * we want to perform the vblank waits so that watermark
13029 * updates happen during the correct frames. Gen9+ have
13030 * double buffered watermarks and so shouldn't need this.
13031 *
13032 * Do this after drm_atomic_helper_setup_commit() and
13033 * intel_atomic_prepare_commit() because we still want
13034 * to skip the flip and fb cleanup waits. Although that
13035 * does risk yanking the mapping from under the display
13036 * engine.
13037 *
13038 * FIXME doing watermarks and fb cleanup from a vblank worker
13039 * (assuming we had any) would solve these problems.
13040 */
13041 if (INTEL_GEN(dev_priv) < 9)
13042 state->legacy_cursor_update = false;
13043
Daniel Vetter94f05022016-06-14 18:01:00 +020013044 drm_atomic_helper_swap_state(state, true);
13045 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013046 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013047 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013048
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013049 if (intel_state->modeset) {
13050 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13051 sizeof(intel_state->min_pixclk));
13052 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013053 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13054 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013055 }
13056
Chris Wilson08536952016-10-14 13:18:18 +010013057 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013058 INIT_WORK(&state->commit_work,
13059 nonblock ? intel_atomic_commit_work : NULL);
13060
13061 i915_sw_fence_commit(&intel_state->commit_ready);
13062 if (!nonblock) {
13063 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013064 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013065 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013066
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013067 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013068}
13069
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013070void intel_crtc_restore_mode(struct drm_crtc *crtc)
13071{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013072 struct drm_device *dev = crtc->dev;
13073 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013074 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013075 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013076
13077 state = drm_atomic_state_alloc(dev);
13078 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013079 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13080 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013081 return;
13082 }
13083
Daniel Vetterb260ac32017-04-03 10:32:52 +020013084 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013085
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013086retry:
13087 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13088 ret = PTR_ERR_OR_ZERO(crtc_state);
13089 if (!ret) {
13090 if (!crtc_state->active)
13091 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013092
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013093 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013094 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013095 }
13096
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013097 if (ret == -EDEADLK) {
13098 drm_atomic_state_clear(state);
13099 drm_modeset_backoff(state->acquire_ctx);
13100 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013101 }
13102
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013103out:
Chris Wilson08536952016-10-14 13:18:18 +010013104 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013105}
13106
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013107static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013108 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013109 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013110 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013111 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013112 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013113 .atomic_duplicate_state = intel_crtc_duplicate_state,
13114 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013115 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013116};
13117
Matt Roper6beb8c232014-12-01 15:40:14 -080013118/**
13119 * intel_prepare_plane_fb - Prepare fb for usage on plane
13120 * @plane: drm plane to prepare for
13121 * @fb: framebuffer to prepare for presentation
13122 *
13123 * Prepares a framebuffer for usage on a display plane. Generally this
13124 * involves pinning the underlying object and updating the frontbuffer tracking
13125 * bits. Some older platforms need special physical address handling for
13126 * cursor planes.
13127 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013128 * Must be called with struct_mutex held.
13129 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013130 * Returns 0 on success, negative error code on failure.
13131 */
13132int
13133intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013134 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013135{
Chris Wilsonc004a902016-10-28 13:58:45 +010013136 struct intel_atomic_state *intel_state =
13137 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013138 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013139 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013140 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013141 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013142 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013143
Chris Wilson57822dc2017-02-22 11:40:48 +000013144 if (obj) {
13145 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13146 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13147 const int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13148
13149 ret = i915_gem_object_attach_phys(obj, align);
13150 if (ret) {
13151 DRM_DEBUG_KMS("failed to attach phys object\n");
13152 return ret;
13153 }
13154 } else {
13155 struct i915_vma *vma;
13156
13157 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13158 if (IS_ERR(vma)) {
13159 DRM_DEBUG_KMS("failed to pin object\n");
13160 return PTR_ERR(vma);
13161 }
13162
13163 to_intel_plane_state(new_state)->vma = vma;
13164 }
13165 }
13166
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013167 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013168 return 0;
13169
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013170 if (old_obj) {
13171 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013172 drm_atomic_get_existing_crtc_state(new_state->state,
13173 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013174
13175 /* Big Hammer, we also need to ensure that any pending
13176 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13177 * current scanout is retired before unpinning the old
13178 * framebuffer. Note that we rely on userspace rendering
13179 * into the buffer attached to the pipe they are waiting
13180 * on. If not, userspace generates a GPU hang with IPEHR
13181 * point to the MI_WAIT_FOR_EVENT.
13182 *
13183 * This should only fail upon a hung GPU, in which case we
13184 * can safely continue.
13185 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013186 if (needs_modeset(crtc_state)) {
13187 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13188 old_obj->resv, NULL,
13189 false, 0,
13190 GFP_KERNEL);
13191 if (ret < 0)
13192 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013193 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013194 }
13195
Chris Wilsonc004a902016-10-28 13:58:45 +010013196 if (new_state->fence) { /* explicit fencing */
13197 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13198 new_state->fence,
13199 I915_FENCE_TIMEOUT,
13200 GFP_KERNEL);
13201 if (ret < 0)
13202 return ret;
13203 }
13204
Chris Wilsonc37efb92016-06-17 08:28:47 +010013205 if (!obj)
13206 return 0;
13207
Chris Wilsonc004a902016-10-28 13:58:45 +010013208 if (!new_state->fence) { /* implicit fencing */
13209 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13210 obj->resv, NULL,
13211 false, I915_FENCE_TIMEOUT,
13212 GFP_KERNEL);
13213 if (ret < 0)
13214 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013215
13216 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013217 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013218
Chris Wilsond07f0e52016-10-28 13:58:44 +010013219 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013220}
13221
Matt Roper38f3ce32014-12-02 07:45:25 -080013222/**
13223 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13224 * @plane: drm plane to clean up for
13225 * @fb: old framebuffer that was on plane
13226 *
13227 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013228 *
13229 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013230 */
13231void
13232intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013233 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013234{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013235 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013236
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013237 /* Should only be called after a successful intel_prepare_plane_fb()! */
13238 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13239 if (vma)
13240 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013241}
13242
Chandra Konduru6156a452015-04-27 13:48:39 -070013243int
13244skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13245{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013246 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013247 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013248 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013249
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013250 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013251 return DRM_PLANE_HELPER_NO_SCALING;
13252
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013253 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013254
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013255 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13256 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13257
13258 if (IS_GEMINILAKE(dev_priv))
13259 max_dotclk *= 2;
13260
13261 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013262 return DRM_PLANE_HELPER_NO_SCALING;
13263
13264 /*
13265 * skl max scale is lower of:
13266 * close to 3 but not 3, -1 is for that purpose
13267 * or
13268 * cdclk/crtc_clock
13269 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013270 max_scale = min((1 << 16) * 3 - 1,
13271 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013272
13273 return max_scale;
13274}
13275
Matt Roper465c1202014-05-29 08:06:54 -070013276static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013277intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013278 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013279 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013280{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013281 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013282 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013283 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013284 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13285 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013286 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013287
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013288 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013289 /* use scaler when colorkey is not required */
13290 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13291 min_scale = 1;
13292 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13293 }
Sonika Jindald8106362015-04-10 14:37:28 +053013294 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013295 }
Sonika Jindald8106362015-04-10 14:37:28 +053013296
Daniel Vettercc926382016-08-15 10:41:47 +020013297 ret = drm_plane_helper_check_state(&state->base,
13298 &state->clip,
13299 min_scale, max_scale,
13300 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013301 if (ret)
13302 return ret;
13303
Daniel Vettercc926382016-08-15 10:41:47 +020013304 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013305 return 0;
13306
13307 if (INTEL_GEN(dev_priv) >= 9) {
13308 ret = skl_check_plane_surface(state);
13309 if (ret)
13310 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013311
13312 state->ctl = skl_plane_ctl(crtc_state, state);
13313 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013314 ret = i9xx_check_plane_surface(state);
13315 if (ret)
13316 return ret;
13317
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013318 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013319 }
13320
13321 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013322}
13323
Daniel Vetter5a21b662016-05-24 17:13:53 +020013324static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13325 struct drm_crtc_state *old_crtc_state)
13326{
13327 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013328 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013330 struct intel_crtc_state *intel_cstate =
13331 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013332 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013333 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013334 struct intel_atomic_state *old_intel_state =
13335 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013336 bool modeset = needs_modeset(crtc->state);
13337
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013338 if (!modeset &&
13339 (intel_cstate->base.color_mgmt_changed ||
13340 intel_cstate->update_pipe)) {
13341 intel_color_set_csc(crtc->state);
13342 intel_color_load_luts(crtc->state);
13343 }
13344
Daniel Vetter5a21b662016-05-24 17:13:53 +020013345 /* Perform vblank evasion around commit operation */
13346 intel_pipe_update_start(intel_crtc);
13347
13348 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013349 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013350
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013351 if (intel_cstate->update_pipe)
13352 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13353 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013354 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013355
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013356out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013357 if (dev_priv->display.atomic_update_watermarks)
13358 dev_priv->display.atomic_update_watermarks(old_intel_state,
13359 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013360}
13361
13362static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13363 struct drm_crtc_state *old_crtc_state)
13364{
13365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13366
13367 intel_pipe_update_end(intel_crtc, NULL);
13368}
13369
Matt Ropercf4c7c12014-12-04 10:27:42 -080013370/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013371 * intel_plane_destroy - destroy a plane
13372 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013373 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013374 * Common destruction function for all types of planes (primary, cursor,
13375 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013376 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013377void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013378{
Matt Roper465c1202014-05-29 08:06:54 -070013379 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013380 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013381}
13382
Matt Roper65a3fea2015-01-21 16:35:42 -080013383const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013384 .update_plane = drm_atomic_helper_update_plane,
13385 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013386 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013387 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013388 .atomic_get_property = intel_plane_atomic_get_property,
13389 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013390 .atomic_duplicate_state = intel_plane_duplicate_state,
13391 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013392};
13393
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013394static int
13395intel_legacy_cursor_update(struct drm_plane *plane,
13396 struct drm_crtc *crtc,
13397 struct drm_framebuffer *fb,
13398 int crtc_x, int crtc_y,
13399 unsigned int crtc_w, unsigned int crtc_h,
13400 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013401 uint32_t src_w, uint32_t src_h,
13402 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013403{
13404 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13405 int ret;
13406 struct drm_plane_state *old_plane_state, *new_plane_state;
13407 struct intel_plane *intel_plane = to_intel_plane(plane);
13408 struct drm_framebuffer *old_fb;
13409 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013410 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013411
13412 /*
13413 * When crtc is inactive or there is a modeset pending,
13414 * wait for it to complete in the slowpath
13415 */
13416 if (!crtc_state->active || needs_modeset(crtc_state) ||
13417 to_intel_crtc_state(crtc_state)->update_pipe)
13418 goto slow;
13419
13420 old_plane_state = plane->state;
13421
13422 /*
13423 * If any parameters change that may affect watermarks,
13424 * take the slowpath. Only changing fb or position should be
13425 * in the fastpath.
13426 */
13427 if (old_plane_state->crtc != crtc ||
13428 old_plane_state->src_w != src_w ||
13429 old_plane_state->src_h != src_h ||
13430 old_plane_state->crtc_w != crtc_w ||
13431 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013432 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013433 goto slow;
13434
13435 new_plane_state = intel_plane_duplicate_state(plane);
13436 if (!new_plane_state)
13437 return -ENOMEM;
13438
13439 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13440
13441 new_plane_state->src_x = src_x;
13442 new_plane_state->src_y = src_y;
13443 new_plane_state->src_w = src_w;
13444 new_plane_state->src_h = src_h;
13445 new_plane_state->crtc_x = crtc_x;
13446 new_plane_state->crtc_y = crtc_y;
13447 new_plane_state->crtc_w = crtc_w;
13448 new_plane_state->crtc_h = crtc_h;
13449
13450 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13451 to_intel_plane_state(new_plane_state));
13452 if (ret)
13453 goto out_free;
13454
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013455 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13456 if (ret)
13457 goto out_free;
13458
13459 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13460 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13461
13462 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13463 if (ret) {
13464 DRM_DEBUG_KMS("failed to attach phys object\n");
13465 goto out_unlock;
13466 }
13467 } else {
13468 struct i915_vma *vma;
13469
13470 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13471 if (IS_ERR(vma)) {
13472 DRM_DEBUG_KMS("failed to pin object\n");
13473
13474 ret = PTR_ERR(vma);
13475 goto out_unlock;
13476 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013477
13478 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013479 }
13480
13481 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013482 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013483
13484 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13485 intel_plane->frontbuffer_bit);
13486
13487 /* Swap plane state */
13488 new_plane_state->fence = old_plane_state->fence;
13489 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13490 new_plane_state->fence = NULL;
13491 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013492 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013493
Ville Syrjälä72259532017-03-02 19:15:05 +020013494 if (plane->state->visible) {
13495 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013496 intel_plane->update_plane(plane,
13497 to_intel_crtc_state(crtc->state),
13498 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013499 } else {
13500 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013501 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä72259532017-03-02 19:15:05 +020013502 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013503
13504 intel_cleanup_plane_fb(plane, new_plane_state);
13505
13506out_unlock:
13507 mutex_unlock(&dev_priv->drm.struct_mutex);
13508out_free:
13509 intel_plane_destroy_state(plane, new_plane_state);
13510 return ret;
13511
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013512slow:
13513 return drm_atomic_helper_update_plane(plane, crtc, fb,
13514 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013515 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013516}
13517
13518static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13519 .update_plane = intel_legacy_cursor_update,
13520 .disable_plane = drm_atomic_helper_disable_plane,
13521 .destroy = intel_plane_destroy,
13522 .set_property = drm_atomic_helper_plane_set_property,
13523 .atomic_get_property = intel_plane_atomic_get_property,
13524 .atomic_set_property = intel_plane_atomic_set_property,
13525 .atomic_duplicate_state = intel_plane_duplicate_state,
13526 .atomic_destroy_state = intel_plane_destroy_state,
13527};
13528
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013529static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013530intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013531{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013532 struct intel_plane *primary = NULL;
13533 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013534 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013535 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013536 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013537 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013538
13539 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013540 if (!primary) {
13541 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013542 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013543 }
Matt Roper465c1202014-05-29 08:06:54 -070013544
Matt Roper8e7d6882015-01-21 16:35:41 -080013545 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013546 if (!state) {
13547 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013548 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013549 }
13550
Matt Roper8e7d6882015-01-21 16:35:41 -080013551 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013552
Matt Roper465c1202014-05-29 08:06:54 -070013553 primary->can_scale = false;
13554 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013555 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013556 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013557 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013558 }
Matt Roper465c1202014-05-29 08:06:54 -070013559 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013560 /*
13561 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13562 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13563 */
13564 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13565 primary->plane = (enum plane) !pipe;
13566 else
13567 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013568 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013569 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013570 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013571
Ville Syrjälä580503c2016-10-31 22:37:00 +020013572 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013573 intel_primary_formats = skl_primary_formats;
13574 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013575
13576 primary->update_plane = skylake_update_primary_plane;
13577 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013578 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013579 intel_primary_formats = i965_primary_formats;
13580 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013581
13582 primary->update_plane = i9xx_update_primary_plane;
13583 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013584 } else {
13585 intel_primary_formats = i8xx_primary_formats;
13586 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013587
13588 primary->update_plane = i9xx_update_primary_plane;
13589 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013590 }
13591
Ville Syrjälä580503c2016-10-31 22:37:00 +020013592 if (INTEL_GEN(dev_priv) >= 9)
13593 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13594 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013595 intel_primary_formats, num_formats,
13596 DRM_PLANE_TYPE_PRIMARY,
13597 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013598 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013599 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13600 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013601 intel_primary_formats, num_formats,
13602 DRM_PLANE_TYPE_PRIMARY,
13603 "primary %c", pipe_name(pipe));
13604 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013605 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13606 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013607 intel_primary_formats, num_formats,
13608 DRM_PLANE_TYPE_PRIMARY,
13609 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013610 if (ret)
13611 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013612
Dave Airlie5481e272016-10-25 16:36:13 +100013613 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013614 supported_rotations =
13615 DRM_ROTATE_0 | DRM_ROTATE_90 |
13616 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013617 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13618 supported_rotations =
13619 DRM_ROTATE_0 | DRM_ROTATE_180 |
13620 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013621 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013622 supported_rotations =
13623 DRM_ROTATE_0 | DRM_ROTATE_180;
13624 } else {
13625 supported_rotations = DRM_ROTATE_0;
13626 }
13627
Dave Airlie5481e272016-10-25 16:36:13 +100013628 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013629 drm_plane_create_rotation_property(&primary->base,
13630 DRM_ROTATE_0,
13631 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013632
Matt Roperea2c67b2014-12-23 10:41:52 -080013633 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13634
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013635 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013636
13637fail:
13638 kfree(state);
13639 kfree(primary);
13640
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013641 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013642}
13643
Matt Roper3d7d6512014-06-10 08:28:13 -070013644static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013645intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013646 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013647 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013648{
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013649 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013650 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013651 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013652 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013653 unsigned stride;
13654 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013655
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013656 ret = drm_plane_helper_check_state(&state->base,
13657 &state->clip,
13658 DRM_PLANE_HELPER_NO_SCALING,
13659 DRM_PLANE_HELPER_NO_SCALING,
13660 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013661 if (ret)
13662 return ret;
13663
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013664 /* if we want to turn off the cursor ignore width and height */
13665 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013666 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013667
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013668 /* Check for which cursor types we support */
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013669 if (!cursor_size_ok(dev_priv, state->base.crtc_w,
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013670 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013671 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13672 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013673 return -EINVAL;
13674 }
13675
Matt Roperea2c67b2014-12-23 10:41:52 -080013676 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13677 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013678 DRM_DEBUG_KMS("buffer is too small\n");
13679 return -ENOMEM;
13680 }
13681
Ben Widawsky2f075562017-03-24 14:29:48 -070013682 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013683 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013684 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013685 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013686
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013687 /*
13688 * There's something wrong with the cursor on CHV pipe C.
13689 * If it straddles the left edge of the screen then
13690 * moving it away from the edge or disabling it often
13691 * results in a pipe underrun, and often that can lead to
13692 * dead pipe (constant underrun reported, and it scans
13693 * out just a solid color). To recover from that, the
13694 * display power well must be turned off and on again.
13695 * Refuse the put the cursor into that compromised position.
13696 */
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013697 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013698 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013699 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13700 return -EINVAL;
13701 }
13702
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013703 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
13704 state->ctl = i845_cursor_ctl(crtc_state, state);
13705 else
13706 state->ctl = i9xx_cursor_ctl(crtc_state, state);
13707
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013708 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013709}
13710
Matt Roperf4a2cf22014-12-01 15:40:12 -080013711static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013712intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013713 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013714{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13716
13717 intel_crtc->cursor_addr = 0;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013718 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013719}
13720
13721static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013722intel_update_cursor_plane(struct drm_plane *plane,
13723 const struct intel_crtc_state *crtc_state,
13724 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013725{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013726 struct drm_crtc *crtc = crtc_state->base.crtc;
13727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013728 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013729 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013730 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013731
Matt Roperf4a2cf22014-12-01 15:40:12 -080013732 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013733 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013734 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013735 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013736 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013737 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013738
Gustavo Padovana912f122014-12-01 15:40:10 -080013739 intel_crtc->cursor_addr = addr;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013740 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013741}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013742
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013743static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013744intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013745{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013746 struct intel_plane *cursor = NULL;
13747 struct intel_plane_state *state = NULL;
13748 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013749
13750 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013751 if (!cursor) {
13752 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013753 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013754 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013755
Matt Roper8e7d6882015-01-21 16:35:41 -080013756 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013757 if (!state) {
13758 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013759 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013760 }
13761
Matt Roper8e7d6882015-01-21 16:35:41 -080013762 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013763
Matt Roper3d7d6512014-06-10 08:28:13 -070013764 cursor->can_scale = false;
13765 cursor->max_downscale = 1;
13766 cursor->pipe = pipe;
13767 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013768 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013769 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013770 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013771 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013772 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013773
Ville Syrjälä580503c2016-10-31 22:37:00 +020013774 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013775 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013776 intel_cursor_formats,
13777 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013778 DRM_PLANE_TYPE_CURSOR,
13779 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013780 if (ret)
13781 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013782
Dave Airlie5481e272016-10-25 16:36:13 +100013783 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013784 drm_plane_create_rotation_property(&cursor->base,
13785 DRM_ROTATE_0,
13786 DRM_ROTATE_0 |
13787 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013788
Ville Syrjälä580503c2016-10-31 22:37:00 +020013789 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013790 state->scaler_id = -1;
13791
Matt Roperea2c67b2014-12-23 10:41:52 -080013792 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13793
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013794 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013795
13796fail:
13797 kfree(state);
13798 kfree(cursor);
13799
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013800 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013801}
13802
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013803static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13804 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013805{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013806 struct intel_crtc_scaler_state *scaler_state =
13807 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013808 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013809 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013810
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013811 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13812 if (!crtc->num_scalers)
13813 return;
13814
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013815 for (i = 0; i < crtc->num_scalers; i++) {
13816 struct intel_scaler *scaler = &scaler_state->scalers[i];
13817
13818 scaler->in_use = 0;
13819 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013820 }
13821
13822 scaler_state->scaler_id = -1;
13823}
13824
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013825static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013826{
13827 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013828 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013829 struct intel_plane *primary = NULL;
13830 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013831 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013832
Daniel Vetter955382f2013-09-19 14:05:45 +020013833 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013834 if (!intel_crtc)
13835 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013836
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013837 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013838 if (!crtc_state) {
13839 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013840 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013841 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013842 intel_crtc->config = crtc_state;
13843 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013844 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013845
Ville Syrjälä580503c2016-10-31 22:37:00 +020013846 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013847 if (IS_ERR(primary)) {
13848 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013849 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013850 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013851 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013852
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013853 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013854 struct intel_plane *plane;
13855
Ville Syrjälä580503c2016-10-31 22:37:00 +020013856 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013857 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013858 ret = PTR_ERR(plane);
13859 goto fail;
13860 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013861 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013862 }
13863
Ville Syrjälä580503c2016-10-31 22:37:00 +020013864 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013865 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013866 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013867 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013868 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013869 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013870
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013871 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013872 &primary->base, &cursor->base,
13873 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013874 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013875 if (ret)
13876 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013877
Jesse Barnes80824002009-09-10 15:28:06 -070013878 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013879 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013880
Chris Wilson4b0e3332014-05-30 16:35:26 +030013881 intel_crtc->cursor_base = ~0;
13882 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013883 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013884
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013885 /* initialize shared scalers */
13886 intel_crtc_init_scalers(intel_crtc, crtc_state);
13887
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013888 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13889 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013890 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13891 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013892
Jesse Barnes79e53942008-11-07 14:24:08 -080013893 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013894
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013895 intel_color_init(&intel_crtc->base);
13896
Daniel Vetter87b6b102014-05-15 15:33:46 +020013897 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013898
13899 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013900
13901fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013902 /*
13903 * drm_mode_config_cleanup() will free up any
13904 * crtcs/planes already initialized.
13905 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013906 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013907 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013908
13909 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013910}
13911
Jesse Barnes752aa882013-10-31 18:55:49 +020013912enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13913{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013914 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013915
Rob Clark51fd3712013-11-19 12:10:12 -050013916 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013917
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013918 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013919 return INVALID_PIPE;
13920
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013921 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013922}
13923
Carl Worth08d7b3d2009-04-29 14:43:54 -070013924int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013925 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013926{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013927 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013928 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013929 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013930
Rob Clark7707e652014-07-17 23:30:04 -040013931 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013932 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013933 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013934
Rob Clark7707e652014-07-17 23:30:04 -040013935 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013936 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013937
Daniel Vetterc05422d2009-08-11 16:05:30 +020013938 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013939}
13940
Daniel Vetter66a92782012-07-12 20:08:18 +020013941static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013942{
Daniel Vetter66a92782012-07-12 20:08:18 +020013943 struct drm_device *dev = encoder->base.dev;
13944 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013945 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013946 int entry = 0;
13947
Damien Lespiaub2784e12014-08-05 11:29:37 +010013948 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013949 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013950 index_mask |= (1 << entry);
13951
Jesse Barnes79e53942008-11-07 14:24:08 -080013952 entry++;
13953 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013954
Jesse Barnes79e53942008-11-07 14:24:08 -080013955 return index_mask;
13956}
13957
Ville Syrjälä646d5772016-10-31 22:37:14 +020013958static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013959{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013960 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013961 return false;
13962
13963 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13964 return false;
13965
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013966 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013967 return false;
13968
13969 return true;
13970}
13971
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013972static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013973{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013974 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013975 return false;
13976
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013977 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013978 return false;
13979
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013980 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013981 return false;
13982
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013983 if (HAS_PCH_LPT_H(dev_priv) &&
13984 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013985 return false;
13986
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013987 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013988 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013989 return false;
13990
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013991 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013992 return false;
13993
13994 return true;
13995}
13996
Imre Deak8090ba82016-08-10 14:07:33 +030013997void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13998{
13999 int pps_num;
14000 int pps_idx;
14001
14002 if (HAS_DDI(dev_priv))
14003 return;
14004 /*
14005 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14006 * everywhere where registers can be write protected.
14007 */
14008 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14009 pps_num = 2;
14010 else
14011 pps_num = 1;
14012
14013 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14014 u32 val = I915_READ(PP_CONTROL(pps_idx));
14015
14016 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14017 I915_WRITE(PP_CONTROL(pps_idx), val);
14018 }
14019}
14020
Imre Deak44cb7342016-08-10 14:07:29 +030014021static void intel_pps_init(struct drm_i915_private *dev_priv)
14022{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014023 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014024 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14025 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14026 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14027 else
14028 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014029
14030 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014031}
14032
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014033static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014034{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014035 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014036 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014037
Imre Deak44cb7342016-08-10 14:07:29 +030014038 intel_pps_init(dev_priv);
14039
Imre Deak97a824e12016-06-21 11:51:47 +030014040 /*
14041 * intel_edp_init_connector() depends on this completing first, to
14042 * prevent the registeration of both eDP and LVDS and the incorrect
14043 * sharing of the PPS.
14044 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014045 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014046
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014047 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014048 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014049
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014050 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014051 /*
14052 * FIXME: Broxton doesn't support port detection via the
14053 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14054 * detect the ports.
14055 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014056 intel_ddi_init(dev_priv, PORT_A);
14057 intel_ddi_init(dev_priv, PORT_B);
14058 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014059
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014060 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014061 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014062 int found;
14063
Jesse Barnesde31fac2015-03-06 15:53:32 -080014064 /*
14065 * Haswell uses DDI functions to detect digital outputs.
14066 * On SKL pre-D0 the strap isn't connected, so we assume
14067 * it's there.
14068 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014069 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014070 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014071 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014072 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014073
14074 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14075 * register */
14076 found = I915_READ(SFUSE_STRAP);
14077
14078 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014079 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014080 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014081 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014082 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014083 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014084 /*
14085 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14086 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014087 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014088 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14089 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14090 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014091 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014092
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014093 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014094 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014095 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014096
Ville Syrjälä646d5772016-10-31 22:37:14 +020014097 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014098 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014099
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014100 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014101 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014102 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014103 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014104 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014105 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014106 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014107 }
14108
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014109 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014110 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014111
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014112 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014113 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014114
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014115 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014116 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014117
Daniel Vetter270b3042012-10-27 15:52:05 +020014118 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014119 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014120 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014121 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014122
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014123 /*
14124 * The DP_DETECTED bit is the latched state of the DDC
14125 * SDA pin at boot. However since eDP doesn't require DDC
14126 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14127 * eDP ports may have been muxed to an alternate function.
14128 * Thus we can't rely on the DP_DETECTED bit alone to detect
14129 * eDP ports. Consult the VBT as well as DP_DETECTED to
14130 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014131 *
14132 * Sadly the straps seem to be missing sometimes even for HDMI
14133 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14134 * and VBT for the presence of the port. Additionally we can't
14135 * trust the port type the VBT declares as we've seen at least
14136 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014137 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014138 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014139 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14140 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014141 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014142 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014143 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014144
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014145 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014146 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14147 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014148 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014149 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014150 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014151
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014152 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014153 /*
14154 * eDP not supported on port D,
14155 * so no need to worry about it
14156 */
14157 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14158 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014159 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014160 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014161 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014162 }
14163
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014164 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014165 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014166 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014167
Paulo Zanonie2debe92013-02-18 19:00:27 -030014168 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014169 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014170 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014171 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014172 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014173 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014174 }
Ma Ling27185ae2009-08-24 13:50:23 +080014175
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014176 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014177 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014178 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014179
14180 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014181
Paulo Zanonie2debe92013-02-18 19:00:27 -030014182 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014183 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014184 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014185 }
Ma Ling27185ae2009-08-24 13:50:23 +080014186
Paulo Zanonie2debe92013-02-18 19:00:27 -030014187 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014188
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014189 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014190 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014192 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014193 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014194 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014195 }
Ma Ling27185ae2009-08-24 13:50:23 +080014196
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014197 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014198 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014199 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014200 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014201
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014202 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014203 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014204
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014205 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014206
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014207 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014208 encoder->base.possible_crtcs = encoder->crtc_mask;
14209 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014210 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014211 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014212
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014213 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014214
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014215 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014216}
14217
14218static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14219{
14220 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014221
Daniel Vetteref2d6332014-02-10 18:00:38 +010014222 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014223
Chris Wilsondd689282017-03-01 15:41:28 +000014224 i915_gem_object_lock(intel_fb->obj);
14225 WARN_ON(!intel_fb->obj->framebuffer_references--);
14226 i915_gem_object_unlock(intel_fb->obj);
14227
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014228 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014229
Jesse Barnes79e53942008-11-07 14:24:08 -080014230 kfree(intel_fb);
14231}
14232
14233static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014234 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014235 unsigned int *handle)
14236{
14237 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014238 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014239
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014240 if (obj->userptr.mm) {
14241 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14242 return -EINVAL;
14243 }
14244
Chris Wilson05394f32010-11-08 19:18:58 +000014245 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014246}
14247
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014248static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14249 struct drm_file *file,
14250 unsigned flags, unsigned color,
14251 struct drm_clip_rect *clips,
14252 unsigned num_clips)
14253{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014254 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014255
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014256 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014257 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014258
14259 return 0;
14260}
14261
Jesse Barnes79e53942008-11-07 14:24:08 -080014262static const struct drm_framebuffer_funcs intel_fb_funcs = {
14263 .destroy = intel_user_framebuffer_destroy,
14264 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014265 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014266};
14267
Damien Lespiaub3218032015-02-27 11:15:18 +000014268static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014269u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14270 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014271{
Chris Wilson24dbf512017-02-15 10:59:18 +000014272 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014273
14274 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014275 int cpp = drm_format_plane_cpp(pixel_format, 0);
14276
Damien Lespiaub3218032015-02-27 11:15:18 +000014277 /* "The stride in bytes must not exceed the of the size of 8K
14278 * pixels and 32K bytes."
14279 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014280 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014281 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014282 return 32*1024;
14283 } else if (gen >= 4) {
14284 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14285 return 16*1024;
14286 else
14287 return 32*1024;
14288 } else if (gen >= 3) {
14289 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14290 return 8*1024;
14291 else
14292 return 16*1024;
14293 } else {
14294 /* XXX DSPC is limited to 4k tiled */
14295 return 8*1024;
14296 }
14297}
14298
Chris Wilson24dbf512017-02-15 10:59:18 +000014299static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14300 struct drm_i915_gem_object *obj,
14301 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014302{
Chris Wilson24dbf512017-02-15 10:59:18 +000014303 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014304 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014305 u32 pitch_limit, stride_alignment;
14306 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014307 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014308
Chris Wilsondd689282017-03-01 15:41:28 +000014309 i915_gem_object_lock(obj);
14310 obj->framebuffer_references++;
14311 tiling = i915_gem_object_get_tiling(obj);
14312 stride = i915_gem_object_get_stride(obj);
14313 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014314
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014315 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014316 /*
14317 * If there's a fence, enforce that
14318 * the fb modifier and tiling mode match.
14319 */
14320 if (tiling != I915_TILING_NONE &&
14321 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014322 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014323 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014324 }
14325 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014326 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014327 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014328 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014329 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014330 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014331 }
14332 }
14333
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014334 /* Passed in modifier sanity checking. */
14335 switch (mode_cmd->modifier[0]) {
14336 case I915_FORMAT_MOD_Y_TILED:
14337 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014338 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014339 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14340 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014341 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014342 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014343 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014344 case I915_FORMAT_MOD_X_TILED:
14345 break;
14346 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014347 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14348 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014349 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014350 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014351
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014352 /*
14353 * gen2/3 display engine uses the fence if present,
14354 * so the tiling mode must match the fb modifier exactly.
14355 */
14356 if (INTEL_INFO(dev_priv)->gen < 4 &&
14357 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014358 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014359 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014360 }
14361
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014362 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014363 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014364 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014365 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014366 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014367 "tiled" : "linear",
14368 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014369 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014370 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014371
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014372 /*
14373 * If there's a fence, enforce that
14374 * the fb pitch and fence stride match.
14375 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014376 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14377 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14378 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014379 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014380 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014381
Ville Syrjälä57779d02012-10-31 17:50:14 +020014382 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014383 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014384 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014385 case DRM_FORMAT_RGB565:
14386 case DRM_FORMAT_XRGB8888:
14387 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014388 break;
14389 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014390 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014391 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14392 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014393 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014394 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014395 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014396 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014397 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014398 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014399 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14400 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014401 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014402 }
14403 break;
14404 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014405 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014406 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014407 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014408 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14409 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014410 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014411 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014412 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014413 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014414 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014415 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14416 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014417 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014418 }
14419 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014420 case DRM_FORMAT_YUYV:
14421 case DRM_FORMAT_UYVY:
14422 case DRM_FORMAT_YVYU:
14423 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014424 if (INTEL_GEN(dev_priv) < 5) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014425 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14426 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014427 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014428 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014429 break;
14430 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014431 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14432 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014433 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014434 }
14435
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014436 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14437 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014438 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014439
Chris Wilson24dbf512017-02-15 10:59:18 +000014440 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14441 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014442
14443 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14444 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014445 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14446 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014447 goto err;
14448 }
14449
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014450 intel_fb->obj = obj;
14451
Ville Syrjälä6687c902015-09-15 13:16:41 +030014452 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14453 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014454 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014455
Chris Wilson24dbf512017-02-15 10:59:18 +000014456 ret = drm_framebuffer_init(obj->base.dev,
14457 &intel_fb->base,
14458 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014459 if (ret) {
14460 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014461 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014462 }
14463
Jesse Barnes79e53942008-11-07 14:24:08 -080014464 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014465
14466err:
Chris Wilsondd689282017-03-01 15:41:28 +000014467 i915_gem_object_lock(obj);
14468 obj->framebuffer_references--;
14469 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014470 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014471}
14472
Jesse Barnes79e53942008-11-07 14:24:08 -080014473static struct drm_framebuffer *
14474intel_user_framebuffer_create(struct drm_device *dev,
14475 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014476 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014477{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014478 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014479 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014480 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014481
Chris Wilson03ac0642016-07-20 13:31:51 +010014482 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14483 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014484 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014485
Chris Wilson24dbf512017-02-15 10:59:18 +000014486 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014487 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014488 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014489
14490 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014491}
14492
Chris Wilson778e23a2016-12-05 14:29:39 +000014493static void intel_atomic_state_free(struct drm_atomic_state *state)
14494{
14495 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14496
14497 drm_atomic_state_default_release(state);
14498
14499 i915_sw_fence_fini(&intel_state->commit_ready);
14500
14501 kfree(state);
14502}
14503
Jesse Barnes79e53942008-11-07 14:24:08 -080014504static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014505 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014506 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014507 .atomic_check = intel_atomic_check,
14508 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014509 .atomic_state_alloc = intel_atomic_state_alloc,
14510 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014511 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014512};
14513
Imre Deak88212942016-03-16 13:38:53 +020014514/**
14515 * intel_init_display_hooks - initialize the display modesetting hooks
14516 * @dev_priv: device private
14517 */
14518void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014519{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014520 intel_init_cdclk_hooks(dev_priv);
14521
Imre Deak88212942016-03-16 13:38:53 +020014522 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014523 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014524 dev_priv->display.get_initial_plane_config =
14525 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014526 dev_priv->display.crtc_compute_clock =
14527 haswell_crtc_compute_clock;
14528 dev_priv->display.crtc_enable = haswell_crtc_enable;
14529 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014530 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014531 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014532 dev_priv->display.get_initial_plane_config =
14533 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014534 dev_priv->display.crtc_compute_clock =
14535 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014536 dev_priv->display.crtc_enable = haswell_crtc_enable;
14537 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014538 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014539 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014540 dev_priv->display.get_initial_plane_config =
14541 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014542 dev_priv->display.crtc_compute_clock =
14543 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014544 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14545 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014546 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014547 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014548 dev_priv->display.get_initial_plane_config =
14549 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014550 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14551 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14552 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14553 } else if (IS_VALLEYVIEW(dev_priv)) {
14554 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14555 dev_priv->display.get_initial_plane_config =
14556 i9xx_get_initial_plane_config;
14557 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014558 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14559 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014560 } else if (IS_G4X(dev_priv)) {
14561 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14562 dev_priv->display.get_initial_plane_config =
14563 i9xx_get_initial_plane_config;
14564 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14565 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14566 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014567 } else if (IS_PINEVIEW(dev_priv)) {
14568 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14569 dev_priv->display.get_initial_plane_config =
14570 i9xx_get_initial_plane_config;
14571 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14572 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14573 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014574 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014575 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014576 dev_priv->display.get_initial_plane_config =
14577 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014578 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014579 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14580 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014581 } else {
14582 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14583 dev_priv->display.get_initial_plane_config =
14584 i9xx_get_initial_plane_config;
14585 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14586 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14587 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014588 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014589
Imre Deak88212942016-03-16 13:38:53 +020014590 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014591 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014592 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014593 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014594 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014595 /* FIXME: detect B0+ stepping and use auto training */
14596 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014597 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014598 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014599 }
14600
Lyude27082492016-08-24 07:48:10 +020014601 if (dev_priv->info.gen >= 9)
14602 dev_priv->display.update_crtcs = skl_update_crtcs;
14603 else
14604 dev_priv->display.update_crtcs = intel_update_crtcs;
14605
Daniel Vetter5a21b662016-05-24 17:13:53 +020014606 switch (INTEL_INFO(dev_priv)->gen) {
14607 case 2:
14608 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14609 break;
14610
14611 case 3:
14612 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14613 break;
14614
14615 case 4:
14616 case 5:
14617 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14618 break;
14619
14620 case 6:
14621 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14622 break;
14623 case 7:
14624 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14625 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14626 break;
14627 case 9:
14628 /* Drop through - unsupported since execlist only. */
14629 default:
14630 /* Default just returns -ENODEV to indicate unsupported */
14631 dev_priv->display.queue_flip = intel_default_queue_flip;
14632 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014633}
14634
Jesse Barnesb690e962010-07-19 13:53:12 -070014635/*
14636 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14637 * resume, or other times. This quirk makes sure that's the case for
14638 * affected systems.
14639 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014640static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014641{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014642 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014643
14644 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014645 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014646}
14647
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014648static void quirk_pipeb_force(struct drm_device *dev)
14649{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014650 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014651
14652 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14653 DRM_INFO("applying pipe b force quirk\n");
14654}
14655
Keith Packard435793d2011-07-12 14:56:22 -070014656/*
14657 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14658 */
14659static void quirk_ssc_force_disable(struct drm_device *dev)
14660{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014661 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014662 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014663 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014664}
14665
Carsten Emde4dca20e2012-03-15 15:56:26 +010014666/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014667 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14668 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014669 */
14670static void quirk_invert_brightness(struct drm_device *dev)
14671{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014672 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014673 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014674 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014675}
14676
Scot Doyle9c72cc62014-07-03 23:27:50 +000014677/* Some VBT's incorrectly indicate no backlight is present */
14678static void quirk_backlight_present(struct drm_device *dev)
14679{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014680 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014681 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14682 DRM_INFO("applying backlight present quirk\n");
14683}
14684
Jesse Barnesb690e962010-07-19 13:53:12 -070014685struct intel_quirk {
14686 int device;
14687 int subsystem_vendor;
14688 int subsystem_device;
14689 void (*hook)(struct drm_device *dev);
14690};
14691
Egbert Eich5f85f172012-10-14 15:46:38 +020014692/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14693struct intel_dmi_quirk {
14694 void (*hook)(struct drm_device *dev);
14695 const struct dmi_system_id (*dmi_id_list)[];
14696};
14697
14698static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14699{
14700 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14701 return 1;
14702}
14703
14704static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14705 {
14706 .dmi_id_list = &(const struct dmi_system_id[]) {
14707 {
14708 .callback = intel_dmi_reverse_brightness,
14709 .ident = "NCR Corporation",
14710 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14711 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14712 },
14713 },
14714 { } /* terminating entry */
14715 },
14716 .hook = quirk_invert_brightness,
14717 },
14718};
14719
Ben Widawskyc43b5632012-04-16 14:07:40 -070014720static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014721 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14722 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14723
Jesse Barnesb690e962010-07-19 13:53:12 -070014724 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14725 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14726
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014727 /* 830 needs to leave pipe A & dpll A up */
14728 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14729
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014730 /* 830 needs to leave pipe B & dpll B up */
14731 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14732
Keith Packard435793d2011-07-12 14:56:22 -070014733 /* Lenovo U160 cannot use SSC on LVDS */
14734 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014735
14736 /* Sony Vaio Y cannot use SSC on LVDS */
14737 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014738
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014739 /* Acer Aspire 5734Z must invert backlight brightness */
14740 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14741
14742 /* Acer/eMachines G725 */
14743 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14744
14745 /* Acer/eMachines e725 */
14746 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14747
14748 /* Acer/Packard Bell NCL20 */
14749 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14750
14751 /* Acer Aspire 4736Z */
14752 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014753
14754 /* Acer Aspire 5336 */
14755 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014756
14757 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14758 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014759
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014760 /* Acer C720 Chromebook (Core i3 4005U) */
14761 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14762
jens steinb2a96012014-10-28 20:25:53 +010014763 /* Apple Macbook 2,1 (Core 2 T7400) */
14764 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14765
Jani Nikula1b9448b2015-11-05 11:49:59 +020014766 /* Apple Macbook 4,1 */
14767 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14768
Scot Doyled4967d82014-07-03 23:27:52 +000014769 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14770 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014771
14772 /* HP Chromebook 14 (Celeron 2955U) */
14773 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014774
14775 /* Dell Chromebook 11 */
14776 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014777
14778 /* Dell Chromebook 11 (2015 version) */
14779 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014780};
14781
14782static void intel_init_quirks(struct drm_device *dev)
14783{
14784 struct pci_dev *d = dev->pdev;
14785 int i;
14786
14787 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14788 struct intel_quirk *q = &intel_quirks[i];
14789
14790 if (d->device == q->device &&
14791 (d->subsystem_vendor == q->subsystem_vendor ||
14792 q->subsystem_vendor == PCI_ANY_ID) &&
14793 (d->subsystem_device == q->subsystem_device ||
14794 q->subsystem_device == PCI_ANY_ID))
14795 q->hook(dev);
14796 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014797 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14798 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14799 intel_dmi_quirks[i].hook(dev);
14800 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014801}
14802
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014803/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014804static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014805{
David Weinehall52a05c32016-08-22 13:32:44 +030014806 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014807 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014808 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014809
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014810 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014811 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014812 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014813 sr1 = inb(VGA_SR_DATA);
14814 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014815 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014816 udelay(300);
14817
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014818 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014819 POSTING_READ(vga_reg);
14820}
14821
Daniel Vetterf8175862012-04-10 15:50:11 +020014822void intel_modeset_init_hw(struct drm_device *dev)
14823{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014824 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014825
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014826 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014827 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014828
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014829 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014830}
14831
Matt Roperd93c0372015-12-03 11:37:41 -080014832/*
14833 * Calculate what we think the watermarks should be for the state we've read
14834 * out of the hardware and then immediately program those watermarks so that
14835 * we ensure the hardware settings match our internal state.
14836 *
14837 * We can calculate what we think WM's should be by creating a duplicate of the
14838 * current state (which was constructed during hardware readout) and running it
14839 * through the atomic check code to calculate new watermark values in the
14840 * state object.
14841 */
14842static void sanitize_watermarks(struct drm_device *dev)
14843{
14844 struct drm_i915_private *dev_priv = to_i915(dev);
14845 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014846 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014847 struct drm_crtc *crtc;
14848 struct drm_crtc_state *cstate;
14849 struct drm_modeset_acquire_ctx ctx;
14850 int ret;
14851 int i;
14852
14853 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014854 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014855 return;
14856
14857 /*
14858 * We need to hold connection_mutex before calling duplicate_state so
14859 * that the connector loop is protected.
14860 */
14861 drm_modeset_acquire_init(&ctx, 0);
14862retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014863 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014864 if (ret == -EDEADLK) {
14865 drm_modeset_backoff(&ctx);
14866 goto retry;
14867 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014868 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014869 }
14870
14871 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14872 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014873 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014874
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014875 intel_state = to_intel_atomic_state(state);
14876
Matt Ropered4a6a72016-02-23 17:20:13 -080014877 /*
14878 * Hardware readout is the only time we don't want to calculate
14879 * intermediate watermarks (since we don't trust the current
14880 * watermarks).
14881 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014882 if (!HAS_GMCH_DISPLAY(dev_priv))
14883 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014884
Matt Roperd93c0372015-12-03 11:37:41 -080014885 ret = intel_atomic_check(dev, state);
14886 if (ret) {
14887 /*
14888 * If we fail here, it means that the hardware appears to be
14889 * programmed in a way that shouldn't be possible, given our
14890 * understanding of watermark requirements. This might mean a
14891 * mistake in the hardware readout code or a mistake in the
14892 * watermark calculations for a given platform. Raise a WARN
14893 * so that this is noticeable.
14894 *
14895 * If this actually happens, we'll have to just leave the
14896 * BIOS-programmed watermarks untouched and hope for the best.
14897 */
14898 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014899 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014900 }
14901
14902 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014903 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014904 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14905
Matt Ropered4a6a72016-02-23 17:20:13 -080014906 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014907 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014908 }
14909
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014910put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014911 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014912fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014913 drm_modeset_drop_locks(&ctx);
14914 drm_modeset_acquire_fini(&ctx);
14915}
14916
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014917int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014918{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014919 struct drm_i915_private *dev_priv = to_i915(dev);
14920 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014921 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014922 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014923
14924 drm_mode_config_init(dev);
14925
14926 dev->mode_config.min_width = 0;
14927 dev->mode_config.min_height = 0;
14928
Dave Airlie019d96c2011-09-29 16:20:42 +010014929 dev->mode_config.preferred_depth = 24;
14930 dev->mode_config.prefer_shadow = 1;
14931
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014932 dev->mode_config.allow_fb_modifiers = true;
14933
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014934 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014935
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014936 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014937 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014938 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014939
Jesse Barnesb690e962010-07-19 13:53:12 -070014940 intel_init_quirks(dev);
14941
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014942 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014943
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014944 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014945 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014946
Lukas Wunner69f92f62015-07-15 13:57:35 +020014947 /*
14948 * There may be no VBT; and if the BIOS enabled SSC we can
14949 * just keep using it to avoid unnecessary flicker. Whereas if the
14950 * BIOS isn't using it, don't assume it will work even if the VBT
14951 * indicates as much.
14952 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014953 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014954 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14955 DREF_SSC1_ENABLE);
14956
14957 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14958 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14959 bios_lvds_use_ssc ? "en" : "dis",
14960 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14961 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14962 }
14963 }
14964
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014965 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014966 dev->mode_config.max_width = 2048;
14967 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014968 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014969 dev->mode_config.max_width = 4096;
14970 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014971 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014972 dev->mode_config.max_width = 8192;
14973 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014974 }
Damien Lespiau068be562014-03-28 14:17:49 +000014975
Jani Nikula2a307c22016-11-30 17:43:04 +020014976 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14977 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014978 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014979 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014980 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14981 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14982 } else {
14983 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14984 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14985 }
14986
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014987 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014988
Zhao Yakui28c97732009-10-09 11:39:41 +080014989 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014990 INTEL_INFO(dev_priv)->num_pipes,
14991 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014992
Damien Lespiau055e3932014-08-18 13:49:10 +010014993 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014994 int ret;
14995
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014996 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014997 if (ret) {
14998 drm_mode_config_cleanup(dev);
14999 return ret;
15000 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015001 }
15002
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015003 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015004
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015005 intel_update_czclk(dev_priv);
15006 intel_modeset_init_hw(dev);
15007
Ville Syrjäläb2045352016-05-13 23:41:27 +030015008 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015009 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015010
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015011 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015012 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015013 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015014
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015015 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015016 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015017 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015018
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015019 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015020 struct intel_initial_plane_config plane_config = {};
15021
Jesse Barnes46f297f2014-03-07 08:57:48 -080015022 if (!crtc->active)
15023 continue;
15024
Jesse Barnes46f297f2014-03-07 08:57:48 -080015025 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015026 * Note that reserving the BIOS fb up front prevents us
15027 * from stuffing other stolen allocations like the ring
15028 * on top. This prevents some ugliness at boot time, and
15029 * can even allow for smooth boot transitions if the BIOS
15030 * fb is large enough for the active pipe configuration.
15031 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015032 dev_priv->display.get_initial_plane_config(crtc,
15033 &plane_config);
15034
15035 /*
15036 * If the fb is shared between multiple heads, we'll
15037 * just get the first one.
15038 */
15039 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015040 }
Matt Roperd93c0372015-12-03 11:37:41 -080015041
15042 /*
15043 * Make sure hardware watermarks really match the state we read out.
15044 * Note that we need to do this after reconstructing the BIOS fb's
15045 * since the watermark calculation done here will use pstate->fb.
15046 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015047 if (!HAS_GMCH_DISPLAY(dev_priv))
15048 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015049
15050 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015051}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015052
Daniel Vetter7fad7982012-07-04 17:51:47 +020015053static void intel_enable_pipe_a(struct drm_device *dev)
15054{
15055 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015056 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015057 struct drm_connector *crt = NULL;
15058 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015059 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015060 int ret;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015061
15062 /* We can't just switch on the pipe A, we need to set things up with a
15063 * proper mode and output configuration. As a gross hack, enable pipe A
15064 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015065 drm_connector_list_iter_begin(dev, &conn_iter);
15066 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015067 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15068 crt = &connector->base;
15069 break;
15070 }
15071 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015072 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015073
15074 if (!crt)
15075 return;
15076
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015077 ret = intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx);
15078 WARN(ret < 0, "All modeset mutexes are locked, but intel_get_load_detect_pipe failed\n");
15079
15080 if (ret > 0)
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015081 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015082}
15083
Daniel Vetterfa555832012-10-10 23:14:00 +020015084static bool
15085intel_check_plane_mapping(struct intel_crtc *crtc)
15086{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015087 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015088 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015089
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015090 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015091 return true;
15092
Ville Syrjälä649636e2015-09-22 19:50:01 +030015093 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015094
15095 if ((val & DISPLAY_PLANE_ENABLE) &&
15096 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15097 return false;
15098
15099 return true;
15100}
15101
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015102static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15103{
15104 struct drm_device *dev = crtc->base.dev;
15105 struct intel_encoder *encoder;
15106
15107 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15108 return true;
15109
15110 return false;
15111}
15112
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015113static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15114{
15115 struct drm_device *dev = encoder->base.dev;
15116 struct intel_connector *connector;
15117
15118 for_each_connector_on_encoder(dev, &encoder->base, connector)
15119 return connector;
15120
15121 return NULL;
15122}
15123
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015124static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15125 enum transcoder pch_transcoder)
15126{
15127 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15128 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15129}
15130
Daniel Vetter24929352012-07-02 20:28:59 +020015131static void intel_sanitize_crtc(struct intel_crtc *crtc)
15132{
15133 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015134 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015135 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015136
Daniel Vetter24929352012-07-02 20:28:59 +020015137 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015138 if (!transcoder_is_dsi(cpu_transcoder)) {
15139 i915_reg_t reg = PIPECONF(cpu_transcoder);
15140
15141 I915_WRITE(reg,
15142 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15143 }
Daniel Vetter24929352012-07-02 20:28:59 +020015144
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015145 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015146 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015147 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015148 struct intel_plane *plane;
15149
Daniel Vetter96256042015-02-13 21:03:42 +010015150 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015151
15152 /* Disable everything but the primary plane */
15153 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15154 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15155 continue;
15156
Ville Syrjälä72259532017-03-02 19:15:05 +020015157 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015158 plane->disable_plane(&plane->base, &crtc->base);
15159 }
Daniel Vetter96256042015-02-13 21:03:42 +010015160 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015161
Daniel Vetter24929352012-07-02 20:28:59 +020015162 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015163 * disable the crtc (and hence change the state) if it is wrong. Note
15164 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015165 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015166 bool plane;
15167
Ville Syrjälä78108b72016-05-27 20:59:19 +030015168 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15169 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015170
15171 /* Pipe has the wrong plane attached and the plane is active.
15172 * Temporarily change the plane mapping and disable everything
15173 * ... */
15174 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015175 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015176 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015177 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015178 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015179 }
Daniel Vetter24929352012-07-02 20:28:59 +020015180
Daniel Vetter7fad7982012-07-04 17:51:47 +020015181 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15182 crtc->pipe == PIPE_A && !crtc->active) {
15183 /* BIOS forgot to enable pipe A, this mostly happens after
15184 * resume. Force-enable the pipe to fix this, the update_dpms
15185 * call below we restore the pipe to the right state, but leave
15186 * the required bits on. */
15187 intel_enable_pipe_a(dev);
15188 }
15189
Daniel Vetter24929352012-07-02 20:28:59 +020015190 /* Adjust the state of the output pipe according to whether we
15191 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015192 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015193 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015194
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015195 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015196 /*
15197 * We start out with underrun reporting disabled to avoid races.
15198 * For correct bookkeeping mark this on active crtcs.
15199 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015200 * Also on gmch platforms we dont have any hardware bits to
15201 * disable the underrun reporting. Which means we need to start
15202 * out with underrun reporting disabled also on inactive pipes,
15203 * since otherwise we'll complain about the garbage we read when
15204 * e.g. coming up after runtime pm.
15205 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015206 * No protection against concurrent access is required - at
15207 * worst a fifo underrun happens which also sets this to false.
15208 */
15209 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015210 /*
15211 * We track the PCH trancoder underrun reporting state
15212 * within the crtc. With crtc for pipe A housing the underrun
15213 * reporting state for PCH transcoder A, crtc for pipe B housing
15214 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15215 * and marking underrun reporting as disabled for the non-existing
15216 * PCH transcoders B and C would prevent enabling the south
15217 * error interrupt (see cpt_can_enable_serr_int()).
15218 */
15219 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15220 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015221 }
Daniel Vetter24929352012-07-02 20:28:59 +020015222}
15223
15224static void intel_sanitize_encoder(struct intel_encoder *encoder)
15225{
15226 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015227
15228 /* We need to check both for a crtc link (meaning that the
15229 * encoder is active and trying to read from a pipe) and the
15230 * pipe itself being active. */
15231 bool has_active_crtc = encoder->base.crtc &&
15232 to_intel_crtc(encoder->base.crtc)->active;
15233
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015234 connector = intel_encoder_find_connector(encoder);
15235 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015236 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15237 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015238 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015239
15240 /* Connector is active, but has no active pipe. This is
15241 * fallout from our resume register restoring. Disable
15242 * the encoder manually again. */
15243 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015244 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15245
Daniel Vetter24929352012-07-02 20:28:59 +020015246 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15247 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015248 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015249 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015250 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015251 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015252 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015253 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015254
15255 /* Inconsistent output/port/pipe state happens presumably due to
15256 * a bug in one of the get_hw_state functions. Or someplace else
15257 * in our code, like the register restore mess on resume. Clamp
15258 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015259
15260 connector->base.dpms = DRM_MODE_DPMS_OFF;
15261 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015262 }
15263 /* Enabled encoders without active connectors will be fixed in
15264 * the crtc fixup. */
15265}
15266
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015267void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015268{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015269 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015270
Imre Deak04098752014-02-18 00:02:16 +020015271 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15272 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015273 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015274 }
15275}
15276
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015277void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015278{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015279 /* This function can be called both from intel_modeset_setup_hw_state or
15280 * at a very early point in our resume sequence, where the power well
15281 * structures are not yet restored. Since this function is at a very
15282 * paranoid "someone might have enabled VGA while we were not looking"
15283 * level, just check if the power well is enabled instead of trying to
15284 * follow the "don't touch the power well if we don't need it" policy
15285 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015286 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015287 return;
15288
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015289 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015290
15291 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015292}
15293
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015294static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015295{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015296 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015297
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015298 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015299}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015300
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015301/* FIXME read out full plane state for all planes */
15302static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015303{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015304 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15305 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015306
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015307 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015308
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015309 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15310 to_intel_plane_state(primary->base.state),
15311 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015312}
15313
Daniel Vetter30e984d2013-06-05 13:34:17 +020015314static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015315{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015316 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015317 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015318 struct intel_crtc *crtc;
15319 struct intel_encoder *encoder;
15320 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015321 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015322 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015323
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015324 dev_priv->active_crtcs = 0;
15325
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015326 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015327 struct intel_crtc_state *crtc_state =
15328 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015329
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015330 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015331 memset(crtc_state, 0, sizeof(*crtc_state));
15332 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015333
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015334 crtc_state->base.active = crtc_state->base.enable =
15335 dev_priv->display.get_pipe_config(crtc, crtc_state);
15336
15337 crtc->base.enabled = crtc_state->base.enable;
15338 crtc->active = crtc_state->base.active;
15339
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015340 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015341 dev_priv->active_crtcs |= 1 << crtc->pipe;
15342
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015343 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015344
Ville Syrjälä78108b72016-05-27 20:59:19 +030015345 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15346 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015347 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015348 }
15349
Daniel Vetter53589012013-06-05 13:34:16 +020015350 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15351 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15352
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015353 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015354 &pll->state.hw_state);
15355 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015356 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015357 struct intel_crtc_state *crtc_state =
15358 to_intel_crtc_state(crtc->base.state);
15359
15360 if (crtc_state->base.active &&
15361 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015362 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015363 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015364 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015365
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015366 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015367 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015368 }
15369
Damien Lespiaub2784e12014-08-05 11:29:37 +010015370 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015371 pipe = 0;
15372
15373 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015374 struct intel_crtc_state *crtc_state;
15375
Ville Syrjälä98187832016-10-31 22:37:10 +020015376 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015377 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015378
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015379 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015380 crtc_state->output_types |= 1 << encoder->type;
15381 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015382 } else {
15383 encoder->base.crtc = NULL;
15384 }
15385
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015386 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015387 encoder->base.base.id, encoder->base.name,
15388 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015389 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015390 }
15391
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015392 drm_connector_list_iter_begin(dev, &conn_iter);
15393 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015394 if (connector->get_hw_state(connector)) {
15395 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015396
15397 encoder = connector->encoder;
15398 connector->base.encoder = &encoder->base;
15399
15400 if (encoder->base.crtc &&
15401 encoder->base.crtc->state->active) {
15402 /*
15403 * This has to be done during hardware readout
15404 * because anything calling .crtc_disable may
15405 * rely on the connector_mask being accurate.
15406 */
15407 encoder->base.crtc->state->connector_mask |=
15408 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015409 encoder->base.crtc->state->encoder_mask |=
15410 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015411 }
15412
Daniel Vetter24929352012-07-02 20:28:59 +020015413 } else {
15414 connector->base.dpms = DRM_MODE_DPMS_OFF;
15415 connector->base.encoder = NULL;
15416 }
15417 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015418 connector->base.base.id, connector->base.name,
15419 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015420 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015421 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015422
15423 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015424 struct intel_crtc_state *crtc_state =
15425 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015426 int pixclk = 0;
15427
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015428 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015429
15430 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015431 if (crtc_state->base.active) {
15432 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15433 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015434 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15435
15436 /*
15437 * The initial mode needs to be set in order to keep
15438 * the atomic core happy. It wants a valid mode if the
15439 * crtc's enabled, so we do the above call.
15440 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015441 * But we don't set all the derived state fully, hence
15442 * set a flag to indicate that a full recalculation is
15443 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015444 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015445 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015446
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015447 intel_crtc_compute_pixel_rate(crtc_state);
15448
15449 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15450 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15451 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015452 else
15453 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15454
15455 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015456 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015457 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15458
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015459 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15460 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015461 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015462
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015463 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15464
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015465 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015466 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015467}
15468
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015469static void
15470get_encoder_power_domains(struct drm_i915_private *dev_priv)
15471{
15472 struct intel_encoder *encoder;
15473
15474 for_each_intel_encoder(&dev_priv->drm, encoder) {
15475 u64 get_domains;
15476 enum intel_display_power_domain domain;
15477
15478 if (!encoder->get_power_domains)
15479 continue;
15480
15481 get_domains = encoder->get_power_domains(encoder);
15482 for_each_power_domain(domain, get_domains)
15483 intel_display_power_get(dev_priv, domain);
15484 }
15485}
15486
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015487/* Scan out the current hw modeset state,
15488 * and sanitizes it to the current state
15489 */
15490static void
15491intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015492{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015493 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015494 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015495 struct intel_crtc *crtc;
15496 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015497 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015498
15499 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015500
15501 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015502 get_encoder_power_domains(dev_priv);
15503
Damien Lespiaub2784e12014-08-05 11:29:37 +010015504 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015505 intel_sanitize_encoder(encoder);
15506 }
15507
Damien Lespiau055e3932014-08-18 13:49:10 +010015508 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015509 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015510
Daniel Vetter24929352012-07-02 20:28:59 +020015511 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015512 intel_dump_pipe_config(crtc, crtc->config,
15513 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015514 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015515
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015516 intel_modeset_update_connector_atomic_state(dev);
15517
Daniel Vetter35c95372013-07-17 06:55:04 +020015518 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15519 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15520
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015521 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015522 continue;
15523
15524 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15525
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015526 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015527 pll->on = false;
15528 }
15529
Ville Syrjälä602ae832017-03-02 19:15:02 +020015530 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015531 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015532 vlv_wm_sanitize(dev_priv);
15533 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015534 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015535 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015536 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015537 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015538
15539 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015540 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015541
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015542 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015543 if (WARN_ON(put_domains))
15544 modeset_put_power_domains(dev_priv, put_domains);
15545 }
15546 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015547
Imre Deak8d8c3862017-02-17 17:39:46 +020015548 intel_power_domains_verify_state(dev_priv);
15549
Paulo Zanoni010cf732016-01-19 11:35:48 -020015550 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015551}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015552
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015553void intel_display_resume(struct drm_device *dev)
15554{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015555 struct drm_i915_private *dev_priv = to_i915(dev);
15556 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15557 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015558 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015559
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015560 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015561 if (state)
15562 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015563
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015564 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015565
Maarten Lankhorst73974892016-08-05 23:28:27 +030015566 while (1) {
15567 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15568 if (ret != -EDEADLK)
15569 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015570
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015571 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015572 }
15573
Maarten Lankhorst73974892016-08-05 23:28:27 +030015574 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015575 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015576
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015577 drm_modeset_drop_locks(&ctx);
15578 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015579
Chris Wilson08536952016-10-14 13:18:18 +010015580 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015581 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015582 if (state)
15583 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015584}
15585
15586void intel_modeset_gem_init(struct drm_device *dev)
15587{
Chris Wilsondc979972016-05-10 14:10:04 +010015588 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015589
Chris Wilsondc979972016-05-10 14:10:04 +010015590 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015591
Chris Wilson1ee8da62016-05-12 12:43:23 +010015592 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015593}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015594
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015595int intel_connector_register(struct drm_connector *connector)
15596{
15597 struct intel_connector *intel_connector = to_intel_connector(connector);
15598 int ret;
15599
15600 ret = intel_backlight_device_register(intel_connector);
15601 if (ret)
15602 goto err;
15603
15604 return 0;
15605
15606err:
15607 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015608}
15609
Chris Wilsonc191eca2016-06-17 11:40:33 +010015610void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015611{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015612 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015613
Chris Wilsone63d87c2016-06-17 11:40:34 +010015614 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015615 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015616}
15617
Jesse Barnes79e53942008-11-07 14:24:08 -080015618void intel_modeset_cleanup(struct drm_device *dev)
15619{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015620 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015621
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015622 flush_work(&dev_priv->atomic_helper.free_work);
15623 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15624
Chris Wilsondc979972016-05-10 14:10:04 +010015625 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015626
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015627 /*
15628 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015629 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015630 * experience fancy races otherwise.
15631 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015632 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015633
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015634 /*
15635 * Due to the hpd irq storm handling the hotplug work can re-arm the
15636 * poll handlers. Hence disable polling after hpd handling is shut down.
15637 */
Keith Packardf87ea762010-10-03 19:36:26 -070015638 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015639
Jesse Barnes723bfd72010-10-07 16:01:13 -070015640 intel_unregister_dsm_handler();
15641
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015642 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015643
Chris Wilson1630fe72011-07-08 12:22:42 +010015644 /* flush any delayed tasks or pending work */
15645 flush_scheduled_work();
15646
Jesse Barnes79e53942008-11-07 14:24:08 -080015647 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015648
Chris Wilson1ee8da62016-05-12 12:43:23 +010015649 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015650
Chris Wilsondc979972016-05-10 14:10:04 +010015651 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015652
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015653 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015654}
15655
Chris Wilsondf0e9242010-09-09 16:20:55 +010015656void intel_connector_attach_encoder(struct intel_connector *connector,
15657 struct intel_encoder *encoder)
15658{
15659 connector->encoder = encoder;
15660 drm_mode_connector_attach_encoder(&connector->base,
15661 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015662}
Dave Airlie28d52042009-09-21 14:33:58 +100015663
15664/*
15665 * set vga decode state - true == enable VGA decode
15666 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015667int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015668{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015669 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015670 u16 gmch_ctrl;
15671
Chris Wilson75fa0412014-02-07 18:37:02 -020015672 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15673 DRM_ERROR("failed to read control word\n");
15674 return -EIO;
15675 }
15676
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015677 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15678 return 0;
15679
Dave Airlie28d52042009-09-21 14:33:58 +100015680 if (state)
15681 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15682 else
15683 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015684
15685 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15686 DRM_ERROR("failed to write control word\n");
15687 return -EIO;
15688 }
15689
Dave Airlie28d52042009-09-21 14:33:58 +100015690 return 0;
15691}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015692
Chris Wilson98a2f412016-10-12 10:05:18 +010015693#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15694
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015695struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015696
15697 u32 power_well_driver;
15698
Chris Wilson63b66e52013-08-08 15:12:06 +020015699 int num_transcoders;
15700
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015701 struct intel_cursor_error_state {
15702 u32 control;
15703 u32 position;
15704 u32 base;
15705 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015706 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015707
15708 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015709 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015710 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015711 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015712 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015713
15714 struct intel_plane_error_state {
15715 u32 control;
15716 u32 stride;
15717 u32 size;
15718 u32 pos;
15719 u32 addr;
15720 u32 surface;
15721 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015722 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015723
15724 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015725 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015726 enum transcoder cpu_transcoder;
15727
15728 u32 conf;
15729
15730 u32 htotal;
15731 u32 hblank;
15732 u32 hsync;
15733 u32 vtotal;
15734 u32 vblank;
15735 u32 vsync;
15736 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015737};
15738
15739struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015740intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015741{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015742 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015743 int transcoders[] = {
15744 TRANSCODER_A,
15745 TRANSCODER_B,
15746 TRANSCODER_C,
15747 TRANSCODER_EDP,
15748 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015749 int i;
15750
Chris Wilsonc0336662016-05-06 15:40:21 +010015751 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015752 return NULL;
15753
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015754 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755 if (error == NULL)
15756 return NULL;
15757
Chris Wilsonc0336662016-05-06 15:40:21 +010015758 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015759 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15760
Damien Lespiau055e3932014-08-18 13:49:10 +010015761 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015762 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015763 __intel_display_power_is_enabled(dev_priv,
15764 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015765 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015766 continue;
15767
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015768 error->cursor[i].control = I915_READ(CURCNTR(i));
15769 error->cursor[i].position = I915_READ(CURPOS(i));
15770 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015771
15772 error->plane[i].control = I915_READ(DSPCNTR(i));
15773 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015774 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015775 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015776 error->plane[i].pos = I915_READ(DSPPOS(i));
15777 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015778 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015779 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015780 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015781 error->plane[i].surface = I915_READ(DSPSURF(i));
15782 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15783 }
15784
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015785 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015786
Chris Wilsonc0336662016-05-06 15:40:21 +010015787 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015788 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015789 }
15790
Jani Nikula4d1de972016-03-18 17:05:42 +020015791 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015792 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015793 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015794 error->num_transcoders++; /* Account for eDP. */
15795
15796 for (i = 0; i < error->num_transcoders; i++) {
15797 enum transcoder cpu_transcoder = transcoders[i];
15798
Imre Deakddf9c532013-11-27 22:02:02 +020015799 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015800 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015801 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015802 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015803 continue;
15804
Chris Wilson63b66e52013-08-08 15:12:06 +020015805 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15806
15807 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15808 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15809 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15810 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15811 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15812 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15813 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015814 }
15815
15816 return error;
15817}
15818
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015819#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15820
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015821void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015822intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015823 struct intel_display_error_state *error)
15824{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015825 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015826 int i;
15827
Chris Wilson63b66e52013-08-08 15:12:06 +020015828 if (!error)
15829 return;
15830
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015831 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015832 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015833 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015834 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015835 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015836 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015837 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015838 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015839 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015840 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015841
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015842 err_printf(m, "Plane [%d]:\n", i);
15843 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15844 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015845 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015846 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15847 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015848 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015849 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015850 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015851 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015852 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15853 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015854 }
15855
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015856 err_printf(m, "Cursor [%d]:\n", i);
15857 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15858 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15859 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015860 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015861
15862 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015863 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015864 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015865 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015866 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015867 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15868 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15869 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15870 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15871 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15872 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15873 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15874 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015875}
Chris Wilson98a2f412016-10-12 10:05:18 +010015876
15877#endif