blob: afeb7baa3b44087edd5a2a0720aa5a044aa644f1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053091static const uint32_t skl_pri_planar_formats[] = {
92 DRM_FORMAT_C8,
93 DRM_FORMAT_RGB565,
94 DRM_FORMAT_XRGB8888,
95 DRM_FORMAT_XBGR8888,
96 DRM_FORMAT_ARGB8888,
97 DRM_FORMAT_ABGR8888,
98 DRM_FORMAT_XRGB2101010,
99 DRM_FORMAT_XBGR2101010,
100 DRM_FORMAT_YUYV,
101 DRM_FORMAT_YVYU,
102 DRM_FORMAT_UYVY,
103 DRM_FORMAT_VYUY,
104 DRM_FORMAT_NV12,
105};
106
Ben Widawsky714244e2017-08-01 09:58:16 -0700107static const uint64_t skl_format_modifiers_noccs[] = {
108 I915_FORMAT_MOD_Yf_TILED,
109 I915_FORMAT_MOD_Y_TILED,
110 I915_FORMAT_MOD_X_TILED,
111 DRM_FORMAT_MOD_LINEAR,
112 DRM_FORMAT_MOD_INVALID
113};
114
115static const uint64_t skl_format_modifiers_ccs[] = {
116 I915_FORMAT_MOD_Yf_TILED_CCS,
117 I915_FORMAT_MOD_Y_TILED_CCS,
118 I915_FORMAT_MOD_Yf_TILED,
119 I915_FORMAT_MOD_Y_TILED,
120 I915_FORMAT_MOD_X_TILED,
121 DRM_FORMAT_MOD_LINEAR,
122 DRM_FORMAT_MOD_INVALID
123};
124
Matt Roper3d7d6512014-06-10 08:28:13 -0700125/* Cursor formats */
126static const uint32_t intel_cursor_formats[] = {
127 DRM_FORMAT_ARGB8888,
128};
129
Ben Widawsky714244e2017-08-01 09:58:16 -0700130static const uint64_t cursor_format_modifiers[] = {
131 DRM_FORMAT_MOD_LINEAR,
132 DRM_FORMAT_MOD_INVALID
133};
134
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300135static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200136 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300137static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200138 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300139
Chris Wilson24dbf512017-02-15 10:59:18 +0000140static int intel_framebuffer_init(struct intel_framebuffer *ifb,
141 struct drm_i915_gem_object *obj,
142 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200143static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
144static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200145static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200146static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700147 struct intel_link_m_n *m_n,
148 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200149static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200150static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200151static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200152static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200153 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200154static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200155 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200156static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
157static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530158static void intel_crtc_init_scalers(struct intel_crtc *crtc,
159 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200160static void skylake_pfit_enable(struct intel_crtc *crtc);
161static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
162static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300163static void intel_modeset_setup_hw_state(struct drm_device *dev,
164 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200165static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100166
Ma Lingd4906092009-03-18 20:13:27 +0800167struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300168 struct {
169 int min, max;
170 } dot, vco, n, m, m1, m2, p, p1;
171
172 struct {
173 int dot_limit;
174 int p2_slow, p2_fast;
175 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800176};
Jesse Barnes79e53942008-11-07 14:24:08 -0800177
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200179int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180{
181 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
182
183 /* Obtain SKU information */
184 mutex_lock(&dev_priv->sb_lock);
185 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
186 CCK_FUSE_HPLL_FREQ_MASK;
187 mutex_unlock(&dev_priv->sb_lock);
188
189 return vco_freq[hpll_freq] * 1000;
190}
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
193 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300194{
195 u32 val;
196 int divider;
197
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300198 mutex_lock(&dev_priv->sb_lock);
199 val = vlv_cck_read(dev_priv, reg);
200 mutex_unlock(&dev_priv->sb_lock);
201
202 divider = val & CCK_FREQUENCY_VALUES;
203
204 WARN((val & CCK_FREQUENCY_STATUS) !=
205 (divider << CCK_FREQUENCY_STATUS_SHIFT),
206 "%s change in progress\n", name);
207
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200208 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
209}
210
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200211int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
212 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200213{
214 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200215 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200216
217 return vlv_get_cck_clock(dev_priv, name, reg,
218 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300219}
220
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300221static void intel_update_czclk(struct drm_i915_private *dev_priv)
222{
Wayne Boyer666a4532015-12-09 12:29:35 -0800223 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300224 return;
225
226 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
227 CCK_CZ_CLOCK_CONTROL);
228
229 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
230}
231
Chris Wilson021357a2010-09-07 20:54:59 +0100232static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200233intel_fdi_link_freq(struct drm_i915_private *dev_priv,
234 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100235{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200236 if (HAS_DDI(dev_priv))
237 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200238 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000239 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100240}
241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200244 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200245 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m = { .min = 96, .max = 140 },
247 .m1 = { .min = 18, .max = 26 },
248 .m2 = { .min = 6, .max = 16 },
249 .p = { .min = 4, .max = 128 },
250 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 165000,
252 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200256 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200257 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200258 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200259 .m = { .min = 96, .max = 140 },
260 .m1 = { .min = 18, .max = 26 },
261 .m2 = { .min = 6, .max = 16 },
262 .p = { .min = 4, .max = 128 },
263 .p1 = { .min = 2, .max = 33 },
264 .p2 = { .dot_limit = 165000,
265 .p2_slow = 4, .p2_fast = 4 },
266};
267
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300268static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200270 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200271 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .m = { .min = 96, .max = 140 },
273 .m1 = { .min = 18, .max = 26 },
274 .m2 = { .min = 6, .max = 16 },
275 .p = { .min = 4, .max = 128 },
276 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .p2 = { .dot_limit = 165000,
278 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
Eric Anholt273e27c2011-03-30 13:01:10 -0700280
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300281static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000 },
283 .vco = { .min = 1400000, .max = 2800000 },
284 .n = { .min = 1, .max = 6 },
285 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100286 .m1 = { .min = 8, .max = 18 },
287 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .p = { .min = 5, .max = 80 },
289 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .p2 = { .dot_limit = 200000,
291 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700292};
293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .dot = { .min = 20000, .max = 400000 },
296 .vco = { .min = 1400000, .max = 2800000 },
297 .n = { .min = 1, .max = 6 },
298 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100299 .m1 = { .min = 8, .max = 18 },
300 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400301 .p = { .min = 7, .max = 98 },
302 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .p2 = { .dot_limit = 112000,
304 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Eric Anholt273e27c2011-03-30 13:01:10 -0700307
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300308static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 1750000, .max = 3500000},
311 .n = { .min = 1, .max = 4 },
312 .m = { .min = 104, .max = 138 },
313 .m1 = { .min = 17, .max = 23 },
314 .m2 = { .min = 5, .max = 11 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 1, .max = 3},
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 10,
319 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800320 },
Keith Packarde4b36692009-06-05 19:22:17 -0700321};
322
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300323static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 22000, .max = 400000 },
325 .vco = { .min = 1750000, .max = 3500000},
326 .n = { .min = 1, .max = 4 },
327 .m = { .min = 104, .max = 138 },
328 .m1 = { .min = 16, .max = 23 },
329 .m2 = { .min = 5, .max = 11 },
330 .p = { .min = 5, .max = 80 },
331 .p1 = { .min = 1, .max = 8},
332 .p2 = { .dot_limit = 165000,
333 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 20000, .max = 115000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 28, .max = 112 },
344 .p1 = { .min = 2, .max = 8 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 80000, .max = 224000 },
352 .vco = { .min = 1750000, .max = 3500000 },
353 .n = { .min = 1, .max = 3 },
354 .m = { .min = 104, .max = 138 },
355 .m1 = { .min = 17, .max = 23 },
356 .m2 = { .min = 5, .max = 11 },
357 .p = { .min = 14, .max = 42 },
358 .p1 = { .min = 2, .max = 6 },
359 .p2 = { .dot_limit = 0,
360 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800361 },
Keith Packarde4b36692009-06-05 19:22:17 -0700362};
363
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300364static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .dot = { .min = 20000, .max = 400000},
366 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .m1 = { .min = 0, .max = 0 },
372 .m2 = { .min = 0, .max = 254 },
373 .p = { .min = 5, .max = 80 },
374 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 200000,
376 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700377};
378
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300379static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .dot = { .min = 20000, .max = 400000 },
381 .vco = { .min = 1700000, .max = 3500000 },
382 .n = { .min = 3, .max = 6 },
383 .m = { .min = 2, .max = 256 },
384 .m1 = { .min = 0, .max = 0 },
385 .m2 = { .min = 0, .max = 254 },
386 .p = { .min = 7, .max = 112 },
387 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 .p2 = { .dot_limit = 112000,
389 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700390};
391
Eric Anholt273e27c2011-03-30 13:01:10 -0700392/* Ironlake / Sandybridge
393 *
394 * We calculate clock using (register_value + 2) for N/M1/M2, so here
395 * the range value for them is (actual_value - 2).
396 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300397static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700398 .dot = { .min = 25000, .max = 350000 },
399 .vco = { .min = 1760000, .max = 3510000 },
400 .n = { .min = 1, .max = 5 },
401 .m = { .min = 79, .max = 127 },
402 .m1 = { .min = 12, .max = 22 },
403 .m2 = { .min = 5, .max = 9 },
404 .p = { .min = 5, .max = 80 },
405 .p1 = { .min = 1, .max = 8 },
406 .p2 = { .dot_limit = 225000,
407 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700408};
409
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300410static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700411 .dot = { .min = 25000, .max = 350000 },
412 .vco = { .min = 1760000, .max = 3510000 },
413 .n = { .min = 1, .max = 3 },
414 .m = { .min = 79, .max = 118 },
415 .m1 = { .min = 12, .max = 22 },
416 .m2 = { .min = 5, .max = 9 },
417 .p = { .min = 28, .max = 112 },
418 .p1 = { .min = 2, .max = 8 },
419 .p2 = { .dot_limit = 225000,
420 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800421};
422
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 3 },
427 .m = { .min = 79, .max = 127 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 14, .max = 56 },
431 .p1 = { .min = 2, .max = 8 },
432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Eric Anholt273e27c2011-03-30 13:01:10 -0700436/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300437static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700438 .dot = { .min = 25000, .max = 350000 },
439 .vco = { .min = 1760000, .max = 3510000 },
440 .n = { .min = 1, .max = 2 },
441 .m = { .min = 79, .max = 126 },
442 .m1 = { .min = 12, .max = 22 },
443 .m2 = { .min = 5, .max = 9 },
444 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400445 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .p2 = { .dot_limit = 225000,
447 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448};
449
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300450static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700451 .dot = { .min = 25000, .max = 350000 },
452 .vco = { .min = 1760000, .max = 3510000 },
453 .n = { .min = 1, .max = 3 },
454 .m = { .min = 79, .max = 126 },
455 .m1 = { .min = 12, .max = 22 },
456 .m2 = { .min = 5, .max = 9 },
457 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400458 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .p2 = { .dot_limit = 225000,
460 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200471 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700473 .m1 = { .min = 2, .max = 3 },
474 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300475 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300476 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200487 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488 .n = { .min = 1, .max = 1 },
489 .m1 = { .min = 2, .max = 2 },
490 .m2 = { .min = 24 << 22, .max = 175 << 22 },
491 .p1 = { .min = 2, .max = 4 },
492 .p2 = { .p2_slow = 1, .p2_fast = 14 },
493};
494
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300495static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200496 /* FIXME: find real dot limits */
497 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530498 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200499 .n = { .min = 1, .max = 1 },
500 .m1 = { .min = 2, .max = 2 },
501 /* FIXME: find real m2 limits */
502 .m2 = { .min = 2 << 22, .max = 255 << 22 },
503 .p1 = { .min = 2, .max = 4 },
504 .p2 = { .p2_slow = 1, .p2_fast = 20 },
505};
506
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530507static void
Vidya Srinivas6deef9b2018-05-12 03:03:13 +0530508skl_wa_528(struct drm_i915_private *dev_priv, int pipe, bool enable)
509{
510 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
511 return;
512
513 if (enable)
514 I915_WRITE(CHICKEN_PIPESL_1(pipe), HSW_FBCQ_DIS);
515 else
516 I915_WRITE(CHICKEN_PIPESL_1(pipe), 0);
517}
518
519static void
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530520skl_wa_clkgate(struct drm_i915_private *dev_priv, int pipe, bool enable)
521{
Vidya Srinivas6deef9b2018-05-12 03:03:13 +0530522 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530523 return;
524
525 if (enable)
526 I915_WRITE(CLKGATE_DIS_PSL(pipe),
527 DUPS1_GATING_DIS | DUPS2_GATING_DIS);
528 else
529 I915_WRITE(CLKGATE_DIS_PSL(pipe),
530 I915_READ(CLKGATE_DIS_PSL(pipe)) &
531 ~(DUPS1_GATING_DIS | DUPS2_GATING_DIS));
532}
533
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200534static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100535needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200536{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200537 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200538}
539
Imre Deakdccbea32015-06-22 23:35:51 +0300540/*
541 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
542 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
543 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
544 * The helpers' return value is the rate of the clock that is fed to the
545 * display engine's pipe which can be the above fast dot clock rate or a
546 * divided-down version of it.
547 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Shaohua Li21778322009-02-23 15:19:16 +0800551 clock->m = clock->m2 + 2;
552 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300555 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300557
558 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800559}
560
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200561static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
562{
563 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
564}
565
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300566static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800567{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200568 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200570 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300571 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300572 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
573 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300574
575 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300578static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300579{
580 clock->m = clock->m1 * clock->m2;
581 clock->p = clock->p1 * clock->p2;
582 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300583 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300584 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
585 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300586
587 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300588}
589
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300590int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300591{
592 clock->m = clock->m1 * clock->m2;
593 clock->p = clock->p1 * clock->p2;
594 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300595 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300596 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
597 clock->n << 22);
598 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300599
600 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000604
605/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 * Returns whether the given set of divisors are valid for a given refclk with
607 * the given connectors.
608 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100609static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300610 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300611 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300613 if (clock->n < limit->n.min || limit->n.max < clock->n)
614 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100622 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200623 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->m1 <= clock->m2)
625 INTELPllInvalid("m1 <= m2\n");
626
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100627 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200628 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300647i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 const struct intel_crtc_state *crtc_state,
649 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300651 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800652
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300653 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100659 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 } else {
664 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300667 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300669}
670
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200671/*
672 * Returns a set of divisors for the desired target clock with the given
673 * refclk, or FALSE. The returned values represent the clock equation:
674 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
675 *
676 * Target and reference clocks are specified in kHz.
677 *
678 * If match_clock is provided, then best_clock P divider must match the P
679 * divider from @match_clock used for LVDS downclocking.
680 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300682i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300684 int target, int refclk, struct dpll *match_clock,
685 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686{
687 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300688 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Akshay Joshi0206e352011-08-16 15:34:10 -0400691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800692
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300693 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
694
Zhao Yakui42158662009-11-20 11:24:18 +0800695 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
696 clock.m1++) {
697 for (clock.m2 = limit->m2.min;
698 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200699 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800700 break;
701 for (clock.n = limit->n.min;
702 clock.n <= limit->n.max; clock.n++) {
703 for (clock.p1 = limit->p1.min;
704 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 int this_err;
706
Imre Deakdccbea32015-06-22 23:35:51 +0300707 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100708 if (!intel_PLL_is_valid(to_i915(dev),
709 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000710 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800712 if (match_clock &&
713 clock.p != match_clock->p)
714 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
716 this_err = abs(clock.dot - target);
717 if (this_err < err) {
718 *best_clock = clock;
719 err = this_err;
720 }
721 }
722 }
723 }
724 }
725
726 return (err != target);
727}
728
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200729/*
730 * Returns a set of divisors for the desired target clock with the given
731 * refclk, or FALSE. The returned values represent the clock equation:
732 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
733 *
734 * Target and reference clocks are specified in kHz.
735 *
736 * If match_clock is provided, then best_clock P divider must match the P
737 * divider from @match_clock used for LVDS downclocking.
738 */
Ma Lingd4906092009-03-18 20:13:27 +0800739static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300740pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200741 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300742 int target, int refclk, struct dpll *match_clock,
743 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200744{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300746 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 int err = target;
748
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 memset(best_clock, 0, sizeof(*best_clock));
750
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300751 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
752
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200753 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
754 clock.m1++) {
755 for (clock.m2 = limit->m2.min;
756 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200757 for (clock.n = limit->n.min;
758 clock.n <= limit->n.max; clock.n++) {
759 for (clock.p1 = limit->p1.min;
760 clock.p1 <= limit->p1.max; clock.p1++) {
761 int this_err;
762
Imre Deakdccbea32015-06-22 23:35:51 +0300763 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100764 if (!intel_PLL_is_valid(to_i915(dev),
765 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800766 &clock))
767 continue;
768 if (match_clock &&
769 clock.p != match_clock->p)
770 continue;
771
772 this_err = abs(clock.dot - target);
773 if (this_err < err) {
774 *best_clock = clock;
775 err = this_err;
776 }
777 }
778 }
779 }
780 }
781
782 return (err != target);
783}
784
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785/*
786 * Returns a set of divisors for the desired target clock with the given
787 * refclk, or FALSE. The returned values represent the clock equation:
788 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200789 *
790 * Target and reference clocks are specified in kHz.
791 *
792 * If match_clock is provided, then best_clock P divider must match the P
793 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200794 */
Ma Lingd4906092009-03-18 20:13:27 +0800795static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300796g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200797 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300798 int target, int refclk, struct dpll *match_clock,
799 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800800{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300801 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300802 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800803 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300804 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400805 /* approximately equals target * 0.00585 */
806 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800807
808 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300809
810 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
811
Ma Lingd4906092009-03-18 20:13:27 +0800812 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200813 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800814 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200815 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800816 for (clock.m1 = limit->m1.max;
817 clock.m1 >= limit->m1.min; clock.m1--) {
818 for (clock.m2 = limit->m2.max;
819 clock.m2 >= limit->m2.min; clock.m2--) {
820 for (clock.p1 = limit->p1.max;
821 clock.p1 >= limit->p1.min; clock.p1--) {
822 int this_err;
823
Imre Deakdccbea32015-06-22 23:35:51 +0300824 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100825 if (!intel_PLL_is_valid(to_i915(dev),
826 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000827 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800828 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000829
830 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800831 if (this_err < err_most) {
832 *best_clock = clock;
833 err_most = this_err;
834 max_n = clock.n;
835 found = true;
836 }
837 }
838 }
839 }
840 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800841 return found;
842}
Ma Lingd4906092009-03-18 20:13:27 +0800843
Imre Deakd5dd62b2015-03-17 11:40:03 +0200844/*
845 * Check if the calculated PLL configuration is more optimal compared to the
846 * best configuration and error found so far. Return the calculated error.
847 */
848static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 const struct dpll *calculated_clock,
850 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200851 unsigned int best_error_ppm,
852 unsigned int *error_ppm)
853{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200854 /*
855 * For CHV ignore the error and consider only the P value.
856 * Prefer a bigger P value based on HW requirements.
857 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100858 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200859 *error_ppm = 0;
860
861 return calculated_clock->p > best_clock->p;
862 }
863
Imre Deak24be4e42015-03-17 11:40:04 +0200864 if (WARN_ON_ONCE(!target_freq))
865 return false;
866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *error_ppm = div_u64(1000000ULL *
868 abs(target_freq - calculated_clock->dot),
869 target_freq);
870 /*
871 * Prefer a better P value over a better (smaller) error if the error
872 * is small. Ensure this preference for future configurations too by
873 * setting the error to 0.
874 */
875 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
876 *error_ppm = 0;
877
878 return true;
879 }
880
881 return *error_ppm + 10 < best_error_ppm;
882}
883
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200884/*
885 * Returns a set of divisors for the desired target clock with the given
886 * refclk, or FALSE. The returned values represent the clock equation:
887 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
888 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800889static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300890vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200891 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 int target, int refclk, struct dpll *match_clock,
893 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700894{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200895 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300896 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300897 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300898 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300899 /* min update 19.2 MHz */
900 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300901 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700902
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300903 target *= 5; /* fast clock */
904
905 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700906
907 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300908 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300909 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300910 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300911 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300912 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700913 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300914 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200915 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300916
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300917 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
918 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919
Imre Deakdccbea32015-06-22 23:35:51 +0300920 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100922 if (!intel_PLL_is_valid(to_i915(dev),
923 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300924 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300925 continue;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 if (!vlv_PLL_is_optimal(dev, target,
928 &clock,
929 best_clock,
930 bestppm, &ppm))
931 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300932
Imre Deakd5dd62b2015-03-17 11:40:03 +0200933 *best_clock = clock;
934 bestppm = ppm;
935 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936 }
937 }
938 }
939 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700940
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300941 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700942}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944/*
945 * Returns a set of divisors for the desired target clock with the given
946 * refclk, or FALSE. The returned values represent the clock equation:
947 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
948 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300950chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200951 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 int target, int refclk, struct dpll *match_clock,
953 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200955 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300956 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300958 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300959 uint64_t m2;
960 int found = false;
961
962 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300964
965 /*
966 * Based on hardware doc, the n always set to 1, and m1 always
967 * set to 2. If requires to support 200Mhz refclk, we need to
968 * revisit this because n may not 1 anymore.
969 */
970 clock.n = 1, clock.m1 = 2;
971 target *= 5; /* fast clock */
972
973 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
974 for (clock.p2 = limit->p2.p2_fast;
975 clock.p2 >= limit->p2.p2_slow;
976 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200977 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300978
979 clock.p = clock.p1 * clock.p2;
980
981 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
982 clock.n) << 22, refclk * clock.m1);
983
984 if (m2 > INT_MAX/clock.m1)
985 continue;
986
987 clock.m2 = m2;
988
Imre Deakdccbea32015-06-22 23:35:51 +0300989 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100991 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992 continue;
993
Imre Deak9ca3ba02015-03-17 11:40:05 +0200994 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
995 best_error_ppm, &error_ppm))
996 continue;
997
998 *best_clock = clock;
999 best_error_ppm = error_ppm;
1000 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 }
1002 }
1003
1004 return found;
1005}
1006
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001007bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001008 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001010 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001011 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001012
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001013 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001014 target_clock, refclk, NULL, best_clock);
1015}
1016
Ville Syrjälä525b9312016-10-31 22:37:02 +02001017bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001019 /* Be paranoid as we can arrive here with only partial
1020 * state retrieved from the hardware during setup.
1021 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001022 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001023 * as Haswell has gained clock readout/fastboot support.
1024 *
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03001025 * We can ditch the crtc->primary->state->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001027 *
1028 * FIXME: The intel_crtc->active here should be switched to
1029 * crtc->state->active once we have proper CRTC states wired up
1030 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001031 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001032 return crtc->active && crtc->base.primary->state->fb &&
1033 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001034}
1035
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1037 enum pipe pipe)
1038{
Ville Syrjälä98187832016-10-31 22:37:10 +02001039 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001040
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001041 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001042}
1043
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001044static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1045 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001047 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001048 u32 line1, line2;
1049 u32 line_mask;
1050
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001051 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line_mask = DSL_LINEMASK_GEN2;
1053 else
1054 line_mask = DSL_LINEMASK_GEN3;
1055
1056 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001057 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001058 line2 = I915_READ(reg) & line_mask;
1059
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001060 return line1 != line2;
1061}
1062
1063static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1064{
1065 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1066 enum pipe pipe = crtc->pipe;
1067
1068 /* Wait for the display line to settle/start moving */
1069 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1070 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1071 pipe_name(pipe), onoff(state));
1072}
1073
1074static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1075{
1076 wait_for_pipe_scanline_moving(crtc, false);
1077}
1078
1079static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1080{
1081 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001082}
1083
Ville Syrjälä4972f702017-11-29 17:37:32 +02001084static void
1085intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001086{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001087 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001089
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001090 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001091 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001092 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001093
Keith Packardab7ad7f2010-10-03 00:33:06 -07001094 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001095 if (intel_wait_for_register(dev_priv,
1096 reg, I965_PIPECONF_ACTIVE, 0,
1097 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001098 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001099 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001100 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001102}
1103
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001105void assert_pll(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108 u32 val;
1109 bool cur_state;
1110
Ville Syrjälä649636e2015-09-22 19:50:01 +03001111 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001113 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001115 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Jani Nikula23538ef2013-08-27 15:12:22 +03001118/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001119void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001120{
1121 u32 val;
1122 bool cur_state;
1123
Ville Syrjäläa5805162015-05-26 20:42:30 +03001124 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001125 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001126 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001127
1128 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001129 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001130 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001131 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001132}
Jani Nikula23538ef2013-08-27 15:12:22 +03001133
Jesse Barnes040484a2011-01-03 12:14:26 -08001134static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
1136{
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1139 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001140
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001141 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001142 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001143 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001144 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001145 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001146 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001147 cur_state = !!(val & FDI_TX_ENABLE);
1148 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001150 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001151 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001152}
1153#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1154#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1155
1156static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1157 enum pipe pipe, bool state)
1158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 u32 val;
1160 bool cur_state;
1161
Ville Syrjälä649636e2015-09-22 19:50:01 +03001162 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001163 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001164 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001166 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001167}
1168#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1169#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1170
1171static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
1173{
Jesse Barnes040484a2011-01-03 12:14:26 -08001174 u32 val;
1175
1176 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001177 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001178 return;
1179
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001180 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001181 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001182 return;
1183
Ville Syrjälä649636e2015-09-22 19:50:01 +03001184 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Jesse Barnes040484a2011-01-03 12:14:26 -08001191 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001192 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Ville Syrjälä649636e2015-09-22 19:50:01 +03001194 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001195 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001198 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001199}
1200
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001201void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001202{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001203 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001204 u32 val;
Ville Syrjälä10ed55e2018-05-23 17:57:18 +03001205 enum pipe panel_pipe = INVALID_PIPE;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001206 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001208 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001209 return;
1210
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001211 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 u32 port_sel;
1213
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(0);
1215 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001217 switch (port_sel) {
1218 case PANEL_PORT_SELECT_LVDS:
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001219 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe);
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001220 break;
1221 case PANEL_PORT_SELECT_DPA:
1222 intel_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe);
1223 break;
1224 case PANEL_PORT_SELECT_DPC:
1225 intel_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe);
1226 break;
1227 case PANEL_PORT_SELECT_DPD:
1228 intel_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe);
1229 break;
1230 default:
1231 MISSING_CASE(port_sel);
1232 break;
1233 }
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001234 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001235 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001236 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001237 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 } else {
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001239 u32 port_sel;
1240
Imre Deak44cb7342016-08-10 14:07:29 +03001241 pp_reg = PP_CONTROL(0);
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001242 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1243
1244 WARN_ON(port_sel != PANEL_PORT_SELECT_LVDS);
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001245 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe);
Jesse Barnesea0760c2011-01-04 15:09:32 -08001246 }
1247
1248 val = I915_READ(pp_reg);
1249 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001250 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251 locked = false;
1252
Rob Clarke2c719b2014-12-15 13:56:32 -05001253 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001255 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256}
1257
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001258void assert_pipe(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001261 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001262 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1263 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001266 /* we keep both pipes enabled on 830 */
1267 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001268 state = true;
1269
Imre Deak4feed0e2016-02-12 18:55:14 +02001270 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1271 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001272 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001273 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001274
1275 intel_display_power_put(dev_priv, power_domain);
1276 } else {
1277 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001278 }
1279
Rob Clarke2c719b2014-12-15 13:56:32 -05001280 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001281 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001282 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283}
1284
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001285static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286{
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001287 enum pipe pipe;
1288 bool cur_state;
1289
1290 cur_state = plane->get_hw_state(plane, &pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291
Rob Clarke2c719b2014-12-15 13:56:32 -05001292 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001293 "%s assertion failure (expected %s, current %s)\n",
1294 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295}
1296
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001297#define assert_plane_enabled(p) assert_plane(p, true)
1298#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001299
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001300static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001302 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1303 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001305 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1306 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001307}
1308
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001309static void assert_vblank_disabled(struct drm_crtc *crtc)
1310{
Rob Clarke2c719b2014-12-15 13:56:32 -05001311 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312 drm_crtc_vblank_put(crtc);
1313}
1314
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001315void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001317{
Jesse Barnes92f25842011-01-04 15:09:34 -08001318 u32 val;
1319 bool enabled;
1320
Ville Syrjälä649636e2015-09-22 19:50:01 +03001321 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1325 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001326}
1327
Jesse Barnes291906f2011-02-02 12:28:03 -08001328static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001329 enum pipe pipe, enum port port,
1330 i915_reg_t dp_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001331{
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001332 enum pipe port_pipe;
1333 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001334
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001335 state = intel_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
1336
1337 I915_STATE_WARN(state && port_pipe == pipe,
1338 "PCH DP %c enabled on transcoder %c, should be disabled\n",
1339 port_name(port), pipe_name(pipe));
1340
1341 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1342 "IBX PCH DP %c still using transcoder B\n",
1343 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001344}
1345
1346static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä76203462018-05-14 20:24:21 +03001347 enum pipe pipe, enum port port,
1348 i915_reg_t hdmi_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001349{
Ville Syrjälä76203462018-05-14 20:24:21 +03001350 enum pipe port_pipe;
1351 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001352
Ville Syrjälä76203462018-05-14 20:24:21 +03001353 state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
1354
1355 I915_STATE_WARN(state && port_pipe == pipe,
1356 "PCH HDMI %c enabled on transcoder %c, should be disabled\n",
1357 port_name(port), pipe_name(pipe));
1358
1359 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1360 "IBX PCH HDMI %c still using transcoder B\n",
1361 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001362}
1363
1364static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe)
1366{
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001367 enum pipe port_pipe;
Jesse Barnes291906f2011-02-02 12:28:03 -08001368
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001369 assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
1370 assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
1371 assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001372
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001373 I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
1374 port_pipe == pipe,
1375 "PCH VGA enabled on transcoder %c, should be disabled\n",
1376 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001377
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001378 I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
1379 port_pipe == pipe,
1380 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1381 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001382
Ville Syrjälä76203462018-05-14 20:24:21 +03001383 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
1384 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
1385 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001386}
1387
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001388static void _vlv_enable_pll(struct intel_crtc *crtc,
1389 const struct intel_crtc_state *pipe_config)
1390{
1391 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1392 enum pipe pipe = crtc->pipe;
1393
1394 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1395 POSTING_READ(DPLL(pipe));
1396 udelay(150);
1397
Chris Wilson2c30b432016-06-30 15:32:54 +01001398 if (intel_wait_for_register(dev_priv,
1399 DPLL(pipe),
1400 DPLL_LOCK_VLV,
1401 DPLL_LOCK_VLV,
1402 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001403 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1404}
1405
Ville Syrjäläd288f652014-10-28 13:20:22 +02001406static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001407 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001408{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001409 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001411
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001412 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001413
Daniel Vetter87442f72013-06-06 00:52:17 +02001414 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001415 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001417 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1418 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001419
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001420 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1421 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001422}
1423
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001424
1425static void _chv_enable_pll(struct intel_crtc *crtc,
1426 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001427{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001429 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001430 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001431 u32 tmp;
1432
Ville Syrjäläa5805162015-05-26 20:42:30 +03001433 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001434
1435 /* Enable back the 10bit clock to display controller */
1436 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1437 tmp |= DPIO_DCLKP_EN;
1438 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1439
Ville Syrjälä54433e92015-05-26 20:42:31 +03001440 mutex_unlock(&dev_priv->sb_lock);
1441
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001442 /*
1443 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1444 */
1445 udelay(1);
1446
1447 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001448 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001449
1450 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001451 if (intel_wait_for_register(dev_priv,
1452 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1453 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001454 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001455}
1456
1457static void chv_enable_pll(struct intel_crtc *crtc,
1458 const struct intel_crtc_state *pipe_config)
1459{
1460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1461 enum pipe pipe = crtc->pipe;
1462
1463 assert_pipe_disabled(dev_priv, pipe);
1464
1465 /* PLL is protected by panel, make sure we can write it */
1466 assert_panel_unlocked(dev_priv, pipe);
1467
1468 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1469 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470
Ville Syrjäläc2317752016-03-15 16:39:56 +02001471 if (pipe != PIPE_A) {
1472 /*
1473 * WaPixelRepeatModeFixForC0:chv
1474 *
1475 * DPLLCMD is AWOL. Use chicken bits to propagate
1476 * the value from DPLLBMD to either pipe B or C.
1477 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001478 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001479 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1480 I915_WRITE(CBR4_VLV, 0);
1481 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1482
1483 /*
1484 * DPLLB VGA mode also seems to cause problems.
1485 * We should always have it disabled.
1486 */
1487 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1488 } else {
1489 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1490 POSTING_READ(DPLL_MD(pipe));
1491 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001492}
1493
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001494static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001495{
1496 struct intel_crtc *crtc;
1497 int count = 0;
1498
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001499 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001500 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001501 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1502 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001503
1504 return count;
1505}
1506
Ville Syrjälä939994d2017-09-13 17:08:56 +03001507static void i9xx_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001509{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001510 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001511 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001512 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001513 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001518 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001519 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001522 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001523 /*
1524 * It appears to be important that we don't enable this
1525 * for the current pipe before otherwise configuring the
1526 * PLL. No idea how this should be handled if multiple
1527 * DVO outputs are enabled simultaneosly.
1528 */
1529 dpll |= DPLL_DVO_2X_MODE;
1530 I915_WRITE(DPLL(!crtc->pipe),
1531 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1532 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001533
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001534 /*
1535 * Apparently we need to have VGA mode enabled prior to changing
1536 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1537 * dividers, even though the register value does change.
1538 */
1539 I915_WRITE(reg, 0);
1540
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001541 I915_WRITE(reg, dpll);
1542
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001543 /* Wait for the clocks to stabilize. */
1544 POSTING_READ(reg);
1545 udelay(150);
1546
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001547 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001549 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001550 } else {
1551 /* The pixel multiplier can only be updated once the
1552 * DPLL is enabled and the clocks are stable.
1553 *
1554 * So write it again.
1555 */
1556 I915_WRITE(reg, dpll);
1557 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
1559 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001560 for (i = 0; i < 3; i++) {
1561 I915_WRITE(reg, dpll);
1562 POSTING_READ(reg);
1563 udelay(150); /* wait for warmup */
1564 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565}
1566
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001568{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001569 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001570 enum pipe pipe = crtc->pipe;
1571
1572 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001573 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001574 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001575 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001576 I915_WRITE(DPLL(PIPE_B),
1577 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1578 I915_WRITE(DPLL(PIPE_A),
1579 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1580 }
1581
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001582 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001583 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001584 return;
1585
1586 /* Make sure the pipe isn't still relying on us */
1587 assert_pipe_disabled(dev_priv, pipe);
1588
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001589 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001590 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001591}
1592
Jesse Barnesf6071162013-10-01 10:41:38 -07001593static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1594{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001595 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001596
1597 /* Make sure the pipe isn't still relying on us */
1598 assert_pipe_disabled(dev_priv, pipe);
1599
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001600 val = DPLL_INTEGRATED_REF_CLK_VLV |
1601 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1602 if (pipe != PIPE_A)
1603 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1604
Jesse Barnesf6071162013-10-01 10:41:38 -07001605 I915_WRITE(DPLL(pipe), val);
1606 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001607}
1608
1609static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1610{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001611 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001612 u32 val;
1613
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001614 /* Make sure the pipe isn't still relying on us */
1615 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001616
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001617 val = DPLL_SSC_REF_CLK_CHV |
1618 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001619 if (pipe != PIPE_A)
1620 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001621
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001622 I915_WRITE(DPLL(pipe), val);
1623 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
Ville Syrjäläa5805162015-05-26 20:42:30 +03001625 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001626
1627 /* Disable 10bit clock to display controller */
1628 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1629 val &= ~DPIO_DCLKP_EN;
1630 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1631
Ville Syrjäläa5805162015-05-26 20:42:30 +03001632 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001633}
1634
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001635void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001636 struct intel_digital_port *dport,
1637 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001638{
1639 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001640 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001641
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001642 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001643 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001644 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001645 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001646 break;
1647 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001648 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001650 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001651 break;
1652 case PORT_D:
1653 port_mask = DPLL_PORTD_READY_MASK;
1654 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001655 break;
1656 default:
1657 BUG();
1658 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001659
Chris Wilson370004d2016-06-30 15:32:56 +01001660 if (intel_wait_for_register(dev_priv,
1661 dpll_reg, port_mask, expected_mask,
1662 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001663 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001664 port_name(dport->base.port),
1665 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001666}
1667
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001668static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1669 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001670{
Ville Syrjälä98187832016-10-31 22:37:10 +02001671 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1672 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001673 i915_reg_t reg;
1674 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001675
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001677 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001678
1679 /* FDI must be feeding us bits for PCH ports */
1680 assert_fdi_tx_enabled(dev_priv, pipe);
1681 assert_fdi_rx_enabled(dev_priv, pipe);
1682
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001683 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001684 /* Workaround: Set the timing override bit before enabling the
1685 * pch transcoder. */
1686 reg = TRANS_CHICKEN2(pipe);
1687 val = I915_READ(reg);
1688 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1689 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001690 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001691
Daniel Vetterab9412b2013-05-03 11:49:46 +02001692 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001693 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001694 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001696 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001697 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001698 * Make the BPC in transcoder be consistent with
1699 * that in pipeconf reg. For HDMI we must use 8bpc
1700 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001701 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001702 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001703 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001704 val |= PIPECONF_8BPC;
1705 else
1706 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001707 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001708
1709 val &= ~TRANS_INTERLACE_MASK;
1710 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001711 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001712 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001713 val |= TRANS_LEGACY_INTERLACED_ILK;
1714 else
1715 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001716 else
1717 val |= TRANS_PROGRESSIVE;
1718
Jesse Barnes040484a2011-01-03 12:14:26 -08001719 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001720 if (intel_wait_for_register(dev_priv,
1721 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1722 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001723 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001724}
1725
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001727 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001728{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001732 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001733 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001735 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001737 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001738 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001739
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001740 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001741 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001742
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001743 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1744 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001745 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001746 else
1747 val |= TRANS_PROGRESSIVE;
1748
Daniel Vetterab9412b2013-05-03 11:49:46 +02001749 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001750 if (intel_wait_for_register(dev_priv,
1751 LPT_TRANSCONF,
1752 TRANS_STATE_ENABLE,
1753 TRANS_STATE_ENABLE,
1754 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001755 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001756}
1757
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001758static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1759 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001760{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001761 i915_reg_t reg;
1762 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001763
1764 /* FDI relies on the transcoder */
1765 assert_fdi_tx_disabled(dev_priv, pipe);
1766 assert_fdi_rx_disabled(dev_priv, pipe);
1767
Jesse Barnes291906f2011-02-02 12:28:03 -08001768 /* Ports must be off as well */
1769 assert_pch_ports_disabled(dev_priv, pipe);
1770
Daniel Vetterab9412b2013-05-03 11:49:46 +02001771 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001772 val = I915_READ(reg);
1773 val &= ~TRANS_ENABLE;
1774 I915_WRITE(reg, val);
1775 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001776 if (intel_wait_for_register(dev_priv,
1777 reg, TRANS_STATE_ENABLE, 0,
1778 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001779 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001780
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001781 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001782 /* Workaround: Clear the timing override chicken bit again. */
1783 reg = TRANS_CHICKEN2(pipe);
1784 val = I915_READ(reg);
1785 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1786 I915_WRITE(reg, val);
1787 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001788}
1789
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001790void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001791{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001792 u32 val;
1793
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001796 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001798 if (intel_wait_for_register(dev_priv,
1799 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1800 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001801 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001802
1803 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001805 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001806 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807}
1808
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001809enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001810{
1811 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1812
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001816 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001817}
1818
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001821 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1822 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1823 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001824 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001825 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 u32 val;
1827
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001828 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1829
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001830 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001831
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832 /*
1833 * A pipe without a PLL won't actually be able to drive bits from
1834 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1835 * need the check.
1836 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001837 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001838 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001839 assert_dsi_pll_enabled(dev_priv);
1840 else
1841 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001842 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001843 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001845 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001846 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001847 assert_fdi_tx_pll_enabled(dev_priv,
1848 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001849 }
1850 /* FIXME: assert CPU port conditions for SNB+ */
1851 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001853 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001855 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001856 /* we keep both pipes enabled on 830 */
1857 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001858 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001859 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001860
1861 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001862 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001863
1864 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001865 * Until the pipe starts PIPEDSL reads will return a stale value,
1866 * which causes an apparent vblank timestamp jump when PIPEDSL
1867 * resets to its proper value. That also messes up the frame count
1868 * when it's derived from the timestamps. So let's wait for the
1869 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001870 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001871 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001872 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873}
1874
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001878 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001879 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001880 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 u32 val;
1883
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001884 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1885
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 /*
1887 * Make sure planes won't keep trying to pump pixels to us,
1888 * or we might hang the display.
1889 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001890 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001892 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001893 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001894 if ((val & PIPECONF_ENABLE) == 0)
1895 return;
1896
Ville Syrjälä67adc642014-08-15 01:21:57 +03001897 /*
1898 * Double wide has implications for planes
1899 * so best keep it disabled when not needed.
1900 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001901 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001902 val &= ~PIPECONF_DOUBLE_WIDE;
1903
1904 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001905 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001906 val &= ~PIPECONF_ENABLE;
1907
1908 I915_WRITE(reg, val);
1909 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001910 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001911}
1912
Ville Syrjälä832be822016-01-12 21:08:33 +02001913static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1914{
1915 return IS_GEN2(dev_priv) ? 2048 : 4096;
1916}
1917
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001918static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001919intel_tile_width_bytes(const struct drm_framebuffer *fb, int color_plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001920{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001921 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001922 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001923
1924 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001925 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001926 return cpp;
1927 case I915_FORMAT_MOD_X_TILED:
1928 if (IS_GEN2(dev_priv))
1929 return 128;
1930 else
1931 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001932 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001933 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001934 return 128;
1935 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001936 case I915_FORMAT_MOD_Y_TILED:
1937 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1938 return 128;
1939 else
1940 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001941 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001942 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001943 return 128;
1944 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001945 case I915_FORMAT_MOD_Yf_TILED:
1946 switch (cpp) {
1947 case 1:
1948 return 64;
1949 case 2:
1950 case 4:
1951 return 128;
1952 case 8:
1953 case 16:
1954 return 256;
1955 default:
1956 MISSING_CASE(cpp);
1957 return cpp;
1958 }
1959 break;
1960 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001961 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001962 return cpp;
1963 }
1964}
1965
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001966static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001967intel_tile_height(const struct drm_framebuffer *fb, int color_plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001968{
Ben Widawsky2f075562017-03-24 14:29:48 -07001969 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001970 return 1;
1971 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001972 return intel_tile_size(to_i915(fb->dev)) /
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001973 intel_tile_width_bytes(fb, color_plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001974}
1975
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976/* Return the tile dimensions in pixel units */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001977static void intel_tile_dims(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001980{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001981 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, color_plane);
1982 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001983
1984 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001985 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001986}
1987
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001988unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001989intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001990 int color_plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001991{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001992 unsigned int tile_height = intel_tile_height(fb, color_plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001993
1994 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001995}
1996
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001997unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1998{
1999 unsigned int size = 0;
2000 int i;
2001
2002 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2003 size += rot_info->plane[i].width * rot_info->plane[i].height;
2004
2005 return size;
2006}
2007
Daniel Vetter75c82a52015-10-14 16:51:04 +02002008static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002009intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2010 const struct drm_framebuffer *fb,
2011 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002012{
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002014 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002015 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002016 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002017 }
2018}
2019
Ville Syrjäläfabac482017-03-27 21:55:43 +03002020static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2021{
2022 if (IS_I830(dev_priv))
2023 return 16 * 1024;
2024 else if (IS_I85X(dev_priv))
2025 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002026 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2027 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002028 else
2029 return 4 * 1024;
2030}
2031
Ville Syrjälä603525d2016-01-12 21:08:37 +02002032static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002033{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002034 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002035 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002036 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002037 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002038 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002039 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002040 return 4 * 1024;
2041 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002042 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002043}
2044
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002045static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002046 int color_plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2049
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002051 if (color_plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002052 return 4096;
2053
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002054 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002055 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002056 return intel_linear_alignment(dev_priv);
2057 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002058 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002059 return 256 * 1024;
2060 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002061 case I915_FORMAT_MOD_Y_TILED_CCS:
2062 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002063 case I915_FORMAT_MOD_Y_TILED:
2064 case I915_FORMAT_MOD_Yf_TILED:
2065 return 1 * 1024 * 1024;
2066 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002067 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002068 return 0;
2069 }
2070}
2071
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002072static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2073{
2074 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2075 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2076
Ville Syrjälä32febd92018-02-21 18:02:33 +02002077 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002078}
2079
Chris Wilson058d88c2016-08-15 10:49:06 +01002080struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002081intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002082 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002083 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002084 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002085{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002086 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002087 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002088 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002089 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002090 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002091 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002092
Matt Roperebcdd392014-07-09 16:22:11 -07002093 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2094
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002095 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002096
Chris Wilson693db182013-03-05 14:52:39 +00002097 /* Note that the w/a also requires 64 PTE of padding following the
2098 * bo. We currently fill all unused PTE with the shadow page and so
2099 * we should always have valid PTE following the scanout preventing
2100 * the VT-d warning.
2101 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002102 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002103 alignment = 256 * 1024;
2104
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002105 /*
2106 * Global gtt pte registers are special registers which actually forward
2107 * writes to a chunk of system memory. Which means that there is no risk
2108 * that the register values disappear as soon as we call
2109 * intel_runtime_pm_put(), so it is correct to wrap only the
2110 * pin/unpin/fence and not more.
2111 */
2112 intel_runtime_pm_get(dev_priv);
2113
Daniel Vetter9db529a2017-08-08 10:08:28 +02002114 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2115
Chris Wilson59354852018-02-20 13:42:06 +00002116 pinctl = 0;
2117
2118 /* Valleyview is definitely limited to scanning out the first
2119 * 512MiB. Lets presume this behaviour was inherited from the
2120 * g4x display engine and that all earlier gen are similarly
2121 * limited. Testing suggests that it is a little more
2122 * complicated than this. For example, Cherryview appears quite
2123 * happy to scanout from anywhere within its global aperture.
2124 */
2125 if (HAS_GMCH_DISPLAY(dev_priv))
2126 pinctl |= PIN_MAPPABLE;
2127
2128 vma = i915_gem_object_pin_to_display_plane(obj,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002129 alignment, view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002130 if (IS_ERR(vma))
2131 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002132
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002133 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002134 int ret;
2135
Chris Wilson49ef5292016-08-18 17:17:00 +01002136 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2137 * fence, whereas 965+ only requires a fence if using
2138 * framebuffer compression. For simplicity, we always, when
2139 * possible, install a fence as the cost is not that onerous.
2140 *
2141 * If we fail to fence the tiled scanout, then either the
2142 * modeset will reject the change (which is highly unlikely as
2143 * the affected systems, all but one, do not have unmappable
2144 * space) or we will not be able to enable full powersaving
2145 * techniques (also likely not to apply due to various limits
2146 * FBC and the like impose on the size of the buffer, which
2147 * presumably we violated anyway with this unmappable buffer).
2148 * Anyway, it is presumably better to stumble onwards with
2149 * something and try to run the system in a "less than optimal"
2150 * mode that matches the user configuration.
2151 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002152 ret = i915_vma_pin_fence(vma);
2153 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002154 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002155 vma = ERR_PTR(ret);
2156 goto err;
2157 }
2158
2159 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002160 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002161 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002162
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002163 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002164err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002165 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2166
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002167 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002168 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002169}
2170
Chris Wilson59354852018-02-20 13:42:06 +00002171void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002172{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002173 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002174
Chris Wilson59354852018-02-20 13:42:06 +00002175 if (flags & PLANE_HAS_FENCE)
2176 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002177 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002178 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002179}
2180
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002181static int intel_fb_pitch(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002182 unsigned int rotation)
2183{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002184 if (drm_rotation_90_or_270(rotation))
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002185 return to_intel_framebuffer(fb)->rotated[color_plane].pitch;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002186 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002187 return fb->pitches[color_plane];
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002188}
2189
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002190/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002191 * Convert the x/y offsets into a linear offset.
2192 * Only valid with 0/180 degree rotation, which is fine since linear
2193 * offset is only used with linear buffers on pre-hsw and tiled buffers
2194 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2195 */
2196u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002197 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002198 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002199{
Ville Syrjälä29490562016-01-20 18:02:50 +02002200 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002201 unsigned int cpp = fb->format->cpp[color_plane];
2202 unsigned int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002203
2204 return y * pitch + x * cpp;
2205}
2206
2207/*
2208 * Add the x/y offsets derived from fb->offsets[] to the user
2209 * specified plane src x/y offsets. The resulting x/y offsets
2210 * specify the start of scanout from the beginning of the gtt mapping.
2211 */
2212void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002213 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002214 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002215
2216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2218 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002220 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002221 *x += intel_fb->rotated[color_plane].x;
2222 *y += intel_fb->rotated[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002223 } else {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002224 *x += intel_fb->normal[color_plane].x;
2225 *y += intel_fb->normal[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002226 }
2227}
2228
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002229static u32 intel_adjust_tile_offset(int *x, int *y,
2230 unsigned int tile_width,
2231 unsigned int tile_height,
2232 unsigned int tile_size,
2233 unsigned int pitch_tiles,
2234 u32 old_offset,
2235 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002236{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002237 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002238 unsigned int tiles;
2239
2240 WARN_ON(old_offset & (tile_size - 1));
2241 WARN_ON(new_offset & (tile_size - 1));
2242 WARN_ON(new_offset > old_offset);
2243
2244 tiles = (old_offset - new_offset) / tile_size;
2245
2246 *y += tiles / pitch_tiles * tile_height;
2247 *x += tiles % pitch_tiles * tile_width;
2248
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002249 /* minimize x in case it got needlessly big */
2250 *y += *x / pitch_pixels * tile_height;
2251 *x %= pitch_pixels;
2252
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002253 return new_offset;
2254}
2255
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002256static u32 intel_adjust_aligned_offset(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002257 const struct drm_framebuffer *fb,
2258 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002259 unsigned int rotation,
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002260 unsigned int pitch,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002261 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002262{
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002263 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002264 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002265
2266 WARN_ON(new_offset > old_offset);
2267
Ben Widawsky2f075562017-03-24 14:29:48 -07002268 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002269 unsigned int tile_size, tile_width, tile_height;
2270 unsigned int pitch_tiles;
2271
2272 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002273 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002274
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002275 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002276 pitch_tiles = pitch / tile_height;
2277 swap(tile_width, tile_height);
2278 } else {
2279 pitch_tiles = pitch / (tile_width * cpp);
2280 }
2281
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002282 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2283 tile_size, pitch_tiles,
2284 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002285 } else {
2286 old_offset += *y * pitch + *x * cpp;
2287
2288 *y = (old_offset - new_offset) / pitch;
2289 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2290 }
2291
2292 return new_offset;
2293}
2294
2295/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002296 * Adjust the tile offset by moving the difference into
2297 * the x/y offsets.
2298 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002299static u32 intel_plane_adjust_aligned_offset(int *x, int *y,
2300 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002301 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002302 u32 old_offset, u32 new_offset)
Ville Syrjälä303ba692017-08-24 22:10:49 +03002303{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002304 return intel_adjust_aligned_offset(x, y, state->base.fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002305 state->base.rotation,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002306 state->color_plane[color_plane].stride,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002307 old_offset, new_offset);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002308}
2309
2310/*
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002311 * Computes the aligned offset to the base tile and adjusts
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002312 * x, y. bytes per pixel is assumed to be a power-of-two.
2313 *
2314 * In the 90/270 rotated case, x and y are assumed
2315 * to be already rotated to match the rotated GTT view, and
2316 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002317 *
2318 * This function is used when computing the derived information
2319 * under intel_framebuffer, so using any of that information
2320 * here is not allowed. Anything under drm_framebuffer can be
2321 * used. This is why the user has to pass in the pitch since it
2322 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002323 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002324static u32 intel_compute_aligned_offset(struct drm_i915_private *dev_priv,
2325 int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002326 const struct drm_framebuffer *fb,
2327 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002328 unsigned int pitch,
2329 unsigned int rotation,
2330 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002331{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002332 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002333 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002335
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002336 if (alignment)
2337 alignment--;
2338
Ben Widawsky2f075562017-03-24 14:29:48 -07002339 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002340 unsigned int tile_size, tile_width, tile_height;
2341 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002342
Ville Syrjäläd8433102016-01-12 21:08:35 +02002343 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002344 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002345
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002346 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002347 pitch_tiles = pitch / tile_height;
2348 swap(tile_width, tile_height);
2349 } else {
2350 pitch_tiles = pitch / (tile_width * cpp);
2351 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002352
Ville Syrjäläd8433102016-01-12 21:08:35 +02002353 tile_rows = *y / tile_height;
2354 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002355
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 tiles = *x / tile_width;
2357 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002358
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002359 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2360 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002361
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002362 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2363 tile_size, pitch_tiles,
2364 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002365 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002366 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002367 offset_aligned = offset & ~alignment;
2368
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002369 *y = (offset & alignment) / pitch;
2370 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002371 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002372
2373 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002374}
2375
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002376static u32 intel_plane_compute_aligned_offset(int *x, int *y,
2377 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002378 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002379{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002380 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2381 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002382 const struct drm_framebuffer *fb = state->base.fb;
2383 unsigned int rotation = state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002384 int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002385 u32 alignment;
2386
2387 if (intel_plane->id == PLANE_CURSOR)
2388 alignment = intel_cursor_alignment(dev_priv);
2389 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002390 alignment = intel_surf_alignment(fb, color_plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002391
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002392 return intel_compute_aligned_offset(dev_priv, x, y, fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002393 pitch, rotation, alignment);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394}
2395
Ville Syrjälä303ba692017-08-24 22:10:49 +03002396/* Convert the fb->offset[] into x/y offsets */
2397static int intel_fb_offset_to_xy(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002398 const struct drm_framebuffer *fb,
2399 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002400{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002401 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002402
Ville Syrjälä303ba692017-08-24 22:10:49 +03002403 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002404 fb->offsets[color_plane] % intel_tile_size(dev_priv))
Ville Syrjälä303ba692017-08-24 22:10:49 +03002405 return -EINVAL;
2406
2407 *x = 0;
2408 *y = 0;
2409
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002410 intel_adjust_aligned_offset(x, y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002411 fb, color_plane, DRM_MODE_ROTATE_0,
2412 fb->pitches[color_plane],
2413 fb->offsets[color_plane], 0);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002414
2415 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002416}
2417
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002418static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2419{
2420 switch (fb_modifier) {
2421 case I915_FORMAT_MOD_X_TILED:
2422 return I915_TILING_X;
2423 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002424 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002425 return I915_TILING_Y;
2426 default:
2427 return I915_TILING_NONE;
2428 }
2429}
2430
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002431/*
2432 * From the Sky Lake PRM:
2433 * "The Color Control Surface (CCS) contains the compression status of
2434 * the cache-line pairs. The compression state of the cache-line pair
2435 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2436 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2437 * cache-line-pairs. CCS is always Y tiled."
2438 *
2439 * Since cache line pairs refers to horizontally adjacent cache lines,
2440 * each cache line in the CCS corresponds to an area of 32x16 cache
2441 * lines on the main surface. Since each pixel is 4 bytes, this gives
2442 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2443 * main surface.
2444 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002445static const struct drm_format_info ccs_formats[] = {
2446 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2447 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2448 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2449 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2450};
2451
2452static const struct drm_format_info *
2453lookup_format_info(const struct drm_format_info formats[],
2454 int num_formats, u32 format)
2455{
2456 int i;
2457
2458 for (i = 0; i < num_formats; i++) {
2459 if (formats[i].format == format)
2460 return &formats[i];
2461 }
2462
2463 return NULL;
2464}
2465
2466static const struct drm_format_info *
2467intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2468{
2469 switch (cmd->modifier[0]) {
2470 case I915_FORMAT_MOD_Y_TILED_CCS:
2471 case I915_FORMAT_MOD_Yf_TILED_CCS:
2472 return lookup_format_info(ccs_formats,
2473 ARRAY_SIZE(ccs_formats),
2474 cmd->pixel_format);
2475 default:
2476 return NULL;
2477 }
2478}
2479
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002480bool is_ccs_modifier(u64 modifier)
2481{
2482 return modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2483 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
2484}
2485
Ville Syrjälä6687c902015-09-15 13:16:41 +03002486static int
2487intel_fill_fb_info(struct drm_i915_private *dev_priv,
2488 struct drm_framebuffer *fb)
2489{
2490 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2491 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002492 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002493 u32 gtt_offset_rotated = 0;
2494 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002495 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002496 unsigned int tile_size = intel_tile_size(dev_priv);
2497
2498 for (i = 0; i < num_planes; i++) {
2499 unsigned int width, height;
2500 unsigned int cpp, size;
2501 u32 offset;
2502 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002503 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002504
Ville Syrjälä353c8592016-12-14 23:30:57 +02002505 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002506 width = drm_framebuffer_plane_width(fb->width, fb, i);
2507 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002508
Ville Syrjälä303ba692017-08-24 22:10:49 +03002509 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2510 if (ret) {
2511 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2512 i, fb->offsets[i]);
2513 return ret;
2514 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002515
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002516 if (is_ccs_modifier(fb->modifier) && i == 1) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002517 int hsub = fb->format->hsub;
2518 int vsub = fb->format->vsub;
2519 int tile_width, tile_height;
2520 int main_x, main_y;
2521 int ccs_x, ccs_y;
2522
2523 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002524 tile_width *= hsub;
2525 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002526
Ville Syrjälä303ba692017-08-24 22:10:49 +03002527 ccs_x = (x * hsub) % tile_width;
2528 ccs_y = (y * vsub) % tile_height;
2529 main_x = intel_fb->normal[0].x % tile_width;
2530 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002531
2532 /*
2533 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2534 * x/y offsets must match between CCS and the main surface.
2535 */
2536 if (main_x != ccs_x || main_y != ccs_y) {
2537 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2538 main_x, main_y,
2539 ccs_x, ccs_y,
2540 intel_fb->normal[0].x,
2541 intel_fb->normal[0].y,
2542 x, y);
2543 return -EINVAL;
2544 }
2545 }
2546
Ville Syrjälä6687c902015-09-15 13:16:41 +03002547 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002548 * The fence (if used) is aligned to the start of the object
2549 * so having the framebuffer wrap around across the edge of the
2550 * fenced region doesn't really work. We have no API to configure
2551 * the fence start offset within the object (nor could we probably
2552 * on gen2/3). So it's just easier if we just require that the
2553 * fb layout agrees with the fence layout. We already check that the
2554 * fb stride matches the fence stride elsewhere.
2555 */
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002556 if (i == 0 && i915_gem_object_is_tiled(obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002557 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002558 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2559 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002560 return -EINVAL;
2561 }
2562
2563 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002564 * First pixel of the framebuffer from
2565 * the start of the normal gtt mapping.
2566 */
2567 intel_fb->normal[i].x = x;
2568 intel_fb->normal[i].y = y;
2569
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002570 offset = intel_compute_aligned_offset(dev_priv, &x, &y, fb, i,
2571 fb->pitches[i],
2572 DRM_MODE_ROTATE_0,
2573 tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002574 offset /= tile_size;
2575
Ben Widawsky2f075562017-03-24 14:29:48 -07002576 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002577 unsigned int tile_width, tile_height;
2578 unsigned int pitch_tiles;
2579 struct drm_rect r;
2580
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002581 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002582
2583 rot_info->plane[i].offset = offset;
2584 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2585 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2586 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2587
2588 intel_fb->rotated[i].pitch =
2589 rot_info->plane[i].height * tile_height;
2590
2591 /* how many tiles does this plane need */
2592 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2593 /*
2594 * If the plane isn't horizontally tile aligned,
2595 * we need one more tile.
2596 */
2597 if (x != 0)
2598 size++;
2599
2600 /* rotate the x/y offsets to match the GTT view */
2601 r.x1 = x;
2602 r.y1 = y;
2603 r.x2 = x + width;
2604 r.y2 = y + height;
2605 drm_rect_rotate(&r,
2606 rot_info->plane[i].width * tile_width,
2607 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002608 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002609 x = r.x1;
2610 y = r.y1;
2611
2612 /* rotate the tile dimensions to match the GTT view */
2613 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2614 swap(tile_width, tile_height);
2615
2616 /*
2617 * We only keep the x/y offsets, so push all of the
2618 * gtt offset into the x/y offsets.
2619 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002620 intel_adjust_tile_offset(&x, &y,
2621 tile_width, tile_height,
2622 tile_size, pitch_tiles,
2623 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002624
2625 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2626
2627 /*
2628 * First pixel of the framebuffer from
2629 * the start of the rotated gtt mapping.
2630 */
2631 intel_fb->rotated[i].x = x;
2632 intel_fb->rotated[i].y = y;
2633 } else {
2634 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2635 x * cpp, tile_size);
2636 }
2637
2638 /* how many tiles in total needed in the bo */
2639 max_size = max(max_size, offset + size);
2640 }
2641
Ville Syrjälä4e050472018-09-12 21:04:43 +03002642 if (mul_u32_u32(max_size, tile_size) > obj->base.size) {
2643 DRM_DEBUG_KMS("fb too big for bo (need %llu bytes, have %zu bytes)\n",
2644 mul_u32_u32(max_size, tile_size), obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002645 return -EINVAL;
2646 }
2647
2648 return 0;
2649}
2650
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002651static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002652{
2653 switch (format) {
2654 case DISPPLANE_8BPP:
2655 return DRM_FORMAT_C8;
2656 case DISPPLANE_BGRX555:
2657 return DRM_FORMAT_XRGB1555;
2658 case DISPPLANE_BGRX565:
2659 return DRM_FORMAT_RGB565;
2660 default:
2661 case DISPPLANE_BGRX888:
2662 return DRM_FORMAT_XRGB8888;
2663 case DISPPLANE_RGBX888:
2664 return DRM_FORMAT_XBGR8888;
2665 case DISPPLANE_BGRX101010:
2666 return DRM_FORMAT_XRGB2101010;
2667 case DISPPLANE_RGBX101010:
2668 return DRM_FORMAT_XBGR2101010;
2669 }
2670}
2671
Mahesh Kumarddf34312018-04-09 09:11:03 +05302672int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002673{
2674 switch (format) {
2675 case PLANE_CTL_FORMAT_RGB_565:
2676 return DRM_FORMAT_RGB565;
Mahesh Kumarf34a2912018-04-09 09:11:02 +05302677 case PLANE_CTL_FORMAT_NV12:
2678 return DRM_FORMAT_NV12;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002679 default:
2680 case PLANE_CTL_FORMAT_XRGB_8888:
2681 if (rgb_order) {
2682 if (alpha)
2683 return DRM_FORMAT_ABGR8888;
2684 else
2685 return DRM_FORMAT_XBGR8888;
2686 } else {
2687 if (alpha)
2688 return DRM_FORMAT_ARGB8888;
2689 else
2690 return DRM_FORMAT_XRGB8888;
2691 }
2692 case PLANE_CTL_FORMAT_XRGB_2101010:
2693 if (rgb_order)
2694 return DRM_FORMAT_XBGR2101010;
2695 else
2696 return DRM_FORMAT_XRGB2101010;
2697 }
2698}
2699
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002700static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002701intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2702 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002703{
2704 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002705 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706 struct drm_i915_gem_object *obj = NULL;
2707 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002708 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002709 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2710 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2711 PAGE_SIZE);
2712
2713 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002714
Chris Wilsonff2652e2014-03-10 08:07:02 +00002715 if (plane_config->size == 0)
2716 return false;
2717
Paulo Zanoni3badb492015-09-23 12:52:23 -03002718 /* If the FB is too big, just don't use it since fbdev is not very
2719 * important and we should probably use that space with FBC or other
2720 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002721 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002722 return false;
2723
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002724 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002725 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002726 base_aligned,
2727 base_aligned,
2728 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002729 mutex_unlock(&dev->struct_mutex);
2730 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002731 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002732
Chris Wilson3e510a82016-08-05 10:14:23 +01002733 if (plane_config->tiling == I915_TILING_X)
2734 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002735
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002736 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002737 mode_cmd.width = fb->width;
2738 mode_cmd.height = fb->height;
2739 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002740 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002741 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002742
Chris Wilson24dbf512017-02-15 10:59:18 +00002743 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002744 DRM_DEBUG_KMS("intel fb init failed\n");
2745 goto out_unref_obj;
2746 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002747
Jesse Barnes484b41d2014-03-07 08:57:55 -08002748
Daniel Vetterf6936e22015-03-26 12:17:05 +01002749 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002751
2752out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002753 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002754 return false;
2755}
2756
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002757static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002758intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2759 struct intel_plane_state *plane_state,
2760 bool visible)
2761{
2762 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2763
2764 plane_state->base.visible = visible;
2765
2766 /* FIXME pre-g4x don't work like this */
2767 if (visible) {
Ville Syrjälä40560e22018-06-26 22:47:11 +03002768 crtc_state->base.plane_mask |= drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002769 crtc_state->active_planes |= BIT(plane->id);
2770 } else {
Ville Syrjälä40560e22018-06-26 22:47:11 +03002771 crtc_state->base.plane_mask &= ~drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002772 crtc_state->active_planes &= ~BIT(plane->id);
2773 }
2774
2775 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2776 crtc_state->base.crtc->name,
2777 crtc_state->active_planes);
2778}
2779
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002780static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2781 struct intel_plane *plane)
2782{
2783 struct intel_crtc_state *crtc_state =
2784 to_intel_crtc_state(crtc->base.state);
2785 struct intel_plane_state *plane_state =
2786 to_intel_plane_state(plane->base.state);
2787
2788 intel_set_plane_visible(crtc_state, plane_state, false);
2789
2790 if (plane->id == PLANE_PRIMARY)
2791 intel_pre_disable_primary_noatomic(&crtc->base);
2792
2793 trace_intel_disable_plane(&plane->base, crtc);
2794 plane->disable_plane(plane, crtc);
2795}
2796
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002797static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002798intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2799 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002800{
2801 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002802 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002803 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002804 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002805 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002806 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002807 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2808 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002809 struct intel_plane_state *intel_state =
2810 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002811 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002812
Damien Lespiau2d140302015-02-05 17:22:18 +00002813 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002814 return;
2815
Daniel Vetterf6936e22015-03-26 12:17:05 +01002816 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002817 fb = &plane_config->fb->base;
2818 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002819 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002820
Damien Lespiau2d140302015-02-05 17:22:18 +00002821 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002822
2823 /*
2824 * Failed to alloc the obj, check to see if we should share
2825 * an fb with another CRTC instead
2826 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002827 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002828 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002829
2830 if (c == &intel_crtc->base)
2831 continue;
2832
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002833 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002834 continue;
2835
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002836 state = to_intel_plane_state(c->primary->state);
2837 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002838 continue;
2839
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002840 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002841 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302842 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002843 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002844 }
2845 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002846
Matt Roper200757f2015-12-03 11:37:36 -08002847 /*
2848 * We've failed to reconstruct the BIOS FB. Current display state
2849 * indicates that the primary plane is visible, but has a NULL FB,
2850 * which will lead to problems later if we don't fix it up. The
2851 * simplest solution is to just disable the primary plane now and
2852 * pretend the BIOS never had it enabled.
2853 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002854 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002855
Daniel Vetter88595ac2015-03-26 12:42:24 +01002856 return;
2857
2858valid_fb:
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002859 intel_fill_fb_ggtt_view(&intel_state->view, fb,
2860 intel_state->base.rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002861 intel_state->color_plane[0].stride =
2862 intel_fb_pitch(fb, 0, intel_state->base.rotation);
2863
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002864 mutex_lock(&dev->struct_mutex);
2865 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002866 intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002867 &intel_state->view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002868 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002869 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002870 mutex_unlock(&dev->struct_mutex);
2871 if (IS_ERR(intel_state->vma)) {
2872 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2873 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2874
2875 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302876 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002877 return;
2878 }
2879
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08002880 obj = intel_fb_obj(fb);
2881 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
2882
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002883 plane_state->src_x = 0;
2884 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002885 plane_state->src_w = fb->width << 16;
2886 plane_state->src_h = fb->height << 16;
2887
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002888 plane_state->crtc_x = 0;
2889 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002890 plane_state->crtc_w = fb->width;
2891 plane_state->crtc_h = fb->height;
2892
Rob Clark1638d302016-11-05 11:08:08 -04002893 intel_state->base.src = drm_plane_state_src(plane_state);
2894 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002895
Chris Wilson3e510a82016-08-05 10:14:23 +01002896 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002897 dev_priv->preserve_bios_swizzle = true;
2898
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03002899 plane_state->fb = fb;
2900 plane_state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002901
2902 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2903 to_intel_plane_state(plane_state),
2904 true);
2905
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002906 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2907 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002908}
2909
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002910static int skl_max_plane_width(const struct drm_framebuffer *fb,
2911 int color_plane,
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002912 unsigned int rotation)
2913{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002914 int cpp = fb->format->cpp[color_plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002915
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002916 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002917 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002918 case I915_FORMAT_MOD_X_TILED:
2919 switch (cpp) {
2920 case 8:
2921 return 4096;
2922 case 4:
2923 case 2:
2924 case 1:
2925 return 8192;
2926 default:
2927 MISSING_CASE(cpp);
2928 break;
2929 }
2930 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002931 case I915_FORMAT_MOD_Y_TILED_CCS:
2932 case I915_FORMAT_MOD_Yf_TILED_CCS:
2933 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002934 case I915_FORMAT_MOD_Y_TILED:
2935 case I915_FORMAT_MOD_Yf_TILED:
2936 switch (cpp) {
2937 case 8:
2938 return 2048;
2939 case 4:
2940 return 4096;
2941 case 2:
2942 case 1:
2943 return 8192;
2944 default:
2945 MISSING_CASE(cpp);
2946 break;
2947 }
2948 break;
2949 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002950 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002951 }
2952
2953 return 2048;
2954}
2955
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002956static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2957 int main_x, int main_y, u32 main_offset)
2958{
2959 const struct drm_framebuffer *fb = plane_state->base.fb;
2960 int hsub = fb->format->hsub;
2961 int vsub = fb->format->vsub;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002962 int aux_x = plane_state->color_plane[1].x;
2963 int aux_y = plane_state->color_plane[1].y;
2964 u32 aux_offset = plane_state->color_plane[1].offset;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002965 u32 alignment = intel_surf_alignment(fb, 1);
2966
2967 while (aux_offset >= main_offset && aux_y <= main_y) {
2968 int x, y;
2969
2970 if (aux_x == main_x && aux_y == main_y)
2971 break;
2972
2973 if (aux_offset == 0)
2974 break;
2975
2976 x = aux_x / hsub;
2977 y = aux_y / vsub;
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002978 aux_offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 1,
2979 aux_offset, aux_offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002980 aux_x = x * hsub + aux_x % hsub;
2981 aux_y = y * vsub + aux_y % vsub;
2982 }
2983
2984 if (aux_x != main_x || aux_y != main_y)
2985 return false;
2986
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002987 plane_state->color_plane[1].offset = aux_offset;
2988 plane_state->color_plane[1].x = aux_x;
2989 plane_state->color_plane[1].y = aux_y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002990
2991 return true;
2992}
2993
Ville Syrjälä73266592018-09-07 18:24:11 +03002994static int skl_check_main_surface(struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002995{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002996 const struct drm_framebuffer *fb = plane_state->base.fb;
2997 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002998 int x = plane_state->base.src.x1 >> 16;
2999 int y = plane_state->base.src.y1 >> 16;
3000 int w = drm_rect_width(&plane_state->base.src) >> 16;
3001 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003002 int max_width = skl_max_plane_width(fb, 0, rotation);
3003 int max_height = 4096;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003004 u32 alignment, offset, aux_offset = plane_state->color_plane[1].offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003005
3006 if (w > max_width || h > max_height) {
3007 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3008 w, h, max_width, max_height);
3009 return -EINVAL;
3010 }
3011
3012 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003013 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003014 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003015
3016 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003017 * AUX surface offset is specified as the distance from the
3018 * main surface offset, and it must be non-negative. Make
3019 * sure that is what we will get.
3020 */
3021 if (offset > aux_offset)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003022 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3023 offset, aux_offset & ~(alignment - 1));
Ville Syrjälä8d970652016-01-28 16:30:28 +02003024
3025 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003026 * When using an X-tiled surface, the plane blows up
3027 * if the x offset + width exceed the stride.
3028 *
3029 * TODO: linear and Y-tiled seem fine, Yf untested,
3030 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003031 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003032 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003033
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003034 while ((x + w) * cpp > plane_state->color_plane[0].stride) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003035 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003036 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003037 return -EINVAL;
3038 }
3039
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003040 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3041 offset, offset - alignment);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003042 }
3043 }
3044
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003045 /*
3046 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3047 * they match with the main surface x/y offsets.
3048 */
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003049 if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003050 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3051 if (offset == 0)
3052 break;
3053
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003054 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3055 offset, offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003056 }
3057
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003058 if (x != plane_state->color_plane[1].x || y != plane_state->color_plane[1].y) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003059 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3060 return -EINVAL;
3061 }
3062 }
3063
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003064 plane_state->color_plane[0].offset = offset;
3065 plane_state->color_plane[0].x = x;
3066 plane_state->color_plane[0].y = y;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003067
3068 return 0;
3069}
3070
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303071static int
Ville Syrjälä73266592018-09-07 18:24:11 +03003072skl_check_nv12_surface(struct intel_plane_state *plane_state)
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303073{
3074 /* Display WA #1106 */
3075 if (plane_state->base.rotation !=
3076 (DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90) &&
3077 plane_state->base.rotation != DRM_MODE_ROTATE_270)
3078 return 0;
3079
3080 /*
3081 * src coordinates are rotated here.
3082 * We check height but report it as width
3083 */
3084 if (((drm_rect_height(&plane_state->base.src) >> 16) % 4) != 0) {
3085 DRM_DEBUG_KMS("src width must be multiple "
3086 "of 4 for rotated NV12\n");
3087 return -EINVAL;
3088 }
3089
3090 return 0;
3091}
3092
Ville Syrjälä8d970652016-01-28 16:30:28 +02003093static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3094{
3095 const struct drm_framebuffer *fb = plane_state->base.fb;
3096 unsigned int rotation = plane_state->base.rotation;
3097 int max_width = skl_max_plane_width(fb, 1, rotation);
3098 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003099 int x = plane_state->base.src.x1 >> 17;
3100 int y = plane_state->base.src.y1 >> 17;
3101 int w = drm_rect_width(&plane_state->base.src) >> 17;
3102 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003103 u32 offset;
3104
3105 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003106 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä8d970652016-01-28 16:30:28 +02003107
3108 /* FIXME not quite sure how/if these apply to the chroma plane */
3109 if (w > max_width || h > max_height) {
3110 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3111 w, h, max_width, max_height);
3112 return -EINVAL;
3113 }
3114
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003115 plane_state->color_plane[1].offset = offset;
3116 plane_state->color_plane[1].x = x;
3117 plane_state->color_plane[1].y = y;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003118
3119 return 0;
3120}
3121
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003122static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3123{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003124 const struct drm_framebuffer *fb = plane_state->base.fb;
3125 int src_x = plane_state->base.src.x1 >> 16;
3126 int src_y = plane_state->base.src.y1 >> 16;
3127 int hsub = fb->format->hsub;
3128 int vsub = fb->format->vsub;
3129 int x = src_x / hsub;
3130 int y = src_y / vsub;
3131 u32 offset;
3132
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003133 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003134 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003135
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003136 plane_state->color_plane[1].offset = offset;
3137 plane_state->color_plane[1].x = x * hsub + src_x % hsub;
3138 plane_state->color_plane[1].y = y * vsub + src_y % vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003139
3140 return 0;
3141}
3142
Ville Syrjälä73266592018-09-07 18:24:11 +03003143int skl_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003144{
3145 const struct drm_framebuffer *fb = plane_state->base.fb;
3146 unsigned int rotation = plane_state->base.rotation;
3147 int ret;
3148
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003149 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003150 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3151 plane_state->color_plane[1].stride = intel_fb_pitch(fb, 1, rotation);
3152
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003153 if (!plane_state->base.visible)
3154 return 0;
3155
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003156 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003157 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003158 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003159 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003160 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003161
Ville Syrjälä8d970652016-01-28 16:30:28 +02003162 /*
3163 * Handle the AUX surface first since
3164 * the main surface setup depends on it.
3165 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003166 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä73266592018-09-07 18:24:11 +03003167 ret = skl_check_nv12_surface(plane_state);
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303168 if (ret)
3169 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003170 ret = skl_check_nv12_aux_surface(plane_state);
3171 if (ret)
3172 return ret;
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003173 } else if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003174 ret = skl_check_ccs_aux_surface(plane_state);
3175 if (ret)
3176 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003177 } else {
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003178 plane_state->color_plane[1].offset = ~0xfff;
3179 plane_state->color_plane[1].x = 0;
3180 plane_state->color_plane[1].y = 0;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003181 }
3182
Ville Syrjälä73266592018-09-07 18:24:11 +03003183 ret = skl_check_main_surface(plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003184 if (ret)
3185 return ret;
3186
3187 return 0;
3188}
3189
Ville Syrjäläddd57132018-09-07 18:24:02 +03003190unsigned int
3191i9xx_plane_max_stride(struct intel_plane *plane,
3192 u32 pixel_format, u64 modifier,
3193 unsigned int rotation)
3194{
3195 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3196
3197 if (!HAS_GMCH_DISPLAY(dev_priv)) {
3198 return 32*1024;
3199 } else if (INTEL_GEN(dev_priv) >= 4) {
3200 if (modifier == I915_FORMAT_MOD_X_TILED)
3201 return 16*1024;
3202 else
3203 return 32*1024;
3204 } else if (INTEL_GEN(dev_priv) >= 3) {
3205 if (modifier == I915_FORMAT_MOD_X_TILED)
3206 return 8*1024;
3207 else
3208 return 16*1024;
3209 } else {
3210 if (plane->i9xx_plane == PLANE_C)
3211 return 4*1024;
3212 else
3213 return 8*1024;
3214 }
3215}
3216
Ville Syrjälä7145f602017-03-23 21:27:07 +02003217static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3218 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003219{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003220 struct drm_i915_private *dev_priv =
3221 to_i915(plane_state->base.plane->dev);
3222 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3223 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003224 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003225 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003226
Ville Syrjälä7145f602017-03-23 21:27:07 +02003227 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003228
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003229 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3230 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003231 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003232
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003233 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3234 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003235
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003236 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003237 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003238
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003239 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003240 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003241 dspcntr |= DISPPLANE_8BPP;
3242 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003243 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003244 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003245 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003246 case DRM_FORMAT_RGB565:
3247 dspcntr |= DISPPLANE_BGRX565;
3248 break;
3249 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003250 dspcntr |= DISPPLANE_BGRX888;
3251 break;
3252 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003253 dspcntr |= DISPPLANE_RGBX888;
3254 break;
3255 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003256 dspcntr |= DISPPLANE_BGRX101010;
3257 break;
3258 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003259 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003260 break;
3261 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003262 MISSING_CASE(fb->format->format);
3263 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003264 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003265
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003266 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003267 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003268 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003269
Robert Fossc2c446a2017-05-19 16:50:17 -04003270 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003271 dspcntr |= DISPPLANE_ROTATE_180;
3272
Robert Fossc2c446a2017-05-19 16:50:17 -04003273 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003274 dspcntr |= DISPPLANE_MIRROR;
3275
Ville Syrjälä7145f602017-03-23 21:27:07 +02003276 return dspcntr;
3277}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003278
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003279int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003280{
3281 struct drm_i915_private *dev_priv =
3282 to_i915(plane_state->base.plane->dev);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003283 const struct drm_framebuffer *fb = plane_state->base.fb;
3284 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003285 int src_x = plane_state->base.src.x1 >> 16;
3286 int src_y = plane_state->base.src.y1 >> 16;
3287 u32 offset;
3288
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003289 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003290 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3291
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003292 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003293
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003294 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003295 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
3296 plane_state, 0);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003297 else
3298 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003299
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003300 /* HSW/BDW do this automagically in hardware */
3301 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003302 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3303 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3304
Robert Fossc2c446a2017-05-19 16:50:17 -04003305 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003306 src_x += src_w - 1;
3307 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003308 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003309 src_x += src_w - 1;
3310 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303311 }
3312
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003313 plane_state->color_plane[0].offset = offset;
3314 plane_state->color_plane[0].x = src_x;
3315 plane_state->color_plane[0].y = src_y;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003316
3317 return 0;
3318}
3319
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03003320static int
3321i9xx_plane_check(struct intel_crtc_state *crtc_state,
3322 struct intel_plane_state *plane_state)
3323{
3324 int ret;
3325
Ville Syrjälä25721f82018-09-07 18:24:12 +03003326 ret = chv_plane_check_rotation(plane_state);
3327 if (ret)
3328 return ret;
3329
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03003330 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
3331 &crtc_state->base,
3332 DRM_PLANE_HELPER_NO_SCALING,
3333 DRM_PLANE_HELPER_NO_SCALING,
3334 false, true);
3335 if (ret)
3336 return ret;
3337
3338 if (!plane_state->base.visible)
3339 return 0;
3340
3341 ret = intel_plane_check_src_coordinates(plane_state);
3342 if (ret)
3343 return ret;
3344
3345 ret = i9xx_check_plane_surface(plane_state);
3346 if (ret)
3347 return ret;
3348
3349 plane_state->ctl = i9xx_plane_ctl(crtc_state, plane_state);
3350
3351 return 0;
3352}
3353
Ville Syrjäläed150302017-11-17 21:19:10 +02003354static void i9xx_update_plane(struct intel_plane *plane,
3355 const struct intel_crtc_state *crtc_state,
3356 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003357{
Ville Syrjäläed150302017-11-17 21:19:10 +02003358 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +02003359 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003360 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003361 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003362 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003363 int x = plane_state->color_plane[0].x;
3364 int y = plane_state->color_plane[0].y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003365 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003366 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003367
Ville Syrjälä29490562016-01-20 18:02:50 +02003368 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003369
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003370 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003371 dspaddr_offset = plane_state->color_plane[0].offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003372 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003373 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003374
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003375 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3376
Ville Syrjälä78587de2017-03-09 17:44:32 +02003377 if (INTEL_GEN(dev_priv) < 4) {
3378 /* pipesrc and dspsize control the size that is scaled from,
3379 * which should always be the user's requested size.
3380 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003381 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003382 ((crtc_state->pipe_src_h - 1) << 16) |
3383 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003384 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3385 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3386 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003387 ((crtc_state->pipe_src_h - 1) << 16) |
3388 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003389 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3390 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003391 }
3392
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003393 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303394
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003395 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), plane_state->color_plane[0].stride);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003396 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003397 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003398 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003399 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003400 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003401 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003402 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003403 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003404 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003405 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3406 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003407 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003408 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003409 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003410 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003411 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003412 POSTING_READ_FW(reg);
3413
3414 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003415}
3416
Ville Syrjäläed150302017-11-17 21:19:10 +02003417static void i9xx_disable_plane(struct intel_plane *plane,
3418 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003419{
Ville Syrjäläed150302017-11-17 21:19:10 +02003420 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3421 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003422 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003423
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003424 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3425
Ville Syrjäläed150302017-11-17 21:19:10 +02003426 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3427 if (INTEL_GEN(dev_priv) >= 4)
3428 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003429 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003430 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3431 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003432
3433 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003434}
3435
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003436static bool i9xx_plane_get_hw_state(struct intel_plane *plane,
3437 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003438{
Ville Syrjäläed150302017-11-17 21:19:10 +02003439 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003440 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003441 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003442 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003443 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003444
3445 /*
3446 * Not 100% correct for planes that can move between pipes,
3447 * but that's only the case for gen2-4 which don't have any
3448 * display power wells.
3449 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003450 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003451 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3452 return false;
3453
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003454 val = I915_READ(DSPCNTR(i9xx_plane));
3455
3456 ret = val & DISPLAY_PLANE_ENABLE;
3457
3458 if (INTEL_GEN(dev_priv) >= 5)
3459 *pipe = plane->pipe;
3460 else
3461 *pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
3462 DISPPLANE_SEL_PIPE_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003463
3464 intel_display_power_put(dev_priv, power_domain);
3465
3466 return ret;
3467}
3468
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003469static u32
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003470intel_fb_stride_alignment(const struct drm_framebuffer *fb, int color_plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003471{
Ben Widawsky2f075562017-03-24 14:29:48 -07003472 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003473 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003474 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003475 return intel_tile_width_bytes(fb, color_plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003476}
3477
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003478static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3479{
3480 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003481 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003482
3483 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3484 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3485 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003486}
3487
Chandra Kondurua1b22782015-04-07 15:28:45 -07003488/*
3489 * This function detaches (aka. unbinds) unused scalers in hardware
3490 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003491static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003492{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003493 struct intel_crtc_scaler_state *scaler_state;
3494 int i;
3495
Chandra Kondurua1b22782015-04-07 15:28:45 -07003496 scaler_state = &intel_crtc->config->scaler_state;
3497
3498 /* loop through and disable scalers that aren't in use */
3499 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003500 if (!scaler_state->scalers[i].in_use)
3501 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003502 }
3503}
3504
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003505u32 skl_plane_stride(const struct intel_plane_state *plane_state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003506 int color_plane)
Ville Syrjäläd2196772016-01-28 18:33:11 +02003507{
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003508 const struct drm_framebuffer *fb = plane_state->base.fb;
3509 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003510 u32 stride = plane_state->color_plane[color_plane].stride;
Ville Syrjälä1b500532017-03-07 21:42:08 +02003511
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003512 if (color_plane >= fb->format->num_planes)
Ville Syrjälä1b500532017-03-07 21:42:08 +02003513 return 0;
3514
Ville Syrjäläd2196772016-01-28 18:33:11 +02003515 /*
3516 * The stride is either expressed as a multiple of 64 bytes chunks for
3517 * linear buffers or in number of tiles for tiled buffers.
3518 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003519 if (drm_rotation_90_or_270(rotation))
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003520 stride /= intel_tile_height(fb, color_plane);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003521 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003522 stride /= intel_fb_stride_alignment(fb, color_plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003523
3524 return stride;
3525}
3526
Ville Syrjälä2e881262017-03-17 23:17:56 +02003527static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003528{
Chandra Konduru6156a452015-04-27 13:48:39 -07003529 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003530 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003531 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003532 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003533 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003534 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003535 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003536 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003537 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003538 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003539 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003540 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003541 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003542 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003543 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003544 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003545 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003546 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003547 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003548 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003549 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003550 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003551 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru77224cd2018-04-09 09:11:13 +05303552 case DRM_FORMAT_NV12:
3553 return PLANE_CTL_FORMAT_NV12;
Chandra Konduru6156a452015-04-27 13:48:39 -07003554 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003555 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003556 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003557
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003558 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003559}
3560
James Ausmus4036c782017-11-13 10:11:28 -08003561/*
3562 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3563 * to be already pre-multiplied. We need to add a knob (or a different
3564 * DRM_FORMAT) for user-space to configure that.
3565 */
3566static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3567{
3568 switch (pixel_format) {
3569 case DRM_FORMAT_ABGR8888:
3570 case DRM_FORMAT_ARGB8888:
3571 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3572 default:
3573 return PLANE_CTL_ALPHA_DISABLE;
3574 }
3575}
3576
3577static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3578{
3579 switch (pixel_format) {
3580 case DRM_FORMAT_ABGR8888:
3581 case DRM_FORMAT_ARGB8888:
3582 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3583 default:
3584 return PLANE_COLOR_ALPHA_DISABLE;
3585 }
3586}
3587
Ville Syrjälä2e881262017-03-17 23:17:56 +02003588static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003589{
Chandra Konduru6156a452015-04-27 13:48:39 -07003590 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003591 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003592 break;
3593 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003594 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003595 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003596 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003597 case I915_FORMAT_MOD_Y_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003598 return PLANE_CTL_TILED_Y | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003599 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003600 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003601 case I915_FORMAT_MOD_Yf_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003602 return PLANE_CTL_TILED_YF | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003603 default:
3604 MISSING_CASE(fb_modifier);
3605 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003606
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003607 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003608}
3609
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003610static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003611{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003612 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003613 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003614 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303615 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003616 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303617 * while i915 HW rotation is clockwise, thats why this swapping.
3618 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003619 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303620 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003621 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003622 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003623 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303624 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003625 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003626 MISSING_CASE(rotate);
3627 }
3628
3629 return 0;
3630}
3631
3632static u32 cnl_plane_ctl_flip(unsigned int reflect)
3633{
3634 switch (reflect) {
3635 case 0:
3636 break;
3637 case DRM_MODE_REFLECT_X:
3638 return PLANE_CTL_FLIP_HORIZONTAL;
3639 case DRM_MODE_REFLECT_Y:
3640 default:
3641 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003642 }
3643
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003644 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003645}
3646
Ville Syrjälä2e881262017-03-17 23:17:56 +02003647u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3648 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003649{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003650 struct drm_i915_private *dev_priv =
3651 to_i915(plane_state->base.plane->dev);
3652 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003653 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003654 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003655 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003656
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003657 plane_ctl = PLANE_CTL_ENABLE;
3658
James Ausmus4036c782017-11-13 10:11:28 -08003659 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3660 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003661 plane_ctl |=
3662 PLANE_CTL_PIPE_GAMMA_ENABLE |
3663 PLANE_CTL_PIPE_CSC_ENABLE |
3664 PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003665
3666 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3667 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003668
3669 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3670 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003671 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003672
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003673 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003674 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003675 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3676
3677 if (INTEL_GEN(dev_priv) >= 10)
3678 plane_ctl |= cnl_plane_ctl_flip(rotation &
3679 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003680
Ville Syrjälä2e881262017-03-17 23:17:56 +02003681 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3682 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3683 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3684 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3685
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003686 return plane_ctl;
3687}
3688
James Ausmus4036c782017-11-13 10:11:28 -08003689u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3690 const struct intel_plane_state *plane_state)
3691{
James Ausmus077ef1f2018-03-28 14:57:56 -07003692 struct drm_i915_private *dev_priv =
3693 to_i915(plane_state->base.plane->dev);
James Ausmus4036c782017-11-13 10:11:28 -08003694 const struct drm_framebuffer *fb = plane_state->base.fb;
3695 u32 plane_color_ctl = 0;
3696
James Ausmus077ef1f2018-03-28 14:57:56 -07003697 if (INTEL_GEN(dev_priv) < 11) {
3698 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3699 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3700 }
James Ausmus4036c782017-11-13 10:11:28 -08003701 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3702 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3703
Ayan Kumar Halder9bace652018-07-17 18:13:43 +01003704 if (fb->format->is_yuv) {
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003705 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3706 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3707 else
3708 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003709
3710 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3711 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003712 }
Ville Syrjälä012d79e2018-05-21 21:56:12 +03003713
James Ausmus4036c782017-11-13 10:11:28 -08003714 return plane_color_ctl;
3715}
3716
Maarten Lankhorst73974892016-08-05 23:28:27 +03003717static int
3718__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003719 struct drm_atomic_state *state,
3720 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003721{
3722 struct drm_crtc_state *crtc_state;
3723 struct drm_crtc *crtc;
3724 int i, ret;
3725
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003726 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003727 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003728
3729 if (!state)
3730 return 0;
3731
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003732 /*
3733 * We've duplicated the state, pointers to the old state are invalid.
3734 *
3735 * Don't attempt to use the old state until we commit the duplicated state.
3736 */
3737 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003738 /*
3739 * Force recalculation even if we restore
3740 * current state. With fast modeset this may not result
3741 * in a modeset when the state is compatible.
3742 */
3743 crtc_state->mode_changed = true;
3744 }
3745
3746 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003747 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3748 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003749
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003750 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003751
3752 WARN_ON(ret == -EDEADLK);
3753 return ret;
3754}
3755
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003756static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3757{
Ville Syrjäläae981042016-08-05 23:28:30 +03003758 return intel_has_gpu_reset(dev_priv) &&
3759 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003760}
3761
Chris Wilsonc0336662016-05-06 15:40:21 +01003762void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003763{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003764 struct drm_device *dev = &dev_priv->drm;
3765 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3766 struct drm_atomic_state *state;
3767 int ret;
3768
Daniel Vetterce87ea12017-07-19 14:54:55 +02003769 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003770 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003771 !gpu_reset_clobbers_display(dev_priv))
3772 return;
3773
Daniel Vetter9db529a2017-08-08 10:08:28 +02003774 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3775 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3776 wake_up_all(&dev_priv->gpu_error.wait_queue);
3777
3778 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3779 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3780 i915_gem_set_wedged(dev_priv);
3781 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003782
Maarten Lankhorst73974892016-08-05 23:28:27 +03003783 /*
3784 * Need mode_config.mutex so that we don't
3785 * trample ongoing ->detect() and whatnot.
3786 */
3787 mutex_lock(&dev->mode_config.mutex);
3788 drm_modeset_acquire_init(ctx, 0);
3789 while (1) {
3790 ret = drm_modeset_lock_all_ctx(dev, ctx);
3791 if (ret != -EDEADLK)
3792 break;
3793
3794 drm_modeset_backoff(ctx);
3795 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003796 /*
3797 * Disabling the crtcs gracefully seems nicer. Also the
3798 * g33 docs say we should at least disable all the planes.
3799 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003800 state = drm_atomic_helper_duplicate_state(dev, ctx);
3801 if (IS_ERR(state)) {
3802 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003803 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003804 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003805 }
3806
3807 ret = drm_atomic_helper_disable_all(dev, ctx);
3808 if (ret) {
3809 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003810 drm_atomic_state_put(state);
3811 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003812 }
3813
3814 dev_priv->modeset_restore_state = state;
3815 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003816}
3817
Chris Wilsonc0336662016-05-06 15:40:21 +01003818void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003819{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003820 struct drm_device *dev = &dev_priv->drm;
3821 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
Chris Wilson40da1d32018-04-05 13:37:14 +01003822 struct drm_atomic_state *state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003823 int ret;
3824
Daniel Vetterce87ea12017-07-19 14:54:55 +02003825 /* reset doesn't touch the display */
Chris Wilson40da1d32018-04-05 13:37:14 +01003826 if (!test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
Daniel Vetterce87ea12017-07-19 14:54:55 +02003827 return;
3828
Chris Wilson40da1d32018-04-05 13:37:14 +01003829 state = fetch_and_zero(&dev_priv->modeset_restore_state);
Daniel Vetterce87ea12017-07-19 14:54:55 +02003830 if (!state)
3831 goto unlock;
3832
Ville Syrjälä75147472014-11-24 18:28:11 +02003833 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003834 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003835 /* for testing only restore the display */
3836 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003837 if (ret)
3838 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003839 } else {
3840 /*
3841 * The display has been reset as well,
3842 * so need a full re-initialization.
3843 */
3844 intel_runtime_pm_disable_interrupts(dev_priv);
3845 intel_runtime_pm_enable_interrupts(dev_priv);
3846
Imre Deak51f59202016-09-14 13:04:13 +03003847 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003848 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003849 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003850
3851 spin_lock_irq(&dev_priv->irq_lock);
3852 if (dev_priv->display.hpd_irq_setup)
3853 dev_priv->display.hpd_irq_setup(dev_priv);
3854 spin_unlock_irq(&dev_priv->irq_lock);
3855
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003856 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003857 if (ret)
3858 DRM_ERROR("Restoring old state failed with %i\n", ret);
3859
3860 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003861 }
3862
Daniel Vetterce87ea12017-07-19 14:54:55 +02003863 drm_atomic_state_put(state);
3864unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003865 drm_modeset_drop_locks(ctx);
3866 drm_modeset_acquire_fini(ctx);
3867 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003868
3869 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003870}
3871
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003872static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3873 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003874{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003875 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003877
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003878 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003879 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003880
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003881 /*
3882 * Update pipe size and adjust fitter if needed: the reason for this is
3883 * that in compute_mode_changes we check the native mode (not the pfit
3884 * mode) to see if we can flip rather than do a full mode set. In the
3885 * fastboot case, we'll flip, but if we don't update the pipesrc and
3886 * pfit state, we'll end up with a big fb scanned out into the wrong
3887 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003888 */
3889
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003890 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003891 ((new_crtc_state->pipe_src_w - 1) << 16) |
3892 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003893
3894 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003895 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003896 skl_detach_scalers(crtc);
3897
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003898 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003899 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003900 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003901 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003902 ironlake_pfit_enable(crtc);
3903 else if (old_crtc_state->pch_pfit.enabled)
3904 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003905 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003906}
3907
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003908static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003909{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003910 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003911 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003912 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003913 i915_reg_t reg;
3914 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003915
3916 /* enable normal train */
3917 reg = FDI_TX_CTL(pipe);
3918 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003919 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003920 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3921 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003922 } else {
3923 temp &= ~FDI_LINK_TRAIN_NONE;
3924 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003925 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003926 I915_WRITE(reg, temp);
3927
3928 reg = FDI_RX_CTL(pipe);
3929 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003930 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003931 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3932 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3933 } else {
3934 temp &= ~FDI_LINK_TRAIN_NONE;
3935 temp |= FDI_LINK_TRAIN_NONE;
3936 }
3937 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3938
3939 /* wait one idle pattern time */
3940 POSTING_READ(reg);
3941 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003942
3943 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003944 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003945 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3946 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003947}
3948
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003950static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3951 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003952{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003953 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003954 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003955 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003956 i915_reg_t reg;
3957 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003959 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003960 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003961
Adam Jacksone1a44742010-06-25 15:32:14 -04003962 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3963 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 reg = FDI_RX_IMR(pipe);
3965 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003966 temp &= ~FDI_RX_SYMBOL_LOCK;
3967 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 I915_WRITE(reg, temp);
3969 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003970 udelay(150);
3971
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003973 reg = FDI_TX_CTL(pipe);
3974 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003975 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003976 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003977 temp &= ~FDI_LINK_TRAIN_NONE;
3978 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003979 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003980
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 reg = FDI_RX_CTL(pipe);
3982 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003983 temp &= ~FDI_LINK_TRAIN_NONE;
3984 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3986
3987 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988 udelay(150);
3989
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003990 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003991 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3992 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3993 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003994
Chris Wilson5eddb702010-09-11 13:48:45 +01003995 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003996 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003998 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3999
4000 if ((temp & FDI_RX_BIT_LOCK)) {
4001 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01004002 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004003 break;
4004 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004005 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004006 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004007 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004008
4009 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004010 reg = FDI_TX_CTL(pipe);
4011 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004012 temp &= ~FDI_LINK_TRAIN_NONE;
4013 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01004014 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004015
Chris Wilson5eddb702010-09-11 13:48:45 +01004016 reg = FDI_RX_CTL(pipe);
4017 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004018 temp &= ~FDI_LINK_TRAIN_NONE;
4019 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01004020 I915_WRITE(reg, temp);
4021
4022 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004023 udelay(150);
4024
Chris Wilson5eddb702010-09-11 13:48:45 +01004025 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04004026 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004027 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004028 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4029
4030 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004031 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004032 DRM_DEBUG_KMS("FDI train 2 done.\n");
4033 break;
4034 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004035 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004036 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004037 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004038
4039 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004040
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004041}
4042
Akshay Joshi0206e352011-08-16 15:34:10 -04004043static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004044 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
4045 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
4046 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
4047 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
4048};
4049
4050/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004051static void gen6_fdi_link_train(struct intel_crtc *crtc,
4052 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004053{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004054 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004055 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004056 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004057 i915_reg_t reg;
4058 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004059
Adam Jacksone1a44742010-06-25 15:32:14 -04004060 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4061 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004062 reg = FDI_RX_IMR(pipe);
4063 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004064 temp &= ~FDI_RX_SYMBOL_LOCK;
4065 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004066 I915_WRITE(reg, temp);
4067
4068 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004069 udelay(150);
4070
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004071 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004072 reg = FDI_TX_CTL(pipe);
4073 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004074 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004075 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004076 temp &= ~FDI_LINK_TRAIN_NONE;
4077 temp |= FDI_LINK_TRAIN_PATTERN_1;
4078 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4079 /* SNB-B */
4080 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004081 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004082
Daniel Vetterd74cf322012-10-26 10:58:13 +02004083 I915_WRITE(FDI_RX_MISC(pipe),
4084 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4085
Chris Wilson5eddb702010-09-11 13:48:45 +01004086 reg = FDI_RX_CTL(pipe);
4087 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004088 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004089 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4090 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4091 } else {
4092 temp &= ~FDI_LINK_TRAIN_NONE;
4093 temp |= FDI_LINK_TRAIN_PATTERN_1;
4094 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004095 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4096
4097 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004098 udelay(150);
4099
Akshay Joshi0206e352011-08-16 15:34:10 -04004100 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004101 reg = FDI_TX_CTL(pipe);
4102 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004103 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4104 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004105 I915_WRITE(reg, temp);
4106
4107 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004108 udelay(500);
4109
Sean Paulfa37d392012-03-02 12:53:39 -05004110 for (retry = 0; retry < 5; retry++) {
4111 reg = FDI_RX_IIR(pipe);
4112 temp = I915_READ(reg);
4113 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4114 if (temp & FDI_RX_BIT_LOCK) {
4115 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4116 DRM_DEBUG_KMS("FDI train 1 done.\n");
4117 break;
4118 }
4119 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004120 }
Sean Paulfa37d392012-03-02 12:53:39 -05004121 if (retry < 5)
4122 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004123 }
4124 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004125 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004126
4127 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004128 reg = FDI_TX_CTL(pipe);
4129 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004130 temp &= ~FDI_LINK_TRAIN_NONE;
4131 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004132 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004133 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4134 /* SNB-B */
4135 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4136 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004138
Chris Wilson5eddb702010-09-11 13:48:45 +01004139 reg = FDI_RX_CTL(pipe);
4140 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004141 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004142 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4143 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4144 } else {
4145 temp &= ~FDI_LINK_TRAIN_NONE;
4146 temp |= FDI_LINK_TRAIN_PATTERN_2;
4147 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004148 I915_WRITE(reg, temp);
4149
4150 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004151 udelay(150);
4152
Akshay Joshi0206e352011-08-16 15:34:10 -04004153 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 reg = FDI_TX_CTL(pipe);
4155 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004156 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4157 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 I915_WRITE(reg, temp);
4159
4160 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004161 udelay(500);
4162
Sean Paulfa37d392012-03-02 12:53:39 -05004163 for (retry = 0; retry < 5; retry++) {
4164 reg = FDI_RX_IIR(pipe);
4165 temp = I915_READ(reg);
4166 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4167 if (temp & FDI_RX_SYMBOL_LOCK) {
4168 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4169 DRM_DEBUG_KMS("FDI train 2 done.\n");
4170 break;
4171 }
4172 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004173 }
Sean Paulfa37d392012-03-02 12:53:39 -05004174 if (retry < 5)
4175 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004176 }
4177 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004178 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004179
4180 DRM_DEBUG_KMS("FDI train done.\n");
4181}
4182
Jesse Barnes357555c2011-04-28 15:09:55 -07004183/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004184static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4185 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004186{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004187 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004188 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004189 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004190 i915_reg_t reg;
4191 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004192
4193 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4194 for train result */
4195 reg = FDI_RX_IMR(pipe);
4196 temp = I915_READ(reg);
4197 temp &= ~FDI_RX_SYMBOL_LOCK;
4198 temp &= ~FDI_RX_BIT_LOCK;
4199 I915_WRITE(reg, temp);
4200
4201 POSTING_READ(reg);
4202 udelay(150);
4203
Daniel Vetter01a415f2012-10-27 15:58:40 +02004204 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4205 I915_READ(FDI_RX_IIR(pipe)));
4206
Jesse Barnes139ccd32013-08-19 11:04:55 -07004207 /* Try each vswing and preemphasis setting twice before moving on */
4208 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4209 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004210 reg = FDI_TX_CTL(pipe);
4211 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004212 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4213 temp &= ~FDI_TX_ENABLE;
4214 I915_WRITE(reg, temp);
4215
4216 reg = FDI_RX_CTL(pipe);
4217 temp = I915_READ(reg);
4218 temp &= ~FDI_LINK_TRAIN_AUTO;
4219 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4220 temp &= ~FDI_RX_ENABLE;
4221 I915_WRITE(reg, temp);
4222
4223 /* enable CPU FDI TX and PCH FDI RX */
4224 reg = FDI_TX_CTL(pipe);
4225 temp = I915_READ(reg);
4226 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004227 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004228 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004229 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004230 temp |= snb_b_fdi_train_param[j/2];
4231 temp |= FDI_COMPOSITE_SYNC;
4232 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4233
4234 I915_WRITE(FDI_RX_MISC(pipe),
4235 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4236
4237 reg = FDI_RX_CTL(pipe);
4238 temp = I915_READ(reg);
4239 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4240 temp |= FDI_COMPOSITE_SYNC;
4241 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4242
4243 POSTING_READ(reg);
4244 udelay(1); /* should be 0.5us */
4245
4246 for (i = 0; i < 4; i++) {
4247 reg = FDI_RX_IIR(pipe);
4248 temp = I915_READ(reg);
4249 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4250
4251 if (temp & FDI_RX_BIT_LOCK ||
4252 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4253 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4254 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4255 i);
4256 break;
4257 }
4258 udelay(1); /* should be 0.5us */
4259 }
4260 if (i == 4) {
4261 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4262 continue;
4263 }
4264
4265 /* Train 2 */
4266 reg = FDI_TX_CTL(pipe);
4267 temp = I915_READ(reg);
4268 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4269 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4270 I915_WRITE(reg, temp);
4271
4272 reg = FDI_RX_CTL(pipe);
4273 temp = I915_READ(reg);
4274 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4275 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004276 I915_WRITE(reg, temp);
4277
4278 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004279 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004280
Jesse Barnes139ccd32013-08-19 11:04:55 -07004281 for (i = 0; i < 4; i++) {
4282 reg = FDI_RX_IIR(pipe);
4283 temp = I915_READ(reg);
4284 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004285
Jesse Barnes139ccd32013-08-19 11:04:55 -07004286 if (temp & FDI_RX_SYMBOL_LOCK ||
4287 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4288 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4289 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4290 i);
4291 goto train_done;
4292 }
4293 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004294 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004295 if (i == 4)
4296 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004297 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004298
Jesse Barnes139ccd32013-08-19 11:04:55 -07004299train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004300 DRM_DEBUG_KMS("FDI train done.\n");
4301}
4302
Daniel Vetter88cefb62012-08-12 19:27:14 +02004303static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004304{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004305 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004306 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004307 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004308 i915_reg_t reg;
4309 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004310
Jesse Barnes0e23b992010-09-10 11:10:00 -07004311 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004312 reg = FDI_RX_CTL(pipe);
4313 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004314 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004315 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004316 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004317 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4318
4319 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004320 udelay(200);
4321
4322 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004323 temp = I915_READ(reg);
4324 I915_WRITE(reg, temp | FDI_PCDCLK);
4325
4326 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004327 udelay(200);
4328
Paulo Zanoni20749732012-11-23 15:30:38 -02004329 /* Enable CPU FDI TX PLL, always on for Ironlake */
4330 reg = FDI_TX_CTL(pipe);
4331 temp = I915_READ(reg);
4332 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4333 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004334
Paulo Zanoni20749732012-11-23 15:30:38 -02004335 POSTING_READ(reg);
4336 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004337 }
4338}
4339
Daniel Vetter88cefb62012-08-12 19:27:14 +02004340static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4341{
4342 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004343 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004344 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004345 i915_reg_t reg;
4346 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004347
4348 /* Switch from PCDclk to Rawclk */
4349 reg = FDI_RX_CTL(pipe);
4350 temp = I915_READ(reg);
4351 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4352
4353 /* Disable CPU FDI TX PLL */
4354 reg = FDI_TX_CTL(pipe);
4355 temp = I915_READ(reg);
4356 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4357
4358 POSTING_READ(reg);
4359 udelay(100);
4360
4361 reg = FDI_RX_CTL(pipe);
4362 temp = I915_READ(reg);
4363 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4364
4365 /* Wait for the clocks to turn off. */
4366 POSTING_READ(reg);
4367 udelay(100);
4368}
4369
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004370static void ironlake_fdi_disable(struct drm_crtc *crtc)
4371{
4372 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004373 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4375 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004376 i915_reg_t reg;
4377 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004378
4379 /* disable CPU FDI tx and PCH FDI rx */
4380 reg = FDI_TX_CTL(pipe);
4381 temp = I915_READ(reg);
4382 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4383 POSTING_READ(reg);
4384
4385 reg = FDI_RX_CTL(pipe);
4386 temp = I915_READ(reg);
4387 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004388 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004389 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4390
4391 POSTING_READ(reg);
4392 udelay(100);
4393
4394 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004395 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004396 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004397
4398 /* still set train pattern 1 */
4399 reg = FDI_TX_CTL(pipe);
4400 temp = I915_READ(reg);
4401 temp &= ~FDI_LINK_TRAIN_NONE;
4402 temp |= FDI_LINK_TRAIN_PATTERN_1;
4403 I915_WRITE(reg, temp);
4404
4405 reg = FDI_RX_CTL(pipe);
4406 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004407 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004408 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4409 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4410 } else {
4411 temp &= ~FDI_LINK_TRAIN_NONE;
4412 temp |= FDI_LINK_TRAIN_PATTERN_1;
4413 }
4414 /* BPC in FDI rx is consistent with that in PIPECONF */
4415 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004416 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004417 I915_WRITE(reg, temp);
4418
4419 POSTING_READ(reg);
4420 udelay(100);
4421}
4422
Chris Wilson49d73912016-11-29 09:50:08 +00004423bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004424{
Daniel Vetterfa058872017-07-20 19:57:52 +02004425 struct drm_crtc *crtc;
4426 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004427
Daniel Vetterfa058872017-07-20 19:57:52 +02004428 drm_for_each_crtc(crtc, &dev_priv->drm) {
4429 struct drm_crtc_commit *commit;
4430 spin_lock(&crtc->commit_lock);
4431 commit = list_first_entry_or_null(&crtc->commit_list,
4432 struct drm_crtc_commit, commit_entry);
4433 cleanup_done = commit ?
4434 try_wait_for_completion(&commit->cleanup_done) : true;
4435 spin_unlock(&crtc->commit_lock);
4436
4437 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004438 continue;
4439
Daniel Vetterfa058872017-07-20 19:57:52 +02004440 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004441
4442 return true;
4443 }
4444
4445 return false;
4446}
4447
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004448void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004449{
4450 u32 temp;
4451
4452 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4453
4454 mutex_lock(&dev_priv->sb_lock);
4455
4456 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4457 temp |= SBI_SSCCTL_DISABLE;
4458 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4459
4460 mutex_unlock(&dev_priv->sb_lock);
4461}
4462
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004463/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004464static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004465{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004466 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4467 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004468 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4469 u32 temp;
4470
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004471 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004472
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004473 /* The iCLK virtual clock root frequency is in MHz,
4474 * but the adjusted_mode->crtc_clock in in KHz. To get the
4475 * divisors, it is necessary to divide one by another, so we
4476 * convert the virtual clock precision to KHz here for higher
4477 * precision.
4478 */
4479 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004480 u32 iclk_virtual_root_freq = 172800 * 1000;
4481 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004482 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004483
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004484 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4485 clock << auxdiv);
4486 divsel = (desired_divisor / iclk_pi_range) - 2;
4487 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004488
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004489 /*
4490 * Near 20MHz is a corner case which is
4491 * out of range for the 7-bit divisor
4492 */
4493 if (divsel <= 0x7f)
4494 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004495 }
4496
4497 /* This should not happen with any sane values */
4498 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4499 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4500 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4501 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4502
4503 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004504 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004505 auxdiv,
4506 divsel,
4507 phasedir,
4508 phaseinc);
4509
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004510 mutex_lock(&dev_priv->sb_lock);
4511
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004512 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004513 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004514 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4515 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4516 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4517 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4518 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4519 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004520 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004521
4522 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004523 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004524 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4525 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004526 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004527
4528 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004529 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004530 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004531 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004532
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004533 mutex_unlock(&dev_priv->sb_lock);
4534
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004535 /* Wait for initialization time */
4536 udelay(24);
4537
4538 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4539}
4540
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004541int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4542{
4543 u32 divsel, phaseinc, auxdiv;
4544 u32 iclk_virtual_root_freq = 172800 * 1000;
4545 u32 iclk_pi_range = 64;
4546 u32 desired_divisor;
4547 u32 temp;
4548
4549 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4550 return 0;
4551
4552 mutex_lock(&dev_priv->sb_lock);
4553
4554 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4555 if (temp & SBI_SSCCTL_DISABLE) {
4556 mutex_unlock(&dev_priv->sb_lock);
4557 return 0;
4558 }
4559
4560 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4561 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4562 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4563 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4564 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4565
4566 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4567 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4568 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4569
4570 mutex_unlock(&dev_priv->sb_lock);
4571
4572 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4573
4574 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4575 desired_divisor << auxdiv);
4576}
4577
Daniel Vetter275f01b22013-05-03 11:49:47 +02004578static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4579 enum pipe pch_transcoder)
4580{
4581 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004582 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004583 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004584
4585 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4586 I915_READ(HTOTAL(cpu_transcoder)));
4587 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4588 I915_READ(HBLANK(cpu_transcoder)));
4589 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4590 I915_READ(HSYNC(cpu_transcoder)));
4591
4592 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4593 I915_READ(VTOTAL(cpu_transcoder)));
4594 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4595 I915_READ(VBLANK(cpu_transcoder)));
4596 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4597 I915_READ(VSYNC(cpu_transcoder)));
4598 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4599 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4600}
4601
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004602static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004603{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004604 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004605 uint32_t temp;
4606
4607 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004608 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004609 return;
4610
4611 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4612 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4613
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004614 temp &= ~FDI_BC_BIFURCATION_SELECT;
4615 if (enable)
4616 temp |= FDI_BC_BIFURCATION_SELECT;
4617
4618 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004619 I915_WRITE(SOUTH_CHICKEN1, temp);
4620 POSTING_READ(SOUTH_CHICKEN1);
4621}
4622
4623static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4624{
4625 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004626
4627 switch (intel_crtc->pipe) {
4628 case PIPE_A:
4629 break;
4630 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004631 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004632 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004633 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004634 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004635
4636 break;
4637 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004638 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004639
4640 break;
4641 default:
4642 BUG();
4643 }
4644}
4645
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004646/*
4647 * Finds the encoder associated with the given CRTC. This can only be
4648 * used when we know that the CRTC isn't feeding multiple encoders!
4649 */
4650static struct intel_encoder *
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004651intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
4652 const struct intel_crtc_state *crtc_state)
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004653{
4654 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004655 const struct drm_connector_state *connector_state;
4656 const struct drm_connector *connector;
4657 struct intel_encoder *encoder = NULL;
4658 int num_encoders = 0;
4659 int i;
4660
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004661 for_each_new_connector_in_state(&state->base, connector, connector_state, i) {
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004662 if (connector_state->crtc != &crtc->base)
4663 continue;
4664
4665 encoder = to_intel_encoder(connector_state->best_encoder);
4666 num_encoders++;
4667 }
4668
4669 WARN(num_encoders != 1, "%d encoders for pipe %c\n",
4670 num_encoders, pipe_name(crtc->pipe));
4671
4672 return encoder;
4673}
4674
Jesse Barnesf67a5592011-01-05 10:31:48 -08004675/*
4676 * Enable PCH resources required for PCH ports:
4677 * - PCH PLLs
4678 * - FDI training & RX/TX
4679 * - update transcoder timings
4680 * - DP transcoding bits
4681 * - transcoder
4682 */
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004683static void ironlake_pch_enable(const struct intel_atomic_state *state,
4684 const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004685{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004686 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004687 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004688 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004689 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004690 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004691
Daniel Vetterab9412b2013-05-03 11:49:46 +02004692 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004693
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004694 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004695 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004696
Daniel Vettercd986ab2012-10-26 10:58:12 +02004697 /* Write the TU size bits before fdi link training, so that error
4698 * detection works. */
4699 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4700 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4701
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004702 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004703 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004704
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004705 /* We need to program the right clock selection before writing the pixel
4706 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004707 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004708 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004709
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004710 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004711 temp |= TRANS_DPLL_ENABLE(pipe);
4712 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004713 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004714 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004715 temp |= sel;
4716 else
4717 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004718 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004719 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004720
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004721 /* XXX: pch pll's can be enabled any time before we enable the PCH
4722 * transcoder, and we actually should do this to not upset any PCH
4723 * transcoder that already use the clock when we share it.
4724 *
4725 * Note that enable_shared_dpll tries to do the right thing, but
4726 * get_shared_dpll unconditionally resets the pll - we need that to have
4727 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004728 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004729
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004730 /* set transcoder timing, panel must allow it */
4731 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004732 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004733
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004734 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004735
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004736 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004737 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004738 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004739 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004740 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004741 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004742 i915_reg_t reg = TRANS_DP_CTL(pipe);
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004743 enum port port;
4744
Chris Wilson5eddb702010-09-11 13:48:45 +01004745 temp = I915_READ(reg);
4746 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004747 TRANS_DP_SYNC_MASK |
4748 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004749 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004750 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004751
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004752 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004753 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004754 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004755 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004756
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004757 port = intel_get_crtc_new_encoder(state, crtc_state)->port;
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004758 WARN_ON(port < PORT_B || port > PORT_D);
4759 temp |= TRANS_DP_PORT_SEL(port);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004760
Chris Wilson5eddb702010-09-11 13:48:45 +01004761 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004762 }
4763
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004764 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004765}
4766
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004767static void lpt_pch_enable(const struct intel_atomic_state *state,
4768 const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004769{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004770 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004771 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004772 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004773
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004774 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004775
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004776 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004777
Paulo Zanoni0540e482012-10-31 18:12:40 -02004778 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004779 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004780
Paulo Zanoni937bb612012-10-31 18:12:47 -02004781 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004782}
4783
Daniel Vettera1520312013-05-03 11:49:50 +02004784static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004785{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004786 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004787 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004788 u32 temp;
4789
4790 temp = I915_READ(dslreg);
4791 udelay(500);
4792 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004793 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004794 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004795 }
4796}
4797
Ville Syrjälä0a599522018-05-21 21:56:13 +03004798/*
4799 * The hardware phase 0.0 refers to the center of the pixel.
4800 * We want to start from the top/left edge which is phase
4801 * -0.5. That matches how the hardware calculates the scaling
4802 * factors (from top-left of the first pixel to bottom-right
4803 * of the last pixel, as opposed to the pixel centers).
4804 *
4805 * For 4:2:0 subsampled chroma planes we obviously have to
4806 * adjust that so that the chroma sample position lands in
4807 * the right spot.
4808 *
4809 * Note that for packed YCbCr 4:2:2 formats there is no way to
4810 * control chroma siting. The hardware simply replicates the
4811 * chroma samples for both of the luma samples, and thus we don't
4812 * actually get the expected MPEG2 chroma siting convention :(
4813 * The same behaviour is observed on pre-SKL platforms as well.
4814 */
4815u16 skl_scaler_calc_phase(int sub, bool chroma_cosited)
4816{
4817 int phase = -0x8000;
4818 u16 trip = 0;
4819
4820 if (chroma_cosited)
4821 phase += (sub - 1) * 0x8000 / sub;
4822
4823 if (phase < 0)
4824 phase = 0x10000 + phase;
4825 else
4826 trip = PS_PHASE_TRIP;
4827
4828 return ((phase >> 2) & PS_PHASE_MASK) | trip;
4829}
4830
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004831static int
4832skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004833 unsigned int scaler_user, int *scaler_id,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304834 int src_w, int src_h, int dst_w, int dst_h,
4835 bool plane_scaler_check,
4836 uint32_t pixel_format)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004837{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004838 struct intel_crtc_scaler_state *scaler_state =
4839 &crtc_state->scaler_state;
4840 struct intel_crtc *intel_crtc =
4841 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304842 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4843 const struct drm_display_mode *adjusted_mode =
4844 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004845 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004846
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004847 /*
4848 * Src coordinates are already rotated by 270 degrees for
4849 * the 90/270 degree plane rotation cases (to match the
4850 * GTT mapping), hence no need to account for rotation here.
4851 */
4852 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004853
Chandra Konduru77224cd2018-04-09 09:11:13 +05304854 if (plane_scaler_check)
4855 if (pixel_format == DRM_FORMAT_NV12)
4856 need_scaling = true;
4857
Shashank Sharmae5c05932017-07-21 20:55:05 +05304858 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4859 need_scaling = true;
4860
Chandra Kondurua1b22782015-04-07 15:28:45 -07004861 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304862 * Scaling/fitting not supported in IF-ID mode in GEN9+
4863 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4864 * Once NV12 is enabled, handle it here while allocating scaler
4865 * for NV12.
4866 */
4867 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4868 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4869 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4870 return -EINVAL;
4871 }
4872
4873 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004874 * if plane is being disabled or scaler is no more required or force detach
4875 * - free scaler binded to this plane/crtc
4876 * - in order to do this, update crtc->scaler_usage
4877 *
4878 * Here scaler state in crtc_state is set free so that
4879 * scaler can be assigned to other user. Actual register
4880 * update to free the scaler is done in plane/panel-fit programming.
4881 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4882 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004883 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004884 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004885 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004886 scaler_state->scalers[*scaler_id].in_use = 0;
4887
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004888 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4889 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4890 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004891 scaler_state->scaler_users);
4892 *scaler_id = -1;
4893 }
4894 return 0;
4895 }
4896
Chandra Konduru77224cd2018-04-09 09:11:13 +05304897 if (plane_scaler_check && pixel_format == DRM_FORMAT_NV12 &&
Maarten Lankhorst5d794282018-05-12 03:03:14 +05304898 (src_h < SKL_MIN_YUV_420_SRC_H || src_w < SKL_MIN_YUV_420_SRC_W)) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05304899 DRM_DEBUG_KMS("NV12: src dimensions not met\n");
4900 return -EINVAL;
4901 }
4902
Chandra Kondurua1b22782015-04-07 15:28:45 -07004903 /* range checks */
4904 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
Nabendu Maiti323301a2018-03-23 10:24:18 -07004905 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4906 (IS_GEN11(dev_priv) &&
4907 (src_w > ICL_MAX_SRC_W || src_h > ICL_MAX_SRC_H ||
4908 dst_w > ICL_MAX_DST_W || dst_h > ICL_MAX_DST_H)) ||
4909 (!IS_GEN11(dev_priv) &&
4910 (src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4911 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H))) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004912 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004913 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004914 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004915 return -EINVAL;
4916 }
4917
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004918 /* mark this plane as a scaler user in crtc_state */
4919 scaler_state->scaler_users |= (1 << scaler_user);
4920 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4921 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4922 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4923 scaler_state->scaler_users);
4924
4925 return 0;
4926}
4927
4928/**
4929 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4930 *
4931 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004932 *
4933 * Return
4934 * 0 - scaler_usage updated successfully
4935 * error - requested scaling cannot be supported or other error condition
4936 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004937int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004938{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004939 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004940
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004941 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304942 &state->scaler_state.scaler_id,
4943 state->pipe_src_w, state->pipe_src_h,
4944 adjusted_mode->crtc_hdisplay,
4945 adjusted_mode->crtc_vdisplay, false, 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004946}
4947
4948/**
4949 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00004950 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004951 * @plane_state: atomic plane state to update
4952 *
4953 * Return
4954 * 0 - scaler_usage updated successfully
4955 * error - requested scaling cannot be supported or other error condition
4956 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004957static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4958 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004959{
4960
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004961 struct intel_plane *intel_plane =
4962 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004963 struct drm_framebuffer *fb = plane_state->base.fb;
4964 int ret;
4965
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004966 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004967
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004968 ret = skl_update_scaler(crtc_state, force_detach,
4969 drm_plane_index(&intel_plane->base),
4970 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004971 drm_rect_width(&plane_state->base.src) >> 16,
4972 drm_rect_height(&plane_state->base.src) >> 16,
4973 drm_rect_width(&plane_state->base.dst),
Chandra Konduru77224cd2018-04-09 09:11:13 +05304974 drm_rect_height(&plane_state->base.dst),
4975 fb ? true : false, fb ? fb->format->format : 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004976
4977 if (ret || plane_state->scaler_id < 0)
4978 return ret;
4979
Chandra Kondurua1b22782015-04-07 15:28:45 -07004980 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004981 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004982 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4983 intel_plane->base.base.id,
4984 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004985 return -EINVAL;
4986 }
4987
4988 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004989 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004990 case DRM_FORMAT_RGB565:
4991 case DRM_FORMAT_XBGR8888:
4992 case DRM_FORMAT_XRGB8888:
4993 case DRM_FORMAT_ABGR8888:
4994 case DRM_FORMAT_ARGB8888:
4995 case DRM_FORMAT_XRGB2101010:
4996 case DRM_FORMAT_XBGR2101010:
4997 case DRM_FORMAT_YUYV:
4998 case DRM_FORMAT_YVYU:
4999 case DRM_FORMAT_UYVY:
5000 case DRM_FORMAT_VYUY:
Chandra Konduru77224cd2018-04-09 09:11:13 +05305001 case DRM_FORMAT_NV12:
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005002 break;
5003 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03005004 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
5005 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02005006 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005007 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005008 }
5009
Chandra Kondurua1b22782015-04-07 15:28:45 -07005010 return 0;
5011}
5012
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005013static void skylake_scaler_disable(struct intel_crtc *crtc)
5014{
5015 int i;
5016
5017 for (i = 0; i < crtc->num_scalers; i++)
5018 skl_detach_scaler(crtc, i);
5019}
5020
5021static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005022{
5023 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005024 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005025 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005026 struct intel_crtc_scaler_state *scaler_state =
5027 &crtc->config->scaler_state;
5028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005029 if (crtc->config->pch_pfit.enabled) {
Ville Syrjälä0a599522018-05-21 21:56:13 +03005030 u16 uv_rgb_hphase, uv_rgb_vphase;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005031 int id;
5032
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02005033 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07005034 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005035
Ville Syrjälä0a599522018-05-21 21:56:13 +03005036 uv_rgb_hphase = skl_scaler_calc_phase(1, false);
5037 uv_rgb_vphase = skl_scaler_calc_phase(1, false);
5038
Chandra Kondurua1b22782015-04-07 15:28:45 -07005039 id = scaler_state->scaler_id;
5040 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
5041 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
Ville Syrjälä0a599522018-05-21 21:56:13 +03005042 I915_WRITE_FW(SKL_PS_VPHASE(pipe, id),
5043 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_vphase));
5044 I915_WRITE_FW(SKL_PS_HPHASE(pipe, id),
5045 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_hphase));
Chandra Kondurua1b22782015-04-07 15:28:45 -07005046 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
5047 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005048 }
5049}
5050
Jesse Barnesb074cec2013-04-25 12:55:02 -07005051static void ironlake_pfit_enable(struct intel_crtc *crtc)
5052{
5053 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005054 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07005055 int pipe = crtc->pipe;
5056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005057 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07005058 /* Force use of hard-coded filter coefficients
5059 * as some pre-programmed values are broken,
5060 * e.g. x201.
5061 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005062 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07005063 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
5064 PF_PIPE_SEL_IVB(pipe));
5065 else
5066 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005067 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
5068 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08005069 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005070}
5071
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005072void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005073{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005074 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03005075 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005076 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005077
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005078 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005079 return;
5080
Maarten Lankhorst307e4492016-03-23 14:33:28 +01005081 /*
5082 * We can only enable IPS after we enable a plane and wait for a vblank
5083 * This function is called from post_plane_update, which is run after
5084 * a vblank wait.
5085 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005086 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02005087
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005088 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005089 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03005090 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
5091 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005092 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005093 /* Quoting Art Runyan: "its not safe to expect any particular
5094 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08005095 * mailbox." Moreover, the mailbox may return a bogus state,
5096 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005097 */
5098 } else {
5099 I915_WRITE(IPS_CTL, IPS_ENABLE);
5100 /* The bit only becomes 1 in the next vblank, so this wait here
5101 * is essentially intel_wait_for_vblank. If we don't have this
5102 * and don't wait for vblanks until the end of crtc_enable, then
5103 * the HW state readout code will complain that the expected
5104 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01005105 if (intel_wait_for_register(dev_priv,
5106 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
5107 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005108 DRM_ERROR("Timed out waiting for IPS enable\n");
5109 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005110}
5111
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005112void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005113{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005114 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005115 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005116 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005117
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005118 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005119 return;
5120
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005121 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005122 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005123 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005124 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakacb3ef02018-09-05 13:00:05 +03005125 /*
5126 * Wait for PCODE to finish disabling IPS. The BSpec specified
5127 * 42ms timeout value leads to occasional timeouts so use 100ms
5128 * instead.
5129 */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01005130 if (intel_wait_for_register(dev_priv,
5131 IPS_CTL, IPS_ENABLE, 0,
Imre Deakacb3ef02018-09-05 13:00:05 +03005132 100))
Ben Widawsky23d0b132014-04-10 14:32:41 -07005133 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08005134 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005135 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005136 POSTING_READ(IPS_CTL);
5137 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005138
5139 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005140 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005141}
5142
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005143static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005144{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005145 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005146 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005147
5148 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005149 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005150 mutex_unlock(&dev->struct_mutex);
5151 }
5152
5153 /* Let userspace switch the overlay on again. In most cases userspace
5154 * has to recompute where to put it anyway.
5155 */
5156}
5157
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005158/**
5159 * intel_post_enable_primary - Perform operations after enabling primary plane
5160 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005161 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005162 *
5163 * Performs potentially sleeping operations that must be done after the primary
5164 * plane is enabled, such as updating FBC and IPS. Note that this may be
5165 * called due to an explicit primary plane update, or due to an implicit
5166 * re-enable that is caused when a sprite plane is updated to no longer
5167 * completely hide the primary plane.
5168 */
5169static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005170intel_post_enable_primary(struct drm_crtc *crtc,
5171 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005172{
5173 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005174 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5176 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005177
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005178 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005179 * Gen2 reports pipe underruns whenever all planes are disabled.
5180 * So don't enable underrun reporting before at least some planes
5181 * are enabled.
5182 * FIXME: Need to fix the logic to work when we turn off all planes
5183 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005184 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005185 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005186 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5187
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005188 /* Underruns don't always raise interrupts, so check manually. */
5189 intel_check_cpu_fifo_underruns(dev_priv);
5190 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005191}
5192
Ville Syrjälä2622a082016-03-09 19:07:26 +02005193/* FIXME get rid of this and use pre_plane_update */
5194static void
5195intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5196{
5197 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005198 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 int pipe = intel_crtc->pipe;
5201
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005202 /*
5203 * Gen2 reports pipe underruns whenever all planes are disabled.
5204 * So disable underrun reporting before all the planes get disabled.
5205 */
5206 if (IS_GEN2(dev_priv))
5207 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5208
5209 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005210
5211 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005212 * Vblank time updates from the shadow to live plane control register
5213 * are blocked if the memory self-refresh mode is active at that
5214 * moment. So to make sure the plane gets truly disabled, disable
5215 * first the self-refresh mode. The self-refresh enable bit in turn
5216 * will be checked/applied by the HW only at the next frame start
5217 * event which is after the vblank start event, so we need to have a
5218 * wait-for-vblank between disabling the plane and the pipe.
5219 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005220 if (HAS_GMCH_DISPLAY(dev_priv) &&
5221 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005222 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005223}
5224
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005225static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5226 const struct intel_crtc_state *new_crtc_state)
5227{
5228 if (!old_crtc_state->ips_enabled)
5229 return false;
5230
5231 if (needs_modeset(&new_crtc_state->base))
5232 return true;
5233
5234 return !new_crtc_state->ips_enabled;
5235}
5236
5237static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5238 const struct intel_crtc_state *new_crtc_state)
5239{
5240 if (!new_crtc_state->ips_enabled)
5241 return false;
5242
5243 if (needs_modeset(&new_crtc_state->base))
5244 return true;
5245
5246 /*
5247 * We can't read out IPS on broadwell, assume the worst and
5248 * forcibly enable IPS on the first fastset.
5249 */
5250 if (new_crtc_state->update_pipe &&
5251 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5252 return true;
5253
5254 return !old_crtc_state->ips_enabled;
5255}
5256
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305257static bool needs_nv12_wa(struct drm_i915_private *dev_priv,
5258 const struct intel_crtc_state *crtc_state)
5259{
5260 if (!crtc_state->nv12_planes)
5261 return false;
5262
5263 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
5264 return false;
5265
5266 if ((INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv)) ||
5267 IS_CANNONLAKE(dev_priv))
5268 return true;
5269
5270 return false;
5271}
5272
Daniel Vetter5a21b662016-05-24 17:13:53 +02005273static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5274{
5275 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05305276 struct drm_device *dev = crtc->base.dev;
5277 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005278 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5279 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005280 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5281 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005282 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005283 struct drm_plane_state *old_primary_state =
5284 drm_atomic_get_old_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005285
Chris Wilson5748b6a2016-08-04 16:32:38 +01005286 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005287
Daniel Vetter5a21b662016-05-24 17:13:53 +02005288 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005289 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005290
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005291 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5292 hsw_enable_ips(pipe_config);
5293
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005294 if (old_primary_state) {
5295 struct drm_plane_state *new_primary_state =
5296 drm_atomic_get_new_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005297
5298 intel_fbc_post_update(crtc);
5299
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005300 if (new_primary_state->visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005301 (needs_modeset(&pipe_config->base) ||
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005302 !old_primary_state->visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005303 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005304 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305305
5306 /* Display WA 827 */
5307 if (needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305308 !needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305309 skl_wa_clkgate(dev_priv, crtc->pipe, false);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305310 skl_wa_528(dev_priv, crtc->pipe, false);
5311 }
Daniel Vetter5a21b662016-05-24 17:13:53 +02005312}
5313
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005314static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5315 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005316{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005317 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005318 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005319 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005320 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5321 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005322 struct drm_plane_state *old_primary_state =
5323 drm_atomic_get_old_plane_state(old_state, primary);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005324 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005325 struct intel_atomic_state *old_intel_state =
5326 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005327
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005328 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5329 hsw_disable_ips(old_crtc_state);
5330
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005331 if (old_primary_state) {
5332 struct intel_plane_state *new_primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005333 intel_atomic_get_new_plane_state(old_intel_state,
5334 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005335
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005336 intel_fbc_pre_update(crtc, pipe_config, new_primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005337 /*
5338 * Gen2 reports pipe underruns whenever all planes are disabled.
5339 * So disable underrun reporting before all the planes get disabled.
5340 */
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005341 if (IS_GEN2(dev_priv) && old_primary_state->visible &&
5342 (modeset || !new_primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005343 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005344 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005345
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305346 /* Display WA 827 */
5347 if (!needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305348 needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305349 skl_wa_clkgate(dev_priv, crtc->pipe, true);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305350 skl_wa_528(dev_priv, crtc->pipe, true);
5351 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305352
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005353 /*
5354 * Vblank time updates from the shadow to live plane control register
5355 * are blocked if the memory self-refresh mode is active at that
5356 * moment. So to make sure the plane gets truly disabled, disable
5357 * first the self-refresh mode. The self-refresh enable bit in turn
5358 * will be checked/applied by the HW only at the next frame start
5359 * event which is after the vblank start event, so we need to have a
5360 * wait-for-vblank between disabling the plane and the pipe.
5361 */
5362 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5363 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5364 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005365
Matt Ropered4a6a72016-02-23 17:20:13 -08005366 /*
5367 * IVB workaround: must disable low power watermarks for at least
5368 * one frame before enabling scaling. LP watermarks can be re-enabled
5369 * when scaling is disabled.
5370 *
5371 * WaCxSRDisabledForSpriteScaling:ivb
5372 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005373 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005374 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005375
5376 /*
5377 * If we're doing a modeset, we're done. No need to do any pre-vblank
5378 * watermark programming here.
5379 */
5380 if (needs_modeset(&pipe_config->base))
5381 return;
5382
5383 /*
5384 * For platforms that support atomic watermarks, program the
5385 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5386 * will be the intermediate values that are safe for both pre- and
5387 * post- vblank; when vblank happens, the 'active' values will be set
5388 * to the final 'target' values and we'll do this again to get the
5389 * optimal watermarks. For gen9+ platforms, the values we program here
5390 * will be the final target values which will get automatically latched
5391 * at vblank time; no further programming will be necessary.
5392 *
5393 * If a platform hasn't been transitioned to atomic watermarks yet,
5394 * we'll continue to update watermarks the old way, if flags tell
5395 * us to.
5396 */
5397 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005398 dev_priv->display.initial_watermarks(old_intel_state,
5399 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005400 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005401 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005402}
5403
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005404static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005405{
5406 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005408 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005409 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005410
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005411 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005412
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005413 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005414 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005415
Daniel Vetterf99d7062014-06-19 16:01:59 +02005416 /*
5417 * FIXME: Once we grow proper nuclear flip support out of this we need
5418 * to compute the mask of flip planes precisely. For the time being
5419 * consider this a flip to a NULL plane.
5420 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005421 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005422}
5423
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005424static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005425 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005426 struct drm_atomic_state *old_state)
5427{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005428 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005429 struct drm_connector *conn;
5430 int i;
5431
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005432 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005433 struct intel_encoder *encoder =
5434 to_intel_encoder(conn_state->best_encoder);
5435
5436 if (conn_state->crtc != crtc)
5437 continue;
5438
5439 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005440 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005441 }
5442}
5443
5444static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005445 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005446 struct drm_atomic_state *old_state)
5447{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005448 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005449 struct drm_connector *conn;
5450 int i;
5451
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005452 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005453 struct intel_encoder *encoder =
5454 to_intel_encoder(conn_state->best_encoder);
5455
5456 if (conn_state->crtc != crtc)
5457 continue;
5458
5459 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005460 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005461 }
5462}
5463
5464static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005465 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005466 struct drm_atomic_state *old_state)
5467{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005468 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005469 struct drm_connector *conn;
5470 int i;
5471
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005472 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005473 struct intel_encoder *encoder =
5474 to_intel_encoder(conn_state->best_encoder);
5475
5476 if (conn_state->crtc != crtc)
5477 continue;
5478
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005479 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005480 intel_opregion_notify_encoder(encoder, true);
5481 }
5482}
5483
5484static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005485 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005486 struct drm_atomic_state *old_state)
5487{
5488 struct drm_connector_state *old_conn_state;
5489 struct drm_connector *conn;
5490 int i;
5491
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005492 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005493 struct intel_encoder *encoder =
5494 to_intel_encoder(old_conn_state->best_encoder);
5495
5496 if (old_conn_state->crtc != crtc)
5497 continue;
5498
5499 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005500 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005501 }
5502}
5503
5504static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005505 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005506 struct drm_atomic_state *old_state)
5507{
5508 struct drm_connector_state *old_conn_state;
5509 struct drm_connector *conn;
5510 int i;
5511
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005512 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005513 struct intel_encoder *encoder =
5514 to_intel_encoder(old_conn_state->best_encoder);
5515
5516 if (old_conn_state->crtc != crtc)
5517 continue;
5518
5519 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005520 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005521 }
5522}
5523
5524static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005525 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005526 struct drm_atomic_state *old_state)
5527{
5528 struct drm_connector_state *old_conn_state;
5529 struct drm_connector *conn;
5530 int i;
5531
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005532 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005533 struct intel_encoder *encoder =
5534 to_intel_encoder(old_conn_state->best_encoder);
5535
5536 if (old_conn_state->crtc != crtc)
5537 continue;
5538
5539 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005540 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005541 }
5542}
5543
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005544static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5545 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005546{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005547 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005548 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005549 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5551 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005552 struct intel_atomic_state *old_intel_state =
5553 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005554
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005555 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005556 return;
5557
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005558 /*
5559 * Sometimes spurious CPU pipe underruns happen during FDI
5560 * training, at least with VGA+HDMI cloning. Suppress them.
5561 *
5562 * On ILK we get an occasional spurious CPU pipe underruns
5563 * between eDP port A enable and vdd enable. Also PCH port
5564 * enable seems to result in the occasional CPU pipe underrun.
5565 *
5566 * Spurious PCH underruns also occur during PCH enabling.
5567 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005568 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5569 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005570
5571 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005572 intel_prepare_shared_dpll(intel_crtc);
5573
Ville Syrjälä37a56502016-06-22 21:57:04 +03005574 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305575 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005576
5577 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005578 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005579
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005580 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005581 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005582 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005583 }
5584
5585 ironlake_set_pipeconf(crtc);
5586
Jesse Barnesf67a5592011-01-05 10:31:48 -08005587 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005588
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005589 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005590
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005591 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005592 /* Note: FDI PLL enabling _must_ be done before we enable the
5593 * cpu pipes, hence this is separate from all the other fdi/pch
5594 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005595 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005596 } else {
5597 assert_fdi_tx_disabled(dev_priv, pipe);
5598 assert_fdi_rx_disabled(dev_priv, pipe);
5599 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005600
Jesse Barnesb074cec2013-04-25 12:55:02 -07005601 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005602
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005603 /*
5604 * On ILK+ LUT must be loaded before the pipe is running but with
5605 * clocks enabled
5606 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005607 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005608
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005609 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005610 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005611 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005612
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005613 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005614 ironlake_pch_enable(old_intel_state, pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005615
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005616 assert_vblank_disabled(crtc);
5617 drm_crtc_vblank_on(crtc);
5618
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005619 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005620
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005621 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005622 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005623
Ville Syrjäläea80a662018-05-24 22:04:05 +03005624 /*
5625 * Must wait for vblank to avoid spurious PCH FIFO underruns.
5626 * And a second vblank wait is needed at least on ILK with
5627 * some interlaced HDMI modes. Let's do the double wait always
5628 * in case there are more corner cases we don't know about.
5629 */
5630 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005631 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläea80a662018-05-24 22:04:05 +03005632 intel_wait_for_vblank(dev_priv, pipe);
5633 }
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005634 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005635 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005636}
5637
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005638/* IPS only exists on ULT machines and is tied to pipe A. */
5639static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5640{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005641 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005642}
5643
Imre Deaked69cd42017-10-02 10:55:57 +03005644static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5645 enum pipe pipe, bool apply)
5646{
5647 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5648 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5649
5650 if (apply)
5651 val |= mask;
5652 else
5653 val &= ~mask;
5654
5655 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5656}
5657
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005658static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5659{
5660 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5661 enum pipe pipe = crtc->pipe;
5662 uint32_t val;
5663
5664 val = MBUS_DBOX_BW_CREDIT(1) | MBUS_DBOX_A_CREDIT(2);
5665
5666 /* Program B credit equally to all pipes */
5667 val |= MBUS_DBOX_B_CREDIT(24 / INTEL_INFO(dev_priv)->num_pipes);
5668
5669 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5670}
5671
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005672static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5673 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005674{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005675 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005676 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005678 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005679 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005680 struct intel_atomic_state *old_intel_state =
5681 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005682 bool psl_clkgate_wa;
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305683 u32 pipe_chicken;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005684
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005685 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005686 return;
5687
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005688 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005689
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005690 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005691 intel_enable_shared_dpll(intel_crtc);
5692
Paulo Zanonic27e9172018-04-27 16:14:36 -07005693 if (INTEL_GEN(dev_priv) >= 11)
5694 icl_map_plls_to_ports(crtc, pipe_config, old_state);
5695
Paulo Zanonic8af5272018-05-02 14:58:51 -07005696 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5697
Ville Syrjälä37a56502016-06-22 21:57:04 +03005698 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305699 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005700
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005701 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005702 intel_set_pipe_timings(intel_crtc);
5703
Jani Nikulabc58be62016-03-18 17:05:39 +02005704 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005705
Jani Nikula4d1de972016-03-18 17:05:42 +02005706 if (cpu_transcoder != TRANSCODER_EDP &&
5707 !transcoder_is_dsi(cpu_transcoder)) {
5708 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005709 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005710 }
5711
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005712 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005713 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005714 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005715 }
5716
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005717 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005718 haswell_set_pipeconf(crtc);
5719
Jani Nikula391bf042016-03-18 17:05:40 +02005720 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005721
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005722 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005723
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005724 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005725
Imre Deaked69cd42017-10-02 10:55:57 +03005726 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5727 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5728 intel_crtc->config->pch_pfit.enabled;
5729 if (psl_clkgate_wa)
5730 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5731
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005732 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005733 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005734 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005735 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005736
5737 /*
5738 * On ILK+ LUT must be loaded before the pipe is running but with
5739 * clocks enabled
5740 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005741 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005742
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305743 /*
5744 * Display WA #1153: enable hardware to bypass the alpha math
5745 * and rounding for per-pixel values 00 and 0xff
5746 */
5747 if (INTEL_GEN(dev_priv) >= 11) {
5748 pipe_chicken = I915_READ(PIPE_CHICKEN(pipe));
5749 if (!(pipe_chicken & PER_PIXEL_ALPHA_BYPASS_EN))
5750 I915_WRITE_FW(PIPE_CHICKEN(pipe),
5751 pipe_chicken | PER_PIXEL_ALPHA_BYPASS_EN);
5752 }
5753
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005754 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005755 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005756 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005757
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005758 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005759 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005760
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005761 if (INTEL_GEN(dev_priv) >= 11)
5762 icl_pipe_mbus_enable(intel_crtc);
5763
Jani Nikula4d1de972016-03-18 17:05:42 +02005764 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005765 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005766 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005767
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005768 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005769 lpt_pch_enable(old_intel_state, pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005770
Ville Syrjälä00370712016-11-14 19:44:06 +02005771 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005772 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005773
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005774 assert_vblank_disabled(crtc);
5775 drm_crtc_vblank_on(crtc);
5776
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005777 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005778
Imre Deaked69cd42017-10-02 10:55:57 +03005779 if (psl_clkgate_wa) {
5780 intel_wait_for_vblank(dev_priv, pipe);
5781 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5782 }
5783
Paulo Zanonie4916942013-09-20 16:21:19 -03005784 /* If we change the relative order between pipe/planes enabling, we need
5785 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005786 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005787 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005788 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5789 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005790 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005791}
5792
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005793static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005794{
5795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005796 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005797 int pipe = crtc->pipe;
5798
5799 /* To avoid upsetting the power well on haswell only disable the pfit if
5800 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005801 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005802 I915_WRITE(PF_CTL(pipe), 0);
5803 I915_WRITE(PF_WIN_POS(pipe), 0);
5804 I915_WRITE(PF_WIN_SZ(pipe), 0);
5805 }
5806}
5807
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005808static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5809 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005810{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005811 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005812 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005813 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5815 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005816
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005817 /*
5818 * Sometimes spurious CPU pipe underruns happen when the
5819 * pipe is already disabled, but FDI RX/TX is still enabled.
5820 * Happens at least with VGA+HDMI cloning. Suppress them.
5821 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005822 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5823 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005824
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005825 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005826
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005827 drm_crtc_vblank_off(crtc);
5828 assert_vblank_disabled(crtc);
5829
Ville Syrjälä4972f702017-11-29 17:37:32 +02005830 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005831
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005832 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005833
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005834 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005835 ironlake_fdi_disable(crtc);
5836
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005837 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005838
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005839 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005840 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005841
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005842 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005843 i915_reg_t reg;
5844 u32 temp;
5845
Daniel Vetterd925c592013-06-05 13:34:04 +02005846 /* disable TRANS_DP_CTL */
5847 reg = TRANS_DP_CTL(pipe);
5848 temp = I915_READ(reg);
5849 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5850 TRANS_DP_PORT_SEL_MASK);
5851 temp |= TRANS_DP_PORT_SEL_NONE;
5852 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005853
Daniel Vetterd925c592013-06-05 13:34:04 +02005854 /* disable DPLL_SEL */
5855 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005856 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005857 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005858 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005859
Daniel Vetterd925c592013-06-05 13:34:04 +02005860 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005861 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005862
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005863 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005864 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005865}
5866
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005867static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5868 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005869{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005870 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005871 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Imre Deak24a28172018-06-13 20:07:06 +03005873 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005874
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005875 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005876
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005877 drm_crtc_vblank_off(crtc);
5878 assert_vblank_disabled(crtc);
5879
Jani Nikula4d1de972016-03-18 17:05:42 +02005880 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005881 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005882 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005883
Imre Deak24a28172018-06-13 20:07:06 +03005884 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
5885 intel_ddi_set_vc_payload_alloc(old_crtc_state, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005886
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005887 if (!transcoder_is_dsi(cpu_transcoder))
Clint Taylor90c3e212018-07-10 13:02:05 -07005888 intel_ddi_disable_transcoder_func(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005889
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005890 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005891 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005892 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005893 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005894
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005895 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanonic27e9172018-04-27 16:14:36 -07005896
5897 if (INTEL_GEN(dev_priv) >= 11)
5898 icl_unmap_plls_to_ports(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005899}
5900
Jesse Barnes2dd24552013-04-25 12:55:01 -07005901static void i9xx_pfit_enable(struct intel_crtc *crtc)
5902{
5903 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005904 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005905 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005906
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005907 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005908 return;
5909
Daniel Vetterc0b03412013-05-28 12:05:54 +02005910 /*
5911 * The panel fitter should only be adjusted whilst the pipe is disabled,
5912 * according to register description and PRM.
5913 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005914 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5915 assert_pipe_disabled(dev_priv, crtc->pipe);
5916
Jesse Barnesb074cec2013-04-25 12:55:02 -07005917 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5918 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005919
5920 /* Border color in case we don't scale up to the full screen. Black by
5921 * default, change to something else for debugging. */
5922 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005923}
5924
Paulo Zanoniac213c12018-05-21 17:25:37 -07005925bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port)
5926{
5927 if (IS_ICELAKE(dev_priv))
5928 return port >= PORT_C && port <= PORT_F;
5929
5930 return false;
5931}
5932
5933enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, enum port port)
5934{
5935 if (!intel_port_is_tc(dev_priv, port))
5936 return PORT_TC_NONE;
5937
5938 return port - PORT_C;
5939}
5940
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005941enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005942{
5943 switch (port) {
5944 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005945 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005946 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005947 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005948 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005949 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005950 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005951 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005952 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005953 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005954 case PORT_F:
5955 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005956 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005957 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005958 return POWER_DOMAIN_PORT_OTHER;
5959 }
5960}
5961
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005962static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5963 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005964{
5965 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005966 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005967 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5969 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005970 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005971 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005972
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005973 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005974 return 0;
5975
Imre Deak17bd6e62018-01-09 14:20:40 +02005976 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5977 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005978 if (crtc_state->pch_pfit.enabled ||
5979 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005980 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005981
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005982 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5983 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5984
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005985 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005986 }
Imre Deak319be8a2014-03-04 19:22:57 +02005987
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005988 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005989 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005990
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005991 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005992 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005993
Imre Deak77d22dc2014-03-05 16:20:52 +02005994 return mask;
5995}
5996
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005997static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005998modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5999 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006000{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006001 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6003 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006004 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006005
6006 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006007 intel_crtc->enabled_power_domains = new_domains =
6008 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006009
Daniel Vetter5a21b662016-05-24 17:13:53 +02006010 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006011
6012 for_each_power_domain(domain, domains)
6013 intel_display_power_get(dev_priv, domain);
6014
Daniel Vetter5a21b662016-05-24 17:13:53 +02006015 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006016}
6017
6018static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006019 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006020{
6021 enum intel_display_power_domain domain;
6022
6023 for_each_power_domain(domain, domains)
6024 intel_display_power_put(dev_priv, domain);
6025}
6026
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006027static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6028 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006029{
Ville Syrjäläff32c542017-03-02 19:14:57 +02006030 struct intel_atomic_state *old_intel_state =
6031 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006032 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006034 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006036 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006037
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006038 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006039 return;
6040
Ville Syrjälä37a56502016-06-22 21:57:04 +03006041 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306042 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006043
6044 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006045 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006046
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006047 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006048 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006049
6050 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6051 I915_WRITE(CHV_CANVAS(pipe), 0);
6052 }
6053
Daniel Vetter5b18e572014-04-24 23:55:06 +02006054 i9xx_set_pipeconf(intel_crtc);
6055
P Raviraj Sitaramc59d2da2018-09-10 19:57:14 +05306056 intel_color_set_csc(&pipe_config->base);
6057
Jesse Barnes89b667f2013-04-18 14:51:36 -07006058 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059
Daniel Vettera72e4c92014-09-30 10:56:47 +02006060 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006061
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006062 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006064 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006065 chv_prepare_pll(intel_crtc, intel_crtc->config);
6066 chv_enable_pll(intel_crtc, intel_crtc->config);
6067 } else {
6068 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6069 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006070 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006071
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006072 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006073
Jesse Barnes2dd24552013-04-25 12:55:01 -07006074 i9xx_pfit_enable(intel_crtc);
6075
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006076 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006077
Ville Syrjäläff32c542017-03-02 19:14:57 +02006078 dev_priv->display.initial_watermarks(old_intel_state,
6079 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006080 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006081
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006082 assert_vblank_disabled(crtc);
6083 drm_crtc_vblank_on(crtc);
6084
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006085 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006086}
6087
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006088static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6089{
6090 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006091 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006092
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006093 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6094 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006095}
6096
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006097static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6098 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006099{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006100 struct intel_atomic_state *old_intel_state =
6101 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006102 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006103 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006104 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006106 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006107
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006108 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006109 return;
6110
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006111 i9xx_set_pll_dividers(intel_crtc);
6112
Ville Syrjälä37a56502016-06-22 21:57:04 +03006113 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306114 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006115
6116 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006117 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006118
Daniel Vetter5b18e572014-04-24 23:55:06 +02006119 i9xx_set_pipeconf(intel_crtc);
6120
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006121 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006122
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006123 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006124 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006125
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006126 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006127
Ville Syrjälä939994d2017-09-13 17:08:56 +03006128 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02006129
Jesse Barnes2dd24552013-04-25 12:55:01 -07006130 i9xx_pfit_enable(intel_crtc);
6131
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006132 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006133
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006134 if (dev_priv->display.initial_watermarks != NULL)
6135 dev_priv->display.initial_watermarks(old_intel_state,
6136 intel_crtc->config);
6137 else
6138 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006139 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006140
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006141 assert_vblank_disabled(crtc);
6142 drm_crtc_vblank_on(crtc);
6143
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006144 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006145}
6146
Daniel Vetter87476d62013-04-11 16:29:06 +02006147static void i9xx_pfit_disable(struct intel_crtc *crtc)
6148{
6149 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006150 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006151
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006152 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006153 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006154
6155 assert_pipe_disabled(dev_priv, crtc->pipe);
6156
Chris Wilson43031782018-09-13 14:16:26 +01006157 DRM_DEBUG_KMS("disabling pfit, current: 0x%08x\n",
6158 I915_READ(PFIT_CONTROL));
Daniel Vetter328d8e82013-05-08 10:36:31 +02006159 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006160}
6161
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006162static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6163 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006164{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006165 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006166 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006167 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6169 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006170
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006171 /*
6172 * On gen2 planes are double buffered but the pipe isn't, so we must
6173 * wait for planes to fully turn off before disabling the pipe.
6174 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006175 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006176 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006177
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006178 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006179
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006180 drm_crtc_vblank_off(crtc);
6181 assert_vblank_disabled(crtc);
6182
Ville Syrjälä4972f702017-11-29 17:37:32 +02006183 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006184
Daniel Vetter87476d62013-04-11 16:29:06 +02006185 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006186
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006187 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006188
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006189 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006190 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006191 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006192 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006193 vlv_disable_pll(dev_priv, pipe);
6194 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006195 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006196 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006197
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006198 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006199
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006200 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006201 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006202
6203 if (!dev_priv->display.initial_watermarks)
6204 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03006205
6206 /* clock the pipe down to 640x480@60 to potentially save power */
6207 if (IS_I830(dev_priv))
6208 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006209}
6210
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006211static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
6212 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006213{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006214 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006216 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006217 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006218 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006219 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006220 struct drm_atomic_state *state;
6221 struct intel_crtc_state *crtc_state;
6222 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006223
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006224 if (!intel_crtc->active)
6225 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006226
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006227 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6228 const struct intel_plane_state *plane_state =
6229 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006230
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006231 if (plane_state->base.visible)
6232 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006233 }
6234
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006235 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006236 if (!state) {
6237 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6238 crtc->base.id, crtc->name);
6239 return;
6240 }
6241
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006242 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006243
6244 /* Everything's already locked, -EDEADLK can't happen. */
6245 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6246 ret = drm_atomic_add_affected_connectors(state, crtc);
6247
6248 WARN_ON(IS_ERR(crtc_state) || ret);
6249
6250 dev_priv->display.crtc_disable(crtc_state, state);
6251
Chris Wilson08536952016-10-14 13:18:18 +01006252 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006253
Ville Syrjälä78108b72016-05-27 20:59:19 +03006254 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6255 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006256
6257 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6258 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006259 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006260 crtc->enabled = false;
6261 crtc->state->connector_mask = 0;
6262 crtc->state->encoder_mask = 0;
6263
6264 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6265 encoder->base.crtc = NULL;
6266
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006267 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006268 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006269 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006270
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006271 domains = intel_crtc->enabled_power_domains;
6272 for_each_power_domain(domain, domains)
6273 intel_display_power_put(dev_priv, domain);
6274 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006275
6276 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006277 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006278 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006279}
6280
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006281/*
6282 * turn all crtc's off, but do not adjust state
6283 * This has to be paired with a call to intel_modeset_setup_hw_state.
6284 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006285int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006286{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006287 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006288 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006289 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006290
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006291 state = drm_atomic_helper_suspend(dev);
6292 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006293 if (ret)
6294 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006295 else
6296 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006297 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006298}
6299
Chris Wilsonea5b2132010-08-04 13:50:23 +01006300void intel_encoder_destroy(struct drm_encoder *encoder)
6301{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006302 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006303
Chris Wilsonea5b2132010-08-04 13:50:23 +01006304 drm_encoder_cleanup(encoder);
6305 kfree(intel_encoder);
6306}
6307
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006308/* Cross check the actual hw state with our own modeset state tracking (and it's
6309 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006310static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6311 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006313 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006314
6315 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6316 connector->base.base.id,
6317 connector->base.name);
6318
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006319 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006320 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006321
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006322 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006325 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006327
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006328 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006329 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006330
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006331 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006332 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006333
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006334 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006335 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006336
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006337 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006338 "attached encoder crtc differs from connector crtc\n");
6339 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006340 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006341 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006342 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006343 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006344 }
6345}
6346
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006347int intel_connector_init(struct intel_connector *connector)
6348{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006349 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006350
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006351 /*
6352 * Allocate enough memory to hold intel_digital_connector_state,
6353 * This might be a few bytes too many, but for connectors that don't
6354 * need it we'll free the state and allocate a smaller one on the first
6355 * succesful commit anyway.
6356 */
6357 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6358 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006359 return -ENOMEM;
6360
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006361 __drm_atomic_helper_connector_reset(&connector->base,
6362 &conn_state->base);
6363
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006364 return 0;
6365}
6366
6367struct intel_connector *intel_connector_alloc(void)
6368{
6369 struct intel_connector *connector;
6370
6371 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6372 if (!connector)
6373 return NULL;
6374
6375 if (intel_connector_init(connector) < 0) {
6376 kfree(connector);
6377 return NULL;
6378 }
6379
6380 return connector;
6381}
6382
James Ausmus091a4f92017-10-13 11:01:44 -07006383/*
6384 * Free the bits allocated by intel_connector_alloc.
6385 * This should only be used after intel_connector_alloc has returned
6386 * successfully, and before drm_connector_init returns successfully.
6387 * Otherwise the destroy callbacks for the connector and the state should
6388 * take care of proper cleanup/free
6389 */
6390void intel_connector_free(struct intel_connector *connector)
6391{
6392 kfree(to_intel_digital_connector_state(connector->base.state));
6393 kfree(connector);
6394}
6395
Daniel Vetterf0947c32012-07-02 13:10:34 +02006396/* Simple connector->get_hw_state implementation for encoders that support only
6397 * one connector and no cloning and hence the encoder state determines the state
6398 * of the connector. */
6399bool intel_connector_get_hw_state(struct intel_connector *connector)
6400{
Daniel Vetter24929352012-07-02 20:28:59 +02006401 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006402 struct intel_encoder *encoder = connector->encoder;
6403
6404 return encoder->get_hw_state(encoder, &pipe);
6405}
6406
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006407static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006408{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006409 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6410 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006411
6412 return 0;
6413}
6414
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006416 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006417{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006418 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006419 struct drm_atomic_state *state = pipe_config->base.state;
6420 struct intel_crtc *other_crtc;
6421 struct intel_crtc_state *other_crtc_state;
6422
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006423 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6424 pipe_name(pipe), pipe_config->fdi_lanes);
6425 if (pipe_config->fdi_lanes > 4) {
6426 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6427 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 }
6430
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006431 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006432 if (pipe_config->fdi_lanes > 2) {
6433 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6434 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006435 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006436 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006437 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006438 }
6439 }
6440
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006441 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006442 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006443
6444 /* Ivybridge 3 pipe is really complicated */
6445 switch (pipe) {
6446 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006447 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006448 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006449 if (pipe_config->fdi_lanes <= 2)
6450 return 0;
6451
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006452 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006453 other_crtc_state =
6454 intel_atomic_get_crtc_state(state, other_crtc);
6455 if (IS_ERR(other_crtc_state))
6456 return PTR_ERR(other_crtc_state);
6457
6458 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006459 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6460 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006462 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006464 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006465 if (pipe_config->fdi_lanes > 2) {
6466 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6467 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006469 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006470
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006471 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006472 other_crtc_state =
6473 intel_atomic_get_crtc_state(state, other_crtc);
6474 if (IS_ERR(other_crtc_state))
6475 return PTR_ERR(other_crtc_state);
6476
6477 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006479 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006480 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006481 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006482 default:
6483 BUG();
6484 }
6485}
6486
Daniel Vettere29c22c2013-02-21 00:00:16 +01006487#define RETRY 1
6488static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006489 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006490{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006492 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006493 int lane, link_bw, fdi_dotclock, ret;
6494 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006495
Daniel Vettere29c22c2013-02-21 00:00:16 +01006496retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006497 /* FDI is a binary signal running at ~2.7GHz, encoding
6498 * each output octet as 10 bits. The actual frequency
6499 * is stored as a divider into a 100MHz clock, and the
6500 * mode pixel clock is stored in units of 1KHz.
6501 * Hence the bw of each lane in terms of the mode signal
6502 * is:
6503 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006504 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006505
Damien Lespiau241bfc32013-09-25 16:45:37 +01006506 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006507
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006508 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006509 pipe_config->pipe_bpp);
6510
6511 pipe_config->fdi_lanes = lane;
6512
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006513 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006514 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006516 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006517 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006518 pipe_config->pipe_bpp -= 2*3;
6519 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6520 pipe_config->pipe_bpp);
6521 needs_recompute = true;
6522 pipe_config->bw_constrained = true;
6523
6524 goto retry;
6525 }
6526
6527 if (needs_recompute)
6528 return RETRY;
6529
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006530 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006531}
6532
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006533bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006534{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006535 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6536 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6537
6538 /* IPS only exists on ULT machines and is tied to pipe A. */
6539 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006540 return false;
6541
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006542 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006543 return false;
6544
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006545 if (crtc_state->pipe_bpp > 24)
6546 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006547
6548 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006549 * We compare against max which means we must take
6550 * the increased cdclk requirement into account when
6551 * calculating the new cdclk.
6552 *
6553 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006554 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006555 if (IS_BROADWELL(dev_priv) &&
6556 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6557 return false;
6558
6559 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006560}
6561
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006562static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006563{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006564 struct drm_i915_private *dev_priv =
6565 to_i915(crtc_state->base.crtc->dev);
6566 struct intel_atomic_state *intel_state =
6567 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006568
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006569 if (!hsw_crtc_state_ips_capable(crtc_state))
6570 return false;
6571
6572 if (crtc_state->ips_force_disable)
6573 return false;
6574
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006575 /* IPS should be fine as long as at least one plane is enabled. */
6576 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006577 return false;
6578
6579 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6580 if (IS_BROADWELL(dev_priv) &&
6581 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6582 return false;
6583
6584 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006585}
6586
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006587static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6588{
6589 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6590
6591 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006592 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006593 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6594}
6595
Ville Syrjäläceb99322017-01-20 20:22:05 +02006596static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6597{
6598 uint32_t pixel_rate;
6599
6600 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6601
6602 /*
6603 * We only use IF-ID interlacing. If we ever use
6604 * PF-ID we'll need to adjust the pixel_rate here.
6605 */
6606
6607 if (pipe_config->pch_pfit.enabled) {
6608 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6609 uint32_t pfit_size = pipe_config->pch_pfit.size;
6610
6611 pipe_w = pipe_config->pipe_src_w;
6612 pipe_h = pipe_config->pipe_src_h;
6613
6614 pfit_w = (pfit_size >> 16) & 0xFFFF;
6615 pfit_h = pfit_size & 0xFFFF;
6616 if (pipe_w < pfit_w)
6617 pipe_w = pfit_w;
6618 if (pipe_h < pfit_h)
6619 pipe_h = pfit_h;
6620
6621 if (WARN_ON(!pfit_w || !pfit_h))
6622 return pixel_rate;
6623
6624 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6625 pfit_w * pfit_h);
6626 }
6627
6628 return pixel_rate;
6629}
6630
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006631static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6632{
6633 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6634
6635 if (HAS_GMCH_DISPLAY(dev_priv))
6636 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6637 crtc_state->pixel_rate =
6638 crtc_state->base.adjusted_mode.crtc_clock;
6639 else
6640 crtc_state->pixel_rate =
6641 ilk_pipe_pixel_rate(crtc_state);
6642}
6643
Daniel Vettera43f6e02013-06-07 23:10:32 +02006644static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006645 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006646{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006647 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006648 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006649 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006650 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006651
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006652 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006653 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006654
6655 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006656 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006657 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006658 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006659 if (intel_crtc_supports_double_wide(crtc) &&
6660 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006661 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006662 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006663 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006664 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006665
Ville Syrjäläf3261152016-05-24 21:34:18 +03006666 if (adjusted_mode->crtc_clock > clock_limit) {
6667 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6668 adjusted_mode->crtc_clock, clock_limit,
6669 yesno(pipe_config->double_wide));
6670 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006671 }
Chris Wilson89749352010-09-12 18:25:19 +01006672
Shashank Sharma25edf912017-07-21 20:55:07 +05306673 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6674 /*
6675 * There is only one pipe CSC unit per pipe, and we need that
6676 * for output conversion from RGB->YCBCR. So if CTM is already
6677 * applied we can't support YCBCR420 output.
6678 */
6679 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6680 return -EINVAL;
6681 }
6682
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006683 /*
6684 * Pipe horizontal size must be even in:
6685 * - DVO ganged mode
6686 * - LVDS dual channel mode
6687 * - Double wide pipe
6688 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006689 if (pipe_config->pipe_src_w & 1) {
6690 if (pipe_config->double_wide) {
6691 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6692 return -EINVAL;
6693 }
6694
6695 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6696 intel_is_dual_link_lvds(dev)) {
6697 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6698 return -EINVAL;
6699 }
6700 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006701
Damien Lespiau8693a822013-05-03 18:48:11 +01006702 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6703 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006704 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006705 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006706 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006707 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006708
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006709 intel_crtc_compute_pixel_rate(pipe_config);
6710
Daniel Vetter877d48d2013-04-19 11:24:43 +02006711 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006712 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006713
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006714 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006715}
6716
Zhenyu Wang2c072452009-06-05 15:38:42 +08006717static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006718intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006719{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006720 while (*num > DATA_LINK_M_N_MASK ||
6721 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006722 *num >>= 1;
6723 *den >>= 1;
6724 }
6725}
6726
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006727static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006728 uint32_t *ret_m, uint32_t *ret_n,
6729 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006730{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006731 /*
6732 * Reduce M/N as much as possible without loss in precision. Several DP
6733 * dongles in particular seem to be fussy about too large *link* M/N
6734 * values. The passed in values are more likely to have the least
6735 * significant bits zero than M after rounding below, so do this first.
6736 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006737 if (reduce_m_n) {
6738 while ((m & 1) == 0 && (n & 1) == 0) {
6739 m >>= 1;
6740 n >>= 1;
6741 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006742 }
6743
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006744 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6745 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6746 intel_reduce_m_n_ratio(ret_m, ret_n);
6747}
6748
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006749void
6750intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6751 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006752 struct intel_link_m_n *m_n,
6753 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006754{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006755 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006756
6757 compute_m_n(bits_per_pixel * pixel_clock,
6758 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006759 &m_n->gmch_m, &m_n->gmch_n,
6760 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006761
6762 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006763 &m_n->link_m, &m_n->link_n,
6764 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006765}
6766
Chris Wilsona7615032011-01-12 17:04:08 +00006767static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6768{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006769 if (i915_modparams.panel_use_ssc >= 0)
6770 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006771 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006772 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006773}
6774
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006775static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006776{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006777 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006778}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006779
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006780static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6781{
6782 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006783}
6784
Daniel Vetterf47709a2013-03-28 10:42:02 +01006785static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006786 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006787 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006788{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006789 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006790 u32 fp, fp2 = 0;
6791
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006792 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006793 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006794 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006795 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006796 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006797 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006798 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006799 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006800 }
6801
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006802 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006803
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006804 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006805 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006806 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006807 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006808 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006809 }
6810}
6811
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006812static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6813 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006814{
6815 u32 reg_val;
6816
6817 /*
6818 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6819 * and set it to a reasonable value instead.
6820 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006821 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006822 reg_val &= 0xffffff00;
6823 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006824 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006825
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006826 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006827 reg_val &= 0x00ffffff;
6828 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006829 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006830
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006831 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006832 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006833 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006834
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006835 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006836 reg_val &= 0x00ffffff;
6837 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006838 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006839}
6840
Daniel Vetterb5518422013-05-03 11:49:48 +02006841static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6842 struct intel_link_m_n *m_n)
6843{
6844 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006845 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006846 int pipe = crtc->pipe;
6847
Daniel Vettere3b95f12013-05-03 11:49:49 +02006848 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6849 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6850 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6851 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006852}
6853
6854static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006855 struct intel_link_m_n *m_n,
6856 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006857{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006858 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006859 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006860 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006861
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006862 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006863 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6864 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6865 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6866 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006867 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6868 * for gen < 8) and if DRRS is supported (to make sure the
6869 * registers are not unnecessarily accessed).
6870 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006871 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6872 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006873 I915_WRITE(PIPE_DATA_M2(transcoder),
6874 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6875 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6876 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6877 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6878 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006879 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006880 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6881 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6882 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6883 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006884 }
6885}
6886
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306887void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006888{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306889 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6890
6891 if (m_n == M1_N1) {
6892 dp_m_n = &crtc->config->dp_m_n;
6893 dp_m2_n2 = &crtc->config->dp_m2_n2;
6894 } else if (m_n == M2_N2) {
6895
6896 /*
6897 * M2_N2 registers are not supported. Hence m2_n2 divider value
6898 * needs to be programmed into M1_N1.
6899 */
6900 dp_m_n = &crtc->config->dp_m2_n2;
6901 } else {
6902 DRM_ERROR("Unsupported divider value\n");
6903 return;
6904 }
6905
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006906 if (crtc->config->has_pch_encoder)
6907 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006908 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306909 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006910}
6911
Daniel Vetter251ac862015-06-18 10:30:24 +02006912static void vlv_compute_dpll(struct intel_crtc *crtc,
6913 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006914{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006915 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006916 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006917 if (crtc->pipe != PIPE_A)
6918 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006919
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006920 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006921 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006922 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6923 DPLL_EXT_BUFFER_ENABLE_VLV;
6924
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006925 pipe_config->dpll_hw_state.dpll_md =
6926 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6927}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006928
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006929static void chv_compute_dpll(struct intel_crtc *crtc,
6930 struct intel_crtc_state *pipe_config)
6931{
6932 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006933 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006934 if (crtc->pipe != PIPE_A)
6935 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6936
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006937 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006938 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006939 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6940
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006941 pipe_config->dpll_hw_state.dpll_md =
6942 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006943}
6944
Ville Syrjäläd288f652014-10-28 13:20:22 +02006945static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006946 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006947{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006948 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006949 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006950 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006951 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006952 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006953 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006954
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006955 /* Enable Refclk */
6956 I915_WRITE(DPLL(pipe),
6957 pipe_config->dpll_hw_state.dpll &
6958 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6959
6960 /* No need to actually set up the DPLL with DSI */
6961 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6962 return;
6963
Ville Syrjäläa5805162015-05-26 20:42:30 +03006964 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006965
Ville Syrjäläd288f652014-10-28 13:20:22 +02006966 bestn = pipe_config->dpll.n;
6967 bestm1 = pipe_config->dpll.m1;
6968 bestm2 = pipe_config->dpll.m2;
6969 bestp1 = pipe_config->dpll.p1;
6970 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006971
Jesse Barnes89b667f2013-04-18 14:51:36 -07006972 /* See eDP HDMI DPIO driver vbios notes doc */
6973
6974 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006975 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006976 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006977
6978 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006980
6981 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006982 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006983 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006984 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006985
6986 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006987 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006988
6989 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006990 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6991 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6992 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006993 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006994
6995 /*
6996 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6997 * but we don't support that).
6998 * Note: don't use the DAC post divider as it seems unstable.
6999 */
7000 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007001 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007002
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007003 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007004 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007005
Jesse Barnes89b667f2013-04-18 14:51:36 -07007006 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007007 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007008 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7009 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007010 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007011 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007012 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007013 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007014 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007015
Ville Syrjälä37a56502016-06-22 21:57:04 +03007016 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007017 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007018 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007019 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007020 0x0df40000);
7021 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007022 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007023 0x0df70000);
7024 } else { /* HDMI or VGA */
7025 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007026 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007027 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007028 0x0df70000);
7029 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007030 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007031 0x0df40000);
7032 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007033
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007034 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007035 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007036 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007037 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007038 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007039
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007040 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007041 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007042}
7043
Ville Syrjäläd288f652014-10-28 13:20:22 +02007044static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007045 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007046{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007047 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007048 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007049 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007050 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307051 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007052 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307053 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307054 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007055
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007056 /* Enable Refclk and SSC */
7057 I915_WRITE(DPLL(pipe),
7058 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7059
7060 /* No need to actually set up the DPLL with DSI */
7061 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7062 return;
7063
Ville Syrjäläd288f652014-10-28 13:20:22 +02007064 bestn = pipe_config->dpll.n;
7065 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7066 bestm1 = pipe_config->dpll.m1;
7067 bestm2 = pipe_config->dpll.m2 >> 22;
7068 bestp1 = pipe_config->dpll.p1;
7069 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307070 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307071 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307072 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007073
Ville Syrjäläa5805162015-05-26 20:42:30 +03007074 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007075
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007076 /* p1 and p2 divider */
7077 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7078 5 << DPIO_CHV_S1_DIV_SHIFT |
7079 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7080 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7081 1 << DPIO_CHV_K_DIV_SHIFT);
7082
7083 /* Feedback post-divider - m2 */
7084 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7085
7086 /* Feedback refclk divider - n and m1 */
7087 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7088 DPIO_CHV_M1_DIV_BY_2 |
7089 1 << DPIO_CHV_N_DIV_SHIFT);
7090
7091 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007092 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007093
7094 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307095 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7096 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7097 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7098 if (bestm2_frac)
7099 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7100 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007101
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307102 /* Program digital lock detect threshold */
7103 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7104 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7105 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7106 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7107 if (!bestm2_frac)
7108 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7109 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7110
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007111 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307112 if (vco == 5400000) {
7113 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7114 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7115 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7116 tribuf_calcntr = 0x9;
7117 } else if (vco <= 6200000) {
7118 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7119 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7120 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7121 tribuf_calcntr = 0x9;
7122 } else if (vco <= 6480000) {
7123 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7124 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7125 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7126 tribuf_calcntr = 0x8;
7127 } else {
7128 /* Not supported. Apply the same limits as in the max case */
7129 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7130 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7131 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7132 tribuf_calcntr = 0;
7133 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007134 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7135
Ville Syrjälä968040b2015-03-11 22:52:08 +02007136 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307137 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7138 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7139 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7140
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007141 /* AFC Recal */
7142 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7143 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7144 DPIO_AFC_RECAL);
7145
Ville Syrjäläa5805162015-05-26 20:42:30 +03007146 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007147}
7148
Ville Syrjäläd288f652014-10-28 13:20:22 +02007149/**
7150 * vlv_force_pll_on - forcibly enable just the PLL
7151 * @dev_priv: i915 private structure
7152 * @pipe: pipe PLL to enable
7153 * @dpll: PLL configuration
7154 *
7155 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7156 * in cases where we need the PLL enabled even when @pipe is not going to
7157 * be enabled.
7158 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007159int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007160 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007161{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007162 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007163 struct intel_crtc_state *pipe_config;
7164
7165 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7166 if (!pipe_config)
7167 return -ENOMEM;
7168
7169 pipe_config->base.crtc = &crtc->base;
7170 pipe_config->pixel_multiplier = 1;
7171 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007172
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007173 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007174 chv_compute_dpll(crtc, pipe_config);
7175 chv_prepare_pll(crtc, pipe_config);
7176 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007177 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007178 vlv_compute_dpll(crtc, pipe_config);
7179 vlv_prepare_pll(crtc, pipe_config);
7180 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007181 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007182
7183 kfree(pipe_config);
7184
7185 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007186}
7187
7188/**
7189 * vlv_force_pll_off - forcibly disable just the PLL
7190 * @dev_priv: i915 private structure
7191 * @pipe: pipe PLL to disable
7192 *
7193 * Disable the PLL for @pipe. To be used in cases where we need
7194 * the PLL enabled even when @pipe is not going to be enabled.
7195 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007196void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007197{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007198 if (IS_CHERRYVIEW(dev_priv))
7199 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007200 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007201 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007202}
7203
Daniel Vetter251ac862015-06-18 10:30:24 +02007204static void i9xx_compute_dpll(struct intel_crtc *crtc,
7205 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007206 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007207{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007208 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007209 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007210 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007211
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007212 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307213
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007214 dpll = DPLL_VGA_MODE_DIS;
7215
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007216 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007217 dpll |= DPLLB_MODE_LVDS;
7218 else
7219 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007220
Jani Nikula73f67aa2016-12-07 22:48:09 +02007221 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7222 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007223 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007224 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007225 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007226
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007227 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7228 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007229 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007230
Ville Syrjälä37a56502016-06-22 21:57:04 +03007231 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007232 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007233
7234 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007235 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007236 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7237 else {
7238 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007239 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007240 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7241 }
7242 switch (clock->p2) {
7243 case 5:
7244 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7245 break;
7246 case 7:
7247 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7248 break;
7249 case 10:
7250 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7251 break;
7252 case 14:
7253 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7254 break;
7255 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007256 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007257 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7258
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007259 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007260 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007261 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007262 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007263 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7264 else
7265 dpll |= PLL_REF_INPUT_DREFCLK;
7266
7267 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007268 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007269
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007270 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007271 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007272 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007273 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007274 }
7275}
7276
Daniel Vetter251ac862015-06-18 10:30:24 +02007277static void i8xx_compute_dpll(struct intel_crtc *crtc,
7278 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007279 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007280{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007281 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007282 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007283 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007284 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007285
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007286 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307287
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007288 dpll = DPLL_VGA_MODE_DIS;
7289
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007290 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007291 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7292 } else {
7293 if (clock->p1 == 2)
7294 dpll |= PLL_P1_DIVIDE_BY_TWO;
7295 else
7296 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7297 if (clock->p2 == 4)
7298 dpll |= PLL_P2_DIVIDE_BY_4;
7299 }
7300
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007301 if (!IS_I830(dev_priv) &&
7302 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007303 dpll |= DPLL_DVO_2X_MODE;
7304
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007305 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007306 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007307 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7308 else
7309 dpll |= PLL_REF_INPUT_DREFCLK;
7310
7311 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007312 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007313}
7314
Daniel Vetter8a654f32013-06-01 17:16:22 +02007315static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007316{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007317 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007318 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007319 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007320 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007321 uint32_t crtc_vtotal, crtc_vblank_end;
7322 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007323
7324 /* We need to be careful not to changed the adjusted mode, for otherwise
7325 * the hw state checker will get angry at the mismatch. */
7326 crtc_vtotal = adjusted_mode->crtc_vtotal;
7327 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007328
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007329 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007330 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007331 crtc_vtotal -= 1;
7332 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007333
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007334 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007335 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7336 else
7337 vsyncshift = adjusted_mode->crtc_hsync_start -
7338 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007339 if (vsyncshift < 0)
7340 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007341 }
7342
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007343 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007344 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007345
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007346 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007347 (adjusted_mode->crtc_hdisplay - 1) |
7348 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007349 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007350 (adjusted_mode->crtc_hblank_start - 1) |
7351 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007352 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007353 (adjusted_mode->crtc_hsync_start - 1) |
7354 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7355
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007356 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007357 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007358 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007359 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007360 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007361 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007362 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007363 (adjusted_mode->crtc_vsync_start - 1) |
7364 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7365
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007366 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7367 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7368 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7369 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007370 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007371 (pipe == PIPE_B || pipe == PIPE_C))
7372 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7373
Jani Nikulabc58be62016-03-18 17:05:39 +02007374}
7375
7376static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7377{
7378 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007379 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007380 enum pipe pipe = intel_crtc->pipe;
7381
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007382 /* pipesrc controls the size that is scaled from, which should
7383 * always be the user's requested size.
7384 */
7385 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007386 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7387 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007388}
7389
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007390static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007391 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007392{
7393 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007394 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007395 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7396 uint32_t tmp;
7397
7398 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007399 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7400 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007401 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007402 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7403 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007404 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007405 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7406 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007407
7408 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007409 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7410 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007411 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007412 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7413 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007414 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007415 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7416 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007417
7418 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007419 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7420 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7421 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007422 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007423}
7424
7425static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7426 struct intel_crtc_state *pipe_config)
7427{
7428 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007429 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007430 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007431
7432 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007433 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7434 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7435
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007436 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7437 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007438}
7439
Daniel Vetterf6a83282014-02-11 15:28:57 -08007440void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007441 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007442{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007443 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7444 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7445 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7446 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007447
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007448 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7449 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7450 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7451 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007452
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007453 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007454 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007455
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007456 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007457
7458 mode->hsync = drm_mode_hsync(mode);
7459 mode->vrefresh = drm_mode_vrefresh(mode);
7460 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007461}
7462
Daniel Vetter84b046f2013-02-19 18:48:54 +01007463static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7464{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007465 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007466 uint32_t pipeconf;
7467
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007468 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007469
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007470 /* we keep both pipes enabled on 830 */
7471 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007472 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007473
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007474 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007475 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007476
Daniel Vetterff9ce462013-04-24 14:57:17 +02007477 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007478 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7479 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007480 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007481 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007482 pipeconf |= PIPECONF_DITHER_EN |
7483 PIPECONF_DITHER_TYPE_SP;
7484
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007485 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007486 case 18:
7487 pipeconf |= PIPECONF_6BPC;
7488 break;
7489 case 24:
7490 pipeconf |= PIPECONF_8BPC;
7491 break;
7492 case 30:
7493 pipeconf |= PIPECONF_10BPC;
7494 break;
7495 default:
7496 /* Case prevented by intel_choose_pipe_bpp_dither. */
7497 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007498 }
7499 }
7500
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007501 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007502 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007503 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007504 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7505 else
7506 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7507 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007508 pipeconf |= PIPECONF_PROGRESSIVE;
7509
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007510 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007511 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007512 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007513
Daniel Vetter84b046f2013-02-19 18:48:54 +01007514 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7515 POSTING_READ(PIPECONF(intel_crtc->pipe));
7516}
7517
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007518static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7519 struct intel_crtc_state *crtc_state)
7520{
7521 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007522 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007523 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007524 int refclk = 48000;
7525
7526 memset(&crtc_state->dpll_hw_state, 0,
7527 sizeof(crtc_state->dpll_hw_state));
7528
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007529 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007530 if (intel_panel_use_ssc(dev_priv)) {
7531 refclk = dev_priv->vbt.lvds_ssc_freq;
7532 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7533 }
7534
7535 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007536 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007537 limit = &intel_limits_i8xx_dvo;
7538 } else {
7539 limit = &intel_limits_i8xx_dac;
7540 }
7541
7542 if (!crtc_state->clock_set &&
7543 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7544 refclk, NULL, &crtc_state->dpll)) {
7545 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7546 return -EINVAL;
7547 }
7548
7549 i8xx_compute_dpll(crtc, crtc_state, NULL);
7550
7551 return 0;
7552}
7553
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007554static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7555 struct intel_crtc_state *crtc_state)
7556{
7557 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007558 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007559 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007560 int refclk = 96000;
7561
7562 memset(&crtc_state->dpll_hw_state, 0,
7563 sizeof(crtc_state->dpll_hw_state));
7564
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007565 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007566 if (intel_panel_use_ssc(dev_priv)) {
7567 refclk = dev_priv->vbt.lvds_ssc_freq;
7568 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7569 }
7570
7571 if (intel_is_dual_link_lvds(dev))
7572 limit = &intel_limits_g4x_dual_channel_lvds;
7573 else
7574 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007575 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7576 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007577 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007578 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007579 limit = &intel_limits_g4x_sdvo;
7580 } else {
7581 /* The option is for other outputs */
7582 limit = &intel_limits_i9xx_sdvo;
7583 }
7584
7585 if (!crtc_state->clock_set &&
7586 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7587 refclk, NULL, &crtc_state->dpll)) {
7588 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7589 return -EINVAL;
7590 }
7591
7592 i9xx_compute_dpll(crtc, crtc_state, NULL);
7593
7594 return 0;
7595}
7596
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007597static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7598 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007599{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007600 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007601 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007602 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007603 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007604
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007605 memset(&crtc_state->dpll_hw_state, 0,
7606 sizeof(crtc_state->dpll_hw_state));
7607
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007608 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007609 if (intel_panel_use_ssc(dev_priv)) {
7610 refclk = dev_priv->vbt.lvds_ssc_freq;
7611 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7612 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007613
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007614 limit = &intel_limits_pineview_lvds;
7615 } else {
7616 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007617 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007618
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007619 if (!crtc_state->clock_set &&
7620 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7621 refclk, NULL, &crtc_state->dpll)) {
7622 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7623 return -EINVAL;
7624 }
7625
7626 i9xx_compute_dpll(crtc, crtc_state, NULL);
7627
7628 return 0;
7629}
7630
7631static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7632 struct intel_crtc_state *crtc_state)
7633{
7634 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007635 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007636 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007637 int refclk = 96000;
7638
7639 memset(&crtc_state->dpll_hw_state, 0,
7640 sizeof(crtc_state->dpll_hw_state));
7641
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007642 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007643 if (intel_panel_use_ssc(dev_priv)) {
7644 refclk = dev_priv->vbt.lvds_ssc_freq;
7645 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007646 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007647
7648 limit = &intel_limits_i9xx_lvds;
7649 } else {
7650 limit = &intel_limits_i9xx_sdvo;
7651 }
7652
7653 if (!crtc_state->clock_set &&
7654 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7655 refclk, NULL, &crtc_state->dpll)) {
7656 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7657 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007658 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007659
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007660 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007661
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007662 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007663}
7664
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007665static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7666 struct intel_crtc_state *crtc_state)
7667{
7668 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007669 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007670
7671 memset(&crtc_state->dpll_hw_state, 0,
7672 sizeof(crtc_state->dpll_hw_state));
7673
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007674 if (!crtc_state->clock_set &&
7675 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7676 refclk, NULL, &crtc_state->dpll)) {
7677 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7678 return -EINVAL;
7679 }
7680
7681 chv_compute_dpll(crtc, crtc_state);
7682
7683 return 0;
7684}
7685
7686static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7687 struct intel_crtc_state *crtc_state)
7688{
7689 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007690 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007691
7692 memset(&crtc_state->dpll_hw_state, 0,
7693 sizeof(crtc_state->dpll_hw_state));
7694
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007695 if (!crtc_state->clock_set &&
7696 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7697 refclk, NULL, &crtc_state->dpll)) {
7698 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7699 return -EINVAL;
7700 }
7701
7702 vlv_compute_dpll(crtc, crtc_state);
7703
7704 return 0;
7705}
7706
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007707static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007708 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007709{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007710 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007711 uint32_t tmp;
7712
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007713 if (INTEL_GEN(dev_priv) <= 3 &&
7714 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007715 return;
7716
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007717 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007718 if (!(tmp & PFIT_ENABLE))
7719 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007720
Daniel Vetter06922822013-07-11 13:35:40 +02007721 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007722 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007723 if (crtc->pipe != PIPE_B)
7724 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007725 } else {
7726 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7727 return;
7728 }
7729
Daniel Vetter06922822013-07-11 13:35:40 +02007730 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007731 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007732}
7733
Jesse Barnesacbec812013-09-20 11:29:32 -07007734static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007735 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007736{
7737 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007738 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007739 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007740 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007741 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007742 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007743
Ville Syrjäläb5219732016-03-15 16:40:01 +02007744 /* In case of DSI, DPLL will not be used */
7745 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307746 return;
7747
Ville Syrjäläa5805162015-05-26 20:42:30 +03007748 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007749 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007750 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007751
7752 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7753 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7754 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7755 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7756 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7757
Imre Deakdccbea32015-06-22 23:35:51 +03007758 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007759}
7760
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007761static void
7762i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7763 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007764{
7765 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007766 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007767 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7768 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007769 enum pipe pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007770 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007771 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007772 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007773 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007774 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007775
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007776 if (!plane->get_hw_state(plane, &pipe))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007777 return;
7778
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007779 WARN_ON(pipe != crtc->pipe);
7780
Damien Lespiaud9806c92015-01-21 14:07:19 +00007781 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007782 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007783 DRM_DEBUG_KMS("failed to alloc fb\n");
7784 return;
7785 }
7786
Damien Lespiau1b842c82015-01-21 13:50:54 +00007787 fb = &intel_fb->base;
7788
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007789 fb->dev = dev;
7790
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007791 val = I915_READ(DSPCNTR(i9xx_plane));
7792
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007793 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007794 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007795 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007796 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007797 }
7798 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007799
7800 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007801 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007802 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007803
Ville Syrjälä81894b22017-11-17 21:19:13 +02007804 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7805 offset = I915_READ(DSPOFFSET(i9xx_plane));
7806 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7807 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007808 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007809 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007810 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007811 offset = I915_READ(DSPLINOFF(i9xx_plane));
7812 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007813 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007814 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007815 }
7816 plane_config->base = base;
7817
7818 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007819 fb->width = ((val >> 16) & 0xfff) + 1;
7820 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007821
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007822 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007823 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007824
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007825 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007826
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007827 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007828
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007829 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7830 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007831 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007832 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007833
Damien Lespiau2d140302015-02-05 17:22:18 +00007834 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007835}
7836
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007837static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007838 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007839{
7840 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007841 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007842 int pipe = pipe_config->cpu_transcoder;
7843 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007844 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007845 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007846 int refclk = 100000;
7847
Ville Syrjäläb5219732016-03-15 16:40:01 +02007848 /* In case of DSI, DPLL will not be used */
7849 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7850 return;
7851
Ville Syrjäläa5805162015-05-26 20:42:30 +03007852 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007853 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7854 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7855 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7856 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007857 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007858 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007859
7860 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007861 clock.m2 = (pll_dw0 & 0xff) << 22;
7862 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7863 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007864 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7865 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7866 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7867
Imre Deakdccbea32015-06-22 23:35:51 +03007868 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007869}
7870
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007871static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007872 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007873{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007874 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007875 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007876 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007877 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007878
Imre Deak17290502016-02-12 18:55:11 +02007879 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7880 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007881 return false;
7882
Daniel Vettere143a212013-07-04 12:01:15 +02007883 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007884 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007885
Imre Deak17290502016-02-12 18:55:11 +02007886 ret = false;
7887
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007888 tmp = I915_READ(PIPECONF(crtc->pipe));
7889 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007890 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007891
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007892 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7893 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007894 switch (tmp & PIPECONF_BPC_MASK) {
7895 case PIPECONF_6BPC:
7896 pipe_config->pipe_bpp = 18;
7897 break;
7898 case PIPECONF_8BPC:
7899 pipe_config->pipe_bpp = 24;
7900 break;
7901 case PIPECONF_10BPC:
7902 pipe_config->pipe_bpp = 30;
7903 break;
7904 default:
7905 break;
7906 }
7907 }
7908
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007909 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007910 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007911 pipe_config->limited_color_range = true;
7912
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007913 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007914 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7915
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007916 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007917 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007918
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007919 i9xx_get_pfit_config(crtc, pipe_config);
7920
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007921 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007922 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007923 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007924 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7925 else
7926 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007927 pipe_config->pixel_multiplier =
7928 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7929 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007930 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007931 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007932 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007933 tmp = I915_READ(DPLL(crtc->pipe));
7934 pipe_config->pixel_multiplier =
7935 ((tmp & SDVO_MULTIPLIER_MASK)
7936 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7937 } else {
7938 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7939 * port and will be fixed up in the encoder->get_config
7940 * function. */
7941 pipe_config->pixel_multiplier = 1;
7942 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007943 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007944 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007945 /*
7946 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7947 * on 830. Filter it out here so that we don't
7948 * report errors due to that.
7949 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007950 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007951 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7952
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007953 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7954 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007955 } else {
7956 /* Mask out read-only status bits. */
7957 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7958 DPLL_PORTC_READY_MASK |
7959 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007960 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007961
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007962 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007963 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007964 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007965 vlv_crtc_clock_get(crtc, pipe_config);
7966 else
7967 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007968
Ville Syrjälä0f646142015-08-26 19:39:18 +03007969 /*
7970 * Normally the dotclock is filled in by the encoder .get_config()
7971 * but in case the pipe is enabled w/o any ports we need a sane
7972 * default.
7973 */
7974 pipe_config->base.adjusted_mode.crtc_clock =
7975 pipe_config->port_clock / pipe_config->pixel_multiplier;
7976
Imre Deak17290502016-02-12 18:55:11 +02007977 ret = true;
7978
7979out:
7980 intel_display_power_put(dev_priv, power_domain);
7981
7982 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007983}
7984
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007985static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007986{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007987 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007988 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007989 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007990 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007991 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007992 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007993 bool has_ck505 = false;
7994 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007995 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007996
7997 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007998 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007999 switch (encoder->type) {
8000 case INTEL_OUTPUT_LVDS:
8001 has_panel = true;
8002 has_lvds = true;
8003 break;
8004 case INTEL_OUTPUT_EDP:
8005 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02008006 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008007 has_cpu_edp = true;
8008 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008009 default:
8010 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008011 }
8012 }
8013
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008014 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008015 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008016 can_ssc = has_ck505;
8017 } else {
8018 has_ck505 = false;
8019 can_ssc = true;
8020 }
8021
Lyude1c1a24d2016-06-14 11:04:09 -04008022 /* Check if any DPLLs are using the SSC source */
8023 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8024 u32 temp = I915_READ(PCH_DPLL(i));
8025
8026 if (!(temp & DPLL_VCO_ENABLE))
8027 continue;
8028
8029 if ((temp & PLL_REF_INPUT_MASK) ==
8030 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8031 using_ssc_source = true;
8032 break;
8033 }
8034 }
8035
8036 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8037 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008038
8039 /* Ironlake: try to setup display ref clock before DPLL
8040 * enabling. This is only under driver's control after
8041 * PCH B stepping, previous chipset stepping should be
8042 * ignoring this setting.
8043 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008044 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008045
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008046 /* As we must carefully and slowly disable/enable each source in turn,
8047 * compute the final state we want first and check if we need to
8048 * make any changes at all.
8049 */
8050 final = val;
8051 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008052 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008053 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008054 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008055 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8056
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008057 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008058 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008059 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008060
Keith Packard199e5d72011-09-22 12:01:57 -07008061 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008062 final |= DREF_SSC_SOURCE_ENABLE;
8063
8064 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8065 final |= DREF_SSC1_ENABLE;
8066
8067 if (has_cpu_edp) {
8068 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8069 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8070 else
8071 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8072 } else
8073 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008074 } else if (using_ssc_source) {
8075 final |= DREF_SSC_SOURCE_ENABLE;
8076 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008077 }
8078
8079 if (final == val)
8080 return;
8081
8082 /* Always enable nonspread source */
8083 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8084
8085 if (has_ck505)
8086 val |= DREF_NONSPREAD_CK505_ENABLE;
8087 else
8088 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8089
8090 if (has_panel) {
8091 val &= ~DREF_SSC_SOURCE_MASK;
8092 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008093
Keith Packard199e5d72011-09-22 12:01:57 -07008094 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008095 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008096 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008097 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008098 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008099 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008100
8101 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008102 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008103 POSTING_READ(PCH_DREF_CONTROL);
8104 udelay(200);
8105
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008106 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008107
8108 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008109 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008110 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008111 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008112 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008113 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008114 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008115 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008116 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008117
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008118 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008119 POSTING_READ(PCH_DREF_CONTROL);
8120 udelay(200);
8121 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008122 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008123
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008124 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008125
8126 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008127 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008128
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008129 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008130 POSTING_READ(PCH_DREF_CONTROL);
8131 udelay(200);
8132
Lyude1c1a24d2016-06-14 11:04:09 -04008133 if (!using_ssc_source) {
8134 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008135
Lyude1c1a24d2016-06-14 11:04:09 -04008136 /* Turn off the SSC source */
8137 val &= ~DREF_SSC_SOURCE_MASK;
8138 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008139
Lyude1c1a24d2016-06-14 11:04:09 -04008140 /* Turn off SSC1 */
8141 val &= ~DREF_SSC1_ENABLE;
8142
8143 I915_WRITE(PCH_DREF_CONTROL, val);
8144 POSTING_READ(PCH_DREF_CONTROL);
8145 udelay(200);
8146 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008147 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008148
8149 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008150}
8151
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008152static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008153{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008154 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008155
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008156 tmp = I915_READ(SOUTH_CHICKEN2);
8157 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8158 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008159
Imre Deakcf3598c2016-06-28 13:37:31 +03008160 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8161 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008162 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008163
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008164 tmp = I915_READ(SOUTH_CHICKEN2);
8165 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8166 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008167
Imre Deakcf3598c2016-06-28 13:37:31 +03008168 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8169 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008170 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008171}
8172
8173/* WaMPhyProgramming:hsw */
8174static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8175{
8176 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008177
8178 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8179 tmp &= ~(0xFF << 24);
8180 tmp |= (0x12 << 24);
8181 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8182
Paulo Zanonidde86e22012-12-01 12:04:25 -02008183 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8184 tmp |= (1 << 11);
8185 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8186
8187 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8188 tmp |= (1 << 11);
8189 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8190
Paulo Zanonidde86e22012-12-01 12:04:25 -02008191 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8192 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8193 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8194
8195 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8196 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8197 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8198
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008199 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8200 tmp &= ~(7 << 13);
8201 tmp |= (5 << 13);
8202 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008203
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008204 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8205 tmp &= ~(7 << 13);
8206 tmp |= (5 << 13);
8207 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008208
8209 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8210 tmp &= ~0xFF;
8211 tmp |= 0x1C;
8212 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8213
8214 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8215 tmp &= ~0xFF;
8216 tmp |= 0x1C;
8217 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8218
8219 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8220 tmp &= ~(0xFF << 16);
8221 tmp |= (0x1C << 16);
8222 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8223
8224 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8225 tmp &= ~(0xFF << 16);
8226 tmp |= (0x1C << 16);
8227 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8228
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008229 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8230 tmp |= (1 << 27);
8231 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008232
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008233 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8234 tmp |= (1 << 27);
8235 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008236
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008237 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8238 tmp &= ~(0xF << 28);
8239 tmp |= (4 << 28);
8240 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008241
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008242 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8243 tmp &= ~(0xF << 28);
8244 tmp |= (4 << 28);
8245 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008246}
8247
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008248/* Implements 3 different sequences from BSpec chapter "Display iCLK
8249 * Programming" based on the parameters passed:
8250 * - Sequence to enable CLKOUT_DP
8251 * - Sequence to enable CLKOUT_DP without spread
8252 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8253 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008254static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8255 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008256{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008257 uint32_t reg, tmp;
8258
8259 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8260 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008261 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8262 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008263 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008264
Ville Syrjäläa5805162015-05-26 20:42:30 +03008265 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008266
8267 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8268 tmp &= ~SBI_SSCCTL_DISABLE;
8269 tmp |= SBI_SSCCTL_PATHALT;
8270 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8271
8272 udelay(24);
8273
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008274 if (with_spread) {
8275 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8276 tmp &= ~SBI_SSCCTL_PATHALT;
8277 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008278
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008279 if (with_fdi) {
8280 lpt_reset_fdi_mphy(dev_priv);
8281 lpt_program_fdi_mphy(dev_priv);
8282 }
8283 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008284
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008285 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008286 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8287 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8288 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008289
Ville Syrjäläa5805162015-05-26 20:42:30 +03008290 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008291}
8292
Paulo Zanoni47701c32013-07-23 11:19:25 -03008293/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008294static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008295{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008296 uint32_t reg, tmp;
8297
Ville Syrjäläa5805162015-05-26 20:42:30 +03008298 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008299
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008300 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008301 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8302 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8303 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8304
8305 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8306 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8307 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8308 tmp |= SBI_SSCCTL_PATHALT;
8309 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8310 udelay(32);
8311 }
8312 tmp |= SBI_SSCCTL_DISABLE;
8313 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8314 }
8315
Ville Syrjäläa5805162015-05-26 20:42:30 +03008316 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008317}
8318
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008319#define BEND_IDX(steps) ((50 + (steps)) / 5)
8320
8321static const uint16_t sscdivintphase[] = {
8322 [BEND_IDX( 50)] = 0x3B23,
8323 [BEND_IDX( 45)] = 0x3B23,
8324 [BEND_IDX( 40)] = 0x3C23,
8325 [BEND_IDX( 35)] = 0x3C23,
8326 [BEND_IDX( 30)] = 0x3D23,
8327 [BEND_IDX( 25)] = 0x3D23,
8328 [BEND_IDX( 20)] = 0x3E23,
8329 [BEND_IDX( 15)] = 0x3E23,
8330 [BEND_IDX( 10)] = 0x3F23,
8331 [BEND_IDX( 5)] = 0x3F23,
8332 [BEND_IDX( 0)] = 0x0025,
8333 [BEND_IDX( -5)] = 0x0025,
8334 [BEND_IDX(-10)] = 0x0125,
8335 [BEND_IDX(-15)] = 0x0125,
8336 [BEND_IDX(-20)] = 0x0225,
8337 [BEND_IDX(-25)] = 0x0225,
8338 [BEND_IDX(-30)] = 0x0325,
8339 [BEND_IDX(-35)] = 0x0325,
8340 [BEND_IDX(-40)] = 0x0425,
8341 [BEND_IDX(-45)] = 0x0425,
8342 [BEND_IDX(-50)] = 0x0525,
8343};
8344
8345/*
8346 * Bend CLKOUT_DP
8347 * steps -50 to 50 inclusive, in steps of 5
8348 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8349 * change in clock period = -(steps / 10) * 5.787 ps
8350 */
8351static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8352{
8353 uint32_t tmp;
8354 int idx = BEND_IDX(steps);
8355
8356 if (WARN_ON(steps % 5 != 0))
8357 return;
8358
8359 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8360 return;
8361
8362 mutex_lock(&dev_priv->sb_lock);
8363
8364 if (steps % 10 != 0)
8365 tmp = 0xAAAAAAAB;
8366 else
8367 tmp = 0x00000000;
8368 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8369
8370 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8371 tmp &= 0xffff0000;
8372 tmp |= sscdivintphase[idx];
8373 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8374
8375 mutex_unlock(&dev_priv->sb_lock);
8376}
8377
8378#undef BEND_IDX
8379
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008380static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008381{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008382 struct intel_encoder *encoder;
8383 bool has_vga = false;
8384
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008385 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008386 switch (encoder->type) {
8387 case INTEL_OUTPUT_ANALOG:
8388 has_vga = true;
8389 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008390 default:
8391 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008392 }
8393 }
8394
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008395 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008396 lpt_bend_clkout_dp(dev_priv, 0);
8397 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008398 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008399 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008400 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008401}
8402
Paulo Zanonidde86e22012-12-01 12:04:25 -02008403/*
8404 * Initialize reference clocks when the driver loads
8405 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008406void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008408 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008409 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008410 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008411 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412}
8413
Daniel Vetter6ff93602013-04-19 11:24:36 +02008414static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008415{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008416 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8418 int pipe = intel_crtc->pipe;
8419 uint32_t val;
8420
Daniel Vetter78114072013-06-13 00:54:57 +02008421 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008423 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008424 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008425 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008426 break;
8427 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008428 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008429 break;
8430 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008431 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008432 break;
8433 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008434 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008435 break;
8436 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008437 /* Case prevented by intel_choose_pipe_bpp_dither. */
8438 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008439 }
8440
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008441 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008442 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8443
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008444 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008445 val |= PIPECONF_INTERLACED_ILK;
8446 else
8447 val |= PIPECONF_PROGRESSIVE;
8448
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008449 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008450 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008451
Paulo Zanonic8203562012-09-12 10:06:29 -03008452 I915_WRITE(PIPECONF(pipe), val);
8453 POSTING_READ(PIPECONF(pipe));
8454}
8455
Daniel Vetter6ff93602013-04-19 11:24:36 +02008456static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008457{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008458 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008460 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008461 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008462
Jani Nikula391bf042016-03-18 17:05:40 +02008463 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008464 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8465
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008466 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008467 val |= PIPECONF_INTERLACED_ILK;
8468 else
8469 val |= PIPECONF_PROGRESSIVE;
8470
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008471 I915_WRITE(PIPECONF(cpu_transcoder), val);
8472 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008473}
8474
Jani Nikula391bf042016-03-18 17:05:40 +02008475static void haswell_set_pipemisc(struct drm_crtc *crtc)
8476{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008477 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308479 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008480
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008481 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008482 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008483
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008484 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008485 case 18:
8486 val |= PIPEMISC_DITHER_6_BPC;
8487 break;
8488 case 24:
8489 val |= PIPEMISC_DITHER_8_BPC;
8490 break;
8491 case 30:
8492 val |= PIPEMISC_DITHER_10_BPC;
8493 break;
8494 case 36:
8495 val |= PIPEMISC_DITHER_12_BPC;
8496 break;
8497 default:
8498 /* Case prevented by pipe_config_set_bpp. */
8499 BUG();
8500 }
8501
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008502 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008503 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8504
Shashank Sharmab22ca992017-07-24 19:19:32 +05308505 if (config->ycbcr420) {
8506 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8507 PIPEMISC_YUV420_ENABLE |
8508 PIPEMISC_YUV420_MODE_FULL_BLEND;
8509 }
8510
Jani Nikula391bf042016-03-18 17:05:40 +02008511 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008512 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008513}
8514
Paulo Zanonid4b19312012-11-29 11:29:32 -02008515int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8516{
8517 /*
8518 * Account for spread spectrum to avoid
8519 * oversubscribing the link. Max center spread
8520 * is 2.5%; use 5% for safety's sake.
8521 */
8522 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008523 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008524}
8525
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008526static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008527{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008528 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008529}
8530
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008531static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8532 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008533 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008534{
8535 struct drm_crtc *crtc = &intel_crtc->base;
8536 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008537 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008538 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008539 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008540
Chris Wilsonc1858122010-12-03 21:35:48 +00008541 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008542 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008543 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008544 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008545 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008546 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008547 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008548 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008549 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008550
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008551 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008552
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008553 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8554 fp |= FP_CB_TUNE;
8555
8556 if (reduced_clock) {
8557 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8558
8559 if (reduced_clock->m < factor * reduced_clock->n)
8560 fp2 |= FP_CB_TUNE;
8561 } else {
8562 fp2 = fp;
8563 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008564
Chris Wilson5eddb702010-09-11 13:48:45 +01008565 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008566
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008567 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008568 dpll |= DPLLB_MODE_LVDS;
8569 else
8570 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008571
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008572 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008573 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008574
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008575 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8576 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008577 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008578
Ville Syrjälä37a56502016-06-22 21:57:04 +03008579 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008580 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008581
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008582 /*
8583 * The high speed IO clock is only really required for
8584 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8585 * possible to share the DPLL between CRT and HDMI. Enabling
8586 * the clock needlessly does no real harm, except use up a
8587 * bit of power potentially.
8588 *
8589 * We'll limit this to IVB with 3 pipes, since it has only two
8590 * DPLLs and so DPLL sharing is the only way to get three pipes
8591 * driving PCH ports at the same time. On SNB we could do this,
8592 * and potentially avoid enabling the second DPLL, but it's not
8593 * clear if it''s a win or loss power wise. No point in doing
8594 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8595 */
8596 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8597 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8598 dpll |= DPLL_SDVO_HIGH_SPEED;
8599
Eric Anholta07d6782011-03-30 13:01:08 -07008600 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008601 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008602 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008603 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008604
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008605 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008606 case 5:
8607 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8608 break;
8609 case 7:
8610 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8611 break;
8612 case 10:
8613 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8614 break;
8615 case 14:
8616 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8617 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008618 }
8619
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008620 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8621 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008622 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008623 else
8624 dpll |= PLL_REF_INPUT_DREFCLK;
8625
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008626 dpll |= DPLL_VCO_ENABLE;
8627
8628 crtc_state->dpll_hw_state.dpll = dpll;
8629 crtc_state->dpll_hw_state.fp0 = fp;
8630 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008631}
8632
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008633static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8634 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008635{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008636 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008637 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008638 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008639 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008640
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008641 memset(&crtc_state->dpll_hw_state, 0,
8642 sizeof(crtc_state->dpll_hw_state));
8643
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008644 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8645 if (!crtc_state->has_pch_encoder)
8646 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008647
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008648 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008649 if (intel_panel_use_ssc(dev_priv)) {
8650 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8651 dev_priv->vbt.lvds_ssc_freq);
8652 refclk = dev_priv->vbt.lvds_ssc_freq;
8653 }
8654
8655 if (intel_is_dual_link_lvds(dev)) {
8656 if (refclk == 100000)
8657 limit = &intel_limits_ironlake_dual_lvds_100m;
8658 else
8659 limit = &intel_limits_ironlake_dual_lvds;
8660 } else {
8661 if (refclk == 100000)
8662 limit = &intel_limits_ironlake_single_lvds_100m;
8663 else
8664 limit = &intel_limits_ironlake_single_lvds;
8665 }
8666 } else {
8667 limit = &intel_limits_ironlake_dac;
8668 }
8669
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008670 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008671 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8672 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008673 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8674 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008675 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008676
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008677 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008678
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008679 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Chris Wilson43031782018-09-13 14:16:26 +01008680 DRM_DEBUG_KMS("failed to find PLL for pipe %c\n",
8681 pipe_name(crtc->pipe));
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008682 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008683 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008684
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008685 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008686}
8687
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008688static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8689 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008690{
8691 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008692 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008693 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008694
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008695 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8696 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8697 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8698 & ~TU_SIZE_MASK;
8699 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8700 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8701 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8702}
8703
8704static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8705 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008706 struct intel_link_m_n *m_n,
8707 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008708{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008709 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008710 enum pipe pipe = crtc->pipe;
8711
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008712 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008713 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8714 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8715 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8716 & ~TU_SIZE_MASK;
8717 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8718 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8719 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008720 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8721 * gen < 8) and if DRRS is supported (to make sure the
8722 * registers are not unnecessarily read).
8723 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008724 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008725 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008726 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8727 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8728 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8729 & ~TU_SIZE_MASK;
8730 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8731 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8732 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8733 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008734 } else {
8735 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8736 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8737 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8738 & ~TU_SIZE_MASK;
8739 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8740 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8741 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8742 }
8743}
8744
8745void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008746 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008747{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008748 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008749 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8750 else
8751 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008752 &pipe_config->dp_m_n,
8753 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008754}
8755
Daniel Vetter72419202013-04-04 13:28:53 +02008756static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008757 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008758{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008759 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008760 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008761}
8762
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008763static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008764 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008765{
8766 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008767 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008768 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8769 uint32_t ps_ctrl = 0;
8770 int id = -1;
8771 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008772
Chandra Kondurua1b22782015-04-07 15:28:45 -07008773 /* find scaler attached to this pipe */
8774 for (i = 0; i < crtc->num_scalers; i++) {
8775 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8776 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8777 id = i;
8778 pipe_config->pch_pfit.enabled = true;
8779 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8780 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8781 break;
8782 }
8783 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008784
Chandra Kondurua1b22782015-04-07 15:28:45 -07008785 scaler_state->scaler_id = id;
8786 if (id >= 0) {
8787 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8788 } else {
8789 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008790 }
8791}
8792
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008793static void
8794skylake_get_initial_plane_config(struct intel_crtc *crtc,
8795 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008796{
8797 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008798 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008799 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8800 enum plane_id plane_id = plane->id;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008801 enum pipe pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008802 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008803 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008804 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008805 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008806 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008807
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008808 if (!plane->get_hw_state(plane, &pipe))
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008809 return;
8810
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008811 WARN_ON(pipe != crtc->pipe);
8812
Damien Lespiaud9806c92015-01-21 14:07:19 +00008813 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008814 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008815 DRM_DEBUG_KMS("failed to alloc fb\n");
8816 return;
8817 }
8818
Damien Lespiau1b842c82015-01-21 13:50:54 +00008819 fb = &intel_fb->base;
8820
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008821 fb->dev = dev;
8822
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008823 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008824
James Ausmusb5972772018-01-30 11:49:16 -02008825 if (INTEL_GEN(dev_priv) >= 11)
8826 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8827 else
8828 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008829
8830 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008831 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008832 alpha &= PLANE_COLOR_ALPHA_MASK;
8833 } else {
8834 alpha = val & PLANE_CTL_ALPHA_MASK;
8835 }
8836
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008837 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008838 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008839 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008840
Damien Lespiau40f46282015-02-27 11:15:21 +00008841 tiling = val & PLANE_CTL_TILED_MASK;
8842 switch (tiling) {
8843 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008844 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008845 break;
8846 case PLANE_CTL_TILED_X:
8847 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008848 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008849 break;
8850 case PLANE_CTL_TILED_Y:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07008851 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008852 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8853 else
8854 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008855 break;
8856 case PLANE_CTL_TILED_YF:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07008857 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008858 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8859 else
8860 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008861 break;
8862 default:
8863 MISSING_CASE(tiling);
8864 goto error;
8865 }
8866
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008867 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008868 plane_config->base = base;
8869
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008870 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008871
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008872 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008873 fb->height = ((val >> 16) & 0xfff) + 1;
8874 fb->width = ((val >> 0) & 0x1fff) + 1;
8875
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008876 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008877 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008878 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8879
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008880 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008881
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008882 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008883
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008884 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8885 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008886 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008887 plane_config->size);
8888
Damien Lespiau2d140302015-02-05 17:22:18 +00008889 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008890 return;
8891
8892error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008893 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008894}
8895
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008896static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008897 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008898{
8899 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008900 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008901 uint32_t tmp;
8902
8903 tmp = I915_READ(PF_CTL(crtc->pipe));
8904
8905 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008906 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008907 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8908 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008909
8910 /* We currently do not free assignements of panel fitters on
8911 * ivb/hsw (since we don't use the higher upscaling modes which
8912 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008913 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008914 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8915 PF_PIPE_SEL_IVB(crtc->pipe));
8916 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008917 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008918}
8919
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008920static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008921 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008922{
8923 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008924 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008925 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008926 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008927 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008928
Imre Deak17290502016-02-12 18:55:11 +02008929 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8930 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008931 return false;
8932
Daniel Vettere143a212013-07-04 12:01:15 +02008933 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008934 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008935
Imre Deak17290502016-02-12 18:55:11 +02008936 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008937 tmp = I915_READ(PIPECONF(crtc->pipe));
8938 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008939 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008940
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008941 switch (tmp & PIPECONF_BPC_MASK) {
8942 case PIPECONF_6BPC:
8943 pipe_config->pipe_bpp = 18;
8944 break;
8945 case PIPECONF_8BPC:
8946 pipe_config->pipe_bpp = 24;
8947 break;
8948 case PIPECONF_10BPC:
8949 pipe_config->pipe_bpp = 30;
8950 break;
8951 case PIPECONF_12BPC:
8952 pipe_config->pipe_bpp = 36;
8953 break;
8954 default:
8955 break;
8956 }
8957
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008958 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8959 pipe_config->limited_color_range = true;
8960
Daniel Vetterab9412b2013-05-03 11:49:46 +02008961 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008962 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008963 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008964
Daniel Vetter88adfff2013-03-28 10:42:01 +01008965 pipe_config->has_pch_encoder = true;
8966
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008967 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8968 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8969 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008970
8971 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008972
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008973 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008974 /*
8975 * The pipe->pch transcoder and pch transcoder->pll
8976 * mapping is fixed.
8977 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008978 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008979 } else {
8980 tmp = I915_READ(PCH_DPLL_SEL);
8981 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008982 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008983 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008984 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008985 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008986
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008987 pipe_config->shared_dpll =
8988 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8989 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008990
Lucas De Marchiee1398b2018-03-20 15:06:33 -07008991 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
8992 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008993
8994 tmp = pipe_config->dpll_hw_state.dpll;
8995 pipe_config->pixel_multiplier =
8996 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8997 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008998
8999 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009000 } else {
9001 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009002 }
9003
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009004 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009005 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009006
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009007 ironlake_get_pfit_config(crtc, pipe_config);
9008
Imre Deak17290502016-02-12 18:55:11 +02009009 ret = true;
9010
9011out:
9012 intel_display_power_put(dev_priv, power_domain);
9013
9014 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009015}
9016
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009017static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9018{
Chris Wilson91c8a322016-07-05 10:40:23 +01009019 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009020 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009021
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009022 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009023 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009024 pipe_name(crtc->pipe));
9025
Imre Deak75e39682018-08-06 12:58:39 +03009026 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL2),
Imre Deak9c3a16c2017-08-14 18:15:30 +03009027 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009028 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009029 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9030 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03009031 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009032 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009033 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009034 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05009035 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009036 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009037 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009038 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009039 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009040 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009041 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009042
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009043 /*
9044 * In theory we can still leave IRQs enabled, as long as only the HPD
9045 * interrupts remain enabled. We used to check for that, but since it's
9046 * gen-specific and since we only disable LCPLL after we fully disable
9047 * the interrupts, the check below should be enough.
9048 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009049 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009050}
9051
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009052static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9053{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009054 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009055 return I915_READ(D_COMP_HSW);
9056 else
9057 return I915_READ(D_COMP_BDW);
9058}
9059
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009060static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9061{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009062 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009063 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009064 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9065 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01009066 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009067 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009068 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009069 I915_WRITE(D_COMP_BDW, val);
9070 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009071 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009072}
9073
9074/*
9075 * This function implements pieces of two sequences from BSpec:
9076 * - Sequence for display software to disable LCPLL
9077 * - Sequence for display software to allow package C8+
9078 * The steps implemented here are just the steps that actually touch the LCPLL
9079 * register. Callers should take care of disabling all the display engine
9080 * functions, doing the mode unset, fixing interrupts, etc.
9081 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009082static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9083 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009084{
9085 uint32_t val;
9086
9087 assert_can_disable_lcpll(dev_priv);
9088
9089 val = I915_READ(LCPLL_CTL);
9090
9091 if (switch_to_fclk) {
9092 val |= LCPLL_CD_SOURCE_FCLK;
9093 I915_WRITE(LCPLL_CTL, val);
9094
Imre Deakf53dd632016-06-28 13:37:32 +03009095 if (wait_for_us(I915_READ(LCPLL_CTL) &
9096 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009097 DRM_ERROR("Switching to FCLK failed\n");
9098
9099 val = I915_READ(LCPLL_CTL);
9100 }
9101
9102 val |= LCPLL_PLL_DISABLE;
9103 I915_WRITE(LCPLL_CTL, val);
9104 POSTING_READ(LCPLL_CTL);
9105
Chris Wilson24d84412016-06-30 15:33:07 +01009106 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009107 DRM_ERROR("LCPLL still locked\n");
9108
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009109 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009110 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009111 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009112 ndelay(100);
9113
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009114 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9115 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009116 DRM_ERROR("D_COMP RCOMP still in progress\n");
9117
9118 if (allow_power_down) {
9119 val = I915_READ(LCPLL_CTL);
9120 val |= LCPLL_POWER_DOWN_ALLOW;
9121 I915_WRITE(LCPLL_CTL, val);
9122 POSTING_READ(LCPLL_CTL);
9123 }
9124}
9125
9126/*
9127 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9128 * source.
9129 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009130static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009131{
9132 uint32_t val;
9133
9134 val = I915_READ(LCPLL_CTL);
9135
9136 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9137 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9138 return;
9139
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009140 /*
9141 * Make sure we're not on PC8 state before disabling PC8, otherwise
9142 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009143 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009144 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009145
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009146 if (val & LCPLL_POWER_DOWN_ALLOW) {
9147 val &= ~LCPLL_POWER_DOWN_ALLOW;
9148 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009149 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009150 }
9151
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009152 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009153 val |= D_COMP_COMP_FORCE;
9154 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009155 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009156
9157 val = I915_READ(LCPLL_CTL);
9158 val &= ~LCPLL_PLL_DISABLE;
9159 I915_WRITE(LCPLL_CTL, val);
9160
Chris Wilson93220c02016-06-30 15:33:08 +01009161 if (intel_wait_for_register(dev_priv,
9162 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9163 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009164 DRM_ERROR("LCPLL not locked yet\n");
9165
9166 if (val & LCPLL_CD_SOURCE_FCLK) {
9167 val = I915_READ(LCPLL_CTL);
9168 val &= ~LCPLL_CD_SOURCE_FCLK;
9169 I915_WRITE(LCPLL_CTL, val);
9170
Imre Deakf53dd632016-06-28 13:37:32 +03009171 if (wait_for_us((I915_READ(LCPLL_CTL) &
9172 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009173 DRM_ERROR("Switching back to LCPLL failed\n");
9174 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009175
Mika Kuoppala59bad942015-01-16 11:34:40 +02009176 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009177
Ville Syrjälä4c75b942016-10-31 22:37:12 +02009178 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009179 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009180}
9181
Paulo Zanoni765dab672014-03-07 20:08:18 -03009182/*
9183 * Package states C8 and deeper are really deep PC states that can only be
9184 * reached when all the devices on the system allow it, so even if the graphics
9185 * device allows PC8+, it doesn't mean the system will actually get to these
9186 * states. Our driver only allows PC8+ when going into runtime PM.
9187 *
9188 * The requirements for PC8+ are that all the outputs are disabled, the power
9189 * well is disabled and most interrupts are disabled, and these are also
9190 * requirements for runtime PM. When these conditions are met, we manually do
9191 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9192 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9193 * hang the machine.
9194 *
9195 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9196 * the state of some registers, so when we come back from PC8+ we need to
9197 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9198 * need to take care of the registers kept by RC6. Notice that this happens even
9199 * if we don't put the device in PCI D3 state (which is what currently happens
9200 * because of the runtime PM support).
9201 *
9202 * For more, read "Display Sequences for Package C8" on the hardware
9203 * documentation.
9204 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009205void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009206{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009207 uint32_t val;
9208
Paulo Zanonic67a4702013-08-19 13:18:09 -03009209 DRM_DEBUG_KMS("Enabling package C8+\n");
9210
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009211 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009212 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9213 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9214 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9215 }
9216
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009217 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009218 hsw_disable_lcpll(dev_priv, true, true);
9219}
9220
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009221void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009222{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009223 uint32_t val;
9224
Paulo Zanonic67a4702013-08-19 13:18:09 -03009225 DRM_DEBUG_KMS("Disabling package C8+\n");
9226
9227 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009228 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009229
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009230 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009231 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9232 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9233 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9234 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009235}
9236
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009237static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9238 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009239{
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009240 struct intel_atomic_state *state =
9241 to_intel_atomic_state(crtc_state->base.state);
9242
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009243 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009244 struct intel_encoder *encoder =
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009245 intel_get_crtc_new_encoder(state, crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009246
9247 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
Chris Wilson43031782018-09-13 14:16:26 +01009248 DRM_DEBUG_KMS("failed to find PLL for pipe %c\n",
9249 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009250 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009251 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009252 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009253
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009254 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009255}
9256
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009257static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9258 enum port port,
9259 struct intel_crtc_state *pipe_config)
9260{
9261 enum intel_dpll_id id;
9262 u32 temp;
9263
9264 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009265 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009266
9267 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9268 return;
9269
9270 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9271}
9272
Paulo Zanoni970888e2018-05-21 17:25:44 -07009273static void icelake_get_ddi_pll(struct drm_i915_private *dev_priv,
9274 enum port port,
9275 struct intel_crtc_state *pipe_config)
9276{
9277 enum intel_dpll_id id;
9278 u32 temp;
9279
9280 /* TODO: TBT pll not implemented. */
9281 switch (port) {
9282 case PORT_A:
9283 case PORT_B:
9284 temp = I915_READ(DPCLKA_CFGCR0_ICL) &
9285 DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9286 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
9287
9288 if (WARN_ON(id != DPLL_ID_ICL_DPLL0 && id != DPLL_ID_ICL_DPLL1))
9289 return;
9290 break;
9291 case PORT_C:
9292 id = DPLL_ID_ICL_MGPLL1;
9293 break;
9294 case PORT_D:
9295 id = DPLL_ID_ICL_MGPLL2;
9296 break;
9297 case PORT_E:
9298 id = DPLL_ID_ICL_MGPLL3;
9299 break;
9300 case PORT_F:
9301 id = DPLL_ID_ICL_MGPLL4;
9302 break;
9303 default:
9304 MISSING_CASE(port);
9305 return;
9306 }
9307
9308 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9309}
9310
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309311static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9312 enum port port,
9313 struct intel_crtc_state *pipe_config)
9314{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009315 enum intel_dpll_id id;
9316
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309317 switch (port) {
9318 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009319 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309320 break;
9321 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009322 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309323 break;
9324 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009325 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309326 break;
9327 default:
9328 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009329 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309330 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009331
9332 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309333}
9334
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009335static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9336 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009337 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009338{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009339 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009340 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009341
9342 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009343 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009344
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009345 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009346 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009347
9348 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009349}
9350
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009351static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9352 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009353 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009354{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009355 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009356 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009357
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009358 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009359 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009360 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009361 break;
9362 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009363 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009364 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009365 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009366 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009367 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009368 case PORT_CLK_SEL_LCPLL_810:
9369 id = DPLL_ID_LCPLL_810;
9370 break;
9371 case PORT_CLK_SEL_LCPLL_1350:
9372 id = DPLL_ID_LCPLL_1350;
9373 break;
9374 case PORT_CLK_SEL_LCPLL_2700:
9375 id = DPLL_ID_LCPLL_2700;
9376 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009377 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009378 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009379 /* fall through */
9380 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009381 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009382 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009383
9384 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009385}
9386
Jani Nikulacf304292016-03-18 17:05:41 +02009387static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9388 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009389 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009390{
9391 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009392 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009393 enum intel_display_power_domain power_domain;
9394 u32 tmp;
9395
Imre Deakd9a7bc62016-05-12 16:18:50 +03009396 /*
9397 * The pipe->transcoder mapping is fixed with the exception of the eDP
9398 * transcoder handled below.
9399 */
Jani Nikulacf304292016-03-18 17:05:41 +02009400 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9401
9402 /*
9403 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9404 * consistency and less surprising code; it's in always on power).
9405 */
9406 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9407 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9408 enum pipe trans_edp_pipe;
9409 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9410 default:
9411 WARN(1, "unknown pipe linked to edp transcoder\n");
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -05009412 /* fall through */
Jani Nikulacf304292016-03-18 17:05:41 +02009413 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9414 case TRANS_DDI_EDP_INPUT_A_ON:
9415 trans_edp_pipe = PIPE_A;
9416 break;
9417 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9418 trans_edp_pipe = PIPE_B;
9419 break;
9420 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9421 trans_edp_pipe = PIPE_C;
9422 break;
9423 }
9424
9425 if (trans_edp_pipe == crtc->pipe)
9426 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9427 }
9428
9429 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9430 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9431 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009432 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009433
9434 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9435
9436 return tmp & PIPECONF_ENABLE;
9437}
9438
Jani Nikula4d1de972016-03-18 17:05:42 +02009439static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9440 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009441 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009442{
9443 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009444 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009445 enum intel_display_power_domain power_domain;
9446 enum port port;
9447 enum transcoder cpu_transcoder;
9448 u32 tmp;
9449
Jani Nikula4d1de972016-03-18 17:05:42 +02009450 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9451 if (port == PORT_A)
9452 cpu_transcoder = TRANSCODER_DSI_A;
9453 else
9454 cpu_transcoder = TRANSCODER_DSI_C;
9455
9456 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9457 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9458 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009459 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009460
Imre Deakdb18b6a2016-03-24 12:41:40 +02009461 /*
9462 * The PLL needs to be enabled with a valid divider
9463 * configuration, otherwise accessing DSI registers will hang
9464 * the machine. See BSpec North Display Engine
9465 * registers/MIPI[BXT]. We can break out here early, since we
9466 * need the same DSI PLL to be enabled for both DSI ports.
9467 */
Jani Nikulae5186342018-07-05 16:25:08 +03009468 if (!bxt_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +02009469 break;
9470
Jani Nikula4d1de972016-03-18 17:05:42 +02009471 /* XXX: this works for video mode only */
9472 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9473 if (!(tmp & DPI_ENABLE))
9474 continue;
9475
9476 tmp = I915_READ(MIPI_CTRL(port));
9477 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9478 continue;
9479
9480 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009481 break;
9482 }
9483
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009484 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009485}
9486
Daniel Vetter26804af2014-06-25 22:01:55 +03009487static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009488 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009489{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009490 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009491 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009492 enum port port;
9493 uint32_t tmp;
9494
9495 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9496
9497 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9498
Paulo Zanoni970888e2018-05-21 17:25:44 -07009499 if (IS_ICELAKE(dev_priv))
9500 icelake_get_ddi_pll(dev_priv, port, pipe_config);
9501 else if (IS_CANNONLAKE(dev_priv))
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009502 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9503 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009504 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009505 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309506 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009507 else
9508 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009509
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009510 pll = pipe_config->shared_dpll;
9511 if (pll) {
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009512 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9513 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009514 }
9515
Daniel Vetter26804af2014-06-25 22:01:55 +03009516 /*
9517 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9518 * DDI E. So just check whether this pipe is wired to DDI E and whether
9519 * the PCH transcoder is on.
9520 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009521 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009522 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009523 pipe_config->has_pch_encoder = true;
9524
9525 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9526 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9527 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9528
9529 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9530 }
9531}
9532
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009533static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009534 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009535{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009536 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009537 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009538 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009539 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009540
Imre Deake79dfb52017-07-20 01:50:57 +03009541 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009542
Imre Deak17290502016-02-12 18:55:11 +02009543 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9544 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009545 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009546 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009547
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009548 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009549
Jani Nikulacf304292016-03-18 17:05:41 +02009550 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009551
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009552 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009553 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9554 WARN_ON(active);
9555 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009556 }
9557
Jani Nikulacf304292016-03-18 17:05:41 +02009558 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009559 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009560
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009561 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009562 haswell_get_ddi_port_state(crtc, pipe_config);
9563 intel_get_pipe_timings(crtc, pipe_config);
9564 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009565
Jani Nikulabc58be62016-03-18 17:05:39 +02009566 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009567
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009568 pipe_config->gamma_mode =
9569 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9570
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009571 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309572 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9573 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9574
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009575 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309576 bool blend_mode_420 = tmp &
9577 PIPEMISC_YUV420_MODE_FULL_BLEND;
9578
9579 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9580 if (pipe_config->ycbcr420 != clrspace_yuv ||
9581 pipe_config->ycbcr420 != blend_mode_420)
9582 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9583 } else if (clrspace_yuv) {
9584 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9585 }
9586 }
9587
Imre Deak17290502016-02-12 18:55:11 +02009588 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9589 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009590 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009591 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009592 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009593 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009594 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009595 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009596
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009597 if (hsw_crtc_supports_ips(crtc)) {
9598 if (IS_HASWELL(dev_priv))
9599 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9600 else {
9601 /*
9602 * We cannot readout IPS state on broadwell, set to
9603 * true so we can set it to a defined state on first
9604 * commit.
9605 */
9606 pipe_config->ips_enabled = true;
9607 }
9608 }
9609
Jani Nikula4d1de972016-03-18 17:05:42 +02009610 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9611 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009612 pipe_config->pixel_multiplier =
9613 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9614 } else {
9615 pipe_config->pixel_multiplier = 1;
9616 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009617
Imre Deak17290502016-02-12 18:55:11 +02009618out:
9619 for_each_power_domain(power_domain, power_domain_mask)
9620 intel_display_power_put(dev_priv, power_domain);
9621
Jani Nikulacf304292016-03-18 17:05:41 +02009622 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009623}
9624
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009625static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009626{
9627 struct drm_i915_private *dev_priv =
9628 to_i915(plane_state->base.plane->dev);
9629 const struct drm_framebuffer *fb = plane_state->base.fb;
9630 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9631 u32 base;
9632
9633 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9634 base = obj->phys_handle->busaddr;
9635 else
9636 base = intel_plane_ggtt_offset(plane_state);
9637
Ville Syrjäläc11ada02018-09-07 18:24:04 +03009638 base += plane_state->color_plane[0].offset;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009639
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009640 /* ILK+ do this automagically */
9641 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009642 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009643 base += (plane_state->base.crtc_h *
9644 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9645
9646 return base;
9647}
9648
Ville Syrjäläed270222017-03-27 21:55:36 +03009649static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9650{
9651 int x = plane_state->base.crtc_x;
9652 int y = plane_state->base.crtc_y;
9653 u32 pos = 0;
9654
9655 if (x < 0) {
9656 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9657 x = -x;
9658 }
9659 pos |= x << CURSOR_X_SHIFT;
9660
9661 if (y < 0) {
9662 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9663 y = -y;
9664 }
9665 pos |= y << CURSOR_Y_SHIFT;
9666
9667 return pos;
9668}
9669
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009670static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9671{
9672 const struct drm_mode_config *config =
9673 &plane_state->base.plane->dev->mode_config;
9674 int width = plane_state->base.crtc_w;
9675 int height = plane_state->base.crtc_h;
9676
9677 return width > 0 && width <= config->cursor_width &&
9678 height > 0 && height <= config->cursor_height;
9679}
9680
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009681static int intel_cursor_check_surface(struct intel_plane_state *plane_state)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009682{
9683 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009684 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009685 int src_x, src_y;
9686 u32 offset;
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009687
9688 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
9689 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
9690
9691 src_x = plane_state->base.src_x >> 16;
9692 src_y = plane_state->base.src_y >> 16;
9693
9694 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9695 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
9696 plane_state, 0);
9697
9698 if (src_x != 0 || src_y != 0) {
9699 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9700 return -EINVAL;
9701 }
9702
9703 plane_state->color_plane[0].offset = offset;
9704
9705 return 0;
9706}
9707
9708static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9709 struct intel_plane_state *plane_state)
9710{
9711 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009712 int ret;
9713
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009714 if (fb && fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9715 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9716 return -EINVAL;
9717 }
9718
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009719 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9720 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009721 DRM_PLANE_HELPER_NO_SCALING,
9722 DRM_PLANE_HELPER_NO_SCALING,
9723 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009724 if (ret)
9725 return ret;
9726
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009727 if (!plane_state->base.visible)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009728 return 0;
9729
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009730 ret = intel_plane_check_src_coordinates(plane_state);
9731 if (ret)
9732 return ret;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009733
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009734 ret = intel_cursor_check_surface(plane_state);
9735 if (ret)
9736 return ret;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009737
Ville Syrjälä659056f2017-03-27 21:55:39 +03009738 return 0;
9739}
9740
Ville Syrjäläddd57132018-09-07 18:24:02 +03009741static unsigned int
9742i845_cursor_max_stride(struct intel_plane *plane,
9743 u32 pixel_format, u64 modifier,
9744 unsigned int rotation)
9745{
9746 return 2048;
9747}
9748
Ville Syrjälä292889e2017-03-17 23:18:01 +02009749static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9750 const struct intel_plane_state *plane_state)
9751{
Ville Syrjälä292889e2017-03-17 23:18:01 +02009752 return CURSOR_ENABLE |
9753 CURSOR_GAMMA_ENABLE |
9754 CURSOR_FORMAT_ARGB |
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009755 CURSOR_STRIDE(plane_state->color_plane[0].stride);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009756}
9757
Ville Syrjälä659056f2017-03-27 21:55:39 +03009758static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9759{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009760 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009761
9762 /*
9763 * 845g/865g are only limited by the width of their cursors,
9764 * the height is arbitrary up to the precision of the register.
9765 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009766 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009767}
9768
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03009769static int i845_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +03009770 struct intel_plane_state *plane_state)
9771{
9772 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009773 int ret;
9774
9775 ret = intel_check_cursor(crtc_state, plane_state);
9776 if (ret)
9777 return ret;
9778
9779 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009780 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009781 return 0;
9782
9783 /* Check for which cursor types we support */
9784 if (!i845_cursor_size_ok(plane_state)) {
9785 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9786 plane_state->base.crtc_w,
9787 plane_state->base.crtc_h);
9788 return -EINVAL;
9789 }
9790
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009791 WARN_ON(plane_state->base.visible &&
9792 plane_state->color_plane[0].stride != fb->pitches[0]);
9793
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009794 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009795 case 256:
9796 case 512:
9797 case 1024:
9798 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009799 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009800 default:
9801 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9802 fb->pitches[0]);
9803 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009804 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009805
Ville Syrjälä659056f2017-03-27 21:55:39 +03009806 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9807
9808 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009809}
9810
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009811static void i845_update_cursor(struct intel_plane *plane,
9812 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009813 const struct intel_plane_state *plane_state)
9814{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009815 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009816 u32 cntl = 0, base = 0, pos = 0, size = 0;
9817 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009818
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009819 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009820 unsigned int width = plane_state->base.crtc_w;
9821 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009822
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009823 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009824 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009825
9826 base = intel_cursor_base(plane_state);
9827 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009828 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009829
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009830 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9831
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009832 /* On these chipsets we can only modify the base/size/stride
9833 * whilst the cursor is disabled.
9834 */
9835 if (plane->cursor.base != base ||
9836 plane->cursor.size != size ||
9837 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009838 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009839 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009840 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009841 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009842 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009843
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009844 plane->cursor.base = base;
9845 plane->cursor.size = size;
9846 plane->cursor.cntl = cntl;
9847 } else {
9848 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009849 }
9850
Ville Syrjälä75343a42017-03-27 21:55:38 +03009851 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009852
9853 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9854}
9855
9856static void i845_disable_cursor(struct intel_plane *plane,
9857 struct intel_crtc *crtc)
9858{
9859 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009860}
9861
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009862static bool i845_cursor_get_hw_state(struct intel_plane *plane,
9863 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009864{
9865 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9866 enum intel_display_power_domain power_domain;
9867 bool ret;
9868
9869 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9870 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9871 return false;
9872
9873 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9874
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009875 *pipe = PIPE_A;
9876
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009877 intel_display_power_put(dev_priv, power_domain);
9878
9879 return ret;
9880}
9881
Ville Syrjäläddd57132018-09-07 18:24:02 +03009882static unsigned int
9883i9xx_cursor_max_stride(struct intel_plane *plane,
9884 u32 pixel_format, u64 modifier,
9885 unsigned int rotation)
9886{
9887 return plane->base.dev->mode_config.cursor_width * 4;
9888}
9889
Ville Syrjälä292889e2017-03-17 23:18:01 +02009890static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9891 const struct intel_plane_state *plane_state)
9892{
9893 struct drm_i915_private *dev_priv =
9894 to_i915(plane_state->base.plane->dev);
9895 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
José Roberto de Souzac894d632018-05-18 13:15:47 -07009896 u32 cntl = 0;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009897
Ville Syrjäläe876b782018-01-30 22:38:05 +02009898 if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
9899 cntl |= MCURSOR_TRICKLE_FEED_DISABLE;
9900
José Roberto de Souzac894d632018-05-18 13:15:47 -07009901 if (INTEL_GEN(dev_priv) <= 10) {
9902 cntl |= MCURSOR_GAMMA_ENABLE;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009903
José Roberto de Souzac894d632018-05-18 13:15:47 -07009904 if (HAS_DDI(dev_priv))
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009905 cntl |= MCURSOR_PIPE_CSC_ENABLE;
José Roberto de Souzac894d632018-05-18 13:15:47 -07009906 }
Ville Syrjälä292889e2017-03-17 23:18:01 +02009907
Ville Syrjälä32ea06b2018-01-30 22:38:01 +02009908 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
9909 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009910
9911 switch (plane_state->base.crtc_w) {
9912 case 64:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009913 cntl |= MCURSOR_MODE_64_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009914 break;
9915 case 128:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009916 cntl |= MCURSOR_MODE_128_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009917 break;
9918 case 256:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009919 cntl |= MCURSOR_MODE_256_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009920 break;
9921 default:
9922 MISSING_CASE(plane_state->base.crtc_w);
9923 return 0;
9924 }
9925
Robert Fossc2c446a2017-05-19 16:50:17 -04009926 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009927 cntl |= MCURSOR_ROTATE_180;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009928
9929 return cntl;
9930}
9931
Ville Syrjälä659056f2017-03-27 21:55:39 +03009932static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009933{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009934 struct drm_i915_private *dev_priv =
9935 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009936 int width = plane_state->base.crtc_w;
9937 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009938
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009939 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009940 return false;
9941
Ville Syrjälä024faac2017-03-27 21:55:42 +03009942 /* Cursor width is limited to a few power-of-two sizes */
9943 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009944 case 256:
9945 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009946 case 64:
9947 break;
9948 default:
9949 return false;
9950 }
9951
Ville Syrjälädc41c152014-08-13 11:57:05 +03009952 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009953 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9954 * height from 8 lines up to the cursor width, when the
9955 * cursor is not rotated. Everything else requires square
9956 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009957 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009958 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009959 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009960 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009961 return false;
9962 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009963 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009964 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009965 }
9966
9967 return true;
9968}
9969
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03009970static int i9xx_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +03009971 struct intel_plane_state *plane_state)
9972{
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03009973 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009974 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9975 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009976 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009977 int ret;
9978
9979 ret = intel_check_cursor(crtc_state, plane_state);
9980 if (ret)
9981 return ret;
9982
9983 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009984 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009985 return 0;
9986
9987 /* Check for which cursor types we support */
9988 if (!i9xx_cursor_size_ok(plane_state)) {
9989 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9990 plane_state->base.crtc_w,
9991 plane_state->base.crtc_h);
9992 return -EINVAL;
9993 }
9994
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009995 WARN_ON(plane_state->base.visible &&
9996 plane_state->color_plane[0].stride != fb->pitches[0]);
9997
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009998 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9999 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
10000 fb->pitches[0], plane_state->base.crtc_w);
10001 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010002 }
10003
10004 /*
10005 * There's something wrong with the cursor on CHV pipe C.
10006 * If it straddles the left edge of the screen then
10007 * moving it away from the edge or disabling it often
10008 * results in a pipe underrun, and often that can lead to
10009 * dead pipe (constant underrun reported, and it scans
10010 * out just a solid color). To recover from that, the
10011 * display power well must be turned off and on again.
10012 * Refuse the put the cursor into that compromised position.
10013 */
10014 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
10015 plane_state->base.visible && plane_state->base.crtc_x < 0) {
10016 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
10017 return -EINVAL;
10018 }
10019
10020 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
10021
10022 return 0;
10023}
10024
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010025static void i9xx_update_cursor(struct intel_plane *plane,
10026 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010027 const struct intel_plane_state *plane_state)
10028{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030010029 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10030 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +030010031 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010032 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010033
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010034 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +020010035 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010036
Ville Syrjälä024faac2017-03-27 21:55:42 +030010037 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
10038 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
10039
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010040 base = intel_cursor_base(plane_state);
10041 pos = intel_cursor_position(plane_state);
10042 }
10043
10044 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
10045
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010046 /*
10047 * On some platforms writing CURCNTR first will also
10048 * cause CURPOS to be armed by the CURBASE write.
10049 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010050 * arm itself. Thus we always start the full update
10051 * with a CURCNTR write.
10052 *
10053 * On other platforms CURPOS always requires the
10054 * CURBASE write to arm the update. Additonally
10055 * a write to any of the cursor register will cancel
10056 * an already armed cursor update. Thus leaving out
10057 * the CURBASE write after CURPOS could lead to a
10058 * cursor that doesn't appear to move, or even change
10059 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010060 *
10061 * CURCNTR and CUR_FBC_CTL are always
10062 * armed by the CURBASE write only.
10063 */
10064 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +030010065 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010066 plane->cursor.cntl != cntl) {
10067 I915_WRITE_FW(CURCNTR(pipe), cntl);
10068 if (HAS_CUR_FBC(dev_priv))
10069 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
10070 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +030010071 I915_WRITE_FW(CURBASE(pipe), base);
10072
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010073 plane->cursor.base = base;
10074 plane->cursor.size = fbc_ctl;
10075 plane->cursor.cntl = cntl;
10076 } else {
10077 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010078 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010079 }
10080
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010081 POSTING_READ_FW(CURBASE(pipe));
10082
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010083 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010084}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010085
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010086static void i9xx_disable_cursor(struct intel_plane *plane,
10087 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010088{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010089 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010090}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010091
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010092static bool i9xx_cursor_get_hw_state(struct intel_plane *plane,
10093 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010094{
10095 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10096 enum intel_display_power_domain power_domain;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010097 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010098 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010099
10100 /*
10101 * Not 100% correct for planes that can move between pipes,
10102 * but that's only the case for gen2-3 which don't have any
10103 * display power wells.
10104 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010105 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010106 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10107 return false;
10108
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010109 val = I915_READ(CURCNTR(plane->pipe));
10110
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010111 ret = val & MCURSOR_MODE;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010112
10113 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
10114 *pipe = plane->pipe;
10115 else
10116 *pipe = (val & MCURSOR_PIPE_SELECT_MASK) >>
10117 MCURSOR_PIPE_SELECT_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010118
10119 intel_display_power_put(dev_priv, power_domain);
10120
10121 return ret;
10122}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010123
Jesse Barnes79e53942008-11-07 14:24:08 -080010124/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010125static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010126 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10127 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10128};
10129
Daniel Vettera8bb6812014-02-10 18:00:39 +010010130struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +000010131intel_framebuffer_create(struct drm_i915_gem_object *obj,
10132 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +010010133{
10134 struct intel_framebuffer *intel_fb;
10135 int ret;
10136
10137 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010138 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010139 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010140
Chris Wilson24dbf512017-02-15 10:59:18 +000010141 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010142 if (ret)
10143 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010144
10145 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010146
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010147err:
10148 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010149 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010150}
10151
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010152static int intel_modeset_disable_planes(struct drm_atomic_state *state,
10153 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +010010154{
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010155 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010156 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010157 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010158
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010159 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010160 if (ret)
10161 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010162
10163 for_each_new_plane_in_state(state, plane, plane_state, i) {
10164 if (plane_state->crtc != crtc)
10165 continue;
10166
10167 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
10168 if (ret)
10169 return ret;
10170
10171 drm_atomic_set_fb_for_plane(plane_state, NULL);
10172 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010173
10174 return 0;
10175}
10176
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010177int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010178 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010179 struct intel_load_detect_pipe *old,
10180 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010181{
10182 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010183 struct intel_encoder *intel_encoder =
10184 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010185 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010186 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010187 struct drm_crtc *crtc = NULL;
10188 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010189 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -050010190 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010191 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010192 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010193 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010194 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010195
Chris Wilsond2dff872011-04-19 08:36:26 +010010196 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010197 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010198 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010199
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010200 old->restore_state = NULL;
10201
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010202 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010203
Jesse Barnes79e53942008-11-07 14:24:08 -080010204 /*
10205 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010206 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010207 * - if the connector already has an assigned crtc, use it (but make
10208 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010209 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010210 * - try to find the first unused crtc that can drive this connector,
10211 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010212 */
10213
10214 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010215 if (connector->state->crtc) {
10216 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010217
Rob Clark51fd3712013-11-19 12:10:12 -050010218 ret = drm_modeset_lock(&crtc->mutex, ctx);
10219 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010220 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010221
10222 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010223 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010224 }
10225
10226 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010227 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010228 i++;
10229 if (!(encoder->possible_crtcs & (1 << i)))
10230 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010231
10232 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10233 if (ret)
10234 goto fail;
10235
10236 if (possible_crtc->state->enable) {
10237 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010238 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010239 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010240
10241 crtc = possible_crtc;
10242 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010243 }
10244
10245 /*
10246 * If we didn't find an unused CRTC, don't use any.
10247 */
10248 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010249 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010250 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010251 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010252 }
10253
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010254found:
10255 intel_crtc = to_intel_crtc(crtc);
10256
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010257 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010258 restore_state = drm_atomic_state_alloc(dev);
10259 if (!state || !restore_state) {
10260 ret = -ENOMEM;
10261 goto fail;
10262 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010263
10264 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010265 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010266
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010267 connector_state = drm_atomic_get_connector_state(state, connector);
10268 if (IS_ERR(connector_state)) {
10269 ret = PTR_ERR(connector_state);
10270 goto fail;
10271 }
10272
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010273 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10274 if (ret)
10275 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010276
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010277 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10278 if (IS_ERR(crtc_state)) {
10279 ret = PTR_ERR(crtc_state);
10280 goto fail;
10281 }
10282
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010283 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010284
Chris Wilson64927112011-04-20 07:25:26 +010010285 if (!mode)
10286 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010287
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010288 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010289 if (ret)
10290 goto fail;
10291
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010292 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010293 if (ret)
10294 goto fail;
10295
10296 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10297 if (!ret)
10298 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +020010299 if (!ret)
10300 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010301 if (ret) {
10302 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10303 goto fail;
10304 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010305
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010306 ret = drm_atomic_commit(state);
10307 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010308 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010309 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010310 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010311
10312 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010313 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010314
Jesse Barnes79e53942008-11-07 14:24:08 -080010315 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010316 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010317 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010318
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010319fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010320 if (state) {
10321 drm_atomic_state_put(state);
10322 state = NULL;
10323 }
10324 if (restore_state) {
10325 drm_atomic_state_put(restore_state);
10326 restore_state = NULL;
10327 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010328
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010329 if (ret == -EDEADLK)
10330 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010331
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010332 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010333}
10334
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010335void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010336 struct intel_load_detect_pipe *old,
10337 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010338{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010339 struct intel_encoder *intel_encoder =
10340 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010341 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010342 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010343 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010344
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010346 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010347 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010348
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010349 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010350 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010351
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010352 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010353 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010354 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010355 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010356}
10357
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010358static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010359 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010360{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010361 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010362 u32 dpll = pipe_config->dpll_hw_state.dpll;
10363
10364 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010365 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010366 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010367 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010368 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010369 return 96000;
10370 else
10371 return 48000;
10372}
10373
Jesse Barnes79e53942008-11-07 14:24:08 -080010374/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010375static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010376 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010377{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010378 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010379 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010380 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010381 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010382 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010383 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010384 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010385 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010386
10387 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010388 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010389 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010390 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010391
10392 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010393 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010394 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10395 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010396 } else {
10397 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10398 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10399 }
10400
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010401 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010402 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010403 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10404 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010405 else
10406 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010407 DPLL_FPA01_P1_POST_DIV_SHIFT);
10408
10409 switch (dpll & DPLL_MODE_MASK) {
10410 case DPLLB_MODE_DAC_SERIAL:
10411 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10412 5 : 10;
10413 break;
10414 case DPLLB_MODE_LVDS:
10415 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10416 7 : 14;
10417 break;
10418 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010419 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010420 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010421 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010422 }
10423
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010424 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010425 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010426 else
Imre Deakdccbea32015-06-22 23:35:51 +030010427 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010428 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010429 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010430 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010431
10432 if (is_lvds) {
10433 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10434 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010435
10436 if (lvds & LVDS_CLKB_POWER_UP)
10437 clock.p2 = 7;
10438 else
10439 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010440 } else {
10441 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10442 clock.p1 = 2;
10443 else {
10444 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10445 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10446 }
10447 if (dpll & PLL_P2_DIVIDE_BY_4)
10448 clock.p2 = 4;
10449 else
10450 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010452
Imre Deakdccbea32015-06-22 23:35:51 +030010453 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 }
10455
Ville Syrjälä18442d02013-09-13 16:00:08 +030010456 /*
10457 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010458 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010459 * encoder's get_config() function.
10460 */
Imre Deakdccbea32015-06-22 23:35:51 +030010461 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010462}
10463
Ville Syrjälä6878da02013-09-13 15:59:11 +030010464int intel_dotclock_calculate(int link_freq,
10465 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010466{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010467 /*
10468 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010469 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010470 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010471 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010472 *
10473 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010474 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010475 */
10476
Ville Syrjälä6878da02013-09-13 15:59:11 +030010477 if (!m_n->link_n)
10478 return 0;
10479
Chris Wilson31236982017-09-13 11:51:53 +010010480 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010481}
10482
Ville Syrjälä18442d02013-09-13 16:00:08 +030010483static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010484 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010485{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010486 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010487
10488 /* read out port_clock from the DPLL */
10489 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010490
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010491 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010492 * In case there is an active pipe without active ports,
10493 * we may need some idea for the dotclock anyway.
10494 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010495 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010496 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010497 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010498 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010499}
10500
Ville Syrjäläde330812017-10-09 19:19:50 +030010501/* Returns the currently programmed mode of the given encoder. */
10502struct drm_display_mode *
10503intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010504{
Ville Syrjäläde330812017-10-09 19:19:50 +030010505 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10506 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010507 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010508 struct intel_crtc *crtc;
10509 enum pipe pipe;
10510
10511 if (!encoder->get_hw_state(encoder, &pipe))
10512 return NULL;
10513
10514 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010515
10516 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10517 if (!mode)
10518 return NULL;
10519
Ville Syrjäläde330812017-10-09 19:19:50 +030010520 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10521 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010522 kfree(mode);
10523 return NULL;
10524 }
10525
Ville Syrjäläde330812017-10-09 19:19:50 +030010526 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010527
Ville Syrjäläde330812017-10-09 19:19:50 +030010528 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10529 kfree(crtc_state);
10530 kfree(mode);
10531 return NULL;
10532 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010533
Ville Syrjäläde330812017-10-09 19:19:50 +030010534 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010535
Ville Syrjäläde330812017-10-09 19:19:50 +030010536 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010537
Ville Syrjäläde330812017-10-09 19:19:50 +030010538 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010539
Jesse Barnes79e53942008-11-07 14:24:08 -080010540 return mode;
10541}
10542
10543static void intel_crtc_destroy(struct drm_crtc *crtc)
10544{
10545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10546
10547 drm_crtc_cleanup(crtc);
10548 kfree(intel_crtc);
10549}
10550
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010551/**
10552 * intel_wm_need_update - Check whether watermarks need updating
10553 * @plane: drm plane
10554 * @state: new plane state
10555 *
10556 * Check current plane state versus the new one to determine whether
10557 * watermarks need to be recalculated.
10558 *
10559 * Returns true or false.
10560 */
10561static bool intel_wm_need_update(struct drm_plane *plane,
10562 struct drm_plane_state *state)
10563{
Matt Roperd21fbe82015-09-24 15:53:12 -070010564 struct intel_plane_state *new = to_intel_plane_state(state);
10565 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10566
10567 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010568 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010569 return true;
10570
10571 if (!cur->base.fb || !new->base.fb)
10572 return false;
10573
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010574 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010575 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010576 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10577 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10578 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10579 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010580 return true;
10581
10582 return false;
10583}
10584
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010585static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010586{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010587 int src_w = drm_rect_width(&state->base.src) >> 16;
10588 int src_h = drm_rect_height(&state->base.src) >> 16;
10589 int dst_w = drm_rect_width(&state->base.dst);
10590 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010591
10592 return (src_w != dst_w || src_h != dst_h);
10593}
10594
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010595int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10596 struct drm_crtc_state *crtc_state,
10597 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010598 struct drm_plane_state *plane_state)
10599{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010600 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010601 struct drm_crtc *crtc = crtc_state->crtc;
10602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010603 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010604 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010605 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010606 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010607 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010608 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010609 bool turn_off, turn_on, visible, was_visible;
10610 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010611 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010612
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010613 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010614 ret = skl_update_scaler_plane(
10615 to_intel_crtc_state(crtc_state),
10616 to_intel_plane_state(plane_state));
10617 if (ret)
10618 return ret;
10619 }
10620
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010621 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010622 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010623
10624 if (!was_crtc_enabled && WARN_ON(was_visible))
10625 was_visible = false;
10626
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010627 /*
10628 * Visibility is calculated as if the crtc was on, but
10629 * after scaler setup everything depends on it being off
10630 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010631 *
10632 * FIXME this is wrong for watermarks. Watermarks should also
10633 * be computed as if the pipe would be active. Perhaps move
10634 * per-plane wm computation to the .check_plane() hook, and
10635 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010636 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010637 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010638 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010639 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10640 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010641
10642 if (!was_visible && !visible)
10643 return 0;
10644
Maarten Lankhorste8861672016-02-24 11:24:26 +010010645 if (fb != old_plane_state->base.fb)
10646 pipe_config->fb_changed = true;
10647
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010648 turn_off = was_visible && (!visible || mode_changed);
10649 turn_on = visible && (!was_visible || mode_changed);
10650
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010651 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010652 intel_crtc->base.base.id, intel_crtc->base.name,
10653 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010654 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010655
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010656 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010657 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010658 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010659 turn_off, turn_on, mode_changed);
10660
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010661 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010662 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010663 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010664
10665 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010666 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010667 pipe_config->disable_cxsr = true;
10668 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010669 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010670 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010671
Ville Syrjälä852eb002015-06-24 22:00:07 +030010672 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010673 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010674 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010675 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010676 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010677 /* FIXME bollocks */
10678 pipe_config->update_wm_pre = true;
10679 pipe_config->update_wm_post = true;
10680 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010681 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010682
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010683 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010684 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010685
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010686 /*
10687 * WaCxSRDisabledForSpriteScaling:ivb
10688 *
10689 * cstate->update_wm was already set above, so this flag will
10690 * take effect when we commit and program watermarks.
10691 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010692 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010693 needs_scaling(to_intel_plane_state(plane_state)) &&
10694 !needs_scaling(old_plane_state))
10695 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010696
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010697 return 0;
10698}
10699
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010700static bool encoders_cloneable(const struct intel_encoder *a,
10701 const struct intel_encoder *b)
10702{
10703 /* masks could be asymmetric, so check both ways */
10704 return a == b || (a->cloneable & (1 << b->type) &&
10705 b->cloneable & (1 << a->type));
10706}
10707
10708static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10709 struct intel_crtc *crtc,
10710 struct intel_encoder *encoder)
10711{
10712 struct intel_encoder *source_encoder;
10713 struct drm_connector *connector;
10714 struct drm_connector_state *connector_state;
10715 int i;
10716
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010717 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010718 if (connector_state->crtc != &crtc->base)
10719 continue;
10720
10721 source_encoder =
10722 to_intel_encoder(connector_state->best_encoder);
10723 if (!encoders_cloneable(encoder, source_encoder))
10724 return false;
10725 }
10726
10727 return true;
10728}
10729
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010730static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10731 struct drm_crtc_state *crtc_state)
10732{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010733 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010734 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010736 struct intel_crtc_state *pipe_config =
10737 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010738 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010739 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010740 bool mode_changed = needs_modeset(crtc_state);
10741
Ville Syrjälä852eb002015-06-24 22:00:07 +030010742 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010743 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010744
Maarten Lankhorstad421372015-06-15 12:33:42 +020010745 if (mode_changed && crtc_state->enable &&
10746 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010747 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010748 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10749 pipe_config);
10750 if (ret)
10751 return ret;
10752 }
10753
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010754 if (crtc_state->color_mgmt_changed) {
10755 ret = intel_color_check(crtc, crtc_state);
10756 if (ret)
10757 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010758
10759 /*
10760 * Changing color management on Intel hardware is
10761 * handled as part of planes update.
10762 */
10763 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010764 }
10765
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010766 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010767 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010768 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010769 if (ret) {
10770 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010771 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010772 }
10773 }
10774
10775 if (dev_priv->display.compute_intermediate_wm &&
10776 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10777 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10778 return 0;
10779
10780 /*
10781 * Calculate 'intermediate' watermarks that satisfy both the
10782 * old state and the new state. We can program these
10783 * immediately.
10784 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010785 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010786 intel_crtc,
10787 pipe_config);
10788 if (ret) {
10789 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10790 return ret;
10791 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010792 } else if (dev_priv->display.compute_intermediate_wm) {
10793 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10794 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010795 }
10796
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010797 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010798 if (mode_changed)
10799 ret = skl_update_scaler_crtc(pipe_config);
10800
10801 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010802 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10803 pipe_config);
10804 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010805 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010806 pipe_config);
10807 }
10808
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010809 if (HAS_IPS(dev_priv))
10810 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10811
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010812 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010813}
10814
Jani Nikula65b38e02015-04-13 11:26:56 +030010815static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010816 .atomic_begin = intel_begin_crtc_commit,
10817 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010818 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010819};
10820
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010821static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10822{
10823 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010824 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010825
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010826 drm_connector_list_iter_begin(dev, &conn_iter);
10827 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010828 if (connector->base.state->crtc)
Thomas Zimmermannef196b52018-06-18 13:01:50 +020010829 drm_connector_put(&connector->base);
Daniel Vetter8863dc72016-05-06 15:39:03 +020010830
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010831 if (connector->base.encoder) {
10832 connector->base.state->best_encoder =
10833 connector->base.encoder;
10834 connector->base.state->crtc =
10835 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010836
Thomas Zimmermannef196b52018-06-18 13:01:50 +020010837 drm_connector_get(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010838 } else {
10839 connector->base.state->best_encoder = NULL;
10840 connector->base.state->crtc = NULL;
10841 }
10842 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010843 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010844}
10845
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010846static void
Robin Schroereba905b2014-05-18 02:24:50 +020010847connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010848 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010849{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010850 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010851 int bpp = pipe_config->pipe_bpp;
10852
10853 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010854 connector->base.base.id,
10855 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010856
10857 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010858 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010859 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010860 bpp, info->bpc * 3);
10861 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010862 }
10863
Mario Kleiner196f9542016-07-06 12:05:45 +020010864 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010865 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010866 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10867 bpp);
10868 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010869 }
10870}
10871
10872static int
10873compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010874 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010875{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010877 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010878 struct drm_connector *connector;
10879 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010880 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010881
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010882 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10883 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010884 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010885 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010886 bpp = 12*3;
10887 else
10888 bpp = 8*3;
10889
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010890
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010891 pipe_config->pipe_bpp = bpp;
10892
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010893 state = pipe_config->base.state;
10894
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010895 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010896 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010897 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010898 continue;
10899
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010900 connected_sink_compute_bpp(to_intel_connector(connector),
10901 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010902 }
10903
10904 return bpp;
10905}
10906
Daniel Vetter644db712013-09-19 14:53:58 +020010907static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10908{
10909 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10910 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010911 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010912 mode->crtc_hdisplay, mode->crtc_hsync_start,
10913 mode->crtc_hsync_end, mode->crtc_htotal,
10914 mode->crtc_vdisplay, mode->crtc_vsync_start,
10915 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10916}
10917
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010918static inline void
10919intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010920 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010921{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010922 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10923 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010924 m_n->gmch_m, m_n->gmch_n,
10925 m_n->link_m, m_n->link_n, m_n->tu);
10926}
10927
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010928#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10929
10930static const char * const output_type_str[] = {
10931 OUTPUT_TYPE(UNUSED),
10932 OUTPUT_TYPE(ANALOG),
10933 OUTPUT_TYPE(DVO),
10934 OUTPUT_TYPE(SDVO),
10935 OUTPUT_TYPE(LVDS),
10936 OUTPUT_TYPE(TVOUT),
10937 OUTPUT_TYPE(HDMI),
10938 OUTPUT_TYPE(DP),
10939 OUTPUT_TYPE(EDP),
10940 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010941 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010942 OUTPUT_TYPE(DP_MST),
10943};
10944
10945#undef OUTPUT_TYPE
10946
10947static void snprintf_output_types(char *buf, size_t len,
10948 unsigned int output_types)
10949{
10950 char *str = buf;
10951 int i;
10952
10953 str[0] = '\0';
10954
10955 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10956 int r;
10957
10958 if ((output_types & BIT(i)) == 0)
10959 continue;
10960
10961 r = snprintf(str, len, "%s%s",
10962 str != buf ? "," : "", output_type_str[i]);
10963 if (r >= len)
10964 break;
10965 str += r;
10966 len -= r;
10967
10968 output_types &= ~BIT(i);
10969 }
10970
10971 WARN_ON_ONCE(output_types != 0);
10972}
10973
Daniel Vetterc0b03412013-05-28 12:05:54 +020010974static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010975 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010976 const char *context)
10977{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010978 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010979 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010980 struct drm_plane *plane;
10981 struct intel_plane *intel_plane;
10982 struct intel_plane_state *state;
10983 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010984 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010985
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010986 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10987 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010988
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010989 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10990 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10991 buf, pipe_config->output_types);
10992
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010993 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10994 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010995 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010996
10997 if (pipe_config->has_pch_encoder)
10998 intel_dump_m_n_config(pipe_config, "fdi",
10999 pipe_config->fdi_lanes,
11000 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011001
Shashank Sharmab22ca992017-07-24 19:19:32 +053011002 if (pipe_config->ycbcr420)
11003 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
11004
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011005 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011006 intel_dump_m_n_config(pipe_config, "dp m_n",
11007 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011008 if (pipe_config->has_drrs)
11009 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11010 pipe_config->lane_count,
11011 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011012 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011013
Daniel Vetter55072d12014-11-20 16:10:28 +010011014 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011015 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011016
Daniel Vetterc0b03412013-05-28 12:05:54 +020011017 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011018 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011019 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011020 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11021 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011022 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011023 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011024 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11025 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011026
11027 if (INTEL_GEN(dev_priv) >= 9)
11028 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11029 crtc->num_scalers,
11030 pipe_config->scaler_state.scaler_users,
11031 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011032
11033 if (HAS_GMCH_DISPLAY(dev_priv))
11034 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11035 pipe_config->gmch_pfit.control,
11036 pipe_config->gmch_pfit.pgm_ratios,
11037 pipe_config->gmch_pfit.lvds_border_bits);
11038 else
11039 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11040 pipe_config->pch_pfit.pos,
11041 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011042 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011043
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011044 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11045 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011046
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011047 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011048
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011049 DRM_DEBUG_KMS("planes on this crtc\n");
11050 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011051 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011052 intel_plane = to_intel_plane(plane);
11053 if (intel_plane->pipe != crtc->pipe)
11054 continue;
11055
11056 state = to_intel_plane_state(plane->state);
11057 fb = state->base.fb;
11058 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011059 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11060 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011061 continue;
11062 }
11063
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011064 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11065 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011066 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011067 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011068 if (INTEL_GEN(dev_priv) >= 9)
11069 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11070 state->scaler_id,
11071 state->base.src.x1 >> 16,
11072 state->base.src.y1 >> 16,
11073 drm_rect_width(&state->base.src) >> 16,
11074 drm_rect_height(&state->base.src) >> 16,
11075 state->base.dst.x1, state->base.dst.y1,
11076 drm_rect_width(&state->base.dst),
11077 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011078 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011079}
11080
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011081static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011082{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011083 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011084 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011085 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011086 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011087 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011088 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011089
11090 /*
11091 * Walk the connector list instead of the encoder
11092 * list to detect the problem on ddi platforms
11093 * where there's just one encoder per digital port.
11094 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011095 drm_connector_list_iter_begin(dev, &conn_iter);
11096 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011097 struct drm_connector_state *connector_state;
11098 struct intel_encoder *encoder;
11099
Maarten Lankhorst8b694492018-04-09 14:46:55 +020011100 connector_state = drm_atomic_get_new_connector_state(state, connector);
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011101 if (!connector_state)
11102 connector_state = connector->state;
11103
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011104 if (!connector_state->best_encoder)
11105 continue;
11106
11107 encoder = to_intel_encoder(connector_state->best_encoder);
11108
11109 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011110
11111 switch (encoder->type) {
11112 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011113 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011114 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011115 break;
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -050011116 /* else: fall through */
Ville Syrjäläcca05022016-06-22 21:57:06 +030011117 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011118 case INTEL_OUTPUT_HDMI:
11119 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011120 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011121
11122 /* the same port mustn't appear more than once */
11123 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011124 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011125
11126 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011127 break;
11128 case INTEL_OUTPUT_DP_MST:
11129 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011130 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011131 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011132 default:
11133 break;
11134 }
11135 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011136 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011137
Ville Syrjälä477321e2016-07-28 17:50:40 +030011138 /* can't mix MST and SST/HDMI on the same port */
11139 if (used_ports & used_mst_ports)
11140 return false;
11141
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011142 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011143}
11144
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011145static void
11146clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11147{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011148 struct drm_i915_private *dev_priv =
11149 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011150 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011151 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011152 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011153 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011154 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011155
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011156 /* FIXME: before the switch to atomic started, a new pipe_config was
11157 * kzalloc'd. Code that depends on any field being zero should be
11158 * fixed, so that the crtc_state can be safely duplicated. For now,
11159 * only fields that are know to not cause problems are preserved. */
11160
Chandra Konduru663a3642015-04-07 15:28:41 -070011161 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011162 shared_dpll = crtc_state->shared_dpll;
11163 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011164 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011165 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011166 if (IS_G4X(dev_priv) ||
11167 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011168 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011169
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011170 /* Keep base drm_crtc_state intact, only clear our extended struct */
11171 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11172 memset(&crtc_state->base + 1, 0,
11173 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011174
Chandra Konduru663a3642015-04-07 15:28:41 -070011175 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011176 crtc_state->shared_dpll = shared_dpll;
11177 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011178 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011179 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011180 if (IS_G4X(dev_priv) ||
11181 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011182 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011183}
11184
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011185static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011186intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011187 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011188{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011189 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011190 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011191 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011192 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011193 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011194 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011195 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011196
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011197 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011198
Daniel Vettere143a212013-07-04 12:01:15 +020011199 pipe_config->cpu_transcoder =
11200 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011201
Imre Deak2960bc92013-07-30 13:36:32 +030011202 /*
11203 * Sanitize sync polarity flags based on requested ones. If neither
11204 * positive or negative polarity is requested, treat this as meaning
11205 * negative polarity.
11206 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011207 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011208 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011209 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011210
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011211 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011212 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011213 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011214
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011215 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11216 pipe_config);
11217 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011218 goto fail;
11219
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011220 /*
11221 * Determine the real pipe dimensions. Note that stereo modes can
11222 * increase the actual pipe size due to the frame doubling and
11223 * insertion of additional space for blanks between the frame. This
11224 * is stored in the crtc timings. We use the requested mode to do this
11225 * computation to clearly distinguish it from the adjusted mode, which
11226 * can be changed by the connectors in the below retry loop.
11227 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011228 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011229 &pipe_config->pipe_src_w,
11230 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011231
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011232 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011233 if (connector_state->crtc != crtc)
11234 continue;
11235
11236 encoder = to_intel_encoder(connector_state->best_encoder);
11237
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011238 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11239 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11240 goto fail;
11241 }
11242
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011243 /*
11244 * Determine output_types before calling the .compute_config()
11245 * hooks so that the hooks can use this information safely.
11246 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011247 if (encoder->compute_output_type)
11248 pipe_config->output_types |=
11249 BIT(encoder->compute_output_type(encoder, pipe_config,
11250 connector_state));
11251 else
11252 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011253 }
11254
Daniel Vettere29c22c2013-02-21 00:00:16 +010011255encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011256 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011257 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011258 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011259
Daniel Vetter135c81b2013-07-21 21:37:09 +020011260 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011261 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11262 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011263
Daniel Vetter7758a112012-07-08 19:40:39 +020011264 /* Pass our mode to the connectors and the CRTC to give them a chance to
11265 * adjust it according to limitations or connector properties, and also
11266 * a chance to reject the mode entirely.
11267 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011268 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011269 if (connector_state->crtc != crtc)
11270 continue;
11271
11272 encoder = to_intel_encoder(connector_state->best_encoder);
11273
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011274 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011275 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011276 goto fail;
11277 }
11278 }
11279
Daniel Vetterff9a6752013-06-01 17:16:21 +020011280 /* Set default port clock if not overwritten by the encoder. Needs to be
11281 * done afterwards in case the encoder adjusts the mode. */
11282 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011283 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011284 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011285
Daniel Vettera43f6e02013-06-07 23:10:32 +020011286 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011287 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011288 DRM_DEBUG_KMS("CRTC fixup failed\n");
11289 goto fail;
11290 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011291
11292 if (ret == RETRY) {
11293 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11294 ret = -EINVAL;
11295 goto fail;
11296 }
11297
11298 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11299 retry = false;
11300 goto encoder_retry;
11301 }
11302
Daniel Vettere8fa4272015-08-12 11:43:34 +020011303 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011304 * only enable it on 6bpc panels and when its not a compliance
11305 * test requesting 6bpc video pattern.
11306 */
11307 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11308 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011309 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011310 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011311
Daniel Vetter7758a112012-07-08 19:40:39 +020011312fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011313 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011314}
11315
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011316static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011317{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011318 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011319
11320 if (clock1 == clock2)
11321 return true;
11322
11323 if (!clock1 || !clock2)
11324 return false;
11325
11326 diff = abs(clock1 - clock2);
11327
11328 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11329 return true;
11330
11331 return false;
11332}
11333
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011334static bool
11335intel_compare_m_n(unsigned int m, unsigned int n,
11336 unsigned int m2, unsigned int n2,
11337 bool exact)
11338{
11339 if (m == m2 && n == n2)
11340 return true;
11341
11342 if (exact || !m || !n || !m2 || !n2)
11343 return false;
11344
11345 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11346
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011347 if (n > n2) {
11348 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011349 m2 <<= 1;
11350 n2 <<= 1;
11351 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011352 } else if (n < n2) {
11353 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011354 m <<= 1;
11355 n <<= 1;
11356 }
11357 }
11358
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011359 if (n != n2)
11360 return false;
11361
11362 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011363}
11364
11365static bool
11366intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11367 struct intel_link_m_n *m2_n2,
11368 bool adjust)
11369{
11370 if (m_n->tu == m2_n2->tu &&
11371 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11372 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11373 intel_compare_m_n(m_n->link_m, m_n->link_n,
11374 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11375 if (adjust)
11376 *m2_n2 = *m_n;
11377
11378 return true;
11379 }
11380
11381 return false;
11382}
11383
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011384static void __printf(3, 4)
11385pipe_config_err(bool adjust, const char *name, const char *format, ...)
11386{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011387 struct va_format vaf;
11388 va_list args;
11389
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011390 va_start(args, format);
11391 vaf.fmt = format;
11392 vaf.va = &args;
11393
Joe Perches99a95482018-03-13 15:02:15 -070011394 if (adjust)
11395 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11396 else
11397 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011398
11399 va_end(args);
11400}
11401
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011402static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011403intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011404 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011405 struct intel_crtc_state *pipe_config,
11406 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011407{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011408 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011409 bool fixup_inherited = adjust &&
11410 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11411 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011412
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011413#define PIPE_CONF_CHECK_X(name) do { \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011414 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011415 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011416 "(expected 0x%08x, found 0x%08x)\n", \
11417 current_config->name, \
11418 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011419 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011420 } \
11421} while (0)
Daniel Vetter66e985c2013-06-05 13:34:20 +020011422
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011423#define PIPE_CONF_CHECK_I(name) do { \
Daniel Vetter08a24032013-04-19 11:25:34 +020011424 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011425 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011426 "(expected %i, found %i)\n", \
11427 current_config->name, \
11428 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011429 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011430 } \
11431} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011432
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011433#define PIPE_CONF_CHECK_BOOL(name) do { \
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011434 if (current_config->name != pipe_config->name) { \
11435 pipe_config_err(adjust, __stringify(name), \
11436 "(expected %s, found %s)\n", \
11437 yesno(current_config->name), \
11438 yesno(pipe_config->name)); \
11439 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011440 } \
11441} while (0)
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011442
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011443/*
11444 * Checks state where we only read out the enabling, but not the entire
11445 * state itself (like full infoframes or ELD for audio). These states
11446 * require a full modeset on bootup to fix up.
11447 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011448#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) do { \
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011449 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11450 PIPE_CONF_CHECK_BOOL(name); \
11451 } else { \
11452 pipe_config_err(adjust, __stringify(name), \
11453 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11454 yesno(current_config->name), \
11455 yesno(pipe_config->name)); \
11456 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011457 } \
11458} while (0)
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011459
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011460#define PIPE_CONF_CHECK_P(name) do { \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011461 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011462 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011463 "(expected %p, found %p)\n", \
11464 current_config->name, \
11465 pipe_config->name); \
11466 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011467 } \
11468} while (0)
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011469
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011470#define PIPE_CONF_CHECK_M_N(name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011471 if (!intel_compare_link_m_n(&current_config->name, \
11472 &pipe_config->name,\
11473 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011474 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011475 "(expected tu %i gmch %i/%i link %i/%i, " \
11476 "found tu %i, gmch %i/%i link %i/%i)\n", \
11477 current_config->name.tu, \
11478 current_config->name.gmch_m, \
11479 current_config->name.gmch_n, \
11480 current_config->name.link_m, \
11481 current_config->name.link_n, \
11482 pipe_config->name.tu, \
11483 pipe_config->name.gmch_m, \
11484 pipe_config->name.gmch_n, \
11485 pipe_config->name.link_m, \
11486 pipe_config->name.link_n); \
11487 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011488 } \
11489} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011490
Daniel Vetter55c561a2016-03-30 11:34:36 +020011491/* This is required for BDW+ where there is only one set of registers for
11492 * switching between high and low RR.
11493 * This macro can be used whenever a comparison has to be made between one
11494 * hw state and multiple sw state variables.
11495 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011496#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011497 if (!intel_compare_link_m_n(&current_config->name, \
11498 &pipe_config->name, adjust) && \
11499 !intel_compare_link_m_n(&current_config->alt_name, \
11500 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011501 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011502 "(expected tu %i gmch %i/%i link %i/%i, " \
11503 "or tu %i gmch %i/%i link %i/%i, " \
11504 "found tu %i, gmch %i/%i link %i/%i)\n", \
11505 current_config->name.tu, \
11506 current_config->name.gmch_m, \
11507 current_config->name.gmch_n, \
11508 current_config->name.link_m, \
11509 current_config->name.link_n, \
11510 current_config->alt_name.tu, \
11511 current_config->alt_name.gmch_m, \
11512 current_config->alt_name.gmch_n, \
11513 current_config->alt_name.link_m, \
11514 current_config->alt_name.link_n, \
11515 pipe_config->name.tu, \
11516 pipe_config->name.gmch_m, \
11517 pipe_config->name.gmch_n, \
11518 pipe_config->name.link_m, \
11519 pipe_config->name.link_n); \
11520 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011521 } \
11522} while (0)
Daniel Vetter88adfff2013-03-28 10:42:01 +010011523
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011524#define PIPE_CONF_CHECK_FLAGS(name, mask) do { \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011525 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011526 pipe_config_err(adjust, __stringify(name), \
11527 "(%x) (expected %i, found %i)\n", \
11528 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011529 current_config->name & (mask), \
11530 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011531 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011532 } \
11533} while (0)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011534
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011535#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) do { \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011536 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011537 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011538 "(expected %i, found %i)\n", \
11539 current_config->name, \
11540 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011541 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011542 } \
11543} while (0)
Ville Syrjälä5e550652013-09-06 23:29:07 +030011544
Daniel Vetterbb760062013-06-06 14:55:52 +020011545#define PIPE_CONF_QUIRK(quirk) \
11546 ((current_config->quirks | pipe_config->quirks) & (quirk))
11547
Daniel Vettereccb1402013-05-22 00:50:22 +020011548 PIPE_CONF_CHECK_I(cpu_transcoder);
11549
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011550 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011551 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011552 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011553
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011554 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011555 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011556
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011557 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011558 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011559
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011560 if (current_config->has_drrs)
11561 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11562 } else
11563 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011564
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011565 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011566
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011567 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11568 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11569 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11570 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11571 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11572 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011573
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011574 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11575 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11576 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11577 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11578 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11579 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011580
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011581 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011582 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011583 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011584 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011585 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011586
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011587 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11588 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011589 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011590 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011591
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011592 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011593
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011594 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011595 DRM_MODE_FLAG_INTERLACE);
11596
Daniel Vetterbb760062013-06-06 14:55:52 +020011597 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011598 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011599 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011600 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011601 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011602 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011603 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011604 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011605 DRM_MODE_FLAG_NVSYNC);
11606 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011607
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011608 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011609 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011610 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011611 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011612 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011613
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011614 if (!adjust) {
11615 PIPE_CONF_CHECK_I(pipe_src_w);
11616 PIPE_CONF_CHECK_I(pipe_src_h);
11617
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011618 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011619 if (current_config->pch_pfit.enabled) {
11620 PIPE_CONF_CHECK_X(pch_pfit.pos);
11621 PIPE_CONF_CHECK_X(pch_pfit.size);
11622 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011623
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011624 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011625 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011626 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011627
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011628 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011629
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011630 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011631 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011632 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011633 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11634 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011635 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011636 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011637 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11638 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11639 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011640 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11641 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11642 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11643 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11644 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11645 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11646 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11647 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11648 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11649 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11650 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11651 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Paulo Zanonic27e9172018-04-27 16:14:36 -070011652 PIPE_CONF_CHECK_X(dpll_hw_state.mg_refclkin_ctl);
11653 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_coreclkctl1);
11654 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_hsclkctl);
11655 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div0);
11656 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div1);
11657 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_lf);
11658 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_frac_lock);
11659 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_ssc);
11660 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_bias);
11661 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_tdc_coldst_bias);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011662
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011663 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11664 PIPE_CONF_CHECK_X(dsi_pll.div);
11665
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011666 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011667 PIPE_CONF_CHECK_I(pipe_bpp);
11668
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011669 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011670 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011671
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011672 PIPE_CONF_CHECK_I(min_voltage_level);
11673
Daniel Vetter66e985c2013-06-05 13:34:20 +020011674#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011675#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011676#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011677#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011678#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011679#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011680#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011681#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011682
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011683 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011684}
11685
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011686static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11687 const struct intel_crtc_state *pipe_config)
11688{
11689 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011690 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011691 &pipe_config->fdi_m_n);
11692 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11693
11694 /*
11695 * FDI already provided one idea for the dotclock.
11696 * Yell if the encoder disagrees.
11697 */
11698 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11699 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11700 fdi_dotclock, dotclock);
11701 }
11702}
11703
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011704static void verify_wm_state(struct drm_crtc *crtc,
11705 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011706{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011707 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011708 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011709 struct skl_pipe_wm hw_wm, *sw_wm;
11710 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11711 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11713 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011714 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011715
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011716 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011717 return;
11718
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011719 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011720 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011721
Damien Lespiau08db6652014-11-04 17:06:52 +000011722 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11723 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11724
Mahesh Kumar74bd8002018-04-26 19:55:15 +053011725 if (INTEL_GEN(dev_priv) >= 11)
11726 if (hw_ddb.enabled_slices != sw_ddb->enabled_slices)
11727 DRM_ERROR("mismatch in DBUF Slices (expected %u, got %u)\n",
11728 sw_ddb->enabled_slices,
11729 hw_ddb.enabled_slices);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011730 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011731 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011732 hw_plane_wm = &hw_wm.planes[plane];
11733 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011734
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011735 /* Watermarks */
11736 for (level = 0; level <= max_level; level++) {
11737 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11738 &sw_plane_wm->wm[level]))
11739 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011740
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011741 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11742 pipe_name(pipe), plane + 1, level,
11743 sw_plane_wm->wm[level].plane_en,
11744 sw_plane_wm->wm[level].plane_res_b,
11745 sw_plane_wm->wm[level].plane_res_l,
11746 hw_plane_wm->wm[level].plane_en,
11747 hw_plane_wm->wm[level].plane_res_b,
11748 hw_plane_wm->wm[level].plane_res_l);
11749 }
11750
11751 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11752 &sw_plane_wm->trans_wm)) {
11753 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11754 pipe_name(pipe), plane + 1,
11755 sw_plane_wm->trans_wm.plane_en,
11756 sw_plane_wm->trans_wm.plane_res_b,
11757 sw_plane_wm->trans_wm.plane_res_l,
11758 hw_plane_wm->trans_wm.plane_en,
11759 hw_plane_wm->trans_wm.plane_res_b,
11760 hw_plane_wm->trans_wm.plane_res_l);
11761 }
11762
11763 /* DDB */
11764 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11765 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11766
11767 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011768 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011769 pipe_name(pipe), plane + 1,
11770 sw_ddb_entry->start, sw_ddb_entry->end,
11771 hw_ddb_entry->start, hw_ddb_entry->end);
11772 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011773 }
11774
Lyude27082492016-08-24 07:48:10 +020011775 /*
11776 * cursor
11777 * If the cursor plane isn't active, we may not have updated it's ddb
11778 * allocation. In that case since the ddb allocation will be updated
11779 * once the plane becomes visible, we can skip this check
11780 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011781 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011782 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11783 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011784
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011785 /* Watermarks */
11786 for (level = 0; level <= max_level; level++) {
11787 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11788 &sw_plane_wm->wm[level]))
11789 continue;
11790
11791 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11792 pipe_name(pipe), level,
11793 sw_plane_wm->wm[level].plane_en,
11794 sw_plane_wm->wm[level].plane_res_b,
11795 sw_plane_wm->wm[level].plane_res_l,
11796 hw_plane_wm->wm[level].plane_en,
11797 hw_plane_wm->wm[level].plane_res_b,
11798 hw_plane_wm->wm[level].plane_res_l);
11799 }
11800
11801 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11802 &sw_plane_wm->trans_wm)) {
11803 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11804 pipe_name(pipe),
11805 sw_plane_wm->trans_wm.plane_en,
11806 sw_plane_wm->trans_wm.plane_res_b,
11807 sw_plane_wm->trans_wm.plane_res_l,
11808 hw_plane_wm->trans_wm.plane_en,
11809 hw_plane_wm->trans_wm.plane_res_b,
11810 hw_plane_wm->trans_wm.plane_res_l);
11811 }
11812
11813 /* DDB */
11814 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11815 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11816
11817 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011818 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011819 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011820 sw_ddb_entry->start, sw_ddb_entry->end,
11821 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011822 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011823 }
11824}
11825
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011826static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011827verify_connector_state(struct drm_device *dev,
11828 struct drm_atomic_state *state,
11829 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011830{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011831 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011832 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011833 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011834
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011835 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011836 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011837 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011838
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011839 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011840 continue;
11841
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011842 if (crtc)
11843 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11844
11845 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011846
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011847 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011848 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011849 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011850}
11851
11852static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011853verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011854{
11855 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011856 struct drm_connector *connector;
11857 struct drm_connector_state *old_conn_state, *new_conn_state;
11858 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011859
Damien Lespiaub2784e12014-08-05 11:29:37 +010011860 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011861 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011862 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011863
11864 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11865 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011866 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011867
Daniel Vetter86b04262017-03-01 10:52:26 +010011868 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11869 new_conn_state, i) {
11870 if (old_conn_state->best_encoder == &encoder->base)
11871 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011872
Daniel Vetter86b04262017-03-01 10:52:26 +010011873 if (new_conn_state->best_encoder != &encoder->base)
11874 continue;
11875 found = enabled = true;
11876
11877 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011878 encoder->base.crtc,
11879 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011880 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011881
11882 if (!found)
11883 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011884
Rob Clarke2c719b2014-12-15 13:56:32 -050011885 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011886 "encoder's enabled state mismatch "
11887 "(expected %i, found %i)\n",
11888 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011889
11890 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011891 bool active;
11892
11893 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011894 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011895 "encoder detached but still enabled on pipe %c.\n",
11896 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011897 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011898 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011899}
11900
11901static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011902verify_crtc_state(struct drm_crtc *crtc,
11903 struct drm_crtc_state *old_crtc_state,
11904 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011905{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011906 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011907 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011908 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11910 struct intel_crtc_state *pipe_config, *sw_config;
11911 struct drm_atomic_state *old_state;
11912 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011913
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011914 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011915 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011916 pipe_config = to_intel_crtc_state(old_crtc_state);
11917 memset(pipe_config, 0, sizeof(*pipe_config));
11918 pipe_config->base.crtc = crtc;
11919 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011920
Ville Syrjälä78108b72016-05-27 20:59:19 +030011921 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011922
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011923 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011924
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011925 /* we keep both pipes enabled on 830 */
11926 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011927 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011928
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011929 I915_STATE_WARN(new_crtc_state->active != active,
11930 "crtc active state doesn't match with hw state "
11931 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011932
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011933 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11934 "transitional active state does not match atomic hw state "
11935 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011936
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011937 for_each_encoder_on_crtc(dev, crtc, encoder) {
11938 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011939
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011940 active = encoder->get_hw_state(encoder, &pipe);
11941 I915_STATE_WARN(active != new_crtc_state->active,
11942 "[ENCODER:%i] active %i with crtc active %i\n",
11943 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011944
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011945 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11946 "Encoder connected to wrong pipe %c\n",
11947 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011948
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011949 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011950 encoder->get_config(encoder, pipe_config);
11951 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011952
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011953 intel_crtc_compute_pixel_rate(pipe_config);
11954
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011955 if (!new_crtc_state->active)
11956 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011957
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011958 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011959
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011960 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011961 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011962 pipe_config, false)) {
11963 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11964 intel_dump_pipe_config(intel_crtc, pipe_config,
11965 "[hw state]");
11966 intel_dump_pipe_config(intel_crtc, sw_config,
11967 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011968 }
11969}
11970
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011971static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011972intel_verify_planes(struct intel_atomic_state *state)
11973{
11974 struct intel_plane *plane;
11975 const struct intel_plane_state *plane_state;
11976 int i;
11977
11978 for_each_new_intel_plane_in_state(state, plane,
11979 plane_state, i)
11980 assert_plane(plane, plane_state->base.visible);
11981}
11982
11983static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011984verify_single_dpll_state(struct drm_i915_private *dev_priv,
11985 struct intel_shared_dpll *pll,
11986 struct drm_crtc *crtc,
11987 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011988{
11989 struct intel_dpll_hw_state dpll_hw_state;
Ville Syrjälä40560e22018-06-26 22:47:11 +030011990 unsigned int crtc_mask;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011991 bool active;
11992
11993 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11994
Lucas De Marchi72f775f2018-03-20 15:06:34 -070011995 DRM_DEBUG_KMS("%s\n", pll->info->name);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011996
Lucas De Marchiee1398b2018-03-20 15:06:33 -070011997 active = pll->info->funcs->get_hw_state(dev_priv, pll, &dpll_hw_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011998
Lucas De Marchi5cd281f2018-03-20 15:06:36 -070011999 if (!(pll->info->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012000 I915_STATE_WARN(!pll->on && pll->active_mask,
12001 "pll in active use but not on in sw tracking\n");
12002 I915_STATE_WARN(pll->on && !pll->active_mask,
12003 "pll is on but not used by any active crtc\n");
12004 I915_STATE_WARN(pll->on != active,
12005 "pll on state mismatch (expected %i, found %i)\n",
12006 pll->on, active);
12007 }
12008
12009 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012010 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012011 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012012 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012013
12014 return;
12015 }
12016
Ville Syrjälä40560e22018-06-26 22:47:11 +030012017 crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012018
12019 if (new_state->active)
12020 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12021 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12022 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12023 else
12024 I915_STATE_WARN(pll->active_mask & crtc_mask,
12025 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12026 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12027
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012028 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012029 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012030 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012031
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012032 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012033 &dpll_hw_state,
12034 sizeof(dpll_hw_state)),
12035 "pll hw state mismatch\n");
12036}
12037
12038static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012039verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12040 struct drm_crtc_state *old_crtc_state,
12041 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012042{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012043 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012044 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12045 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12046
12047 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012048 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012049
12050 if (old_state->shared_dpll &&
12051 old_state->shared_dpll != new_state->shared_dpll) {
Ville Syrjälä40560e22018-06-26 22:47:11 +030012052 unsigned int crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012053 struct intel_shared_dpll *pll = old_state->shared_dpll;
12054
12055 I915_STATE_WARN(pll->active_mask & crtc_mask,
12056 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12057 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012058 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012059 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12060 pipe_name(drm_crtc_index(crtc)));
12061 }
12062}
12063
12064static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012065intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012066 struct drm_atomic_state *state,
12067 struct drm_crtc_state *old_state,
12068 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012069{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012070 if (!needs_modeset(new_state) &&
12071 !to_intel_crtc_state(new_state)->update_pipe)
12072 return;
12073
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012074 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012075 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012076 verify_crtc_state(crtc, old_state, new_state);
12077 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012078}
12079
12080static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012081verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012082{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012083 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012084 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012085
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012086 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012087 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012088}
Daniel Vetter53589012013-06-05 13:34:16 +020012089
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012090static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012091intel_modeset_verify_disabled(struct drm_device *dev,
12092 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012093{
Daniel Vetter86b04262017-03-01 10:52:26 +010012094 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012095 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012096 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012097}
12098
Ville Syrjälä80715b22014-05-15 20:23:23 +030012099static void update_scanline_offset(struct intel_crtc *crtc)
12100{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012101 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012102
12103 /*
12104 * The scanline counter increments at the leading edge of hsync.
12105 *
12106 * On most platforms it starts counting from vtotal-1 on the
12107 * first active line. That means the scanline counter value is
12108 * always one less than what we would expect. Ie. just after
12109 * start of vblank, which also occurs at start of hsync (on the
12110 * last active line), the scanline counter will read vblank_start-1.
12111 *
12112 * On gen2 the scanline counter starts counting from 1 instead
12113 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12114 * to keep the value positive), instead of adding one.
12115 *
12116 * On HSW+ the behaviour of the scanline counter depends on the output
12117 * type. For DP ports it behaves like most other platforms, but on HDMI
12118 * there's an extra 1 line difference. So we need to add two instead of
12119 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020012120 *
12121 * On VLV/CHV DSI the scanline counter would appear to increment
12122 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12123 * that means we can't tell whether we're in vblank or not while
12124 * we're on that particular line. We must still set scanline_offset
12125 * to 1 so that the vblank timestamps come out correct when we query
12126 * the scanline counter from within the vblank interrupt handler.
12127 * However if queried just before the start of vblank we'll get an
12128 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012129 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012130 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012131 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012132 int vtotal;
12133
Ville Syrjälä124abe02015-09-08 13:40:45 +030012134 vtotal = adjusted_mode->crtc_vtotal;
12135 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012136 vtotal /= 2;
12137
12138 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012139 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012140 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012141 crtc->scanline_offset = 2;
12142 } else
12143 crtc->scanline_offset = 1;
12144}
12145
Maarten Lankhorstad421372015-06-15 12:33:42 +020012146static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012147{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012148 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012149 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012150 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012151 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012152 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012153
12154 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012155 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012156
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012157 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012159 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012160 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012161
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012162 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012163 continue;
12164
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012165 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012166
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012167 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012168 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012169
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012170 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012171 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012172}
12173
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012174/*
12175 * This implements the workaround described in the "notes" section of the mode
12176 * set sequence documentation. When going from no pipes or single pipe to
12177 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12178 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12179 */
12180static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12181{
12182 struct drm_crtc_state *crtc_state;
12183 struct intel_crtc *intel_crtc;
12184 struct drm_crtc *crtc;
12185 struct intel_crtc_state *first_crtc_state = NULL;
12186 struct intel_crtc_state *other_crtc_state = NULL;
12187 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12188 int i;
12189
12190 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012191 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012192 intel_crtc = to_intel_crtc(crtc);
12193
12194 if (!crtc_state->active || !needs_modeset(crtc_state))
12195 continue;
12196
12197 if (first_crtc_state) {
12198 other_crtc_state = to_intel_crtc_state(crtc_state);
12199 break;
12200 } else {
12201 first_crtc_state = to_intel_crtc_state(crtc_state);
12202 first_pipe = intel_crtc->pipe;
12203 }
12204 }
12205
12206 /* No workaround needed? */
12207 if (!first_crtc_state)
12208 return 0;
12209
12210 /* w/a possibly needed, check how many crtc's are already enabled. */
12211 for_each_intel_crtc(state->dev, intel_crtc) {
12212 struct intel_crtc_state *pipe_config;
12213
12214 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12215 if (IS_ERR(pipe_config))
12216 return PTR_ERR(pipe_config);
12217
12218 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12219
12220 if (!pipe_config->base.active ||
12221 needs_modeset(&pipe_config->base))
12222 continue;
12223
12224 /* 2 or more enabled crtcs means no need for w/a */
12225 if (enabled_pipe != INVALID_PIPE)
12226 return 0;
12227
12228 enabled_pipe = intel_crtc->pipe;
12229 }
12230
12231 if (enabled_pipe != INVALID_PIPE)
12232 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12233 else if (other_crtc_state)
12234 other_crtc_state->hsw_workaround_pipe = first_pipe;
12235
12236 return 0;
12237}
12238
Ville Syrjälä8d965612016-11-14 18:35:10 +020012239static int intel_lock_all_pipes(struct drm_atomic_state *state)
12240{
12241 struct drm_crtc *crtc;
12242
12243 /* Add all pipes to the state */
12244 for_each_crtc(state->dev, crtc) {
12245 struct drm_crtc_state *crtc_state;
12246
12247 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12248 if (IS_ERR(crtc_state))
12249 return PTR_ERR(crtc_state);
12250 }
12251
12252 return 0;
12253}
12254
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012255static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12256{
12257 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012258
Ville Syrjälä8d965612016-11-14 18:35:10 +020012259 /*
12260 * Add all pipes to the state, and force
12261 * a modeset on all the active ones.
12262 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012263 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012264 struct drm_crtc_state *crtc_state;
12265 int ret;
12266
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012267 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12268 if (IS_ERR(crtc_state))
12269 return PTR_ERR(crtc_state);
12270
12271 if (!crtc_state->active || needs_modeset(crtc_state))
12272 continue;
12273
12274 crtc_state->mode_changed = true;
12275
12276 ret = drm_atomic_add_affected_connectors(state, crtc);
12277 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012278 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012279
12280 ret = drm_atomic_add_affected_planes(state, crtc);
12281 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012282 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012283 }
12284
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012285 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012286}
12287
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012288static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012289{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012290 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012291 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012292 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012293 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012294 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012295
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012296 if (!check_digital_port_conflicts(state)) {
12297 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12298 return -EINVAL;
12299 }
12300
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012301 intel_state->modeset = true;
12302 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012303 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12304 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012305
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012306 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12307 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012308 intel_state->active_crtcs |= 1 << i;
12309 else
12310 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012311
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012312 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012313 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012314 }
12315
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012316 /*
12317 * See if the config requires any additional preparation, e.g.
12318 * to adjust global state with pipes off. We need to do this
12319 * here so we can get the modeset_pipe updated config for the new
12320 * mode set on this crtc. For other crtcs we need to use the
12321 * adjusted_mode bits in the crtc directly.
12322 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012323 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012324 ret = dev_priv->display.modeset_calc_cdclk(state);
12325 if (ret < 0)
12326 return ret;
12327
Ville Syrjälä8d965612016-11-14 18:35:10 +020012328 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012329 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012330 * holding all the crtc locks, even if we don't end up
12331 * touching the hardware
12332 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012333 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12334 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012335 ret = intel_lock_all_pipes(state);
12336 if (ret < 0)
12337 return ret;
12338 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012339
Ville Syrjälä8d965612016-11-14 18:35:10 +020012340 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012341 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12342 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012343 ret = intel_modeset_all_pipes(state);
12344 if (ret < 0)
12345 return ret;
12346 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012347
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012348 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12349 intel_state->cdclk.logical.cdclk,
12350 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012351 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12352 intel_state->cdclk.logical.voltage_level,
12353 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012354 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012355 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012356 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012357
Maarten Lankhorstad421372015-06-15 12:33:42 +020012358 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012359
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012360 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012361 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012362
Maarten Lankhorstad421372015-06-15 12:33:42 +020012363 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012364}
12365
Matt Roperaa363132015-09-24 15:53:18 -070012366/*
12367 * Handle calculation of various watermark data at the end of the atomic check
12368 * phase. The code here should be run after the per-crtc and per-plane 'check'
12369 * handlers to ensure that all derived state has been updated.
12370 */
Matt Roper55994c22016-05-12 07:06:08 -070012371static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012372{
12373 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012374 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012375
12376 /* Is there platform-specific watermark information to calculate? */
12377 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012378 return dev_priv->display.compute_global_watermarks(state);
12379
12380 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012381}
12382
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012383/**
12384 * intel_atomic_check - validate state object
12385 * @dev: drm device
12386 * @state: state to validate
12387 */
12388static int intel_atomic_check(struct drm_device *dev,
12389 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012390{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012391 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012392 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012393 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012394 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012395 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012396 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012397
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012398 /* Catch I915_MODE_FLAG_INHERITED */
12399 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12400 crtc_state, i) {
12401 if (crtc_state->mode.private_flags !=
12402 old_crtc_state->mode.private_flags)
12403 crtc_state->mode_changed = true;
12404 }
12405
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012406 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012407 if (ret)
12408 return ret;
12409
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012410 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012411 struct intel_crtc_state *pipe_config =
12412 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012413
Daniel Vetter26495482015-07-15 14:15:52 +020012414 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012415 continue;
12416
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012417 if (!crtc_state->enable) {
12418 any_ms = true;
12419 continue;
12420 }
12421
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012422 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012423 if (ret) {
12424 intel_dump_pipe_config(to_intel_crtc(crtc),
12425 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012426 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012427 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012428
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012429 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012430 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012431 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012432 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012433 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012434 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012435 }
12436
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012437 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012438 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012439
Daniel Vetter26495482015-07-15 14:15:52 +020012440 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12441 needs_modeset(crtc_state) ?
12442 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012443 }
12444
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012445 if (any_ms) {
12446 ret = intel_modeset_checks(state);
12447
12448 if (ret)
12449 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012450 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012451 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012452 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012453
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012454 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012455 if (ret)
12456 return ret;
12457
Ville Syrjälädd576022017-11-17 21:19:14 +020012458 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012459 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012460}
12461
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012462static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012463 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012464{
Chris Wilsonfd700752017-07-26 17:00:36 +010012465 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012466}
12467
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012468u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12469{
12470 struct drm_device *dev = crtc->base.dev;
12471
12472 if (!dev->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012473 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012474
12475 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12476}
12477
Lyude896e5bb2016-08-24 07:48:09 +020012478static void intel_update_crtc(struct drm_crtc *crtc,
12479 struct drm_atomic_state *state,
12480 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012481 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012482{
12483 struct drm_device *dev = crtc->dev;
12484 struct drm_i915_private *dev_priv = to_i915(dev);
12485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012486 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12487 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012488 struct intel_plane_state *new_plane_state =
12489 intel_atomic_get_new_plane_state(to_intel_atomic_state(state),
12490 to_intel_plane(crtc->primary));
Lyude896e5bb2016-08-24 07:48:09 +020012491
12492 if (modeset) {
12493 update_scanline_offset(intel_crtc);
12494 dev_priv->display.crtc_enable(pipe_config, state);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012495
12496 /* vblanks work again, re-enable pipe CRC. */
12497 intel_crtc_enable_pipe_crc(intel_crtc);
Lyude896e5bb2016-08-24 07:48:09 +020012498 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012499 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12500 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012501 }
12502
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012503 if (new_plane_state)
12504 intel_fbc_enable(intel_crtc, pipe_config, new_plane_state);
Lyude896e5bb2016-08-24 07:48:09 +020012505
12506 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012507}
12508
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012509static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012510{
12511 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012512 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012513 int i;
12514
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012515 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12516 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012517 continue;
12518
12519 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012520 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012521 }
12522}
12523
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012524static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012525{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012526 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012527 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12528 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012529 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012530 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012531 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012532 unsigned int updated = 0;
12533 bool progress;
12534 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012535 int i;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012536 u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
12537 u8 required_slices = intel_state->wm_results.ddb.enabled_slices;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012538
12539 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12540
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012541 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012542 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012543 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012544 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012545
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012546 /* If 2nd DBuf slice required, enable it here */
12547 if (INTEL_GEN(dev_priv) >= 11 && required_slices > hw_enabled_slices)
12548 icl_dbuf_slices_update(dev_priv, required_slices);
12549
Lyude27082492016-08-24 07:48:10 +020012550 /*
12551 * Whenever the number of active pipes changes, we need to make sure we
12552 * update the pipes in the right order so that their ddb allocations
12553 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12554 * cause pipe underruns and other bad stuff.
12555 */
12556 do {
Lyude27082492016-08-24 07:48:10 +020012557 progress = false;
12558
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012559 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012560 bool vbl_wait = false;
12561 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012562
12563 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012564 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012565 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012566
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012567 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012568 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012569
Mika Kahola2b685042017-10-10 13:17:03 +030012570 if (skl_ddb_allocation_overlaps(dev_priv,
12571 entries,
12572 &cstate->wm.skl.ddb,
12573 i))
Lyude27082492016-08-24 07:48:10 +020012574 continue;
12575
12576 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012577 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012578
12579 /*
12580 * If this is an already active pipe, it's DDB changed,
12581 * and this isn't the last pipe that needs updating
12582 * then we need to wait for a vblank to pass for the
12583 * new ddb allocation to take effect.
12584 */
Lyudece0ba282016-09-15 10:46:35 -040012585 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012586 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012587 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012588 intel_state->wm_results.dirty_pipes != updated)
12589 vbl_wait = true;
12590
12591 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012592 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012593
12594 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012595 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012596
12597 progress = true;
12598 }
12599 } while (progress);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012600
12601 /* If 2nd DBuf slice is no more required disable it */
12602 if (INTEL_GEN(dev_priv) >= 11 && required_slices < hw_enabled_slices)
12603 icl_dbuf_slices_update(dev_priv, required_slices);
Lyude27082492016-08-24 07:48:10 +020012604}
12605
Chris Wilsonba318c62017-02-02 20:47:41 +000012606static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12607{
12608 struct intel_atomic_state *state, *next;
12609 struct llist_node *freed;
12610
12611 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12612 llist_for_each_entry_safe(state, next, freed, freed)
12613 drm_atomic_state_put(&state->base);
12614}
12615
12616static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12617{
12618 struct drm_i915_private *dev_priv =
12619 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12620
12621 intel_atomic_helper_free_state(dev_priv);
12622}
12623
Daniel Vetter9db529a2017-08-08 10:08:28 +020012624static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12625{
12626 struct wait_queue_entry wait_fence, wait_reset;
12627 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12628
12629 init_wait_entry(&wait_fence, 0);
12630 init_wait_entry(&wait_reset, 0);
12631 for (;;) {
12632 prepare_to_wait(&intel_state->commit_ready.wait,
12633 &wait_fence, TASK_UNINTERRUPTIBLE);
12634 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12635 &wait_reset, TASK_UNINTERRUPTIBLE);
12636
12637
12638 if (i915_sw_fence_done(&intel_state->commit_ready)
12639 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12640 break;
12641
12642 schedule();
12643 }
12644 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12645 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12646}
12647
Chris Wilson8d52e442018-06-23 11:39:51 +010012648static void intel_atomic_cleanup_work(struct work_struct *work)
12649{
12650 struct drm_atomic_state *state =
12651 container_of(work, struct drm_atomic_state, commit_work);
12652 struct drm_i915_private *i915 = to_i915(state->dev);
12653
12654 drm_atomic_helper_cleanup_planes(&i915->drm, state);
12655 drm_atomic_helper_commit_cleanup_done(state);
12656 drm_atomic_state_put(state);
12657
12658 intel_atomic_helper_free_state(i915);
12659}
12660
Daniel Vetter94f05022016-06-14 18:01:00 +020012661static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012662{
Daniel Vetter94f05022016-06-14 18:01:00 +020012663 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012664 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012665 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012666 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012667 struct intel_crtc_state *new_intel_crtc_state, *old_intel_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012668 struct drm_crtc *crtc;
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012669 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012670 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012671 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012672
Daniel Vetter9db529a2017-08-08 10:08:28 +020012673 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012674
Daniel Vetterea0000f2016-06-13 16:13:46 +020012675 drm_atomic_helper_wait_for_dependencies(state);
12676
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012677 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012678 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012679
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012680 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012681 old_intel_crtc_state = to_intel_crtc_state(old_crtc_state);
12682 new_intel_crtc_state = to_intel_crtc_state(new_crtc_state);
12683 intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012684
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012685 if (needs_modeset(new_crtc_state) ||
12686 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012687
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012688 put_domains[intel_crtc->pipe] =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012689 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012690 new_intel_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012691 }
12692
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012693 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012694 continue;
12695
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012696 intel_pre_plane_update(old_intel_crtc_state, new_intel_crtc_state);
Daniel Vetter460da9162013-03-27 00:44:51 +010012697
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012698 if (old_crtc_state->active) {
12699 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012700
12701 /*
12702 * We need to disable pipe CRC before disabling the pipe,
12703 * or we race against vblank off.
12704 */
12705 intel_crtc_disable_pipe_crc(intel_crtc);
12706
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012707 dev_priv->display.crtc_disable(old_intel_crtc_state, state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012708 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012709 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012710 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012711
12712 /*
12713 * Underruns don't always raise
12714 * interrupts, so check manually.
12715 */
12716 intel_check_cpu_fifo_underruns(dev_priv);
12717 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012718
Ville Syrjälä21794812017-08-23 18:22:26 +030012719 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012720 /*
12721 * Make sure we don't call initial_watermarks
12722 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012723 *
12724 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012725 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012726 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012727 dev_priv->display.initial_watermarks(intel_state,
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012728 new_intel_crtc_state);
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012729 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012730 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012731 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012732
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012733 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12734 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12735 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012736
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012737 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012738 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012739
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012740 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012741
Lyude656d1b82016-08-17 15:55:54 -040012742 /*
12743 * SKL workaround: bspec recommends we disable the SAGV when we
12744 * have more then one pipe enabled
12745 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012746 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012747 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012748
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012749 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012750 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012751
Lyude896e5bb2016-08-24 07:48:09 +020012752 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012753 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12754 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012755
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012756 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012757 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012758 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012759 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012760 spin_unlock_irq(&dev->event_lock);
12761
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012762 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012763 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012764 }
12765
Lyude896e5bb2016-08-24 07:48:09 +020012766 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012767 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012768
Daniel Vetter94f05022016-06-14 18:01:00 +020012769 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12770 * already, but still need the state for the delayed optimization. To
12771 * fix this:
12772 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12773 * - schedule that vblank worker _before_ calling hw_done
12774 * - at the start of commit_tail, cancel it _synchrously
12775 * - switch over to the vblank wait helper in the core after that since
12776 * we don't need out special handling any more.
12777 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012778 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012779
12780 /*
12781 * Now that the vblank has passed, we can go ahead and program the
12782 * optimal watermarks on platforms that need two-step watermark
12783 * programming.
12784 *
12785 * TODO: Move this (and other cleanup) to an async worker eventually.
12786 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012787 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012788 new_intel_crtc_state = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012789
12790 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012791 dev_priv->display.optimize_watermarks(intel_state,
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020012792 new_intel_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012793 }
12794
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012795 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012796 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12797
12798 if (put_domains[i])
12799 modeset_put_power_domains(dev_priv, put_domains[i]);
12800
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012801 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012802 }
12803
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012804 if (intel_state->modeset)
12805 intel_verify_planes(intel_state);
12806
Paulo Zanoni56feca92016-09-22 18:00:28 -030012807 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012808 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012809
Daniel Vetter94f05022016-06-14 18:01:00 +020012810 drm_atomic_helper_commit_hw_done(state);
12811
Chris Wilsond5553c02017-05-04 12:55:08 +010012812 if (intel_state->modeset) {
12813 /* As one of the primary mmio accessors, KMS has a high
12814 * likelihood of triggering bugs in unclaimed access. After we
12815 * finish modesetting, see if an error has been flagged, and if
12816 * so enable debugging for the next modeset - and hope we catch
12817 * the culprit.
12818 */
12819 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012820 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012821 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012822
Chris Wilson8d52e442018-06-23 11:39:51 +010012823 /*
12824 * Defer the cleanup of the old state to a separate worker to not
12825 * impede the current task (userspace for blocking modesets) that
12826 * are executed inline. For out-of-line asynchronous modesets/flips,
12827 * deferring to a new worker seems overkill, but we would place a
12828 * schedule point (cond_resched()) here anyway to keep latencies
12829 * down.
12830 */
12831 INIT_WORK(&state->commit_work, intel_atomic_cleanup_work);
Chris Wilson41db6452018-07-12 12:57:29 +010012832 queue_work(system_highpri_wq, &state->commit_work);
Daniel Vetter94f05022016-06-14 18:01:00 +020012833}
12834
12835static void intel_atomic_commit_work(struct work_struct *work)
12836{
Chris Wilsonc004a902016-10-28 13:58:45 +010012837 struct drm_atomic_state *state =
12838 container_of(work, struct drm_atomic_state, commit_work);
12839
Daniel Vetter94f05022016-06-14 18:01:00 +020012840 intel_atomic_commit_tail(state);
12841}
12842
Chris Wilsonc004a902016-10-28 13:58:45 +010012843static int __i915_sw_fence_call
12844intel_atomic_commit_ready(struct i915_sw_fence *fence,
12845 enum i915_sw_fence_notify notify)
12846{
12847 struct intel_atomic_state *state =
12848 container_of(fence, struct intel_atomic_state, commit_ready);
12849
12850 switch (notify) {
12851 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012852 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012853 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012854 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012855 {
12856 struct intel_atomic_helper *helper =
12857 &to_i915(state->base.dev)->atomic_helper;
12858
12859 if (llist_add(&state->freed, &helper->free_list))
12860 schedule_work(&helper->free_work);
12861 break;
12862 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012863 }
12864
12865 return NOTIFY_DONE;
12866}
12867
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012868static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12869{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012870 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012871 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012872 int i;
12873
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012874 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012875 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012876 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012877 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012878}
12879
Daniel Vetter94f05022016-06-14 18:01:00 +020012880/**
12881 * intel_atomic_commit - commit validated state object
12882 * @dev: DRM device
12883 * @state: the top-level driver state object
12884 * @nonblock: nonblocking commit
12885 *
12886 * This function commits a top-level state object that has been validated
12887 * with drm_atomic_helper_check().
12888 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012889 * RETURNS
12890 * Zero for success or -errno.
12891 */
12892static int intel_atomic_commit(struct drm_device *dev,
12893 struct drm_atomic_state *state,
12894 bool nonblock)
12895{
12896 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012897 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012898 int ret = 0;
12899
Chris Wilsonc004a902016-10-28 13:58:45 +010012900 drm_atomic_state_get(state);
12901 i915_sw_fence_init(&intel_state->commit_ready,
12902 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012903
Ville Syrjälä440df932017-03-29 17:21:23 +030012904 /*
12905 * The intel_legacy_cursor_update() fast path takes care
12906 * of avoiding the vblank waits for simple cursor
12907 * movement and flips. For cursor on/off and size changes,
12908 * we want to perform the vblank waits so that watermark
12909 * updates happen during the correct frames. Gen9+ have
12910 * double buffered watermarks and so shouldn't need this.
12911 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012912 * Unset state->legacy_cursor_update before the call to
12913 * drm_atomic_helper_setup_commit() because otherwise
12914 * drm_atomic_helper_wait_for_flip_done() is a noop and
12915 * we get FIFO underruns because we didn't wait
12916 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012917 *
12918 * FIXME doing watermarks and fb cleanup from a vblank worker
12919 * (assuming we had any) would solve these problems.
12920 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012921 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12922 struct intel_crtc_state *new_crtc_state;
12923 struct intel_crtc *crtc;
12924 int i;
12925
12926 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12927 if (new_crtc_state->wm.need_postvbl_update ||
12928 new_crtc_state->update_wm_post)
12929 state->legacy_cursor_update = false;
12930 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012931
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012932 ret = intel_atomic_prepare_commit(dev, state);
12933 if (ret) {
12934 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12935 i915_sw_fence_commit(&intel_state->commit_ready);
12936 return ret;
12937 }
12938
12939 ret = drm_atomic_helper_setup_commit(state, nonblock);
12940 if (!ret)
12941 ret = drm_atomic_helper_swap_state(state, true);
12942
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012943 if (ret) {
12944 i915_sw_fence_commit(&intel_state->commit_ready);
12945
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012946 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012947 return ret;
12948 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012949 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012950 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012951 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012952
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012953 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012954 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12955 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012956 memcpy(dev_priv->min_voltage_level,
12957 intel_state->min_voltage_level,
12958 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012959 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012960 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12961 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012962 }
12963
Chris Wilson08536952016-10-14 13:18:18 +010012964 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012965 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012966
12967 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012968 if (nonblock && intel_state->modeset) {
12969 queue_work(dev_priv->modeset_wq, &state->commit_work);
12970 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012971 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012972 } else {
12973 if (intel_state->modeset)
12974 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012975 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012976 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012977
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012978 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012979}
12980
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012981static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012982 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012983 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012984 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012985 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012986 .atomic_duplicate_state = intel_crtc_duplicate_state,
12987 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012988 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012989};
12990
Chris Wilson74d290f2017-08-17 13:37:06 +010012991struct wait_rps_boost {
12992 struct wait_queue_entry wait;
12993
12994 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000012995 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012996};
12997
12998static int do_rps_boost(struct wait_queue_entry *_wait,
12999 unsigned mode, int sync, void *key)
13000{
13001 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000013002 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010013003
Chris Wilsone9af4ea2018-01-18 13:16:09 +000013004 /*
13005 * If we missed the vblank, but the request is already running it
13006 * is reasonable to assume that it will complete before the next
13007 * vblank without our intervention, so leave RPS alone.
13008 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000013009 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000013010 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000013011 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010013012
13013 drm_crtc_vblank_put(wait->crtc);
13014
13015 list_del(&wait->wait.entry);
13016 kfree(wait);
13017 return 1;
13018}
13019
13020static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
13021 struct dma_fence *fence)
13022{
13023 struct wait_rps_boost *wait;
13024
13025 if (!dma_fence_is_i915(fence))
13026 return;
13027
13028 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
13029 return;
13030
13031 if (drm_crtc_vblank_get(crtc))
13032 return;
13033
13034 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
13035 if (!wait) {
13036 drm_crtc_vblank_put(crtc);
13037 return;
13038 }
13039
13040 wait->request = to_request(dma_fence_get(fence));
13041 wait->crtc = crtc;
13042
13043 wait->wait.func = do_rps_boost;
13044 wait->wait.flags = 0;
13045
13046 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
13047}
13048
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013049static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
13050{
13051 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
13052 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
13053 struct drm_framebuffer *fb = plane_state->base.fb;
13054 struct i915_vma *vma;
13055
13056 if (plane->id == PLANE_CURSOR &&
13057 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13058 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13059 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson4a477652018-08-17 09:24:05 +010013060 int err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013061
Chris Wilson4a477652018-08-17 09:24:05 +010013062 err = i915_gem_object_attach_phys(obj, align);
13063 if (err)
13064 return err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013065 }
13066
13067 vma = intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +030013068 &plane_state->view,
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013069 intel_plane_uses_fence(plane_state),
13070 &plane_state->flags);
13071 if (IS_ERR(vma))
13072 return PTR_ERR(vma);
13073
13074 plane_state->vma = vma;
13075
13076 return 0;
13077}
13078
13079static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
13080{
13081 struct i915_vma *vma;
13082
13083 vma = fetch_and_zero(&old_plane_state->vma);
13084 if (vma)
13085 intel_unpin_fb_vma(vma, old_plane_state->flags);
13086}
13087
Chris Wilsonb7268c52018-04-18 19:40:52 +010013088static void fb_obj_bump_render_priority(struct drm_i915_gem_object *obj)
13089{
13090 struct i915_sched_attr attr = {
13091 .priority = I915_PRIORITY_DISPLAY,
13092 };
13093
13094 i915_gem_object_wait_priority(obj, 0, &attr);
13095}
13096
Matt Roper6beb8c232014-12-01 15:40:14 -080013097/**
13098 * intel_prepare_plane_fb - Prepare fb for usage on plane
13099 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013100 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080013101 *
13102 * Prepares a framebuffer for usage on a display plane. Generally this
13103 * involves pinning the underlying object and updating the frontbuffer tracking
13104 * bits. Some older platforms need special physical address handling for
13105 * cursor planes.
13106 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013107 * Must be called with struct_mutex held.
13108 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013109 * Returns 0 on success, negative error code on failure.
13110 */
13111int
13112intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013113 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013114{
Chris Wilsonc004a902016-10-28 13:58:45 +010013115 struct intel_atomic_state *intel_state =
13116 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013117 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013118 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013119 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013120 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013121 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013122
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013123 if (old_obj) {
13124 struct drm_crtc_state *crtc_state =
Maarten Lankhorst8b694492018-04-09 14:46:55 +020013125 drm_atomic_get_new_crtc_state(new_state->state,
13126 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013127
13128 /* Big Hammer, we also need to ensure that any pending
13129 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13130 * current scanout is retired before unpinning the old
13131 * framebuffer. Note that we rely on userspace rendering
13132 * into the buffer attached to the pipe they are waiting
13133 * on. If not, userspace generates a GPU hang with IPEHR
13134 * point to the MI_WAIT_FOR_EVENT.
13135 *
13136 * This should only fail upon a hung GPU, in which case we
13137 * can safely continue.
13138 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013139 if (needs_modeset(crtc_state)) {
13140 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13141 old_obj->resv, NULL,
13142 false, 0,
13143 GFP_KERNEL);
13144 if (ret < 0)
13145 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013146 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013147 }
13148
Chris Wilsonc004a902016-10-28 13:58:45 +010013149 if (new_state->fence) { /* explicit fencing */
13150 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13151 new_state->fence,
13152 I915_FENCE_TIMEOUT,
13153 GFP_KERNEL);
13154 if (ret < 0)
13155 return ret;
13156 }
13157
Chris Wilsonc37efb92016-06-17 08:28:47 +010013158 if (!obj)
13159 return 0;
13160
Chris Wilson4d3088c2017-07-26 17:00:38 +010013161 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013162 if (ret)
13163 return ret;
13164
Chris Wilson4d3088c2017-07-26 17:00:38 +010013165 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13166 if (ret) {
13167 i915_gem_object_unpin_pages(obj);
13168 return ret;
13169 }
13170
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013171 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010013172
Chris Wilsonb7268c52018-04-18 19:40:52 +010013173 fb_obj_bump_render_priority(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013174
13175 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010013176 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013177 if (ret)
13178 return ret;
13179
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013180 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
13181
Chris Wilsonc004a902016-10-28 13:58:45 +010013182 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010013183 struct dma_fence *fence;
13184
Chris Wilsonc004a902016-10-28 13:58:45 +010013185 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13186 obj->resv, NULL,
13187 false, I915_FENCE_TIMEOUT,
13188 GFP_KERNEL);
13189 if (ret < 0)
13190 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010013191
13192 fence = reservation_object_get_excl_rcu(obj->resv);
13193 if (fence) {
13194 add_rps_boost_after_vblank(new_state->crtc, fence);
13195 dma_fence_put(fence);
13196 }
13197 } else {
13198 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010013199 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013200
Chris Wilson60548c52018-07-31 14:26:29 +010013201 /*
13202 * We declare pageflips to be interactive and so merit a small bias
13203 * towards upclocking to deliver the frame on time. By only changing
13204 * the RPS thresholds to sample more regularly and aim for higher
13205 * clocks we can hopefully deliver low power workloads (like kodi)
13206 * that are not quite steady state without resorting to forcing
13207 * maximum clocks following a vblank miss (see do_rps_boost()).
13208 */
13209 if (!intel_state->rps_interactive) {
13210 intel_rps_mark_interactive(dev_priv, true);
13211 intel_state->rps_interactive = true;
13212 }
13213
Chris Wilsond07f0e52016-10-28 13:58:44 +010013214 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013215}
13216
Matt Roper38f3ce32014-12-02 07:45:25 -080013217/**
13218 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13219 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013220 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080013221 *
13222 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013223 *
13224 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013225 */
13226void
13227intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013228 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013229{
Chris Wilson60548c52018-07-31 14:26:29 +010013230 struct intel_atomic_state *intel_state =
13231 to_intel_atomic_state(old_state->state);
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013232 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080013233
Chris Wilson60548c52018-07-31 14:26:29 +010013234 if (intel_state->rps_interactive) {
13235 intel_rps_mark_interactive(dev_priv, false);
13236 intel_state->rps_interactive = false;
13237 }
13238
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013239 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013240 mutex_lock(&dev_priv->drm.struct_mutex);
13241 intel_plane_unpin_fb(to_intel_plane_state(old_state));
13242 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013243}
13244
Chandra Konduru6156a452015-04-27 13:48:39 -070013245int
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013246skl_max_scale(const struct intel_crtc_state *crtc_state,
13247 u32 pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -070013248{
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013249 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
13250 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru77224cd2018-04-09 09:11:13 +053013251 int max_scale, mult;
13252 int crtc_clock, max_dotclk, tmpclk1, tmpclk2;
Chandra Konduru6156a452015-04-27 13:48:39 -070013253
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013254 if (!crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013255 return DRM_PLANE_HELPER_NO_SCALING;
13256
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013257 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13258 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13259
Rodrigo Vivi43037c82017-10-03 15:31:42 -070013260 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013261 max_dotclk *= 2;
13262
13263 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013264 return DRM_PLANE_HELPER_NO_SCALING;
13265
13266 /*
13267 * skl max scale is lower of:
13268 * close to 3 but not 3, -1 is for that purpose
13269 * or
13270 * cdclk/crtc_clock
13271 */
Chandra Konduru77224cd2018-04-09 09:11:13 +053013272 mult = pixel_format == DRM_FORMAT_NV12 ? 2 : 3;
13273 tmpclk1 = (1 << 16) * mult - 1;
13274 tmpclk2 = (1 << 8) * ((max_dotclk << 8) / crtc_clock);
13275 max_scale = min(tmpclk1, tmpclk2);
Chandra Konduru6156a452015-04-27 13:48:39 -070013276
13277 return max_scale;
13278}
13279
Daniel Vetter5a21b662016-05-24 17:13:53 +020013280static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13281 struct drm_crtc_state *old_crtc_state)
13282{
13283 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013284 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013286 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013287 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013288 struct intel_atomic_state *old_intel_state =
13289 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013290 struct intel_crtc_state *intel_cstate =
13291 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
13292 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013293
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013294 if (!modeset &&
13295 (intel_cstate->base.color_mgmt_changed ||
13296 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030013297 intel_color_set_csc(&intel_cstate->base);
13298 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013299 }
13300
Daniel Vetter5a21b662016-05-24 17:13:53 +020013301 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013302 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013303
13304 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013305 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013306
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013307 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030013308 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013309 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013310 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013311
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013312out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013313 if (dev_priv->display.atomic_update_watermarks)
13314 dev_priv->display.atomic_update_watermarks(old_intel_state,
13315 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013316}
13317
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013318void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
13319 struct intel_crtc_state *crtc_state)
13320{
13321 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13322
13323 if (!IS_GEN2(dev_priv))
13324 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
13325
13326 if (crtc_state->has_pch_encoder) {
13327 enum pipe pch_transcoder =
13328 intel_crtc_pch_transcoder(crtc);
13329
13330 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
13331 }
13332}
13333
Daniel Vetter5a21b662016-05-24 17:13:53 +020013334static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13335 struct drm_crtc_state *old_crtc_state)
13336{
13337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013338 struct intel_atomic_state *old_intel_state =
13339 to_intel_atomic_state(old_crtc_state->state);
13340 struct intel_crtc_state *new_crtc_state =
13341 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013342
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013343 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010013344
13345 if (new_crtc_state->update_pipe &&
13346 !needs_modeset(&new_crtc_state->base) &&
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013347 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED)
13348 intel_crtc_arm_fifo_underrun(intel_crtc, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013349}
13350
Matt Ropercf4c7c12014-12-04 10:27:42 -080013351/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013352 * intel_plane_destroy - destroy a plane
13353 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013354 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013355 * Common destruction function for all types of planes (primary, cursor,
13356 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013357 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013358void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013359{
Matt Roper465c1202014-05-29 08:06:54 -070013360 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013361 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013362}
13363
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013364static bool i8xx_plane_format_mod_supported(struct drm_plane *_plane,
13365 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013366{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013367 switch (modifier) {
13368 case DRM_FORMAT_MOD_LINEAR:
13369 case I915_FORMAT_MOD_X_TILED:
13370 break;
13371 default:
13372 return false;
13373 }
13374
Ben Widawsky714244e2017-08-01 09:58:16 -070013375 switch (format) {
13376 case DRM_FORMAT_C8:
13377 case DRM_FORMAT_RGB565:
13378 case DRM_FORMAT_XRGB1555:
13379 case DRM_FORMAT_XRGB8888:
13380 return modifier == DRM_FORMAT_MOD_LINEAR ||
13381 modifier == I915_FORMAT_MOD_X_TILED;
13382 default:
13383 return false;
13384 }
13385}
13386
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013387static bool i965_plane_format_mod_supported(struct drm_plane *_plane,
13388 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013389{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013390 switch (modifier) {
13391 case DRM_FORMAT_MOD_LINEAR:
13392 case I915_FORMAT_MOD_X_TILED:
13393 break;
13394 default:
13395 return false;
13396 }
13397
Ben Widawsky714244e2017-08-01 09:58:16 -070013398 switch (format) {
13399 case DRM_FORMAT_C8:
13400 case DRM_FORMAT_RGB565:
13401 case DRM_FORMAT_XRGB8888:
13402 case DRM_FORMAT_XBGR8888:
13403 case DRM_FORMAT_XRGB2101010:
13404 case DRM_FORMAT_XBGR2101010:
13405 return modifier == DRM_FORMAT_MOD_LINEAR ||
13406 modifier == I915_FORMAT_MOD_X_TILED;
13407 default:
13408 return false;
13409 }
13410}
13411
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013412static bool skl_plane_format_mod_supported(struct drm_plane *_plane,
13413 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013414{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013415 struct intel_plane *plane = to_intel_plane(_plane);
13416
13417 switch (modifier) {
13418 case DRM_FORMAT_MOD_LINEAR:
13419 case I915_FORMAT_MOD_X_TILED:
13420 case I915_FORMAT_MOD_Y_TILED:
13421 case I915_FORMAT_MOD_Yf_TILED:
13422 break;
13423 case I915_FORMAT_MOD_Y_TILED_CCS:
13424 case I915_FORMAT_MOD_Yf_TILED_CCS:
13425 if (!plane->has_ccs)
13426 return false;
13427 break;
13428 default:
13429 return false;
13430 }
13431
Ben Widawsky714244e2017-08-01 09:58:16 -070013432 switch (format) {
13433 case DRM_FORMAT_XRGB8888:
13434 case DRM_FORMAT_XBGR8888:
13435 case DRM_FORMAT_ARGB8888:
13436 case DRM_FORMAT_ABGR8888:
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -070013437 if (is_ccs_modifier(modifier))
Ben Widawsky714244e2017-08-01 09:58:16 -070013438 return true;
13439 /* fall through */
13440 case DRM_FORMAT_RGB565:
13441 case DRM_FORMAT_XRGB2101010:
13442 case DRM_FORMAT_XBGR2101010:
13443 case DRM_FORMAT_YUYV:
13444 case DRM_FORMAT_YVYU:
13445 case DRM_FORMAT_UYVY:
13446 case DRM_FORMAT_VYUY:
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013447 case DRM_FORMAT_NV12:
Ben Widawsky714244e2017-08-01 09:58:16 -070013448 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13449 return true;
13450 /* fall through */
13451 case DRM_FORMAT_C8:
13452 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13453 modifier == I915_FORMAT_MOD_X_TILED ||
13454 modifier == I915_FORMAT_MOD_Y_TILED)
13455 return true;
13456 /* fall through */
13457 default:
13458 return false;
13459 }
13460}
13461
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013462static bool intel_cursor_format_mod_supported(struct drm_plane *_plane,
13463 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013464{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013465 return modifier == DRM_FORMAT_MOD_LINEAR &&
13466 format == DRM_FORMAT_ARGB8888;
Ben Widawsky714244e2017-08-01 09:58:16 -070013467}
13468
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013469static struct drm_plane_funcs skl_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013470 .update_plane = drm_atomic_helper_update_plane,
13471 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013472 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013473 .atomic_get_property = intel_plane_atomic_get_property,
13474 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013475 .atomic_duplicate_state = intel_plane_duplicate_state,
13476 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013477 .format_mod_supported = skl_plane_format_mod_supported,
13478};
13479
13480static struct drm_plane_funcs i965_plane_funcs = {
13481 .update_plane = drm_atomic_helper_update_plane,
13482 .disable_plane = drm_atomic_helper_disable_plane,
13483 .destroy = intel_plane_destroy,
13484 .atomic_get_property = intel_plane_atomic_get_property,
13485 .atomic_set_property = intel_plane_atomic_set_property,
13486 .atomic_duplicate_state = intel_plane_duplicate_state,
13487 .atomic_destroy_state = intel_plane_destroy_state,
13488 .format_mod_supported = i965_plane_format_mod_supported,
13489};
13490
13491static struct drm_plane_funcs i8xx_plane_funcs = {
13492 .update_plane = drm_atomic_helper_update_plane,
13493 .disable_plane = drm_atomic_helper_disable_plane,
13494 .destroy = intel_plane_destroy,
13495 .atomic_get_property = intel_plane_atomic_get_property,
13496 .atomic_set_property = intel_plane_atomic_set_property,
13497 .atomic_duplicate_state = intel_plane_duplicate_state,
13498 .atomic_destroy_state = intel_plane_destroy_state,
13499 .format_mod_supported = i8xx_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013500};
13501
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013502static int
13503intel_legacy_cursor_update(struct drm_plane *plane,
13504 struct drm_crtc *crtc,
13505 struct drm_framebuffer *fb,
13506 int crtc_x, int crtc_y,
13507 unsigned int crtc_w, unsigned int crtc_h,
13508 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013509 uint32_t src_w, uint32_t src_h,
13510 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013511{
13512 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13513 int ret;
13514 struct drm_plane_state *old_plane_state, *new_plane_state;
13515 struct intel_plane *intel_plane = to_intel_plane(plane);
13516 struct drm_framebuffer *old_fb;
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013517 struct intel_crtc_state *crtc_state =
13518 to_intel_crtc_state(crtc->state);
13519 struct intel_crtc_state *new_crtc_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013520
13521 /*
13522 * When crtc is inactive or there is a modeset pending,
13523 * wait for it to complete in the slowpath
13524 */
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013525 if (!crtc_state->base.active || needs_modeset(&crtc_state->base) ||
13526 crtc_state->update_pipe)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013527 goto slow;
13528
13529 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013530 /*
13531 * Don't do an async update if there is an outstanding commit modifying
13532 * the plane. This prevents our async update's changes from getting
13533 * overridden by a previous synchronous update's state.
13534 */
13535 if (old_plane_state->commit &&
13536 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13537 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013538
13539 /*
13540 * If any parameters change that may affect watermarks,
13541 * take the slowpath. Only changing fb or position should be
13542 * in the fastpath.
13543 */
13544 if (old_plane_state->crtc != crtc ||
13545 old_plane_state->src_w != src_w ||
13546 old_plane_state->src_h != src_h ||
13547 old_plane_state->crtc_w != crtc_w ||
13548 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013549 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013550 goto slow;
13551
13552 new_plane_state = intel_plane_duplicate_state(plane);
13553 if (!new_plane_state)
13554 return -ENOMEM;
13555
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013556 new_crtc_state = to_intel_crtc_state(intel_crtc_duplicate_state(crtc));
13557 if (!new_crtc_state) {
13558 ret = -ENOMEM;
13559 goto out_free;
13560 }
13561
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013562 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13563
13564 new_plane_state->src_x = src_x;
13565 new_plane_state->src_y = src_y;
13566 new_plane_state->src_w = src_w;
13567 new_plane_state->src_h = src_h;
13568 new_plane_state->crtc_x = crtc_x;
13569 new_plane_state->crtc_y = crtc_y;
13570 new_plane_state->crtc_w = crtc_w;
13571 new_plane_state->crtc_h = crtc_h;
13572
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013573 ret = intel_plane_atomic_check_with_state(crtc_state, new_crtc_state,
13574 to_intel_plane_state(old_plane_state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013575 to_intel_plane_state(new_plane_state));
13576 if (ret)
13577 goto out_free;
13578
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013579 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13580 if (ret)
13581 goto out_free;
13582
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013583 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13584 if (ret)
13585 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013586
Dhinakaran Pandiyana694e222018-03-06 19:34:19 -080013587 intel_fb_obj_flush(intel_fb_obj(fb), ORIGIN_FLIP);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013588
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013589 old_fb = old_plane_state->fb;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013590 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13591 intel_plane->frontbuffer_bit);
13592
13593 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013594 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013595
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013596 /*
13597 * We cannot swap crtc_state as it may be in use by an atomic commit or
13598 * page flip that's running simultaneously. If we swap crtc_state and
13599 * destroy the old state, we will cause a use-after-free there.
13600 *
13601 * Only update active_planes, which is needed for our internal
13602 * bookkeeping. Either value will do the right thing when updating
13603 * planes atomically. If the cursor was part of the atomic update then
13604 * we would have taken the slowpath.
13605 */
13606 crtc_state->active_planes = new_crtc_state->active_planes;
13607
Ville Syrjälä72259532017-03-02 19:15:05 +020013608 if (plane->state->visible) {
13609 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013610 intel_plane->update_plane(intel_plane, crtc_state,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013611 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013612 } else {
13613 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013614 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013615 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013616
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013617 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013618
13619out_unlock:
13620 mutex_unlock(&dev_priv->drm.struct_mutex);
13621out_free:
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013622 if (new_crtc_state)
13623 intel_crtc_destroy_state(crtc, &new_crtc_state->base);
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013624 if (ret)
13625 intel_plane_destroy_state(plane, new_plane_state);
13626 else
13627 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013628 return ret;
13629
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013630slow:
13631 return drm_atomic_helper_update_plane(plane, crtc, fb,
13632 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013633 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013634}
13635
13636static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13637 .update_plane = intel_legacy_cursor_update,
13638 .disable_plane = drm_atomic_helper_disable_plane,
13639 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013640 .atomic_get_property = intel_plane_atomic_get_property,
13641 .atomic_set_property = intel_plane_atomic_set_property,
13642 .atomic_duplicate_state = intel_plane_duplicate_state,
13643 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013644 .format_mod_supported = intel_cursor_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013645};
13646
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013647static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13648 enum i9xx_plane_id i9xx_plane)
13649{
13650 if (!HAS_FBC(dev_priv))
13651 return false;
13652
13653 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13654 return i9xx_plane == PLANE_A; /* tied to pipe A */
13655 else if (IS_IVYBRIDGE(dev_priv))
13656 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13657 i9xx_plane == PLANE_C;
13658 else if (INTEL_GEN(dev_priv) >= 4)
13659 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13660 else
13661 return i9xx_plane == PLANE_A;
13662}
13663
13664static bool skl_plane_has_fbc(struct drm_i915_private *dev_priv,
13665 enum pipe pipe, enum plane_id plane_id)
13666{
13667 if (!HAS_FBC(dev_priv))
13668 return false;
13669
13670 return pipe == PIPE_A && plane_id == PLANE_PRIMARY;
13671}
13672
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013673bool skl_plane_has_planar(struct drm_i915_private *dev_priv,
13674 enum pipe pipe, enum plane_id plane_id)
13675{
Dhinakaran Pandiyanb45649f2018-08-24 13:38:56 -070013676 /*
13677 * FIXME: ICL requires two hardware planes for scanning out NV12
13678 * framebuffers. Do not advertize support until this is implemented.
13679 */
13680 if (INTEL_GEN(dev_priv) >= 11)
13681 return false;
13682
Dhinakaran Pandiyan18563402018-08-27 15:56:24 -070013683 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
13684 return false;
13685
13686 if (INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv) && pipe == PIPE_C)
13687 return false;
13688
13689 if (plane_id != PLANE_PRIMARY && plane_id != PLANE_SPRITE0)
13690 return false;
13691
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013692 return true;
13693}
13694
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013695static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013696intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013697{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013698 struct intel_plane *primary = NULL;
13699 struct intel_plane_state *state = NULL;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013700 const struct drm_plane_funcs *plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070013701 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013702 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013703 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013704 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013705 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013706
13707 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013708 if (!primary) {
13709 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013710 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013711 }
Matt Roper465c1202014-05-29 08:06:54 -070013712
Matt Roper8e7d6882015-01-21 16:35:41 -080013713 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013714 if (!state) {
13715 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013716 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013717 }
13718
Matt Roper8e7d6882015-01-21 16:35:41 -080013719 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013720
Ville Syrjäläfd6e3c62018-09-07 18:24:08 +030013721 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013722 state->scaler_id = -1;
Matt Roper465c1202014-05-29 08:06:54 -070013723 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013724 /*
13725 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13726 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13727 */
13728 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013729 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013730 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013731 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013732 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013733 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013734
13735 if (INTEL_GEN(dev_priv) >= 9)
13736 primary->has_fbc = skl_plane_has_fbc(dev_priv,
13737 primary->pipe,
13738 primary->id);
13739 else
13740 primary->has_fbc = i9xx_plane_has_fbc(dev_priv,
13741 primary->i9xx_plane);
13742
13743 if (primary->has_fbc) {
13744 struct intel_fbc *fbc = &dev_priv->fbc;
13745
13746 fbc->possible_framebuffer_bits |= primary->frontbuffer_bit;
13747 }
13748
Ville Syrjälä77064e22017-12-22 21:22:28 +020013749 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013750 primary->has_ccs = skl_plane_has_ccs(dev_priv, pipe,
13751 PLANE_PRIMARY);
13752
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013753 if (skl_plane_has_planar(dev_priv, pipe, PLANE_PRIMARY)) {
13754 intel_primary_formats = skl_pri_planar_formats;
13755 num_formats = ARRAY_SIZE(skl_pri_planar_formats);
13756 } else {
13757 intel_primary_formats = skl_primary_formats;
13758 num_formats = ARRAY_SIZE(skl_primary_formats);
13759 }
Ben Widawsky714244e2017-08-01 09:58:16 -070013760
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013761 if (primary->has_ccs)
Ben Widawsky714244e2017-08-01 09:58:16 -070013762 modifiers = skl_format_modifiers_ccs;
13763 else
13764 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013765
Ville Syrjäläddd57132018-09-07 18:24:02 +030013766 primary->max_stride = skl_plane_max_stride;
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013767 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013768 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013769 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013770 primary->check_plane = skl_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013771
13772 plane_funcs = &skl_plane_funcs;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013773 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013774 intel_primary_formats = i965_primary_formats;
13775 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013776 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013777
Ville Syrjäläddd57132018-09-07 18:24:02 +030013778 primary->max_stride = i9xx_plane_max_stride;
Ville Syrjäläed150302017-11-17 21:19:10 +020013779 primary->update_plane = i9xx_update_plane;
13780 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013781 primary->get_hw_state = i9xx_plane_get_hw_state;
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013782 primary->check_plane = i9xx_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013783
13784 plane_funcs = &i965_plane_funcs;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013785 } else {
13786 intel_primary_formats = i8xx_primary_formats;
13787 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013788 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013789
Ville Syrjäläddd57132018-09-07 18:24:02 +030013790 primary->max_stride = i9xx_plane_max_stride;
Ville Syrjäläed150302017-11-17 21:19:10 +020013791 primary->update_plane = i9xx_update_plane;
13792 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013793 primary->get_hw_state = i9xx_plane_get_hw_state;
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013794 primary->check_plane = i9xx_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013795
13796 plane_funcs = &i8xx_plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070013797 }
13798
Ville Syrjälä580503c2016-10-31 22:37:00 +020013799 if (INTEL_GEN(dev_priv) >= 9)
13800 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013801 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013802 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013803 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013804 DRM_PLANE_TYPE_PRIMARY,
13805 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013806 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013807 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013808 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013809 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013810 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013811 DRM_PLANE_TYPE_PRIMARY,
13812 "primary %c", pipe_name(pipe));
13813 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013814 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013815 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013816 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013817 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013818 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013819 "plane %c",
13820 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013821 if (ret)
13822 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013823
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013824 if (INTEL_GEN(dev_priv) >= 10) {
13825 supported_rotations =
13826 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13827 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13828 DRM_MODE_REFLECT_X;
13829 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013830 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013831 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13832 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013833 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13834 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013835 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13836 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013837 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013838 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013839 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013840 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013841 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013842 }
13843
Dave Airlie5481e272016-10-25 16:36:13 +100013844 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013845 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013846 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013847 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013848
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013849 if (INTEL_GEN(dev_priv) >= 9)
13850 drm_plane_create_color_properties(&primary->base,
13851 BIT(DRM_COLOR_YCBCR_BT601) |
13852 BIT(DRM_COLOR_YCBCR_BT709),
Ville Syrjäläc8624ed2018-02-14 21:23:27 +020013853 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
13854 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
Ville Syrjälä23b28082018-02-14 21:23:26 +020013855 DRM_COLOR_YCBCR_BT709,
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013856 DRM_COLOR_YCBCR_LIMITED_RANGE);
13857
Matt Roperea2c67b2014-12-23 10:41:52 -080013858 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13859
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013860 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013861
13862fail:
13863 kfree(state);
13864 kfree(primary);
13865
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013866 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013867}
13868
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013869static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013870intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13871 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013872{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013873 struct intel_plane *cursor = NULL;
13874 struct intel_plane_state *state = NULL;
13875 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013876
13877 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013878 if (!cursor) {
13879 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013880 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013881 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013882
Matt Roper8e7d6882015-01-21 16:35:41 -080013883 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013884 if (!state) {
13885 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013886 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013887 }
13888
Matt Roper8e7d6882015-01-21 16:35:41 -080013889 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013890
Matt Roper3d7d6512014-06-10 08:28:13 -070013891 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013892 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013893 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013894 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013895
13896 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjäläddd57132018-09-07 18:24:02 +030013897 cursor->max_stride = i845_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013898 cursor->update_plane = i845_update_cursor;
13899 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013900 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013901 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013902 } else {
Ville Syrjäläddd57132018-09-07 18:24:02 +030013903 cursor->max_stride = i9xx_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013904 cursor->update_plane = i9xx_update_cursor;
13905 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013906 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013907 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013908 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013909
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013910 cursor->cursor.base = ~0;
13911 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013912
13913 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13914 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013915
Ville Syrjälä580503c2016-10-31 22:37:00 +020013916 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013917 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013918 intel_cursor_formats,
13919 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013920 cursor_format_modifiers,
13921 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013922 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013923 if (ret)
13924 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013925
Dave Airlie5481e272016-10-25 16:36:13 +100013926 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013927 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013928 DRM_MODE_ROTATE_0,
13929 DRM_MODE_ROTATE_0 |
13930 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013931
Ville Syrjälä580503c2016-10-31 22:37:00 +020013932 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013933 state->scaler_id = -1;
13934
Matt Roperea2c67b2014-12-23 10:41:52 -080013935 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13936
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013937 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013938
13939fail:
13940 kfree(state);
13941 kfree(cursor);
13942
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013943 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013944}
13945
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013946static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13947 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013948{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013949 struct intel_crtc_scaler_state *scaler_state =
13950 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013951 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013952 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013953
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013954 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13955 if (!crtc->num_scalers)
13956 return;
13957
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013958 for (i = 0; i < crtc->num_scalers; i++) {
13959 struct intel_scaler *scaler = &scaler_state->scalers[i];
13960
13961 scaler->in_use = 0;
13962 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013963 }
13964
13965 scaler_state->scaler_id = -1;
13966}
13967
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013968static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013969{
13970 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013971 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013972 struct intel_plane *primary = NULL;
13973 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013974 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013975
Daniel Vetter955382f2013-09-19 14:05:45 +020013976 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013977 if (!intel_crtc)
13978 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013979
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013980 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013981 if (!crtc_state) {
13982 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013983 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013984 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013985 intel_crtc->config = crtc_state;
13986 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013987 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013988
Ville Syrjälä580503c2016-10-31 22:37:00 +020013989 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013990 if (IS_ERR(primary)) {
13991 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013992 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013993 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013994 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013995
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013996 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013997 struct intel_plane *plane;
13998
Ville Syrjälä580503c2016-10-31 22:37:00 +020013999 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014000 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014001 ret = PTR_ERR(plane);
14002 goto fail;
14003 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014004 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014005 }
14006
Ville Syrjälä580503c2016-10-31 22:37:00 +020014007 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014008 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014009 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070014010 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014011 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014012 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014013
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014014 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014015 &primary->base, &cursor->base,
14016 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014017 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014018 if (ret)
14019 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014020
Jesse Barnes80824002009-09-10 15:28:06 -070014021 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014022
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014023 /* initialize shared scalers */
14024 intel_crtc_init_scalers(intel_crtc, crtc_state);
14025
Ville Syrjälä1947fd12018-03-05 19:41:22 +020014026 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->pipe_to_crtc_mapping) ||
14027 dev_priv->pipe_to_crtc_mapping[pipe] != NULL);
14028 dev_priv->pipe_to_crtc_mapping[pipe] = intel_crtc;
14029
14030 if (INTEL_GEN(dev_priv) < 9) {
14031 enum i9xx_plane_id i9xx_plane = primary->i9xx_plane;
14032
14033 BUG_ON(i9xx_plane >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14034 dev_priv->plane_to_crtc_mapping[i9xx_plane] != NULL);
14035 dev_priv->plane_to_crtc_mapping[i9xx_plane] = intel_crtc;
14036 }
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014037
Jesse Barnes79e53942008-11-07 14:24:08 -080014038 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014039
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014040 intel_color_init(&intel_crtc->base);
14041
Daniel Vetter87b6b102014-05-15 15:33:46 +020014042 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014043
14044 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070014045
14046fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014047 /*
14048 * drm_mode_config_cleanup() will free up any
14049 * crtcs/planes already initialized.
14050 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014051 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014052 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014053
14054 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014055}
14056
Jesse Barnes752aa882013-10-31 18:55:49 +020014057enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14058{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014059 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014060
Rob Clark51fd3712013-11-19 12:10:12 -050014061 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014062
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014063 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020014064 return INVALID_PIPE;
14065
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014066 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020014067}
14068
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020014069int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
14070 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014071{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014072 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014073 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014074 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014075
Keith Packard418da172017-03-14 23:25:07 -070014076 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014077 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014078 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014079
Rob Clark7707e652014-07-17 23:30:04 -040014080 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014081 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014082
Daniel Vetterc05422d2009-08-11 16:05:30 +020014083 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014084}
14085
Daniel Vetter66a92782012-07-12 20:08:18 +020014086static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014087{
Daniel Vetter66a92782012-07-12 20:08:18 +020014088 struct drm_device *dev = encoder->base.dev;
14089 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014090 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014091 int entry = 0;
14092
Damien Lespiaub2784e12014-08-05 11:29:37 +010014093 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014094 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014095 index_mask |= (1 << entry);
14096
Jesse Barnes79e53942008-11-07 14:24:08 -080014097 entry++;
14098 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014099
Jesse Barnes79e53942008-11-07 14:24:08 -080014100 return index_mask;
14101}
14102
Ville Syrjälä646d5772016-10-31 22:37:14 +020014103static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014104{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014105 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014106 return false;
14107
14108 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14109 return false;
14110
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014111 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014112 return false;
14113
14114 return true;
14115}
14116
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014117static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014118{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014119 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014120 return false;
14121
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014122 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014123 return false;
14124
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014125 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014126 return false;
14127
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014128 if (HAS_PCH_LPT_H(dev_priv) &&
14129 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014130 return false;
14131
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014132 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014133 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014134 return false;
14135
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014136 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014137 return false;
14138
14139 return true;
14140}
14141
Imre Deak8090ba82016-08-10 14:07:33 +030014142void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14143{
14144 int pps_num;
14145 int pps_idx;
14146
14147 if (HAS_DDI(dev_priv))
14148 return;
14149 /*
14150 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14151 * everywhere where registers can be write protected.
14152 */
14153 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14154 pps_num = 2;
14155 else
14156 pps_num = 1;
14157
14158 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14159 u32 val = I915_READ(PP_CONTROL(pps_idx));
14160
14161 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14162 I915_WRITE(PP_CONTROL(pps_idx), val);
14163 }
14164}
14165
Imre Deak44cb7342016-08-10 14:07:29 +030014166static void intel_pps_init(struct drm_i915_private *dev_priv)
14167{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014168 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014169 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14170 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14171 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14172 else
14173 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014174
14175 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014176}
14177
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014178static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014179{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014180 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014181 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014182
Imre Deak44cb7342016-08-10 14:07:29 +030014183 intel_pps_init(dev_priv);
14184
Chris Wilsonfc0c5a92018-08-15 21:12:07 +010014185 if (INTEL_INFO(dev_priv)->num_pipes == 0)
14186 return;
14187
Imre Deak97a824e12016-06-21 11:51:47 +030014188 /*
14189 * intel_edp_init_connector() depends on this completing first, to
14190 * prevent the registeration of both eDP and LVDS and the incorrect
14191 * sharing of the PPS.
14192 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014193 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014194
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014195 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014196 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014197
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014198 if (IS_ICELAKE(dev_priv)) {
14199 intel_ddi_init(dev_priv, PORT_A);
14200 intel_ddi_init(dev_priv, PORT_B);
14201 intel_ddi_init(dev_priv, PORT_C);
14202 intel_ddi_init(dev_priv, PORT_D);
14203 intel_ddi_init(dev_priv, PORT_E);
14204 intel_ddi_init(dev_priv, PORT_F);
14205 } else if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014206 /*
14207 * FIXME: Broxton doesn't support port detection via the
14208 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14209 * detect the ports.
14210 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014211 intel_ddi_init(dev_priv, PORT_A);
14212 intel_ddi_init(dev_priv, PORT_B);
14213 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014214
Jani Nikulae5186342018-07-05 16:25:08 +030014215 vlv_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014216 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014217 int found;
14218
Jesse Barnesde31fac2015-03-06 15:53:32 -080014219 /*
14220 * Haswell uses DDI functions to detect digital outputs.
14221 * On SKL pre-D0 the strap isn't connected, so we assume
14222 * it's there.
14223 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014224 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014225 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014226 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014227 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014228
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014229 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014230 * register */
14231 found = I915_READ(SFUSE_STRAP);
14232
14233 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014234 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014235 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014236 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014237 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014238 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014239 if (found & SFUSE_STRAP_DDIF_DETECTED)
14240 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014241 /*
14242 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14243 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014244 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014245 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14246 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14247 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014248 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014249
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014250 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014251 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030014252 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014253
Ville Syrjälä646d5772016-10-31 22:37:14 +020014254 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014255 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014256
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014257 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014258 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014259 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014260 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014261 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014262 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014263 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014264 }
14265
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014266 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014267 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014268
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014269 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014270 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014271
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014272 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014273 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014274
Daniel Vetter270b3042012-10-27 15:52:05 +020014275 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014276 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014277 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014278 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014279
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014280 /*
14281 * The DP_DETECTED bit is the latched state of the DDC
14282 * SDA pin at boot. However since eDP doesn't require DDC
14283 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14284 * eDP ports may have been muxed to an alternate function.
14285 * Thus we can't rely on the DP_DETECTED bit alone to detect
14286 * eDP ports. Consult the VBT as well as DP_DETECTED to
14287 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014288 *
14289 * Sadly the straps seem to be missing sometimes even for HDMI
14290 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14291 * and VBT for the presence of the port. Additionally we can't
14292 * trust the port type the VBT declares as we've seen at least
14293 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014294 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030014295 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014296 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14297 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014298 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014299 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014300 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014301
Jani Nikula7b91bf72017-08-18 12:30:19 +030014302 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014303 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14304 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014305 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014306 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014307 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014308
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014309 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014310 /*
14311 * eDP not supported on port D,
14312 * so no need to worry about it
14313 */
14314 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14315 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014316 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014317 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014318 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014319 }
14320
Jani Nikulae5186342018-07-05 16:25:08 +030014321 vlv_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014322 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014323 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014324
Paulo Zanonie2debe92013-02-18 19:00:27 -030014325 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014326 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014327 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014328 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014329 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014330 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014331 }
Ma Ling27185ae2009-08-24 13:50:23 +080014332
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014333 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014334 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014335 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014336
14337 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014338
Paulo Zanonie2debe92013-02-18 19:00:27 -030014339 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014340 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014341 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014342 }
Ma Ling27185ae2009-08-24 13:50:23 +080014343
Paulo Zanonie2debe92013-02-18 19:00:27 -030014344 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014345
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014346 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014347 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014348 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014349 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014350 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014351 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014352 }
Ma Ling27185ae2009-08-24 13:50:23 +080014353
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014354 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014355 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014356 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014357 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014358
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014359 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014360 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014361
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014362 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014363
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014364 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014365 encoder->base.possible_crtcs = encoder->crtc_mask;
14366 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014367 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014368 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014369
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014370 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014371
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014372 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014373}
14374
14375static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14376{
14377 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014378 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014379
Daniel Vetteref2d6332014-02-10 18:00:38 +010014380 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014381
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014382 i915_gem_object_lock(obj);
14383 WARN_ON(!obj->framebuffer_references--);
14384 i915_gem_object_unlock(obj);
Chris Wilsondd689282017-03-01 15:41:28 +000014385
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014386 i915_gem_object_put(obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014387
Jesse Barnes79e53942008-11-07 14:24:08 -080014388 kfree(intel_fb);
14389}
14390
14391static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014392 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014393 unsigned int *handle)
14394{
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014395 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014396
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014397 if (obj->userptr.mm) {
14398 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14399 return -EINVAL;
14400 }
14401
Chris Wilson05394f32010-11-08 19:18:58 +000014402 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014403}
14404
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014405static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14406 struct drm_file *file,
14407 unsigned flags, unsigned color,
14408 struct drm_clip_rect *clips,
14409 unsigned num_clips)
14410{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014411 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014412
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014413 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014414 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014415
14416 return 0;
14417}
14418
Jesse Barnes79e53942008-11-07 14:24:08 -080014419static const struct drm_framebuffer_funcs intel_fb_funcs = {
14420 .destroy = intel_user_framebuffer_destroy,
14421 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014422 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014423};
14424
Damien Lespiaub3218032015-02-27 11:15:18 +000014425static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014426u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14427 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014428{
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014429 struct intel_crtc *crtc;
14430 struct intel_plane *plane;
Damien Lespiaub3218032015-02-27 11:15:18 +000014431
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014432 /*
14433 * We assume the primary plane for pipe A has
14434 * the highest stride limits of them all.
14435 */
14436 crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
14437 plane = to_intel_plane(crtc->base.primary);
Ville Syrjäläac484962016-01-20 21:05:26 +020014438
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014439 return plane->max_stride(plane, pixel_format, fb_modifier,
14440 DRM_MODE_ROTATE_0);
Damien Lespiaub3218032015-02-27 11:15:18 +000014441}
14442
Chris Wilson24dbf512017-02-15 10:59:18 +000014443static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14444 struct drm_i915_gem_object *obj,
14445 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014446{
Chris Wilson24dbf512017-02-15 10:59:18 +000014447 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014448 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014449 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014450 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000014451 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014452 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014453 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080014454
Chris Wilsondd689282017-03-01 15:41:28 +000014455 i915_gem_object_lock(obj);
14456 obj->framebuffer_references++;
14457 tiling = i915_gem_object_get_tiling(obj);
14458 stride = i915_gem_object_get_stride(obj);
14459 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014460
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014461 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014462 /*
14463 * If there's a fence, enforce that
14464 * the fb modifier and tiling mode match.
14465 */
14466 if (tiling != I915_TILING_NONE &&
14467 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014468 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014469 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014470 }
14471 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014472 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014473 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014474 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014475 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014476 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014477 }
14478 }
14479
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014480 /* Passed in modifier sanity checking. */
14481 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014482 case I915_FORMAT_MOD_Y_TILED_CCS:
14483 case I915_FORMAT_MOD_Yf_TILED_CCS:
14484 switch (mode_cmd->pixel_format) {
14485 case DRM_FORMAT_XBGR8888:
14486 case DRM_FORMAT_ABGR8888:
14487 case DRM_FORMAT_XRGB8888:
14488 case DRM_FORMAT_ARGB8888:
14489 break;
14490 default:
14491 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
14492 goto err;
14493 }
14494 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014495 case I915_FORMAT_MOD_Y_TILED:
14496 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014497 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014498 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14499 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014500 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014501 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014502 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014503 case I915_FORMAT_MOD_X_TILED:
14504 break;
14505 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014506 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14507 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014508 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014509 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014510
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014511 /*
14512 * gen2/3 display engine uses the fence if present,
14513 * so the tiling mode must match the fb modifier exactly.
14514 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014515 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014516 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014517 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014518 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014519 }
14520
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014521 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014522 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014523 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014524 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014525 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014526 "tiled" : "linear",
14527 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014528 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014529 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014530
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014531 /*
14532 * If there's a fence, enforce that
14533 * the fb pitch and fence stride match.
14534 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014535 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14536 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14537 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014538 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014539 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014540
Ville Syrjälä57779d02012-10-31 17:50:14 +020014541 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014542 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014543 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014544 case DRM_FORMAT_RGB565:
14545 case DRM_FORMAT_XRGB8888:
14546 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014547 break;
14548 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014549 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014550 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14551 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014552 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014553 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014554 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014555 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014556 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014557 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014558 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14559 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014560 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014561 }
14562 break;
14563 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014564 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014565 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014566 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014567 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14568 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014569 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014570 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014571 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014572 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014573 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014574 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14575 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014576 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014577 }
14578 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014579 case DRM_FORMAT_YUYV:
14580 case DRM_FORMAT_UYVY:
14581 case DRM_FORMAT_YVYU:
14582 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014583 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014584 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14585 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014586 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014587 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014588 break;
Chandra Kondurue44134f2018-05-12 03:03:15 +053014589 case DRM_FORMAT_NV12:
Chandra Kondurue44134f2018-05-12 03:03:15 +053014590 if (INTEL_GEN(dev_priv) < 9 || IS_SKYLAKE(dev_priv) ||
Dhinakaran Pandiyanb45649f2018-08-24 13:38:56 -070014591 IS_BROXTON(dev_priv) || INTEL_GEN(dev_priv) >= 11) {
Chandra Kondurue44134f2018-05-12 03:03:15 +053014592 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14593 drm_get_format_name(mode_cmd->pixel_format,
14594 &format_name));
14595 goto err;
14596 }
14597 break;
Chris Wilson57cd6502010-08-08 12:34:44 +010014598 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014599 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14600 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014601 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014602 }
14603
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014604 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14605 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014606 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014607
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014608 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014609
Chandra Kondurue44134f2018-05-12 03:03:15 +053014610 if (fb->format->format == DRM_FORMAT_NV12 &&
14611 (fb->width < SKL_MIN_YUV_420_SRC_W ||
14612 fb->height < SKL_MIN_YUV_420_SRC_H ||
14613 (fb->width % 4) != 0 || (fb->height % 4) != 0)) {
14614 DRM_DEBUG_KMS("src dimensions not correct for NV12\n");
14615 return -EINVAL;
14616 }
14617
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014618 for (i = 0; i < fb->format->num_planes; i++) {
14619 u32 stride_alignment;
14620
14621 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14622 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014623 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014624 }
14625
14626 stride_alignment = intel_fb_stride_alignment(fb, i);
14627
14628 /*
14629 * Display WA #0531: skl,bxt,kbl,glk
14630 *
14631 * Render decompression and plane width > 3840
14632 * combined with horizontal panning requires the
14633 * plane stride to be a multiple of 4. We'll just
14634 * require the entire fb to accommodate that to avoid
14635 * potential runtime errors at plane configuration time.
14636 */
14637 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -070014638 is_ccs_modifier(fb->modifier))
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014639 stride_alignment *= 4;
14640
14641 if (fb->pitches[i] & (stride_alignment - 1)) {
14642 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14643 i, fb->pitches[i], stride_alignment);
14644 goto err;
14645 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014646
Daniel Stonea268bcd2018-05-18 15:30:08 +010014647 fb->obj[i] = &obj->base;
14648 }
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014649
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014650 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014651 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014652 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014653
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014654 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014655 if (ret) {
14656 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014657 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014658 }
14659
Jesse Barnes79e53942008-11-07 14:24:08 -080014660 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014661
14662err:
Chris Wilsondd689282017-03-01 15:41:28 +000014663 i915_gem_object_lock(obj);
14664 obj->framebuffer_references--;
14665 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014666 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014667}
14668
Jesse Barnes79e53942008-11-07 14:24:08 -080014669static struct drm_framebuffer *
14670intel_user_framebuffer_create(struct drm_device *dev,
14671 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014672 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014673{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014674 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014675 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014676 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014677
Chris Wilson03ac0642016-07-20 13:31:51 +010014678 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14679 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014680 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014681
Chris Wilson24dbf512017-02-15 10:59:18 +000014682 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014683 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014684 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014685
14686 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014687}
14688
Chris Wilson778e23a2016-12-05 14:29:39 +000014689static void intel_atomic_state_free(struct drm_atomic_state *state)
14690{
14691 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14692
14693 drm_atomic_state_default_release(state);
14694
14695 i915_sw_fence_fini(&intel_state->commit_ready);
14696
14697 kfree(state);
14698}
14699
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014700static enum drm_mode_status
14701intel_mode_valid(struct drm_device *dev,
14702 const struct drm_display_mode *mode)
14703{
Ville Syrjäläad77c532018-06-15 20:44:05 +030014704 struct drm_i915_private *dev_priv = to_i915(dev);
14705 int hdisplay_max, htotal_max;
14706 int vdisplay_max, vtotal_max;
14707
Ville Syrjäläe4dd27a2018-05-24 15:54:03 +030014708 /*
14709 * Can't reject DBLSCAN here because Xorg ddxen can add piles
14710 * of DBLSCAN modes to the output's mode list when they detect
14711 * the scaling mode property on the connector. And they don't
14712 * ask the kernel to validate those modes in any way until
14713 * modeset time at which point the client gets a protocol error.
14714 * So in order to not upset those clients we silently ignore the
14715 * DBLSCAN flag on such connectors. For other connectors we will
14716 * reject modes with the DBLSCAN flag in encoder->compute_config().
14717 * And we always reject DBLSCAN modes in connector->mode_valid()
14718 * as we never want such modes on the connector's mode list.
14719 */
14720
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014721 if (mode->vscan > 1)
14722 return MODE_NO_VSCAN;
14723
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014724 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14725 return MODE_H_ILLEGAL;
14726
14727 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14728 DRM_MODE_FLAG_NCSYNC |
14729 DRM_MODE_FLAG_PCSYNC))
14730 return MODE_HSYNC;
14731
14732 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14733 DRM_MODE_FLAG_PIXMUX |
14734 DRM_MODE_FLAG_CLKDIV2))
14735 return MODE_BAD;
14736
Ville Syrjäläad77c532018-06-15 20:44:05 +030014737 if (INTEL_GEN(dev_priv) >= 9 ||
14738 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
14739 hdisplay_max = 8192; /* FDI max 4096 handled elsewhere */
14740 vdisplay_max = 4096;
14741 htotal_max = 8192;
14742 vtotal_max = 8192;
14743 } else if (INTEL_GEN(dev_priv) >= 3) {
14744 hdisplay_max = 4096;
14745 vdisplay_max = 4096;
14746 htotal_max = 8192;
14747 vtotal_max = 8192;
14748 } else {
14749 hdisplay_max = 2048;
14750 vdisplay_max = 2048;
14751 htotal_max = 4096;
14752 vtotal_max = 4096;
14753 }
14754
14755 if (mode->hdisplay > hdisplay_max ||
14756 mode->hsync_start > htotal_max ||
14757 mode->hsync_end > htotal_max ||
14758 mode->htotal > htotal_max)
14759 return MODE_H_ILLEGAL;
14760
14761 if (mode->vdisplay > vdisplay_max ||
14762 mode->vsync_start > vtotal_max ||
14763 mode->vsync_end > vtotal_max ||
14764 mode->vtotal > vtotal_max)
14765 return MODE_V_ILLEGAL;
14766
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014767 return MODE_OK;
14768}
14769
Jesse Barnes79e53942008-11-07 14:24:08 -080014770static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014771 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014772 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014773 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014774 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014775 .atomic_check = intel_atomic_check,
14776 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014777 .atomic_state_alloc = intel_atomic_state_alloc,
14778 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014779 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014780};
14781
Imre Deak88212942016-03-16 13:38:53 +020014782/**
14783 * intel_init_display_hooks - initialize the display modesetting hooks
14784 * @dev_priv: device private
14785 */
14786void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014787{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014788 intel_init_cdclk_hooks(dev_priv);
14789
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014790 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014791 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014792 dev_priv->display.get_initial_plane_config =
14793 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014794 dev_priv->display.crtc_compute_clock =
14795 haswell_crtc_compute_clock;
14796 dev_priv->display.crtc_enable = haswell_crtc_enable;
14797 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014798 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014799 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014800 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014801 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014802 dev_priv->display.crtc_compute_clock =
14803 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014804 dev_priv->display.crtc_enable = haswell_crtc_enable;
14805 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014806 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014807 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014808 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014809 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014810 dev_priv->display.crtc_compute_clock =
14811 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014812 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14813 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014814 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014815 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014816 dev_priv->display.get_initial_plane_config =
14817 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014818 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14819 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14820 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14821 } else if (IS_VALLEYVIEW(dev_priv)) {
14822 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14823 dev_priv->display.get_initial_plane_config =
14824 i9xx_get_initial_plane_config;
14825 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014826 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14827 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014828 } else if (IS_G4X(dev_priv)) {
14829 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14830 dev_priv->display.get_initial_plane_config =
14831 i9xx_get_initial_plane_config;
14832 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14833 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14834 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014835 } else if (IS_PINEVIEW(dev_priv)) {
14836 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14837 dev_priv->display.get_initial_plane_config =
14838 i9xx_get_initial_plane_config;
14839 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14840 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14841 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014842 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014843 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014844 dev_priv->display.get_initial_plane_config =
14845 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014846 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014847 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14848 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014849 } else {
14850 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14851 dev_priv->display.get_initial_plane_config =
14852 i9xx_get_initial_plane_config;
14853 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14854 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14855 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014856 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014857
Imre Deak88212942016-03-16 13:38:53 +020014858 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014859 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014860 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014861 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014862 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014863 /* FIXME: detect B0+ stepping and use auto training */
14864 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014865 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014866 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014867 }
14868
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014869 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014870 dev_priv->display.update_crtcs = skl_update_crtcs;
14871 else
14872 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014873}
14874
Jesse Barnesb690e962010-07-19 13:53:12 -070014875/*
Keith Packard435793d2011-07-12 14:56:22 -070014876 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14877 */
14878static void quirk_ssc_force_disable(struct drm_device *dev)
14879{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014880 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014881 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014882 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014883}
14884
Carsten Emde4dca20e2012-03-15 15:56:26 +010014885/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014886 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14887 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014888 */
14889static void quirk_invert_brightness(struct drm_device *dev)
14890{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014891 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014892 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014893 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014894}
14895
Scot Doyle9c72cc62014-07-03 23:27:50 +000014896/* Some VBT's incorrectly indicate no backlight is present */
14897static void quirk_backlight_present(struct drm_device *dev)
14898{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014899 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014900 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14901 DRM_INFO("applying backlight present quirk\n");
14902}
14903
Manasi Navarec99a2592017-06-30 09:33:48 -070014904/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14905 * which is 300 ms greater than eDP spec T12 min.
14906 */
14907static void quirk_increase_t12_delay(struct drm_device *dev)
14908{
14909 struct drm_i915_private *dev_priv = to_i915(dev);
14910
14911 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14912 DRM_INFO("Applying T12 delay quirk\n");
14913}
14914
Clint Taylor90c3e212018-07-10 13:02:05 -070014915/*
14916 * GeminiLake NUC HDMI outputs require additional off time
14917 * this allows the onboard retimer to correctly sync to signal
14918 */
14919static void quirk_increase_ddi_disabled_time(struct drm_device *dev)
14920{
14921 struct drm_i915_private *dev_priv = to_i915(dev);
14922
14923 dev_priv->quirks |= QUIRK_INCREASE_DDI_DISABLED_TIME;
14924 DRM_INFO("Applying Increase DDI Disabled quirk\n");
14925}
14926
Jesse Barnesb690e962010-07-19 13:53:12 -070014927struct intel_quirk {
14928 int device;
14929 int subsystem_vendor;
14930 int subsystem_device;
14931 void (*hook)(struct drm_device *dev);
14932};
14933
Egbert Eich5f85f172012-10-14 15:46:38 +020014934/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14935struct intel_dmi_quirk {
14936 void (*hook)(struct drm_device *dev);
14937 const struct dmi_system_id (*dmi_id_list)[];
14938};
14939
14940static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14941{
14942 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14943 return 1;
14944}
14945
14946static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14947 {
14948 .dmi_id_list = &(const struct dmi_system_id[]) {
14949 {
14950 .callback = intel_dmi_reverse_brightness,
14951 .ident = "NCR Corporation",
14952 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14953 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14954 },
14955 },
14956 { } /* terminating entry */
14957 },
14958 .hook = quirk_invert_brightness,
14959 },
14960};
14961
Ben Widawskyc43b5632012-04-16 14:07:40 -070014962static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014963 /* Lenovo U160 cannot use SSC on LVDS */
14964 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014965
14966 /* Sony Vaio Y cannot use SSC on LVDS */
14967 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014968
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014969 /* Acer Aspire 5734Z must invert backlight brightness */
14970 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14971
14972 /* Acer/eMachines G725 */
14973 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14974
14975 /* Acer/eMachines e725 */
14976 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14977
14978 /* Acer/Packard Bell NCL20 */
14979 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14980
14981 /* Acer Aspire 4736Z */
14982 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014983
14984 /* Acer Aspire 5336 */
14985 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014986
14987 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14988 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014989
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014990 /* Acer C720 Chromebook (Core i3 4005U) */
14991 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14992
jens steinb2a96012014-10-28 20:25:53 +010014993 /* Apple Macbook 2,1 (Core 2 T7400) */
14994 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14995
Jani Nikula1b9448b2015-11-05 11:49:59 +020014996 /* Apple Macbook 4,1 */
14997 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14998
Scot Doyled4967d82014-07-03 23:27:52 +000014999 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15000 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015001
15002 /* HP Chromebook 14 (Celeron 2955U) */
15003 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015004
15005 /* Dell Chromebook 11 */
15006 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015007
15008 /* Dell Chromebook 11 (2015 version) */
15009 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070015010
15011 /* Toshiba Satellite P50-C-18C */
15012 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Clint Taylor90c3e212018-07-10 13:02:05 -070015013
15014 /* GeminiLake NUC */
15015 { 0x3185, 0x8086, 0x2072, quirk_increase_ddi_disabled_time },
15016 { 0x3184, 0x8086, 0x2072, quirk_increase_ddi_disabled_time },
15017 /* ASRock ITX*/
15018 { 0x3185, 0x1849, 0x2212, quirk_increase_ddi_disabled_time },
15019 { 0x3184, 0x1849, 0x2212, quirk_increase_ddi_disabled_time },
Jesse Barnesb690e962010-07-19 13:53:12 -070015020};
15021
15022static void intel_init_quirks(struct drm_device *dev)
15023{
15024 struct pci_dev *d = dev->pdev;
15025 int i;
15026
15027 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15028 struct intel_quirk *q = &intel_quirks[i];
15029
15030 if (d->device == q->device &&
15031 (d->subsystem_vendor == q->subsystem_vendor ||
15032 q->subsystem_vendor == PCI_ANY_ID) &&
15033 (d->subsystem_device == q->subsystem_device ||
15034 q->subsystem_device == PCI_ANY_ID))
15035 q->hook(dev);
15036 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015037 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15038 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15039 intel_dmi_quirks[i].hook(dev);
15040 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015041}
15042
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015043/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015044static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015045{
David Weinehall52a05c32016-08-22 13:32:44 +030015046 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015047 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015048 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015049
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015050 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030015051 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015052 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015053 sr1 = inb(VGA_SR_DATA);
15054 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030015055 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015056 udelay(300);
15057
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015058 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015059 POSTING_READ(vga_reg);
15060}
15061
Daniel Vetterf8175862012-04-10 15:50:11 +020015062void intel_modeset_init_hw(struct drm_device *dev)
15063{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015064 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015065
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015066 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030015067 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020015068 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020015069}
15070
Matt Roperd93c0372015-12-03 11:37:41 -080015071/*
15072 * Calculate what we think the watermarks should be for the state we've read
15073 * out of the hardware and then immediately program those watermarks so that
15074 * we ensure the hardware settings match our internal state.
15075 *
15076 * We can calculate what we think WM's should be by creating a duplicate of the
15077 * current state (which was constructed during hardware readout) and running it
15078 * through the atomic check code to calculate new watermark values in the
15079 * state object.
15080 */
15081static void sanitize_watermarks(struct drm_device *dev)
15082{
15083 struct drm_i915_private *dev_priv = to_i915(dev);
15084 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015085 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015086 struct drm_crtc *crtc;
15087 struct drm_crtc_state *cstate;
15088 struct drm_modeset_acquire_ctx ctx;
15089 int ret;
15090 int i;
15091
15092 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015093 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015094 return;
15095
15096 /*
15097 * We need to hold connection_mutex before calling duplicate_state so
15098 * that the connector loop is protected.
15099 */
15100 drm_modeset_acquire_init(&ctx, 0);
15101retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015102 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015103 if (ret == -EDEADLK) {
15104 drm_modeset_backoff(&ctx);
15105 goto retry;
15106 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015107 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015108 }
15109
15110 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15111 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015112 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015113
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015114 intel_state = to_intel_atomic_state(state);
15115
Matt Ropered4a6a72016-02-23 17:20:13 -080015116 /*
15117 * Hardware readout is the only time we don't want to calculate
15118 * intermediate watermarks (since we don't trust the current
15119 * watermarks).
15120 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015121 if (!HAS_GMCH_DISPLAY(dev_priv))
15122 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080015123
Matt Roperd93c0372015-12-03 11:37:41 -080015124 ret = intel_atomic_check(dev, state);
15125 if (ret) {
15126 /*
15127 * If we fail here, it means that the hardware appears to be
15128 * programmed in a way that shouldn't be possible, given our
15129 * understanding of watermark requirements. This might mean a
15130 * mistake in the hardware readout code or a mistake in the
15131 * watermark calculations for a given platform. Raise a WARN
15132 * so that this is noticeable.
15133 *
15134 * If this actually happens, we'll have to just leave the
15135 * BIOS-programmed watermarks untouched and hope for the best.
15136 */
15137 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015138 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015139 }
15140
15141 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010015142 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080015143 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15144
Matt Ropered4a6a72016-02-23 17:20:13 -080015145 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015146 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010015147
15148 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080015149 }
15150
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015151put_state:
Chris Wilson08536952016-10-14 13:18:18 +010015152 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015153fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015154 drm_modeset_drop_locks(&ctx);
15155 drm_modeset_acquire_fini(&ctx);
15156}
15157
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015158static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
15159{
15160 if (IS_GEN5(dev_priv)) {
15161 u32 fdi_pll_clk =
15162 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
15163
15164 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
15165 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
15166 dev_priv->fdi_pll_freq = 270000;
15167 } else {
15168 return;
15169 }
15170
15171 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
15172}
15173
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015174static int intel_initial_commit(struct drm_device *dev)
15175{
15176 struct drm_atomic_state *state = NULL;
15177 struct drm_modeset_acquire_ctx ctx;
15178 struct drm_crtc *crtc;
15179 struct drm_crtc_state *crtc_state;
15180 int ret = 0;
15181
15182 state = drm_atomic_state_alloc(dev);
15183 if (!state)
15184 return -ENOMEM;
15185
15186 drm_modeset_acquire_init(&ctx, 0);
15187
15188retry:
15189 state->acquire_ctx = &ctx;
15190
15191 drm_for_each_crtc(crtc, dev) {
15192 crtc_state = drm_atomic_get_crtc_state(state, crtc);
15193 if (IS_ERR(crtc_state)) {
15194 ret = PTR_ERR(crtc_state);
15195 goto out;
15196 }
15197
15198 if (crtc_state->active) {
15199 ret = drm_atomic_add_affected_planes(state, crtc);
15200 if (ret)
15201 goto out;
15202 }
15203 }
15204
15205 ret = drm_atomic_commit(state);
15206
15207out:
15208 if (ret == -EDEADLK) {
15209 drm_atomic_state_clear(state);
15210 drm_modeset_backoff(&ctx);
15211 goto retry;
15212 }
15213
15214 drm_atomic_state_put(state);
15215
15216 drm_modeset_drop_locks(&ctx);
15217 drm_modeset_acquire_fini(&ctx);
15218
15219 return ret;
15220}
15221
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015222int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015223{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015224 struct drm_i915_private *dev_priv = to_i915(dev);
15225 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015226 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015227 struct intel_crtc *crtc;
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015228 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015229
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015230 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
15231
Jesse Barnes79e53942008-11-07 14:24:08 -080015232 drm_mode_config_init(dev);
15233
15234 dev->mode_config.min_width = 0;
15235 dev->mode_config.min_height = 0;
15236
Dave Airlie019d96c2011-09-29 16:20:42 +010015237 dev->mode_config.preferred_depth = 24;
15238 dev->mode_config.prefer_shadow = 1;
15239
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015240 dev->mode_config.allow_fb_modifiers = true;
15241
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015242 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015243
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015244 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015245 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015246 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015247
Jesse Barnesb690e962010-07-19 13:53:12 -070015248 intel_init_quirks(dev);
15249
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015250 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015251
Lukas Wunner69f92f62015-07-15 13:57:35 +020015252 /*
15253 * There may be no VBT; and if the BIOS enabled SSC we can
15254 * just keep using it to avoid unnecessary flicker. Whereas if the
15255 * BIOS isn't using it, don't assume it will work even if the VBT
15256 * indicates as much.
15257 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015258 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015259 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15260 DREF_SSC1_ENABLE);
15261
15262 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15263 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15264 bios_lvds_use_ssc ? "en" : "dis",
15265 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15266 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15267 }
15268 }
15269
Ville Syrjäläad77c532018-06-15 20:44:05 +030015270 /* maximum framebuffer dimensions */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015271 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015272 dev->mode_config.max_width = 2048;
15273 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015274 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015275 dev->mode_config.max_width = 4096;
15276 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015277 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015278 dev->mode_config.max_width = 8192;
15279 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015280 }
Damien Lespiau068be562014-03-28 14:17:49 +000015281
Jani Nikula2a307c22016-11-30 17:43:04 +020015282 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15283 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015284 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015285 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015286 dev->mode_config.cursor_width = 64;
15287 dev->mode_config.cursor_height = 64;
Damien Lespiau068be562014-03-28 14:17:49 +000015288 } else {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015289 dev->mode_config.cursor_width = 256;
15290 dev->mode_config.cursor_height = 256;
Damien Lespiau068be562014-03-28 14:17:49 +000015291 }
15292
Matthew Auld73ebd502017-12-11 15:18:20 +000015293 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080015294
Zhao Yakui28c97732009-10-09 11:39:41 +080015295 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015296 INTEL_INFO(dev_priv)->num_pipes,
15297 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015298
Damien Lespiau055e3932014-08-18 13:49:10 +010015299 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015300 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015301 if (ret) {
15302 drm_mode_config_cleanup(dev);
15303 return ret;
15304 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015305 }
15306
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015307 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015308 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015309
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015310 intel_update_czclk(dev_priv);
15311 intel_modeset_init_hw(dev);
15312
Ville Syrjäläb2045352016-05-13 23:41:27 +030015313 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015314 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015315
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015316 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015317 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015318 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015319
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015320 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015321 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015322 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015323
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015324 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015325 struct intel_initial_plane_config plane_config = {};
15326
Jesse Barnes46f297f2014-03-07 08:57:48 -080015327 if (!crtc->active)
15328 continue;
15329
Jesse Barnes46f297f2014-03-07 08:57:48 -080015330 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015331 * Note that reserving the BIOS fb up front prevents us
15332 * from stuffing other stolen allocations like the ring
15333 * on top. This prevents some ugliness at boot time, and
15334 * can even allow for smooth boot transitions if the BIOS
15335 * fb is large enough for the active pipe configuration.
15336 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015337 dev_priv->display.get_initial_plane_config(crtc,
15338 &plane_config);
15339
15340 /*
15341 * If the fb is shared between multiple heads, we'll
15342 * just get the first one.
15343 */
15344 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015345 }
Matt Roperd93c0372015-12-03 11:37:41 -080015346
15347 /*
15348 * Make sure hardware watermarks really match the state we read out.
15349 * Note that we need to do this after reconstructing the BIOS fb's
15350 * since the watermark calculation done here will use pstate->fb.
15351 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015352 if (!HAS_GMCH_DISPLAY(dev_priv))
15353 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015354
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015355 /*
15356 * Force all active planes to recompute their states. So that on
15357 * mode_setcrtc after probe, all the intel_plane_state variables
15358 * are already calculated and there is no assert_plane warnings
15359 * during bootup.
15360 */
15361 ret = intel_initial_commit(dev);
15362 if (ret)
15363 DRM_DEBUG_KMS("Initial commit in probe failed.\n");
15364
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015365 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015366}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015367
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015368void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15369{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015370 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015371 /* 640x480@60Hz, ~25175 kHz */
15372 struct dpll clock = {
15373 .m1 = 18,
15374 .m2 = 7,
15375 .p1 = 13,
15376 .p2 = 4,
15377 .n = 2,
15378 };
15379 u32 dpll, fp;
15380 int i;
15381
15382 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15383
15384 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15385 pipe_name(pipe), clock.vco, clock.dot);
15386
15387 fp = i9xx_dpll_compute_fp(&clock);
15388 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15389 DPLL_VGA_MODE_DIS |
15390 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15391 PLL_P2_DIVIDE_BY_4 |
15392 PLL_REF_INPUT_DREFCLK |
15393 DPLL_VCO_ENABLE;
15394
15395 I915_WRITE(FP0(pipe), fp);
15396 I915_WRITE(FP1(pipe), fp);
15397
15398 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15399 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15400 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15401 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15402 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15403 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15404 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15405
15406 /*
15407 * Apparently we need to have VGA mode enabled prior to changing
15408 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15409 * dividers, even though the register value does change.
15410 */
15411 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15412 I915_WRITE(DPLL(pipe), dpll);
15413
15414 /* Wait for the clocks to stabilize. */
15415 POSTING_READ(DPLL(pipe));
15416 udelay(150);
15417
15418 /* The pixel multiplier can only be updated once the
15419 * DPLL is enabled and the clocks are stable.
15420 *
15421 * So write it again.
15422 */
15423 I915_WRITE(DPLL(pipe), dpll);
15424
15425 /* We do this three times for luck */
15426 for (i = 0; i < 3 ; i++) {
15427 I915_WRITE(DPLL(pipe), dpll);
15428 POSTING_READ(DPLL(pipe));
15429 udelay(150); /* wait for warmup */
15430 }
15431
15432 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15433 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015434
15435 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015436}
15437
15438void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15439{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015440 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15441
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015442 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15443 pipe_name(pipe));
15444
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020015445 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
15446 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
15447 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020015448 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & MCURSOR_MODE);
15449 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & MCURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015450
15451 I915_WRITE(PIPECONF(pipe), 0);
15452 POSTING_READ(PIPECONF(pipe));
15453
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015454 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015455
15456 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15457 POSTING_READ(DPLL(pipe));
15458}
15459
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015460static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020015461 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020015462{
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015463 enum pipe pipe;
Daniel Vetterfa555832012-10-10 23:14:00 +020015464
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015465 if (!plane->get_hw_state(plane, &pipe))
15466 return true;
15467
15468 return pipe == crtc->pipe;
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015469}
Daniel Vetterfa555832012-10-10 23:14:00 +020015470
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015471static void
15472intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
15473{
15474 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020015475
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015476 if (INTEL_GEN(dev_priv) >= 4)
15477 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020015478
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015479 for_each_intel_crtc(&dev_priv->drm, crtc) {
15480 struct intel_plane *plane =
15481 to_intel_plane(crtc->base.primary);
15482
15483 if (intel_plane_mapping_ok(crtc, plane))
15484 continue;
15485
15486 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
15487 plane->base.name);
15488 intel_plane_disable_noatomic(crtc, plane);
15489 }
Daniel Vetterfa555832012-10-10 23:14:00 +020015490}
15491
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015492static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15493{
15494 struct drm_device *dev = crtc->base.dev;
15495 struct intel_encoder *encoder;
15496
15497 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15498 return true;
15499
15500 return false;
15501}
15502
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015503static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15504{
15505 struct drm_device *dev = encoder->base.dev;
15506 struct intel_connector *connector;
15507
15508 for_each_connector_on_encoder(dev, &encoder->base, connector)
15509 return connector;
15510
15511 return NULL;
15512}
15513
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015514static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015515 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015516{
15517 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015518 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015519}
15520
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015521static void intel_sanitize_crtc(struct intel_crtc *crtc,
15522 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015523{
15524 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015525 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015526 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015527
Daniel Vetter24929352012-07-02 20:28:59 +020015528 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020015529 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020015530 i915_reg_t reg = PIPECONF(cpu_transcoder);
15531
15532 I915_WRITE(reg,
15533 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15534 }
Daniel Vetter24929352012-07-02 20:28:59 +020015535
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015536 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015537 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015538 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015539 struct intel_plane *plane;
15540
Daniel Vetter96256042015-02-13 21:03:42 +010015541 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015542
15543 /* Disable everything but the primary plane */
15544 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015545 const struct intel_plane_state *plane_state =
15546 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015547
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015548 if (plane_state->base.visible &&
15549 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
15550 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015551 }
Daniel Vetter96256042015-02-13 21:03:42 +010015552 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015553
Daniel Vetter24929352012-07-02 20:28:59 +020015554 /* Adjust the state of the output pipe according to whether we
15555 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015556 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015557 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015558
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015559 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015560 /*
15561 * We start out with underrun reporting disabled to avoid races.
15562 * For correct bookkeeping mark this on active crtcs.
15563 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015564 * Also on gmch platforms we dont have any hardware bits to
15565 * disable the underrun reporting. Which means we need to start
15566 * out with underrun reporting disabled also on inactive pipes,
15567 * since otherwise we'll complain about the garbage we read when
15568 * e.g. coming up after runtime pm.
15569 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015570 * No protection against concurrent access is required - at
15571 * worst a fifo underrun happens which also sets this to false.
15572 */
15573 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015574 /*
15575 * We track the PCH trancoder underrun reporting state
15576 * within the crtc. With crtc for pipe A housing the underrun
15577 * reporting state for PCH transcoder A, crtc for pipe B housing
15578 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15579 * and marking underrun reporting as disabled for the non-existing
15580 * PCH transcoders B and C would prevent enabling the south
15581 * error interrupt (see cpt_can_enable_serr_int()).
15582 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015583 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015584 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015585 }
Daniel Vetter24929352012-07-02 20:28:59 +020015586}
15587
15588static void intel_sanitize_encoder(struct intel_encoder *encoder)
15589{
15590 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015591
15592 /* We need to check both for a crtc link (meaning that the
15593 * encoder is active and trying to read from a pipe) and the
15594 * pipe itself being active. */
15595 bool has_active_crtc = encoder->base.crtc &&
15596 to_intel_crtc(encoder->base.crtc)->active;
15597
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015598 connector = intel_encoder_find_connector(encoder);
15599 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015600 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15601 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015602 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015603
15604 /* Connector is active, but has no active pipe. This is
15605 * fallout from our resume register restoring. Disable
15606 * the encoder manually again. */
15607 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015608 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15609
Daniel Vetter24929352012-07-02 20:28:59 +020015610 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15611 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015612 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015613 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015614 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015615 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015616 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015617 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015618
15619 /* Inconsistent output/port/pipe state happens presumably due to
15620 * a bug in one of the get_hw_state functions. Or someplace else
15621 * in our code, like the register restore mess on resume. Clamp
15622 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015623
15624 connector->base.dpms = DRM_MODE_DPMS_OFF;
15625 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015626 }
Maarten Lankhorstd6cae4a2018-05-16 10:50:38 +020015627
15628 /* notify opregion of the sanitized encoder state */
15629 intel_opregion_notify_encoder(encoder, connector && has_active_crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015630}
15631
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015632void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015633{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015634 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015635
Imre Deak04098752014-02-18 00:02:16 +020015636 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15637 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015638 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015639 }
15640}
15641
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015642void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015643{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015644 /* This function can be called both from intel_modeset_setup_hw_state or
15645 * at a very early point in our resume sequence, where the power well
15646 * structures are not yet restored. Since this function is at a very
15647 * paranoid "someone might have enabled VGA while we were not looking"
15648 * level, just check if the power well is enabled instead of trying to
15649 * follow the "don't touch the power well if we don't need it" policy
15650 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015651 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015652 return;
15653
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015654 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015655
15656 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015657}
15658
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015659/* FIXME read out full plane state for all planes */
15660static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015661{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015662 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
15663 struct intel_crtc_state *crtc_state =
15664 to_intel_crtc_state(crtc->base.state);
15665 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015666
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015667 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
15668 struct intel_plane_state *plane_state =
15669 to_intel_plane_state(plane->base.state);
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015670 enum pipe pipe;
15671 bool visible;
15672
15673 visible = plane->get_hw_state(plane, &pipe);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015674
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015675 intel_set_plane_visible(crtc_state, plane_state, visible);
15676 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015677}
15678
Daniel Vetter30e984d2013-06-05 13:34:17 +020015679static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015680{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015681 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015682 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015683 struct intel_crtc *crtc;
15684 struct intel_encoder *encoder;
15685 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015686 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015687 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015688
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015689 dev_priv->active_crtcs = 0;
15690
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015691 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015692 struct intel_crtc_state *crtc_state =
15693 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015694
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015695 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015696 memset(crtc_state, 0, sizeof(*crtc_state));
15697 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015698
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015699 crtc_state->base.active = crtc_state->base.enable =
15700 dev_priv->display.get_pipe_config(crtc, crtc_state);
15701
15702 crtc->base.enabled = crtc_state->base.enable;
15703 crtc->active = crtc_state->base.active;
15704
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015705 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015706 dev_priv->active_crtcs |= 1 << crtc->pipe;
15707
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015708 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015709
Ville Syrjälä78108b72016-05-27 20:59:19 +030015710 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15711 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015712 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015713 }
15714
Daniel Vetter53589012013-06-05 13:34:16 +020015715 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15716 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15717
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015718 pll->on = pll->info->funcs->get_hw_state(dev_priv, pll,
15719 &pll->state.hw_state);
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015720 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015721 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015722 struct intel_crtc_state *crtc_state =
15723 to_intel_crtc_state(crtc->base.state);
15724
15725 if (crtc_state->base.active &&
15726 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015727 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015728 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015729 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015730
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015731 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015732 pll->info->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015733 }
15734
Damien Lespiaub2784e12014-08-05 11:29:37 +010015735 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015736 pipe = 0;
15737
15738 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015739 struct intel_crtc_state *crtc_state;
15740
Ville Syrjälä98187832016-10-31 22:37:10 +020015741 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015742 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015743
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015744 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015745 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015746 } else {
15747 encoder->base.crtc = NULL;
15748 }
15749
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015750 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015751 encoder->base.base.id, encoder->base.name,
15752 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015753 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015754 }
15755
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015756 drm_connector_list_iter_begin(dev, &conn_iter);
15757 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015758 if (connector->get_hw_state(connector)) {
15759 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015760
15761 encoder = connector->encoder;
15762 connector->base.encoder = &encoder->base;
15763
15764 if (encoder->base.crtc &&
15765 encoder->base.crtc->state->active) {
15766 /*
15767 * This has to be done during hardware readout
15768 * because anything calling .crtc_disable may
15769 * rely on the connector_mask being accurate.
15770 */
15771 encoder->base.crtc->state->connector_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015772 drm_connector_mask(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015773 encoder->base.crtc->state->encoder_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015774 drm_encoder_mask(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015775 }
15776
Daniel Vetter24929352012-07-02 20:28:59 +020015777 } else {
15778 connector->base.dpms = DRM_MODE_DPMS_OFF;
15779 connector->base.encoder = NULL;
15780 }
15781 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015782 connector->base.base.id, connector->base.name,
15783 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015784 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015785 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015786
15787 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015788 struct intel_crtc_state *crtc_state =
15789 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015790 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015791
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015792 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015793 if (crtc_state->base.active) {
15794 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
Ville Syrjäläbd4cd032018-04-26 19:30:15 +030015795 crtc->base.mode.hdisplay = crtc_state->pipe_src_w;
15796 crtc->base.mode.vdisplay = crtc_state->pipe_src_h;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015797 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015798 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15799
15800 /*
15801 * The initial mode needs to be set in order to keep
15802 * the atomic core happy. It wants a valid mode if the
15803 * crtc's enabled, so we do the above call.
15804 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015805 * But we don't set all the derived state fully, hence
15806 * set a flag to indicate that a full recalculation is
15807 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015808 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015809 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015810
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015811 intel_crtc_compute_pixel_rate(crtc_state);
15812
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015813 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015814 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015815 if (WARN_ON(min_cdclk < 0))
15816 min_cdclk = 0;
15817 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015818
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015819 drm_calc_timestamping_constants(&crtc->base,
15820 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015821 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015822 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015823
Ville Syrjäläd305e062017-08-30 21:57:03 +030015824 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015825 dev_priv->min_voltage_level[crtc->pipe] =
15826 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015827
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015828 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015829 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015830}
15831
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015832static void
15833get_encoder_power_domains(struct drm_i915_private *dev_priv)
15834{
15835 struct intel_encoder *encoder;
15836
15837 for_each_intel_encoder(&dev_priv->drm, encoder) {
15838 u64 get_domains;
15839 enum intel_display_power_domain domain;
Imre Deak52528052018-06-21 21:44:49 +030015840 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015841
15842 if (!encoder->get_power_domains)
15843 continue;
15844
Imre Deak52528052018-06-21 21:44:49 +030015845 /*
Imre Deakb79ebe72018-07-05 15:26:54 +030015846 * MST-primary and inactive encoders don't have a crtc state
15847 * and neither of these require any power domain references.
Imre Deak52528052018-06-21 21:44:49 +030015848 */
Imre Deakb79ebe72018-07-05 15:26:54 +030015849 if (!encoder->base.crtc)
15850 continue;
Imre Deak52528052018-06-21 21:44:49 +030015851
Imre Deakb79ebe72018-07-05 15:26:54 +030015852 crtc_state = to_intel_crtc_state(encoder->base.crtc->state);
Imre Deak52528052018-06-21 21:44:49 +030015853 get_domains = encoder->get_power_domains(encoder, crtc_state);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015854 for_each_power_domain(domain, get_domains)
15855 intel_display_power_get(dev_priv, domain);
15856 }
15857}
15858
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015859static void intel_early_display_was(struct drm_i915_private *dev_priv)
15860{
15861 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15862 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15863 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15864 DARBF_GATING_DIS);
15865
15866 if (IS_HASWELL(dev_priv)) {
15867 /*
15868 * WaRsPkgCStateDisplayPMReq:hsw
15869 * System hang if this isn't done before disabling all planes!
15870 */
15871 I915_WRITE(CHICKEN_PAR1_1,
15872 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15873 }
15874}
15875
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015876/* Scan out the current hw modeset state,
15877 * and sanitizes it to the current state
15878 */
15879static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015880intel_modeset_setup_hw_state(struct drm_device *dev,
15881 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015882{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015883 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015884 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015885 struct intel_crtc *crtc;
15886 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015887 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015888
Imre Deak2cd9a682018-08-16 15:37:57 +030015889 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
15890
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015891 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015892 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015893
15894 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015895 get_encoder_power_domains(dev_priv);
15896
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015897 intel_sanitize_plane_mapping(dev_priv);
15898
Damien Lespiaub2784e12014-08-05 11:29:37 +010015899 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015900 intel_sanitize_encoder(encoder);
15901 }
15902
Damien Lespiau055e3932014-08-18 13:49:10 +010015903 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015904 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015905
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015906 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015907 intel_dump_pipe_config(crtc, crtc->config,
15908 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015909 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015910
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015911 intel_modeset_update_connector_atomic_state(dev);
15912
Daniel Vetter35c95372013-07-17 06:55:04 +020015913 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15914 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15915
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015916 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015917 continue;
15918
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015919 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n",
15920 pll->info->name);
Daniel Vetter35c95372013-07-17 06:55:04 +020015921
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015922 pll->info->funcs->disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015923 pll->on = false;
15924 }
15925
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015926 if (IS_G4X(dev_priv)) {
15927 g4x_wm_get_hw_state(dev);
15928 g4x_wm_sanitize(dev_priv);
15929 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015930 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015931 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015932 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015933 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015934 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015935 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015936 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015937
15938 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015939 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015940
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015941 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015942 if (WARN_ON(put_domains))
15943 modeset_put_power_domains(dev_priv, put_domains);
15944 }
Imre Deak2cd9a682018-08-16 15:37:57 +030015945
15946 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015947
15948 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015949}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015950
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015951void intel_display_resume(struct drm_device *dev)
15952{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015953 struct drm_i915_private *dev_priv = to_i915(dev);
15954 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15955 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015956 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015957
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015958 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015959 if (state)
15960 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015961
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015962 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015963
Maarten Lankhorst73974892016-08-05 23:28:27 +030015964 while (1) {
15965 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15966 if (ret != -EDEADLK)
15967 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015968
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015969 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015970 }
15971
Maarten Lankhorst73974892016-08-05 23:28:27 +030015972 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015973 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015974
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015975 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015976 drm_modeset_drop_locks(&ctx);
15977 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015978
Chris Wilson08536952016-10-14 13:18:18 +010015979 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015980 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015981 if (state)
15982 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015983}
15984
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015985int intel_connector_register(struct drm_connector *connector)
15986{
15987 struct intel_connector *intel_connector = to_intel_connector(connector);
15988 int ret;
15989
15990 ret = intel_backlight_device_register(intel_connector);
15991 if (ret)
15992 goto err;
15993
15994 return 0;
15995
15996err:
15997 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015998}
15999
Chris Wilsonc191eca2016-06-17 11:40:33 +010016000void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020016001{
Chris Wilsone63d87c2016-06-17 11:40:34 +010016002 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016003
Chris Wilsone63d87c2016-06-17 11:40:34 +010016004 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016005 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016006}
16007
Manasi Navare886c6b82017-10-26 14:52:00 -070016008static void intel_hpd_poll_fini(struct drm_device *dev)
16009{
16010 struct intel_connector *connector;
16011 struct drm_connector_list_iter conn_iter;
16012
Chris Wilson448aa912017-11-28 11:01:47 +000016013 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070016014 drm_connector_list_iter_begin(dev, &conn_iter);
16015 for_each_intel_connector_iter(connector, &conn_iter) {
16016 if (connector->modeset_retry_work.func)
16017 cancel_work_sync(&connector->modeset_retry_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050016018 if (connector->hdcp_shim) {
16019 cancel_delayed_work_sync(&connector->hdcp_check_work);
16020 cancel_work_sync(&connector->hdcp_prop_work);
16021 }
Manasi Navare886c6b82017-10-26 14:52:00 -070016022 }
16023 drm_connector_list_iter_end(&conn_iter);
16024}
16025
Jesse Barnes79e53942008-11-07 14:24:08 -080016026void intel_modeset_cleanup(struct drm_device *dev)
16027{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016028 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070016029
Chris Wilson8bcf9f72018-07-10 10:44:20 +010016030 flush_workqueue(dev_priv->modeset_wq);
16031
Chris Wilsoneb955ee2017-01-23 21:29:39 +000016032 flush_work(&dev_priv->atomic_helper.free_work);
16033 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
16034
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016035 /*
16036 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016037 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016038 * experience fancy races otherwise.
16039 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016040 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016041
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016042 /*
16043 * Due to the hpd irq storm handling the hotplug work can re-arm the
16044 * poll handlers. Hence disable polling after hpd handling is shut down.
16045 */
Manasi Navare886c6b82017-10-26 14:52:00 -070016046 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016047
Daniel Vetter4f256d82017-07-15 00:46:55 +020016048 /* poll work can call into fbdev, hence clean that up afterwards */
16049 intel_fbdev_fini(dev_priv);
16050
Jesse Barnes723bfd72010-10-07 16:01:13 -070016051 intel_unregister_dsm_handler();
16052
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016053 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016054
Chris Wilson1630fe72011-07-08 12:22:42 +010016055 /* flush any delayed tasks or pending work */
16056 flush_scheduled_work();
16057
Jesse Barnes79e53942008-11-07 14:24:08 -080016058 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016059
Chris Wilson1ee8da62016-05-12 12:43:23 +010016060 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016061
Tvrtko Ursulin40196442016-12-01 14:16:42 +000016062 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020016063
16064 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080016065}
16066
Chris Wilsondf0e9242010-09-09 16:20:55 +010016067void intel_connector_attach_encoder(struct intel_connector *connector,
16068 struct intel_encoder *encoder)
16069{
16070 connector->encoder = encoder;
Daniel Vettercde4c442018-07-09 10:40:07 +020016071 drm_connector_attach_encoder(&connector->base, &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016072}
Dave Airlie28d52042009-09-21 14:33:58 +100016073
16074/*
16075 * set vga decode state - true == enable VGA decode
16076 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016077int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100016078{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016079 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016080 u16 gmch_ctrl;
16081
Chris Wilson75fa0412014-02-07 18:37:02 -020016082 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16083 DRM_ERROR("failed to read control word\n");
16084 return -EIO;
16085 }
16086
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016087 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16088 return 0;
16089
Dave Airlie28d52042009-09-21 14:33:58 +100016090 if (state)
16091 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16092 else
16093 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016094
16095 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16096 DRM_ERROR("failed to write control word\n");
16097 return -EIO;
16098 }
16099
Dave Airlie28d52042009-09-21 14:33:58 +100016100 return 0;
16101}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016102
Chris Wilson98a2f412016-10-12 10:05:18 +010016103#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
16104
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016105struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016106
16107 u32 power_well_driver;
16108
Chris Wilson63b66e52013-08-08 15:12:06 +020016109 int num_transcoders;
16110
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016111 struct intel_cursor_error_state {
16112 u32 control;
16113 u32 position;
16114 u32 base;
16115 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016116 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016117
16118 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016119 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016120 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016121 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016122 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016123
16124 struct intel_plane_error_state {
16125 u32 control;
16126 u32 stride;
16127 u32 size;
16128 u32 pos;
16129 u32 addr;
16130 u32 surface;
16131 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016132 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016133
16134 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016135 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016136 enum transcoder cpu_transcoder;
16137
16138 u32 conf;
16139
16140 u32 htotal;
16141 u32 hblank;
16142 u32 hsync;
16143 u32 vtotal;
16144 u32 vblank;
16145 u32 vsync;
16146 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016147};
16148
16149struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016150intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016151{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016152 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016153 int transcoders[] = {
16154 TRANSCODER_A,
16155 TRANSCODER_B,
16156 TRANSCODER_C,
16157 TRANSCODER_EDP,
16158 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016159 int i;
16160
Chris Wilsonc0336662016-05-06 15:40:21 +010016161 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016162 return NULL;
16163
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016164 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016165 if (error == NULL)
16166 return NULL;
16167
Chris Wilsonc0336662016-05-06 15:40:21 +010016168 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak75e39682018-08-06 12:58:39 +030016169 error->power_well_driver = I915_READ(HSW_PWR_WELL_CTL2);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016170
Damien Lespiau055e3932014-08-18 13:49:10 +010016171 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016172 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016173 __intel_display_power_is_enabled(dev_priv,
16174 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016175 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016176 continue;
16177
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016178 error->cursor[i].control = I915_READ(CURCNTR(i));
16179 error->cursor[i].position = I915_READ(CURPOS(i));
16180 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016181
16182 error->plane[i].control = I915_READ(DSPCNTR(i));
16183 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016184 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016185 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016186 error->plane[i].pos = I915_READ(DSPPOS(i));
16187 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016188 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016189 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016190 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016191 error->plane[i].surface = I915_READ(DSPSURF(i));
16192 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16193 }
16194
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016195 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016196
Chris Wilsonc0336662016-05-06 15:40:21 +010016197 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016198 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016199 }
16200
Jani Nikula4d1de972016-03-18 17:05:42 +020016201 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016202 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016203 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016204 error->num_transcoders++; /* Account for eDP. */
16205
16206 for (i = 0; i < error->num_transcoders; i++) {
16207 enum transcoder cpu_transcoder = transcoders[i];
16208
Imre Deakddf9c532013-11-27 22:02:02 +020016209 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016210 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016211 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016212 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016213 continue;
16214
Chris Wilson63b66e52013-08-08 15:12:06 +020016215 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16216
16217 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16218 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16219 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16220 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16221 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16222 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16223 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016224 }
16225
16226 return error;
16227}
16228
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016229#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16230
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016231void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016232intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016233 struct intel_display_error_state *error)
16234{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000016235 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016236 int i;
16237
Chris Wilson63b66e52013-08-08 15:12:06 +020016238 if (!error)
16239 return;
16240
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016241 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010016242 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016243 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016244 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016245 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016246 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016247 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016248 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016249 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016250 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016251
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016252 err_printf(m, "Plane [%d]:\n", i);
16253 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16254 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016255 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016256 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16257 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016258 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010016259 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016260 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016261 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016262 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16263 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016264 }
16265
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016266 err_printf(m, "Cursor [%d]:\n", i);
16267 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16268 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16269 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016270 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016271
16272 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016273 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016274 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016275 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016276 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016277 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16278 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16279 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16280 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16281 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16282 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16283 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16284 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016285}
Chris Wilson98a2f412016-10-12 10:05:18 +010016286
16287#endif