blob: efd1683f61bc48d8ec5083fd4b44a6c6638e6296 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080033#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/i915_drm.h>
Xi Ruoyao319c1d42015-03-12 20:16:32 +080035#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_dp_helper.h>
38#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070039#include <drm/drm_plane_helper.h>
40#include <drm/drm_rect.h>
Daniel Vetter72fdb402018-09-05 15:57:11 +020041#include <drm/drm_atomic_uapi.h>
Lu Baoludaedaa32018-11-12 14:40:08 +080042#include <linux/intel-iommu.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080043#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080044
Chris Wilson9f588922019-01-16 15:33:04 +000045#include "intel_drv.h"
46#include "intel_dsi.h"
47#include "intel_frontbuffer.h"
48
49#include "i915_drv.h"
50#include "i915_gem_clflush.h"
51#include "i915_reset.h"
52#include "i915_trace.h"
53
Matt Roper465c1202014-05-29 08:06:54 -070054/* Primary plane formats for gen <= 3 */
Jani Nikulaba3f4d02019-01-18 14:01:23 +020055static const u32 i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_C8,
57 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070058 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070060};
61
62/* Primary plane formats for gen >= 4 */
Jani Nikulaba3f4d02019-01-18 14:01:23 +020063static const u32 i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010064 DRM_FORMAT_C8,
65 DRM_FORMAT_RGB565,
66 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070067 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010068 DRM_FORMAT_XRGB2101010,
69 DRM_FORMAT_XBGR2101010,
70};
71
Jani Nikulaba3f4d02019-01-18 14:01:23 +020072static const u64 i9xx_format_modifiers[] = {
Ben Widawsky714244e2017-08-01 09:58:16 -070073 I915_FORMAT_MOD_X_TILED,
74 DRM_FORMAT_MOD_LINEAR,
75 DRM_FORMAT_MOD_INVALID
76};
77
Matt Roper3d7d6512014-06-10 08:28:13 -070078/* Cursor formats */
Jani Nikulaba3f4d02019-01-18 14:01:23 +020079static const u32 intel_cursor_formats[] = {
Matt Roper3d7d6512014-06-10 08:28:13 -070080 DRM_FORMAT_ARGB8888,
81};
82
Jani Nikulaba3f4d02019-01-18 14:01:23 +020083static const u64 cursor_format_modifiers[] = {
Ben Widawsky714244e2017-08-01 09:58:16 -070084 DRM_FORMAT_MOD_LINEAR,
85 DRM_FORMAT_MOD_INVALID
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Chris Wilson24dbf512017-02-15 10:59:18 +000093static int intel_framebuffer_init(struct intel_framebuffer *ifb,
94 struct drm_i915_gem_object *obj,
95 struct drm_mode_fb_cmd2 *mode_cmd);
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +020096static void intel_set_pipe_timings(const struct intel_crtc_state *crtc_state);
97static void intel_set_pipe_src_size(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst4c354752018-10-11 12:04:49 +020098static void intel_cpu_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
99 const struct intel_link_m_n *m_n,
100 const struct intel_link_m_n *m2_n2);
Maarten Lankhorstfdf73512018-10-04 11:45:52 +0200101static void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state);
102static void ironlake_set_pipeconf(const struct intel_crtc_state *crtc_state);
103static void haswell_set_pipeconf(const struct intel_crtc_state *crtc_state);
104static void haswell_set_pipemisc(const struct intel_crtc_state *crtc_state);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530111static void intel_crtc_init_scalers(struct intel_crtc *crtc,
112 struct intel_crtc_state *crtc_state);
Maarten Lankhorstb2562712018-10-04 11:45:53 +0200113static void skylake_pfit_enable(const struct intel_crtc_state *crtc_state);
114static void ironlake_pfit_disable(const struct intel_crtc_state *old_crtc_state);
115static void ironlake_pfit_enable(const struct intel_crtc_state *crtc_state);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300116static void intel_modeset_setup_hw_state(struct drm_device *dev,
117 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200118static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Ma Lingd4906092009-03-18 20:13:27 +0800120struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300121 struct {
122 int min, max;
123 } dot, vco, n, m, m1, m2, p, p1;
124
125 struct {
126 int dot_limit;
127 int p2_slow, p2_fast;
128 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800129};
Jesse Barnes79e53942008-11-07 14:24:08 -0800130
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300131/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200132int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300133{
134 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
135
136 /* Obtain SKU information */
137 mutex_lock(&dev_priv->sb_lock);
138 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
139 CCK_FUSE_HPLL_FREQ_MASK;
140 mutex_unlock(&dev_priv->sb_lock);
141
142 return vco_freq[hpll_freq] * 1000;
143}
144
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200145int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
146 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300147{
148 u32 val;
149 int divider;
150
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300151 mutex_lock(&dev_priv->sb_lock);
152 val = vlv_cck_read(dev_priv, reg);
153 mutex_unlock(&dev_priv->sb_lock);
154
155 divider = val & CCK_FREQUENCY_VALUES;
156
157 WARN((val & CCK_FREQUENCY_STATUS) !=
158 (divider << CCK_FREQUENCY_STATUS_SHIFT),
159 "%s change in progress\n", name);
160
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200161 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
162}
163
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200164int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
165 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200166{
167 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200168 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200169
170 return vlv_get_cck_clock(dev_priv, name, reg,
171 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300172}
173
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300174static void intel_update_czclk(struct drm_i915_private *dev_priv)
175{
Wayne Boyer666a4532015-12-09 12:29:35 -0800176 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300177 return;
178
179 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
180 CCK_CZ_CLOCK_CONTROL);
181
182 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
183}
184
Chris Wilson021357a2010-09-07 20:54:59 +0100185static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200186intel_fdi_link_freq(struct drm_i915_private *dev_priv,
187 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100188{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200189 if (HAS_DDI(dev_priv))
190 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200191 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000192 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100193}
194
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300195static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200197 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200198 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .m = { .min = 96, .max = 140 },
200 .m1 = { .min = 18, .max = 26 },
201 .m2 = { .min = 6, .max = 16 },
202 .p = { .min = 4, .max = 128 },
203 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 165000,
205 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300208static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200209 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200210 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200211 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200212 .m = { .min = 96, .max = 140 },
213 .m1 = { .min = 18, .max = 26 },
214 .m2 = { .min = 6, .max = 16 },
215 .p = { .min = 4, .max = 128 },
216 .p1 = { .min = 2, .max = 33 },
217 .p2 = { .dot_limit = 165000,
218 .p2_slow = 4, .p2_fast = 4 },
219};
220
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300221static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400222 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200223 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200224 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400225 .m = { .min = 96, .max = 140 },
226 .m1 = { .min = 18, .max = 26 },
227 .m2 = { .min = 6, .max = 16 },
228 .p = { .min = 4, .max = 128 },
229 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .p2 = { .dot_limit = 165000,
231 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700232};
Eric Anholt273e27c2011-03-30 13:01:10 -0700233
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300234static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1400000, .max = 2800000 },
237 .n = { .min = 1, .max = 6 },
238 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100239 .m1 = { .min = 8, .max = 18 },
240 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .p = { .min = 5, .max = 80 },
242 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2 = { .dot_limit = 200000,
244 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300247static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000 },
249 .vco = { .min = 1400000, .max = 2800000 },
250 .n = { .min = 1, .max = 6 },
251 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100252 .m1 = { .min = 8, .max = 18 },
253 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .p = { .min = 7, .max = 98 },
255 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .p2 = { .dot_limit = 112000,
257 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
Eric Anholt273e27c2011-03-30 13:01:10 -0700260
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300261static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700262 .dot = { .min = 25000, .max = 270000 },
263 .vco = { .min = 1750000, .max = 3500000},
264 .n = { .min = 1, .max = 4 },
265 .m = { .min = 104, .max = 138 },
266 .m1 = { .min = 17, .max = 23 },
267 .m2 = { .min = 5, .max = 11 },
268 .p = { .min = 10, .max = 30 },
269 .p1 = { .min = 1, .max = 3},
270 .p2 = { .dot_limit = 270000,
271 .p2_slow = 10,
272 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800273 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .dot = { .min = 22000, .max = 400000 },
278 .vco = { .min = 1750000, .max = 3500000},
279 .n = { .min = 1, .max = 4 },
280 .m = { .min = 104, .max = 138 },
281 .m1 = { .min = 16, .max = 23 },
282 .m2 = { .min = 5, .max = 11 },
283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8},
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 20000, .max = 115000 },
291 .vco = { .min = 1750000, .max = 3500000 },
292 .n = { .min = 1, .max = 3 },
293 .m = { .min = 104, .max = 138 },
294 .m1 = { .min = 17, .max = 23 },
295 .m2 = { .min = 5, .max = 11 },
296 .p = { .min = 28, .max = 112 },
297 .p1 = { .min = 2, .max = 8 },
298 .p2 = { .dot_limit = 0,
299 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800300 },
Keith Packarde4b36692009-06-05 19:22:17 -0700301};
302
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300303static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 80000, .max = 224000 },
305 .vco = { .min = 1750000, .max = 3500000 },
306 .n = { .min = 1, .max = 3 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 14, .max = 42 },
311 .p1 = { .min = 2, .max = 6 },
312 .p2 = { .dot_limit = 0,
313 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300317static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400318 .dot = { .min = 20000, .max = 400000},
319 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700320 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400321 .n = { .min = 3, .max = 6 },
322 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400324 .m1 = { .min = 0, .max = 0 },
325 .m2 = { .min = 0, .max = 254 },
326 .p = { .min = 5, .max = 80 },
327 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .p2 = { .dot_limit = 200000,
329 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700330};
331
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300332static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .dot = { .min = 20000, .max = 400000 },
334 .vco = { .min = 1700000, .max = 3500000 },
335 .n = { .min = 3, .max = 6 },
336 .m = { .min = 2, .max = 256 },
337 .m1 = { .min = 0, .max = 0 },
338 .m2 = { .min = 0, .max = 254 },
339 .p = { .min = 7, .max = 112 },
340 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .p2 = { .dot_limit = 112000,
342 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
Eric Anholt273e27c2011-03-30 13:01:10 -0700345/* Ironlake / Sandybridge
346 *
347 * We calculate clock using (register_value + 2) for N/M1/M2, so here
348 * the range value for them is (actual_value - 2).
349 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 25000, .max = 350000 },
352 .vco = { .min = 1760000, .max = 3510000 },
353 .n = { .min = 1, .max = 5 },
354 .m = { .min = 79, .max = 127 },
355 .m1 = { .min = 12, .max = 22 },
356 .m2 = { .min = 5, .max = 9 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
359 .p2 = { .dot_limit = 225000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 118 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 28, .max = 112 },
371 .p1 = { .min = 2, .max = 8 },
372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800374};
375
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300376static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700377 .dot = { .min = 25000, .max = 350000 },
378 .vco = { .min = 1760000, .max = 3510000 },
379 .n = { .min = 1, .max = 3 },
380 .m = { .min = 79, .max = 127 },
381 .m1 = { .min = 12, .max = 22 },
382 .m2 = { .min = 5, .max = 9 },
383 .p = { .min = 14, .max = 56 },
384 .p1 = { .min = 2, .max = 8 },
385 .p2 = { .dot_limit = 225000,
386 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800387};
388
Eric Anholt273e27c2011-03-30 13:01:10 -0700389/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300390static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 2 },
394 .m = { .min = 79, .max = 126 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400398 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800401};
402
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300403static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 126 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400411 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800414};
415
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300416static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300417 /*
418 * These are the data rate limits (measured in fast clocks)
419 * since those are the strictest limits we have. The fast
420 * clock and actual rate limits are more relaxed, so checking
421 * them would make no difference.
422 */
423 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200424 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700425 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700426 .m1 = { .min = 2, .max = 3 },
427 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300428 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300429 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700430};
431
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300432static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300433 /*
434 * These are the data rate limits (measured in fast clocks)
435 * since those are the strictest limits we have. The fast
436 * clock and actual rate limits are more relaxed, so checking
437 * them would make no difference.
438 */
439 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200440 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 .n = { .min = 1, .max = 1 },
442 .m1 = { .min = 2, .max = 2 },
443 .m2 = { .min = 24 << 22, .max = 175 << 22 },
444 .p1 = { .min = 2, .max = 4 },
445 .p2 = { .p2_slow = 1, .p2_fast = 14 },
446};
447
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300448static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200449 /* FIXME: find real dot limits */
450 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530451 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200452 .n = { .min = 1, .max = 1 },
453 .m1 = { .min = 2, .max = 2 },
454 /* FIXME: find real m2 limits */
455 .m2 = { .min = 2 << 22, .max = 255 << 22 },
456 .p1 = { .min = 2, .max = 4 },
457 .p2 = { .p2_slow = 1, .p2_fast = 20 },
458};
459
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530460static void
461skl_wa_clkgate(struct drm_i915_private *dev_priv, int pipe, bool enable)
462{
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530463 if (enable)
464 I915_WRITE(CLKGATE_DIS_PSL(pipe),
465 DUPS1_GATING_DIS | DUPS2_GATING_DIS);
466 else
467 I915_WRITE(CLKGATE_DIS_PSL(pipe),
468 I915_READ(CLKGATE_DIS_PSL(pipe)) &
469 ~(DUPS1_GATING_DIS | DUPS2_GATING_DIS));
470}
471
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100473needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200474{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200475 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200476}
477
Imre Deakdccbea32015-06-22 23:35:51 +0300478/*
479 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
480 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
481 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
482 * The helpers' return value is the rate of the clock that is fed to the
483 * display engine's pipe which can be the above fast dot clock rate or a
484 * divided-down version of it.
485 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500486/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300487static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800488{
Shaohua Li21778322009-02-23 15:19:16 +0800489 clock->m = clock->m2 + 2;
490 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200491 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300492 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300493 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
494 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300495
496 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800497}
498
Jani Nikulaba3f4d02019-01-18 14:01:23 +0200499static u32 i9xx_dpll_compute_m(struct dpll *dpll)
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200500{
501 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
502}
503
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300504static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800505{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200506 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200508 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300509 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300510 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
511 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300512
513 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800514}
515
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300516static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300517{
518 clock->m = clock->m1 * clock->m2;
519 clock->p = clock->p1 * clock->p2;
520 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300521 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300522 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
523 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300524
525 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300526}
527
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300528int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300529{
530 clock->m = clock->m1 * clock->m2;
531 clock->p = clock->p1 * clock->p2;
532 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300533 return 0;
Jani Nikulaba3f4d02019-01-18 14:01:23 +0200534 clock->vco = DIV_ROUND_CLOSEST_ULL((u64)refclk * clock->m,
535 clock->n << 22);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300537
538 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300539}
540
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800541#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000542
543/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100547static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300548 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551 if (clock->n < limit->n.min || limit->n.max < clock->n)
552 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400556 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300559
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100560 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200561 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300562 if (clock->m1 <= clock->m2)
563 INTELPllInvalid("m1 <= m2\n");
564
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100565 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200566 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->p < limit->p.min || limit->p.max < clock->p)
568 INTELPllInvalid("p out of range\n");
569 if (clock->m < limit->m.min || limit->m.max < clock->m)
570 INTELPllInvalid("m out of range\n");
571 }
572
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
576 * connector, etc., rather than just a single range.
577 */
578 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800580
581 return true;
582}
583
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300584static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300585i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300586 const struct intel_crtc_state *crtc_state,
587 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800588{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300589 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800590
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300591 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100593 * For LVDS just rely on its current settings for dual-channel.
594 * We haven't figured out how to reliably set up different
595 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100597 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300598 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300600 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 } else {
602 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300607}
608
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200609/*
610 * Returns a set of divisors for the desired target clock with the given
611 * refclk, or FALSE. The returned values represent the clock equation:
612 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
613 *
614 * Target and reference clocks are specified in kHz.
615 *
616 * If match_clock is provided, then best_clock P divider must match the P
617 * divider from @match_clock used for LVDS downclocking.
618 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300620i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300621 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 int target, int refclk, struct dpll *match_clock,
623 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624{
625 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300626 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300631 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
632
Zhao Yakui42158662009-11-20 11:24:18 +0800633 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
634 clock.m1++) {
635 for (clock.m2 = limit->m2.min;
636 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200637 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800638 break;
639 for (clock.n = limit->n.min;
640 clock.n <= limit->n.max; clock.n++) {
641 for (clock.p1 = limit->p1.min;
642 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 int this_err;
644
Imre Deakdccbea32015-06-22 23:35:51 +0300645 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100646 if (!intel_PLL_is_valid(to_i915(dev),
647 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000648 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800650 if (match_clock &&
651 clock.p != match_clock->p)
652 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800653
654 this_err = abs(clock.dot - target);
655 if (this_err < err) {
656 *best_clock = clock;
657 err = this_err;
658 }
659 }
660 }
661 }
662 }
663
664 return (err != target);
665}
666
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200667/*
668 * Returns a set of divisors for the desired target clock with the given
669 * refclk, or FALSE. The returned values represent the clock equation:
670 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
671 *
672 * Target and reference clocks are specified in kHz.
673 *
674 * If match_clock is provided, then best_clock P divider must match the P
675 * divider from @match_clock used for LVDS downclocking.
676 */
Ma Lingd4906092009-03-18 20:13:27 +0800677static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300678pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200679 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 int target, int refclk, struct dpll *match_clock,
681 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200682{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300684 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200685 int err = target;
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 memset(best_clock, 0, sizeof(*best_clock));
688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800741 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300742 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400743 /* approximately equals target * 0.00585 */
744 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800745
746 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300747
748 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
749
Ma Lingd4906092009-03-18 20:13:27 +0800750 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200753 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800754 for (clock.m1 = limit->m1.max;
755 clock.m1 >= limit->m1.min; clock.m1--) {
756 for (clock.m2 = limit->m2.max;
757 clock.m2 >= limit->m2.min; clock.m2--) {
758 for (clock.p1 = limit->p1.max;
759 clock.p1 >= limit->p1.min; clock.p1--) {
760 int this_err;
761
Imre Deakdccbea32015-06-22 23:35:51 +0300762 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100763 if (!intel_PLL_is_valid(to_i915(dev),
764 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000765 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800766 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000767
768 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800769 if (this_err < err_most) {
770 *best_clock = clock;
771 err_most = this_err;
772 max_n = clock.n;
773 found = true;
774 }
775 }
776 }
777 }
778 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800779 return found;
780}
Ma Lingd4906092009-03-18 20:13:27 +0800781
Imre Deakd5dd62b2015-03-17 11:40:03 +0200782/*
783 * Check if the calculated PLL configuration is more optimal compared to the
784 * best configuration and error found so far. Return the calculated error.
785 */
786static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300787 const struct dpll *calculated_clock,
788 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200789 unsigned int best_error_ppm,
790 unsigned int *error_ppm)
791{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200792 /*
793 * For CHV ignore the error and consider only the P value.
794 * Prefer a bigger P value based on HW requirements.
795 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100796 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200797 *error_ppm = 0;
798
799 return calculated_clock->p > best_clock->p;
800 }
801
Imre Deak24be4e42015-03-17 11:40:04 +0200802 if (WARN_ON_ONCE(!target_freq))
803 return false;
804
Imre Deakd5dd62b2015-03-17 11:40:03 +0200805 *error_ppm = div_u64(1000000ULL *
806 abs(target_freq - calculated_clock->dot),
807 target_freq);
808 /*
809 * Prefer a better P value over a better (smaller) error if the error
810 * is small. Ensure this preference for future configurations too by
811 * setting the error to 0.
812 */
813 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
814 *error_ppm = 0;
815
816 return true;
817 }
818
819 return *error_ppm + 10 < best_error_ppm;
820}
821
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200822/*
823 * Returns a set of divisors for the desired target clock with the given
824 * refclk, or FALSE. The returned values represent the clock equation:
825 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
826 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800827static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300828vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300830 int target, int refclk, struct dpll *match_clock,
831 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700832{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300834 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300835 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300836 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300837 /* min update 19.2 MHz */
838 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300839 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300841 target *= 5; /* fast clock */
842
843 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700844
845 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300846 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300847 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300848 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300849 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300850 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300852 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200853 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300854
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
856 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300857
Imre Deakdccbea32015-06-22 23:35:51 +0300858 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300859
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100860 if (!intel_PLL_is_valid(to_i915(dev),
861 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300862 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300863 continue;
864
Imre Deakd5dd62b2015-03-17 11:40:03 +0200865 if (!vlv_PLL_is_optimal(dev, target,
866 &clock,
867 best_clock,
868 bestppm, &ppm))
869 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300870
Imre Deakd5dd62b2015-03-17 11:40:03 +0200871 *best_clock = clock;
872 bestppm = ppm;
873 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874 }
875 }
876 }
877 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700878
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300879 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700880}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200882/*
883 * Returns a set of divisors for the desired target clock with the given
884 * refclk, or FALSE. The returned values represent the clock equation:
885 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
886 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300887static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300888chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300890 int target, int refclk, struct dpll *match_clock,
891 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300892{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200893 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300894 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200895 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300896 struct dpll clock;
Jani Nikulaba3f4d02019-01-18 14:01:23 +0200897 u64 m2;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898 int found = false;
899
900 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200901 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300902
903 /*
904 * Based on hardware doc, the n always set to 1, and m1 always
905 * set to 2. If requires to support 200Mhz refclk, we need to
906 * revisit this because n may not 1 anymore.
907 */
908 clock.n = 1, clock.m1 = 2;
909 target *= 5; /* fast clock */
910
911 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
912 for (clock.p2 = limit->p2.p2_fast;
913 clock.p2 >= limit->p2.p2_slow;
914 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200915 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916
917 clock.p = clock.p1 * clock.p2;
918
Jani Nikulaba3f4d02019-01-18 14:01:23 +0200919 m2 = DIV_ROUND_CLOSEST_ULL(((u64)target * clock.p *
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 clock.n) << 22, refclk * clock.m1);
921
922 if (m2 > INT_MAX/clock.m1)
923 continue;
924
925 clock.m2 = m2;
926
Imre Deakdccbea32015-06-22 23:35:51 +0300927 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300928
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100929 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300930 continue;
931
Imre Deak9ca3ba02015-03-17 11:40:05 +0200932 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
933 best_error_ppm, &error_ppm))
934 continue;
935
936 *best_clock = clock;
937 best_error_ppm = error_ppm;
938 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300939 }
940 }
941
942 return found;
943}
944
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200945bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200947{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200948 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300949 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200950
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200951 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200952 target_clock, refclk, NULL, best_clock);
953}
954
Ville Syrjälä525b9312016-10-31 22:37:02 +0200955bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300956{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 /* Be paranoid as we can arrive here with only partial
958 * state retrieved from the hardware during setup.
959 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100960 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300961 * as Haswell has gained clock readout/fastboot support.
962 *
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +0300963 * We can ditch the crtc->primary->state->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300964 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700965 *
966 * FIXME: The intel_crtc->active here should be switched to
967 * crtc->state->active once we have proper CRTC states wired up
968 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300969 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200970 return crtc->active && crtc->base.primary->state->fb &&
971 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300972}
973
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
975 enum pipe pipe)
976{
Ville Syrjälä98187832016-10-31 22:37:10 +0200977 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200978
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200979 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200980}
981
Ville Syrjälä8fedd642017-11-29 17:37:30 +0200982static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
983 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300984{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200985 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300986 u32 line1, line2;
987 u32 line_mask;
988
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800989 if (IS_GEN(dev_priv, 2))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300990 line_mask = DSL_LINEMASK_GEN2;
991 else
992 line_mask = DSL_LINEMASK_GEN3;
993
994 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200995 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300996 line2 = I915_READ(reg) & line_mask;
997
Ville Syrjälä8fedd642017-11-29 17:37:30 +0200998 return line1 != line2;
999}
1000
1001static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1002{
1003 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1004 enum pipe pipe = crtc->pipe;
1005
1006 /* Wait for the display line to settle/start moving */
1007 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1008 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1009 pipe_name(pipe), onoff(state));
1010}
1011
1012static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1013{
1014 wait_for_pipe_scanline_moving(crtc, false);
1015}
1016
1017static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1018{
1019 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001020}
1021
Ville Syrjälä4972f702017-11-29 17:37:32 +02001022static void
1023intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001025 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001026 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001027
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001029 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001030 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001031
Keith Packardab7ad7f2010-10-03 00:33:06 -07001032 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001033 if (intel_wait_for_register(dev_priv,
1034 reg, I965_PIPECONF_ACTIVE, 0,
1035 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001036 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001037 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001038 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001040}
1041
Jesse Barnesb24e7172011-01-04 15:09:30 -08001042/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001043void assert_pll(struct drm_i915_private *dev_priv,
1044 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046 u32 val;
1047 bool cur_state;
1048
Ville Syrjälä649636e2015-09-22 19:50:01 +03001049 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001051 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001053 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001054}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001055
Jani Nikula23538ef2013-08-27 15:12:22 +03001056/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001057void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001058{
1059 u32 val;
1060 bool cur_state;
1061
Ville Syrjäläa5805162015-05-26 20:42:30 +03001062 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001063 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001064 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001065
1066 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001067 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001068 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001069 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001070}
Jani Nikula23538ef2013-08-27 15:12:22 +03001071
Jesse Barnes040484a2011-01-03 12:14:26 -08001072static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1073 enum pipe pipe, bool state)
1074{
Jesse Barnes040484a2011-01-03 12:14:26 -08001075 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001079 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001080 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001081 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001082 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001083 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001084 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001085 cur_state = !!(val & FDI_TX_ENABLE);
1086 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001087 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001089 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001090}
1091#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1092#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1093
1094static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
1096{
Jesse Barnes040484a2011-01-03 12:14:26 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001101 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001105}
1106#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1107#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1108
1109static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1110 enum pipe pipe)
1111{
Jesse Barnes040484a2011-01-03 12:14:26 -08001112 u32 val;
1113
1114 /* ILK FDI PLL is always enabled */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001115 if (IS_GEN(dev_priv, 5))
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 return;
1117
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001118 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001119 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001120 return;
1121
Ville Syrjälä649636e2015-09-22 19:50:01 +03001122 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001123 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
1125
Daniel Vetter55607e82013-06-16 21:42:39 +02001126void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1127 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001128{
Jesse Barnes040484a2011-01-03 12:14:26 -08001129 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001130 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001131
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001133 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001134 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001135 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001136 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001137}
1138
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001139void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001140{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001141 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001142 u32 val;
Ville Syrjälä10ed55e2018-05-23 17:57:18 +03001143 enum pipe panel_pipe = INVALID_PIPE;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001144 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001145
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001146 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001147 return;
1148
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001149 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001150 u32 port_sel;
1151
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(0);
1153 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001154
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001155 switch (port_sel) {
1156 case PANEL_PORT_SELECT_LVDS:
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001157 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe);
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001158 break;
1159 case PANEL_PORT_SELECT_DPA:
1160 intel_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe);
1161 break;
1162 case PANEL_PORT_SELECT_DPC:
1163 intel_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe);
1164 break;
1165 case PANEL_PORT_SELECT_DPD:
1166 intel_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe);
1167 break;
1168 default:
1169 MISSING_CASE(port_sel);
1170 break;
1171 }
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001172 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001174 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001176 } else {
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001177 u32 port_sel;
1178
Imre Deak44cb7342016-08-10 14:07:29 +03001179 pp_reg = PP_CONTROL(0);
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001180 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1181
1182 WARN_ON(port_sel != PANEL_PORT_SELECT_LVDS);
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001183 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe);
Jesse Barnesea0760c2011-01-04 15:09:32 -08001184 }
1185
1186 val = I915_READ(pp_reg);
1187 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001188 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 locked = false;
1190
Rob Clarke2c719b2014-12-15 13:56:32 -05001191 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001193 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194}
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001199 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001200 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1201 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001202 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00001203 intel_wakeref_t wakeref;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001205 /* we keep both pipes enabled on 830 */
1206 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001207 state = true;
1208
Imre Deak4feed0e2016-02-12 18:55:14 +02001209 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00001210 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
1211 if (wakeref) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001214
Chris Wilson0e6e0be2019-01-14 14:21:24 +00001215 intel_display_power_put(dev_priv, power_domain, wakeref);
Imre Deak4feed0e2016-02-12 18:55:14 +02001216 } else {
1217 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 }
1219
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001222 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223}
1224
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001227 enum pipe pipe;
1228 bool cur_state;
1229
1230 cur_state = plane->get_hw_state(plane, &pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001233 "%s assertion failure (expected %s, current %s)\n",
1234 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235}
1236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237#define assert_plane_enabled(p) assert_plane(p, true)
1238#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001239
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001240static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001242 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1243 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001245 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1246 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001247}
1248
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001249static void assert_vblank_disabled(struct drm_crtc *crtc)
1250{
Rob Clarke2c719b2014-12-15 13:56:32 -05001251 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001252 drm_crtc_vblank_put(crtc);
1253}
1254
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001255void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001257{
Jesse Barnes92f25842011-01-04 15:09:34 -08001258 u32 val;
1259 bool enabled;
1260
Ville Syrjälä649636e2015-09-22 19:50:01 +03001261 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001262 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001263 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001264 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1265 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001266}
1267
Jesse Barnes291906f2011-02-02 12:28:03 -08001268static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001269 enum pipe pipe, enum port port,
1270 i915_reg_t dp_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001271{
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001272 enum pipe port_pipe;
1273 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001274
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001275 state = intel_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
1276
1277 I915_STATE_WARN(state && port_pipe == pipe,
1278 "PCH DP %c enabled on transcoder %c, should be disabled\n",
1279 port_name(port), pipe_name(pipe));
1280
1281 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1282 "IBX PCH DP %c still using transcoder B\n",
1283 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001284}
1285
1286static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä76203462018-05-14 20:24:21 +03001287 enum pipe pipe, enum port port,
1288 i915_reg_t hdmi_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001289{
Ville Syrjälä76203462018-05-14 20:24:21 +03001290 enum pipe port_pipe;
1291 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001292
Ville Syrjälä76203462018-05-14 20:24:21 +03001293 state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
1294
1295 I915_STATE_WARN(state && port_pipe == pipe,
1296 "PCH HDMI %c enabled on transcoder %c, should be disabled\n",
1297 port_name(port), pipe_name(pipe));
1298
1299 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1300 "IBX PCH HDMI %c still using transcoder B\n",
1301 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001302}
1303
1304static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1305 enum pipe pipe)
1306{
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001307 enum pipe port_pipe;
Jesse Barnes291906f2011-02-02 12:28:03 -08001308
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001309 assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
1310 assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
1311 assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001312
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001313 I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
1314 port_pipe == pipe,
1315 "PCH VGA enabled on transcoder %c, should be disabled\n",
1316 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001317
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001318 I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
1319 port_pipe == pipe,
1320 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1321 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001322
Ville Syrjälä3aefb672018-11-08 16:36:35 +02001323 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä76203462018-05-14 20:24:21 +03001324 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
1325 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
1326 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001327}
1328
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001329static void _vlv_enable_pll(struct intel_crtc *crtc,
1330 const struct intel_crtc_state *pipe_config)
1331{
1332 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1333 enum pipe pipe = crtc->pipe;
1334
1335 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1336 POSTING_READ(DPLL(pipe));
1337 udelay(150);
1338
Chris Wilson2c30b432016-06-30 15:32:54 +01001339 if (intel_wait_for_register(dev_priv,
1340 DPLL(pipe),
1341 DPLL_LOCK_VLV,
1342 DPLL_LOCK_VLV,
1343 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001344 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1345}
1346
Ville Syrjäläd288f652014-10-28 13:20:22 +02001347static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001348 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001350 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001351 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001352
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001353 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001354
Daniel Vetter87442f72013-06-06 00:52:17 +02001355 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001356 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001357
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001358 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1359 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001360
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001361 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1362 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001363}
1364
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001365
1366static void _chv_enable_pll(struct intel_crtc *crtc,
1367 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001368{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001369 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001370 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001371 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001372 u32 tmp;
1373
Ville Syrjäläa5805162015-05-26 20:42:30 +03001374 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001375
1376 /* Enable back the 10bit clock to display controller */
1377 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1378 tmp |= DPIO_DCLKP_EN;
1379 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1380
Ville Syrjälä54433e92015-05-26 20:42:31 +03001381 mutex_unlock(&dev_priv->sb_lock);
1382
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001383 /*
1384 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1385 */
1386 udelay(1);
1387
1388 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001389 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001390
1391 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001392 if (intel_wait_for_register(dev_priv,
1393 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1394 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001395 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001396}
1397
1398static void chv_enable_pll(struct intel_crtc *crtc,
1399 const struct intel_crtc_state *pipe_config)
1400{
1401 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1402 enum pipe pipe = crtc->pipe;
1403
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 /* PLL is protected by panel, make sure we can write it */
1407 assert_panel_unlocked(dev_priv, pipe);
1408
1409 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1410 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001411
Ville Syrjäläc2317752016-03-15 16:39:56 +02001412 if (pipe != PIPE_A) {
1413 /*
1414 * WaPixelRepeatModeFixForC0:chv
1415 *
1416 * DPLLCMD is AWOL. Use chicken bits to propagate
1417 * the value from DPLLBMD to either pipe B or C.
1418 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001419 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001420 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1421 I915_WRITE(CBR4_VLV, 0);
1422 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1423
1424 /*
1425 * DPLLB VGA mode also seems to cause problems.
1426 * We should always have it disabled.
1427 */
1428 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1429 } else {
1430 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1431 POSTING_READ(DPLL_MD(pipe));
1432 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001433}
1434
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001435static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001436{
1437 struct intel_crtc *crtc;
1438 int count = 0;
1439
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001440 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001441 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001442 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1443 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001444
1445 return count;
1446}
1447
Ville Syrjälä939994d2017-09-13 17:08:56 +03001448static void i9xx_enable_pll(struct intel_crtc *crtc,
1449 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001450{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001451 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001453 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001454 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001455
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001457
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001459 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001460 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001462 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001463 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001464 /*
1465 * It appears to be important that we don't enable this
1466 * for the current pipe before otherwise configuring the
1467 * PLL. No idea how this should be handled if multiple
1468 * DVO outputs are enabled simultaneosly.
1469 */
1470 dpll |= DPLL_DVO_2X_MODE;
1471 I915_WRITE(DPLL(!crtc->pipe),
1472 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1473 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001475 /*
1476 * Apparently we need to have VGA mode enabled prior to changing
1477 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1478 * dividers, even though the register value does change.
1479 */
1480 I915_WRITE(reg, 0);
1481
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001482 I915_WRITE(reg, dpll);
1483
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001484 /* Wait for the clocks to stabilize. */
1485 POSTING_READ(reg);
1486 udelay(150);
1487
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001488 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001489 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001490 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001491 } else {
1492 /* The pixel multiplier can only be updated once the
1493 * DPLL is enabled and the clocks are stable.
1494 *
1495 * So write it again.
1496 */
1497 I915_WRITE(reg, dpll);
1498 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001499
1500 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001501 for (i = 0; i < 3; i++) {
1502 I915_WRITE(reg, dpll);
1503 POSTING_READ(reg);
1504 udelay(150); /* wait for warmup */
1505 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001506}
1507
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001508static void i9xx_disable_pll(const struct intel_crtc_state *crtc_state)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001510 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001512 enum pipe pipe = crtc->pipe;
1513
1514 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001515 if (IS_I830(dev_priv) &&
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001516 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001517 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001518 I915_WRITE(DPLL(PIPE_B),
1519 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1520 I915_WRITE(DPLL(PIPE_A),
1521 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1522 }
1523
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001524 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001525 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001526 return;
1527
1528 /* Make sure the pipe isn't still relying on us */
1529 assert_pipe_disabled(dev_priv, pipe);
1530
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001531 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001532 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001533}
1534
Jesse Barnesf6071162013-10-01 10:41:38 -07001535static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1536{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001537 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001538
1539 /* Make sure the pipe isn't still relying on us */
1540 assert_pipe_disabled(dev_priv, pipe);
1541
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001542 val = DPLL_INTEGRATED_REF_CLK_VLV |
1543 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1544 if (pipe != PIPE_A)
1545 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1546
Jesse Barnesf6071162013-10-01 10:41:38 -07001547 I915_WRITE(DPLL(pipe), val);
1548 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001549}
1550
1551static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1552{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001553 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001554 u32 val;
1555
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001556 /* Make sure the pipe isn't still relying on us */
1557 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001558
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001559 val = DPLL_SSC_REF_CLK_CHV |
1560 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001561 if (pipe != PIPE_A)
1562 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001563
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001564 I915_WRITE(DPLL(pipe), val);
1565 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001566
Ville Syrjäläa5805162015-05-26 20:42:30 +03001567 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001568
1569 /* Disable 10bit clock to display controller */
1570 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1571 val &= ~DPIO_DCLKP_EN;
1572 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1573
Ville Syrjäläa5805162015-05-26 20:42:30 +03001574 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001575}
1576
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001577void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001578 struct intel_digital_port *dport,
1579 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001580{
1581 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001582 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001583
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001584 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001585 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001586 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001587 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001588 break;
1589 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001590 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001591 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001592 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001593 break;
1594 case PORT_D:
1595 port_mask = DPLL_PORTD_READY_MASK;
1596 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001597 break;
1598 default:
1599 BUG();
1600 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001601
Chris Wilson370004d2016-06-30 15:32:56 +01001602 if (intel_wait_for_register(dev_priv,
1603 dpll_reg, port_mask, expected_mask,
1604 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001605 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001606 port_name(dport->base.port),
1607 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001608}
1609
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001610static void ironlake_enable_pch_transcoder(const struct intel_crtc_state *crtc_state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001611{
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001612 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1613 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1614 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001615 i915_reg_t reg;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02001616 u32 val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001617
Jesse Barnes040484a2011-01-03 12:14:26 -08001618 /* Make sure PCH DPLL is enabled */
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001619 assert_shared_dpll_enabled(dev_priv, crtc_state->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001620
1621 /* FDI must be feeding us bits for PCH ports */
1622 assert_fdi_tx_enabled(dev_priv, pipe);
1623 assert_fdi_rx_enabled(dev_priv, pipe);
1624
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001625 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001626 /* Workaround: Set the timing override bit before enabling the
1627 * pch transcoder. */
1628 reg = TRANS_CHICKEN2(pipe);
1629 val = I915_READ(reg);
1630 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1631 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001632 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001633
Daniel Vetterab9412b2013-05-03 11:49:46 +02001634 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001635 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001636 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001637
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001638 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001639 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001640 * Make the BPC in transcoder be consistent with
1641 * that in pipeconf reg. For HDMI we must use 8bpc
1642 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001643 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001644 val &= ~PIPECONF_BPC_MASK;
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001645 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001646 val |= PIPECONF_8BPC;
1647 else
1648 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001649 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001650
1651 val &= ~TRANS_INTERLACE_MASK;
1652 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001653 if (HAS_PCH_IBX(dev_priv) &&
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001654 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001655 val |= TRANS_LEGACY_INTERLACED_ILK;
1656 else
1657 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001658 else
1659 val |= TRANS_PROGRESSIVE;
1660
Jesse Barnes040484a2011-01-03 12:14:26 -08001661 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001662 if (intel_wait_for_register(dev_priv,
1663 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1664 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001665 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001666}
1667
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001668static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001669 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001670{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001673 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001674 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001675 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001677 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001678 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001679 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001680 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001681
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001682 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001683 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001684
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001685 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1686 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001687 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001688 else
1689 val |= TRANS_PROGRESSIVE;
1690
Daniel Vetterab9412b2013-05-03 11:49:46 +02001691 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001692 if (intel_wait_for_register(dev_priv,
1693 LPT_TRANSCONF,
1694 TRANS_STATE_ENABLE,
1695 TRANS_STATE_ENABLE,
1696 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001697 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698}
1699
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001700static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1701 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001702{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001703 i915_reg_t reg;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02001704 u32 val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001705
1706 /* FDI relies on the transcoder */
1707 assert_fdi_tx_disabled(dev_priv, pipe);
1708 assert_fdi_rx_disabled(dev_priv, pipe);
1709
Jesse Barnes291906f2011-02-02 12:28:03 -08001710 /* Ports must be off as well */
1711 assert_pch_ports_disabled(dev_priv, pipe);
1712
Daniel Vetterab9412b2013-05-03 11:49:46 +02001713 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001714 val = I915_READ(reg);
1715 val &= ~TRANS_ENABLE;
1716 I915_WRITE(reg, val);
1717 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001718 if (intel_wait_for_register(dev_priv,
1719 reg, TRANS_STATE_ENABLE, 0,
1720 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001721 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001722
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001723 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001724 /* Workaround: Clear the timing override chicken bit again. */
1725 reg = TRANS_CHICKEN2(pipe);
1726 val = I915_READ(reg);
1727 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1728 I915_WRITE(reg, val);
1729 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001730}
1731
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001732void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001733{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734 u32 val;
1735
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001738 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001739 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001740 if (intel_wait_for_register(dev_priv,
1741 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1742 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001743 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001744
1745 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001746 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001747 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001748 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001749}
1750
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001751enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001752{
1753 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1754
Ville Syrjälä65f21302016-10-14 20:02:53 +03001755 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001756 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001757 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001758 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001759}
1760
Ville Syrjälä32db0b62018-11-27 22:05:50 +02001761static u32 intel_crtc_max_vblank_count(const struct intel_crtc_state *crtc_state)
1762{
1763 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1764
1765 /*
1766 * On i965gm the hardware frame counter reads
1767 * zero when the TV encoder is enabled :(
1768 */
1769 if (IS_I965GM(dev_priv) &&
1770 (crtc_state->output_types & BIT(INTEL_OUTPUT_TVOUT)))
1771 return 0;
1772
1773 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1774 return 0xffffffff; /* full 32 bit counter */
1775 else if (INTEL_GEN(dev_priv) >= 3)
1776 return 0xffffff; /* only 24 bits of frame count */
1777 else
1778 return 0; /* Gen2 doesn't have a hardware frame counter */
1779}
1780
1781static void intel_crtc_vblank_on(const struct intel_crtc_state *crtc_state)
1782{
1783 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1784
1785 drm_crtc_set_max_vblank_count(&crtc->base,
1786 intel_crtc_max_vblank_count(crtc_state));
1787 drm_crtc_vblank_on(&crtc->base);
1788}
1789
Ville Syrjälä4972f702017-11-29 17:37:32 +02001790static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001791{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001792 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1793 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1794 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001795 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001796 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797 u32 val;
1798
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001799 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1800
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001801 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001802
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 /*
1804 * A pipe without a PLL won't actually be able to drive bits from
1805 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1806 * need the check.
1807 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001808 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001809 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001810 assert_dsi_pll_enabled(dev_priv);
1811 else
1812 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001813 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001814 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001815 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001816 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001817 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001818 assert_fdi_tx_pll_enabled(dev_priv,
1819 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001820 }
1821 /* FIXME: assert CPU port conditions for SNB+ */
1822 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001823
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001824 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001825 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001826 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001827 /* we keep both pipes enabled on 830 */
1828 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001829 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001830 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001831
1832 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001833 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001834
1835 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001836 * Until the pipe starts PIPEDSL reads will return a stale value,
1837 * which causes an apparent vblank timestamp jump when PIPEDSL
1838 * resets to its proper value. That also messes up the frame count
1839 * when it's derived from the timestamps. So let's wait for the
1840 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001841 */
Ville Syrjälä32db0b62018-11-27 22:05:50 +02001842 if (intel_crtc_max_vblank_count(new_crtc_state) == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001843 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001844}
1845
Ville Syrjälä4972f702017-11-29 17:37:32 +02001846static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001848 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001849 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001850 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001851 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001852 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001853 u32 val;
1854
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001855 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1856
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 /*
1858 * Make sure planes won't keep trying to pump pixels to us,
1859 * or we might hang the display.
1860 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001861 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001863 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001865 if ((val & PIPECONF_ENABLE) == 0)
1866 return;
1867
Ville Syrjälä67adc642014-08-15 01:21:57 +03001868 /*
1869 * Double wide has implications for planes
1870 * so best keep it disabled when not needed.
1871 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001872 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001873 val &= ~PIPECONF_DOUBLE_WIDE;
1874
1875 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001876 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001877 val &= ~PIPECONF_ENABLE;
1878
1879 I915_WRITE(reg, val);
1880 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001881 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882}
1883
Ville Syrjälä832be822016-01-12 21:08:33 +02001884static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1885{
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001886 return IS_GEN(dev_priv, 2) ? 2048 : 4096;
Ville Syrjälä832be822016-01-12 21:08:33 +02001887}
1888
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001889static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001890intel_tile_width_bytes(const struct drm_framebuffer *fb, int color_plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001891{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001892 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001893 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001894
1895 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001896 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001897 return cpp;
1898 case I915_FORMAT_MOD_X_TILED:
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001899 if (IS_GEN(dev_priv, 2))
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001900 return 128;
1901 else
1902 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001903 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001904 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001905 return 128;
1906 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001907 case I915_FORMAT_MOD_Y_TILED:
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001908 if (IS_GEN(dev_priv, 2) || HAS_128_BYTE_Y_TILING(dev_priv))
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001909 return 128;
1910 else
1911 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001912 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001913 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001914 return 128;
1915 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001916 case I915_FORMAT_MOD_Yf_TILED:
1917 switch (cpp) {
1918 case 1:
1919 return 64;
1920 case 2:
1921 case 4:
1922 return 128;
1923 case 8:
1924 case 16:
1925 return 256;
1926 default:
1927 MISSING_CASE(cpp);
1928 return cpp;
1929 }
1930 break;
1931 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001932 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001933 return cpp;
1934 }
1935}
1936
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001937static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001938intel_tile_height(const struct drm_framebuffer *fb, int color_plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001939{
Ben Widawsky2f075562017-03-24 14:29:48 -07001940 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001941 return 1;
1942 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001943 return intel_tile_size(to_i915(fb->dev)) /
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001944 intel_tile_width_bytes(fb, color_plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001945}
1946
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001947/* Return the tile dimensions in pixel units */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001948static void intel_tile_dims(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001949 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001950 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001951{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001952 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, color_plane);
1953 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001954
1955 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001956 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001957}
1958
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001959unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001960intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001961 int color_plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001962{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001963 unsigned int tile_height = intel_tile_height(fb, color_plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001964
1965 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001966}
1967
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001968unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1969{
1970 unsigned int size = 0;
1971 int i;
1972
1973 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
1974 size += rot_info->plane[i].width * rot_info->plane[i].height;
1975
1976 return size;
1977}
1978
Daniel Vetter75c82a52015-10-14 16:51:04 +02001979static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02001980intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
1981 const struct drm_framebuffer *fb,
1982 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00001983{
Chris Wilson7b92c042017-01-14 00:28:26 +00001984 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03001985 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00001986 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00001987 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02001988 }
1989}
1990
Ville Syrjäläfabac482017-03-27 21:55:43 +03001991static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
1992{
1993 if (IS_I830(dev_priv))
1994 return 16 * 1024;
1995 else if (IS_I85X(dev_priv))
1996 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03001997 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
1998 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03001999 else
2000 return 4 * 1024;
2001}
2002
Ville Syrjälä603525d2016-01-12 21:08:37 +02002003static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002004{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002005 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002006 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002007 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002008 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002009 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002010 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002011 return 4 * 1024;
2012 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002013 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002014}
2015
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002016static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002017 int color_plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002018{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002019 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2020
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002021 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002022 if (color_plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002023 return 4096;
2024
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002025 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002026 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002027 return intel_linear_alignment(dev_priv);
2028 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002029 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002030 return 256 * 1024;
2031 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002032 case I915_FORMAT_MOD_Y_TILED_CCS:
2033 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002034 case I915_FORMAT_MOD_Y_TILED:
2035 case I915_FORMAT_MOD_Yf_TILED:
2036 return 1 * 1024 * 1024;
2037 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002038 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002039 return 0;
2040 }
2041}
2042
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002043static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2044{
2045 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2046 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2047
Ville Syrjälä32febd92018-02-21 18:02:33 +02002048 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002049}
2050
Chris Wilson058d88c2016-08-15 10:49:06 +01002051struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002052intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002053 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002054 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002055 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002056{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002057 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002058 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002059 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Chris Wilson1d264d92019-01-14 14:21:19 +00002060 intel_wakeref_t wakeref;
Chris Wilson058d88c2016-08-15 10:49:06 +01002061 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002062 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002063 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002064
Matt Roperebcdd392014-07-09 16:22:11 -07002065 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2066
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002067 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002068
Chris Wilson693db182013-03-05 14:52:39 +00002069 /* Note that the w/a also requires 64 PTE of padding following the
2070 * bo. We currently fill all unused PTE with the shadow page and so
2071 * we should always have valid PTE following the scanout preventing
2072 * the VT-d warning.
2073 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002074 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002075 alignment = 256 * 1024;
2076
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002077 /*
2078 * Global gtt pte registers are special registers which actually forward
2079 * writes to a chunk of system memory. Which means that there is no risk
2080 * that the register values disappear as soon as we call
2081 * intel_runtime_pm_put(), so it is correct to wrap only the
2082 * pin/unpin/fence and not more.
2083 */
Chris Wilson1d264d92019-01-14 14:21:19 +00002084 wakeref = intel_runtime_pm_get(dev_priv);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002085
Daniel Vetter9db529a2017-08-08 10:08:28 +02002086 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2087
Chris Wilson59354852018-02-20 13:42:06 +00002088 pinctl = 0;
2089
2090 /* Valleyview is definitely limited to scanning out the first
2091 * 512MiB. Lets presume this behaviour was inherited from the
2092 * g4x display engine and that all earlier gen are similarly
2093 * limited. Testing suggests that it is a little more
2094 * complicated than this. For example, Cherryview appears quite
2095 * happy to scanout from anywhere within its global aperture.
2096 */
2097 if (HAS_GMCH_DISPLAY(dev_priv))
2098 pinctl |= PIN_MAPPABLE;
2099
2100 vma = i915_gem_object_pin_to_display_plane(obj,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002101 alignment, view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002102 if (IS_ERR(vma))
2103 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002104
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002105 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002106 int ret;
2107
Chris Wilson49ef5292016-08-18 17:17:00 +01002108 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2109 * fence, whereas 965+ only requires a fence if using
2110 * framebuffer compression. For simplicity, we always, when
2111 * possible, install a fence as the cost is not that onerous.
2112 *
2113 * If we fail to fence the tiled scanout, then either the
2114 * modeset will reject the change (which is highly unlikely as
2115 * the affected systems, all but one, do not have unmappable
2116 * space) or we will not be able to enable full powersaving
2117 * techniques (also likely not to apply due to various limits
2118 * FBC and the like impose on the size of the buffer, which
2119 * presumably we violated anyway with this unmappable buffer).
2120 * Anyway, it is presumably better to stumble onwards with
2121 * something and try to run the system in a "less than optimal"
2122 * mode that matches the user configuration.
2123 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002124 ret = i915_vma_pin_fence(vma);
2125 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002126 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002127 vma = ERR_PTR(ret);
2128 goto err;
2129 }
2130
2131 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002132 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002133 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002135 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002136err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002137 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2138
Chris Wilson1d264d92019-01-14 14:21:19 +00002139 intel_runtime_pm_put(dev_priv, wakeref);
Chris Wilson058d88c2016-08-15 10:49:06 +01002140 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002141}
2142
Chris Wilson59354852018-02-20 13:42:06 +00002143void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002144{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002145 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002146
Chris Wilson59354852018-02-20 13:42:06 +00002147 if (flags & PLANE_HAS_FENCE)
2148 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002149 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002150 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002151}
2152
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002153static int intel_fb_pitch(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002154 unsigned int rotation)
2155{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002156 if (drm_rotation_90_or_270(rotation))
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002157 return to_intel_framebuffer(fb)->rotated[color_plane].pitch;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002158 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002159 return fb->pitches[color_plane];
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002160}
2161
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002162/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002163 * Convert the x/y offsets into a linear offset.
2164 * Only valid with 0/180 degree rotation, which is fine since linear
2165 * offset is only used with linear buffers on pre-hsw and tiled buffers
2166 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2167 */
2168u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002169 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002170 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002171{
Ville Syrjälä29490562016-01-20 18:02:50 +02002172 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002173 unsigned int cpp = fb->format->cpp[color_plane];
2174 unsigned int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002175
2176 return y * pitch + x * cpp;
2177}
2178
2179/*
2180 * Add the x/y offsets derived from fb->offsets[] to the user
2181 * specified plane src x/y offsets. The resulting x/y offsets
2182 * specify the start of scanout from the beginning of the gtt mapping.
2183 */
2184void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002185 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002186 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002187
2188{
Ville Syrjälä29490562016-01-20 18:02:50 +02002189 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2190 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002191
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002192 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002193 *x += intel_fb->rotated[color_plane].x;
2194 *y += intel_fb->rotated[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002195 } else {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002196 *x += intel_fb->normal[color_plane].x;
2197 *y += intel_fb->normal[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002198 }
2199}
2200
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002201static u32 intel_adjust_tile_offset(int *x, int *y,
2202 unsigned int tile_width,
2203 unsigned int tile_height,
2204 unsigned int tile_size,
2205 unsigned int pitch_tiles,
2206 u32 old_offset,
2207 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002208{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002209 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002210 unsigned int tiles;
2211
2212 WARN_ON(old_offset & (tile_size - 1));
2213 WARN_ON(new_offset & (tile_size - 1));
2214 WARN_ON(new_offset > old_offset);
2215
2216 tiles = (old_offset - new_offset) / tile_size;
2217
2218 *y += tiles / pitch_tiles * tile_height;
2219 *x += tiles % pitch_tiles * tile_width;
2220
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002221 /* minimize x in case it got needlessly big */
2222 *y += *x / pitch_pixels * tile_height;
2223 *x %= pitch_pixels;
2224
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002225 return new_offset;
2226}
2227
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002228static bool is_surface_linear(u64 modifier, int color_plane)
2229{
2230 return modifier == DRM_FORMAT_MOD_LINEAR;
2231}
2232
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002233static u32 intel_adjust_aligned_offset(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002234 const struct drm_framebuffer *fb,
2235 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002236 unsigned int rotation,
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002237 unsigned int pitch,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002238 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002239{
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002240 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002241 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002242
2243 WARN_ON(new_offset > old_offset);
2244
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002245 if (!is_surface_linear(fb->modifier, color_plane)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002246 unsigned int tile_size, tile_width, tile_height;
2247 unsigned int pitch_tiles;
2248
2249 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002250 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002251
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002252 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002253 pitch_tiles = pitch / tile_height;
2254 swap(tile_width, tile_height);
2255 } else {
2256 pitch_tiles = pitch / (tile_width * cpp);
2257 }
2258
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002259 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2260 tile_size, pitch_tiles,
2261 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002262 } else {
2263 old_offset += *y * pitch + *x * cpp;
2264
2265 *y = (old_offset - new_offset) / pitch;
2266 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2267 }
2268
2269 return new_offset;
2270}
2271
2272/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002273 * Adjust the tile offset by moving the difference into
2274 * the x/y offsets.
2275 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002276static u32 intel_plane_adjust_aligned_offset(int *x, int *y,
2277 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002278 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002279 u32 old_offset, u32 new_offset)
Ville Syrjälä303ba692017-08-24 22:10:49 +03002280{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002281 return intel_adjust_aligned_offset(x, y, state->base.fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002282 state->base.rotation,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002283 state->color_plane[color_plane].stride,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002284 old_offset, new_offset);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002285}
2286
2287/*
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002288 * Computes the aligned offset to the base tile and adjusts
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002289 * x, y. bytes per pixel is assumed to be a power-of-two.
2290 *
2291 * In the 90/270 rotated case, x and y are assumed
2292 * to be already rotated to match the rotated GTT view, and
2293 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002294 *
2295 * This function is used when computing the derived information
2296 * under intel_framebuffer, so using any of that information
2297 * here is not allowed. Anything under drm_framebuffer can be
2298 * used. This is why the user has to pass in the pitch since it
2299 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002300 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002301static u32 intel_compute_aligned_offset(struct drm_i915_private *dev_priv,
2302 int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002303 const struct drm_framebuffer *fb,
2304 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002305 unsigned int pitch,
2306 unsigned int rotation,
2307 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002308{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002309 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002310 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002311
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002312 if (alignment)
2313 alignment--;
2314
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002315 if (!is_surface_linear(fb->modifier, color_plane)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002316 unsigned int tile_size, tile_width, tile_height;
2317 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002318
Ville Syrjäläd8433102016-01-12 21:08:35 +02002319 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002320 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002322 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002323 pitch_tiles = pitch / tile_height;
2324 swap(tile_width, tile_height);
2325 } else {
2326 pitch_tiles = pitch / (tile_width * cpp);
2327 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002328
Ville Syrjäläd8433102016-01-12 21:08:35 +02002329 tile_rows = *y / tile_height;
2330 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002331
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002332 tiles = *x / tile_width;
2333 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002334
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002335 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2336 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002337
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002338 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2339 tile_size, pitch_tiles,
2340 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002341 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002342 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002343 offset_aligned = offset & ~alignment;
2344
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002345 *y = (offset & alignment) / pitch;
2346 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002347 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002348
2349 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002350}
2351
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002352static u32 intel_plane_compute_aligned_offset(int *x, int *y,
2353 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002354 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002355{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002356 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2357 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002358 const struct drm_framebuffer *fb = state->base.fb;
2359 unsigned int rotation = state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002360 int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002361 u32 alignment;
2362
2363 if (intel_plane->id == PLANE_CURSOR)
2364 alignment = intel_cursor_alignment(dev_priv);
2365 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002366 alignment = intel_surf_alignment(fb, color_plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002367
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002368 return intel_compute_aligned_offset(dev_priv, x, y, fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002369 pitch, rotation, alignment);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002370}
2371
Ville Syrjälä303ba692017-08-24 22:10:49 +03002372/* Convert the fb->offset[] into x/y offsets */
2373static int intel_fb_offset_to_xy(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002374 const struct drm_framebuffer *fb,
2375 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002376{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002377 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä70bbe532018-10-23 19:02:01 +03002378 unsigned int height;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002379
Ville Syrjälä303ba692017-08-24 22:10:49 +03002380 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
Ville Syrjälä70bbe532018-10-23 19:02:01 +03002381 fb->offsets[color_plane] % intel_tile_size(dev_priv)) {
2382 DRM_DEBUG_KMS("Misaligned offset 0x%08x for color plane %d\n",
2383 fb->offsets[color_plane], color_plane);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002384 return -EINVAL;
Ville Syrjälä70bbe532018-10-23 19:02:01 +03002385 }
2386
2387 height = drm_framebuffer_plane_height(fb->height, fb, color_plane);
2388 height = ALIGN(height, intel_tile_height(fb, color_plane));
2389
2390 /* Catch potential overflows early */
2391 if (add_overflows_t(u32, mul_u32_u32(height, fb->pitches[color_plane]),
2392 fb->offsets[color_plane])) {
2393 DRM_DEBUG_KMS("Bad offset 0x%08x or pitch %d for color plane %d\n",
2394 fb->offsets[color_plane], fb->pitches[color_plane],
2395 color_plane);
2396 return -ERANGE;
2397 }
Ville Syrjälä303ba692017-08-24 22:10:49 +03002398
2399 *x = 0;
2400 *y = 0;
2401
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002402 intel_adjust_aligned_offset(x, y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002403 fb, color_plane, DRM_MODE_ROTATE_0,
2404 fb->pitches[color_plane],
2405 fb->offsets[color_plane], 0);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002406
2407 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002408}
2409
Jani Nikulaba3f4d02019-01-18 14:01:23 +02002410static unsigned int intel_fb_modifier_to_tiling(u64 fb_modifier)
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411{
2412 switch (fb_modifier) {
2413 case I915_FORMAT_MOD_X_TILED:
2414 return I915_TILING_X;
2415 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002416 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002423/*
2424 * From the Sky Lake PRM:
2425 * "The Color Control Surface (CCS) contains the compression status of
2426 * the cache-line pairs. The compression state of the cache-line pair
2427 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2428 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2429 * cache-line-pairs. CCS is always Y tiled."
2430 *
2431 * Since cache line pairs refers to horizontally adjacent cache lines,
2432 * each cache line in the CCS corresponds to an area of 32x16 cache
2433 * lines on the main surface. Since each pixel is 4 bytes, this gives
2434 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2435 * main surface.
2436 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002437static const struct drm_format_info ccs_formats[] = {
2438 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2439 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2440 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2441 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2442};
2443
2444static const struct drm_format_info *
2445lookup_format_info(const struct drm_format_info formats[],
2446 int num_formats, u32 format)
2447{
2448 int i;
2449
2450 for (i = 0; i < num_formats; i++) {
2451 if (formats[i].format == format)
2452 return &formats[i];
2453 }
2454
2455 return NULL;
2456}
2457
2458static const struct drm_format_info *
2459intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2460{
2461 switch (cmd->modifier[0]) {
2462 case I915_FORMAT_MOD_Y_TILED_CCS:
2463 case I915_FORMAT_MOD_Yf_TILED_CCS:
2464 return lookup_format_info(ccs_formats,
2465 ARRAY_SIZE(ccs_formats),
2466 cmd->pixel_format);
2467 default:
2468 return NULL;
2469 }
2470}
2471
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002472bool is_ccs_modifier(u64 modifier)
2473{
2474 return modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2475 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
2476}
2477
Ville Syrjälä6687c902015-09-15 13:16:41 +03002478static int
2479intel_fill_fb_info(struct drm_i915_private *dev_priv,
2480 struct drm_framebuffer *fb)
2481{
2482 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2483 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002484 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002485 u32 gtt_offset_rotated = 0;
2486 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002487 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002488 unsigned int tile_size = intel_tile_size(dev_priv);
2489
2490 for (i = 0; i < num_planes; i++) {
2491 unsigned int width, height;
2492 unsigned int cpp, size;
2493 u32 offset;
2494 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002495 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002496
Ville Syrjälä353c8592016-12-14 23:30:57 +02002497 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002498 width = drm_framebuffer_plane_width(fb->width, fb, i);
2499 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002500
Ville Syrjälä303ba692017-08-24 22:10:49 +03002501 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2502 if (ret) {
2503 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2504 i, fb->offsets[i]);
2505 return ret;
2506 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002508 if (is_ccs_modifier(fb->modifier) && i == 1) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002509 int hsub = fb->format->hsub;
2510 int vsub = fb->format->vsub;
2511 int tile_width, tile_height;
2512 int main_x, main_y;
2513 int ccs_x, ccs_y;
2514
2515 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002516 tile_width *= hsub;
2517 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002518
Ville Syrjälä303ba692017-08-24 22:10:49 +03002519 ccs_x = (x * hsub) % tile_width;
2520 ccs_y = (y * vsub) % tile_height;
2521 main_x = intel_fb->normal[0].x % tile_width;
2522 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002523
2524 /*
2525 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2526 * x/y offsets must match between CCS and the main surface.
2527 */
2528 if (main_x != ccs_x || main_y != ccs_y) {
2529 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2530 main_x, main_y,
2531 ccs_x, ccs_y,
2532 intel_fb->normal[0].x,
2533 intel_fb->normal[0].y,
2534 x, y);
2535 return -EINVAL;
2536 }
2537 }
2538
Ville Syrjälä6687c902015-09-15 13:16:41 +03002539 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002540 * The fence (if used) is aligned to the start of the object
2541 * so having the framebuffer wrap around across the edge of the
2542 * fenced region doesn't really work. We have no API to configure
2543 * the fence start offset within the object (nor could we probably
2544 * on gen2/3). So it's just easier if we just require that the
2545 * fb layout agrees with the fence layout. We already check that the
2546 * fb stride matches the fence stride elsewhere.
2547 */
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002548 if (i == 0 && i915_gem_object_is_tiled(obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002549 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002550 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2551 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002552 return -EINVAL;
2553 }
2554
2555 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002556 * First pixel of the framebuffer from
2557 * the start of the normal gtt mapping.
2558 */
2559 intel_fb->normal[i].x = x;
2560 intel_fb->normal[i].y = y;
2561
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002562 offset = intel_compute_aligned_offset(dev_priv, &x, &y, fb, i,
2563 fb->pitches[i],
2564 DRM_MODE_ROTATE_0,
2565 tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002566 offset /= tile_size;
2567
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002568 if (!is_surface_linear(fb->modifier, i)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002569 unsigned int tile_width, tile_height;
2570 unsigned int pitch_tiles;
2571 struct drm_rect r;
2572
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002573 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002574
2575 rot_info->plane[i].offset = offset;
2576 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2577 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2578 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2579
2580 intel_fb->rotated[i].pitch =
2581 rot_info->plane[i].height * tile_height;
2582
2583 /* how many tiles does this plane need */
2584 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2585 /*
2586 * If the plane isn't horizontally tile aligned,
2587 * we need one more tile.
2588 */
2589 if (x != 0)
2590 size++;
2591
2592 /* rotate the x/y offsets to match the GTT view */
2593 r.x1 = x;
2594 r.y1 = y;
2595 r.x2 = x + width;
2596 r.y2 = y + height;
2597 drm_rect_rotate(&r,
2598 rot_info->plane[i].width * tile_width,
2599 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002600 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002601 x = r.x1;
2602 y = r.y1;
2603
2604 /* rotate the tile dimensions to match the GTT view */
2605 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2606 swap(tile_width, tile_height);
2607
2608 /*
2609 * We only keep the x/y offsets, so push all of the
2610 * gtt offset into the x/y offsets.
2611 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002612 intel_adjust_tile_offset(&x, &y,
2613 tile_width, tile_height,
2614 tile_size, pitch_tiles,
2615 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002616
2617 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2618
2619 /*
2620 * First pixel of the framebuffer from
2621 * the start of the rotated gtt mapping.
2622 */
2623 intel_fb->rotated[i].x = x;
2624 intel_fb->rotated[i].y = y;
2625 } else {
2626 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2627 x * cpp, tile_size);
2628 }
2629
2630 /* how many tiles in total needed in the bo */
2631 max_size = max(max_size, offset + size);
2632 }
2633
Ville Syrjälä4e050472018-09-12 21:04:43 +03002634 if (mul_u32_u32(max_size, tile_size) > obj->base.size) {
2635 DRM_DEBUG_KMS("fb too big for bo (need %llu bytes, have %zu bytes)\n",
2636 mul_u32_u32(max_size, tile_size), obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002637 return -EINVAL;
2638 }
2639
2640 return 0;
2641}
2642
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002643static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002644{
2645 switch (format) {
2646 case DISPPLANE_8BPP:
2647 return DRM_FORMAT_C8;
2648 case DISPPLANE_BGRX555:
2649 return DRM_FORMAT_XRGB1555;
2650 case DISPPLANE_BGRX565:
2651 return DRM_FORMAT_RGB565;
2652 default:
2653 case DISPPLANE_BGRX888:
2654 return DRM_FORMAT_XRGB8888;
2655 case DISPPLANE_RGBX888:
2656 return DRM_FORMAT_XBGR8888;
2657 case DISPPLANE_BGRX101010:
2658 return DRM_FORMAT_XRGB2101010;
2659 case DISPPLANE_RGBX101010:
2660 return DRM_FORMAT_XBGR2101010;
2661 }
2662}
2663
Mahesh Kumarddf34312018-04-09 09:11:03 +05302664int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002665{
2666 switch (format) {
2667 case PLANE_CTL_FORMAT_RGB_565:
2668 return DRM_FORMAT_RGB565;
Mahesh Kumarf34a2912018-04-09 09:11:02 +05302669 case PLANE_CTL_FORMAT_NV12:
2670 return DRM_FORMAT_NV12;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002671 default:
2672 case PLANE_CTL_FORMAT_XRGB_8888:
2673 if (rgb_order) {
2674 if (alpha)
2675 return DRM_FORMAT_ABGR8888;
2676 else
2677 return DRM_FORMAT_XBGR8888;
2678 } else {
2679 if (alpha)
2680 return DRM_FORMAT_ARGB8888;
2681 else
2682 return DRM_FORMAT_XRGB8888;
2683 }
2684 case PLANE_CTL_FORMAT_XRGB_2101010:
2685 if (rgb_order)
2686 return DRM_FORMAT_XBGR2101010;
2687 else
2688 return DRM_FORMAT_XRGB2101010;
2689 }
2690}
2691
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002692static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002693intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2694 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002695{
2696 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002697 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002698 struct drm_i915_gem_object *obj = NULL;
2699 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002700 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002701 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2702 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2703 PAGE_SIZE);
2704
2705 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706
Chris Wilsonff2652e2014-03-10 08:07:02 +00002707 if (plane_config->size == 0)
2708 return false;
2709
Paulo Zanoni3badb492015-09-23 12:52:23 -03002710 /* If the FB is too big, just don't use it since fbdev is not very
2711 * important and we should probably use that space with FBC or other
2712 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002713 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002714 return false;
2715
Imre Deak914a4fd2018-10-16 19:00:11 +03002716 switch (fb->modifier) {
2717 case DRM_FORMAT_MOD_LINEAR:
2718 case I915_FORMAT_MOD_X_TILED:
2719 case I915_FORMAT_MOD_Y_TILED:
2720 break;
2721 default:
2722 DRM_DEBUG_DRIVER("Unsupported modifier for initial FB: 0x%llx\n",
2723 fb->modifier);
2724 return false;
2725 }
2726
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002727 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002728 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002729 base_aligned,
2730 base_aligned,
2731 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002732 mutex_unlock(&dev->struct_mutex);
2733 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002734 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002735
Imre Deak914a4fd2018-10-16 19:00:11 +03002736 switch (plane_config->tiling) {
2737 case I915_TILING_NONE:
2738 break;
2739 case I915_TILING_X:
2740 case I915_TILING_Y:
2741 obj->tiling_and_stride = fb->pitches[0] | plane_config->tiling;
2742 break;
2743 default:
2744 MISSING_CASE(plane_config->tiling);
2745 return false;
2746 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002747
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002748 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002749 mode_cmd.width = fb->width;
2750 mode_cmd.height = fb->height;
2751 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002752 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002753 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002754
Chris Wilson24dbf512017-02-15 10:59:18 +00002755 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002756 DRM_DEBUG_KMS("intel fb init failed\n");
2757 goto out_unref_obj;
2758 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002759
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760
Daniel Vetterf6936e22015-03-26 12:17:05 +01002761 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002763
2764out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002765 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002766 return false;
2767}
2768
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002769static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002770intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2771 struct intel_plane_state *plane_state,
2772 bool visible)
2773{
2774 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2775
2776 plane_state->base.visible = visible;
2777
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002778 if (visible)
Ville Syrjälä40560e22018-06-26 22:47:11 +03002779 crtc_state->base.plane_mask |= drm_plane_mask(&plane->base);
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002780 else
Ville Syrjälä40560e22018-06-26 22:47:11 +03002781 crtc_state->base.plane_mask &= ~drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002782}
2783
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002784static void fixup_active_planes(struct intel_crtc_state *crtc_state)
2785{
2786 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2787 struct drm_plane *plane;
2788
2789 /*
2790 * Active_planes aliases if multiple "primary" or cursor planes
2791 * have been used on the same (or wrong) pipe. plane_mask uses
2792 * unique ids, hence we can use that to reconstruct active_planes.
2793 */
2794 crtc_state->active_planes = 0;
2795
2796 drm_for_each_plane_mask(plane, &dev_priv->drm,
2797 crtc_state->base.plane_mask)
2798 crtc_state->active_planes |= BIT(to_intel_plane(plane)->id);
2799}
2800
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002801static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2802 struct intel_plane *plane)
2803{
2804 struct intel_crtc_state *crtc_state =
2805 to_intel_crtc_state(crtc->base.state);
2806 struct intel_plane_state *plane_state =
2807 to_intel_plane_state(plane->base.state);
2808
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +03002809 DRM_DEBUG_KMS("Disabling [PLANE:%d:%s] on [CRTC:%d:%s]\n",
2810 plane->base.base.id, plane->base.name,
2811 crtc->base.base.id, crtc->base.name);
2812
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002813 intel_set_plane_visible(crtc_state, plane_state, false);
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002814 fixup_active_planes(crtc_state);
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002815
2816 if (plane->id == PLANE_PRIMARY)
2817 intel_pre_disable_primary_noatomic(&crtc->base);
2818
2819 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02002820 plane->disable_plane(plane, crtc_state);
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002821}
2822
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002823static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002824intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2825 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002826{
2827 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002828 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002829 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002830 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002832 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002833 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002834 struct intel_plane_state *intel_state =
2835 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002836 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002837
Damien Lespiau2d140302015-02-05 17:22:18 +00002838 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002839 return;
2840
Daniel Vetterf6936e22015-03-26 12:17:05 +01002841 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002842 fb = &plane_config->fb->base;
2843 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002844 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002845
Damien Lespiau2d140302015-02-05 17:22:18 +00002846 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002847
2848 /*
2849 * Failed to alloc the obj, check to see if we should share
2850 * an fb with another CRTC instead
2851 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002852 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002853 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002854
2855 if (c == &intel_crtc->base)
2856 continue;
2857
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002858 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002859 continue;
2860
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002861 state = to_intel_plane_state(c->primary->state);
2862 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002863 continue;
2864
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002865 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002866 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302867 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002868 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002869 }
2870 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002871
Matt Roper200757f2015-12-03 11:37:36 -08002872 /*
2873 * We've failed to reconstruct the BIOS FB. Current display state
2874 * indicates that the primary plane is visible, but has a NULL FB,
2875 * which will lead to problems later if we don't fix it up. The
2876 * simplest solution is to just disable the primary plane now and
2877 * pretend the BIOS never had it enabled.
2878 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002879 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002880
Daniel Vetter88595ac2015-03-26 12:42:24 +01002881 return;
2882
2883valid_fb:
Ville Syrjäläf43348a2018-11-20 15:54:50 +02002884 intel_state->base.rotation = plane_config->rotation;
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002885 intel_fill_fb_ggtt_view(&intel_state->view, fb,
2886 intel_state->base.rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002887 intel_state->color_plane[0].stride =
2888 intel_fb_pitch(fb, 0, intel_state->base.rotation);
2889
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002890 mutex_lock(&dev->struct_mutex);
2891 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002892 intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002893 &intel_state->view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002894 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002895 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002896 mutex_unlock(&dev->struct_mutex);
2897 if (IS_ERR(intel_state->vma)) {
2898 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2899 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2900
2901 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302902 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002903 return;
2904 }
2905
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08002906 obj = intel_fb_obj(fb);
2907 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
2908
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002909 plane_state->src_x = 0;
2910 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002911 plane_state->src_w = fb->width << 16;
2912 plane_state->src_h = fb->height << 16;
2913
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002914 plane_state->crtc_x = 0;
2915 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002916 plane_state->crtc_w = fb->width;
2917 plane_state->crtc_h = fb->height;
2918
Rob Clark1638d302016-11-05 11:08:08 -04002919 intel_state->base.src = drm_plane_state_src(plane_state);
2920 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002921
Chris Wilson3e510a82016-08-05 10:14:23 +01002922 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002923 dev_priv->preserve_bios_swizzle = true;
2924
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03002925 plane_state->fb = fb;
2926 plane_state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002927
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002928 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2929 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002930}
2931
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002932static int skl_max_plane_width(const struct drm_framebuffer *fb,
2933 int color_plane,
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002934 unsigned int rotation)
2935{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002936 int cpp = fb->format->cpp[color_plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002937
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002938 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002939 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002940 case I915_FORMAT_MOD_X_TILED:
2941 switch (cpp) {
2942 case 8:
2943 return 4096;
2944 case 4:
2945 case 2:
2946 case 1:
2947 return 8192;
2948 default:
2949 MISSING_CASE(cpp);
2950 break;
2951 }
2952 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002953 case I915_FORMAT_MOD_Y_TILED_CCS:
2954 case I915_FORMAT_MOD_Yf_TILED_CCS:
2955 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002956 case I915_FORMAT_MOD_Y_TILED:
2957 case I915_FORMAT_MOD_Yf_TILED:
2958 switch (cpp) {
2959 case 8:
2960 return 2048;
2961 case 4:
2962 return 4096;
2963 case 2:
2964 case 1:
2965 return 8192;
2966 default:
2967 MISSING_CASE(cpp);
2968 break;
2969 }
2970 break;
2971 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002972 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002973 }
2974
2975 return 2048;
2976}
2977
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002978static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2979 int main_x, int main_y, u32 main_offset)
2980{
2981 const struct drm_framebuffer *fb = plane_state->base.fb;
2982 int hsub = fb->format->hsub;
2983 int vsub = fb->format->vsub;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002984 int aux_x = plane_state->color_plane[1].x;
2985 int aux_y = plane_state->color_plane[1].y;
2986 u32 aux_offset = plane_state->color_plane[1].offset;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002987 u32 alignment = intel_surf_alignment(fb, 1);
2988
2989 while (aux_offset >= main_offset && aux_y <= main_y) {
2990 int x, y;
2991
2992 if (aux_x == main_x && aux_y == main_y)
2993 break;
2994
2995 if (aux_offset == 0)
2996 break;
2997
2998 x = aux_x / hsub;
2999 y = aux_y / vsub;
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003000 aux_offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 1,
3001 aux_offset, aux_offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003002 aux_x = x * hsub + aux_x % hsub;
3003 aux_y = y * vsub + aux_y % vsub;
3004 }
3005
3006 if (aux_x != main_x || aux_y != main_y)
3007 return false;
3008
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003009 plane_state->color_plane[1].offset = aux_offset;
3010 plane_state->color_plane[1].x = aux_x;
3011 plane_state->color_plane[1].y = aux_y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003012
3013 return true;
3014}
3015
Ville Syrjälä73266592018-09-07 18:24:11 +03003016static int skl_check_main_surface(struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003017{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003018 const struct drm_framebuffer *fb = plane_state->base.fb;
3019 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02003020 int x = plane_state->base.src.x1 >> 16;
3021 int y = plane_state->base.src.y1 >> 16;
3022 int w = drm_rect_width(&plane_state->base.src) >> 16;
3023 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003024 int max_width = skl_max_plane_width(fb, 0, rotation);
3025 int max_height = 4096;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003026 u32 alignment, offset, aux_offset = plane_state->color_plane[1].offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003027
3028 if (w > max_width || h > max_height) {
3029 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3030 w, h, max_width, max_height);
3031 return -EINVAL;
3032 }
3033
3034 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003035 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003036 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003037
3038 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003039 * AUX surface offset is specified as the distance from the
3040 * main surface offset, and it must be non-negative. Make
3041 * sure that is what we will get.
3042 */
3043 if (offset > aux_offset)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003044 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3045 offset, aux_offset & ~(alignment - 1));
Ville Syrjälä8d970652016-01-28 16:30:28 +02003046
3047 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003048 * When using an X-tiled surface, the plane blows up
3049 * if the x offset + width exceed the stride.
3050 *
3051 * TODO: linear and Y-tiled seem fine, Yf untested,
3052 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003053 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003054 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003055
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003056 while ((x + w) * cpp > plane_state->color_plane[0].stride) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003057 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003058 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003059 return -EINVAL;
3060 }
3061
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003062 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3063 offset, offset - alignment);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003064 }
3065 }
3066
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003067 /*
3068 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3069 * they match with the main surface x/y offsets.
3070 */
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003071 if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003072 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3073 if (offset == 0)
3074 break;
3075
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003076 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3077 offset, offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003078 }
3079
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003080 if (x != plane_state->color_plane[1].x || y != plane_state->color_plane[1].y) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003081 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3082 return -EINVAL;
3083 }
3084 }
3085
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003086 plane_state->color_plane[0].offset = offset;
3087 plane_state->color_plane[0].x = x;
3088 plane_state->color_plane[0].y = y;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003089
3090 return 0;
3091}
3092
Ville Syrjälä8d970652016-01-28 16:30:28 +02003093static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3094{
3095 const struct drm_framebuffer *fb = plane_state->base.fb;
3096 unsigned int rotation = plane_state->base.rotation;
3097 int max_width = skl_max_plane_width(fb, 1, rotation);
3098 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003099 int x = plane_state->base.src.x1 >> 17;
3100 int y = plane_state->base.src.y1 >> 17;
3101 int w = drm_rect_width(&plane_state->base.src) >> 17;
3102 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003103 u32 offset;
3104
3105 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003106 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä8d970652016-01-28 16:30:28 +02003107
3108 /* FIXME not quite sure how/if these apply to the chroma plane */
3109 if (w > max_width || h > max_height) {
3110 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3111 w, h, max_width, max_height);
3112 return -EINVAL;
3113 }
3114
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003115 plane_state->color_plane[1].offset = offset;
3116 plane_state->color_plane[1].x = x;
3117 plane_state->color_plane[1].y = y;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003118
3119 return 0;
3120}
3121
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003122static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3123{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003124 const struct drm_framebuffer *fb = plane_state->base.fb;
3125 int src_x = plane_state->base.src.x1 >> 16;
3126 int src_y = plane_state->base.src.y1 >> 16;
3127 int hsub = fb->format->hsub;
3128 int vsub = fb->format->vsub;
3129 int x = src_x / hsub;
3130 int y = src_y / vsub;
3131 u32 offset;
3132
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003133 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003134 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003135
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003136 plane_state->color_plane[1].offset = offset;
3137 plane_state->color_plane[1].x = x * hsub + src_x % hsub;
3138 plane_state->color_plane[1].y = y * vsub + src_y % vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003139
3140 return 0;
3141}
3142
Ville Syrjälä73266592018-09-07 18:24:11 +03003143int skl_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003144{
3145 const struct drm_framebuffer *fb = plane_state->base.fb;
3146 unsigned int rotation = plane_state->base.rotation;
3147 int ret;
3148
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003149 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003150 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3151 plane_state->color_plane[1].stride = intel_fb_pitch(fb, 1, rotation);
3152
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003153 ret = intel_plane_check_stride(plane_state);
3154 if (ret)
3155 return ret;
3156
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003157 if (!plane_state->base.visible)
3158 return 0;
3159
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003160 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003161 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003162 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003163 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003164 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003165
Ville Syrjälä8d970652016-01-28 16:30:28 +02003166 /*
3167 * Handle the AUX surface first since
3168 * the main surface setup depends on it.
3169 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003170 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003171 ret = skl_check_nv12_aux_surface(plane_state);
3172 if (ret)
3173 return ret;
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003174 } else if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003175 ret = skl_check_ccs_aux_surface(plane_state);
3176 if (ret)
3177 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003178 } else {
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003179 plane_state->color_plane[1].offset = ~0xfff;
3180 plane_state->color_plane[1].x = 0;
3181 plane_state->color_plane[1].y = 0;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003182 }
3183
Ville Syrjälä73266592018-09-07 18:24:11 +03003184 ret = skl_check_main_surface(plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003185 if (ret)
3186 return ret;
3187
3188 return 0;
3189}
3190
Ville Syrjäläddd57132018-09-07 18:24:02 +03003191unsigned int
3192i9xx_plane_max_stride(struct intel_plane *plane,
3193 u32 pixel_format, u64 modifier,
3194 unsigned int rotation)
3195{
3196 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3197
3198 if (!HAS_GMCH_DISPLAY(dev_priv)) {
3199 return 32*1024;
3200 } else if (INTEL_GEN(dev_priv) >= 4) {
3201 if (modifier == I915_FORMAT_MOD_X_TILED)
3202 return 16*1024;
3203 else
3204 return 32*1024;
3205 } else if (INTEL_GEN(dev_priv) >= 3) {
3206 if (modifier == I915_FORMAT_MOD_X_TILED)
3207 return 8*1024;
3208 else
3209 return 16*1024;
3210 } else {
3211 if (plane->i9xx_plane == PLANE_C)
3212 return 4*1024;
3213 else
3214 return 8*1024;
3215 }
3216}
3217
Ville Syrjälä7145f602017-03-23 21:27:07 +02003218static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3219 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003220{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003221 struct drm_i915_private *dev_priv =
3222 to_i915(plane_state->base.plane->dev);
3223 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3224 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003225 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003226 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003227
Ville Syrjälä7145f602017-03-23 21:27:07 +02003228 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003229
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003230 if (IS_G4X(dev_priv) || IS_GEN(dev_priv, 5) ||
3231 IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003232 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003233
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003234 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3235 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003236
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003237 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003238 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003239
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003240 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003241 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003242 dspcntr |= DISPPLANE_8BPP;
3243 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003244 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003245 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003246 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003247 case DRM_FORMAT_RGB565:
3248 dspcntr |= DISPPLANE_BGRX565;
3249 break;
3250 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003251 dspcntr |= DISPPLANE_BGRX888;
3252 break;
3253 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003254 dspcntr |= DISPPLANE_RGBX888;
3255 break;
3256 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003257 dspcntr |= DISPPLANE_BGRX101010;
3258 break;
3259 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003260 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003261 break;
3262 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003263 MISSING_CASE(fb->format->format);
3264 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003265 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003266
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003267 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003268 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003269 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003270
Robert Fossc2c446a2017-05-19 16:50:17 -04003271 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003272 dspcntr |= DISPPLANE_ROTATE_180;
3273
Robert Fossc2c446a2017-05-19 16:50:17 -04003274 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003275 dspcntr |= DISPPLANE_MIRROR;
3276
Ville Syrjälä7145f602017-03-23 21:27:07 +02003277 return dspcntr;
3278}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003279
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003280int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003281{
3282 struct drm_i915_private *dev_priv =
3283 to_i915(plane_state->base.plane->dev);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003284 const struct drm_framebuffer *fb = plane_state->base.fb;
3285 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003286 int src_x = plane_state->base.src.x1 >> 16;
3287 int src_y = plane_state->base.src.y1 >> 16;
3288 u32 offset;
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003289 int ret;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003290
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003291 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003292 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3293
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003294 ret = intel_plane_check_stride(plane_state);
3295 if (ret)
3296 return ret;
3297
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003298 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003299
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003300 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003301 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
3302 plane_state, 0);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003303 else
3304 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003305
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003306 /* HSW/BDW do this automagically in hardware */
3307 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003308 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3309 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3310
Robert Fossc2c446a2017-05-19 16:50:17 -04003311 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003312 src_x += src_w - 1;
3313 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003314 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003315 src_x += src_w - 1;
3316 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303317 }
3318
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003319 plane_state->color_plane[0].offset = offset;
3320 plane_state->color_plane[0].x = src_x;
3321 plane_state->color_plane[0].y = src_y;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003322
3323 return 0;
3324}
3325
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03003326static int
3327i9xx_plane_check(struct intel_crtc_state *crtc_state,
3328 struct intel_plane_state *plane_state)
3329{
3330 int ret;
3331
Ville Syrjälä25721f82018-09-07 18:24:12 +03003332 ret = chv_plane_check_rotation(plane_state);
3333 if (ret)
3334 return ret;
3335
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03003336 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
3337 &crtc_state->base,
3338 DRM_PLANE_HELPER_NO_SCALING,
3339 DRM_PLANE_HELPER_NO_SCALING,
3340 false, true);
3341 if (ret)
3342 return ret;
3343
3344 if (!plane_state->base.visible)
3345 return 0;
3346
3347 ret = intel_plane_check_src_coordinates(plane_state);
3348 if (ret)
3349 return ret;
3350
3351 ret = i9xx_check_plane_surface(plane_state);
3352 if (ret)
3353 return ret;
3354
3355 plane_state->ctl = i9xx_plane_ctl(crtc_state, plane_state);
3356
3357 return 0;
3358}
3359
Ville Syrjäläed150302017-11-17 21:19:10 +02003360static void i9xx_update_plane(struct intel_plane *plane,
3361 const struct intel_crtc_state *crtc_state,
3362 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003363{
Ville Syrjäläed150302017-11-17 21:19:10 +02003364 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +02003365 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003366 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003367 u32 dspcntr = plane_state->ctl;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003368 int x = plane_state->color_plane[0].x;
3369 int y = plane_state->color_plane[0].y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003370 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003371 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003372
Ville Syrjälä29490562016-01-20 18:02:50 +02003373 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003374
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003375 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003376 dspaddr_offset = plane_state->color_plane[0].offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003377 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003378 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003379
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003380 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3381
Ville Syrjälä83234d12018-11-14 23:07:17 +02003382 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), plane_state->color_plane[0].stride);
3383
Ville Syrjälä78587de2017-03-09 17:44:32 +02003384 if (INTEL_GEN(dev_priv) < 4) {
3385 /* pipesrc and dspsize control the size that is scaled from,
3386 * which should always be the user's requested size.
3387 */
Ville Syrjälä83234d12018-11-14 23:07:17 +02003388 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
Ville Syrjäläed150302017-11-17 21:19:10 +02003389 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003390 ((crtc_state->pipe_src_h - 1) << 16) |
3391 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003392 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
Ville Syrjälä83234d12018-11-14 23:07:17 +02003393 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
Ville Syrjäläed150302017-11-17 21:19:10 +02003394 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003395 ((crtc_state->pipe_src_h - 1) << 16) |
3396 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003397 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003398 }
3399
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003400 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003401 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003402 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä83234d12018-11-14 23:07:17 +02003403 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
3404 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3405 }
3406
3407 /*
3408 * The control register self-arms if the plane was previously
3409 * disabled. Try to make the plane enable atomic by writing
3410 * the control register just before the surface register.
3411 */
3412 I915_WRITE_FW(DSPCNTR(i9xx_plane), dspcntr);
3413 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjäläed150302017-11-17 21:19:10 +02003414 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003415 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003416 dspaddr_offset);
Ville Syrjälä83234d12018-11-14 23:07:17 +02003417 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003418 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003419 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003420 dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003421
3422 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003423}
3424
Ville Syrjäläed150302017-11-17 21:19:10 +02003425static void i9xx_disable_plane(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02003426 const struct intel_crtc_state *crtc_state)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003427{
Ville Syrjäläed150302017-11-17 21:19:10 +02003428 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3429 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003430 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003431
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003432 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3433
Ville Syrjäläed150302017-11-17 21:19:10 +02003434 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3435 if (INTEL_GEN(dev_priv) >= 4)
3436 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003437 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003438 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003439
3440 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003441}
3442
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003443static bool i9xx_plane_get_hw_state(struct intel_plane *plane,
3444 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003445{
Ville Syrjäläed150302017-11-17 21:19:10 +02003446 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003447 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003448 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003449 intel_wakeref_t wakeref;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003450 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003451 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003452
3453 /*
3454 * Not 100% correct for planes that can move between pipes,
3455 * but that's only the case for gen2-4 which don't have any
3456 * display power wells.
3457 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003458 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003459 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
3460 if (!wakeref)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003461 return false;
3462
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003463 val = I915_READ(DSPCNTR(i9xx_plane));
3464
3465 ret = val & DISPLAY_PLANE_ENABLE;
3466
3467 if (INTEL_GEN(dev_priv) >= 5)
3468 *pipe = plane->pipe;
3469 else
3470 *pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
3471 DISPPLANE_SEL_PIPE_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003472
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003473 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003474
3475 return ret;
3476}
3477
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003478static u32
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003479intel_fb_stride_alignment(const struct drm_framebuffer *fb, int color_plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003480{
Ben Widawsky2f075562017-03-24 14:29:48 -07003481 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003482 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003483 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003484 return intel_tile_width_bytes(fb, color_plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003485}
3486
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003487static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3488{
3489 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003490 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003491
3492 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3493 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3494 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003495}
3496
Chandra Kondurua1b22782015-04-07 15:28:45 -07003497/*
3498 * This function detaches (aka. unbinds) unused scalers in hardware
3499 */
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003500static void skl_detach_scalers(const struct intel_crtc_state *crtc_state)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003501{
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3503 const struct intel_crtc_scaler_state *scaler_state =
3504 &crtc_state->scaler_state;
Chandra Kondurua1b22782015-04-07 15:28:45 -07003505 int i;
3506
Chandra Kondurua1b22782015-04-07 15:28:45 -07003507 /* loop through and disable scalers that aren't in use */
3508 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003509 if (!scaler_state->scalers[i].in_use)
3510 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003511 }
3512}
3513
Ville Syrjäläb3cf5c02018-09-25 22:37:08 +03003514static unsigned int skl_plane_stride_mult(const struct drm_framebuffer *fb,
3515 int color_plane, unsigned int rotation)
3516{
3517 /*
3518 * The stride is either expressed as a multiple of 64 bytes chunks for
3519 * linear buffers or in number of tiles for tiled buffers.
3520 */
3521 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
3522 return 64;
3523 else if (drm_rotation_90_or_270(rotation))
3524 return intel_tile_height(fb, color_plane);
3525 else
3526 return intel_tile_width_bytes(fb, color_plane);
3527}
3528
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003529u32 skl_plane_stride(const struct intel_plane_state *plane_state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003530 int color_plane)
Ville Syrjäläd2196772016-01-28 18:33:11 +02003531{
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003532 const struct drm_framebuffer *fb = plane_state->base.fb;
3533 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003534 u32 stride = plane_state->color_plane[color_plane].stride;
Ville Syrjälä1b500532017-03-07 21:42:08 +02003535
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003536 if (color_plane >= fb->format->num_planes)
Ville Syrjälä1b500532017-03-07 21:42:08 +02003537 return 0;
3538
Ville Syrjäläb3cf5c02018-09-25 22:37:08 +03003539 return stride / skl_plane_stride_mult(fb, color_plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003540}
3541
Jani Nikulaba3f4d02019-01-18 14:01:23 +02003542static u32 skl_plane_ctl_format(u32 pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003543{
Chandra Konduru6156a452015-04-27 13:48:39 -07003544 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003545 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003546 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003547 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003548 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003549 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003550 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003551 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003552 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003553 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003554 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003555 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003556 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003557 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003558 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003559 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003560 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003561 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003562 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003563 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003564 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003565 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003566 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru77224cd2018-04-09 09:11:13 +05303567 case DRM_FORMAT_NV12:
3568 return PLANE_CTL_FORMAT_NV12;
Chandra Konduru6156a452015-04-27 13:48:39 -07003569 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003570 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003571 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003572
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003573 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003574}
3575
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003576static u32 skl_plane_ctl_alpha(const struct intel_plane_state *plane_state)
James Ausmus4036c782017-11-13 10:11:28 -08003577{
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003578 if (!plane_state->base.fb->format->has_alpha)
3579 return PLANE_CTL_ALPHA_DISABLE;
3580
3581 switch (plane_state->base.pixel_blend_mode) {
3582 case DRM_MODE_BLEND_PIXEL_NONE:
3583 return PLANE_CTL_ALPHA_DISABLE;
3584 case DRM_MODE_BLEND_PREMULTI:
James Ausmus4036c782017-11-13 10:11:28 -08003585 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003586 case DRM_MODE_BLEND_COVERAGE:
3587 return PLANE_CTL_ALPHA_HW_PREMULTIPLY;
James Ausmus4036c782017-11-13 10:11:28 -08003588 default:
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003589 MISSING_CASE(plane_state->base.pixel_blend_mode);
James Ausmus4036c782017-11-13 10:11:28 -08003590 return PLANE_CTL_ALPHA_DISABLE;
3591 }
3592}
3593
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003594static u32 glk_plane_color_ctl_alpha(const struct intel_plane_state *plane_state)
James Ausmus4036c782017-11-13 10:11:28 -08003595{
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003596 if (!plane_state->base.fb->format->has_alpha)
3597 return PLANE_COLOR_ALPHA_DISABLE;
3598
3599 switch (plane_state->base.pixel_blend_mode) {
3600 case DRM_MODE_BLEND_PIXEL_NONE:
3601 return PLANE_COLOR_ALPHA_DISABLE;
3602 case DRM_MODE_BLEND_PREMULTI:
James Ausmus4036c782017-11-13 10:11:28 -08003603 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003604 case DRM_MODE_BLEND_COVERAGE:
3605 return PLANE_COLOR_ALPHA_HW_PREMULTIPLY;
James Ausmus4036c782017-11-13 10:11:28 -08003606 default:
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003607 MISSING_CASE(plane_state->base.pixel_blend_mode);
James Ausmus4036c782017-11-13 10:11:28 -08003608 return PLANE_COLOR_ALPHA_DISABLE;
3609 }
3610}
3611
Jani Nikulaba3f4d02019-01-18 14:01:23 +02003612static u32 skl_plane_ctl_tiling(u64 fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003613{
Chandra Konduru6156a452015-04-27 13:48:39 -07003614 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003615 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003616 break;
3617 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003618 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003619 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003620 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003621 case I915_FORMAT_MOD_Y_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003622 return PLANE_CTL_TILED_Y | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003623 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003624 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003625 case I915_FORMAT_MOD_Yf_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003626 return PLANE_CTL_TILED_YF | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003627 default:
3628 MISSING_CASE(fb_modifier);
3629 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003630
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003631 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003632}
3633
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003634static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003635{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003636 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003637 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003638 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303639 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003640 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303641 * while i915 HW rotation is clockwise, thats why this swapping.
3642 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003643 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303644 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003645 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003646 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003647 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303648 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003649 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003650 MISSING_CASE(rotate);
3651 }
3652
3653 return 0;
3654}
3655
3656static u32 cnl_plane_ctl_flip(unsigned int reflect)
3657{
3658 switch (reflect) {
3659 case 0:
3660 break;
3661 case DRM_MODE_REFLECT_X:
3662 return PLANE_CTL_FLIP_HORIZONTAL;
3663 case DRM_MODE_REFLECT_Y:
3664 default:
3665 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003666 }
3667
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003668 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003669}
3670
Ville Syrjälä2e881262017-03-17 23:17:56 +02003671u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3672 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003673{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003674 struct drm_i915_private *dev_priv =
3675 to_i915(plane_state->base.plane->dev);
3676 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003677 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003678 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003679 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003680
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003681 plane_ctl = PLANE_CTL_ENABLE;
3682
James Ausmus4036c782017-11-13 10:11:28 -08003683 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003684 plane_ctl |= skl_plane_ctl_alpha(plane_state);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003685 plane_ctl |=
3686 PLANE_CTL_PIPE_GAMMA_ENABLE |
3687 PLANE_CTL_PIPE_CSC_ENABLE |
3688 PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003689
3690 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3691 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003692
3693 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3694 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003695 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003696
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003697 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003698 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003699 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3700
3701 if (INTEL_GEN(dev_priv) >= 10)
3702 plane_ctl |= cnl_plane_ctl_flip(rotation &
3703 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003704
Ville Syrjälä2e881262017-03-17 23:17:56 +02003705 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3706 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3707 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3708 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3709
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003710 return plane_ctl;
3711}
3712
James Ausmus4036c782017-11-13 10:11:28 -08003713u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3714 const struct intel_plane_state *plane_state)
3715{
James Ausmus077ef1f2018-03-28 14:57:56 -07003716 struct drm_i915_private *dev_priv =
3717 to_i915(plane_state->base.plane->dev);
James Ausmus4036c782017-11-13 10:11:28 -08003718 const struct drm_framebuffer *fb = plane_state->base.fb;
Uma Shankarbfe60a02018-11-02 00:40:20 +05303719 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
James Ausmus4036c782017-11-13 10:11:28 -08003720 u32 plane_color_ctl = 0;
3721
James Ausmus077ef1f2018-03-28 14:57:56 -07003722 if (INTEL_GEN(dev_priv) < 11) {
3723 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3724 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3725 }
James Ausmus4036c782017-11-13 10:11:28 -08003726 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003727 plane_color_ctl |= glk_plane_color_ctl_alpha(plane_state);
James Ausmus4036c782017-11-13 10:11:28 -08003728
Uma Shankarbfe60a02018-11-02 00:40:20 +05303729 if (fb->format->is_yuv && !icl_is_hdr_plane(plane)) {
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003730 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3731 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3732 else
3733 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003734
3735 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3736 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Uma Shankarbfe60a02018-11-02 00:40:20 +05303737 } else if (fb->format->is_yuv) {
3738 plane_color_ctl |= PLANE_COLOR_INPUT_CSC_ENABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003739 }
Ville Syrjälä012d79e2018-05-21 21:56:12 +03003740
James Ausmus4036c782017-11-13 10:11:28 -08003741 return plane_color_ctl;
3742}
3743
Maarten Lankhorst73974892016-08-05 23:28:27 +03003744static int
3745__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003746 struct drm_atomic_state *state,
3747 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003748{
3749 struct drm_crtc_state *crtc_state;
3750 struct drm_crtc *crtc;
3751 int i, ret;
3752
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003753 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003754 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003755
3756 if (!state)
3757 return 0;
3758
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003759 /*
3760 * We've duplicated the state, pointers to the old state are invalid.
3761 *
3762 * Don't attempt to use the old state until we commit the duplicated state.
3763 */
3764 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003765 /*
3766 * Force recalculation even if we restore
3767 * current state. With fast modeset this may not result
3768 * in a modeset when the state is compatible.
3769 */
3770 crtc_state->mode_changed = true;
3771 }
3772
3773 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003774 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3775 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003776
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003777 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003778
3779 WARN_ON(ret == -EDEADLK);
3780 return ret;
3781}
3782
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003783static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3784{
Chris Wilson55277e12019-01-03 11:21:04 +00003785 return (INTEL_INFO(dev_priv)->gpu_reset_clobbers_display &&
3786 intel_has_gpu_reset(dev_priv));
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003787}
3788
Chris Wilsonc0336662016-05-06 15:40:21 +01003789void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003790{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003791 struct drm_device *dev = &dev_priv->drm;
3792 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3793 struct drm_atomic_state *state;
3794 int ret;
3795
Daniel Vetterce87ea12017-07-19 14:54:55 +02003796 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003797 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003798 !gpu_reset_clobbers_display(dev_priv))
3799 return;
3800
Daniel Vetter9db529a2017-08-08 10:08:28 +02003801 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3802 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3803 wake_up_all(&dev_priv->gpu_error.wait_queue);
3804
3805 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3806 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3807 i915_gem_set_wedged(dev_priv);
3808 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003809
Maarten Lankhorst73974892016-08-05 23:28:27 +03003810 /*
3811 * Need mode_config.mutex so that we don't
3812 * trample ongoing ->detect() and whatnot.
3813 */
3814 mutex_lock(&dev->mode_config.mutex);
3815 drm_modeset_acquire_init(ctx, 0);
3816 while (1) {
3817 ret = drm_modeset_lock_all_ctx(dev, ctx);
3818 if (ret != -EDEADLK)
3819 break;
3820
3821 drm_modeset_backoff(ctx);
3822 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003823 /*
3824 * Disabling the crtcs gracefully seems nicer. Also the
3825 * g33 docs say we should at least disable all the planes.
3826 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003827 state = drm_atomic_helper_duplicate_state(dev, ctx);
3828 if (IS_ERR(state)) {
3829 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003830 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003831 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003832 }
3833
3834 ret = drm_atomic_helper_disable_all(dev, ctx);
3835 if (ret) {
3836 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003837 drm_atomic_state_put(state);
3838 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003839 }
3840
3841 dev_priv->modeset_restore_state = state;
3842 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003843}
3844
Chris Wilsonc0336662016-05-06 15:40:21 +01003845void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003846{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003847 struct drm_device *dev = &dev_priv->drm;
3848 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
Chris Wilson40da1d32018-04-05 13:37:14 +01003849 struct drm_atomic_state *state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003850 int ret;
3851
Daniel Vetterce87ea12017-07-19 14:54:55 +02003852 /* reset doesn't touch the display */
Chris Wilson40da1d32018-04-05 13:37:14 +01003853 if (!test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
Daniel Vetterce87ea12017-07-19 14:54:55 +02003854 return;
3855
Chris Wilson40da1d32018-04-05 13:37:14 +01003856 state = fetch_and_zero(&dev_priv->modeset_restore_state);
Daniel Vetterce87ea12017-07-19 14:54:55 +02003857 if (!state)
3858 goto unlock;
3859
Ville Syrjälä75147472014-11-24 18:28:11 +02003860 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003861 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003862 /* for testing only restore the display */
3863 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003864 if (ret)
3865 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003866 } else {
3867 /*
3868 * The display has been reset as well,
3869 * so need a full re-initialization.
3870 */
3871 intel_runtime_pm_disable_interrupts(dev_priv);
3872 intel_runtime_pm_enable_interrupts(dev_priv);
3873
Imre Deak51f59202016-09-14 13:04:13 +03003874 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003875 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003876 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003877
3878 spin_lock_irq(&dev_priv->irq_lock);
3879 if (dev_priv->display.hpd_irq_setup)
3880 dev_priv->display.hpd_irq_setup(dev_priv);
3881 spin_unlock_irq(&dev_priv->irq_lock);
3882
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003883 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003884 if (ret)
3885 DRM_ERROR("Restoring old state failed with %i\n", ret);
3886
3887 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003888 }
3889
Daniel Vetterce87ea12017-07-19 14:54:55 +02003890 drm_atomic_state_put(state);
3891unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003892 drm_modeset_drop_locks(ctx);
3893 drm_modeset_acquire_fini(ctx);
3894 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003895
3896 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003897}
3898
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003899static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3900 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003901{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003902 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003903 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003904
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003905 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003906 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003907
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003908 /*
3909 * Update pipe size and adjust fitter if needed: the reason for this is
3910 * that in compute_mode_changes we check the native mode (not the pfit
3911 * mode) to see if we can flip rather than do a full mode set. In the
3912 * fastboot case, we'll flip, but if we don't update the pipesrc and
3913 * pfit state, we'll end up with a big fb scanned out into the wrong
3914 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003915 */
3916
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003917 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003918 ((new_crtc_state->pipe_src_w - 1) << 16) |
3919 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003920
3921 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003922 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003923 skl_detach_scalers(new_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003924
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003925 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003926 skylake_pfit_enable(new_crtc_state);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003927 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003928 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003929 ironlake_pfit_enable(new_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003930 else if (old_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003931 ironlake_pfit_disable(old_crtc_state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003932 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003933}
3934
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003935static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003936{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003937 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003938 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003939 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003940 i915_reg_t reg;
3941 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003942
3943 /* enable normal train */
3944 reg = FDI_TX_CTL(pipe);
3945 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003946 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003947 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3948 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003949 } else {
3950 temp &= ~FDI_LINK_TRAIN_NONE;
3951 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003952 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003953 I915_WRITE(reg, temp);
3954
3955 reg = FDI_RX_CTL(pipe);
3956 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003957 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003958 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3959 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3960 } else {
3961 temp &= ~FDI_LINK_TRAIN_NONE;
3962 temp |= FDI_LINK_TRAIN_NONE;
3963 }
3964 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3965
3966 /* wait one idle pattern time */
3967 POSTING_READ(reg);
3968 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003969
3970 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003971 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003972 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3973 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003974}
3975
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003976/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003977static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3978 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003980 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003981 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003982 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003983 i915_reg_t reg;
3984 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003986 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003987 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003988
Adam Jacksone1a44742010-06-25 15:32:14 -04003989 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3990 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003991 reg = FDI_RX_IMR(pipe);
3992 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003993 temp &= ~FDI_RX_SYMBOL_LOCK;
3994 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003995 I915_WRITE(reg, temp);
3996 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003997 udelay(150);
3998
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003999 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004000 reg = FDI_TX_CTL(pipe);
4001 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004002 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004003 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004004 temp &= ~FDI_LINK_TRAIN_NONE;
4005 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01004006 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007
Chris Wilson5eddb702010-09-11 13:48:45 +01004008 reg = FDI_RX_CTL(pipe);
4009 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004010 temp &= ~FDI_LINK_TRAIN_NONE;
4011 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01004012 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4013
4014 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004015 udelay(150);
4016
Jesse Barnes5b2adf82010-10-07 16:01:15 -07004017 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01004018 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
4019 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
4020 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07004021
Chris Wilson5eddb702010-09-11 13:48:45 +01004022 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04004023 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004024 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004025 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4026
4027 if ((temp & FDI_RX_BIT_LOCK)) {
4028 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01004029 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004030 break;
4031 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004032 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004033 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004034 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004035
4036 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004037 reg = FDI_TX_CTL(pipe);
4038 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004039 temp &= ~FDI_LINK_TRAIN_NONE;
4040 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01004041 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004042
Chris Wilson5eddb702010-09-11 13:48:45 +01004043 reg = FDI_RX_CTL(pipe);
4044 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004045 temp &= ~FDI_LINK_TRAIN_NONE;
4046 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01004047 I915_WRITE(reg, temp);
4048
4049 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004050 udelay(150);
4051
Chris Wilson5eddb702010-09-11 13:48:45 +01004052 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04004053 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004054 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004055 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4056
4057 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004058 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004059 DRM_DEBUG_KMS("FDI train 2 done.\n");
4060 break;
4061 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004062 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004063 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004064 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004065
4066 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004067
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004068}
4069
Akshay Joshi0206e352011-08-16 15:34:10 -04004070static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004071 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
4072 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
4073 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
4074 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
4075};
4076
4077/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004078static void gen6_fdi_link_train(struct intel_crtc *crtc,
4079 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004080{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004081 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004082 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004083 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004084 i915_reg_t reg;
4085 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004086
Adam Jacksone1a44742010-06-25 15:32:14 -04004087 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4088 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004089 reg = FDI_RX_IMR(pipe);
4090 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004091 temp &= ~FDI_RX_SYMBOL_LOCK;
4092 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 I915_WRITE(reg, temp);
4094
4095 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004096 udelay(150);
4097
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004098 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004099 reg = FDI_TX_CTL(pipe);
4100 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004101 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004102 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004103 temp &= ~FDI_LINK_TRAIN_NONE;
4104 temp |= FDI_LINK_TRAIN_PATTERN_1;
4105 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4106 /* SNB-B */
4107 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004108 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004109
Daniel Vetterd74cf322012-10-26 10:58:13 +02004110 I915_WRITE(FDI_RX_MISC(pipe),
4111 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4112
Chris Wilson5eddb702010-09-11 13:48:45 +01004113 reg = FDI_RX_CTL(pipe);
4114 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004115 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004116 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4117 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4118 } else {
4119 temp &= ~FDI_LINK_TRAIN_NONE;
4120 temp |= FDI_LINK_TRAIN_PATTERN_1;
4121 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004122 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4123
4124 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004125 udelay(150);
4126
Akshay Joshi0206e352011-08-16 15:34:10 -04004127 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004128 reg = FDI_TX_CTL(pipe);
4129 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004130 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4131 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 I915_WRITE(reg, temp);
4133
4134 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004135 udelay(500);
4136
Sean Paulfa37d392012-03-02 12:53:39 -05004137 for (retry = 0; retry < 5; retry++) {
4138 reg = FDI_RX_IIR(pipe);
4139 temp = I915_READ(reg);
4140 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4141 if (temp & FDI_RX_BIT_LOCK) {
4142 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4143 DRM_DEBUG_KMS("FDI train 1 done.\n");
4144 break;
4145 }
4146 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004147 }
Sean Paulfa37d392012-03-02 12:53:39 -05004148 if (retry < 5)
4149 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004150 }
4151 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004153
4154 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 reg = FDI_TX_CTL(pipe);
4156 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004157 temp &= ~FDI_LINK_TRAIN_NONE;
4158 temp |= FDI_LINK_TRAIN_PATTERN_2;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004159 if (IS_GEN(dev_priv, 6)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004160 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4161 /* SNB-B */
4162 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4163 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004164 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004165
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 reg = FDI_RX_CTL(pipe);
4167 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004168 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004169 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4170 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4171 } else {
4172 temp &= ~FDI_LINK_TRAIN_NONE;
4173 temp |= FDI_LINK_TRAIN_PATTERN_2;
4174 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 I915_WRITE(reg, temp);
4176
4177 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004178 udelay(150);
4179
Akshay Joshi0206e352011-08-16 15:34:10 -04004180 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 reg = FDI_TX_CTL(pipe);
4182 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004183 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4184 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 I915_WRITE(reg, temp);
4186
4187 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004188 udelay(500);
4189
Sean Paulfa37d392012-03-02 12:53:39 -05004190 for (retry = 0; retry < 5; retry++) {
4191 reg = FDI_RX_IIR(pipe);
4192 temp = I915_READ(reg);
4193 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4194 if (temp & FDI_RX_SYMBOL_LOCK) {
4195 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4196 DRM_DEBUG_KMS("FDI train 2 done.\n");
4197 break;
4198 }
4199 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004200 }
Sean Paulfa37d392012-03-02 12:53:39 -05004201 if (retry < 5)
4202 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004203 }
4204 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004205 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004206
4207 DRM_DEBUG_KMS("FDI train done.\n");
4208}
4209
Jesse Barnes357555c2011-04-28 15:09:55 -07004210/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004211static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4212 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004213{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004214 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004215 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004216 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004217 i915_reg_t reg;
4218 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004219
4220 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4221 for train result */
4222 reg = FDI_RX_IMR(pipe);
4223 temp = I915_READ(reg);
4224 temp &= ~FDI_RX_SYMBOL_LOCK;
4225 temp &= ~FDI_RX_BIT_LOCK;
4226 I915_WRITE(reg, temp);
4227
4228 POSTING_READ(reg);
4229 udelay(150);
4230
Daniel Vetter01a415f2012-10-27 15:58:40 +02004231 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4232 I915_READ(FDI_RX_IIR(pipe)));
4233
Jesse Barnes139ccd32013-08-19 11:04:55 -07004234 /* Try each vswing and preemphasis setting twice before moving on */
4235 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4236 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004237 reg = FDI_TX_CTL(pipe);
4238 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004239 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4240 temp &= ~FDI_TX_ENABLE;
4241 I915_WRITE(reg, temp);
4242
4243 reg = FDI_RX_CTL(pipe);
4244 temp = I915_READ(reg);
4245 temp &= ~FDI_LINK_TRAIN_AUTO;
4246 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4247 temp &= ~FDI_RX_ENABLE;
4248 I915_WRITE(reg, temp);
4249
4250 /* enable CPU FDI TX and PCH FDI RX */
4251 reg = FDI_TX_CTL(pipe);
4252 temp = I915_READ(reg);
4253 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004254 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004255 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004256 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004257 temp |= snb_b_fdi_train_param[j/2];
4258 temp |= FDI_COMPOSITE_SYNC;
4259 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4260
4261 I915_WRITE(FDI_RX_MISC(pipe),
4262 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4263
4264 reg = FDI_RX_CTL(pipe);
4265 temp = I915_READ(reg);
4266 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4267 temp |= FDI_COMPOSITE_SYNC;
4268 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4269
4270 POSTING_READ(reg);
4271 udelay(1); /* should be 0.5us */
4272
4273 for (i = 0; i < 4; i++) {
4274 reg = FDI_RX_IIR(pipe);
4275 temp = I915_READ(reg);
4276 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4277
4278 if (temp & FDI_RX_BIT_LOCK ||
4279 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4280 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4281 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4282 i);
4283 break;
4284 }
4285 udelay(1); /* should be 0.5us */
4286 }
4287 if (i == 4) {
4288 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4289 continue;
4290 }
4291
4292 /* Train 2 */
4293 reg = FDI_TX_CTL(pipe);
4294 temp = I915_READ(reg);
4295 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4296 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4297 I915_WRITE(reg, temp);
4298
4299 reg = FDI_RX_CTL(pipe);
4300 temp = I915_READ(reg);
4301 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4302 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004303 I915_WRITE(reg, temp);
4304
4305 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004306 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004307
Jesse Barnes139ccd32013-08-19 11:04:55 -07004308 for (i = 0; i < 4; i++) {
4309 reg = FDI_RX_IIR(pipe);
4310 temp = I915_READ(reg);
4311 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004312
Jesse Barnes139ccd32013-08-19 11:04:55 -07004313 if (temp & FDI_RX_SYMBOL_LOCK ||
4314 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4315 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4316 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4317 i);
4318 goto train_done;
4319 }
4320 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004321 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004322 if (i == 4)
4323 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004324 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004325
Jesse Barnes139ccd32013-08-19 11:04:55 -07004326train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004327 DRM_DEBUG_KMS("FDI train done.\n");
4328}
4329
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004330static void ironlake_fdi_pll_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004331{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
4333 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004334 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004335 i915_reg_t reg;
4336 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004337
Jesse Barnes0e23b992010-09-10 11:10:00 -07004338 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004339 reg = FDI_RX_CTL(pipe);
4340 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004341 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004342 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004343 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004344 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4345
4346 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004347 udelay(200);
4348
4349 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004350 temp = I915_READ(reg);
4351 I915_WRITE(reg, temp | FDI_PCDCLK);
4352
4353 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004354 udelay(200);
4355
Paulo Zanoni20749732012-11-23 15:30:38 -02004356 /* Enable CPU FDI TX PLL, always on for Ironlake */
4357 reg = FDI_TX_CTL(pipe);
4358 temp = I915_READ(reg);
4359 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4360 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004361
Paulo Zanoni20749732012-11-23 15:30:38 -02004362 POSTING_READ(reg);
4363 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004364 }
4365}
4366
Daniel Vetter88cefb62012-08-12 19:27:14 +02004367static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4368{
4369 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004370 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004371 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004372 i915_reg_t reg;
4373 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004374
4375 /* Switch from PCDclk to Rawclk */
4376 reg = FDI_RX_CTL(pipe);
4377 temp = I915_READ(reg);
4378 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4379
4380 /* Disable CPU FDI TX PLL */
4381 reg = FDI_TX_CTL(pipe);
4382 temp = I915_READ(reg);
4383 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4384
4385 POSTING_READ(reg);
4386 udelay(100);
4387
4388 reg = FDI_RX_CTL(pipe);
4389 temp = I915_READ(reg);
4390 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4391
4392 /* Wait for the clocks to turn off. */
4393 POSTING_READ(reg);
4394 udelay(100);
4395}
4396
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004397static void ironlake_fdi_disable(struct drm_crtc *crtc)
4398{
4399 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004400 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4402 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004403 i915_reg_t reg;
4404 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004405
4406 /* disable CPU FDI tx and PCH FDI rx */
4407 reg = FDI_TX_CTL(pipe);
4408 temp = I915_READ(reg);
4409 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4410 POSTING_READ(reg);
4411
4412 reg = FDI_RX_CTL(pipe);
4413 temp = I915_READ(reg);
4414 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004415 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004416 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4417
4418 POSTING_READ(reg);
4419 udelay(100);
4420
4421 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004422 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004423 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004424
4425 /* still set train pattern 1 */
4426 reg = FDI_TX_CTL(pipe);
4427 temp = I915_READ(reg);
4428 temp &= ~FDI_LINK_TRAIN_NONE;
4429 temp |= FDI_LINK_TRAIN_PATTERN_1;
4430 I915_WRITE(reg, temp);
4431
4432 reg = FDI_RX_CTL(pipe);
4433 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004434 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004435 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4436 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4437 } else {
4438 temp &= ~FDI_LINK_TRAIN_NONE;
4439 temp |= FDI_LINK_TRAIN_PATTERN_1;
4440 }
4441 /* BPC in FDI rx is consistent with that in PIPECONF */
4442 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004443 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004444 I915_WRITE(reg, temp);
4445
4446 POSTING_READ(reg);
4447 udelay(100);
4448}
4449
Chris Wilson49d73912016-11-29 09:50:08 +00004450bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004451{
Daniel Vetterfa058872017-07-20 19:57:52 +02004452 struct drm_crtc *crtc;
4453 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004454
Daniel Vetterfa058872017-07-20 19:57:52 +02004455 drm_for_each_crtc(crtc, &dev_priv->drm) {
4456 struct drm_crtc_commit *commit;
4457 spin_lock(&crtc->commit_lock);
4458 commit = list_first_entry_or_null(&crtc->commit_list,
4459 struct drm_crtc_commit, commit_entry);
4460 cleanup_done = commit ?
4461 try_wait_for_completion(&commit->cleanup_done) : true;
4462 spin_unlock(&crtc->commit_lock);
4463
4464 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004465 continue;
4466
Daniel Vetterfa058872017-07-20 19:57:52 +02004467 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004468
4469 return true;
4470 }
4471
4472 return false;
4473}
4474
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004475void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004476{
4477 u32 temp;
4478
4479 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4480
4481 mutex_lock(&dev_priv->sb_lock);
4482
4483 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4484 temp |= SBI_SSCCTL_DISABLE;
4485 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4486
4487 mutex_unlock(&dev_priv->sb_lock);
4488}
4489
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004490/* Program iCLKIP clock to the desired frequency */
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004491static void lpt_program_iclkip(const struct intel_crtc_state *crtc_state)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004492{
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004493 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004494 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004495 int clock = crtc_state->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004496 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4497 u32 temp;
4498
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004499 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004500
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004501 /* The iCLK virtual clock root frequency is in MHz,
4502 * but the adjusted_mode->crtc_clock in in KHz. To get the
4503 * divisors, it is necessary to divide one by another, so we
4504 * convert the virtual clock precision to KHz here for higher
4505 * precision.
4506 */
4507 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004508 u32 iclk_virtual_root_freq = 172800 * 1000;
4509 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004510 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004511
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004512 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4513 clock << auxdiv);
4514 divsel = (desired_divisor / iclk_pi_range) - 2;
4515 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004516
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004517 /*
4518 * Near 20MHz is a corner case which is
4519 * out of range for the 7-bit divisor
4520 */
4521 if (divsel <= 0x7f)
4522 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004523 }
4524
4525 /* This should not happen with any sane values */
4526 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4527 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4528 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4529 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4530
4531 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004532 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004533 auxdiv,
4534 divsel,
4535 phasedir,
4536 phaseinc);
4537
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004538 mutex_lock(&dev_priv->sb_lock);
4539
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004540 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004541 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004542 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4543 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4544 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4545 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4546 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4547 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004548 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004549
4550 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004551 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004552 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4553 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004554 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004555
4556 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004557 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004558 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004559 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004560
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004561 mutex_unlock(&dev_priv->sb_lock);
4562
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004563 /* Wait for initialization time */
4564 udelay(24);
4565
4566 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4567}
4568
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004569int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4570{
4571 u32 divsel, phaseinc, auxdiv;
4572 u32 iclk_virtual_root_freq = 172800 * 1000;
4573 u32 iclk_pi_range = 64;
4574 u32 desired_divisor;
4575 u32 temp;
4576
4577 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4578 return 0;
4579
4580 mutex_lock(&dev_priv->sb_lock);
4581
4582 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4583 if (temp & SBI_SSCCTL_DISABLE) {
4584 mutex_unlock(&dev_priv->sb_lock);
4585 return 0;
4586 }
4587
4588 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4589 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4590 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4591 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4592 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4593
4594 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4595 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4596 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4597
4598 mutex_unlock(&dev_priv->sb_lock);
4599
4600 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4601
4602 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4603 desired_divisor << auxdiv);
4604}
4605
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004606static void ironlake_pch_transcoder_set_timings(const struct intel_crtc_state *crtc_state,
Daniel Vetter275f01b22013-05-03 11:49:47 +02004607 enum pipe pch_transcoder)
4608{
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004609 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4610 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4611 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004612
4613 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4614 I915_READ(HTOTAL(cpu_transcoder)));
4615 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4616 I915_READ(HBLANK(cpu_transcoder)));
4617 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4618 I915_READ(HSYNC(cpu_transcoder)));
4619
4620 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4621 I915_READ(VTOTAL(cpu_transcoder)));
4622 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4623 I915_READ(VBLANK(cpu_transcoder)));
4624 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4625 I915_READ(VSYNC(cpu_transcoder)));
4626 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4627 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4628}
4629
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004630static void cpt_set_fdi_bc_bifurcation(struct drm_i915_private *dev_priv, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004631{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02004632 u32 temp;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004633
4634 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004635 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004636 return;
4637
4638 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4639 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4640
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004641 temp &= ~FDI_BC_BIFURCATION_SELECT;
4642 if (enable)
4643 temp |= FDI_BC_BIFURCATION_SELECT;
4644
4645 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004646 I915_WRITE(SOUTH_CHICKEN1, temp);
4647 POSTING_READ(SOUTH_CHICKEN1);
4648}
4649
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004650static void ivybridge_update_fdi_bc_bifurcation(const struct intel_crtc_state *crtc_state)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004651{
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4653 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004654
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004655 switch (crtc->pipe) {
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004656 case PIPE_A:
4657 break;
4658 case PIPE_B:
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004659 if (crtc_state->fdi_lanes > 2)
4660 cpt_set_fdi_bc_bifurcation(dev_priv, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004661 else
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004662 cpt_set_fdi_bc_bifurcation(dev_priv, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004663
4664 break;
4665 case PIPE_C:
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004666 cpt_set_fdi_bc_bifurcation(dev_priv, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004667
4668 break;
4669 default:
4670 BUG();
4671 }
4672}
4673
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004674/*
4675 * Finds the encoder associated with the given CRTC. This can only be
4676 * used when we know that the CRTC isn't feeding multiple encoders!
4677 */
4678static struct intel_encoder *
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004679intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
4680 const struct intel_crtc_state *crtc_state)
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004681{
4682 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004683 const struct drm_connector_state *connector_state;
4684 const struct drm_connector *connector;
4685 struct intel_encoder *encoder = NULL;
4686 int num_encoders = 0;
4687 int i;
4688
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004689 for_each_new_connector_in_state(&state->base, connector, connector_state, i) {
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004690 if (connector_state->crtc != &crtc->base)
4691 continue;
4692
4693 encoder = to_intel_encoder(connector_state->best_encoder);
4694 num_encoders++;
4695 }
4696
4697 WARN(num_encoders != 1, "%d encoders for pipe %c\n",
4698 num_encoders, pipe_name(crtc->pipe));
4699
4700 return encoder;
4701}
4702
Jesse Barnesf67a5592011-01-05 10:31:48 -08004703/*
4704 * Enable PCH resources required for PCH ports:
4705 * - PCH PLLs
4706 * - FDI training & RX/TX
4707 * - update transcoder timings
4708 * - DP transcoding bits
4709 * - transcoder
4710 */
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004711static void ironlake_pch_enable(const struct intel_atomic_state *state,
4712 const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004713{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004714 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004715 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004716 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004717 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004718 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004719
Daniel Vetterab9412b2013-05-03 11:49:46 +02004720 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004721
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004722 if (IS_IVYBRIDGE(dev_priv))
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004723 ivybridge_update_fdi_bc_bifurcation(crtc_state);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004724
Daniel Vettercd986ab2012-10-26 10:58:12 +02004725 /* Write the TU size bits before fdi link training, so that error
4726 * detection works. */
4727 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4728 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4729
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004730 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004731 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004732
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004733 /* We need to program the right clock selection before writing the pixel
4734 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004735 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004736 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004737
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004738 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004739 temp |= TRANS_DPLL_ENABLE(pipe);
4740 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004741 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004742 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004743 temp |= sel;
4744 else
4745 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004746 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004747 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004748
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004749 /* XXX: pch pll's can be enabled any time before we enable the PCH
4750 * transcoder, and we actually should do this to not upset any PCH
4751 * transcoder that already use the clock when we share it.
4752 *
4753 * Note that enable_shared_dpll tries to do the right thing, but
4754 * get_shared_dpll unconditionally resets the pll - we need that to have
4755 * the right LVDS enable sequence. */
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02004756 intel_enable_shared_dpll(crtc_state);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004757
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004758 /* set transcoder timing, panel must allow it */
4759 assert_panel_unlocked(dev_priv, pipe);
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004760 ironlake_pch_transcoder_set_timings(crtc_state, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004761
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004762 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004763
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004764 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004765 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004766 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004767 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004768 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004769 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004770 i915_reg_t reg = TRANS_DP_CTL(pipe);
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004771 enum port port;
4772
Chris Wilson5eddb702010-09-11 13:48:45 +01004773 temp = I915_READ(reg);
4774 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004775 TRANS_DP_SYNC_MASK |
4776 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004777 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004778 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004779
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004780 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004781 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004782 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004783 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004784
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004785 port = intel_get_crtc_new_encoder(state, crtc_state)->port;
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004786 WARN_ON(port < PORT_B || port > PORT_D);
4787 temp |= TRANS_DP_PORT_SEL(port);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004788
Chris Wilson5eddb702010-09-11 13:48:45 +01004789 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004790 }
4791
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02004792 ironlake_enable_pch_transcoder(crtc_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004793}
4794
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004795static void lpt_pch_enable(const struct intel_atomic_state *state,
4796 const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004797{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004798 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004799 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004800 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004801
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004802 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004803
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004804 lpt_program_iclkip(crtc_state);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004805
Paulo Zanoni0540e482012-10-31 18:12:40 -02004806 /* Set transcoder timing. */
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004807 ironlake_pch_transcoder_set_timings(crtc_state, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004808
Paulo Zanoni937bb612012-10-31 18:12:47 -02004809 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004810}
4811
Daniel Vettera1520312013-05-03 11:49:50 +02004812static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004813{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004814 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004815 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004816 u32 temp;
4817
4818 temp = I915_READ(dslreg);
4819 udelay(500);
4820 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004821 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004822 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004823 }
4824}
4825
Ville Syrjälä0a599522018-05-21 21:56:13 +03004826/*
4827 * The hardware phase 0.0 refers to the center of the pixel.
4828 * We want to start from the top/left edge which is phase
4829 * -0.5. That matches how the hardware calculates the scaling
4830 * factors (from top-left of the first pixel to bottom-right
4831 * of the last pixel, as opposed to the pixel centers).
4832 *
4833 * For 4:2:0 subsampled chroma planes we obviously have to
4834 * adjust that so that the chroma sample position lands in
4835 * the right spot.
4836 *
4837 * Note that for packed YCbCr 4:2:2 formats there is no way to
4838 * control chroma siting. The hardware simply replicates the
4839 * chroma samples for both of the luma samples, and thus we don't
4840 * actually get the expected MPEG2 chroma siting convention :(
4841 * The same behaviour is observed on pre-SKL platforms as well.
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004842 *
4843 * Theory behind the formula (note that we ignore sub-pixel
4844 * source coordinates):
4845 * s = source sample position
4846 * d = destination sample position
4847 *
4848 * Downscaling 4:1:
4849 * -0.5
4850 * | 0.0
4851 * | | 1.5 (initial phase)
4852 * | | |
4853 * v v v
4854 * | s | s | s | s |
4855 * | d |
4856 *
4857 * Upscaling 1:4:
4858 * -0.5
4859 * | -0.375 (initial phase)
4860 * | | 0.0
4861 * | | |
4862 * v v v
4863 * | s |
4864 * | d | d | d | d |
Ville Syrjälä0a599522018-05-21 21:56:13 +03004865 */
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004866u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_cosited)
Ville Syrjälä0a599522018-05-21 21:56:13 +03004867{
4868 int phase = -0x8000;
4869 u16 trip = 0;
4870
4871 if (chroma_cosited)
4872 phase += (sub - 1) * 0x8000 / sub;
4873
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004874 phase += scale / (2 * sub);
4875
4876 /*
4877 * Hardware initial phase limited to [-0.5:1.5].
4878 * Since the max hardware scale factor is 3.0, we
4879 * should never actually excdeed 1.0 here.
4880 */
4881 WARN_ON(phase < -0x8000 || phase > 0x18000);
4882
Ville Syrjälä0a599522018-05-21 21:56:13 +03004883 if (phase < 0)
4884 phase = 0x10000 + phase;
4885 else
4886 trip = PS_PHASE_TRIP;
4887
4888 return ((phase >> 2) & PS_PHASE_MASK) | trip;
4889}
4890
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004891static int
4892skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004893 unsigned int scaler_user, int *scaler_id,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304894 int src_w, int src_h, int dst_w, int dst_h,
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004895 const struct drm_format_info *format, bool need_scaler)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004896{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004897 struct intel_crtc_scaler_state *scaler_state =
4898 &crtc_state->scaler_state;
4899 struct intel_crtc *intel_crtc =
4900 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304901 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4902 const struct drm_display_mode *adjusted_mode =
4903 &crtc_state->base.adjusted_mode;
Chandra Konduru6156a452015-04-27 13:48:39 -07004904
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004905 /*
4906 * Src coordinates are already rotated by 270 degrees for
4907 * the 90/270 degree plane rotation cases (to match the
4908 * GTT mapping), hence no need to account for rotation here.
4909 */
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004910 if (src_w != dst_w || src_h != dst_h)
4911 need_scaler = true;
Shashank Sharmae5c05932017-07-21 20:55:05 +05304912
Chandra Kondurua1b22782015-04-07 15:28:45 -07004913 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304914 * Scaling/fitting not supported in IF-ID mode in GEN9+
4915 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4916 * Once NV12 is enabled, handle it here while allocating scaler
4917 * for NV12.
4918 */
4919 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004920 need_scaler && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304921 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4922 return -EINVAL;
4923 }
4924
4925 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004926 * if plane is being disabled or scaler is no more required or force detach
4927 * - free scaler binded to this plane/crtc
4928 * - in order to do this, update crtc->scaler_usage
4929 *
4930 * Here scaler state in crtc_state is set free so that
4931 * scaler can be assigned to other user. Actual register
4932 * update to free the scaler is done in plane/panel-fit programming.
4933 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4934 */
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004935 if (force_detach || !need_scaler) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004936 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004937 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004938 scaler_state->scalers[*scaler_id].in_use = 0;
4939
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004940 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4941 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4942 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004943 scaler_state->scaler_users);
4944 *scaler_id = -1;
4945 }
4946 return 0;
4947 }
4948
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004949 if (format && format->format == DRM_FORMAT_NV12 &&
Maarten Lankhorst5d794282018-05-12 03:03:14 +05304950 (src_h < SKL_MIN_YUV_420_SRC_H || src_w < SKL_MIN_YUV_420_SRC_W)) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05304951 DRM_DEBUG_KMS("NV12: src dimensions not met\n");
4952 return -EINVAL;
4953 }
4954
Chandra Kondurua1b22782015-04-07 15:28:45 -07004955 /* range checks */
4956 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
Nabendu Maiti323301a2018-03-23 10:24:18 -07004957 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004958 (IS_GEN(dev_priv, 11) &&
Nabendu Maiti323301a2018-03-23 10:24:18 -07004959 (src_w > ICL_MAX_SRC_W || src_h > ICL_MAX_SRC_H ||
4960 dst_w > ICL_MAX_DST_W || dst_h > ICL_MAX_DST_H)) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004961 (!IS_GEN(dev_priv, 11) &&
Nabendu Maiti323301a2018-03-23 10:24:18 -07004962 (src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4963 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H))) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004964 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004965 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004966 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004967 return -EINVAL;
4968 }
4969
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004970 /* mark this plane as a scaler user in crtc_state */
4971 scaler_state->scaler_users |= (1 << scaler_user);
4972 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4973 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4974 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4975 scaler_state->scaler_users);
4976
4977 return 0;
4978}
4979
4980/**
4981 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4982 *
4983 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004984 *
4985 * Return
4986 * 0 - scaler_usage updated successfully
4987 * error - requested scaling cannot be supported or other error condition
4988 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004989int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004990{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004991 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004992 bool need_scaler = false;
4993
4994 if (state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
4995 need_scaler = true;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004996
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004997 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304998 &state->scaler_state.scaler_id,
4999 state->pipe_src_w, state->pipe_src_h,
5000 adjusted_mode->crtc_hdisplay,
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005001 adjusted_mode->crtc_vdisplay, NULL, need_scaler);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005002}
5003
5004/**
5005 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00005006 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005007 * @plane_state: atomic plane state to update
5008 *
5009 * Return
5010 * 0 - scaler_usage updated successfully
5011 * error - requested scaling cannot be supported or other error condition
5012 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02005013static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
5014 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005015{
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02005016 struct intel_plane *intel_plane =
5017 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005018 struct drm_framebuffer *fb = plane_state->base.fb;
5019 int ret;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005020 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005021 bool need_scaler = false;
5022
5023 /* Pre-gen11 and SDR planes always need a scaler for planar formats. */
5024 if (!icl_is_hdr_plane(intel_plane) &&
5025 fb && fb->format->format == DRM_FORMAT_NV12)
5026 need_scaler = true;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005027
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005028 ret = skl_update_scaler(crtc_state, force_detach,
5029 drm_plane_index(&intel_plane->base),
5030 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005031 drm_rect_width(&plane_state->base.src) >> 16,
5032 drm_rect_height(&plane_state->base.src) >> 16,
5033 drm_rect_width(&plane_state->base.dst),
Chandra Konduru77224cd2018-04-09 09:11:13 +05305034 drm_rect_height(&plane_state->base.dst),
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005035 fb ? fb->format : NULL, need_scaler);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005036
5037 if (ret || plane_state->scaler_id < 0)
5038 return ret;
5039
Chandra Kondurua1b22782015-04-07 15:28:45 -07005040 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02005041 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03005042 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
5043 intel_plane->base.base.id,
5044 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07005045 return -EINVAL;
5046 }
5047
5048 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02005049 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005050 case DRM_FORMAT_RGB565:
5051 case DRM_FORMAT_XBGR8888:
5052 case DRM_FORMAT_XRGB8888:
5053 case DRM_FORMAT_ABGR8888:
5054 case DRM_FORMAT_ARGB8888:
5055 case DRM_FORMAT_XRGB2101010:
5056 case DRM_FORMAT_XBGR2101010:
5057 case DRM_FORMAT_YUYV:
5058 case DRM_FORMAT_YVYU:
5059 case DRM_FORMAT_UYVY:
5060 case DRM_FORMAT_VYUY:
Chandra Konduru77224cd2018-04-09 09:11:13 +05305061 case DRM_FORMAT_NV12:
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005062 break;
5063 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03005064 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
5065 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02005066 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005067 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005068 }
5069
Chandra Kondurua1b22782015-04-07 15:28:45 -07005070 return 0;
5071}
5072
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005073static void skylake_scaler_disable(struct intel_crtc *crtc)
5074{
5075 int i;
5076
5077 for (i = 0; i < crtc->num_scalers; i++)
5078 skl_detach_scaler(crtc, i);
5079}
5080
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005081static void skylake_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005082{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005083 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5084 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5085 enum pipe pipe = crtc->pipe;
5086 const struct intel_crtc_scaler_state *scaler_state =
5087 &crtc_state->scaler_state;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005088
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005089 if (crtc_state->pch_pfit.enabled) {
Ville Syrjälä0a599522018-05-21 21:56:13 +03005090 u16 uv_rgb_hphase, uv_rgb_vphase;
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02005091 int pfit_w, pfit_h, hscale, vscale;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005092 int id;
5093
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005094 if (WARN_ON(crtc_state->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07005095 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005096
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02005097 pfit_w = (crtc_state->pch_pfit.size >> 16) & 0xFFFF;
5098 pfit_h = crtc_state->pch_pfit.size & 0xFFFF;
5099
5100 hscale = (crtc_state->pipe_src_w << 16) / pfit_w;
5101 vscale = (crtc_state->pipe_src_h << 16) / pfit_h;
5102
5103 uv_rgb_hphase = skl_scaler_calc_phase(1, hscale, false);
5104 uv_rgb_vphase = skl_scaler_calc_phase(1, vscale, false);
Ville Syrjälä0a599522018-05-21 21:56:13 +03005105
Chandra Kondurua1b22782015-04-07 15:28:45 -07005106 id = scaler_state->scaler_id;
5107 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
5108 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
Ville Syrjälä0a599522018-05-21 21:56:13 +03005109 I915_WRITE_FW(SKL_PS_VPHASE(pipe, id),
5110 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_vphase));
5111 I915_WRITE_FW(SKL_PS_HPHASE(pipe, id),
5112 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_hphase));
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005113 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc_state->pch_pfit.pos);
5114 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc_state->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005115 }
5116}
5117
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005118static void ironlake_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnesb074cec2013-04-25 12:55:02 -07005119{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005120 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5121 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07005122 int pipe = crtc->pipe;
5123
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005124 if (crtc_state->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07005125 /* Force use of hard-coded filter coefficients
5126 * as some pre-programmed values are broken,
5127 * e.g. x201.
5128 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005129 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07005130 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
5131 PF_PIPE_SEL_IVB(pipe));
5132 else
5133 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005134 I915_WRITE(PF_WIN_POS(pipe), crtc_state->pch_pfit.pos);
5135 I915_WRITE(PF_WIN_SZ(pipe), crtc_state->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08005136 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005137}
5138
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005139void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005140{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005141 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03005142 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005143 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005144
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005145 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005146 return;
5147
Maarten Lankhorst307e4492016-03-23 14:33:28 +01005148 /*
5149 * We can only enable IPS after we enable a plane and wait for a vblank
5150 * This function is called from post_plane_update, which is run after
5151 * a vblank wait.
5152 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005153 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02005154
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005155 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005156 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03005157 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
5158 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005159 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005160 /* Quoting Art Runyan: "its not safe to expect any particular
5161 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08005162 * mailbox." Moreover, the mailbox may return a bogus state,
5163 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005164 */
5165 } else {
5166 I915_WRITE(IPS_CTL, IPS_ENABLE);
5167 /* The bit only becomes 1 in the next vblank, so this wait here
5168 * is essentially intel_wait_for_vblank. If we don't have this
5169 * and don't wait for vblanks until the end of crtc_enable, then
5170 * the HW state readout code will complain that the expected
5171 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01005172 if (intel_wait_for_register(dev_priv,
5173 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
5174 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005175 DRM_ERROR("Timed out waiting for IPS enable\n");
5176 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005177}
5178
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005179void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005180{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005181 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005182 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005183 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005184
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005185 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005186 return;
5187
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005188 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005189 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005190 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005191 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakacb3ef02018-09-05 13:00:05 +03005192 /*
5193 * Wait for PCODE to finish disabling IPS. The BSpec specified
5194 * 42ms timeout value leads to occasional timeouts so use 100ms
5195 * instead.
5196 */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01005197 if (intel_wait_for_register(dev_priv,
5198 IPS_CTL, IPS_ENABLE, 0,
Imre Deakacb3ef02018-09-05 13:00:05 +03005199 100))
Ben Widawsky23d0b132014-04-10 14:32:41 -07005200 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08005201 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005202 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005203 POSTING_READ(IPS_CTL);
5204 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005205
5206 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005207 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005208}
5209
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005210static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005211{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005212 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005213 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005214
5215 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005216 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005217 mutex_unlock(&dev->struct_mutex);
5218 }
5219
5220 /* Let userspace switch the overlay on again. In most cases userspace
5221 * has to recompute where to put it anyway.
5222 */
5223}
5224
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005225/**
5226 * intel_post_enable_primary - Perform operations after enabling primary plane
5227 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005228 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005229 *
5230 * Performs potentially sleeping operations that must be done after the primary
5231 * plane is enabled, such as updating FBC and IPS. Note that this may be
5232 * called due to an explicit primary plane update, or due to an implicit
5233 * re-enable that is caused when a sprite plane is updated to no longer
5234 * completely hide the primary plane.
5235 */
5236static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005237intel_post_enable_primary(struct drm_crtc *crtc,
5238 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005239{
5240 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005241 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5243 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005244
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005245 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005246 * Gen2 reports pipe underruns whenever all planes are disabled.
5247 * So don't enable underrun reporting before at least some planes
5248 * are enabled.
5249 * FIXME: Need to fix the logic to work when we turn off all planes
5250 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005251 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005252 if (IS_GEN(dev_priv, 2))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005253 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5254
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005255 /* Underruns don't always raise interrupts, so check manually. */
5256 intel_check_cpu_fifo_underruns(dev_priv);
5257 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005258}
5259
Ville Syrjälä2622a082016-03-09 19:07:26 +02005260/* FIXME get rid of this and use pre_plane_update */
5261static void
5262intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5263{
5264 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005265 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5267 int pipe = intel_crtc->pipe;
5268
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005269 /*
5270 * Gen2 reports pipe underruns whenever all planes are disabled.
5271 * So disable underrun reporting before all the planes get disabled.
5272 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005273 if (IS_GEN(dev_priv, 2))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005274 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5275
5276 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005277
5278 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005279 * Vblank time updates from the shadow to live plane control register
5280 * are blocked if the memory self-refresh mode is active at that
5281 * moment. So to make sure the plane gets truly disabled, disable
5282 * first the self-refresh mode. The self-refresh enable bit in turn
5283 * will be checked/applied by the HW only at the next frame start
5284 * event which is after the vblank start event, so we need to have a
5285 * wait-for-vblank between disabling the plane and the pipe.
5286 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005287 if (HAS_GMCH_DISPLAY(dev_priv) &&
5288 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005289 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005290}
5291
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005292static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5293 const struct intel_crtc_state *new_crtc_state)
5294{
5295 if (!old_crtc_state->ips_enabled)
5296 return false;
5297
5298 if (needs_modeset(&new_crtc_state->base))
5299 return true;
5300
5301 return !new_crtc_state->ips_enabled;
5302}
5303
5304static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5305 const struct intel_crtc_state *new_crtc_state)
5306{
5307 if (!new_crtc_state->ips_enabled)
5308 return false;
5309
5310 if (needs_modeset(&new_crtc_state->base))
5311 return true;
5312
5313 /*
5314 * We can't read out IPS on broadwell, assume the worst and
5315 * forcibly enable IPS on the first fastset.
5316 */
5317 if (new_crtc_state->update_pipe &&
5318 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5319 return true;
5320
5321 return !old_crtc_state->ips_enabled;
5322}
5323
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305324static bool needs_nv12_wa(struct drm_i915_private *dev_priv,
5325 const struct intel_crtc_state *crtc_state)
5326{
5327 if (!crtc_state->nv12_planes)
5328 return false;
5329
Rodrigo Vivi1347d3c2018-10-31 09:28:45 -07005330 /* WA Display #0827: Gen9:all */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005331 if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv))
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305332 return true;
5333
5334 return false;
5335}
5336
Daniel Vetter5a21b662016-05-24 17:13:53 +02005337static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5338{
5339 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05305340 struct drm_device *dev = crtc->base.dev;
5341 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005342 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5343 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005344 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5345 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005346 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005347 struct drm_plane_state *old_primary_state =
5348 drm_atomic_get_old_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005349
Chris Wilson5748b6a2016-08-04 16:32:38 +01005350 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005351
Daniel Vetter5a21b662016-05-24 17:13:53 +02005352 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005353 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005354
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005355 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5356 hsw_enable_ips(pipe_config);
5357
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005358 if (old_primary_state) {
5359 struct drm_plane_state *new_primary_state =
5360 drm_atomic_get_new_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005361
5362 intel_fbc_post_update(crtc);
5363
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005364 if (new_primary_state->visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005365 (needs_modeset(&pipe_config->base) ||
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005366 !old_primary_state->visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005367 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005368 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305369
5370 /* Display WA 827 */
5371 if (needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305372 !needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305373 skl_wa_clkgate(dev_priv, crtc->pipe, false);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305374 }
Daniel Vetter5a21b662016-05-24 17:13:53 +02005375}
5376
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005377static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5378 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005379{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005380 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005381 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005382 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005383 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5384 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005385 struct drm_plane_state *old_primary_state =
5386 drm_atomic_get_old_plane_state(old_state, primary);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005387 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005388 struct intel_atomic_state *old_intel_state =
5389 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005390
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005391 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5392 hsw_disable_ips(old_crtc_state);
5393
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005394 if (old_primary_state) {
5395 struct intel_plane_state *new_primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005396 intel_atomic_get_new_plane_state(old_intel_state,
5397 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005398
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005399 intel_fbc_pre_update(crtc, pipe_config, new_primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005400 /*
5401 * Gen2 reports pipe underruns whenever all planes are disabled.
5402 * So disable underrun reporting before all the planes get disabled.
5403 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005404 if (IS_GEN(dev_priv, 2) && old_primary_state->visible &&
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005405 (modeset || !new_primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005406 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005407 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005408
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305409 /* Display WA 827 */
5410 if (!needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305411 needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305412 skl_wa_clkgate(dev_priv, crtc->pipe, true);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305413 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305414
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005415 /*
5416 * Vblank time updates from the shadow to live plane control register
5417 * are blocked if the memory self-refresh mode is active at that
5418 * moment. So to make sure the plane gets truly disabled, disable
5419 * first the self-refresh mode. The self-refresh enable bit in turn
5420 * will be checked/applied by the HW only at the next frame start
5421 * event which is after the vblank start event, so we need to have a
5422 * wait-for-vblank between disabling the plane and the pipe.
5423 */
5424 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5425 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5426 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005427
Matt Ropered4a6a72016-02-23 17:20:13 -08005428 /*
5429 * IVB workaround: must disable low power watermarks for at least
5430 * one frame before enabling scaling. LP watermarks can be re-enabled
5431 * when scaling is disabled.
5432 *
5433 * WaCxSRDisabledForSpriteScaling:ivb
5434 */
Ville Syrjälä8e7a4422018-10-04 15:15:27 +03005435 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev) &&
5436 old_crtc_state->base.active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005437 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005438
5439 /*
5440 * If we're doing a modeset, we're done. No need to do any pre-vblank
5441 * watermark programming here.
5442 */
5443 if (needs_modeset(&pipe_config->base))
5444 return;
5445
5446 /*
5447 * For platforms that support atomic watermarks, program the
5448 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5449 * will be the intermediate values that are safe for both pre- and
5450 * post- vblank; when vblank happens, the 'active' values will be set
5451 * to the final 'target' values and we'll do this again to get the
5452 * optimal watermarks. For gen9+ platforms, the values we program here
5453 * will be the final target values which will get automatically latched
5454 * at vblank time; no further programming will be necessary.
5455 *
5456 * If a platform hasn't been transitioned to atomic watermarks yet,
5457 * we'll continue to update watermarks the old way, if flags tell
5458 * us to.
5459 */
5460 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005461 dev_priv->display.initial_watermarks(old_intel_state,
5462 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005463 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005464 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005465}
5466
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005467static void intel_crtc_disable_planes(struct intel_atomic_state *state,
5468 struct intel_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005469{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005470 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5471 const struct intel_crtc_state *new_crtc_state =
5472 intel_atomic_get_new_crtc_state(state, crtc);
5473 unsigned int update_mask = new_crtc_state->update_planes;
5474 const struct intel_plane_state *old_plane_state;
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005475 struct intel_plane *plane;
5476 unsigned fb_bits = 0;
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005477 int i;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005478
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005479 intel_crtc_dpms_overlay_disable(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005480
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005481 for_each_old_intel_plane_in_state(state, plane, old_plane_state, i) {
5482 if (crtc->pipe != plane->pipe ||
5483 !(update_mask & BIT(plane->id)))
5484 continue;
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005485
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005486 plane->disable_plane(plane, new_crtc_state);
5487
5488 if (old_plane_state->base.visible)
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005489 fb_bits |= plane->frontbuffer_bit;
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005490 }
5491
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005492 intel_frontbuffer_flip(dev_priv, fb_bits);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005493}
5494
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005495static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005496 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005497 struct drm_atomic_state *old_state)
5498{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005499 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005500 struct drm_connector *conn;
5501 int i;
5502
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005503 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005504 struct intel_encoder *encoder =
5505 to_intel_encoder(conn_state->best_encoder);
5506
5507 if (conn_state->crtc != crtc)
5508 continue;
5509
5510 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005511 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005512 }
5513}
5514
5515static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005516 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005517 struct drm_atomic_state *old_state)
5518{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005519 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005520 struct drm_connector *conn;
5521 int i;
5522
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005523 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005524 struct intel_encoder *encoder =
5525 to_intel_encoder(conn_state->best_encoder);
5526
5527 if (conn_state->crtc != crtc)
5528 continue;
5529
5530 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005531 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005532 }
5533}
5534
5535static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005536 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005537 struct drm_atomic_state *old_state)
5538{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005539 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005540 struct drm_connector *conn;
5541 int i;
5542
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005543 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005544 struct intel_encoder *encoder =
5545 to_intel_encoder(conn_state->best_encoder);
5546
5547 if (conn_state->crtc != crtc)
5548 continue;
5549
Jani Nikulac84c6fe2018-10-16 15:41:34 +03005550 if (encoder->enable)
5551 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005552 intel_opregion_notify_encoder(encoder, true);
5553 }
5554}
5555
5556static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005557 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005558 struct drm_atomic_state *old_state)
5559{
5560 struct drm_connector_state *old_conn_state;
5561 struct drm_connector *conn;
5562 int i;
5563
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005564 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005565 struct intel_encoder *encoder =
5566 to_intel_encoder(old_conn_state->best_encoder);
5567
5568 if (old_conn_state->crtc != crtc)
5569 continue;
5570
5571 intel_opregion_notify_encoder(encoder, false);
Jani Nikulac84c6fe2018-10-16 15:41:34 +03005572 if (encoder->disable)
5573 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005574 }
5575}
5576
5577static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005578 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005579 struct drm_atomic_state *old_state)
5580{
5581 struct drm_connector_state *old_conn_state;
5582 struct drm_connector *conn;
5583 int i;
5584
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005585 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005586 struct intel_encoder *encoder =
5587 to_intel_encoder(old_conn_state->best_encoder);
5588
5589 if (old_conn_state->crtc != crtc)
5590 continue;
5591
5592 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005593 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005594 }
5595}
5596
5597static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005598 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005599 struct drm_atomic_state *old_state)
5600{
5601 struct drm_connector_state *old_conn_state;
5602 struct drm_connector *conn;
5603 int i;
5604
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005605 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005606 struct intel_encoder *encoder =
5607 to_intel_encoder(old_conn_state->best_encoder);
5608
5609 if (old_conn_state->crtc != crtc)
5610 continue;
5611
5612 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005613 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005614 }
5615}
5616
Hans de Goede608ed4a2018-12-20 14:21:18 +01005617static void intel_encoders_update_pipe(struct drm_crtc *crtc,
5618 struct intel_crtc_state *crtc_state,
5619 struct drm_atomic_state *old_state)
5620{
5621 struct drm_connector_state *conn_state;
5622 struct drm_connector *conn;
5623 int i;
5624
5625 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
5626 struct intel_encoder *encoder =
5627 to_intel_encoder(conn_state->best_encoder);
5628
5629 if (conn_state->crtc != crtc)
5630 continue;
5631
5632 if (encoder->update_pipe)
5633 encoder->update_pipe(encoder, crtc_state, conn_state);
5634 }
5635}
5636
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005637static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5638 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005639{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005640 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005641 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005642 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5644 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005645 struct intel_atomic_state *old_intel_state =
5646 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005647
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005648 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005649 return;
5650
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005651 /*
5652 * Sometimes spurious CPU pipe underruns happen during FDI
5653 * training, at least with VGA+HDMI cloning. Suppress them.
5654 *
5655 * On ILK we get an occasional spurious CPU pipe underruns
5656 * between eDP port A enable and vdd enable. Also PCH port
5657 * enable seems to result in the occasional CPU pipe underrun.
5658 *
5659 * Spurious PCH underruns also occur during PCH enabling.
5660 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005661 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5662 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005663
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02005664 if (pipe_config->has_pch_encoder)
5665 intel_prepare_shared_dpll(pipe_config);
Daniel Vetterb14b1052014-04-24 23:55:13 +02005666
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005667 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005668 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005669
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005670 intel_set_pipe_timings(pipe_config);
5671 intel_set_pipe_src_size(pipe_config);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005672
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005673 if (pipe_config->has_pch_encoder) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005674 intel_cpu_transcoder_set_m_n(pipe_config,
5675 &pipe_config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005676 }
5677
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005678 ironlake_set_pipeconf(pipe_config);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005679
Jesse Barnesf67a5592011-01-05 10:31:48 -08005680 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005681
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005682 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005683
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005684 if (pipe_config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005685 /* Note: FDI PLL enabling _must_ be done before we enable the
5686 * cpu pipes, hence this is separate from all the other fdi/pch
5687 * enabling. */
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02005688 ironlake_fdi_pll_enable(pipe_config);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005689 } else {
5690 assert_fdi_tx_disabled(dev_priv, pipe);
5691 assert_fdi_rx_disabled(dev_priv, pipe);
5692 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005693
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005694 ironlake_pfit_enable(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005695
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005696 /*
5697 * On ILK+ LUT must be loaded before the pipe is running but with
5698 * clocks enabled
5699 */
Matt Roper302da0c2018-12-10 13:54:15 -08005700 intel_color_load_luts(pipe_config);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005701
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005702 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005703 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005704 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005705
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005706 if (pipe_config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005707 ironlake_pch_enable(old_intel_state, pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005708
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005709 assert_vblank_disabled(crtc);
Ville Syrjälä32db0b62018-11-27 22:05:50 +02005710 intel_crtc_vblank_on(pipe_config);
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005711
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005712 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005713
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005714 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005715 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005716
Ville Syrjäläea80a662018-05-24 22:04:05 +03005717 /*
5718 * Must wait for vblank to avoid spurious PCH FIFO underruns.
5719 * And a second vblank wait is needed at least on ILK with
5720 * some interlaced HDMI modes. Let's do the double wait always
5721 * in case there are more corner cases we don't know about.
5722 */
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005723 if (pipe_config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005724 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläea80a662018-05-24 22:04:05 +03005725 intel_wait_for_vblank(dev_priv, pipe);
5726 }
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005727 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005728 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005729}
5730
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005731/* IPS only exists on ULT machines and is tied to pipe A. */
5732static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5733{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005734 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005735}
5736
Imre Deaked69cd42017-10-02 10:55:57 +03005737static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5738 enum pipe pipe, bool apply)
5739{
5740 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5741 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5742
5743 if (apply)
5744 val |= mask;
5745 else
5746 val &= ~mask;
5747
5748 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5749}
5750
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005751static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5752{
5753 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5754 enum pipe pipe = crtc->pipe;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02005755 u32 val;
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005756
Rodrigo Vivi443d5e32018-10-04 08:18:14 -07005757 val = MBUS_DBOX_A_CREDIT(2);
5758 val |= MBUS_DBOX_BW_CREDIT(1);
5759 val |= MBUS_DBOX_B_CREDIT(8);
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005760
5761 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5762}
5763
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005764static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5765 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005766{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005767 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005768 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005770 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005771 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005772 struct intel_atomic_state *old_intel_state =
5773 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005774 bool psl_clkgate_wa;
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305775 u32 pipe_chicken;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005776
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005777 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005778 return;
5779
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005780 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005781
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02005782 if (pipe_config->shared_dpll)
5783 intel_enable_shared_dpll(pipe_config);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005784
Paulo Zanonic8af5272018-05-02 14:58:51 -07005785 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5786
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005787 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005788 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005789
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005790 if (!transcoder_is_dsi(cpu_transcoder))
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005791 intel_set_pipe_timings(pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005792
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005793 intel_set_pipe_src_size(pipe_config);
Daniel Vetter229fca92014-04-24 23:55:09 +02005794
Jani Nikula4d1de972016-03-18 17:05:42 +02005795 if (cpu_transcoder != TRANSCODER_EDP &&
5796 !transcoder_is_dsi(cpu_transcoder)) {
5797 I915_WRITE(PIPE_MULT(cpu_transcoder),
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005798 pipe_config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005799 }
5800
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005801 if (pipe_config->has_pch_encoder) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005802 intel_cpu_transcoder_set_m_n(pipe_config,
5803 &pipe_config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005804 }
5805
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005806 if (!transcoder_is_dsi(cpu_transcoder))
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005807 haswell_set_pipeconf(pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005808
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005809 haswell_set_pipemisc(pipe_config);
Daniel Vetter229fca92014-04-24 23:55:09 +02005810
Matt Roper302da0c2018-12-10 13:54:15 -08005811 intel_color_set_csc(pipe_config);
Daniel Vetter229fca92014-04-24 23:55:09 +02005812
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005813 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005814
Imre Deaked69cd42017-10-02 10:55:57 +03005815 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5816 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005817 pipe_config->pch_pfit.enabled;
Imre Deaked69cd42017-10-02 10:55:57 +03005818 if (psl_clkgate_wa)
5819 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5820
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005821 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005822 skylake_pfit_enable(pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005823 else
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005824 ironlake_pfit_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005825
5826 /*
5827 * On ILK+ LUT must be loaded before the pipe is running but with
5828 * clocks enabled
5829 */
Matt Roper302da0c2018-12-10 13:54:15 -08005830 intel_color_load_luts(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005831
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305832 /*
5833 * Display WA #1153: enable hardware to bypass the alpha math
5834 * and rounding for per-pixel values 00 and 0xff
5835 */
5836 if (INTEL_GEN(dev_priv) >= 11) {
5837 pipe_chicken = I915_READ(PIPE_CHICKEN(pipe));
5838 if (!(pipe_chicken & PER_PIXEL_ALPHA_BYPASS_EN))
5839 I915_WRITE_FW(PIPE_CHICKEN(pipe),
5840 pipe_chicken | PER_PIXEL_ALPHA_BYPASS_EN);
5841 }
5842
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005843 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005844 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005845 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005846
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005847 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005848 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005849
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005850 if (INTEL_GEN(dev_priv) >= 11)
5851 icl_pipe_mbus_enable(intel_crtc);
5852
Jani Nikula4d1de972016-03-18 17:05:42 +02005853 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005854 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005855 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005856
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005857 if (pipe_config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005858 lpt_pch_enable(old_intel_state, pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005859
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005860 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005861 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005862
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005863 assert_vblank_disabled(crtc);
Ville Syrjälä32db0b62018-11-27 22:05:50 +02005864 intel_crtc_vblank_on(pipe_config);
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005865
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005866 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005867
Imre Deaked69cd42017-10-02 10:55:57 +03005868 if (psl_clkgate_wa) {
5869 intel_wait_for_vblank(dev_priv, pipe);
5870 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5871 }
5872
Paulo Zanonie4916942013-09-20 16:21:19 -03005873 /* If we change the relative order between pipe/planes enabling, we need
5874 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005875 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005876 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005877 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5878 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005879 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005880}
5881
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005882static void ironlake_pfit_disable(const struct intel_crtc_state *old_crtc_state)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005883{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005884 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5885 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5886 enum pipe pipe = crtc->pipe;
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005887
5888 /* To avoid upsetting the power well on haswell only disable the pfit if
5889 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005890 if (old_crtc_state->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005891 I915_WRITE(PF_CTL(pipe), 0);
5892 I915_WRITE(PF_WIN_POS(pipe), 0);
5893 I915_WRITE(PF_WIN_SZ(pipe), 0);
5894 }
5895}
5896
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005897static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5898 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005899{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005900 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005901 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005902 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5904 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005905
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005906 /*
5907 * Sometimes spurious CPU pipe underruns happen when the
5908 * pipe is already disabled, but FDI RX/TX is still enabled.
5909 * Happens at least with VGA+HDMI cloning. Suppress them.
5910 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005911 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5912 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005913
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005914 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005915
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005916 drm_crtc_vblank_off(crtc);
5917 assert_vblank_disabled(crtc);
5918
Ville Syrjälä4972f702017-11-29 17:37:32 +02005919 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005920
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005921 ironlake_pfit_disable(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005922
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005923 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005924 ironlake_fdi_disable(crtc);
5925
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005926 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005927
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005928 if (old_crtc_state->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005929 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005930
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005931 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005932 i915_reg_t reg;
5933 u32 temp;
5934
Daniel Vetterd925c592013-06-05 13:34:04 +02005935 /* disable TRANS_DP_CTL */
5936 reg = TRANS_DP_CTL(pipe);
5937 temp = I915_READ(reg);
5938 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5939 TRANS_DP_PORT_SEL_MASK);
5940 temp |= TRANS_DP_PORT_SEL_NONE;
5941 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005942
Daniel Vetterd925c592013-06-05 13:34:04 +02005943 /* disable DPLL_SEL */
5944 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005945 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005946 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005947 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005948
Daniel Vetterd925c592013-06-05 13:34:04 +02005949 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005950 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005951
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005952 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005953 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005954}
5955
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005956static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5957 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005958{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005959 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005960 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Imre Deak24a28172018-06-13 20:07:06 +03005962 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005963
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005964 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005965
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005966 drm_crtc_vblank_off(crtc);
5967 assert_vblank_disabled(crtc);
5968
Jani Nikula4d1de972016-03-18 17:05:42 +02005969 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005970 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005971 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005972
Imre Deak24a28172018-06-13 20:07:06 +03005973 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
5974 intel_ddi_set_vc_payload_alloc(old_crtc_state, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005975
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005976 if (!transcoder_is_dsi(cpu_transcoder))
Clint Taylor90c3e212018-07-10 13:02:05 -07005977 intel_ddi_disable_transcoder_func(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005978
Manasi Navarea6006222018-11-28 12:26:23 -08005979 intel_dsc_disable(old_crtc_state);
5980
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005981 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005982 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005983 else
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005984 ironlake_pfit_disable(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005985
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005986 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanonic27e9172018-04-27 16:14:36 -07005987
Imre Deakbdaa29b2018-11-01 16:04:24 +02005988 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005989}
5990
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005991static void i9xx_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005992{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005993 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5994 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005995
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005996 if (!crtc_state->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005997 return;
5998
Daniel Vetterc0b03412013-05-28 12:05:54 +02005999 /*
6000 * The panel fitter should only be adjusted whilst the pipe is disabled,
6001 * according to register description and PRM.
6002 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07006003 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
6004 assert_pipe_disabled(dev_priv, crtc->pipe);
6005
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006006 I915_WRITE(PFIT_PGM_RATIOS, crtc_state->gmch_pfit.pgm_ratios);
6007 I915_WRITE(PFIT_CONTROL, crtc_state->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02006008
6009 /* Border color in case we don't scale up to the full screen. Black by
6010 * default, change to something else for debugging. */
6011 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006012}
6013
Mahesh Kumar176597a2018-10-04 14:20:43 +05306014bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port)
6015{
6016 if (port == PORT_NONE)
6017 return false;
6018
6019 if (IS_ICELAKE(dev_priv))
6020 return port <= PORT_B;
6021
6022 return false;
6023}
6024
Paulo Zanoniac213c12018-05-21 17:25:37 -07006025bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port)
6026{
6027 if (IS_ICELAKE(dev_priv))
6028 return port >= PORT_C && port <= PORT_F;
6029
6030 return false;
6031}
6032
6033enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, enum port port)
6034{
6035 if (!intel_port_is_tc(dev_priv, port))
6036 return PORT_TC_NONE;
6037
6038 return port - PORT_C;
6039}
6040
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006041enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10006042{
6043 switch (port) {
6044 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006045 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10006046 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006047 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10006048 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006049 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10006050 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006051 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08006052 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006053 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006054 case PORT_F:
6055 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10006056 default:
Imre Deakb9fec162015-11-18 15:57:25 +02006057 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10006058 return POWER_DOMAIN_PORT_OTHER;
6059 }
6060}
6061
Imre Deak337837a2018-11-01 16:04:23 +02006062enum intel_display_power_domain
6063intel_aux_power_domain(struct intel_digital_port *dig_port)
6064{
6065 switch (dig_port->aux_ch) {
6066 case AUX_CH_A:
6067 return POWER_DOMAIN_AUX_A;
6068 case AUX_CH_B:
6069 return POWER_DOMAIN_AUX_B;
6070 case AUX_CH_C:
6071 return POWER_DOMAIN_AUX_C;
6072 case AUX_CH_D:
6073 return POWER_DOMAIN_AUX_D;
6074 case AUX_CH_E:
6075 return POWER_DOMAIN_AUX_E;
6076 case AUX_CH_F:
6077 return POWER_DOMAIN_AUX_F;
6078 default:
6079 MISSING_CASE(dig_port->aux_ch);
6080 return POWER_DOMAIN_AUX_A;
6081 }
6082}
6083
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006084static u64 get_crtc_power_domains(struct drm_crtc *crtc,
6085 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02006086{
6087 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006088 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006089 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02006090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6091 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006092 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006093 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02006094
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006095 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006096 return 0;
6097
Imre Deak17bd6e62018-01-09 14:20:40 +02006098 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
6099 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006100 if (crtc_state->pch_pfit.enabled ||
6101 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006102 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02006103
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006104 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
6105 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
6106
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006107 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006108 }
Imre Deak319be8a2014-03-04 19:22:57 +02006109
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006110 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02006111 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006112
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01006113 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006114 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01006115
Imre Deak77d22dc2014-03-05 16:20:52 +02006116 return mask;
6117}
6118
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006119static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006120modeset_get_crtc_power_domains(struct drm_crtc *crtc,
6121 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006122{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006123 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6125 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006126 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006127
6128 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006129 intel_crtc->enabled_power_domains = new_domains =
6130 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006131
Daniel Vetter5a21b662016-05-24 17:13:53 +02006132 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006133
6134 for_each_power_domain(domain, domains)
6135 intel_display_power_get(dev_priv, domain);
6136
Daniel Vetter5a21b662016-05-24 17:13:53 +02006137 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006138}
6139
6140static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006141 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006142{
6143 enum intel_display_power_domain domain;
6144
6145 for_each_power_domain(domain, domains)
Chris Wilson0e6e0be2019-01-14 14:21:24 +00006146 intel_display_power_put_unchecked(dev_priv, domain);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006147}
6148
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006149static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6150 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006151{
Ville Syrjäläff32c542017-03-02 19:14:57 +02006152 struct intel_atomic_state *old_intel_state =
6153 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006154 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006155 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006156 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006158 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006159
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006160 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006161 return;
6162
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006163 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006164 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006165
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02006166 intel_set_pipe_timings(pipe_config);
6167 intel_set_pipe_src_size(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006168
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006169 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006170 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6171 I915_WRITE(CHV_CANVAS(pipe), 0);
6172 }
6173
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02006174 i9xx_set_pipeconf(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006175
Matt Roper302da0c2018-12-10 13:54:15 -08006176 intel_color_set_csc(pipe_config);
P Raviraj Sitaramc59d2da2018-09-10 19:57:14 +05306177
Jesse Barnes89b667f2013-04-18 14:51:36 -07006178 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006179
Daniel Vettera72e4c92014-09-30 10:56:47 +02006180 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006181
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006182 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006183
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006184 if (IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006185 chv_prepare_pll(intel_crtc, pipe_config);
6186 chv_enable_pll(intel_crtc, pipe_config);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006187 } else {
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006188 vlv_prepare_pll(intel_crtc, pipe_config);
6189 vlv_enable_pll(intel_crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006190 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006191
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006192 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006193
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006194 i9xx_pfit_enable(pipe_config);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006195
Matt Roper302da0c2018-12-10 13:54:15 -08006196 intel_color_load_luts(pipe_config);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006197
Ville Syrjäläff32c542017-03-02 19:14:57 +02006198 dev_priv->display.initial_watermarks(old_intel_state,
6199 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006200 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006201
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006202 assert_vblank_disabled(crtc);
Ville Syrjälä32db0b62018-11-27 22:05:50 +02006203 intel_crtc_vblank_on(pipe_config);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006204
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006205 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006206}
6207
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006208static void i9xx_set_pll_dividers(const struct intel_crtc_state *crtc_state)
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006209{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006210 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6211 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006212
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006213 I915_WRITE(FP0(crtc->pipe), crtc_state->dpll_hw_state.fp0);
6214 I915_WRITE(FP1(crtc->pipe), crtc_state->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006215}
6216
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006217static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6218 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006219{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006220 struct intel_atomic_state *old_intel_state =
6221 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006222 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006223 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006224 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006226 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006227
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006228 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006229 return;
6230
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006231 i9xx_set_pll_dividers(pipe_config);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006232
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006233 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006234 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006235
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02006236 intel_set_pipe_timings(pipe_config);
6237 intel_set_pipe_src_size(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006238
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02006239 i9xx_set_pipeconf(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006240
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006241 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006242
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006243 if (!IS_GEN(dev_priv, 2))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006244 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006245
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006246 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006247
Ville Syrjälä939994d2017-09-13 17:08:56 +03006248 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02006249
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006250 i9xx_pfit_enable(pipe_config);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006251
Matt Roper302da0c2018-12-10 13:54:15 -08006252 intel_color_load_luts(pipe_config);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006253
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006254 if (dev_priv->display.initial_watermarks != NULL)
6255 dev_priv->display.initial_watermarks(old_intel_state,
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006256 pipe_config);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006257 else
6258 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006259 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006260
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006261 assert_vblank_disabled(crtc);
Ville Syrjälä32db0b62018-11-27 22:05:50 +02006262 intel_crtc_vblank_on(pipe_config);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006263
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006264 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006265}
6266
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006267static void i9xx_pfit_disable(const struct intel_crtc_state *old_crtc_state)
Daniel Vetter87476d62013-04-11 16:29:06 +02006268{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006269 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
6270 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006271
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006272 if (!old_crtc_state->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006273 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006274
6275 assert_pipe_disabled(dev_priv, crtc->pipe);
6276
Chris Wilson43031782018-09-13 14:16:26 +01006277 DRM_DEBUG_KMS("disabling pfit, current: 0x%08x\n",
6278 I915_READ(PFIT_CONTROL));
Daniel Vetter328d8e82013-05-08 10:36:31 +02006279 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006280}
6281
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006282static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6283 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006284{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006285 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006286 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006287 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6289 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006290
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006291 /*
6292 * On gen2 planes are double buffered but the pipe isn't, so we must
6293 * wait for planes to fully turn off before disabling the pipe.
6294 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006295 if (IS_GEN(dev_priv, 2))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006296 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006297
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006298 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006299
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006300 drm_crtc_vblank_off(crtc);
6301 assert_vblank_disabled(crtc);
6302
Ville Syrjälä4972f702017-11-29 17:37:32 +02006303 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006304
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006305 i9xx_pfit_disable(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006306
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006307 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006308
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006309 if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006310 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006311 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006312 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006313 vlv_disable_pll(dev_priv, pipe);
6314 else
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006315 i9xx_disable_pll(old_crtc_state);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006316 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006317
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006318 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006319
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006320 if (!IS_GEN(dev_priv, 2))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006321 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006322
6323 if (!dev_priv->display.initial_watermarks)
6324 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03006325
6326 /* clock the pipe down to 640x480@60 to potentially save power */
6327 if (IS_I830(dev_priv))
6328 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006329}
6330
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006331static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
6332 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006333{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006334 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006336 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006337 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006338 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006339 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006340 struct drm_atomic_state *state;
6341 struct intel_crtc_state *crtc_state;
6342 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006343
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006344 if (!intel_crtc->active)
6345 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006346
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006347 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6348 const struct intel_plane_state *plane_state =
6349 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006350
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006351 if (plane_state->base.visible)
6352 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006353 }
6354
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006355 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006356 if (!state) {
6357 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6358 crtc->base.id, crtc->name);
6359 return;
6360 }
6361
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006362 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006363
6364 /* Everything's already locked, -EDEADLK can't happen. */
6365 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6366 ret = drm_atomic_add_affected_connectors(state, crtc);
6367
6368 WARN_ON(IS_ERR(crtc_state) || ret);
6369
6370 dev_priv->display.crtc_disable(crtc_state, state);
6371
Chris Wilson08536952016-10-14 13:18:18 +01006372 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006373
Ville Syrjälä78108b72016-05-27 20:59:19 +03006374 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6375 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006376
6377 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6378 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006379 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006380 crtc->enabled = false;
6381 crtc->state->connector_mask = 0;
6382 crtc->state->encoder_mask = 0;
6383
6384 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6385 encoder->base.crtc = NULL;
6386
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006387 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006388 intel_update_watermarks(intel_crtc);
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02006389 intel_disable_shared_dpll(to_intel_crtc_state(crtc->state));
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006390
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006391 domains = intel_crtc->enabled_power_domains;
6392 for_each_power_domain(domain, domains)
Chris Wilson0e6e0be2019-01-14 14:21:24 +00006393 intel_display_power_put_unchecked(dev_priv, domain);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006394 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006395
6396 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006397 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006398 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006399}
6400
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006401/*
6402 * turn all crtc's off, but do not adjust state
6403 * This has to be paired with a call to intel_modeset_setup_hw_state.
6404 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006405int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006406{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006407 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006408 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006409 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006410
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006411 state = drm_atomic_helper_suspend(dev);
6412 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006413 if (ret)
6414 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006415 else
6416 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006417 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006418}
6419
Chris Wilsonea5b2132010-08-04 13:50:23 +01006420void intel_encoder_destroy(struct drm_encoder *encoder)
6421{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006422 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006423
Chris Wilsonea5b2132010-08-04 13:50:23 +01006424 drm_encoder_cleanup(encoder);
6425 kfree(intel_encoder);
6426}
6427
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006428/* Cross check the actual hw state with our own modeset state tracking (and it's
6429 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006430static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6431 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006432{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006433 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006434
6435 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6436 connector->base.base.id,
6437 connector->base.name);
6438
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006439 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006440 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006441
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006442 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006443 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006444
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006445 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006446 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006447
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006448 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006449 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006450
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006451 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006452 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006453
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006454 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006455 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006456
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006457 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006458 "attached encoder crtc differs from connector crtc\n");
6459 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006460 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006461 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006462 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006463 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006464 }
6465}
6466
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006467static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006468{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6470 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006471
6472 return 0;
6473}
6474
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006476 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006477{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006478 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006479 struct drm_atomic_state *state = pipe_config->base.state;
6480 struct intel_crtc *other_crtc;
6481 struct intel_crtc_state *other_crtc_state;
6482
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006483 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6484 pipe_name(pipe), pipe_config->fdi_lanes);
6485 if (pipe_config->fdi_lanes > 4) {
6486 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6487 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006488 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006489 }
6490
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006491 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006492 if (pipe_config->fdi_lanes > 2) {
6493 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6494 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006496 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498 }
6499 }
6500
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006501 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503
6504 /* Ivybridge 3 pipe is really complicated */
6505 switch (pipe) {
6506 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006508 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006509 if (pipe_config->fdi_lanes <= 2)
6510 return 0;
6511
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006512 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006513 other_crtc_state =
6514 intel_atomic_get_crtc_state(state, other_crtc);
6515 if (IS_ERR(other_crtc_state))
6516 return PTR_ERR(other_crtc_state);
6517
6518 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006519 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6520 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006522 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006524 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006525 if (pipe_config->fdi_lanes > 2) {
6526 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6527 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006528 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006529 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006530
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006531 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006532 other_crtc_state =
6533 intel_atomic_get_crtc_state(state, other_crtc);
6534 if (IS_ERR(other_crtc_state))
6535 return PTR_ERR(other_crtc_state);
6536
6537 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006538 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006539 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006540 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006541 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006542 default:
6543 BUG();
6544 }
6545}
6546
Daniel Vettere29c22c2013-02-21 00:00:16 +01006547#define RETRY 1
6548static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006549 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006550{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006551 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006552 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006553 int lane, link_bw, fdi_dotclock, ret;
6554 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006555
Daniel Vettere29c22c2013-02-21 00:00:16 +01006556retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006557 /* FDI is a binary signal running at ~2.7GHz, encoding
6558 * each output octet as 10 bits. The actual frequency
6559 * is stored as a divider into a 100MHz clock, and the
6560 * mode pixel clock is stored in units of 1KHz.
6561 * Hence the bw of each lane in terms of the mode signal
6562 * is:
6563 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006564 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006565
Damien Lespiau241bfc32013-09-25 16:45:37 +01006566 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006567
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006568 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006569 pipe_config->pipe_bpp);
6570
6571 pipe_config->fdi_lanes = lane;
6572
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006573 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006574 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006575
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006576 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +02006577 if (ret == -EDEADLK)
6578 return ret;
6579
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006580 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006581 pipe_config->pipe_bpp -= 2*3;
6582 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6583 pipe_config->pipe_bpp);
6584 needs_recompute = true;
6585 pipe_config->bw_constrained = true;
6586
6587 goto retry;
6588 }
6589
6590 if (needs_recompute)
6591 return RETRY;
6592
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006593 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006594}
6595
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006596bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006597{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006598 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6599 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6600
6601 /* IPS only exists on ULT machines and is tied to pipe A. */
6602 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006603 return false;
6604
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006605 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006606 return false;
6607
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006608 if (crtc_state->pipe_bpp > 24)
6609 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006610
6611 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006612 * We compare against max which means we must take
6613 * the increased cdclk requirement into account when
6614 * calculating the new cdclk.
6615 *
6616 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006617 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006618 if (IS_BROADWELL(dev_priv) &&
6619 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6620 return false;
6621
6622 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006623}
6624
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006625static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006626{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006627 struct drm_i915_private *dev_priv =
6628 to_i915(crtc_state->base.crtc->dev);
6629 struct intel_atomic_state *intel_state =
6630 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006631
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006632 if (!hsw_crtc_state_ips_capable(crtc_state))
6633 return false;
6634
6635 if (crtc_state->ips_force_disable)
6636 return false;
6637
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006638 /* IPS should be fine as long as at least one plane is enabled. */
6639 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006640 return false;
6641
6642 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6643 if (IS_BROADWELL(dev_priv) &&
6644 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6645 return false;
6646
6647 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006648}
6649
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006650static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6651{
6652 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6653
6654 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006655 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006656 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6657}
6658
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006659static u32 ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Ville Syrjäläceb99322017-01-20 20:22:05 +02006660{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006661 u32 pixel_rate;
Ville Syrjäläceb99322017-01-20 20:22:05 +02006662
6663 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6664
6665 /*
6666 * We only use IF-ID interlacing. If we ever use
6667 * PF-ID we'll need to adjust the pixel_rate here.
6668 */
6669
6670 if (pipe_config->pch_pfit.enabled) {
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006671 u64 pipe_w, pipe_h, pfit_w, pfit_h;
6672 u32 pfit_size = pipe_config->pch_pfit.size;
Ville Syrjäläceb99322017-01-20 20:22:05 +02006673
6674 pipe_w = pipe_config->pipe_src_w;
6675 pipe_h = pipe_config->pipe_src_h;
6676
6677 pfit_w = (pfit_size >> 16) & 0xFFFF;
6678 pfit_h = pfit_size & 0xFFFF;
6679 if (pipe_w < pfit_w)
6680 pipe_w = pfit_w;
6681 if (pipe_h < pfit_h)
6682 pipe_h = pfit_h;
6683
6684 if (WARN_ON(!pfit_w || !pfit_h))
6685 return pixel_rate;
6686
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006687 pixel_rate = div_u64((u64)pixel_rate * pipe_w * pipe_h,
Ville Syrjäläceb99322017-01-20 20:22:05 +02006688 pfit_w * pfit_h);
6689 }
6690
6691 return pixel_rate;
6692}
6693
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006694static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6695{
6696 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6697
6698 if (HAS_GMCH_DISPLAY(dev_priv))
6699 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6700 crtc_state->pixel_rate =
6701 crtc_state->base.adjusted_mode.crtc_clock;
6702 else
6703 crtc_state->pixel_rate =
6704 ilk_pipe_pixel_rate(crtc_state);
6705}
6706
Daniel Vettera43f6e02013-06-07 23:10:32 +02006707static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006708 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006709{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006710 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006711 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006712 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006713 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006714
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006715 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006716 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006717
6718 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006719 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006720 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006721 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006722 if (intel_crtc_supports_double_wide(crtc) &&
6723 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006724 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006725 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006726 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006727 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006728
Ville Syrjäläf3261152016-05-24 21:34:18 +03006729 if (adjusted_mode->crtc_clock > clock_limit) {
6730 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6731 adjusted_mode->crtc_clock, clock_limit,
6732 yesno(pipe_config->double_wide));
6733 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006734 }
Chris Wilson89749352010-09-12 18:25:19 +01006735
Shashank Sharma8c79f842018-10-12 11:53:09 +05306736 if ((pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
6737 pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR444) &&
6738 pipe_config->base.ctm) {
Shashank Sharma25edf912017-07-21 20:55:07 +05306739 /*
6740 * There is only one pipe CSC unit per pipe, and we need that
6741 * for output conversion from RGB->YCBCR. So if CTM is already
6742 * applied we can't support YCBCR420 output.
6743 */
6744 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6745 return -EINVAL;
6746 }
6747
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006748 /*
6749 * Pipe horizontal size must be even in:
6750 * - DVO ganged mode
6751 * - LVDS dual channel mode
6752 * - Double wide pipe
6753 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006754 if (pipe_config->pipe_src_w & 1) {
6755 if (pipe_config->double_wide) {
6756 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6757 return -EINVAL;
6758 }
6759
6760 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6761 intel_is_dual_link_lvds(dev)) {
6762 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6763 return -EINVAL;
6764 }
6765 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006766
Damien Lespiau8693a822013-05-03 18:48:11 +01006767 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6768 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006769 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006770 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006771 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006772 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006773
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006774 intel_crtc_compute_pixel_rate(pipe_config);
6775
Daniel Vetter877d48d2013-04-19 11:24:43 +02006776 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006777 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006778
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006779 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006780}
6781
Zhenyu Wang2c072452009-06-05 15:38:42 +08006782static void
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006783intel_reduce_m_n_ratio(u32 *num, u32 *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006784{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006785 while (*num > DATA_LINK_M_N_MASK ||
6786 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006787 *num >>= 1;
6788 *den >>= 1;
6789 }
6790}
6791
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006792static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006793 u32 *ret_m, u32 *ret_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006794 bool constant_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006795{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006796 /*
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006797 * Several DP dongles in particular seem to be fussy about
6798 * too large link M/N values. Give N value as 0x8000 that
6799 * should be acceptable by specific devices. 0x8000 is the
6800 * specified fixed N value for asynchronous clock mode,
6801 * which the devices expect also in synchronous clock mode.
Jani Nikula9a86cda2017-03-27 14:33:25 +03006802 */
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006803 if (constant_n)
6804 *ret_n = 0x8000;
6805 else
6806 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
Jani Nikula9a86cda2017-03-27 14:33:25 +03006807
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006808 *ret_m = div_u64((u64)m * *ret_n, n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006809 intel_reduce_m_n_ratio(ret_m, ret_n);
6810}
6811
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006812void
Manasi Navarea4a15772018-11-28 13:36:21 -08006813intel_link_compute_m_n(u16 bits_per_pixel, int nlanes,
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006814 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006815 struct intel_link_m_n *m_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006816 bool constant_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006817{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006818 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006819
6820 compute_m_n(bits_per_pixel * pixel_clock,
6821 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006822 &m_n->gmch_m, &m_n->gmch_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006823 constant_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006824
6825 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006826 &m_n->link_m, &m_n->link_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006827 constant_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006828}
6829
Chris Wilsona7615032011-01-12 17:04:08 +00006830static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6831{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006832 if (i915_modparams.panel_use_ssc >= 0)
6833 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006834 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006835 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006836}
6837
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006838static u32 pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006839{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006840 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006841}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006842
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006843static u32 i9xx_dpll_compute_fp(struct dpll *dpll)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006844{
6845 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006846}
6847
Daniel Vetterf47709a2013-03-28 10:42:02 +01006848static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006849 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006850 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006851{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006852 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006853 u32 fp, fp2 = 0;
6854
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006855 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006856 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006857 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006858 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006859 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006860 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006861 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006862 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006863 }
6864
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006865 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006866
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006867 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006868 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006869 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006870 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006871 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006872 }
6873}
6874
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006875static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6876 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006877{
6878 u32 reg_val;
6879
6880 /*
6881 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6882 * and set it to a reasonable value instead.
6883 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006884 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006885 reg_val &= 0xffffff00;
6886 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006887 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006888
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006889 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006890 reg_val &= 0x00ffffff;
6891 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006892 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006893
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006894 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006895 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006896 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006897
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006898 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006899 reg_val &= 0x00ffffff;
6900 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006901 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006902}
6903
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006904static void intel_pch_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
6905 const struct intel_link_m_n *m_n)
Daniel Vetterb5518422013-05-03 11:49:48 +02006906{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006907 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6908 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6909 enum pipe pipe = crtc->pipe;
Daniel Vetterb5518422013-05-03 11:49:48 +02006910
Daniel Vettere3b95f12013-05-03 11:49:49 +02006911 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6912 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6913 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6914 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006915}
6916
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02006917static bool transcoder_has_m2_n2(struct drm_i915_private *dev_priv,
6918 enum transcoder transcoder)
6919{
6920 if (IS_HASWELL(dev_priv))
6921 return transcoder == TRANSCODER_EDP;
6922
6923 /*
6924 * Strictly speaking some registers are available before
6925 * gen7, but we only support DRRS on gen7+
6926 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006927 return IS_GEN(dev_priv, 7) || IS_CHERRYVIEW(dev_priv);
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02006928}
6929
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006930static void intel_cpu_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
6931 const struct intel_link_m_n *m_n,
6932 const struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006933{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006934 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006935 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006936 enum pipe pipe = crtc->pipe;
6937 enum transcoder transcoder = crtc_state->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006938
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006939 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006940 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6941 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6942 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6943 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02006944 /*
6945 * M2_N2 registers are set only if DRRS is supported
6946 * (to make sure the registers are not unnecessarily accessed).
Vandana Kannanf769cd22014-08-05 07:51:22 -07006947 */
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02006948 if (m2_n2 && crtc_state->has_drrs &&
6949 transcoder_has_m2_n2(dev_priv, transcoder)) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006950 I915_WRITE(PIPE_DATA_M2(transcoder),
6951 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6952 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6953 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6954 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6955 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006956 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006957 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6958 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6959 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6960 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006961 }
6962}
6963
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006964void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006965{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006966 const struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306967
6968 if (m_n == M1_N1) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006969 dp_m_n = &crtc_state->dp_m_n;
6970 dp_m2_n2 = &crtc_state->dp_m2_n2;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306971 } else if (m_n == M2_N2) {
6972
6973 /*
6974 * M2_N2 registers are not supported. Hence m2_n2 divider value
6975 * needs to be programmed into M1_N1.
6976 */
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006977 dp_m_n = &crtc_state->dp_m2_n2;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306978 } else {
6979 DRM_ERROR("Unsupported divider value\n");
6980 return;
6981 }
6982
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006983 if (crtc_state->has_pch_encoder)
6984 intel_pch_transcoder_set_m_n(crtc_state, &crtc_state->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006985 else
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006986 intel_cpu_transcoder_set_m_n(crtc_state, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006987}
6988
Daniel Vetter251ac862015-06-18 10:30:24 +02006989static void vlv_compute_dpll(struct intel_crtc *crtc,
6990 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006991{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006992 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006993 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006994 if (crtc->pipe != PIPE_A)
6995 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006996
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006997 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006998 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006999 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7000 DPLL_EXT_BUFFER_ENABLE_VLV;
7001
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007002 pipe_config->dpll_hw_state.dpll_md =
7003 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7004}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007005
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007006static void chv_compute_dpll(struct intel_crtc *crtc,
7007 struct intel_crtc_state *pipe_config)
7008{
7009 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007010 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007011 if (crtc->pipe != PIPE_A)
7012 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7013
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007014 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007015 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007016 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7017
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007018 pipe_config->dpll_hw_state.dpll_md =
7019 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007020}
7021
Ville Syrjäläd288f652014-10-28 13:20:22 +02007022static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007023 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007024{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007025 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007026 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007027 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007028 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007029 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007030 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007031
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007032 /* Enable Refclk */
7033 I915_WRITE(DPLL(pipe),
7034 pipe_config->dpll_hw_state.dpll &
7035 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7036
7037 /* No need to actually set up the DPLL with DSI */
7038 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7039 return;
7040
Ville Syrjäläa5805162015-05-26 20:42:30 +03007041 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007042
Ville Syrjäläd288f652014-10-28 13:20:22 +02007043 bestn = pipe_config->dpll.n;
7044 bestm1 = pipe_config->dpll.m1;
7045 bestm2 = pipe_config->dpll.m2;
7046 bestp1 = pipe_config->dpll.p1;
7047 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007048
Jesse Barnes89b667f2013-04-18 14:51:36 -07007049 /* See eDP HDMI DPIO driver vbios notes doc */
7050
7051 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007052 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007053 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007054
7055 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007056 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007057
7058 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007059 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007060 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007061 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007062
7063 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007064 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007065
7066 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007067 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7068 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7069 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007070 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007071
7072 /*
7073 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7074 * but we don't support that).
7075 * Note: don't use the DAC post divider as it seems unstable.
7076 */
7077 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007078 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007079
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007080 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007081 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007082
Jesse Barnes89b667f2013-04-18 14:51:36 -07007083 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007084 if (pipe_config->port_clock == 162000 ||
Maarten Lankhorst92d54b02018-10-11 12:04:50 +02007085 intel_crtc_has_type(pipe_config, INTEL_OUTPUT_ANALOG) ||
7086 intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007087 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007088 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007089 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007090 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007091 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007092
Ville Syrjälä37a56502016-06-22 21:57:04 +03007093 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007094 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007095 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007096 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007097 0x0df40000);
7098 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007099 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007100 0x0df70000);
7101 } else { /* HDMI or VGA */
7102 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007103 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007104 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007105 0x0df70000);
7106 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007107 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007108 0x0df40000);
7109 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007110
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007111 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007112 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Maarten Lankhorst92d54b02018-10-11 12:04:50 +02007113 if (intel_crtc_has_dp_encoder(pipe_config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007114 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007115 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007116
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007117 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007118 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007119}
7120
Ville Syrjäläd288f652014-10-28 13:20:22 +02007121static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007122 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007123{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007124 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007125 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007126 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007127 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307128 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007129 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307130 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307131 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007132
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007133 /* Enable Refclk and SSC */
7134 I915_WRITE(DPLL(pipe),
7135 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7136
7137 /* No need to actually set up the DPLL with DSI */
7138 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7139 return;
7140
Ville Syrjäläd288f652014-10-28 13:20:22 +02007141 bestn = pipe_config->dpll.n;
7142 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7143 bestm1 = pipe_config->dpll.m1;
7144 bestm2 = pipe_config->dpll.m2 >> 22;
7145 bestp1 = pipe_config->dpll.p1;
7146 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307147 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307148 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307149 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007150
Ville Syrjäläa5805162015-05-26 20:42:30 +03007151 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007152
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007153 /* p1 and p2 divider */
7154 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7155 5 << DPIO_CHV_S1_DIV_SHIFT |
7156 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7157 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7158 1 << DPIO_CHV_K_DIV_SHIFT);
7159
7160 /* Feedback post-divider - m2 */
7161 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7162
7163 /* Feedback refclk divider - n and m1 */
7164 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7165 DPIO_CHV_M1_DIV_BY_2 |
7166 1 << DPIO_CHV_N_DIV_SHIFT);
7167
7168 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007169 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007170
7171 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307172 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7173 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7174 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7175 if (bestm2_frac)
7176 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7177 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007178
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307179 /* Program digital lock detect threshold */
7180 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7181 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7182 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7183 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7184 if (!bestm2_frac)
7185 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7186 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7187
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007188 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307189 if (vco == 5400000) {
7190 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7191 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7192 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7193 tribuf_calcntr = 0x9;
7194 } else if (vco <= 6200000) {
7195 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7196 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7197 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7198 tribuf_calcntr = 0x9;
7199 } else if (vco <= 6480000) {
7200 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7201 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7202 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7203 tribuf_calcntr = 0x8;
7204 } else {
7205 /* Not supported. Apply the same limits as in the max case */
7206 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7207 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7208 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7209 tribuf_calcntr = 0;
7210 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007211 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7212
Ville Syrjälä968040b2015-03-11 22:52:08 +02007213 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307214 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7215 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7216 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7217
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007218 /* AFC Recal */
7219 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7220 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7221 DPIO_AFC_RECAL);
7222
Ville Syrjäläa5805162015-05-26 20:42:30 +03007223 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007224}
7225
Ville Syrjäläd288f652014-10-28 13:20:22 +02007226/**
7227 * vlv_force_pll_on - forcibly enable just the PLL
7228 * @dev_priv: i915 private structure
7229 * @pipe: pipe PLL to enable
7230 * @dpll: PLL configuration
7231 *
7232 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7233 * in cases where we need the PLL enabled even when @pipe is not going to
7234 * be enabled.
7235 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007236int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007237 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007238{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007239 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007240 struct intel_crtc_state *pipe_config;
7241
7242 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7243 if (!pipe_config)
7244 return -ENOMEM;
7245
7246 pipe_config->base.crtc = &crtc->base;
7247 pipe_config->pixel_multiplier = 1;
7248 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007249
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007250 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007251 chv_compute_dpll(crtc, pipe_config);
7252 chv_prepare_pll(crtc, pipe_config);
7253 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007254 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007255 vlv_compute_dpll(crtc, pipe_config);
7256 vlv_prepare_pll(crtc, pipe_config);
7257 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007258 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007259
7260 kfree(pipe_config);
7261
7262 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007263}
7264
7265/**
7266 * vlv_force_pll_off - forcibly disable just the PLL
7267 * @dev_priv: i915 private structure
7268 * @pipe: pipe PLL to disable
7269 *
7270 * Disable the PLL for @pipe. To be used in cases where we need
7271 * the PLL enabled even when @pipe is not going to be enabled.
7272 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007273void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007274{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007275 if (IS_CHERRYVIEW(dev_priv))
7276 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007277 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007278 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007279}
7280
Daniel Vetter251ac862015-06-18 10:30:24 +02007281static void i9xx_compute_dpll(struct intel_crtc *crtc,
7282 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007283 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007284{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007285 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007286 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007287 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007288
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007289 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307290
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007291 dpll = DPLL_VGA_MODE_DIS;
7292
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007293 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007294 dpll |= DPLLB_MODE_LVDS;
7295 else
7296 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007297
Jani Nikula73f67aa2016-12-07 22:48:09 +02007298 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7299 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007300 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007301 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007302 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007303
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007304 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7305 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007306 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007307
Ville Syrjälä37a56502016-06-22 21:57:04 +03007308 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007309 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007310
7311 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007312 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007313 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7314 else {
7315 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007316 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007317 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7318 }
7319 switch (clock->p2) {
7320 case 5:
7321 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7322 break;
7323 case 7:
7324 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7325 break;
7326 case 10:
7327 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7328 break;
7329 case 14:
7330 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7331 break;
7332 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007333 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007334 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7335
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007336 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007337 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007338 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007339 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007340 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7341 else
7342 dpll |= PLL_REF_INPUT_DREFCLK;
7343
7344 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007345 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007346
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007347 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007348 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007349 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007350 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007351 }
7352}
7353
Daniel Vetter251ac862015-06-18 10:30:24 +02007354static void i8xx_compute_dpll(struct intel_crtc *crtc,
7355 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007356 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007357{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007358 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007359 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007360 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007361 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007362
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007363 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307364
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007365 dpll = DPLL_VGA_MODE_DIS;
7366
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007367 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007368 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7369 } else {
7370 if (clock->p1 == 2)
7371 dpll |= PLL_P1_DIVIDE_BY_TWO;
7372 else
7373 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7374 if (clock->p2 == 4)
7375 dpll |= PLL_P2_DIVIDE_BY_4;
7376 }
7377
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007378 if (!IS_I830(dev_priv) &&
7379 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007380 dpll |= DPLL_DVO_2X_MODE;
7381
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007382 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007383 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007384 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7385 else
7386 dpll |= PLL_REF_INPUT_DREFCLK;
7387
7388 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007389 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007390}
7391
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007392static void intel_set_pipe_timings(const struct intel_crtc_state *crtc_state)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007393{
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007394 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7395 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7396 enum pipe pipe = crtc->pipe;
7397 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
7398 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02007399 u32 crtc_vtotal, crtc_vblank_end;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007400 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007401
7402 /* We need to be careful not to changed the adjusted mode, for otherwise
7403 * the hw state checker will get angry at the mismatch. */
7404 crtc_vtotal = adjusted_mode->crtc_vtotal;
7405 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007406
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007407 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007408 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007409 crtc_vtotal -= 1;
7410 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007411
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007412 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007413 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7414 else
7415 vsyncshift = adjusted_mode->crtc_hsync_start -
7416 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007417 if (vsyncshift < 0)
7418 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007419 }
7420
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007421 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007422 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007423
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007424 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007425 (adjusted_mode->crtc_hdisplay - 1) |
7426 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007427 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007428 (adjusted_mode->crtc_hblank_start - 1) |
7429 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007430 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007431 (adjusted_mode->crtc_hsync_start - 1) |
7432 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7433
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007434 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007435 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007436 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007437 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007438 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007439 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007440 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007441 (adjusted_mode->crtc_vsync_start - 1) |
7442 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7443
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007444 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7445 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7446 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7447 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007448 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007449 (pipe == PIPE_B || pipe == PIPE_C))
7450 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7451
Jani Nikulabc58be62016-03-18 17:05:39 +02007452}
7453
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007454static void intel_set_pipe_src_size(const struct intel_crtc_state *crtc_state)
Jani Nikulabc58be62016-03-18 17:05:39 +02007455{
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007456 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7457 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7458 enum pipe pipe = crtc->pipe;
Jani Nikulabc58be62016-03-18 17:05:39 +02007459
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007460 /* pipesrc controls the size that is scaled from, which should
7461 * always be the user's requested size.
7462 */
7463 I915_WRITE(PIPESRC(pipe),
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007464 ((crtc_state->pipe_src_w - 1) << 16) |
7465 (crtc_state->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007466}
7467
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007468static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007469 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007470{
7471 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007472 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007473 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02007474 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007475
7476 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007477 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7478 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007479 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007480 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7481 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007482 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007483 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7484 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007485
7486 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007487 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7488 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007489 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007490 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7491 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007492 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007493 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7494 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007495
7496 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007497 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7498 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7499 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007500 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007501}
7502
7503static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7504 struct intel_crtc_state *pipe_config)
7505{
7506 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007507 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007508 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007509
7510 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007511 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7512 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7513
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007514 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7515 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007516}
7517
Daniel Vetterf6a83282014-02-11 15:28:57 -08007518void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007519 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007520{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007521 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7522 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7523 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7524 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007525
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007526 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7527 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7528 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7529 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007530
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007531 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007532 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007533
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007534 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007535
7536 mode->hsync = drm_mode_hsync(mode);
7537 mode->vrefresh = drm_mode_vrefresh(mode);
7538 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007539}
7540
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007541static void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state)
Daniel Vetter84b046f2013-02-19 18:48:54 +01007542{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007543 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7544 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikulaba3f4d02019-01-18 14:01:23 +02007545 u32 pipeconf;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007546
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007547 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007548
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007549 /* we keep both pipes enabled on 830 */
7550 if (IS_I830(dev_priv))
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007551 pipeconf |= I915_READ(PIPECONF(crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007552
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007553 if (crtc_state->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007554 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007555
Daniel Vetterff9ce462013-04-24 14:57:17 +02007556 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007557 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7558 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007559 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007560 if (crtc_state->dither && crtc_state->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007561 pipeconf |= PIPECONF_DITHER_EN |
7562 PIPECONF_DITHER_TYPE_SP;
7563
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007564 switch (crtc_state->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007565 case 18:
7566 pipeconf |= PIPECONF_6BPC;
7567 break;
7568 case 24:
7569 pipeconf |= PIPECONF_8BPC;
7570 break;
7571 case 30:
7572 pipeconf |= PIPECONF_10BPC;
7573 break;
7574 default:
7575 /* Case prevented by intel_choose_pipe_bpp_dither. */
7576 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007577 }
7578 }
7579
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007580 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007581 if (INTEL_GEN(dev_priv) < 4 ||
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007582 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007583 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7584 else
7585 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7586 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007587 pipeconf |= PIPECONF_PROGRESSIVE;
7588
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007589 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007590 crtc_state->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007591 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007592
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007593 I915_WRITE(PIPECONF(crtc->pipe), pipeconf);
7594 POSTING_READ(PIPECONF(crtc->pipe));
Daniel Vetter84b046f2013-02-19 18:48:54 +01007595}
7596
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007597static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7598 struct intel_crtc_state *crtc_state)
7599{
7600 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007601 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007602 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007603 int refclk = 48000;
7604
7605 memset(&crtc_state->dpll_hw_state, 0,
7606 sizeof(crtc_state->dpll_hw_state));
7607
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007608 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007609 if (intel_panel_use_ssc(dev_priv)) {
7610 refclk = dev_priv->vbt.lvds_ssc_freq;
7611 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7612 }
7613
7614 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007615 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007616 limit = &intel_limits_i8xx_dvo;
7617 } else {
7618 limit = &intel_limits_i8xx_dac;
7619 }
7620
7621 if (!crtc_state->clock_set &&
7622 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7623 refclk, NULL, &crtc_state->dpll)) {
7624 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7625 return -EINVAL;
7626 }
7627
7628 i8xx_compute_dpll(crtc, crtc_state, NULL);
7629
7630 return 0;
7631}
7632
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007633static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7634 struct intel_crtc_state *crtc_state)
7635{
7636 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007637 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007638 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007639 int refclk = 96000;
7640
7641 memset(&crtc_state->dpll_hw_state, 0,
7642 sizeof(crtc_state->dpll_hw_state));
7643
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007644 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007645 if (intel_panel_use_ssc(dev_priv)) {
7646 refclk = dev_priv->vbt.lvds_ssc_freq;
7647 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7648 }
7649
7650 if (intel_is_dual_link_lvds(dev))
7651 limit = &intel_limits_g4x_dual_channel_lvds;
7652 else
7653 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007654 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7655 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007656 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007657 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007658 limit = &intel_limits_g4x_sdvo;
7659 } else {
7660 /* The option is for other outputs */
7661 limit = &intel_limits_i9xx_sdvo;
7662 }
7663
7664 if (!crtc_state->clock_set &&
7665 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7666 refclk, NULL, &crtc_state->dpll)) {
7667 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7668 return -EINVAL;
7669 }
7670
7671 i9xx_compute_dpll(crtc, crtc_state, NULL);
7672
7673 return 0;
7674}
7675
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007676static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7677 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007678{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007679 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007680 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007681 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007682 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007683
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007684 memset(&crtc_state->dpll_hw_state, 0,
7685 sizeof(crtc_state->dpll_hw_state));
7686
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007687 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007688 if (intel_panel_use_ssc(dev_priv)) {
7689 refclk = dev_priv->vbt.lvds_ssc_freq;
7690 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7691 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007692
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007693 limit = &intel_limits_pineview_lvds;
7694 } else {
7695 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007696 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007697
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007698 if (!crtc_state->clock_set &&
7699 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7700 refclk, NULL, &crtc_state->dpll)) {
7701 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7702 return -EINVAL;
7703 }
7704
7705 i9xx_compute_dpll(crtc, crtc_state, NULL);
7706
7707 return 0;
7708}
7709
7710static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7711 struct intel_crtc_state *crtc_state)
7712{
7713 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007714 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007715 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007716 int refclk = 96000;
7717
7718 memset(&crtc_state->dpll_hw_state, 0,
7719 sizeof(crtc_state->dpll_hw_state));
7720
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007721 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007722 if (intel_panel_use_ssc(dev_priv)) {
7723 refclk = dev_priv->vbt.lvds_ssc_freq;
7724 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007725 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007726
7727 limit = &intel_limits_i9xx_lvds;
7728 } else {
7729 limit = &intel_limits_i9xx_sdvo;
7730 }
7731
7732 if (!crtc_state->clock_set &&
7733 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7734 refclk, NULL, &crtc_state->dpll)) {
7735 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7736 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007737 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007738
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007739 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007740
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007741 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007742}
7743
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007744static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7745 struct intel_crtc_state *crtc_state)
7746{
7747 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007748 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007749
7750 memset(&crtc_state->dpll_hw_state, 0,
7751 sizeof(crtc_state->dpll_hw_state));
7752
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007753 if (!crtc_state->clock_set &&
7754 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7755 refclk, NULL, &crtc_state->dpll)) {
7756 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7757 return -EINVAL;
7758 }
7759
7760 chv_compute_dpll(crtc, crtc_state);
7761
7762 return 0;
7763}
7764
7765static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7766 struct intel_crtc_state *crtc_state)
7767{
7768 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007769 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007770
7771 memset(&crtc_state->dpll_hw_state, 0,
7772 sizeof(crtc_state->dpll_hw_state));
7773
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007774 if (!crtc_state->clock_set &&
7775 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7776 refclk, NULL, &crtc_state->dpll)) {
7777 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7778 return -EINVAL;
7779 }
7780
7781 vlv_compute_dpll(crtc, crtc_state);
7782
7783 return 0;
7784}
7785
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007786static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007787 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007788{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007789 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikulaba3f4d02019-01-18 14:01:23 +02007790 u32 tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007791
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007792 if (INTEL_GEN(dev_priv) <= 3 &&
7793 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007794 return;
7795
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007796 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007797 if (!(tmp & PFIT_ENABLE))
7798 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007799
Daniel Vetter06922822013-07-11 13:35:40 +02007800 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007801 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007802 if (crtc->pipe != PIPE_B)
7803 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007804 } else {
7805 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7806 return;
7807 }
7808
Daniel Vetter06922822013-07-11 13:35:40 +02007809 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007810 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007811}
7812
Jesse Barnesacbec812013-09-20 11:29:32 -07007813static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007814 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007815{
7816 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007817 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007818 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007819 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007820 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007821 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007822
Ville Syrjäläb5219732016-03-15 16:40:01 +02007823 /* In case of DSI, DPLL will not be used */
7824 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307825 return;
7826
Ville Syrjäläa5805162015-05-26 20:42:30 +03007827 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007828 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007829 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007830
7831 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7832 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7833 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7834 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7835 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7836
Imre Deakdccbea32015-06-22 23:35:51 +03007837 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007838}
7839
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007840static void
7841i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7842 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007843{
7844 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007845 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007846 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7847 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007848 enum pipe pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007849 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007850 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007851 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007852 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007853 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007854
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007855 if (!plane->get_hw_state(plane, &pipe))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007856 return;
7857
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007858 WARN_ON(pipe != crtc->pipe);
7859
Damien Lespiaud9806c92015-01-21 14:07:19 +00007860 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007861 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007862 DRM_DEBUG_KMS("failed to alloc fb\n");
7863 return;
7864 }
7865
Damien Lespiau1b842c82015-01-21 13:50:54 +00007866 fb = &intel_fb->base;
7867
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007868 fb->dev = dev;
7869
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007870 val = I915_READ(DSPCNTR(i9xx_plane));
7871
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007872 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007873 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007874 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007875 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007876 }
Ville Syrjäläf43348a2018-11-20 15:54:50 +02007877
7878 if (val & DISPPLANE_ROTATE_180)
7879 plane_config->rotation = DRM_MODE_ROTATE_180;
Daniel Vetter18c52472015-02-10 17:16:09 +00007880 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007881
Ville Syrjäläf43348a2018-11-20 15:54:50 +02007882 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B &&
7883 val & DISPPLANE_MIRROR)
7884 plane_config->rotation |= DRM_MODE_REFLECT_X;
7885
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007886 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007887 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007888 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007889
Ville Syrjälä81894b22017-11-17 21:19:13 +02007890 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7891 offset = I915_READ(DSPOFFSET(i9xx_plane));
7892 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7893 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007894 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007895 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007896 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007897 offset = I915_READ(DSPLINOFF(i9xx_plane));
7898 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007899 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007900 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007901 }
7902 plane_config->base = base;
7903
7904 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007905 fb->width = ((val >> 16) & 0xfff) + 1;
7906 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007907
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007908 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007909 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007910
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007911 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007912
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007913 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007914
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007915 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7916 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007917 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007918 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007919
Damien Lespiau2d140302015-02-05 17:22:18 +00007920 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007921}
7922
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007923static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007924 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007925{
7926 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007927 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007928 int pipe = pipe_config->cpu_transcoder;
7929 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007930 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007931 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007932 int refclk = 100000;
7933
Ville Syrjäläb5219732016-03-15 16:40:01 +02007934 /* In case of DSI, DPLL will not be used */
7935 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7936 return;
7937
Ville Syrjäläa5805162015-05-26 20:42:30 +03007938 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007939 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7940 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7941 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7942 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007943 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007944 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007945
7946 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007947 clock.m2 = (pll_dw0 & 0xff) << 22;
7948 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7949 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007950 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7951 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7952 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7953
Imre Deakdccbea32015-06-22 23:35:51 +03007954 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007955}
7956
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05307957static void intel_get_crtc_ycbcr_config(struct intel_crtc *crtc,
7958 struct intel_crtc_state *pipe_config)
7959{
7960 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7961 enum intel_output_format output = INTEL_OUTPUT_FORMAT_RGB;
7962
Shashank Sharma668b6c12018-10-12 11:53:14 +05307963 pipe_config->lspcon_downsampling = false;
7964
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05307965 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
7966 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
7967
7968 if (tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV) {
7969 bool ycbcr420_enabled = tmp & PIPEMISC_YUV420_ENABLE;
7970 bool blend = tmp & PIPEMISC_YUV420_MODE_FULL_BLEND;
7971
7972 if (ycbcr420_enabled) {
7973 /* We support 4:2:0 in full blend mode only */
7974 if (!blend)
7975 output = INTEL_OUTPUT_FORMAT_INVALID;
7976 else if (!(IS_GEMINILAKE(dev_priv) ||
7977 INTEL_GEN(dev_priv) >= 10))
7978 output = INTEL_OUTPUT_FORMAT_INVALID;
7979 else
7980 output = INTEL_OUTPUT_FORMAT_YCBCR420;
Shashank Sharma8c79f842018-10-12 11:53:09 +05307981 } else {
Shashank Sharma668b6c12018-10-12 11:53:14 +05307982 /*
7983 * Currently there is no interface defined to
7984 * check user preference between RGB/YCBCR444
7985 * or YCBCR420. So the only possible case for
7986 * YCBCR444 usage is driving YCBCR420 output
7987 * with LSPCON, when pipe is configured for
7988 * YCBCR444 output and LSPCON takes care of
7989 * downsampling it.
7990 */
7991 pipe_config->lspcon_downsampling = true;
Shashank Sharma8c79f842018-10-12 11:53:09 +05307992 output = INTEL_OUTPUT_FORMAT_YCBCR444;
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05307993 }
7994 }
7995 }
7996
7997 pipe_config->output_format = output;
7998}
7999
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008000static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008001 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008002{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008003 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008004 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00008005 intel_wakeref_t wakeref;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008006 u32 tmp;
Imre Deak17290502016-02-12 18:55:11 +02008007 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008008
Imre Deak17290502016-02-12 18:55:11 +02008009 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00008010 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
8011 if (!wakeref)
Imre Deakb5482bd2014-03-05 16:20:55 +02008012 return false;
8013
Shashank Sharmad9facae2018-10-12 11:53:07 +05308014 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
Daniel Vettere143a212013-07-04 12:01:15 +02008015 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008016 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008017
Imre Deak17290502016-02-12 18:55:11 +02008018 ret = false;
8019
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008020 tmp = I915_READ(PIPECONF(crtc->pipe));
8021 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008022 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008023
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008024 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8025 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008026 switch (tmp & PIPECONF_BPC_MASK) {
8027 case PIPECONF_6BPC:
8028 pipe_config->pipe_bpp = 18;
8029 break;
8030 case PIPECONF_8BPC:
8031 pipe_config->pipe_bpp = 24;
8032 break;
8033 case PIPECONF_10BPC:
8034 pipe_config->pipe_bpp = 30;
8035 break;
8036 default:
8037 break;
8038 }
8039 }
8040
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008041 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008042 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008043 pipe_config->limited_color_range = true;
8044
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008045 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008046 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8047
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008048 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008049 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008050
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008051 i9xx_get_pfit_config(crtc, pipe_config);
8052
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008053 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008054 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008055 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008056 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8057 else
8058 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008059 pipe_config->pixel_multiplier =
8060 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8061 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008062 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008063 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02008064 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008065 tmp = I915_READ(DPLL(crtc->pipe));
8066 pipe_config->pixel_multiplier =
8067 ((tmp & SDVO_MULTIPLIER_MASK)
8068 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8069 } else {
8070 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8071 * port and will be fixed up in the encoder->get_config
8072 * function. */
8073 pipe_config->pixel_multiplier = 1;
8074 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008075 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008076 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008077 /*
8078 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8079 * on 830. Filter it out here so that we don't
8080 * report errors due to that.
8081 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008082 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008083 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8084
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008085 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8086 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008087 } else {
8088 /* Mask out read-only status bits. */
8089 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8090 DPLL_PORTC_READY_MASK |
8091 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008092 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008093
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008094 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008095 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008096 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008097 vlv_crtc_clock_get(crtc, pipe_config);
8098 else
8099 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008100
Ville Syrjälä0f646142015-08-26 19:39:18 +03008101 /*
8102 * Normally the dotclock is filled in by the encoder .get_config()
8103 * but in case the pipe is enabled w/o any ports we need a sane
8104 * default.
8105 */
8106 pipe_config->base.adjusted_mode.crtc_clock =
8107 pipe_config->port_clock / pipe_config->pixel_multiplier;
8108
Imre Deak17290502016-02-12 18:55:11 +02008109 ret = true;
8110
8111out:
Chris Wilson0e6e0be2019-01-14 14:21:24 +00008112 intel_display_power_put(dev_priv, power_domain, wakeref);
Imre Deak17290502016-02-12 18:55:11 +02008113
8114 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008115}
8116
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008117static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008118{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008119 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008120 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008121 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008122 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008123 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008124 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008125 bool has_ck505 = false;
8126 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008127 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008128
8129 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008130 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008131 switch (encoder->type) {
8132 case INTEL_OUTPUT_LVDS:
8133 has_panel = true;
8134 has_lvds = true;
8135 break;
8136 case INTEL_OUTPUT_EDP:
8137 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02008138 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008139 has_cpu_edp = true;
8140 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008141 default:
8142 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008143 }
8144 }
8145
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008146 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008147 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008148 can_ssc = has_ck505;
8149 } else {
8150 has_ck505 = false;
8151 can_ssc = true;
8152 }
8153
Lyude1c1a24d2016-06-14 11:04:09 -04008154 /* Check if any DPLLs are using the SSC source */
8155 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8156 u32 temp = I915_READ(PCH_DPLL(i));
8157
8158 if (!(temp & DPLL_VCO_ENABLE))
8159 continue;
8160
8161 if ((temp & PLL_REF_INPUT_MASK) ==
8162 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8163 using_ssc_source = true;
8164 break;
8165 }
8166 }
8167
8168 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8169 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008170
8171 /* Ironlake: try to setup display ref clock before DPLL
8172 * enabling. This is only under driver's control after
8173 * PCH B stepping, previous chipset stepping should be
8174 * ignoring this setting.
8175 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008176 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008177
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008178 /* As we must carefully and slowly disable/enable each source in turn,
8179 * compute the final state we want first and check if we need to
8180 * make any changes at all.
8181 */
8182 final = val;
8183 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008184 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008185 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008186 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008187 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8188
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008189 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008190 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008191 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008192
Keith Packard199e5d72011-09-22 12:01:57 -07008193 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008194 final |= DREF_SSC_SOURCE_ENABLE;
8195
8196 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8197 final |= DREF_SSC1_ENABLE;
8198
8199 if (has_cpu_edp) {
8200 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8201 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8202 else
8203 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8204 } else
8205 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008206 } else if (using_ssc_source) {
8207 final |= DREF_SSC_SOURCE_ENABLE;
8208 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008209 }
8210
8211 if (final == val)
8212 return;
8213
8214 /* Always enable nonspread source */
8215 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8216
8217 if (has_ck505)
8218 val |= DREF_NONSPREAD_CK505_ENABLE;
8219 else
8220 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8221
8222 if (has_panel) {
8223 val &= ~DREF_SSC_SOURCE_MASK;
8224 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008225
Keith Packard199e5d72011-09-22 12:01:57 -07008226 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008227 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008228 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008229 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008230 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008231 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008232
8233 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008234 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008235 POSTING_READ(PCH_DREF_CONTROL);
8236 udelay(200);
8237
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008238 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008239
8240 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008241 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008242 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008243 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008244 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008245 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008246 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008247 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008248 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008249
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008250 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008251 POSTING_READ(PCH_DREF_CONTROL);
8252 udelay(200);
8253 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008254 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008255
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008256 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008257
8258 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008260
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008262 POSTING_READ(PCH_DREF_CONTROL);
8263 udelay(200);
8264
Lyude1c1a24d2016-06-14 11:04:09 -04008265 if (!using_ssc_source) {
8266 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008267
Lyude1c1a24d2016-06-14 11:04:09 -04008268 /* Turn off the SSC source */
8269 val &= ~DREF_SSC_SOURCE_MASK;
8270 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008271
Lyude1c1a24d2016-06-14 11:04:09 -04008272 /* Turn off SSC1 */
8273 val &= ~DREF_SSC1_ENABLE;
8274
8275 I915_WRITE(PCH_DREF_CONTROL, val);
8276 POSTING_READ(PCH_DREF_CONTROL);
8277 udelay(200);
8278 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008279 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008280
8281 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008282}
8283
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008284static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008285{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008286 u32 tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008287
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008288 tmp = I915_READ(SOUTH_CHICKEN2);
8289 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8290 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008291
Imre Deakcf3598c2016-06-28 13:37:31 +03008292 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8293 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008294 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008295
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008296 tmp = I915_READ(SOUTH_CHICKEN2);
8297 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8298 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008299
Imre Deakcf3598c2016-06-28 13:37:31 +03008300 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8301 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008302 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008303}
8304
8305/* WaMPhyProgramming:hsw */
8306static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8307{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008308 u32 tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008309
8310 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8311 tmp &= ~(0xFF << 24);
8312 tmp |= (0x12 << 24);
8313 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8314
Paulo Zanonidde86e22012-12-01 12:04:25 -02008315 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8316 tmp |= (1 << 11);
8317 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8318
8319 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8320 tmp |= (1 << 11);
8321 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8322
Paulo Zanonidde86e22012-12-01 12:04:25 -02008323 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8324 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8325 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8326
8327 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8328 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8329 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8330
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008331 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8332 tmp &= ~(7 << 13);
8333 tmp |= (5 << 13);
8334 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008335
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008336 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8337 tmp &= ~(7 << 13);
8338 tmp |= (5 << 13);
8339 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008340
8341 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8342 tmp &= ~0xFF;
8343 tmp |= 0x1C;
8344 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8345
8346 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8347 tmp &= ~0xFF;
8348 tmp |= 0x1C;
8349 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8350
8351 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8352 tmp &= ~(0xFF << 16);
8353 tmp |= (0x1C << 16);
8354 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8355
8356 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8357 tmp &= ~(0xFF << 16);
8358 tmp |= (0x1C << 16);
8359 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8360
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008361 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8362 tmp |= (1 << 27);
8363 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008364
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008365 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8366 tmp |= (1 << 27);
8367 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008368
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008369 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8370 tmp &= ~(0xF << 28);
8371 tmp |= (4 << 28);
8372 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008373
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008374 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8375 tmp &= ~(0xF << 28);
8376 tmp |= (4 << 28);
8377 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008378}
8379
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008380/* Implements 3 different sequences from BSpec chapter "Display iCLK
8381 * Programming" based on the parameters passed:
8382 * - Sequence to enable CLKOUT_DP
8383 * - Sequence to enable CLKOUT_DP without spread
8384 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8385 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008386static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8387 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008388{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008389 u32 reg, tmp;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008390
8391 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8392 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008393 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8394 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008395 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008396
Ville Syrjäläa5805162015-05-26 20:42:30 +03008397 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008398
8399 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8400 tmp &= ~SBI_SSCCTL_DISABLE;
8401 tmp |= SBI_SSCCTL_PATHALT;
8402 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8403
8404 udelay(24);
8405
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008406 if (with_spread) {
8407 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8408 tmp &= ~SBI_SSCCTL_PATHALT;
8409 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008410
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008411 if (with_fdi) {
8412 lpt_reset_fdi_mphy(dev_priv);
8413 lpt_program_fdi_mphy(dev_priv);
8414 }
8415 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008416
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008417 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008418 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8419 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8420 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008421
Ville Syrjäläa5805162015-05-26 20:42:30 +03008422 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008423}
8424
Paulo Zanoni47701c32013-07-23 11:19:25 -03008425/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008426static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008427{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008428 u32 reg, tmp;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008429
Ville Syrjäläa5805162015-05-26 20:42:30 +03008430 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008431
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008432 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008433 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8434 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8435 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8436
8437 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8438 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8439 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8440 tmp |= SBI_SSCCTL_PATHALT;
8441 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8442 udelay(32);
8443 }
8444 tmp |= SBI_SSCCTL_DISABLE;
8445 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8446 }
8447
Ville Syrjäläa5805162015-05-26 20:42:30 +03008448 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008449}
8450
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008451#define BEND_IDX(steps) ((50 + (steps)) / 5)
8452
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008453static const u16 sscdivintphase[] = {
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008454 [BEND_IDX( 50)] = 0x3B23,
8455 [BEND_IDX( 45)] = 0x3B23,
8456 [BEND_IDX( 40)] = 0x3C23,
8457 [BEND_IDX( 35)] = 0x3C23,
8458 [BEND_IDX( 30)] = 0x3D23,
8459 [BEND_IDX( 25)] = 0x3D23,
8460 [BEND_IDX( 20)] = 0x3E23,
8461 [BEND_IDX( 15)] = 0x3E23,
8462 [BEND_IDX( 10)] = 0x3F23,
8463 [BEND_IDX( 5)] = 0x3F23,
8464 [BEND_IDX( 0)] = 0x0025,
8465 [BEND_IDX( -5)] = 0x0025,
8466 [BEND_IDX(-10)] = 0x0125,
8467 [BEND_IDX(-15)] = 0x0125,
8468 [BEND_IDX(-20)] = 0x0225,
8469 [BEND_IDX(-25)] = 0x0225,
8470 [BEND_IDX(-30)] = 0x0325,
8471 [BEND_IDX(-35)] = 0x0325,
8472 [BEND_IDX(-40)] = 0x0425,
8473 [BEND_IDX(-45)] = 0x0425,
8474 [BEND_IDX(-50)] = 0x0525,
8475};
8476
8477/*
8478 * Bend CLKOUT_DP
8479 * steps -50 to 50 inclusive, in steps of 5
8480 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8481 * change in clock period = -(steps / 10) * 5.787 ps
8482 */
8483static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8484{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008485 u32 tmp;
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008486 int idx = BEND_IDX(steps);
8487
8488 if (WARN_ON(steps % 5 != 0))
8489 return;
8490
8491 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8492 return;
8493
8494 mutex_lock(&dev_priv->sb_lock);
8495
8496 if (steps % 10 != 0)
8497 tmp = 0xAAAAAAAB;
8498 else
8499 tmp = 0x00000000;
8500 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8501
8502 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8503 tmp &= 0xffff0000;
8504 tmp |= sscdivintphase[idx];
8505 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8506
8507 mutex_unlock(&dev_priv->sb_lock);
8508}
8509
8510#undef BEND_IDX
8511
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008512static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008513{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008514 struct intel_encoder *encoder;
8515 bool has_vga = false;
8516
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008517 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008518 switch (encoder->type) {
8519 case INTEL_OUTPUT_ANALOG:
8520 has_vga = true;
8521 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008522 default:
8523 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008524 }
8525 }
8526
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008527 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008528 lpt_bend_clkout_dp(dev_priv, 0);
8529 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008530 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008531 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008532 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008533}
8534
Paulo Zanonidde86e22012-12-01 12:04:25 -02008535/*
8536 * Initialize reference clocks when the driver loads
8537 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008538void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008539{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008540 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008541 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008542 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008543 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008544}
8545
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008546static void ironlake_set_pipeconf(const struct intel_crtc_state *crtc_state)
Paulo Zanonic8203562012-09-12 10:06:29 -03008547{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008548 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
8549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8550 enum pipe pipe = crtc->pipe;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008551 u32 val;
Paulo Zanonic8203562012-09-12 10:06:29 -03008552
Daniel Vetter78114072013-06-13 00:54:57 +02008553 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008554
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008555 switch (crtc_state->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008556 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008557 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008558 break;
8559 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008560 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008561 break;
8562 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008563 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008564 break;
8565 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008566 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008567 break;
8568 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008569 /* Case prevented by intel_choose_pipe_bpp_dither. */
8570 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008571 }
8572
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008573 if (crtc_state->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008574 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8575
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008576 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008577 val |= PIPECONF_INTERLACED_ILK;
8578 else
8579 val |= PIPECONF_PROGRESSIVE;
8580
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008581 if (crtc_state->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008582 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008583
Paulo Zanonic8203562012-09-12 10:06:29 -03008584 I915_WRITE(PIPECONF(pipe), val);
8585 POSTING_READ(PIPECONF(pipe));
8586}
8587
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008588static void haswell_set_pipeconf(const struct intel_crtc_state *crtc_state)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008589{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008590 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
8591 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8592 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008593 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008594
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008595 if (IS_HASWELL(dev_priv) && crtc_state->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008596 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8597
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008598 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008599 val |= PIPECONF_INTERLACED_ILK;
8600 else
8601 val |= PIPECONF_PROGRESSIVE;
8602
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008603 I915_WRITE(PIPECONF(cpu_transcoder), val);
8604 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008605}
8606
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008607static void haswell_set_pipemisc(const struct intel_crtc_state *crtc_state)
Jani Nikula391bf042016-03-18 17:05:40 +02008608{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
8610 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008611
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008612 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008613 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008614
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008615 switch (crtc_state->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008616 case 18:
8617 val |= PIPEMISC_DITHER_6_BPC;
8618 break;
8619 case 24:
8620 val |= PIPEMISC_DITHER_8_BPC;
8621 break;
8622 case 30:
8623 val |= PIPEMISC_DITHER_10_BPC;
8624 break;
8625 case 36:
8626 val |= PIPEMISC_DITHER_12_BPC;
8627 break;
8628 default:
8629 /* Case prevented by pipe_config_set_bpp. */
8630 BUG();
8631 }
8632
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008633 if (crtc_state->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008634 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8635
Shashank Sharma8c79f842018-10-12 11:53:09 +05308636 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
8637 crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308638 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV;
Shashank Sharma8c79f842018-10-12 11:53:09 +05308639
8640 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308641 val |= PIPEMISC_YUV420_ENABLE |
Shashank Sharmab22ca992017-07-24 19:19:32 +05308642 PIPEMISC_YUV420_MODE_FULL_BLEND;
Shashank Sharmab22ca992017-07-24 19:19:32 +05308643
Jani Nikula391bf042016-03-18 17:05:40 +02008644 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008645 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008646}
8647
Paulo Zanonid4b19312012-11-29 11:29:32 -02008648int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8649{
8650 /*
8651 * Account for spread spectrum to avoid
8652 * oversubscribing the link. Max center spread
8653 * is 2.5%; use 5% for safety's sake.
8654 */
8655 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008656 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008657}
8658
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008659static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008660{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008661 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008662}
8663
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008664static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8665 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008666 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008667{
8668 struct drm_crtc *crtc = &intel_crtc->base;
8669 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008670 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008671 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008672 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008673
Chris Wilsonc1858122010-12-03 21:35:48 +00008674 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008675 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008676 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008677 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008678 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008679 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008680 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008681 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008682 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008683
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008684 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008685
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008686 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8687 fp |= FP_CB_TUNE;
8688
8689 if (reduced_clock) {
8690 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8691
8692 if (reduced_clock->m < factor * reduced_clock->n)
8693 fp2 |= FP_CB_TUNE;
8694 } else {
8695 fp2 = fp;
8696 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008697
Chris Wilson5eddb702010-09-11 13:48:45 +01008698 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008699
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008700 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008701 dpll |= DPLLB_MODE_LVDS;
8702 else
8703 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008704
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008705 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008706 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008707
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008708 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8709 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008710 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008711
Ville Syrjälä37a56502016-06-22 21:57:04 +03008712 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008713 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008714
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008715 /*
8716 * The high speed IO clock is only really required for
8717 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8718 * possible to share the DPLL between CRT and HDMI. Enabling
8719 * the clock needlessly does no real harm, except use up a
8720 * bit of power potentially.
8721 *
8722 * We'll limit this to IVB with 3 pipes, since it has only two
8723 * DPLLs and so DPLL sharing is the only way to get three pipes
8724 * driving PCH ports at the same time. On SNB we could do this,
8725 * and potentially avoid enabling the second DPLL, but it's not
8726 * clear if it''s a win or loss power wise. No point in doing
8727 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8728 */
8729 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8730 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8731 dpll |= DPLL_SDVO_HIGH_SPEED;
8732
Eric Anholta07d6782011-03-30 13:01:08 -07008733 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008734 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008735 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008736 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008737
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008738 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008739 case 5:
8740 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8741 break;
8742 case 7:
8743 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8744 break;
8745 case 10:
8746 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8747 break;
8748 case 14:
8749 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8750 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008751 }
8752
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008753 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8754 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008755 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008756 else
8757 dpll |= PLL_REF_INPUT_DREFCLK;
8758
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008759 dpll |= DPLL_VCO_ENABLE;
8760
8761 crtc_state->dpll_hw_state.dpll = dpll;
8762 crtc_state->dpll_hw_state.fp0 = fp;
8763 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008764}
8765
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008766static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8767 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008768{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008769 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008770 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008771 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008772 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008773
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008774 memset(&crtc_state->dpll_hw_state, 0,
8775 sizeof(crtc_state->dpll_hw_state));
8776
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008777 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8778 if (!crtc_state->has_pch_encoder)
8779 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008780
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008781 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008782 if (intel_panel_use_ssc(dev_priv)) {
8783 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8784 dev_priv->vbt.lvds_ssc_freq);
8785 refclk = dev_priv->vbt.lvds_ssc_freq;
8786 }
8787
8788 if (intel_is_dual_link_lvds(dev)) {
8789 if (refclk == 100000)
8790 limit = &intel_limits_ironlake_dual_lvds_100m;
8791 else
8792 limit = &intel_limits_ironlake_dual_lvds;
8793 } else {
8794 if (refclk == 100000)
8795 limit = &intel_limits_ironlake_single_lvds_100m;
8796 else
8797 limit = &intel_limits_ironlake_single_lvds;
8798 }
8799 } else {
8800 limit = &intel_limits_ironlake_dac;
8801 }
8802
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008803 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008804 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8805 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008806 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8807 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008808 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008809
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008810 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008811
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008812 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Chris Wilson43031782018-09-13 14:16:26 +01008813 DRM_DEBUG_KMS("failed to find PLL for pipe %c\n",
8814 pipe_name(crtc->pipe));
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008815 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008816 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008817
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008818 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008819}
8820
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008821static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8822 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008823{
8824 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008825 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008826 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008827
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008828 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8829 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8830 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8831 & ~TU_SIZE_MASK;
8832 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8833 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8834 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8835}
8836
8837static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8838 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008839 struct intel_link_m_n *m_n,
8840 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008841{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008842 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008843 enum pipe pipe = crtc->pipe;
8844
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008845 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008846 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8847 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8848 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8849 & ~TU_SIZE_MASK;
8850 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8851 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8852 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02008853
8854 if (m2_n2 && transcoder_has_m2_n2(dev_priv, transcoder)) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008855 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8856 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8857 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8858 & ~TU_SIZE_MASK;
8859 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8860 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8861 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8862 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008863 } else {
8864 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8865 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8866 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8867 & ~TU_SIZE_MASK;
8868 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8869 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8870 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8871 }
8872}
8873
8874void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008875 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008876{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008877 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008878 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8879 else
8880 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008881 &pipe_config->dp_m_n,
8882 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008883}
8884
Daniel Vetter72419202013-04-04 13:28:53 +02008885static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008886 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008887{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008888 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008889 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008890}
8891
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008892static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008893 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008894{
8895 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008896 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008897 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008898 u32 ps_ctrl = 0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008899 int id = -1;
8900 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008901
Chandra Kondurua1b22782015-04-07 15:28:45 -07008902 /* find scaler attached to this pipe */
8903 for (i = 0; i < crtc->num_scalers; i++) {
8904 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8905 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8906 id = i;
8907 pipe_config->pch_pfit.enabled = true;
8908 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8909 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
Maarten Lankhorst0cdc1d02019-01-08 17:08:41 +01008910 scaler_state->scalers[i].in_use = true;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008911 break;
8912 }
8913 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008914
Chandra Kondurua1b22782015-04-07 15:28:45 -07008915 scaler_state->scaler_id = id;
8916 if (id >= 0) {
8917 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8918 } else {
8919 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008920 }
8921}
8922
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008923static void
8924skylake_get_initial_plane_config(struct intel_crtc *crtc,
8925 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008926{
8927 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008928 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008929 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8930 enum plane_id plane_id = plane->id;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008931 enum pipe pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008932 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008933 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008934 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008935 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008936 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008937
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008938 if (!plane->get_hw_state(plane, &pipe))
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008939 return;
8940
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008941 WARN_ON(pipe != crtc->pipe);
8942
Damien Lespiaud9806c92015-01-21 14:07:19 +00008943 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008944 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008945 DRM_DEBUG_KMS("failed to alloc fb\n");
8946 return;
8947 }
8948
Damien Lespiau1b842c82015-01-21 13:50:54 +00008949 fb = &intel_fb->base;
8950
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008951 fb->dev = dev;
8952
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008953 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008954
James Ausmusb5972772018-01-30 11:49:16 -02008955 if (INTEL_GEN(dev_priv) >= 11)
8956 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8957 else
8958 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008959
8960 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008961 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008962 alpha &= PLANE_COLOR_ALPHA_MASK;
8963 } else {
8964 alpha = val & PLANE_CTL_ALPHA_MASK;
8965 }
8966
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008967 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008968 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008969 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008970
Damien Lespiau40f46282015-02-27 11:15:21 +00008971 tiling = val & PLANE_CTL_TILED_MASK;
8972 switch (tiling) {
8973 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008974 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008975 break;
8976 case PLANE_CTL_TILED_X:
8977 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008978 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008979 break;
8980 case PLANE_CTL_TILED_Y:
Imre Deak914a4fd2018-10-16 19:00:11 +03008981 plane_config->tiling = I915_TILING_Y;
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07008982 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008983 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8984 else
8985 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008986 break;
8987 case PLANE_CTL_TILED_YF:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07008988 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008989 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8990 else
8991 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008992 break;
8993 default:
8994 MISSING_CASE(tiling);
8995 goto error;
8996 }
8997
Ville Syrjäläf43348a2018-11-20 15:54:50 +02008998 /*
8999 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
9000 * while i915 HW rotation is clockwise, thats why this swapping.
9001 */
9002 switch (val & PLANE_CTL_ROTATE_MASK) {
9003 case PLANE_CTL_ROTATE_0:
9004 plane_config->rotation = DRM_MODE_ROTATE_0;
9005 break;
9006 case PLANE_CTL_ROTATE_90:
9007 plane_config->rotation = DRM_MODE_ROTATE_270;
9008 break;
9009 case PLANE_CTL_ROTATE_180:
9010 plane_config->rotation = DRM_MODE_ROTATE_180;
9011 break;
9012 case PLANE_CTL_ROTATE_270:
9013 plane_config->rotation = DRM_MODE_ROTATE_90;
9014 break;
9015 }
9016
9017 if (INTEL_GEN(dev_priv) >= 10 &&
9018 val & PLANE_CTL_FLIP_HORIZONTAL)
9019 plane_config->rotation |= DRM_MODE_REFLECT_X;
9020
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009021 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009022 plane_config->base = base;
9023
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009024 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009025
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009026 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009027 fb->height = ((val >> 16) & 0xfff) + 1;
9028 fb->width = ((val >> 0) & 0x1fff) + 1;
9029
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009030 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläb3cf5c02018-09-25 22:37:08 +03009031 stride_mult = skl_plane_stride_mult(fb, 0, DRM_MODE_ROTATE_0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009032 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9033
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02009034 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009035
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009036 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009037
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009038 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9039 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009040 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009041 plane_config->size);
9042
Damien Lespiau2d140302015-02-05 17:22:18 +00009043 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009044 return;
9045
9046error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009047 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009048}
9049
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009050static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009051 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009052{
9053 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009054 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009055 u32 tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009056
9057 tmp = I915_READ(PF_CTL(crtc->pipe));
9058
9059 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009060 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009061 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9062 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009063
9064 /* We currently do not free assignements of panel fitters on
9065 * ivb/hsw (since we don't use the higher upscaling modes which
9066 * differentiates them) so just WARN about this case for now. */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009067 if (IS_GEN(dev_priv, 7)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009068 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9069 PF_PIPE_SEL_IVB(crtc->pipe));
9070 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009071 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009072}
9073
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009074static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009075 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009076{
9077 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009078 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009079 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00009080 intel_wakeref_t wakeref;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009081 u32 tmp;
Imre Deak17290502016-02-12 18:55:11 +02009082 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009083
Imre Deak17290502016-02-12 18:55:11 +02009084 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00009085 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
9086 if (!wakeref)
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009087 return false;
9088
Shashank Sharmad9facae2018-10-12 11:53:07 +05309089 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
Daniel Vettere143a212013-07-04 12:01:15 +02009090 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009091 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009092
Imre Deak17290502016-02-12 18:55:11 +02009093 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009094 tmp = I915_READ(PIPECONF(crtc->pipe));
9095 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009096 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009097
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009098 switch (tmp & PIPECONF_BPC_MASK) {
9099 case PIPECONF_6BPC:
9100 pipe_config->pipe_bpp = 18;
9101 break;
9102 case PIPECONF_8BPC:
9103 pipe_config->pipe_bpp = 24;
9104 break;
9105 case PIPECONF_10BPC:
9106 pipe_config->pipe_bpp = 30;
9107 break;
9108 case PIPECONF_12BPC:
9109 pipe_config->pipe_bpp = 36;
9110 break;
9111 default:
9112 break;
9113 }
9114
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009115 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9116 pipe_config->limited_color_range = true;
9117
Daniel Vetterab9412b2013-05-03 11:49:46 +02009118 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009119 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009120 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009121
Daniel Vetter88adfff2013-03-28 10:42:01 +01009122 pipe_config->has_pch_encoder = true;
9123
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009124 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9125 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9126 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009127
9128 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009130 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009131 /*
9132 * The pipe->pch transcoder and pch transcoder->pll
9133 * mapping is fixed.
9134 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009135 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009136 } else {
9137 tmp = I915_READ(PCH_DPLL_SEL);
9138 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009139 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009140 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009141 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009142 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009143
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009144 pipe_config->shared_dpll =
9145 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9146 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009147
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009148 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9149 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009150
9151 tmp = pipe_config->dpll_hw_state.dpll;
9152 pipe_config->pixel_multiplier =
9153 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9154 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009155
9156 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009157 } else {
9158 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009159 }
9160
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009161 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009162 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009163
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009164 ironlake_get_pfit_config(crtc, pipe_config);
9165
Imre Deak17290502016-02-12 18:55:11 +02009166 ret = true;
9167
9168out:
Chris Wilson0e6e0be2019-01-14 14:21:24 +00009169 intel_display_power_put(dev_priv, power_domain, wakeref);
Imre Deak17290502016-02-12 18:55:11 +02009170
9171 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009172}
9173
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009174static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9175{
Chris Wilson91c8a322016-07-05 10:40:23 +01009176 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009177 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009178
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009179 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009180 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009181 pipe_name(crtc->pipe));
9182
Imre Deak75e39682018-08-06 12:58:39 +03009183 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL2),
Imre Deak9c3a16c2017-08-14 18:15:30 +03009184 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009185 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009186 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9187 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03009188 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009189 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009190 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009191 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05009192 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009193 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009194 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009195 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009196 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009197 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009198 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009199
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009200 /*
9201 * In theory we can still leave IRQs enabled, as long as only the HPD
9202 * interrupts remain enabled. We used to check for that, but since it's
9203 * gen-specific and since we only disable LCPLL after we fully disable
9204 * the interrupts, the check below should be enough.
9205 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009206 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009207}
9208
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009209static u32 hsw_read_dcomp(struct drm_i915_private *dev_priv)
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009210{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009211 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009212 return I915_READ(D_COMP_HSW);
9213 else
9214 return I915_READ(D_COMP_BDW);
9215}
9216
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009217static void hsw_write_dcomp(struct drm_i915_private *dev_priv, u32 val)
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009218{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009219 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009220 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009221 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9222 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01009223 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009224 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009225 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009226 I915_WRITE(D_COMP_BDW, val);
9227 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009228 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009229}
9230
9231/*
9232 * This function implements pieces of two sequences from BSpec:
9233 * - Sequence for display software to disable LCPLL
9234 * - Sequence for display software to allow package C8+
9235 * The steps implemented here are just the steps that actually touch the LCPLL
9236 * register. Callers should take care of disabling all the display engine
9237 * functions, doing the mode unset, fixing interrupts, etc.
9238 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009239static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9240 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009241{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009242 u32 val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009243
9244 assert_can_disable_lcpll(dev_priv);
9245
9246 val = I915_READ(LCPLL_CTL);
9247
9248 if (switch_to_fclk) {
9249 val |= LCPLL_CD_SOURCE_FCLK;
9250 I915_WRITE(LCPLL_CTL, val);
9251
Imre Deakf53dd632016-06-28 13:37:32 +03009252 if (wait_for_us(I915_READ(LCPLL_CTL) &
9253 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009254 DRM_ERROR("Switching to FCLK failed\n");
9255
9256 val = I915_READ(LCPLL_CTL);
9257 }
9258
9259 val |= LCPLL_PLL_DISABLE;
9260 I915_WRITE(LCPLL_CTL, val);
9261 POSTING_READ(LCPLL_CTL);
9262
Chris Wilson24d84412016-06-30 15:33:07 +01009263 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009264 DRM_ERROR("LCPLL still locked\n");
9265
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009266 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009268 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009269 ndelay(100);
9270
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009271 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9272 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009273 DRM_ERROR("D_COMP RCOMP still in progress\n");
9274
9275 if (allow_power_down) {
9276 val = I915_READ(LCPLL_CTL);
9277 val |= LCPLL_POWER_DOWN_ALLOW;
9278 I915_WRITE(LCPLL_CTL, val);
9279 POSTING_READ(LCPLL_CTL);
9280 }
9281}
9282
9283/*
9284 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9285 * source.
9286 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009287static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009288{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009289 u32 val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009290
9291 val = I915_READ(LCPLL_CTL);
9292
9293 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9294 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9295 return;
9296
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009297 /*
9298 * Make sure we're not on PC8 state before disabling PC8, otherwise
9299 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009300 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009301 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009302
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009303 if (val & LCPLL_POWER_DOWN_ALLOW) {
9304 val &= ~LCPLL_POWER_DOWN_ALLOW;
9305 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009306 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009307 }
9308
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009309 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009310 val |= D_COMP_COMP_FORCE;
9311 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009312 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009313
9314 val = I915_READ(LCPLL_CTL);
9315 val &= ~LCPLL_PLL_DISABLE;
9316 I915_WRITE(LCPLL_CTL, val);
9317
Chris Wilson93220c02016-06-30 15:33:08 +01009318 if (intel_wait_for_register(dev_priv,
9319 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9320 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009321 DRM_ERROR("LCPLL not locked yet\n");
9322
9323 if (val & LCPLL_CD_SOURCE_FCLK) {
9324 val = I915_READ(LCPLL_CTL);
9325 val &= ~LCPLL_CD_SOURCE_FCLK;
9326 I915_WRITE(LCPLL_CTL, val);
9327
Imre Deakf53dd632016-06-28 13:37:32 +03009328 if (wait_for_us((I915_READ(LCPLL_CTL) &
9329 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009330 DRM_ERROR("Switching back to LCPLL failed\n");
9331 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009332
Mika Kuoppala59bad942015-01-16 11:34:40 +02009333 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009334
Ville Syrjälä4c75b942016-10-31 22:37:12 +02009335 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009336 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009337}
9338
Paulo Zanoni765dab672014-03-07 20:08:18 -03009339/*
9340 * Package states C8 and deeper are really deep PC states that can only be
9341 * reached when all the devices on the system allow it, so even if the graphics
9342 * device allows PC8+, it doesn't mean the system will actually get to these
9343 * states. Our driver only allows PC8+ when going into runtime PM.
9344 *
9345 * The requirements for PC8+ are that all the outputs are disabled, the power
9346 * well is disabled and most interrupts are disabled, and these are also
9347 * requirements for runtime PM. When these conditions are met, we manually do
9348 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9349 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9350 * hang the machine.
9351 *
9352 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9353 * the state of some registers, so when we come back from PC8+ we need to
9354 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9355 * need to take care of the registers kept by RC6. Notice that this happens even
9356 * if we don't put the device in PCI D3 state (which is what currently happens
9357 * because of the runtime PM support).
9358 *
9359 * For more, read "Display Sequences for Package C8" on the hardware
9360 * documentation.
9361 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009362void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009363{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009364 u32 val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03009365
Paulo Zanonic67a4702013-08-19 13:18:09 -03009366 DRM_DEBUG_KMS("Enabling package C8+\n");
9367
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009368 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009369 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9370 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9371 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9372 }
9373
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009374 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009375 hsw_disable_lcpll(dev_priv, true, true);
9376}
9377
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009378void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009379{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009380 u32 val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03009381
Paulo Zanonic67a4702013-08-19 13:18:09 -03009382 DRM_DEBUG_KMS("Disabling package C8+\n");
9383
9384 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009385 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009386
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009387 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009388 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9389 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9390 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9391 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009392}
9393
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009394static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9395 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009396{
Madhav Chauhan70a057b2018-11-29 16:12:18 +02009397 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009398 struct intel_atomic_state *state =
9399 to_intel_atomic_state(crtc_state->base.state);
9400
Madhav Chauhan70a057b2018-11-29 16:12:18 +02009401 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) ||
9402 IS_ICELAKE(dev_priv)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009403 struct intel_encoder *encoder =
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009404 intel_get_crtc_new_encoder(state, crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009405
9406 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
Chris Wilson43031782018-09-13 14:16:26 +01009407 DRM_DEBUG_KMS("failed to find PLL for pipe %c\n",
9408 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009409 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009410 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009411 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009412
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009413 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009414}
9415
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009416static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9417 enum port port,
9418 struct intel_crtc_state *pipe_config)
9419{
9420 enum intel_dpll_id id;
9421 u32 temp;
9422
9423 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009424 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009425
9426 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9427 return;
9428
9429 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9430}
9431
Paulo Zanoni970888e2018-05-21 17:25:44 -07009432static void icelake_get_ddi_pll(struct drm_i915_private *dev_priv,
9433 enum port port,
9434 struct intel_crtc_state *pipe_config)
9435{
9436 enum intel_dpll_id id;
9437 u32 temp;
9438
9439 /* TODO: TBT pll not implemented. */
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309440 if (intel_port_is_combophy(dev_priv, port)) {
Paulo Zanoni970888e2018-05-21 17:25:44 -07009441 temp = I915_READ(DPCLKA_CFGCR0_ICL) &
9442 DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9443 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
9444
Vandita Kulkarnia54270d2018-10-03 12:52:00 +05309445 if (WARN_ON(!intel_dpll_is_combophy(id)))
Paulo Zanoni970888e2018-05-21 17:25:44 -07009446 return;
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309447 } else if (intel_port_is_tc(dev_priv, port)) {
Lucas De Marchi584fca12019-01-25 14:24:41 -08009448 id = icl_tc_port_to_pll_id(intel_port_to_tc(dev_priv, port));
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309449 } else {
9450 WARN(1, "Invalid port %x\n", port);
Paulo Zanoni970888e2018-05-21 17:25:44 -07009451 return;
9452 }
9453
9454 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9455}
9456
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309457static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9458 enum port port,
9459 struct intel_crtc_state *pipe_config)
9460{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009461 enum intel_dpll_id id;
9462
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309463 switch (port) {
9464 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009465 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309466 break;
9467 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009468 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309469 break;
9470 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009471 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309472 break;
9473 default:
9474 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009475 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309476 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009477
9478 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309479}
9480
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009481static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9482 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009483 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009484{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009485 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009486 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009487
9488 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009489 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009490
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009491 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009492 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009493
9494 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009495}
9496
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009497static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9498 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009499 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009500{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009501 enum intel_dpll_id id;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009502 u32 ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009503
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009504 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009505 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009506 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009507 break;
9508 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009509 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009510 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009511 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009512 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009513 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009514 case PORT_CLK_SEL_LCPLL_810:
9515 id = DPLL_ID_LCPLL_810;
9516 break;
9517 case PORT_CLK_SEL_LCPLL_1350:
9518 id = DPLL_ID_LCPLL_1350;
9519 break;
9520 case PORT_CLK_SEL_LCPLL_2700:
9521 id = DPLL_ID_LCPLL_2700;
9522 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009523 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009524 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009525 /* fall through */
9526 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009527 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009528 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009529
9530 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009531}
9532
Jani Nikulacf304292016-03-18 17:05:41 +02009533static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9534 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009535 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009536{
9537 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009538 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009539 enum intel_display_power_domain power_domain;
Jani Nikula07169312018-12-04 12:19:26 +02009540 unsigned long panel_transcoder_mask = BIT(TRANSCODER_EDP);
9541 unsigned long enabled_panel_transcoders = 0;
9542 enum transcoder panel_transcoder;
Jani Nikulacf304292016-03-18 17:05:41 +02009543 u32 tmp;
Jani Nikula07169312018-12-04 12:19:26 +02009544
9545 if (IS_ICELAKE(dev_priv))
9546 panel_transcoder_mask |=
9547 BIT(TRANSCODER_DSI_0) | BIT(TRANSCODER_DSI_1);
Jani Nikulacf304292016-03-18 17:05:41 +02009548
Imre Deakd9a7bc62016-05-12 16:18:50 +03009549 /*
9550 * The pipe->transcoder mapping is fixed with the exception of the eDP
Jani Nikula07169312018-12-04 12:19:26 +02009551 * and DSI transcoders handled below.
Imre Deakd9a7bc62016-05-12 16:18:50 +03009552 */
Jani Nikulacf304292016-03-18 17:05:41 +02009553 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9554
9555 /*
9556 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9557 * consistency and less surprising code; it's in always on power).
9558 */
Chris Wilson1b4bd5c2019-01-16 15:54:21 +00009559 for_each_set_bit(panel_transcoder,
9560 &panel_transcoder_mask,
9561 ARRAY_SIZE(INTEL_INFO(dev_priv)->trans_offsets)) {
Madhav Chauhan2ca711c2018-11-29 16:12:27 +02009562 enum pipe trans_pipe;
Jani Nikula07169312018-12-04 12:19:26 +02009563
9564 tmp = I915_READ(TRANS_DDI_FUNC_CTL(panel_transcoder));
9565 if (!(tmp & TRANS_DDI_FUNC_ENABLE))
9566 continue;
9567
9568 /*
9569 * Log all enabled ones, only use the first one.
9570 *
9571 * FIXME: This won't work for two separate DSI displays.
9572 */
9573 enabled_panel_transcoders |= BIT(panel_transcoder);
9574 if (enabled_panel_transcoders != BIT(panel_transcoder))
9575 continue;
9576
Jani Nikulacf304292016-03-18 17:05:41 +02009577 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9578 default:
Jani Nikula07169312018-12-04 12:19:26 +02009579 WARN(1, "unknown pipe linked to transcoder %s\n",
9580 transcoder_name(panel_transcoder));
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -05009581 /* fall through */
Jani Nikulacf304292016-03-18 17:05:41 +02009582 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9583 case TRANS_DDI_EDP_INPUT_A_ON:
Madhav Chauhan2ca711c2018-11-29 16:12:27 +02009584 trans_pipe = PIPE_A;
Jani Nikulacf304292016-03-18 17:05:41 +02009585 break;
9586 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Madhav Chauhan2ca711c2018-11-29 16:12:27 +02009587 trans_pipe = PIPE_B;
Jani Nikulacf304292016-03-18 17:05:41 +02009588 break;
9589 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Madhav Chauhan2ca711c2018-11-29 16:12:27 +02009590 trans_pipe = PIPE_C;
Jani Nikulacf304292016-03-18 17:05:41 +02009591 break;
9592 }
9593
Jani Nikula07169312018-12-04 12:19:26 +02009594 if (trans_pipe == crtc->pipe)
9595 pipe_config->cpu_transcoder = panel_transcoder;
Jani Nikulacf304292016-03-18 17:05:41 +02009596 }
9597
Jani Nikula07169312018-12-04 12:19:26 +02009598 /*
9599 * Valid combos: none, eDP, DSI0, DSI1, DSI0+DSI1
9600 */
9601 WARN_ON((enabled_panel_transcoders & BIT(TRANSCODER_EDP)) &&
9602 enabled_panel_transcoders != BIT(TRANSCODER_EDP));
9603
Jani Nikulacf304292016-03-18 17:05:41 +02009604 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9605 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9606 return false;
Chris Wilson04161d62019-01-14 14:21:27 +00009607
9608 WARN_ON(*power_domain_mask & BIT_ULL(power_domain));
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009609 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009610
9611 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9612
9613 return tmp & PIPECONF_ENABLE;
9614}
9615
Jani Nikula4d1de972016-03-18 17:05:42 +02009616static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9617 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009618 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009619{
9620 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009621 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009622 enum intel_display_power_domain power_domain;
9623 enum port port;
9624 enum transcoder cpu_transcoder;
9625 u32 tmp;
9626
Jani Nikula4d1de972016-03-18 17:05:42 +02009627 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9628 if (port == PORT_A)
9629 cpu_transcoder = TRANSCODER_DSI_A;
9630 else
9631 cpu_transcoder = TRANSCODER_DSI_C;
9632
9633 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9634 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9635 continue;
Chris Wilson04161d62019-01-14 14:21:27 +00009636
9637 WARN_ON(*power_domain_mask & BIT_ULL(power_domain));
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009638 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009639
Imre Deakdb18b6a2016-03-24 12:41:40 +02009640 /*
9641 * The PLL needs to be enabled with a valid divider
9642 * configuration, otherwise accessing DSI registers will hang
9643 * the machine. See BSpec North Display Engine
9644 * registers/MIPI[BXT]. We can break out here early, since we
9645 * need the same DSI PLL to be enabled for both DSI ports.
9646 */
Jani Nikulae5186342018-07-05 16:25:08 +03009647 if (!bxt_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +02009648 break;
9649
Jani Nikula4d1de972016-03-18 17:05:42 +02009650 /* XXX: this works for video mode only */
9651 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9652 if (!(tmp & DPI_ENABLE))
9653 continue;
9654
9655 tmp = I915_READ(MIPI_CTRL(port));
9656 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9657 continue;
9658
9659 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009660 break;
9661 }
9662
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009663 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009664}
9665
Daniel Vetter26804af2014-06-25 22:01:55 +03009666static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009667 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009668{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009669 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009670 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009671 enum port port;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009672 u32 tmp;
Daniel Vetter26804af2014-06-25 22:01:55 +03009673
9674 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9675
9676 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9677
Paulo Zanoni970888e2018-05-21 17:25:44 -07009678 if (IS_ICELAKE(dev_priv))
9679 icelake_get_ddi_pll(dev_priv, port, pipe_config);
9680 else if (IS_CANNONLAKE(dev_priv))
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009681 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9682 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009683 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009684 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309685 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009686 else
9687 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009688
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009689 pll = pipe_config->shared_dpll;
9690 if (pll) {
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009691 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9692 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009693 }
9694
Daniel Vetter26804af2014-06-25 22:01:55 +03009695 /*
9696 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9697 * DDI E. So just check whether this pipe is wired to DDI E and whether
9698 * the PCH transcoder is on.
9699 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009700 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009701 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009702 pipe_config->has_pch_encoder = true;
9703
9704 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9705 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9706 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9707
9708 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9709 }
9710}
9711
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009712static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009713 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009714{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009715 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009716 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009717 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009718 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009719
Imre Deake79dfb52017-07-20 01:50:57 +03009720 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009721
Imre Deak17290502016-02-12 18:55:11 +02009722 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9723 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009724 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009725 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009726
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009727 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009728
Jani Nikulacf304292016-03-18 17:05:41 +02009729 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009730
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009731 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009732 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9733 WARN_ON(active);
9734 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009735 }
9736
Jani Nikulacf304292016-03-18 17:05:41 +02009737 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009738 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009739
Madhav Chauhan2eae5d62018-11-29 16:12:28 +02009740 if (!transcoder_is_dsi(pipe_config->cpu_transcoder) ||
9741 IS_ICELAKE(dev_priv)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009742 haswell_get_ddi_port_state(crtc, pipe_config);
9743 intel_get_pipe_timings(crtc, pipe_config);
9744 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009745
Jani Nikulabc58be62016-03-18 17:05:39 +02009746 intel_get_pipe_src_size(crtc, pipe_config);
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05309747 intel_get_crtc_ycbcr_config(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009748
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009749 pipe_config->gamma_mode =
9750 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9751
Imre Deak17290502016-02-12 18:55:11 +02009752 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9753 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Chris Wilson04161d62019-01-14 14:21:27 +00009754 WARN_ON(power_domain_mask & BIT_ULL(power_domain));
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009755 power_domain_mask |= BIT_ULL(power_domain);
Chris Wilson04161d62019-01-14 14:21:27 +00009756
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009757 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009758 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009759 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009760 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009761 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009762
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009763 if (hsw_crtc_supports_ips(crtc)) {
9764 if (IS_HASWELL(dev_priv))
9765 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9766 else {
9767 /*
9768 * We cannot readout IPS state on broadwell, set to
9769 * true so we can set it to a defined state on first
9770 * commit.
9771 */
9772 pipe_config->ips_enabled = true;
9773 }
9774 }
9775
Jani Nikula4d1de972016-03-18 17:05:42 +02009776 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9777 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009778 pipe_config->pixel_multiplier =
9779 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9780 } else {
9781 pipe_config->pixel_multiplier = 1;
9782 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009783
Imre Deak17290502016-02-12 18:55:11 +02009784out:
9785 for_each_power_domain(power_domain, power_domain_mask)
Chris Wilson0e6e0be2019-01-14 14:21:24 +00009786 intel_display_power_put_unchecked(dev_priv, power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009787
Jani Nikulacf304292016-03-18 17:05:41 +02009788 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009789}
9790
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009791static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009792{
9793 struct drm_i915_private *dev_priv =
9794 to_i915(plane_state->base.plane->dev);
9795 const struct drm_framebuffer *fb = plane_state->base.fb;
9796 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9797 u32 base;
9798
José Roberto de Souzad53db442018-11-30 15:20:48 -08009799 if (INTEL_INFO(dev_priv)->display.cursor_needs_physical)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009800 base = obj->phys_handle->busaddr;
9801 else
9802 base = intel_plane_ggtt_offset(plane_state);
9803
Ville Syrjäläc11ada02018-09-07 18:24:04 +03009804 base += plane_state->color_plane[0].offset;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009805
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009806 /* ILK+ do this automagically */
9807 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009808 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009809 base += (plane_state->base.crtc_h *
9810 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9811
9812 return base;
9813}
9814
Ville Syrjäläed270222017-03-27 21:55:36 +03009815static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9816{
9817 int x = plane_state->base.crtc_x;
9818 int y = plane_state->base.crtc_y;
9819 u32 pos = 0;
9820
9821 if (x < 0) {
9822 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9823 x = -x;
9824 }
9825 pos |= x << CURSOR_X_SHIFT;
9826
9827 if (y < 0) {
9828 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9829 y = -y;
9830 }
9831 pos |= y << CURSOR_Y_SHIFT;
9832
9833 return pos;
9834}
9835
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009836static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9837{
9838 const struct drm_mode_config *config =
9839 &plane_state->base.plane->dev->mode_config;
9840 int width = plane_state->base.crtc_w;
9841 int height = plane_state->base.crtc_h;
9842
9843 return width > 0 && width <= config->cursor_width &&
9844 height > 0 && height <= config->cursor_height;
9845}
9846
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009847static int intel_cursor_check_surface(struct intel_plane_state *plane_state)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009848{
9849 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009850 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009851 int src_x, src_y;
9852 u32 offset;
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03009853 int ret;
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009854
9855 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
9856 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
9857
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03009858 ret = intel_plane_check_stride(plane_state);
9859 if (ret)
9860 return ret;
9861
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009862 src_x = plane_state->base.src_x >> 16;
9863 src_y = plane_state->base.src_y >> 16;
9864
9865 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9866 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
9867 plane_state, 0);
9868
9869 if (src_x != 0 || src_y != 0) {
9870 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9871 return -EINVAL;
9872 }
9873
9874 plane_state->color_plane[0].offset = offset;
9875
9876 return 0;
9877}
9878
9879static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9880 struct intel_plane_state *plane_state)
9881{
9882 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009883 int ret;
9884
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009885 if (fb && fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9886 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9887 return -EINVAL;
9888 }
9889
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009890 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9891 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009892 DRM_PLANE_HELPER_NO_SCALING,
9893 DRM_PLANE_HELPER_NO_SCALING,
9894 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009895 if (ret)
9896 return ret;
9897
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009898 if (!plane_state->base.visible)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009899 return 0;
9900
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009901 ret = intel_plane_check_src_coordinates(plane_state);
9902 if (ret)
9903 return ret;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009904
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009905 ret = intel_cursor_check_surface(plane_state);
9906 if (ret)
9907 return ret;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009908
Ville Syrjälä659056f2017-03-27 21:55:39 +03009909 return 0;
9910}
9911
Ville Syrjäläddd57132018-09-07 18:24:02 +03009912static unsigned int
9913i845_cursor_max_stride(struct intel_plane *plane,
9914 u32 pixel_format, u64 modifier,
9915 unsigned int rotation)
9916{
9917 return 2048;
9918}
9919
Ville Syrjälä292889e2017-03-17 23:18:01 +02009920static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9921 const struct intel_plane_state *plane_state)
9922{
Ville Syrjälä292889e2017-03-17 23:18:01 +02009923 return CURSOR_ENABLE |
9924 CURSOR_GAMMA_ENABLE |
9925 CURSOR_FORMAT_ARGB |
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009926 CURSOR_STRIDE(plane_state->color_plane[0].stride);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009927}
9928
Ville Syrjälä659056f2017-03-27 21:55:39 +03009929static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9930{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009931 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009932
9933 /*
9934 * 845g/865g are only limited by the width of their cursors,
9935 * the height is arbitrary up to the precision of the register.
9936 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009937 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009938}
9939
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03009940static int i845_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +03009941 struct intel_plane_state *plane_state)
9942{
9943 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009944 int ret;
9945
9946 ret = intel_check_cursor(crtc_state, plane_state);
9947 if (ret)
9948 return ret;
9949
9950 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009951 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009952 return 0;
9953
9954 /* Check for which cursor types we support */
9955 if (!i845_cursor_size_ok(plane_state)) {
9956 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9957 plane_state->base.crtc_w,
9958 plane_state->base.crtc_h);
9959 return -EINVAL;
9960 }
9961
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009962 WARN_ON(plane_state->base.visible &&
9963 plane_state->color_plane[0].stride != fb->pitches[0]);
9964
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009965 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009966 case 256:
9967 case 512:
9968 case 1024:
9969 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009970 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009971 default:
9972 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9973 fb->pitches[0]);
9974 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009975 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009976
Ville Syrjälä659056f2017-03-27 21:55:39 +03009977 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9978
9979 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009980}
9981
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009982static void i845_update_cursor(struct intel_plane *plane,
9983 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009984 const struct intel_plane_state *plane_state)
9985{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009986 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009987 u32 cntl = 0, base = 0, pos = 0, size = 0;
9988 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009989
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009990 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009991 unsigned int width = plane_state->base.crtc_w;
9992 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009993
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009994 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009995 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009996
9997 base = intel_cursor_base(plane_state);
9998 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009999 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010000
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010001 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
10002
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010003 /* On these chipsets we can only modify the base/size/stride
10004 * whilst the cursor is disabled.
10005 */
10006 if (plane->cursor.base != base ||
10007 plane->cursor.size != size ||
10008 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +020010009 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +020010010 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +020010011 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010012 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +020010013 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +030010014
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010015 plane->cursor.base = base;
10016 plane->cursor.size = size;
10017 plane->cursor.cntl = cntl;
10018 } else {
10019 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010020 }
10021
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010022 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
10023}
10024
10025static void i845_disable_cursor(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010026 const struct intel_crtc_state *crtc_state)
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010027{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010028 i845_update_cursor(plane, crtc_state, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +010010029}
10030
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010031static bool i845_cursor_get_hw_state(struct intel_plane *plane,
10032 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010033{
10034 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10035 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010036 intel_wakeref_t wakeref;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010037 bool ret;
10038
10039 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010040 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
10041 if (!wakeref)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010042 return false;
10043
10044 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
10045
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010046 *pipe = PIPE_A;
10047
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010048 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010049
10050 return ret;
10051}
10052
Ville Syrjäläddd57132018-09-07 18:24:02 +030010053static unsigned int
10054i9xx_cursor_max_stride(struct intel_plane *plane,
10055 u32 pixel_format, u64 modifier,
10056 unsigned int rotation)
10057{
10058 return plane->base.dev->mode_config.cursor_width * 4;
10059}
10060
Ville Syrjälä292889e2017-03-17 23:18:01 +020010061static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
10062 const struct intel_plane_state *plane_state)
10063{
10064 struct drm_i915_private *dev_priv =
10065 to_i915(plane_state->base.plane->dev);
10066 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
José Roberto de Souzac894d632018-05-18 13:15:47 -070010067 u32 cntl = 0;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010068
Lucas De Marchicf819ef2018-12-12 10:10:43 -080010069 if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
Ville Syrjäläe876b782018-01-30 22:38:05 +020010070 cntl |= MCURSOR_TRICKLE_FEED_DISABLE;
10071
José Roberto de Souzac894d632018-05-18 13:15:47 -070010072 if (INTEL_GEN(dev_priv) <= 10) {
10073 cntl |= MCURSOR_GAMMA_ENABLE;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010074
José Roberto de Souzac894d632018-05-18 13:15:47 -070010075 if (HAS_DDI(dev_priv))
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010076 cntl |= MCURSOR_PIPE_CSC_ENABLE;
José Roberto de Souzac894d632018-05-18 13:15:47 -070010077 }
Ville Syrjälä292889e2017-03-17 23:18:01 +020010078
Ville Syrjälä32ea06b2018-01-30 22:38:01 +020010079 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
10080 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +020010081
10082 switch (plane_state->base.crtc_w) {
10083 case 64:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010084 cntl |= MCURSOR_MODE_64_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010085 break;
10086 case 128:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010087 cntl |= MCURSOR_MODE_128_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010088 break;
10089 case 256:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010090 cntl |= MCURSOR_MODE_256_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010091 break;
10092 default:
10093 MISSING_CASE(plane_state->base.crtc_w);
10094 return 0;
10095 }
10096
Robert Fossc2c446a2017-05-19 16:50:17 -040010097 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010098 cntl |= MCURSOR_ROTATE_180;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010099
10100 return cntl;
10101}
10102
Ville Syrjälä659056f2017-03-27 21:55:39 +030010103static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010104{
Ville Syrjälä024faac2017-03-27 21:55:42 +030010105 struct drm_i915_private *dev_priv =
10106 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +030010107 int width = plane_state->base.crtc_w;
10108 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +010010109
Ville Syrjälä3637ecf2017-03-27 21:55:40 +030010110 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010111 return false;
10112
Ville Syrjälä024faac2017-03-27 21:55:42 +030010113 /* Cursor width is limited to a few power-of-two sizes */
10114 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +030010115 case 256:
10116 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +030010117 case 64:
10118 break;
10119 default:
10120 return false;
10121 }
10122
Ville Syrjälädc41c152014-08-13 11:57:05 +030010123 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +030010124 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
10125 * height from 8 lines up to the cursor width, when the
10126 * cursor is not rotated. Everything else requires square
10127 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +030010128 */
Ville Syrjälä024faac2017-03-27 21:55:42 +030010129 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +100010130 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +030010131 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +030010132 return false;
10133 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +030010134 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +030010135 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010136 }
10137
10138 return true;
10139}
10140
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030010141static int i9xx_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +030010142 struct intel_plane_state *plane_state)
10143{
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030010144 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä659056f2017-03-27 21:55:39 +030010145 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10146 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010147 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010148 int ret;
10149
10150 ret = intel_check_cursor(crtc_state, plane_state);
10151 if (ret)
10152 return ret;
10153
10154 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010155 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +030010156 return 0;
10157
10158 /* Check for which cursor types we support */
10159 if (!i9xx_cursor_size_ok(plane_state)) {
10160 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
10161 plane_state->base.crtc_w,
10162 plane_state->base.crtc_h);
10163 return -EINVAL;
10164 }
10165
Ville Syrjälädf79cf42018-09-11 18:01:39 +030010166 WARN_ON(plane_state->base.visible &&
10167 plane_state->color_plane[0].stride != fb->pitches[0]);
10168
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010169 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
10170 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
10171 fb->pitches[0], plane_state->base.crtc_w);
10172 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010173 }
10174
10175 /*
10176 * There's something wrong with the cursor on CHV pipe C.
10177 * If it straddles the left edge of the screen then
10178 * moving it away from the edge or disabling it often
10179 * results in a pipe underrun, and often that can lead to
10180 * dead pipe (constant underrun reported, and it scans
10181 * out just a solid color). To recover from that, the
10182 * display power well must be turned off and on again.
10183 * Refuse the put the cursor into that compromised position.
10184 */
10185 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
10186 plane_state->base.visible && plane_state->base.crtc_x < 0) {
10187 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
10188 return -EINVAL;
10189 }
10190
10191 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
10192
10193 return 0;
10194}
10195
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010196static void i9xx_update_cursor(struct intel_plane *plane,
10197 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010198 const struct intel_plane_state *plane_state)
10199{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030010200 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10201 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +030010202 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010203 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010204
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010205 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +020010206 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010207
Ville Syrjälä024faac2017-03-27 21:55:42 +030010208 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
10209 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
10210
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010211 base = intel_cursor_base(plane_state);
10212 pos = intel_cursor_position(plane_state);
10213 }
10214
10215 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
10216
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010217 /*
10218 * On some platforms writing CURCNTR first will also
10219 * cause CURPOS to be armed by the CURBASE write.
10220 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä83234d12018-11-14 23:07:17 +020010221 * arm itself. Thus we always update CURCNTR before
10222 * CURPOS.
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010223 *
10224 * On other platforms CURPOS always requires the
10225 * CURBASE write to arm the update. Additonally
10226 * a write to any of the cursor register will cancel
10227 * an already armed cursor update. Thus leaving out
10228 * the CURBASE write after CURPOS could lead to a
10229 * cursor that doesn't appear to move, or even change
10230 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010231 *
Ville Syrjälä83234d12018-11-14 23:07:17 +020010232 * The other registers are armed by by the CURBASE write
10233 * except when the plane is getting enabled at which time
10234 * the CURCNTR write arms the update.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010235 */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020010236
10237 if (INTEL_GEN(dev_priv) >= 9)
10238 skl_write_cursor_wm(plane, crtc_state);
10239
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010240 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +030010241 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010242 plane->cursor.cntl != cntl) {
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010243 if (HAS_CUR_FBC(dev_priv))
10244 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
Ville Syrjälä83234d12018-11-14 23:07:17 +020010245 I915_WRITE_FW(CURCNTR(pipe), cntl);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010246 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +030010247 I915_WRITE_FW(CURBASE(pipe), base);
10248
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010249 plane->cursor.base = base;
10250 plane->cursor.size = fbc_ctl;
10251 plane->cursor.cntl = cntl;
10252 } else {
10253 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010254 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010255 }
10256
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010257 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010258}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010259
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010260static void i9xx_disable_cursor(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010261 const struct intel_crtc_state *crtc_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010262{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010263 i9xx_update_cursor(plane, crtc_state, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010264}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010265
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010266static bool i9xx_cursor_get_hw_state(struct intel_plane *plane,
10267 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010268{
10269 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10270 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010271 intel_wakeref_t wakeref;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010272 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010273 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010274
10275 /*
10276 * Not 100% correct for planes that can move between pipes,
10277 * but that's only the case for gen2-3 which don't have any
10278 * display power wells.
10279 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010280 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010281 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
10282 if (!wakeref)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010283 return false;
10284
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010285 val = I915_READ(CURCNTR(plane->pipe));
10286
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010287 ret = val & MCURSOR_MODE;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010288
10289 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
10290 *pipe = plane->pipe;
10291 else
10292 *pipe = (val & MCURSOR_PIPE_SELECT_MASK) >>
10293 MCURSOR_PIPE_SELECT_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010294
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010295 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010296
10297 return ret;
10298}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010299
Jesse Barnes79e53942008-11-07 14:24:08 -080010300/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010301static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010302 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10303 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10304};
10305
Daniel Vettera8bb6812014-02-10 18:00:39 +010010306struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +000010307intel_framebuffer_create(struct drm_i915_gem_object *obj,
10308 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +010010309{
10310 struct intel_framebuffer *intel_fb;
10311 int ret;
10312
10313 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010314 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010315 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010316
Chris Wilson24dbf512017-02-15 10:59:18 +000010317 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010318 if (ret)
10319 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010320
10321 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010322
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010323err:
10324 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010325 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010326}
10327
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010328static int intel_modeset_disable_planes(struct drm_atomic_state *state,
10329 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +010010330{
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010331 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010332 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010333 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010334
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010335 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010336 if (ret)
10337 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010338
10339 for_each_new_plane_in_state(state, plane, plane_state, i) {
10340 if (plane_state->crtc != crtc)
10341 continue;
10342
10343 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
10344 if (ret)
10345 return ret;
10346
10347 drm_atomic_set_fb_for_plane(plane_state, NULL);
10348 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010349
10350 return 0;
10351}
10352
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010353int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010354 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010355 struct intel_load_detect_pipe *old,
10356 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010357{
10358 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010359 struct intel_encoder *intel_encoder =
10360 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010361 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010362 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 struct drm_crtc *crtc = NULL;
10364 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010365 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -050010366 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010367 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010368 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010369 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010370 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010371
Chris Wilsond2dff872011-04-19 08:36:26 +010010372 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010373 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010374 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010375
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010376 old->restore_state = NULL;
10377
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010378 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010379
Jesse Barnes79e53942008-11-07 14:24:08 -080010380 /*
10381 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010382 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010383 * - if the connector already has an assigned crtc, use it (but make
10384 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010385 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010386 * - try to find the first unused crtc that can drive this connector,
10387 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010388 */
10389
10390 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010391 if (connector->state->crtc) {
10392 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010393
Rob Clark51fd3712013-11-19 12:10:12 -050010394 ret = drm_modeset_lock(&crtc->mutex, ctx);
10395 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010396 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010397
10398 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010399 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010400 }
10401
10402 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010403 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010404 i++;
10405 if (!(encoder->possible_crtcs & (1 << i)))
10406 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010407
10408 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10409 if (ret)
10410 goto fail;
10411
10412 if (possible_crtc->state->enable) {
10413 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010414 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010415 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010416
10417 crtc = possible_crtc;
10418 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 }
10420
10421 /*
10422 * If we didn't find an unused CRTC, don't use any.
10423 */
10424 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010425 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010426 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010427 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010428 }
10429
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010430found:
10431 intel_crtc = to_intel_crtc(crtc);
10432
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010433 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010434 restore_state = drm_atomic_state_alloc(dev);
10435 if (!state || !restore_state) {
10436 ret = -ENOMEM;
10437 goto fail;
10438 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010439
10440 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010441 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010442
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010443 connector_state = drm_atomic_get_connector_state(state, connector);
10444 if (IS_ERR(connector_state)) {
10445 ret = PTR_ERR(connector_state);
10446 goto fail;
10447 }
10448
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010449 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10450 if (ret)
10451 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010452
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010453 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10454 if (IS_ERR(crtc_state)) {
10455 ret = PTR_ERR(crtc_state);
10456 goto fail;
10457 }
10458
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010459 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010460
Chris Wilson64927112011-04-20 07:25:26 +010010461 if (!mode)
10462 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010463
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010464 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010465 if (ret)
10466 goto fail;
10467
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010468 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010469 if (ret)
10470 goto fail;
10471
10472 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10473 if (!ret)
10474 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +020010475 if (!ret)
10476 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010477 if (ret) {
10478 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10479 goto fail;
10480 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010481
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010482 ret = drm_atomic_commit(state);
10483 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010484 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010485 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010486 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010487
10488 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010489 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010490
Jesse Barnes79e53942008-11-07 14:24:08 -080010491 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010492 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010493 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010494
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010495fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010496 if (state) {
10497 drm_atomic_state_put(state);
10498 state = NULL;
10499 }
10500 if (restore_state) {
10501 drm_atomic_state_put(restore_state);
10502 restore_state = NULL;
10503 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010504
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010505 if (ret == -EDEADLK)
10506 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010507
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010508 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010509}
10510
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010511void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010512 struct intel_load_detect_pipe *old,
10513 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010514{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010515 struct intel_encoder *intel_encoder =
10516 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010517 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010518 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010519 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010520
Chris Wilsond2dff872011-04-19 08:36:26 +010010521 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010522 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010523 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010524
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010525 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010526 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010527
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010528 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010529 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010530 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010531 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010532}
10533
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010534static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010535 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010536{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010537 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010538 u32 dpll = pipe_config->dpll_hw_state.dpll;
10539
10540 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010541 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010542 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010543 return 120000;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080010544 else if (!IS_GEN(dev_priv, 2))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010545 return 96000;
10546 else
10547 return 48000;
10548}
10549
Jesse Barnes79e53942008-11-07 14:24:08 -080010550/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010551static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010552 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010553{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010554 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010555 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010556 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010557 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010558 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010559 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010560 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010561 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010562
10563 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010564 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010565 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010566 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010567
10568 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010569 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010570 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10571 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010572 } else {
10573 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10574 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10575 }
10576
Lucas De Marchicf819ef2018-12-12 10:10:43 -080010577 if (!IS_GEN(dev_priv, 2)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010578 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010579 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10580 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010581 else
10582 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010583 DPLL_FPA01_P1_POST_DIV_SHIFT);
10584
10585 switch (dpll & DPLL_MODE_MASK) {
10586 case DPLLB_MODE_DAC_SERIAL:
10587 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10588 5 : 10;
10589 break;
10590 case DPLLB_MODE_LVDS:
10591 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10592 7 : 14;
10593 break;
10594 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010595 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010596 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010597 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010598 }
10599
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010600 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010601 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010602 else
Imre Deakdccbea32015-06-22 23:35:51 +030010603 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010604 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010605 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010606 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010607
10608 if (is_lvds) {
10609 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10610 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010611
10612 if (lvds & LVDS_CLKB_POWER_UP)
10613 clock.p2 = 7;
10614 else
10615 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010616 } else {
10617 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10618 clock.p1 = 2;
10619 else {
10620 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10621 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10622 }
10623 if (dpll & PLL_P2_DIVIDE_BY_4)
10624 clock.p2 = 4;
10625 else
10626 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010627 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010628
Imre Deakdccbea32015-06-22 23:35:51 +030010629 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010630 }
10631
Ville Syrjälä18442d02013-09-13 16:00:08 +030010632 /*
10633 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010634 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010635 * encoder's get_config() function.
10636 */
Imre Deakdccbea32015-06-22 23:35:51 +030010637 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010638}
10639
Ville Syrjälä6878da02013-09-13 15:59:11 +030010640int intel_dotclock_calculate(int link_freq,
10641 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010642{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010643 /*
10644 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010645 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010646 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010647 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010648 *
10649 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010650 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010651 */
10652
Ville Syrjälä6878da02013-09-13 15:59:11 +030010653 if (!m_n->link_n)
10654 return 0;
10655
Chris Wilson31236982017-09-13 11:51:53 +010010656 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010657}
10658
Ville Syrjälä18442d02013-09-13 16:00:08 +030010659static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010660 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010661{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010662 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010663
10664 /* read out port_clock from the DPLL */
10665 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010666
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010667 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010668 * In case there is an active pipe without active ports,
10669 * we may need some idea for the dotclock anyway.
10670 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010671 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010672 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010673 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010674 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010675}
10676
Ville Syrjäläde330812017-10-09 19:19:50 +030010677/* Returns the currently programmed mode of the given encoder. */
10678struct drm_display_mode *
10679intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010680{
Ville Syrjäläde330812017-10-09 19:19:50 +030010681 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10682 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010683 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010684 struct intel_crtc *crtc;
10685 enum pipe pipe;
10686
10687 if (!encoder->get_hw_state(encoder, &pipe))
10688 return NULL;
10689
10690 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010691
10692 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10693 if (!mode)
10694 return NULL;
10695
Ville Syrjäläde330812017-10-09 19:19:50 +030010696 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10697 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010698 kfree(mode);
10699 return NULL;
10700 }
10701
Ville Syrjäläde330812017-10-09 19:19:50 +030010702 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010703
Ville Syrjäläde330812017-10-09 19:19:50 +030010704 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10705 kfree(crtc_state);
10706 kfree(mode);
10707 return NULL;
10708 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010709
Ville Syrjäläde330812017-10-09 19:19:50 +030010710 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010711
Ville Syrjäläde330812017-10-09 19:19:50 +030010712 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010713
Ville Syrjäläde330812017-10-09 19:19:50 +030010714 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010715
Jesse Barnes79e53942008-11-07 14:24:08 -080010716 return mode;
10717}
10718
10719static void intel_crtc_destroy(struct drm_crtc *crtc)
10720{
10721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10722
10723 drm_crtc_cleanup(crtc);
10724 kfree(intel_crtc);
10725}
10726
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010727/**
10728 * intel_wm_need_update - Check whether watermarks need updating
Chris Wilson6bf19812018-12-31 14:35:05 +000010729 * @cur: current plane state
10730 * @new: new plane state
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010731 *
10732 * Check current plane state versus the new one to determine whether
10733 * watermarks need to be recalculated.
10734 *
10735 * Returns true or false.
10736 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -080010737static bool intel_wm_need_update(struct intel_plane_state *cur,
10738 struct intel_plane_state *new)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010739{
Matt Roperd21fbe82015-09-24 15:53:12 -070010740 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010741 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010742 return true;
10743
10744 if (!cur->base.fb || !new->base.fb)
10745 return false;
10746
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010747 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010748 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010749 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10750 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10751 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10752 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010753 return true;
10754
10755 return false;
10756}
10757
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010758static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010759{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010760 int src_w = drm_rect_width(&state->base.src) >> 16;
10761 int src_h = drm_rect_height(&state->base.src) >> 16;
10762 int dst_w = drm_rect_width(&state->base.dst);
10763 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010764
10765 return (src_w != dst_w || src_h != dst_h);
10766}
10767
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010768int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10769 struct drm_crtc_state *crtc_state,
10770 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010771 struct drm_plane_state *plane_state)
10772{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010773 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010774 struct drm_crtc *crtc = crtc_state->crtc;
10775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010776 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010777 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010778 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010779 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010780 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010781 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010782 bool turn_off, turn_on, visible, was_visible;
10783 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010784 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010785
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010786 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010787 ret = skl_update_scaler_plane(
10788 to_intel_crtc_state(crtc_state),
10789 to_intel_plane_state(plane_state));
10790 if (ret)
10791 return ret;
10792 }
10793
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010794 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010795 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010796
10797 if (!was_crtc_enabled && WARN_ON(was_visible))
10798 was_visible = false;
10799
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010800 /*
10801 * Visibility is calculated as if the crtc was on, but
10802 * after scaler setup everything depends on it being off
10803 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010804 *
10805 * FIXME this is wrong for watermarks. Watermarks should also
10806 * be computed as if the pipe would be active. Perhaps move
10807 * per-plane wm computation to the .check_plane() hook, and
10808 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010809 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010810 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010811 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010812 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10813 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010814
10815 if (!was_visible && !visible)
10816 return 0;
10817
Maarten Lankhorste8861672016-02-24 11:24:26 +010010818 if (fb != old_plane_state->base.fb)
10819 pipe_config->fb_changed = true;
10820
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010821 turn_off = was_visible && (!visible || mode_changed);
10822 turn_on = visible && (!was_visible || mode_changed);
10823
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010824 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010825 intel_crtc->base.base.id, intel_crtc->base.name,
10826 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010827 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010828
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010829 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010830 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010831 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010832 turn_off, turn_on, mode_changed);
10833
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010834 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010835 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010836 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010837
10838 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010839 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010840 pipe_config->disable_cxsr = true;
10841 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010842 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010843 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010844
Ville Syrjälä852eb002015-06-24 22:00:07 +030010845 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010846 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010847 pipe_config->disable_cxsr = true;
Matt Ropercd1d3ee2018-12-10 13:54:14 -080010848 } else if (intel_wm_need_update(to_intel_plane_state(plane->base.state),
10849 to_intel_plane_state(plane_state))) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010850 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010851 /* FIXME bollocks */
10852 pipe_config->update_wm_pre = true;
10853 pipe_config->update_wm_post = true;
10854 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010855 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010856
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010857 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010858 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010859
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010860 /*
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010861 * ILK/SNB DVSACNTR/Sprite Enable
10862 * IVB SPR_CTL/Sprite Enable
10863 * "When in Self Refresh Big FIFO mode, a write to enable the
10864 * plane will be internally buffered and delayed while Big FIFO
10865 * mode is exiting."
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010866 *
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010867 * Which means that enabling the sprite can take an extra frame
10868 * when we start in big FIFO mode (LP1+). Thus we need to drop
10869 * down to LP0 and wait for vblank in order to make sure the
10870 * sprite gets enabled on the next vblank after the register write.
10871 * Doing otherwise would risk enabling the sprite one frame after
10872 * we've already signalled flip completion. We can resume LP1+
10873 * once the sprite has been enabled.
10874 *
10875 *
10876 * WaCxSRDisabledForSpriteScaling:ivb
10877 * IVB SPR_SCALE/Scaling Enable
10878 * "Low Power watermarks must be disabled for at least one
10879 * frame before enabling sprite scaling, and kept disabled
10880 * until sprite scaling is disabled."
10881 *
10882 * ILK/SNB DVSASCALE/Scaling Enable
10883 * "When in Self Refresh Big FIFO mode, scaling enable will be
10884 * masked off while Big FIFO mode is exiting."
10885 *
10886 * Despite the w/a only being listed for IVB we assume that
10887 * the ILK/SNB note has similar ramifications, hence we apply
10888 * the w/a on all three platforms.
Juha-Pekka Heikkilad8af3272018-12-20 13:26:08 +020010889 *
10890 * With experimental results seems this is needed also for primary
10891 * plane, not only sprite plane.
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010892 */
Juha-Pekka Heikkilad8af3272018-12-20 13:26:08 +020010893 if (plane->id != PLANE_CURSOR &&
Lucas De Marchif3ce44a2018-12-12 10:10:44 -080010894 (IS_GEN_RANGE(dev_priv, 5, 6) ||
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010895 IS_IVYBRIDGE(dev_priv)) &&
10896 (turn_on || (!needs_scaling(old_plane_state) &&
10897 needs_scaling(to_intel_plane_state(plane_state)))))
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010898 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010899
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010900 return 0;
10901}
10902
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010903static bool encoders_cloneable(const struct intel_encoder *a,
10904 const struct intel_encoder *b)
10905{
10906 /* masks could be asymmetric, so check both ways */
10907 return a == b || (a->cloneable & (1 << b->type) &&
10908 b->cloneable & (1 << a->type));
10909}
10910
10911static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10912 struct intel_crtc *crtc,
10913 struct intel_encoder *encoder)
10914{
10915 struct intel_encoder *source_encoder;
10916 struct drm_connector *connector;
10917 struct drm_connector_state *connector_state;
10918 int i;
10919
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010920 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010921 if (connector_state->crtc != &crtc->base)
10922 continue;
10923
10924 source_encoder =
10925 to_intel_encoder(connector_state->best_encoder);
10926 if (!encoders_cloneable(encoder, source_encoder))
10927 return false;
10928 }
10929
10930 return true;
10931}
10932
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020010933static int icl_add_linked_planes(struct intel_atomic_state *state)
10934{
10935 struct intel_plane *plane, *linked;
10936 struct intel_plane_state *plane_state, *linked_plane_state;
10937 int i;
10938
10939 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
10940 linked = plane_state->linked_plane;
10941
10942 if (!linked)
10943 continue;
10944
10945 linked_plane_state = intel_atomic_get_plane_state(state, linked);
10946 if (IS_ERR(linked_plane_state))
10947 return PTR_ERR(linked_plane_state);
10948
10949 WARN_ON(linked_plane_state->linked_plane != plane);
10950 WARN_ON(linked_plane_state->slave == plane_state->slave);
10951 }
10952
10953 return 0;
10954}
10955
10956static int icl_check_nv12_planes(struct intel_crtc_state *crtc_state)
10957{
10958 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
10959 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10960 struct intel_atomic_state *state = to_intel_atomic_state(crtc_state->base.state);
10961 struct intel_plane *plane, *linked;
10962 struct intel_plane_state *plane_state;
10963 int i;
10964
10965 if (INTEL_GEN(dev_priv) < 11)
10966 return 0;
10967
10968 /*
10969 * Destroy all old plane links and make the slave plane invisible
10970 * in the crtc_state->active_planes mask.
10971 */
10972 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
10973 if (plane->pipe != crtc->pipe || !plane_state->linked_plane)
10974 continue;
10975
10976 plane_state->linked_plane = NULL;
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020010977 if (plane_state->slave && !plane_state->base.visible) {
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020010978 crtc_state->active_planes &= ~BIT(plane->id);
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020010979 crtc_state->update_planes |= BIT(plane->id);
10980 }
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020010981
10982 plane_state->slave = false;
10983 }
10984
10985 if (!crtc_state->nv12_planes)
10986 return 0;
10987
10988 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
10989 struct intel_plane_state *linked_state = NULL;
10990
10991 if (plane->pipe != crtc->pipe ||
10992 !(crtc_state->nv12_planes & BIT(plane->id)))
10993 continue;
10994
10995 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, linked) {
10996 if (!icl_is_nv12_y_plane(linked->id))
10997 continue;
10998
10999 if (crtc_state->active_planes & BIT(linked->id))
11000 continue;
11001
11002 linked_state = intel_atomic_get_plane_state(state, linked);
11003 if (IS_ERR(linked_state))
11004 return PTR_ERR(linked_state);
11005
11006 break;
11007 }
11008
11009 if (!linked_state) {
11010 DRM_DEBUG_KMS("Need %d free Y planes for NV12\n",
11011 hweight8(crtc_state->nv12_planes));
11012
11013 return -EINVAL;
11014 }
11015
11016 plane_state->linked_plane = linked;
11017
11018 linked_state->slave = true;
11019 linked_state->linked_plane = plane;
11020 crtc_state->active_planes |= BIT(linked->id);
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020011021 crtc_state->update_planes |= BIT(linked->id);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020011022 DRM_DEBUG_KMS("Using %s as Y plane for %s\n", linked->base.name, plane->base.name);
11023 }
11024
11025 return 0;
11026}
11027
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011028static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11029 struct drm_crtc_state *crtc_state)
11030{
Matt Ropercd1d3ee2018-12-10 13:54:14 -080011031 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011033 struct intel_crtc_state *pipe_config =
11034 to_intel_crtc_state(crtc_state);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011035 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011036 bool mode_changed = needs_modeset(crtc_state);
11037
Ville Syrjälä852eb002015-06-24 22:00:07 +030011038 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011039 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011040
Maarten Lankhorstad421372015-06-15 12:33:42 +020011041 if (mode_changed && crtc_state->enable &&
11042 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011043 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011044 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11045 pipe_config);
11046 if (ret)
11047 return ret;
11048 }
11049
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011050 if (crtc_state->color_mgmt_changed) {
Matt Roper302da0c2018-12-10 13:54:15 -080011051 ret = intel_color_check(pipe_config);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011052 if (ret)
11053 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010011054
11055 /*
11056 * Changing color management on Intel hardware is
11057 * handled as part of planes update.
11058 */
11059 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011060 }
11061
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011062 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011063 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011064 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011065 if (ret) {
11066 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011067 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011068 }
11069 }
11070
Ville Syrjäläf255c622018-11-08 17:10:13 +020011071 if (dev_priv->display.compute_intermediate_wm) {
Matt Ropered4a6a72016-02-23 17:20:13 -080011072 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11073 return 0;
11074
11075 /*
11076 * Calculate 'intermediate' watermarks that satisfy both the
11077 * old state and the new state. We can program these
11078 * immediately.
11079 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -080011080 ret = dev_priv->display.compute_intermediate_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011081 if (ret) {
11082 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11083 return ret;
11084 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070011085 }
11086
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011087 if (INTEL_GEN(dev_priv) >= 9) {
Hans de Goede2c5c4152018-12-17 15:19:03 +010011088 if (mode_changed || pipe_config->update_pipe)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011089 ret = skl_update_scaler_crtc(pipe_config);
11090
11091 if (!ret)
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020011092 ret = icl_check_nv12_planes(pipe_config);
11093 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053011094 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
11095 pipe_config);
11096 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011097 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011098 pipe_config);
11099 }
11100
Maarten Lankhorst24f28452017-11-22 19:39:01 +010011101 if (HAS_IPS(dev_priv))
11102 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
11103
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011104 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011105}
11106
Jani Nikula65b38e02015-04-13 11:26:56 +030011107static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011108 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011109};
11110
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011111static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11112{
11113 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011114 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011115
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011116 drm_connector_list_iter_begin(dev, &conn_iter);
11117 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011118 if (connector->base.state->crtc)
Thomas Zimmermannef196b52018-06-18 13:01:50 +020011119 drm_connector_put(&connector->base);
Daniel Vetter8863dc72016-05-06 15:39:03 +020011120
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011121 if (connector->base.encoder) {
11122 connector->base.state->best_encoder =
11123 connector->base.encoder;
11124 connector->base.state->crtc =
11125 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011126
Thomas Zimmermannef196b52018-06-18 13:01:50 +020011127 drm_connector_get(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011128 } else {
11129 connector->base.state->best_encoder = NULL;
11130 connector->base.state->crtc = NULL;
11131 }
11132 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011133 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011134}
11135
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011136static int
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011137compute_sink_pipe_bpp(const struct drm_connector_state *conn_state,
11138 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011139{
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011140 struct drm_connector *connector = conn_state->connector;
11141 const struct drm_display_info *info = &connector->display_info;
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011142 int bpp;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011143
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011144 switch (conn_state->max_bpc) {
11145 case 6 ... 7:
11146 bpp = 6 * 3;
11147 break;
11148 case 8 ... 9:
11149 bpp = 8 * 3;
11150 break;
11151 case 10 ... 11:
11152 bpp = 10 * 3;
11153 break;
11154 case 12:
11155 bpp = 12 * 3;
11156 break;
11157 default:
11158 return -EINVAL;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011159 }
11160
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011161 if (bpp < pipe_config->pipe_bpp) {
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011162 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] Limiting display bpp to %d instead of "
11163 "EDID bpp %d, requested bpp %d, max platform bpp %d\n",
11164 connector->base.id, connector->name,
11165 bpp, 3 * info->bpc, 3 * conn_state->max_requested_bpc,
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011166 pipe_config->pipe_bpp);
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011167
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011168 pipe_config->pipe_bpp = bpp;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011169 }
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011170
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011171 return 0;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011172}
11173
11174static int
11175compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011176 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011177{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011178 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011179 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011180 struct drm_connector *connector;
11181 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011182 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011183
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011184 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11185 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011186 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011187 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011188 bpp = 12*3;
11189 else
11190 bpp = 8*3;
11191
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011192 pipe_config->pipe_bpp = bpp;
11193
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011194 /* Clamp display bpp to connector max bpp */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011195 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011196 int ret;
11197
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011198 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011199 continue;
11200
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011201 ret = compute_sink_pipe_bpp(connector_state, pipe_config);
11202 if (ret)
11203 return ret;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011204 }
11205
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011206 return 0;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011207}
11208
Daniel Vetter644db712013-09-19 14:53:58 +020011209static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11210{
11211 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11212 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011213 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011214 mode->crtc_hdisplay, mode->crtc_hsync_start,
11215 mode->crtc_hsync_end, mode->crtc_htotal,
11216 mode->crtc_vdisplay, mode->crtc_vsync_start,
11217 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11218}
11219
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011220static inline void
11221intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011222 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011223{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011224 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11225 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011226 m_n->gmch_m, m_n->gmch_n,
11227 m_n->link_m, m_n->link_n, m_n->tu);
11228}
11229
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011230#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
11231
11232static const char * const output_type_str[] = {
11233 OUTPUT_TYPE(UNUSED),
11234 OUTPUT_TYPE(ANALOG),
11235 OUTPUT_TYPE(DVO),
11236 OUTPUT_TYPE(SDVO),
11237 OUTPUT_TYPE(LVDS),
11238 OUTPUT_TYPE(TVOUT),
11239 OUTPUT_TYPE(HDMI),
11240 OUTPUT_TYPE(DP),
11241 OUTPUT_TYPE(EDP),
11242 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011243 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011244 OUTPUT_TYPE(DP_MST),
11245};
11246
11247#undef OUTPUT_TYPE
11248
11249static void snprintf_output_types(char *buf, size_t len,
11250 unsigned int output_types)
11251{
11252 char *str = buf;
11253 int i;
11254
11255 str[0] = '\0';
11256
11257 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
11258 int r;
11259
11260 if ((output_types & BIT(i)) == 0)
11261 continue;
11262
11263 r = snprintf(str, len, "%s%s",
11264 str != buf ? "," : "", output_type_str[i]);
11265 if (r >= len)
11266 break;
11267 str += r;
11268 len -= r;
11269
11270 output_types &= ~BIT(i);
11271 }
11272
11273 WARN_ON_ONCE(output_types != 0);
11274}
11275
Shashank Sharmad9facae2018-10-12 11:53:07 +053011276static const char * const output_format_str[] = {
11277 [INTEL_OUTPUT_FORMAT_INVALID] = "Invalid",
11278 [INTEL_OUTPUT_FORMAT_RGB] = "RGB",
Shashank Sharma33b7f3e2018-10-12 11:53:08 +053011279 [INTEL_OUTPUT_FORMAT_YCBCR420] = "YCBCR4:2:0",
Shashank Sharma8c79f842018-10-12 11:53:09 +053011280 [INTEL_OUTPUT_FORMAT_YCBCR444] = "YCBCR4:4:4",
Shashank Sharmad9facae2018-10-12 11:53:07 +053011281};
11282
11283static const char *output_formats(enum intel_output_format format)
11284{
Shashank Sharma33b7f3e2018-10-12 11:53:08 +053011285 if (format >= ARRAY_SIZE(output_format_str))
Shashank Sharmad9facae2018-10-12 11:53:07 +053011286 format = INTEL_OUTPUT_FORMAT_INVALID;
11287 return output_format_str[format];
11288}
11289
Daniel Vetterc0b03412013-05-28 12:05:54 +020011290static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011291 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011292 const char *context)
11293{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011294 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011295 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011296 struct drm_plane *plane;
11297 struct intel_plane *intel_plane;
11298 struct intel_plane_state *state;
11299 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011300 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011301
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011302 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11303 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011304
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011305 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
11306 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
11307 buf, pipe_config->output_types);
11308
Shashank Sharmad9facae2018-10-12 11:53:07 +053011309 DRM_DEBUG_KMS("output format: %s\n",
11310 output_formats(pipe_config->output_format));
11311
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011312 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11313 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011314 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011315
11316 if (pipe_config->has_pch_encoder)
11317 intel_dump_m_n_config(pipe_config, "fdi",
11318 pipe_config->fdi_lanes,
11319 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011320
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011321 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011322 intel_dump_m_n_config(pipe_config, "dp m_n",
11323 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011324 if (pipe_config->has_drrs)
11325 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11326 pipe_config->lane_count,
11327 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011328 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011329
Daniel Vetter55072d12014-11-20 16:10:28 +010011330 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011331 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011332
Daniel Vetterc0b03412013-05-28 12:05:54 +020011333 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011334 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011335 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011336 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11337 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011338 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011339 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011340 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11341 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011342
11343 if (INTEL_GEN(dev_priv) >= 9)
11344 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11345 crtc->num_scalers,
11346 pipe_config->scaler_state.scaler_users,
11347 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011348
11349 if (HAS_GMCH_DISPLAY(dev_priv))
11350 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11351 pipe_config->gmch_pfit.control,
11352 pipe_config->gmch_pfit.pgm_ratios,
11353 pipe_config->gmch_pfit.lvds_border_bits);
11354 else
11355 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11356 pipe_config->pch_pfit.pos,
11357 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011358 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011359
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011360 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11361 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011362
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011363 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011364
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011365 DRM_DEBUG_KMS("planes on this crtc\n");
11366 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011367 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011368 intel_plane = to_intel_plane(plane);
11369 if (intel_plane->pipe != crtc->pipe)
11370 continue;
11371
11372 state = to_intel_plane_state(plane->state);
11373 fb = state->base.fb;
11374 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011375 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11376 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011377 continue;
11378 }
11379
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011380 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11381 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011382 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011383 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011384 if (INTEL_GEN(dev_priv) >= 9)
11385 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11386 state->scaler_id,
11387 state->base.src.x1 >> 16,
11388 state->base.src.y1 >> 16,
11389 drm_rect_width(&state->base.src) >> 16,
11390 drm_rect_height(&state->base.src) >> 16,
11391 state->base.dst.x1, state->base.dst.y1,
11392 drm_rect_width(&state->base.dst),
11393 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011394 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011395}
11396
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011397static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011398{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011399 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011400 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011401 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011402 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011403 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011404 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011405
11406 /*
11407 * Walk the connector list instead of the encoder
11408 * list to detect the problem on ddi platforms
11409 * where there's just one encoder per digital port.
11410 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011411 drm_connector_list_iter_begin(dev, &conn_iter);
11412 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011413 struct drm_connector_state *connector_state;
11414 struct intel_encoder *encoder;
11415
Maarten Lankhorst8b694492018-04-09 14:46:55 +020011416 connector_state = drm_atomic_get_new_connector_state(state, connector);
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011417 if (!connector_state)
11418 connector_state = connector->state;
11419
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011420 if (!connector_state->best_encoder)
11421 continue;
11422
11423 encoder = to_intel_encoder(connector_state->best_encoder);
11424
11425 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011426
11427 switch (encoder->type) {
11428 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011429 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011430 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011431 break;
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -050011432 /* else: fall through */
Ville Syrjäläcca05022016-06-22 21:57:06 +030011433 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011434 case INTEL_OUTPUT_HDMI:
11435 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011436 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011437
11438 /* the same port mustn't appear more than once */
11439 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011440 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011441
11442 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011443 break;
11444 case INTEL_OUTPUT_DP_MST:
11445 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011446 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011447 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011448 default:
11449 break;
11450 }
11451 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011452 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011453
Ville Syrjälä477321e2016-07-28 17:50:40 +030011454 /* can't mix MST and SST/HDMI on the same port */
11455 if (used_ports & used_mst_ports)
11456 return false;
11457
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011458 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011459}
11460
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011461static void
11462clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11463{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011464 struct drm_i915_private *dev_priv =
11465 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011466 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011467 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011468 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011469 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011470 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011471
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011472 /* FIXME: before the switch to atomic started, a new pipe_config was
11473 * kzalloc'd. Code that depends on any field being zero should be
11474 * fixed, so that the crtc_state can be safely duplicated. For now,
11475 * only fields that are know to not cause problems are preserved. */
11476
Chandra Konduru663a3642015-04-07 15:28:41 -070011477 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011478 shared_dpll = crtc_state->shared_dpll;
11479 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011480 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011481 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011482 if (IS_G4X(dev_priv) ||
11483 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011484 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011485
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011486 /* Keep base drm_crtc_state intact, only clear our extended struct */
11487 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11488 memset(&crtc_state->base + 1, 0,
11489 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011490
Chandra Konduru663a3642015-04-07 15:28:41 -070011491 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011492 crtc_state->shared_dpll = shared_dpll;
11493 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011494 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011495 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011496 if (IS_G4X(dev_priv) ||
11497 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011498 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011499}
11500
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011501static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011502intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011503 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011504{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011505 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011506 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011507 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011508 struct drm_connector_state *connector_state;
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011509 int base_bpp, ret;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011510 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011511 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011512
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011513 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011514
Daniel Vettere143a212013-07-04 12:01:15 +020011515 pipe_config->cpu_transcoder =
11516 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011517
Imre Deak2960bc92013-07-30 13:36:32 +030011518 /*
11519 * Sanitize sync polarity flags based on requested ones. If neither
11520 * positive or negative polarity is requested, treat this as meaning
11521 * negative polarity.
11522 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011523 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011524 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011525 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011526
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011527 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011528 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011529 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011530
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011531 ret = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11532 pipe_config);
11533 if (ret)
11534 return ret;
11535
11536 base_bpp = pipe_config->pipe_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011537
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011538 /*
11539 * Determine the real pipe dimensions. Note that stereo modes can
11540 * increase the actual pipe size due to the frame doubling and
11541 * insertion of additional space for blanks between the frame. This
11542 * is stored in the crtc timings. We use the requested mode to do this
11543 * computation to clearly distinguish it from the adjusted mode, which
11544 * can be changed by the connectors in the below retry loop.
11545 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011546 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011547 &pipe_config->pipe_src_w,
11548 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011549
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011550 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011551 if (connector_state->crtc != crtc)
11552 continue;
11553
11554 encoder = to_intel_encoder(connector_state->best_encoder);
11555
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011556 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11557 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011558 return -EINVAL;
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011559 }
11560
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011561 /*
11562 * Determine output_types before calling the .compute_config()
11563 * hooks so that the hooks can use this information safely.
11564 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011565 if (encoder->compute_output_type)
11566 pipe_config->output_types |=
11567 BIT(encoder->compute_output_type(encoder, pipe_config,
11568 connector_state));
11569 else
11570 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011571 }
11572
Daniel Vettere29c22c2013-02-21 00:00:16 +010011573encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011574 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011575 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011576 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011577
Daniel Vetter135c81b2013-07-21 21:37:09 +020011578 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011579 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11580 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011581
Daniel Vetter7758a112012-07-08 19:40:39 +020011582 /* Pass our mode to the connectors and the CRTC to give them a chance to
11583 * adjust it according to limitations or connector properties, and also
11584 * a chance to reject the mode entirely.
11585 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011586 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011587 if (connector_state->crtc != crtc)
11588 continue;
11589
11590 encoder = to_intel_encoder(connector_state->best_encoder);
Lyude Paul204474a2019-01-15 15:08:00 -050011591 ret = encoder->compute_config(encoder, pipe_config,
11592 connector_state);
11593 if (ret < 0) {
11594 if (ret != -EDEADLK)
11595 DRM_DEBUG_KMS("Encoder config failure: %d\n",
11596 ret);
11597 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011598 }
11599 }
11600
Daniel Vetterff9a6752013-06-01 17:16:21 +020011601 /* Set default port clock if not overwritten by the encoder. Needs to be
11602 * done afterwards in case the encoder adjusts the mode. */
11603 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011604 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011605 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011606
Daniel Vettera43f6e02013-06-07 23:10:32 +020011607 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +020011608 if (ret == -EDEADLK)
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011609 return ret;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011610 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011611 DRM_DEBUG_KMS("CRTC fixup failed\n");
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011612 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011613 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011614
11615 if (ret == RETRY) {
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011616 if (WARN(!retry, "loop in pipe configuration computation\n"))
11617 return -EINVAL;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011618
11619 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11620 retry = false;
11621 goto encoder_retry;
11622 }
11623
Daniel Vettere8fa4272015-08-12 11:43:34 +020011624 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011625 * only enable it on 6bpc panels and when its not a compliance
11626 * test requesting 6bpc video pattern.
11627 */
11628 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11629 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011630 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011631 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011632
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011633 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020011634}
11635
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011636static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011637{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011638 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011639
11640 if (clock1 == clock2)
11641 return true;
11642
11643 if (!clock1 || !clock2)
11644 return false;
11645
11646 diff = abs(clock1 - clock2);
11647
11648 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11649 return true;
11650
11651 return false;
11652}
11653
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011654static bool
11655intel_compare_m_n(unsigned int m, unsigned int n,
11656 unsigned int m2, unsigned int n2,
11657 bool exact)
11658{
11659 if (m == m2 && n == n2)
11660 return true;
11661
11662 if (exact || !m || !n || !m2 || !n2)
11663 return false;
11664
11665 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11666
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011667 if (n > n2) {
11668 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011669 m2 <<= 1;
11670 n2 <<= 1;
11671 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011672 } else if (n < n2) {
11673 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011674 m <<= 1;
11675 n <<= 1;
11676 }
11677 }
11678
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011679 if (n != n2)
11680 return false;
11681
11682 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011683}
11684
11685static bool
11686intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11687 struct intel_link_m_n *m2_n2,
11688 bool adjust)
11689{
11690 if (m_n->tu == m2_n2->tu &&
11691 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11692 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11693 intel_compare_m_n(m_n->link_m, m_n->link_n,
11694 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11695 if (adjust)
11696 *m2_n2 = *m_n;
11697
11698 return true;
11699 }
11700
11701 return false;
11702}
11703
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011704static void __printf(3, 4)
11705pipe_config_err(bool adjust, const char *name, const char *format, ...)
11706{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011707 struct va_format vaf;
11708 va_list args;
11709
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011710 va_start(args, format);
11711 vaf.fmt = format;
11712 vaf.va = &args;
11713
Joe Perches99a95482018-03-13 15:02:15 -070011714 if (adjust)
11715 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11716 else
11717 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011718
11719 va_end(args);
11720}
11721
Hans de Goede3d6535c2019-01-24 14:01:14 +010011722static bool fastboot_enabled(struct drm_i915_private *dev_priv)
11723{
11724 if (i915_modparams.fastboot != -1)
11725 return i915_modparams.fastboot;
11726
11727 /* Enable fastboot by default on Skylake and newer */
11728 return INTEL_GEN(dev_priv) >= 9;
11729}
11730
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011731static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011732intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011733 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011734 struct intel_crtc_state *pipe_config,
11735 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011736{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011737 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011738 bool fixup_inherited = adjust &&
11739 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11740 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011741
Hans de Goede3d6535c2019-01-24 14:01:14 +010011742 if (fixup_inherited && !fastboot_enabled(dev_priv)) {
Maarten Lankhorstd19f9582019-01-08 17:08:40 +010011743 DRM_DEBUG_KMS("initial modeset and fastboot not set\n");
11744 ret = false;
11745 }
11746
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011747#define PIPE_CONF_CHECK_X(name) do { \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011748 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011749 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011750 "(expected 0x%08x, found 0x%08x)\n", \
11751 current_config->name, \
11752 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011753 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011754 } \
11755} while (0)
Daniel Vetter66e985c2013-06-05 13:34:20 +020011756
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011757#define PIPE_CONF_CHECK_I(name) do { \
Daniel Vetter08a24032013-04-19 11:25:34 +020011758 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011759 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011760 "(expected %i, found %i)\n", \
11761 current_config->name, \
11762 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011763 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011764 } \
11765} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011766
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011767#define PIPE_CONF_CHECK_BOOL(name) do { \
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011768 if (current_config->name != pipe_config->name) { \
11769 pipe_config_err(adjust, __stringify(name), \
11770 "(expected %s, found %s)\n", \
11771 yesno(current_config->name), \
11772 yesno(pipe_config->name)); \
11773 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011774 } \
11775} while (0)
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011776
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011777/*
11778 * Checks state where we only read out the enabling, but not the entire
11779 * state itself (like full infoframes or ELD for audio). These states
11780 * require a full modeset on bootup to fix up.
11781 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011782#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) do { \
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011783 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11784 PIPE_CONF_CHECK_BOOL(name); \
11785 } else { \
11786 pipe_config_err(adjust, __stringify(name), \
11787 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11788 yesno(current_config->name), \
11789 yesno(pipe_config->name)); \
11790 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011791 } \
11792} while (0)
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011793
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011794#define PIPE_CONF_CHECK_P(name) do { \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011795 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011796 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011797 "(expected %p, found %p)\n", \
11798 current_config->name, \
11799 pipe_config->name); \
11800 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011801 } \
11802} while (0)
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011803
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011804#define PIPE_CONF_CHECK_M_N(name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011805 if (!intel_compare_link_m_n(&current_config->name, \
11806 &pipe_config->name,\
11807 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011808 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011809 "(expected tu %i gmch %i/%i link %i/%i, " \
11810 "found tu %i, gmch %i/%i link %i/%i)\n", \
11811 current_config->name.tu, \
11812 current_config->name.gmch_m, \
11813 current_config->name.gmch_n, \
11814 current_config->name.link_m, \
11815 current_config->name.link_n, \
11816 pipe_config->name.tu, \
11817 pipe_config->name.gmch_m, \
11818 pipe_config->name.gmch_n, \
11819 pipe_config->name.link_m, \
11820 pipe_config->name.link_n); \
11821 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011822 } \
11823} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011824
Daniel Vetter55c561a2016-03-30 11:34:36 +020011825/* This is required for BDW+ where there is only one set of registers for
11826 * switching between high and low RR.
11827 * This macro can be used whenever a comparison has to be made between one
11828 * hw state and multiple sw state variables.
11829 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011830#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011831 if (!intel_compare_link_m_n(&current_config->name, \
11832 &pipe_config->name, adjust) && \
11833 !intel_compare_link_m_n(&current_config->alt_name, \
11834 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011835 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011836 "(expected tu %i gmch %i/%i link %i/%i, " \
11837 "or tu %i gmch %i/%i link %i/%i, " \
11838 "found tu %i, gmch %i/%i link %i/%i)\n", \
11839 current_config->name.tu, \
11840 current_config->name.gmch_m, \
11841 current_config->name.gmch_n, \
11842 current_config->name.link_m, \
11843 current_config->name.link_n, \
11844 current_config->alt_name.tu, \
11845 current_config->alt_name.gmch_m, \
11846 current_config->alt_name.gmch_n, \
11847 current_config->alt_name.link_m, \
11848 current_config->alt_name.link_n, \
11849 pipe_config->name.tu, \
11850 pipe_config->name.gmch_m, \
11851 pipe_config->name.gmch_n, \
11852 pipe_config->name.link_m, \
11853 pipe_config->name.link_n); \
11854 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011855 } \
11856} while (0)
Daniel Vetter88adfff2013-03-28 10:42:01 +010011857
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011858#define PIPE_CONF_CHECK_FLAGS(name, mask) do { \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011859 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011860 pipe_config_err(adjust, __stringify(name), \
11861 "(%x) (expected %i, found %i)\n", \
11862 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011863 current_config->name & (mask), \
11864 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011865 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011866 } \
11867} while (0)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011868
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011869#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) do { \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011870 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011871 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011872 "(expected %i, found %i)\n", \
11873 current_config->name, \
11874 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011875 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011876 } \
11877} while (0)
Ville Syrjälä5e550652013-09-06 23:29:07 +030011878
Daniel Vetterbb760062013-06-06 14:55:52 +020011879#define PIPE_CONF_QUIRK(quirk) \
11880 ((current_config->quirks | pipe_config->quirks) & (quirk))
11881
Daniel Vettereccb1402013-05-22 00:50:22 +020011882 PIPE_CONF_CHECK_I(cpu_transcoder);
11883
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011884 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011885 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011886 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011887
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011888 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011889 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011890
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011891 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011892 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011893
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011894 if (current_config->has_drrs)
11895 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11896 } else
11897 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011898
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011899 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011900
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011901 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11902 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11903 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11904 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11905 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11906 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011907
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011908 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11909 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11910 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11911 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11912 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11913 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011914
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011915 PIPE_CONF_CHECK_I(pixel_multiplier);
Shashank Sharmad9facae2018-10-12 11:53:07 +053011916 PIPE_CONF_CHECK_I(output_format);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011917 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011918 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011919 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011920 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011921
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011922 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11923 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011924 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011925
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011926 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011927
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011928 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011929 DRM_MODE_FLAG_INTERLACE);
11930
Daniel Vetterbb760062013-06-06 14:55:52 +020011931 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011932 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011933 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011934 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011935 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011936 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011937 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011938 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011939 DRM_MODE_FLAG_NVSYNC);
11940 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011941
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011942 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011943 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011944 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011945 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011946 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011947
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011948 if (!adjust) {
11949 PIPE_CONF_CHECK_I(pipe_src_w);
11950 PIPE_CONF_CHECK_I(pipe_src_h);
11951
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011952 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011953 if (current_config->pch_pfit.enabled) {
11954 PIPE_CONF_CHECK_X(pch_pfit.pos);
11955 PIPE_CONF_CHECK_X(pch_pfit.size);
11956 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011957
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011958 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011959 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011960 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011961
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011962 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011963
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011964 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011965 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011966 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011967 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11968 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011969 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011970 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011971 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11972 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11973 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011974 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11975 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11976 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11977 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11978 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11979 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11980 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11981 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11982 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11983 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11984 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11985 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Paulo Zanonic27e9172018-04-27 16:14:36 -070011986 PIPE_CONF_CHECK_X(dpll_hw_state.mg_refclkin_ctl);
11987 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_coreclkctl1);
11988 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_hsclkctl);
11989 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div0);
11990 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div1);
11991 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_lf);
11992 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_frac_lock);
11993 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_ssc);
11994 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_bias);
11995 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_tdc_coldst_bias);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011996
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011997 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11998 PIPE_CONF_CHECK_X(dsi_pll.div);
11999
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012000 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012001 PIPE_CONF_CHECK_I(pipe_bpp);
12002
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012003 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012004 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012005
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012006 PIPE_CONF_CHECK_I(min_voltage_level);
12007
Daniel Vetter66e985c2013-06-05 13:34:20 +020012008#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012009#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010012010#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010012011#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012012#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012013#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012014#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012015#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012016
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012017 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012018}
12019
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012020static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12021 const struct intel_crtc_state *pipe_config)
12022{
12023 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012024 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012025 &pipe_config->fdi_m_n);
12026 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12027
12028 /*
12029 * FDI already provided one idea for the dotclock.
12030 * Yell if the encoder disagrees.
12031 */
12032 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12033 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12034 fdi_dotclock, dotclock);
12035 }
12036}
12037
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012038static void verify_wm_state(struct drm_crtc *crtc,
12039 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012040{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012041 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000012042 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012043 struct skl_pipe_wm hw_wm, *sw_wm;
12044 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
12045 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012046 struct skl_ddb_entry hw_ddb_y[I915_MAX_PLANES];
12047 struct skl_ddb_entry hw_ddb_uv[I915_MAX_PLANES];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12049 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012050 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000012051
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012052 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012053 return;
12054
Matt Ropercd1d3ee2018-12-10 13:54:14 -080012055 skl_pipe_wm_get_hw_state(intel_crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020012056 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012057
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012058 skl_pipe_ddb_get_hw_state(intel_crtc, hw_ddb_y, hw_ddb_uv);
12059
Damien Lespiau08db6652014-11-04 17:06:52 +000012060 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12061 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12062
Mahesh Kumar74bd8002018-04-26 19:55:15 +053012063 if (INTEL_GEN(dev_priv) >= 11)
12064 if (hw_ddb.enabled_slices != sw_ddb->enabled_slices)
12065 DRM_ERROR("mismatch in DBUF Slices (expected %u, got %u)\n",
12066 sw_ddb->enabled_slices,
12067 hw_ddb.enabled_slices);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012068 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070012069 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012070 hw_plane_wm = &hw_wm.planes[plane];
12071 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012072
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012073 /* Watermarks */
12074 for (level = 0; level <= max_level; level++) {
12075 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12076 &sw_plane_wm->wm[level]))
12077 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000012078
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012079 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12080 pipe_name(pipe), plane + 1, level,
12081 sw_plane_wm->wm[level].plane_en,
12082 sw_plane_wm->wm[level].plane_res_b,
12083 sw_plane_wm->wm[level].plane_res_l,
12084 hw_plane_wm->wm[level].plane_en,
12085 hw_plane_wm->wm[level].plane_res_b,
12086 hw_plane_wm->wm[level].plane_res_l);
12087 }
12088
12089 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12090 &sw_plane_wm->trans_wm)) {
12091 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12092 pipe_name(pipe), plane + 1,
12093 sw_plane_wm->trans_wm.plane_en,
12094 sw_plane_wm->trans_wm.plane_res_b,
12095 sw_plane_wm->trans_wm.plane_res_l,
12096 hw_plane_wm->trans_wm.plane_en,
12097 hw_plane_wm->trans_wm.plane_res_b,
12098 hw_plane_wm->trans_wm.plane_res_l);
12099 }
12100
12101 /* DDB */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012102 hw_ddb_entry = &hw_ddb_y[plane];
12103 sw_ddb_entry = &to_intel_crtc_state(new_state)->wm.skl.plane_ddb_y[plane];
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012104
12105 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012106 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012107 pipe_name(pipe), plane + 1,
12108 sw_ddb_entry->start, sw_ddb_entry->end,
12109 hw_ddb_entry->start, hw_ddb_entry->end);
12110 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012111 }
12112
Lyude27082492016-08-24 07:48:10 +020012113 /*
12114 * cursor
12115 * If the cursor plane isn't active, we may not have updated it's ddb
12116 * allocation. In that case since the ddb allocation will be updated
12117 * once the plane becomes visible, we can skip this check
12118 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030012119 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012120 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
12121 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012122
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012123 /* Watermarks */
12124 for (level = 0; level <= max_level; level++) {
12125 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12126 &sw_plane_wm->wm[level]))
12127 continue;
12128
12129 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12130 pipe_name(pipe), level,
12131 sw_plane_wm->wm[level].plane_en,
12132 sw_plane_wm->wm[level].plane_res_b,
12133 sw_plane_wm->wm[level].plane_res_l,
12134 hw_plane_wm->wm[level].plane_en,
12135 hw_plane_wm->wm[level].plane_res_b,
12136 hw_plane_wm->wm[level].plane_res_l);
12137 }
12138
12139 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12140 &sw_plane_wm->trans_wm)) {
12141 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12142 pipe_name(pipe),
12143 sw_plane_wm->trans_wm.plane_en,
12144 sw_plane_wm->trans_wm.plane_res_b,
12145 sw_plane_wm->trans_wm.plane_res_l,
12146 hw_plane_wm->trans_wm.plane_en,
12147 hw_plane_wm->trans_wm.plane_res_b,
12148 hw_plane_wm->trans_wm.plane_res_l);
12149 }
12150
12151 /* DDB */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012152 hw_ddb_entry = &hw_ddb_y[PLANE_CURSOR];
12153 sw_ddb_entry = &to_intel_crtc_state(new_state)->wm.skl.plane_ddb_y[PLANE_CURSOR];
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012154
12155 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012156 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020012157 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012158 sw_ddb_entry->start, sw_ddb_entry->end,
12159 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020012160 }
Damien Lespiau08db6652014-11-04 17:06:52 +000012161 }
12162}
12163
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012164static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012165verify_connector_state(struct drm_device *dev,
12166 struct drm_atomic_state *state,
12167 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012168{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012169 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012170 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012171 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012172
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012173 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012174 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012175 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012176
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012177 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012178 continue;
12179
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012180 if (crtc)
12181 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
12182
12183 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012184
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012185 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012186 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012187 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012188}
12189
12190static void
Daniel Vetter86b04262017-03-01 10:52:26 +010012191verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012192{
12193 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010012194 struct drm_connector *connector;
12195 struct drm_connector_state *old_conn_state, *new_conn_state;
12196 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012197
Damien Lespiaub2784e12014-08-05 11:29:37 +010012198 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010012199 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012200 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012201
12202 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12203 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012204 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012205
Daniel Vetter86b04262017-03-01 10:52:26 +010012206 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
12207 new_conn_state, i) {
12208 if (old_conn_state->best_encoder == &encoder->base)
12209 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012210
Daniel Vetter86b04262017-03-01 10:52:26 +010012211 if (new_conn_state->best_encoder != &encoder->base)
12212 continue;
12213 found = enabled = true;
12214
12215 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012216 encoder->base.crtc,
12217 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012218 }
Daniel Vetter86b04262017-03-01 10:52:26 +010012219
12220 if (!found)
12221 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100012222
Rob Clarke2c719b2014-12-15 13:56:32 -050012223 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012224 "encoder's enabled state mismatch "
12225 "(expected %i, found %i)\n",
12226 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012227
12228 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012229 bool active;
12230
12231 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012232 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012233 "encoder detached but still enabled on pipe %c.\n",
12234 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012235 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012236 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012237}
12238
12239static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012240verify_crtc_state(struct drm_crtc *crtc,
12241 struct drm_crtc_state *old_crtc_state,
12242 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012243{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012244 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012245 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012246 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12248 struct intel_crtc_state *pipe_config, *sw_config;
12249 struct drm_atomic_state *old_state;
12250 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012251
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012252 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012253 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012254 pipe_config = to_intel_crtc_state(old_crtc_state);
12255 memset(pipe_config, 0, sizeof(*pipe_config));
12256 pipe_config->base.crtc = crtc;
12257 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012258
Ville Syrjälä78108b72016-05-27 20:59:19 +030012259 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012260
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012261 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012262
Ville Syrjäläe56134b2017-06-01 17:36:19 +030012263 /* we keep both pipes enabled on 830 */
12264 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012265 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012266
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012267 I915_STATE_WARN(new_crtc_state->active != active,
12268 "crtc active state doesn't match with hw state "
12269 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012270
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012271 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12272 "transitional active state does not match atomic hw state "
12273 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012274
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012275 for_each_encoder_on_crtc(dev, crtc, encoder) {
12276 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012277
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012278 active = encoder->get_hw_state(encoder, &pipe);
12279 I915_STATE_WARN(active != new_crtc_state->active,
12280 "[ENCODER:%i] active %i with crtc active %i\n",
12281 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012282
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012283 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12284 "Encoder connected to wrong pipe %c\n",
12285 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012286
Ville Syrjäläe1214b92017-10-27 22:31:23 +030012287 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012288 encoder->get_config(encoder, pipe_config);
12289 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012290
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012291 intel_crtc_compute_pixel_rate(pipe_config);
12292
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012293 if (!new_crtc_state->active)
12294 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012295
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012296 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012297
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012298 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012299 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012300 pipe_config, false)) {
12301 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12302 intel_dump_pipe_config(intel_crtc, pipe_config,
12303 "[hw state]");
12304 intel_dump_pipe_config(intel_crtc, sw_config,
12305 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012306 }
12307}
12308
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012309static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012310intel_verify_planes(struct intel_atomic_state *state)
12311{
12312 struct intel_plane *plane;
12313 const struct intel_plane_state *plane_state;
12314 int i;
12315
12316 for_each_new_intel_plane_in_state(state, plane,
12317 plane_state, i)
12318 assert_plane(plane, plane_state->base.visible);
12319}
12320
12321static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012322verify_single_dpll_state(struct drm_i915_private *dev_priv,
12323 struct intel_shared_dpll *pll,
12324 struct drm_crtc *crtc,
12325 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012326{
12327 struct intel_dpll_hw_state dpll_hw_state;
Ville Syrjälä40560e22018-06-26 22:47:11 +030012328 unsigned int crtc_mask;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012329 bool active;
12330
12331 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12332
Lucas De Marchi72f775f2018-03-20 15:06:34 -070012333 DRM_DEBUG_KMS("%s\n", pll->info->name);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012334
Lucas De Marchiee1398b2018-03-20 15:06:33 -070012335 active = pll->info->funcs->get_hw_state(dev_priv, pll, &dpll_hw_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012336
Lucas De Marchi5cd281f2018-03-20 15:06:36 -070012337 if (!(pll->info->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012338 I915_STATE_WARN(!pll->on && pll->active_mask,
12339 "pll in active use but not on in sw tracking\n");
12340 I915_STATE_WARN(pll->on && !pll->active_mask,
12341 "pll is on but not used by any active crtc\n");
12342 I915_STATE_WARN(pll->on != active,
12343 "pll on state mismatch (expected %i, found %i)\n",
12344 pll->on, active);
12345 }
12346
12347 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012348 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012349 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012350 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012351
12352 return;
12353 }
12354
Ville Syrjälä40560e22018-06-26 22:47:11 +030012355 crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012356
12357 if (new_state->active)
12358 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12359 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12360 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12361 else
12362 I915_STATE_WARN(pll->active_mask & crtc_mask,
12363 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12364 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12365
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012366 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012367 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012368 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012369
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012370 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012371 &dpll_hw_state,
12372 sizeof(dpll_hw_state)),
12373 "pll hw state mismatch\n");
12374}
12375
12376static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012377verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12378 struct drm_crtc_state *old_crtc_state,
12379 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012380{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012381 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012382 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12383 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12384
12385 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012386 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012387
12388 if (old_state->shared_dpll &&
12389 old_state->shared_dpll != new_state->shared_dpll) {
Ville Syrjälä40560e22018-06-26 22:47:11 +030012390 unsigned int crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012391 struct intel_shared_dpll *pll = old_state->shared_dpll;
12392
12393 I915_STATE_WARN(pll->active_mask & crtc_mask,
12394 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12395 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012396 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012397 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12398 pipe_name(drm_crtc_index(crtc)));
12399 }
12400}
12401
12402static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012403intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012404 struct drm_atomic_state *state,
12405 struct drm_crtc_state *old_state,
12406 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012407{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012408 if (!needs_modeset(new_state) &&
12409 !to_intel_crtc_state(new_state)->update_pipe)
12410 return;
12411
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012412 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012413 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012414 verify_crtc_state(crtc, old_state, new_state);
12415 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012416}
12417
12418static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012419verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012420{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012421 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012422 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012423
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012424 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012425 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012426}
Daniel Vetter53589012013-06-05 13:34:16 +020012427
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012428static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012429intel_modeset_verify_disabled(struct drm_device *dev,
12430 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012431{
Daniel Vetter86b04262017-03-01 10:52:26 +010012432 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012433 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012434 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012435}
12436
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012437static void update_scanline_offset(const struct intel_crtc_state *crtc_state)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012438{
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012439 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012440 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012441
12442 /*
12443 * The scanline counter increments at the leading edge of hsync.
12444 *
12445 * On most platforms it starts counting from vtotal-1 on the
12446 * first active line. That means the scanline counter value is
12447 * always one less than what we would expect. Ie. just after
12448 * start of vblank, which also occurs at start of hsync (on the
12449 * last active line), the scanline counter will read vblank_start-1.
12450 *
12451 * On gen2 the scanline counter starts counting from 1 instead
12452 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12453 * to keep the value positive), instead of adding one.
12454 *
12455 * On HSW+ the behaviour of the scanline counter depends on the output
12456 * type. For DP ports it behaves like most other platforms, but on HDMI
12457 * there's an extra 1 line difference. So we need to add two instead of
12458 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020012459 *
12460 * On VLV/CHV DSI the scanline counter would appear to increment
12461 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12462 * that means we can't tell whether we're in vblank or not while
12463 * we're on that particular line. We must still set scanline_offset
12464 * to 1 so that the vblank timestamps come out correct when we query
12465 * the scanline counter from within the vblank interrupt handler.
12466 * However if queried just before the start of vblank we'll get an
12467 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012468 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -080012469 if (IS_GEN(dev_priv, 2)) {
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012470 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012471 int vtotal;
12472
Ville Syrjälä124abe02015-09-08 13:40:45 +030012473 vtotal = adjusted_mode->crtc_vtotal;
12474 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012475 vtotal /= 2;
12476
12477 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012478 } else if (HAS_DDI(dev_priv) &&
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012479 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012480 crtc->scanline_offset = 2;
12481 } else
12482 crtc->scanline_offset = 1;
12483}
12484
Maarten Lankhorstad421372015-06-15 12:33:42 +020012485static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012486{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012487 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012488 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012489 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012490 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012491 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012492
12493 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012494 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012495
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012496 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012498 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012499 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012500
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012501 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012502 continue;
12503
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012504 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012505
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012506 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012507 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012508
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012509 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012510 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012511}
12512
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012513/*
12514 * This implements the workaround described in the "notes" section of the mode
12515 * set sequence documentation. When going from no pipes or single pipe to
12516 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12517 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12518 */
12519static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12520{
12521 struct drm_crtc_state *crtc_state;
12522 struct intel_crtc *intel_crtc;
12523 struct drm_crtc *crtc;
12524 struct intel_crtc_state *first_crtc_state = NULL;
12525 struct intel_crtc_state *other_crtc_state = NULL;
12526 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12527 int i;
12528
12529 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012530 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012531 intel_crtc = to_intel_crtc(crtc);
12532
12533 if (!crtc_state->active || !needs_modeset(crtc_state))
12534 continue;
12535
12536 if (first_crtc_state) {
12537 other_crtc_state = to_intel_crtc_state(crtc_state);
12538 break;
12539 } else {
12540 first_crtc_state = to_intel_crtc_state(crtc_state);
12541 first_pipe = intel_crtc->pipe;
12542 }
12543 }
12544
12545 /* No workaround needed? */
12546 if (!first_crtc_state)
12547 return 0;
12548
12549 /* w/a possibly needed, check how many crtc's are already enabled. */
12550 for_each_intel_crtc(state->dev, intel_crtc) {
12551 struct intel_crtc_state *pipe_config;
12552
12553 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12554 if (IS_ERR(pipe_config))
12555 return PTR_ERR(pipe_config);
12556
12557 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12558
12559 if (!pipe_config->base.active ||
12560 needs_modeset(&pipe_config->base))
12561 continue;
12562
12563 /* 2 or more enabled crtcs means no need for w/a */
12564 if (enabled_pipe != INVALID_PIPE)
12565 return 0;
12566
12567 enabled_pipe = intel_crtc->pipe;
12568 }
12569
12570 if (enabled_pipe != INVALID_PIPE)
12571 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12572 else if (other_crtc_state)
12573 other_crtc_state->hsw_workaround_pipe = first_pipe;
12574
12575 return 0;
12576}
12577
Ville Syrjälä8d965612016-11-14 18:35:10 +020012578static int intel_lock_all_pipes(struct drm_atomic_state *state)
12579{
12580 struct drm_crtc *crtc;
12581
12582 /* Add all pipes to the state */
12583 for_each_crtc(state->dev, crtc) {
12584 struct drm_crtc_state *crtc_state;
12585
12586 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12587 if (IS_ERR(crtc_state))
12588 return PTR_ERR(crtc_state);
12589 }
12590
12591 return 0;
12592}
12593
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012594static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12595{
12596 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012597
Ville Syrjälä8d965612016-11-14 18:35:10 +020012598 /*
12599 * Add all pipes to the state, and force
12600 * a modeset on all the active ones.
12601 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012602 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012603 struct drm_crtc_state *crtc_state;
12604 int ret;
12605
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012606 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12607 if (IS_ERR(crtc_state))
12608 return PTR_ERR(crtc_state);
12609
12610 if (!crtc_state->active || needs_modeset(crtc_state))
12611 continue;
12612
12613 crtc_state->mode_changed = true;
12614
12615 ret = drm_atomic_add_affected_connectors(state, crtc);
12616 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012617 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012618
12619 ret = drm_atomic_add_affected_planes(state, crtc);
12620 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012621 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012622 }
12623
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012624 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012625}
12626
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012627static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012628{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012629 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012630 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012631 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012632 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012633 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012634
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012635 if (!check_digital_port_conflicts(state)) {
12636 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12637 return -EINVAL;
12638 }
12639
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012640 intel_state->modeset = true;
12641 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012642 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12643 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012644
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012645 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12646 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012647 intel_state->active_crtcs |= 1 << i;
12648 else
12649 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012650
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012651 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012652 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012653 }
12654
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012655 /*
12656 * See if the config requires any additional preparation, e.g.
12657 * to adjust global state with pipes off. We need to do this
12658 * here so we can get the modeset_pipe updated config for the new
12659 * mode set on this crtc. For other crtcs we need to use the
12660 * adjusted_mode bits in the crtc directly.
12661 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012662 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012663 ret = dev_priv->display.modeset_calc_cdclk(state);
12664 if (ret < 0)
12665 return ret;
12666
Ville Syrjälä8d965612016-11-14 18:35:10 +020012667 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012668 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012669 * holding all the crtc locks, even if we don't end up
12670 * touching the hardware
12671 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012672 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12673 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012674 ret = intel_lock_all_pipes(state);
12675 if (ret < 0)
12676 return ret;
12677 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012678
Ville Syrjälä8d965612016-11-14 18:35:10 +020012679 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012680 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12681 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012682 ret = intel_modeset_all_pipes(state);
12683 if (ret < 0)
12684 return ret;
12685 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012686
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012687 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12688 intel_state->cdclk.logical.cdclk,
12689 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012690 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12691 intel_state->cdclk.logical.voltage_level,
12692 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012693 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012694 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012695 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012696
Maarten Lankhorstad421372015-06-15 12:33:42 +020012697 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012698
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012699 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012700 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012701
Maarten Lankhorstad421372015-06-15 12:33:42 +020012702 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012703}
12704
Matt Roperaa363132015-09-24 15:53:18 -070012705/*
12706 * Handle calculation of various watermark data at the end of the atomic check
12707 * phase. The code here should be run after the per-crtc and per-plane 'check'
12708 * handlers to ensure that all derived state has been updated.
12709 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -080012710static int calc_watermark_data(struct intel_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012711{
Matt Ropercd1d3ee2018-12-10 13:54:14 -080012712 struct drm_device *dev = state->base.dev;
Matt Roper98d39492016-05-12 07:06:03 -070012713 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012714
12715 /* Is there platform-specific watermark information to calculate? */
12716 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012717 return dev_priv->display.compute_global_watermarks(state);
12718
12719 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012720}
12721
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012722/**
12723 * intel_atomic_check - validate state object
12724 * @dev: drm device
12725 * @state: state to validate
12726 */
12727static int intel_atomic_check(struct drm_device *dev,
12728 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012729{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012730 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012731 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012732 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012733 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012734 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012735 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012736
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012737 /* Catch I915_MODE_FLAG_INHERITED */
12738 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12739 crtc_state, i) {
12740 if (crtc_state->mode.private_flags !=
12741 old_crtc_state->mode.private_flags)
12742 crtc_state->mode_changed = true;
12743 }
12744
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012745 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012746 if (ret)
12747 return ret;
12748
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012749 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012750 struct intel_crtc_state *pipe_config =
12751 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012752
Daniel Vetter26495482015-07-15 14:15:52 +020012753 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012754 continue;
12755
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012756 if (!crtc_state->enable) {
12757 any_ms = true;
12758 continue;
12759 }
12760
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012761 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +020012762 if (ret == -EDEADLK)
12763 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012764 if (ret) {
12765 intel_dump_pipe_config(to_intel_crtc(crtc),
12766 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012767 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012768 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012769
Maarten Lankhorstd19f9582019-01-08 17:08:40 +010012770 if (intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012771 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012772 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012773 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012774 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012775 }
12776
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012777 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012778 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012779
Daniel Vetter26495482015-07-15 14:15:52 +020012780 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12781 needs_modeset(crtc_state) ?
12782 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012783 }
12784
Lyude Pauleceae142019-01-10 19:53:41 -050012785 ret = drm_dp_mst_atomic_check(state);
12786 if (ret)
12787 return ret;
12788
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012789 if (any_ms) {
12790 ret = intel_modeset_checks(state);
12791
12792 if (ret)
12793 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012794 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012795 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012796 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012797
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020012798 ret = icl_add_linked_planes(intel_state);
12799 if (ret)
12800 return ret;
12801
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012802 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012803 if (ret)
12804 return ret;
12805
Ville Syrjälädd576022017-11-17 21:19:14 +020012806 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Ropercd1d3ee2018-12-10 13:54:14 -080012807 return calc_watermark_data(intel_state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012808}
12809
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012810static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012811 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012812{
Chris Wilsonfd700752017-07-26 17:00:36 +010012813 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012814}
12815
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012816u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12817{
12818 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä32db0b62018-11-27 22:05:50 +020012819 struct drm_vblank_crtc *vblank = &dev->vblank[drm_crtc_index(&crtc->base)];
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012820
Ville Syrjälä32db0b62018-11-27 22:05:50 +020012821 if (!vblank->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012822 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012823
12824 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12825}
12826
Lyude896e5bb2016-08-24 07:48:09 +020012827static void intel_update_crtc(struct drm_crtc *crtc,
12828 struct drm_atomic_state *state,
12829 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012830 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012831{
12832 struct drm_device *dev = crtc->dev;
12833 struct drm_i915_private *dev_priv = to_i915(dev);
12834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012835 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12836 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012837 struct intel_plane_state *new_plane_state =
12838 intel_atomic_get_new_plane_state(to_intel_atomic_state(state),
12839 to_intel_plane(crtc->primary));
Lyude896e5bb2016-08-24 07:48:09 +020012840
12841 if (modeset) {
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012842 update_scanline_offset(pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012843 dev_priv->display.crtc_enable(pipe_config, state);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012844
12845 /* vblanks work again, re-enable pipe CRC. */
12846 intel_crtc_enable_pipe_crc(intel_crtc);
Lyude896e5bb2016-08-24 07:48:09 +020012847 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012848 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12849 pipe_config);
Hans de Goede608ed4a2018-12-20 14:21:18 +010012850
12851 if (pipe_config->update_pipe)
12852 intel_encoders_update_pipe(crtc, pipe_config, state);
Lyude896e5bb2016-08-24 07:48:09 +020012853 }
12854
Maarten Lankhorst50c42fc2018-12-20 16:17:19 +010012855 if (pipe_config->update_pipe && !pipe_config->enable_fbc)
12856 intel_fbc_disable(intel_crtc);
12857 else if (new_plane_state)
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012858 intel_fbc_enable(intel_crtc, pipe_config, new_plane_state);
Lyude896e5bb2016-08-24 07:48:09 +020012859
Maarten Lankhorst6c246b82018-09-20 12:27:08 +020012860 intel_begin_crtc_commit(crtc, old_crtc_state);
12861
Ville Syrjälä5f2e5112018-11-14 23:07:27 +020012862 if (INTEL_GEN(dev_priv) >= 9)
12863 skl_update_planes_on_crtc(to_intel_atomic_state(state), intel_crtc);
12864 else
12865 i9xx_update_planes_on_crtc(to_intel_atomic_state(state), intel_crtc);
Maarten Lankhorst6c246b82018-09-20 12:27:08 +020012866
12867 intel_finish_crtc_commit(crtc, old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012868}
12869
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012870static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012871{
12872 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012873 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012874 int i;
12875
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012876 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12877 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012878 continue;
12879
12880 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012881 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012882 }
12883}
12884
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012885static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012886{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012887 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012888 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12889 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012890 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012891 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012892 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012893 unsigned int updated = 0;
12894 bool progress;
12895 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012896 int i;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012897 u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
12898 u8 required_slices = intel_state->wm_results.ddb.enabled_slices;
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012899 struct skl_ddb_entry entries[I915_MAX_PIPES] = {};
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012900
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012901 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012902 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012903 if (new_crtc_state->active)
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012904 entries[i] = to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012905
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012906 /* If 2nd DBuf slice required, enable it here */
12907 if (INTEL_GEN(dev_priv) >= 11 && required_slices > hw_enabled_slices)
12908 icl_dbuf_slices_update(dev_priv, required_slices);
12909
Lyude27082492016-08-24 07:48:10 +020012910 /*
12911 * Whenever the number of active pipes changes, we need to make sure we
12912 * update the pipes in the right order so that their ddb allocations
12913 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12914 * cause pipe underruns and other bad stuff.
12915 */
12916 do {
Lyude27082492016-08-24 07:48:10 +020012917 progress = false;
12918
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012919 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012920 bool vbl_wait = false;
12921 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012922
12923 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012924 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012925 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012926
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012927 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012928 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012929
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012930 if (skl_ddb_allocation_overlaps(&cstate->wm.skl.ddb,
Mika Kahola2b685042017-10-10 13:17:03 +030012931 entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012932 INTEL_INFO(dev_priv)->num_pipes, i))
Lyude27082492016-08-24 07:48:10 +020012933 continue;
12934
12935 updated |= cmask;
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012936 entries[i] = cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012937
12938 /*
12939 * If this is an already active pipe, it's DDB changed,
12940 * and this isn't the last pipe that needs updating
12941 * then we need to wait for a vblank to pass for the
12942 * new ddb allocation to take effect.
12943 */
Lyudece0ba282016-09-15 10:46:35 -040012944 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012945 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012946 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012947 intel_state->wm_results.dirty_pipes != updated)
12948 vbl_wait = true;
12949
12950 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012951 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012952
12953 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012954 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012955
12956 progress = true;
12957 }
12958 } while (progress);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012959
12960 /* If 2nd DBuf slice is no more required disable it */
12961 if (INTEL_GEN(dev_priv) >= 11 && required_slices < hw_enabled_slices)
12962 icl_dbuf_slices_update(dev_priv, required_slices);
Lyude27082492016-08-24 07:48:10 +020012963}
12964
Chris Wilsonba318c62017-02-02 20:47:41 +000012965static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12966{
12967 struct intel_atomic_state *state, *next;
12968 struct llist_node *freed;
12969
12970 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12971 llist_for_each_entry_safe(state, next, freed, freed)
12972 drm_atomic_state_put(&state->base);
12973}
12974
12975static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12976{
12977 struct drm_i915_private *dev_priv =
12978 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12979
12980 intel_atomic_helper_free_state(dev_priv);
12981}
12982
Daniel Vetter9db529a2017-08-08 10:08:28 +020012983static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12984{
12985 struct wait_queue_entry wait_fence, wait_reset;
12986 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12987
12988 init_wait_entry(&wait_fence, 0);
12989 init_wait_entry(&wait_reset, 0);
12990 for (;;) {
12991 prepare_to_wait(&intel_state->commit_ready.wait,
12992 &wait_fence, TASK_UNINTERRUPTIBLE);
12993 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12994 &wait_reset, TASK_UNINTERRUPTIBLE);
12995
12996
12997 if (i915_sw_fence_done(&intel_state->commit_ready)
12998 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12999 break;
13000
13001 schedule();
13002 }
13003 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
13004 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
13005}
13006
Chris Wilson8d52e442018-06-23 11:39:51 +010013007static void intel_atomic_cleanup_work(struct work_struct *work)
13008{
13009 struct drm_atomic_state *state =
13010 container_of(work, struct drm_atomic_state, commit_work);
13011 struct drm_i915_private *i915 = to_i915(state->dev);
13012
13013 drm_atomic_helper_cleanup_planes(&i915->drm, state);
13014 drm_atomic_helper_commit_cleanup_done(state);
13015 drm_atomic_state_put(state);
13016
13017 intel_atomic_helper_free_state(i915);
13018}
13019
Daniel Vetter94f05022016-06-14 18:01:00 +020013020static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013021{
Daniel Vetter94f05022016-06-14 18:01:00 +020013022 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013023 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013024 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013025 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013026 struct intel_crtc_state *new_intel_crtc_state, *old_intel_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013027 struct drm_crtc *crtc;
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013028 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020013029 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilson0e6e0be2019-01-14 14:21:24 +000013030 intel_wakeref_t wakeref = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010013031 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020013032
Daniel Vetter9db529a2017-08-08 10:08:28 +020013033 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020013034
Daniel Vetterea0000f2016-06-13 16:13:46 +020013035 drm_atomic_helper_wait_for_dependencies(state);
13036
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013037 if (intel_state->modeset)
Chris Wilson0e6e0be2019-01-14 14:21:24 +000013038 wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013039
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013040 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013041 old_intel_crtc_state = to_intel_crtc_state(old_crtc_state);
13042 new_intel_crtc_state = to_intel_crtc_state(new_crtc_state);
13043 intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013044
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013045 if (needs_modeset(new_crtc_state) ||
13046 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013047
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013048 put_domains[intel_crtc->pipe] =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013049 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013050 new_intel_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013051 }
13052
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013053 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013054 continue;
13055
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013056 intel_pre_plane_update(old_intel_crtc_state, new_intel_crtc_state);
Daniel Vetter460da9162013-03-27 00:44:51 +010013057
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013058 if (old_crtc_state->active) {
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020013059 intel_crtc_disable_planes(intel_state, intel_crtc);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010013060
13061 /*
13062 * We need to disable pipe CRC before disabling the pipe,
13063 * or we race against vblank off.
13064 */
13065 intel_crtc_disable_pipe_crc(intel_crtc);
13066
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013067 dev_priv->display.crtc_disable(old_intel_crtc_state, state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013068 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013069 intel_fbc_disable(intel_crtc);
Maarten Lankhorst65c307f2018-10-05 11:52:44 +020013070 intel_disable_shared_dpll(old_intel_crtc_state);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013071
13072 /*
13073 * Underruns don't always raise
13074 * interrupts, so check manually.
13075 */
13076 intel_check_cpu_fifo_underruns(dev_priv);
13077 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013078
Ville Syrjäläa748fae2018-10-25 16:05:36 +030013079 /* FIXME unify this for all platforms */
13080 if (!new_crtc_state->active &&
13081 !HAS_GMCH_DISPLAY(dev_priv) &&
13082 dev_priv->display.initial_watermarks)
13083 dev_priv->display.initial_watermarks(intel_state,
13084 new_intel_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013085 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013086 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013087
Daniel Vetter7a1530d72017-12-07 15:32:02 +010013088 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
13089 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
13090 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013091
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013092 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013093 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013094
Ville Syrjäläb0587e42017-01-26 21:52:01 +020013095 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013096
Lyude656d1b82016-08-17 15:55:54 -040013097 /*
13098 * SKL workaround: bspec recommends we disable the SAGV when we
13099 * have more then one pipe enabled
13100 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030013101 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013102 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013103
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013104 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013105 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013106
Lyude896e5bb2016-08-24 07:48:09 +020013107 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013108 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13109 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013110
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013111 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013112 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013113 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013114 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013115 spin_unlock_irq(&dev->event_lock);
13116
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013117 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013118 }
Matt Ropered4a6a72016-02-23 17:20:13 -080013119 }
13120
Lyude896e5bb2016-08-24 07:48:09 +020013121 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020013122 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020013123
Daniel Vetter94f05022016-06-14 18:01:00 +020013124 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13125 * already, but still need the state for the delayed optimization. To
13126 * fix this:
13127 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13128 * - schedule that vblank worker _before_ calling hw_done
13129 * - at the start of commit_tail, cancel it _synchrously
13130 * - switch over to the vblank wait helper in the core after that since
13131 * we don't need out special handling any more.
13132 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020013133 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013134
13135 /*
13136 * Now that the vblank has passed, we can go ahead and program the
13137 * optimal watermarks on platforms that need two-step watermark
13138 * programming.
13139 *
13140 * TODO: Move this (and other cleanup) to an async worker eventually.
13141 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013142 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013143 new_intel_crtc_state = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013144
13145 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013146 dev_priv->display.optimize_watermarks(intel_state,
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013147 new_intel_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013148 }
13149
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013150 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013151 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13152
13153 if (put_domains[i])
13154 modeset_put_power_domains(dev_priv, put_domains[i]);
13155
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013156 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013157 }
13158
Ville Syrjäläcff109f2017-11-17 21:19:17 +020013159 if (intel_state->modeset)
13160 intel_verify_planes(intel_state);
13161
Paulo Zanoni56feca92016-09-22 18:00:28 -030013162 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013163 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013164
Daniel Vetter94f05022016-06-14 18:01:00 +020013165 drm_atomic_helper_commit_hw_done(state);
13166
Chris Wilsond5553c02017-05-04 12:55:08 +010013167 if (intel_state->modeset) {
13168 /* As one of the primary mmio accessors, KMS has a high
13169 * likelihood of triggering bugs in unclaimed access. After we
13170 * finish modesetting, see if an error has been flagged, and if
13171 * so enable debugging for the next modeset - and hope we catch
13172 * the culprit.
13173 */
13174 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilson0e6e0be2019-01-14 14:21:24 +000013175 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET, wakeref);
Chris Wilsond5553c02017-05-04 12:55:08 +010013176 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013177
Chris Wilson8d52e442018-06-23 11:39:51 +010013178 /*
13179 * Defer the cleanup of the old state to a separate worker to not
13180 * impede the current task (userspace for blocking modesets) that
13181 * are executed inline. For out-of-line asynchronous modesets/flips,
13182 * deferring to a new worker seems overkill, but we would place a
13183 * schedule point (cond_resched()) here anyway to keep latencies
13184 * down.
13185 */
13186 INIT_WORK(&state->commit_work, intel_atomic_cleanup_work);
Chris Wilson41db6452018-07-12 12:57:29 +010013187 queue_work(system_highpri_wq, &state->commit_work);
Daniel Vetter94f05022016-06-14 18:01:00 +020013188}
13189
13190static void intel_atomic_commit_work(struct work_struct *work)
13191{
Chris Wilsonc004a902016-10-28 13:58:45 +010013192 struct drm_atomic_state *state =
13193 container_of(work, struct drm_atomic_state, commit_work);
13194
Daniel Vetter94f05022016-06-14 18:01:00 +020013195 intel_atomic_commit_tail(state);
13196}
13197
Chris Wilsonc004a902016-10-28 13:58:45 +010013198static int __i915_sw_fence_call
13199intel_atomic_commit_ready(struct i915_sw_fence *fence,
13200 enum i915_sw_fence_notify notify)
13201{
13202 struct intel_atomic_state *state =
13203 container_of(fence, struct intel_atomic_state, commit_ready);
13204
13205 switch (notify) {
13206 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020013207 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010013208 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010013209 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000013210 {
13211 struct intel_atomic_helper *helper =
13212 &to_i915(state->base.dev)->atomic_helper;
13213
13214 if (llist_add(&state->freed, &helper->free_list))
13215 schedule_work(&helper->free_work);
13216 break;
13217 }
Chris Wilsonc004a902016-10-28 13:58:45 +010013218 }
13219
13220 return NOTIFY_DONE;
13221}
13222
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013223static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13224{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013225 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013226 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013227 int i;
13228
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013229 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013230 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013231 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013232 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013233}
13234
Daniel Vetter94f05022016-06-14 18:01:00 +020013235/**
13236 * intel_atomic_commit - commit validated state object
13237 * @dev: DRM device
13238 * @state: the top-level driver state object
13239 * @nonblock: nonblocking commit
13240 *
13241 * This function commits a top-level state object that has been validated
13242 * with drm_atomic_helper_check().
13243 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013244 * RETURNS
13245 * Zero for success or -errno.
13246 */
13247static int intel_atomic_commit(struct drm_device *dev,
13248 struct drm_atomic_state *state,
13249 bool nonblock)
13250{
13251 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013252 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013253 int ret = 0;
13254
Chris Wilsonc004a902016-10-28 13:58:45 +010013255 drm_atomic_state_get(state);
13256 i915_sw_fence_init(&intel_state->commit_ready,
13257 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013258
Ville Syrjälä440df932017-03-29 17:21:23 +030013259 /*
13260 * The intel_legacy_cursor_update() fast path takes care
13261 * of avoiding the vblank waits for simple cursor
13262 * movement and flips. For cursor on/off and size changes,
13263 * we want to perform the vblank waits so that watermark
13264 * updates happen during the correct frames. Gen9+ have
13265 * double buffered watermarks and so shouldn't need this.
13266 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020013267 * Unset state->legacy_cursor_update before the call to
13268 * drm_atomic_helper_setup_commit() because otherwise
13269 * drm_atomic_helper_wait_for_flip_done() is a noop and
13270 * we get FIFO underruns because we didn't wait
13271 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030013272 *
13273 * FIXME doing watermarks and fb cleanup from a vblank worker
13274 * (assuming we had any) would solve these problems.
13275 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020013276 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
13277 struct intel_crtc_state *new_crtc_state;
13278 struct intel_crtc *crtc;
13279 int i;
13280
13281 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
13282 if (new_crtc_state->wm.need_postvbl_update ||
13283 new_crtc_state->update_wm_post)
13284 state->legacy_cursor_update = false;
13285 }
Ville Syrjälä440df932017-03-29 17:21:23 +030013286
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020013287 ret = intel_atomic_prepare_commit(dev, state);
13288 if (ret) {
13289 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
13290 i915_sw_fence_commit(&intel_state->commit_ready);
13291 return ret;
13292 }
13293
13294 ret = drm_atomic_helper_setup_commit(state, nonblock);
13295 if (!ret)
13296 ret = drm_atomic_helper_swap_state(state, true);
13297
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013298 if (ret) {
13299 i915_sw_fence_commit(&intel_state->commit_ready);
13300
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013301 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013302 return ret;
13303 }
Daniel Vetter94f05022016-06-14 18:01:00 +020013304 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013305 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013306 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013307
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013308 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030013309 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
13310 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030013311 memcpy(dev_priv->min_voltage_level,
13312 intel_state->min_voltage_level,
13313 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013314 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013315 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13316 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013317 }
13318
Chris Wilson08536952016-10-14 13:18:18 +010013319 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020013320 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010013321
13322 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013323 if (nonblock && intel_state->modeset) {
13324 queue_work(dev_priv->modeset_wq, &state->commit_work);
13325 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020013326 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013327 } else {
13328 if (intel_state->modeset)
13329 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020013330 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013331 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013332
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013333 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013334}
13335
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013336static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013337 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013338 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013339 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013340 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013341 .atomic_duplicate_state = intel_crtc_duplicate_state,
13342 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013343 .set_crc_source = intel_crtc_set_crc_source,
Mahesh Kumara8c20832018-07-13 19:29:38 +053013344 .verify_crc_source = intel_crtc_verify_crc_source,
Mahesh Kumar260bc552018-07-13 19:29:39 +053013345 .get_crc_sources = intel_crtc_get_crc_sources,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013346};
13347
Chris Wilson74d290f2017-08-17 13:37:06 +010013348struct wait_rps_boost {
13349 struct wait_queue_entry wait;
13350
13351 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000013352 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010013353};
13354
13355static int do_rps_boost(struct wait_queue_entry *_wait,
13356 unsigned mode, int sync, void *key)
13357{
13358 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000013359 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010013360
Chris Wilsone9af4ea2018-01-18 13:16:09 +000013361 /*
13362 * If we missed the vblank, but the request is already running it
13363 * is reasonable to assume that it will complete before the next
13364 * vblank without our intervention, so leave RPS alone.
13365 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000013366 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000013367 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000013368 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010013369
13370 drm_crtc_vblank_put(wait->crtc);
13371
13372 list_del(&wait->wait.entry);
13373 kfree(wait);
13374 return 1;
13375}
13376
13377static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
13378 struct dma_fence *fence)
13379{
13380 struct wait_rps_boost *wait;
13381
13382 if (!dma_fence_is_i915(fence))
13383 return;
13384
13385 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
13386 return;
13387
13388 if (drm_crtc_vblank_get(crtc))
13389 return;
13390
13391 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
13392 if (!wait) {
13393 drm_crtc_vblank_put(crtc);
13394 return;
13395 }
13396
13397 wait->request = to_request(dma_fence_get(fence));
13398 wait->crtc = crtc;
13399
13400 wait->wait.func = do_rps_boost;
13401 wait->wait.flags = 0;
13402
13403 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
13404}
13405
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013406static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
13407{
13408 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
13409 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
13410 struct drm_framebuffer *fb = plane_state->base.fb;
13411 struct i915_vma *vma;
13412
13413 if (plane->id == PLANE_CURSOR &&
José Roberto de Souzad53db442018-11-30 15:20:48 -080013414 INTEL_INFO(dev_priv)->display.cursor_needs_physical) {
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013415 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13416 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson4a477652018-08-17 09:24:05 +010013417 int err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013418
Chris Wilson4a477652018-08-17 09:24:05 +010013419 err = i915_gem_object_attach_phys(obj, align);
13420 if (err)
13421 return err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013422 }
13423
13424 vma = intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +030013425 &plane_state->view,
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013426 intel_plane_uses_fence(plane_state),
13427 &plane_state->flags);
13428 if (IS_ERR(vma))
13429 return PTR_ERR(vma);
13430
13431 plane_state->vma = vma;
13432
13433 return 0;
13434}
13435
13436static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
13437{
13438 struct i915_vma *vma;
13439
13440 vma = fetch_and_zero(&old_plane_state->vma);
13441 if (vma)
13442 intel_unpin_fb_vma(vma, old_plane_state->flags);
13443}
13444
Chris Wilsonb7268c52018-04-18 19:40:52 +010013445static void fb_obj_bump_render_priority(struct drm_i915_gem_object *obj)
13446{
13447 struct i915_sched_attr attr = {
13448 .priority = I915_PRIORITY_DISPLAY,
13449 };
13450
13451 i915_gem_object_wait_priority(obj, 0, &attr);
13452}
13453
Matt Roper6beb8c232014-12-01 15:40:14 -080013454/**
13455 * intel_prepare_plane_fb - Prepare fb for usage on plane
13456 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013457 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080013458 *
13459 * Prepares a framebuffer for usage on a display plane. Generally this
13460 * involves pinning the underlying object and updating the frontbuffer tracking
13461 * bits. Some older platforms need special physical address handling for
13462 * cursor planes.
13463 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013464 * Must be called with struct_mutex held.
13465 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013466 * Returns 0 on success, negative error code on failure.
13467 */
13468int
13469intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013470 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013471{
Chris Wilsonc004a902016-10-28 13:58:45 +010013472 struct intel_atomic_state *intel_state =
13473 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013474 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013475 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013476 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013477 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013478 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013479
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013480 if (old_obj) {
13481 struct drm_crtc_state *crtc_state =
Maarten Lankhorst8b694492018-04-09 14:46:55 +020013482 drm_atomic_get_new_crtc_state(new_state->state,
13483 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013484
13485 /* Big Hammer, we also need to ensure that any pending
13486 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13487 * current scanout is retired before unpinning the old
13488 * framebuffer. Note that we rely on userspace rendering
13489 * into the buffer attached to the pipe they are waiting
13490 * on. If not, userspace generates a GPU hang with IPEHR
13491 * point to the MI_WAIT_FOR_EVENT.
13492 *
13493 * This should only fail upon a hung GPU, in which case we
13494 * can safely continue.
13495 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013496 if (needs_modeset(crtc_state)) {
13497 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13498 old_obj->resv, NULL,
13499 false, 0,
13500 GFP_KERNEL);
13501 if (ret < 0)
13502 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013503 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013504 }
13505
Chris Wilsonc004a902016-10-28 13:58:45 +010013506 if (new_state->fence) { /* explicit fencing */
13507 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13508 new_state->fence,
13509 I915_FENCE_TIMEOUT,
13510 GFP_KERNEL);
13511 if (ret < 0)
13512 return ret;
13513 }
13514
Chris Wilsonc37efb92016-06-17 08:28:47 +010013515 if (!obj)
13516 return 0;
13517
Chris Wilson4d3088c2017-07-26 17:00:38 +010013518 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013519 if (ret)
13520 return ret;
13521
Chris Wilson4d3088c2017-07-26 17:00:38 +010013522 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13523 if (ret) {
13524 i915_gem_object_unpin_pages(obj);
13525 return ret;
13526 }
13527
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013528 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010013529
Chris Wilsonfd700752017-07-26 17:00:36 +010013530 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010013531 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013532 if (ret)
13533 return ret;
13534
Chris Wilsone2f34962018-10-01 15:47:54 +010013535 fb_obj_bump_render_priority(obj);
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013536 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
13537
Chris Wilsonc004a902016-10-28 13:58:45 +010013538 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010013539 struct dma_fence *fence;
13540
Chris Wilsonc004a902016-10-28 13:58:45 +010013541 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13542 obj->resv, NULL,
13543 false, I915_FENCE_TIMEOUT,
13544 GFP_KERNEL);
13545 if (ret < 0)
13546 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010013547
13548 fence = reservation_object_get_excl_rcu(obj->resv);
13549 if (fence) {
13550 add_rps_boost_after_vblank(new_state->crtc, fence);
13551 dma_fence_put(fence);
13552 }
13553 } else {
13554 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010013555 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013556
Chris Wilson60548c52018-07-31 14:26:29 +010013557 /*
13558 * We declare pageflips to be interactive and so merit a small bias
13559 * towards upclocking to deliver the frame on time. By only changing
13560 * the RPS thresholds to sample more regularly and aim for higher
13561 * clocks we can hopefully deliver low power workloads (like kodi)
13562 * that are not quite steady state without resorting to forcing
13563 * maximum clocks following a vblank miss (see do_rps_boost()).
13564 */
13565 if (!intel_state->rps_interactive) {
13566 intel_rps_mark_interactive(dev_priv, true);
13567 intel_state->rps_interactive = true;
13568 }
13569
Chris Wilsond07f0e52016-10-28 13:58:44 +010013570 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013571}
13572
Matt Roper38f3ce32014-12-02 07:45:25 -080013573/**
13574 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13575 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013576 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080013577 *
13578 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013579 *
13580 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013581 */
13582void
13583intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013584 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013585{
Chris Wilson60548c52018-07-31 14:26:29 +010013586 struct intel_atomic_state *intel_state =
13587 to_intel_atomic_state(old_state->state);
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013588 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080013589
Chris Wilson60548c52018-07-31 14:26:29 +010013590 if (intel_state->rps_interactive) {
13591 intel_rps_mark_interactive(dev_priv, false);
13592 intel_state->rps_interactive = false;
13593 }
13594
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013595 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013596 mutex_lock(&dev_priv->drm.struct_mutex);
13597 intel_plane_unpin_fb(to_intel_plane_state(old_state));
13598 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013599}
13600
Chandra Konduru6156a452015-04-27 13:48:39 -070013601int
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013602skl_max_scale(const struct intel_crtc_state *crtc_state,
13603 u32 pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -070013604{
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013605 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
13606 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru77224cd2018-04-09 09:11:13 +053013607 int max_scale, mult;
13608 int crtc_clock, max_dotclk, tmpclk1, tmpclk2;
Chandra Konduru6156a452015-04-27 13:48:39 -070013609
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013610 if (!crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013611 return DRM_PLANE_HELPER_NO_SCALING;
13612
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013613 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13614 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13615
Rodrigo Vivi43037c82017-10-03 15:31:42 -070013616 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013617 max_dotclk *= 2;
13618
13619 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013620 return DRM_PLANE_HELPER_NO_SCALING;
13621
13622 /*
13623 * skl max scale is lower of:
13624 * close to 3 but not 3, -1 is for that purpose
13625 * or
13626 * cdclk/crtc_clock
13627 */
Chandra Konduru77224cd2018-04-09 09:11:13 +053013628 mult = pixel_format == DRM_FORMAT_NV12 ? 2 : 3;
13629 tmpclk1 = (1 << 16) * mult - 1;
13630 tmpclk2 = (1 << 8) * ((max_dotclk << 8) / crtc_clock);
13631 max_scale = min(tmpclk1, tmpclk2);
Chandra Konduru6156a452015-04-27 13:48:39 -070013632
13633 return max_scale;
13634}
13635
Daniel Vetter5a21b662016-05-24 17:13:53 +020013636static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13637 struct drm_crtc_state *old_crtc_state)
13638{
13639 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013640 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013642 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013643 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013644 struct intel_atomic_state *old_intel_state =
13645 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013646 struct intel_crtc_state *intel_cstate =
13647 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
13648 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013649
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013650 if (!modeset &&
13651 (intel_cstate->base.color_mgmt_changed ||
13652 intel_cstate->update_pipe)) {
Matt Roper302da0c2018-12-10 13:54:15 -080013653 intel_color_set_csc(intel_cstate);
13654 intel_color_load_luts(intel_cstate);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013655 }
13656
Daniel Vetter5a21b662016-05-24 17:13:53 +020013657 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013658 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013659
13660 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013661 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013662
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013663 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030013664 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013665 else if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +020013666 skl_detach_scalers(intel_cstate);
Lyude62e0fb82016-08-22 12:50:08 -040013667
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013668out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013669 if (dev_priv->display.atomic_update_watermarks)
13670 dev_priv->display.atomic_update_watermarks(old_intel_state,
13671 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013672}
13673
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013674void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
13675 struct intel_crtc_state *crtc_state)
13676{
13677 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13678
Lucas De Marchicf819ef2018-12-12 10:10:43 -080013679 if (!IS_GEN(dev_priv, 2))
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013680 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
13681
13682 if (crtc_state->has_pch_encoder) {
13683 enum pipe pch_transcoder =
13684 intel_crtc_pch_transcoder(crtc);
13685
13686 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
13687 }
13688}
13689
Daniel Vetter5a21b662016-05-24 17:13:53 +020013690static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13691 struct drm_crtc_state *old_crtc_state)
13692{
13693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013694 struct intel_atomic_state *old_intel_state =
13695 to_intel_atomic_state(old_crtc_state->state);
13696 struct intel_crtc_state *new_crtc_state =
13697 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013698
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013699 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010013700
13701 if (new_crtc_state->update_pipe &&
13702 !needs_modeset(&new_crtc_state->base) &&
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013703 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED)
13704 intel_crtc_arm_fifo_underrun(intel_crtc, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013705}
13706
Matt Ropercf4c7c12014-12-04 10:27:42 -080013707/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013708 * intel_plane_destroy - destroy a plane
13709 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013710 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013711 * Common destruction function for all types of planes (primary, cursor,
13712 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013713 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013714void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013715{
Matt Roper465c1202014-05-29 08:06:54 -070013716 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013717 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013718}
13719
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013720static bool i8xx_plane_format_mod_supported(struct drm_plane *_plane,
13721 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013722{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013723 switch (modifier) {
13724 case DRM_FORMAT_MOD_LINEAR:
13725 case I915_FORMAT_MOD_X_TILED:
13726 break;
13727 default:
13728 return false;
13729 }
13730
Ben Widawsky714244e2017-08-01 09:58:16 -070013731 switch (format) {
13732 case DRM_FORMAT_C8:
13733 case DRM_FORMAT_RGB565:
13734 case DRM_FORMAT_XRGB1555:
13735 case DRM_FORMAT_XRGB8888:
13736 return modifier == DRM_FORMAT_MOD_LINEAR ||
13737 modifier == I915_FORMAT_MOD_X_TILED;
13738 default:
13739 return false;
13740 }
13741}
13742
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013743static bool i965_plane_format_mod_supported(struct drm_plane *_plane,
13744 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013745{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013746 switch (modifier) {
13747 case DRM_FORMAT_MOD_LINEAR:
13748 case I915_FORMAT_MOD_X_TILED:
13749 break;
13750 default:
13751 return false;
13752 }
13753
Ben Widawsky714244e2017-08-01 09:58:16 -070013754 switch (format) {
13755 case DRM_FORMAT_C8:
13756 case DRM_FORMAT_RGB565:
13757 case DRM_FORMAT_XRGB8888:
13758 case DRM_FORMAT_XBGR8888:
13759 case DRM_FORMAT_XRGB2101010:
13760 case DRM_FORMAT_XBGR2101010:
13761 return modifier == DRM_FORMAT_MOD_LINEAR ||
13762 modifier == I915_FORMAT_MOD_X_TILED;
13763 default:
13764 return false;
13765 }
13766}
13767
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013768static bool intel_cursor_format_mod_supported(struct drm_plane *_plane,
13769 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013770{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013771 return modifier == DRM_FORMAT_MOD_LINEAR &&
13772 format == DRM_FORMAT_ARGB8888;
Ben Widawsky714244e2017-08-01 09:58:16 -070013773}
13774
Ville Syrjälä679bfe82018-10-05 15:58:07 +030013775static const struct drm_plane_funcs i965_plane_funcs = {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013776 .update_plane = drm_atomic_helper_update_plane,
13777 .disable_plane = drm_atomic_helper_disable_plane,
13778 .destroy = intel_plane_destroy,
13779 .atomic_get_property = intel_plane_atomic_get_property,
13780 .atomic_set_property = intel_plane_atomic_set_property,
13781 .atomic_duplicate_state = intel_plane_duplicate_state,
13782 .atomic_destroy_state = intel_plane_destroy_state,
13783 .format_mod_supported = i965_plane_format_mod_supported,
13784};
13785
Ville Syrjälä679bfe82018-10-05 15:58:07 +030013786static const struct drm_plane_funcs i8xx_plane_funcs = {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013787 .update_plane = drm_atomic_helper_update_plane,
13788 .disable_plane = drm_atomic_helper_disable_plane,
13789 .destroy = intel_plane_destroy,
13790 .atomic_get_property = intel_plane_atomic_get_property,
13791 .atomic_set_property = intel_plane_atomic_set_property,
13792 .atomic_duplicate_state = intel_plane_duplicate_state,
13793 .atomic_destroy_state = intel_plane_destroy_state,
13794 .format_mod_supported = i8xx_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013795};
13796
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013797static int
13798intel_legacy_cursor_update(struct drm_plane *plane,
13799 struct drm_crtc *crtc,
13800 struct drm_framebuffer *fb,
13801 int crtc_x, int crtc_y,
13802 unsigned int crtc_w, unsigned int crtc_h,
Jani Nikulaba3f4d02019-01-18 14:01:23 +020013803 u32 src_x, u32 src_y,
13804 u32 src_w, u32 src_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013805 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013806{
13807 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13808 int ret;
13809 struct drm_plane_state *old_plane_state, *new_plane_state;
13810 struct intel_plane *intel_plane = to_intel_plane(plane);
13811 struct drm_framebuffer *old_fb;
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013812 struct intel_crtc_state *crtc_state =
13813 to_intel_crtc_state(crtc->state);
13814 struct intel_crtc_state *new_crtc_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013815
13816 /*
13817 * When crtc is inactive or there is a modeset pending,
13818 * wait for it to complete in the slowpath
13819 */
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013820 if (!crtc_state->base.active || needs_modeset(&crtc_state->base) ||
13821 crtc_state->update_pipe)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013822 goto slow;
13823
13824 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013825 /*
13826 * Don't do an async update if there is an outstanding commit modifying
13827 * the plane. This prevents our async update's changes from getting
13828 * overridden by a previous synchronous update's state.
13829 */
13830 if (old_plane_state->commit &&
13831 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13832 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013833
13834 /*
13835 * If any parameters change that may affect watermarks,
13836 * take the slowpath. Only changing fb or position should be
13837 * in the fastpath.
13838 */
13839 if (old_plane_state->crtc != crtc ||
13840 old_plane_state->src_w != src_w ||
13841 old_plane_state->src_h != src_h ||
13842 old_plane_state->crtc_w != crtc_w ||
13843 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013844 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013845 goto slow;
13846
13847 new_plane_state = intel_plane_duplicate_state(plane);
13848 if (!new_plane_state)
13849 return -ENOMEM;
13850
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013851 new_crtc_state = to_intel_crtc_state(intel_crtc_duplicate_state(crtc));
13852 if (!new_crtc_state) {
13853 ret = -ENOMEM;
13854 goto out_free;
13855 }
13856
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013857 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13858
13859 new_plane_state->src_x = src_x;
13860 new_plane_state->src_y = src_y;
13861 new_plane_state->src_w = src_w;
13862 new_plane_state->src_h = src_h;
13863 new_plane_state->crtc_x = crtc_x;
13864 new_plane_state->crtc_y = crtc_y;
13865 new_plane_state->crtc_w = crtc_w;
13866 new_plane_state->crtc_h = crtc_h;
13867
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013868 ret = intel_plane_atomic_check_with_state(crtc_state, new_crtc_state,
13869 to_intel_plane_state(old_plane_state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013870 to_intel_plane_state(new_plane_state));
13871 if (ret)
13872 goto out_free;
13873
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013874 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13875 if (ret)
13876 goto out_free;
13877
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013878 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13879 if (ret)
13880 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013881
Dhinakaran Pandiyana694e222018-03-06 19:34:19 -080013882 intel_fb_obj_flush(intel_fb_obj(fb), ORIGIN_FLIP);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013883
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013884 old_fb = old_plane_state->fb;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013885 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13886 intel_plane->frontbuffer_bit);
13887
13888 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013889 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013890
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013891 /*
13892 * We cannot swap crtc_state as it may be in use by an atomic commit or
13893 * page flip that's running simultaneously. If we swap crtc_state and
13894 * destroy the old state, we will cause a use-after-free there.
13895 *
13896 * Only update active_planes, which is needed for our internal
13897 * bookkeeping. Either value will do the right thing when updating
13898 * planes atomically. If the cursor was part of the atomic update then
13899 * we would have taken the slowpath.
13900 */
13901 crtc_state->active_planes = new_crtc_state->active_planes;
13902
Ville Syrjälä72259532017-03-02 19:15:05 +020013903 if (plane->state->visible) {
13904 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013905 intel_plane->update_plane(intel_plane, crtc_state,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013906 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013907 } else {
13908 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020013909 intel_plane->disable_plane(intel_plane, crtc_state);
Ville Syrjälä72259532017-03-02 19:15:05 +020013910 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013911
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013912 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013913
13914out_unlock:
13915 mutex_unlock(&dev_priv->drm.struct_mutex);
13916out_free:
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013917 if (new_crtc_state)
13918 intel_crtc_destroy_state(crtc, &new_crtc_state->base);
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013919 if (ret)
13920 intel_plane_destroy_state(plane, new_plane_state);
13921 else
13922 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013923 return ret;
13924
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013925slow:
13926 return drm_atomic_helper_update_plane(plane, crtc, fb,
13927 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013928 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013929}
13930
13931static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13932 .update_plane = intel_legacy_cursor_update,
13933 .disable_plane = drm_atomic_helper_disable_plane,
13934 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013935 .atomic_get_property = intel_plane_atomic_get_property,
13936 .atomic_set_property = intel_plane_atomic_set_property,
13937 .atomic_duplicate_state = intel_plane_duplicate_state,
13938 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013939 .format_mod_supported = intel_cursor_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013940};
13941
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013942static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13943 enum i9xx_plane_id i9xx_plane)
13944{
13945 if (!HAS_FBC(dev_priv))
13946 return false;
13947
13948 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13949 return i9xx_plane == PLANE_A; /* tied to pipe A */
13950 else if (IS_IVYBRIDGE(dev_priv))
13951 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13952 i9xx_plane == PLANE_C;
13953 else if (INTEL_GEN(dev_priv) >= 4)
13954 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13955 else
13956 return i9xx_plane == PLANE_A;
13957}
13958
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013959static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013960intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013961{
Ville Syrjälä881440a2018-10-05 15:58:17 +030013962 struct intel_plane *plane;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013963 const struct drm_plane_funcs *plane_funcs;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013964 unsigned int supported_rotations;
Ville Syrjälädeb19682018-10-05 15:58:08 +030013965 unsigned int possible_crtcs;
Ville Syrjälä881440a2018-10-05 15:58:17 +030013966 const u64 *modifiers;
13967 const u32 *formats;
13968 int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013969 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013970
Ville Syrjäläb7c80602018-10-05 15:58:15 +030013971 if (INTEL_GEN(dev_priv) >= 9)
13972 return skl_universal_plane_create(dev_priv, pipe,
13973 PLANE_PRIMARY);
13974
Ville Syrjälä881440a2018-10-05 15:58:17 +030013975 plane = intel_plane_alloc();
13976 if (IS_ERR(plane))
13977 return plane;
Matt Roperea2c67b2014-12-23 10:41:52 -080013978
Ville Syrjälä881440a2018-10-05 15:58:17 +030013979 plane->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013980 /*
13981 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13982 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13983 */
13984 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjälä881440a2018-10-05 15:58:17 +030013985 plane->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013986 else
Ville Syrjälä881440a2018-10-05 15:58:17 +030013987 plane->i9xx_plane = (enum i9xx_plane_id) pipe;
13988 plane->id = PLANE_PRIMARY;
13989 plane->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, plane->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013990
Ville Syrjälä881440a2018-10-05 15:58:17 +030013991 plane->has_fbc = i9xx_plane_has_fbc(dev_priv, plane->i9xx_plane);
13992 if (plane->has_fbc) {
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013993 struct intel_fbc *fbc = &dev_priv->fbc;
13994
Ville Syrjälä881440a2018-10-05 15:58:17 +030013995 fbc->possible_framebuffer_bits |= plane->frontbuffer_bit;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013996 }
13997
Ville Syrjäläb7c80602018-10-05 15:58:15 +030013998 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä881440a2018-10-05 15:58:17 +030013999 formats = i965_primary_formats;
Damien Lespiau568db4f2015-05-12 16:13:18 +010014000 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070014001 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014002
Ville Syrjälä881440a2018-10-05 15:58:17 +030014003 plane->max_stride = i9xx_plane_max_stride;
14004 plane->update_plane = i9xx_update_plane;
14005 plane->disable_plane = i9xx_disable_plane;
14006 plane->get_hw_state = i9xx_plane_get_hw_state;
14007 plane->check_plane = i9xx_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030014008
14009 plane_funcs = &i965_plane_funcs;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014010 } else {
Ville Syrjälä881440a2018-10-05 15:58:17 +030014011 formats = i8xx_primary_formats;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014012 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070014013 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014014
Ville Syrjälä881440a2018-10-05 15:58:17 +030014015 plane->max_stride = i9xx_plane_max_stride;
14016 plane->update_plane = i9xx_update_plane;
14017 plane->disable_plane = i9xx_disable_plane;
14018 plane->get_hw_state = i9xx_plane_get_hw_state;
14019 plane->check_plane = i9xx_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030014020
14021 plane_funcs = &i8xx_plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070014022 }
14023
Ville Syrjälädeb19682018-10-05 15:58:08 +030014024 possible_crtcs = BIT(pipe);
14025
Ville Syrjäläb7c80602018-10-05 15:58:15 +030014026 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä881440a2018-10-05 15:58:17 +030014027 ret = drm_universal_plane_init(&dev_priv->drm, &plane->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030014028 possible_crtcs, plane_funcs,
Ville Syrjälä881440a2018-10-05 15:58:17 +030014029 formats, num_formats, modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014030 DRM_PLANE_TYPE_PRIMARY,
14031 "primary %c", pipe_name(pipe));
14032 else
Ville Syrjälä881440a2018-10-05 15:58:17 +030014033 ret = drm_universal_plane_init(&dev_priv->drm, &plane->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030014034 possible_crtcs, plane_funcs,
Ville Syrjälä881440a2018-10-05 15:58:17 +030014035 formats, num_formats, modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014036 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020014037 "plane %c",
Ville Syrjälä881440a2018-10-05 15:58:17 +030014038 plane_name(plane->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014039 if (ret)
14040 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014041
Ville Syrjäläb7c80602018-10-05 15:58:15 +030014042 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020014043 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040014044 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
14045 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100014046 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014047 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040014048 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014049 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040014050 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014051 }
14052
Dave Airlie5481e272016-10-25 16:36:13 +100014053 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä881440a2018-10-05 15:58:17 +030014054 drm_plane_create_rotation_property(&plane->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040014055 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014056 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053014057
Ville Syrjälä881440a2018-10-05 15:58:17 +030014058 drm_plane_helper_add(&plane->base, &intel_plane_helper_funcs);
Matt Roperea2c67b2014-12-23 10:41:52 -080014059
Ville Syrjälä881440a2018-10-05 15:58:17 +030014060 return plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014061
14062fail:
Ville Syrjälä881440a2018-10-05 15:58:17 +030014063 intel_plane_free(plane);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014064
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014065 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070014066}
14067
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014068static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014069intel_cursor_plane_create(struct drm_i915_private *dev_priv,
14070 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070014071{
Ville Syrjälädeb19682018-10-05 15:58:08 +030014072 unsigned int possible_crtcs;
Ville Syrjäläc539b572018-10-05 15:58:14 +030014073 struct intel_plane *cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014074 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014075
Ville Syrjäläc539b572018-10-05 15:58:14 +030014076 cursor = intel_plane_alloc();
14077 if (IS_ERR(cursor))
14078 return cursor;
Matt Roperea2c67b2014-12-23 10:41:52 -080014079
Matt Roper3d7d6512014-06-10 08:28:13 -070014080 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020014081 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020014082 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020014083 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014084
14085 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjäläddd57132018-09-07 18:24:02 +030014086 cursor->max_stride = i845_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014087 cursor->update_plane = i845_update_cursor;
14088 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020014089 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030014090 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014091 } else {
Ville Syrjäläddd57132018-09-07 18:24:02 +030014092 cursor->max_stride = i9xx_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014093 cursor->update_plane = i9xx_update_cursor;
14094 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020014095 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030014096 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014097 }
Matt Roper3d7d6512014-06-10 08:28:13 -070014098
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030014099 cursor->cursor.base = ~0;
14100 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030014101
14102 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
14103 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070014104
Ville Syrjälädeb19682018-10-05 15:58:08 +030014105 possible_crtcs = BIT(pipe);
14106
Ville Syrjälä580503c2016-10-31 22:37:00 +020014107 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030014108 possible_crtcs, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014109 intel_cursor_formats,
14110 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070014111 cursor_format_modifiers,
14112 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014113 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014114 if (ret)
14115 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014116
Dave Airlie5481e272016-10-25 16:36:13 +100014117 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014118 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040014119 DRM_MODE_ROTATE_0,
14120 DRM_MODE_ROTATE_0 |
14121 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014122
Matt Roperea2c67b2014-12-23 10:41:52 -080014123 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14124
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014125 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014126
14127fail:
Ville Syrjäläc539b572018-10-05 15:58:14 +030014128 intel_plane_free(cursor);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014129
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014130 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070014131}
14132
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014133static void intel_crtc_init_scalers(struct intel_crtc *crtc,
14134 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014135{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020014136 struct intel_crtc_scaler_state *scaler_state =
14137 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014138 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014139 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014140
Jani Nikula02584042018-12-31 16:56:41 +020014141 crtc->num_scalers = RUNTIME_INFO(dev_priv)->num_scalers[crtc->pipe];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014142 if (!crtc->num_scalers)
14143 return;
14144
Ville Syrjälä65edccc2016-10-31 22:37:01 +020014145 for (i = 0; i < crtc->num_scalers; i++) {
14146 struct intel_scaler *scaler = &scaler_state->scalers[i];
14147
14148 scaler->in_use = 0;
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +020014149 scaler->mode = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014150 }
14151
14152 scaler_state->scaler_id = -1;
14153}
14154
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014155static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014156{
14157 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014158 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014159 struct intel_plane *primary = NULL;
14160 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014161 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014162
Daniel Vetter955382f2013-09-19 14:05:45 +020014163 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014164 if (!intel_crtc)
14165 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080014166
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014167 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014168 if (!crtc_state) {
14169 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014170 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014171 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014172 intel_crtc->config = crtc_state;
14173 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014174 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014175
Ville Syrjälä580503c2016-10-31 22:37:00 +020014176 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014177 if (IS_ERR(primary)) {
14178 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070014179 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014180 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014181 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014182
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014183 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014184 struct intel_plane *plane;
14185
Ville Syrjälä580503c2016-10-31 22:37:00 +020014186 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014187 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014188 ret = PTR_ERR(plane);
14189 goto fail;
14190 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014191 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014192 }
14193
Ville Syrjälä580503c2016-10-31 22:37:00 +020014194 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014195 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014196 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070014197 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014198 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014199 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014200
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014201 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014202 &primary->base, &cursor->base,
14203 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014204 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014205 if (ret)
14206 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014207
Jesse Barnes80824002009-09-10 15:28:06 -070014208 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014209
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014210 /* initialize shared scalers */
14211 intel_crtc_init_scalers(intel_crtc, crtc_state);
14212
Ville Syrjälä1947fd12018-03-05 19:41:22 +020014213 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->pipe_to_crtc_mapping) ||
14214 dev_priv->pipe_to_crtc_mapping[pipe] != NULL);
14215 dev_priv->pipe_to_crtc_mapping[pipe] = intel_crtc;
14216
14217 if (INTEL_GEN(dev_priv) < 9) {
14218 enum i9xx_plane_id i9xx_plane = primary->i9xx_plane;
14219
14220 BUG_ON(i9xx_plane >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14221 dev_priv->plane_to_crtc_mapping[i9xx_plane] != NULL);
14222 dev_priv->plane_to_crtc_mapping[i9xx_plane] = intel_crtc;
14223 }
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014224
Jesse Barnes79e53942008-11-07 14:24:08 -080014225 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014226
Matt Roper302da0c2018-12-10 13:54:15 -080014227 intel_color_init(intel_crtc);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014228
Daniel Vetter87b6b102014-05-15 15:33:46 +020014229 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014230
14231 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070014232
14233fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014234 /*
14235 * drm_mode_config_cleanup() will free up any
14236 * crtcs/planes already initialized.
14237 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014238 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014239 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014240
14241 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014242}
14243
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020014244int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
14245 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014246{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014247 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014248 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014249 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014250
Keith Packard418da172017-03-14 23:25:07 -070014251 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014252 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014253 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014254
Rob Clark7707e652014-07-17 23:30:04 -040014255 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014256 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014257
Daniel Vetterc05422d2009-08-11 16:05:30 +020014258 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014259}
14260
Daniel Vetter66a92782012-07-12 20:08:18 +020014261static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014262{
Daniel Vetter66a92782012-07-12 20:08:18 +020014263 struct drm_device *dev = encoder->base.dev;
14264 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014265 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014266 int entry = 0;
14267
Damien Lespiaub2784e12014-08-05 11:29:37 +010014268 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014269 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014270 index_mask |= (1 << entry);
14271
Jesse Barnes79e53942008-11-07 14:24:08 -080014272 entry++;
14273 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014274
Jesse Barnes79e53942008-11-07 14:24:08 -080014275 return index_mask;
14276}
14277
Jani Nikulaa5916fd2019-01-22 10:23:05 +020014278static bool ilk_has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014279{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014280 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014281 return false;
14282
14283 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14284 return false;
14285
Lucas De Marchicf819ef2018-12-12 10:10:43 -080014286 if (IS_GEN(dev_priv, 5) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014287 return false;
14288
14289 return true;
14290}
14291
Jani Nikula63cb4e62019-01-22 10:23:01 +020014292static bool intel_ddi_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014293{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014294 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014295 return false;
14296
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014297 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014298 return false;
14299
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014300 if (HAS_PCH_LPT_H(dev_priv) &&
14301 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014302 return false;
14303
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014304 /* DDI E can't be used if DDI A requires 4 lanes */
Jani Nikula63cb4e62019-01-22 10:23:01 +020014305 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014306 return false;
14307
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014308 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014309 return false;
14310
14311 return true;
14312}
14313
Imre Deak8090ba82016-08-10 14:07:33 +030014314void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14315{
14316 int pps_num;
14317 int pps_idx;
14318
14319 if (HAS_DDI(dev_priv))
14320 return;
14321 /*
14322 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14323 * everywhere where registers can be write protected.
14324 */
14325 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14326 pps_num = 2;
14327 else
14328 pps_num = 1;
14329
14330 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14331 u32 val = I915_READ(PP_CONTROL(pps_idx));
14332
14333 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14334 I915_WRITE(PP_CONTROL(pps_idx), val);
14335 }
14336}
14337
Imre Deak44cb7342016-08-10 14:07:29 +030014338static void intel_pps_init(struct drm_i915_private *dev_priv)
14339{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014340 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014341 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14342 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14343 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14344 else
14345 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014346
14347 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014348}
14349
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014350static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014351{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014352 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014353 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014354
Imre Deak44cb7342016-08-10 14:07:29 +030014355 intel_pps_init(dev_priv);
14356
José Roberto de Souzae1bf0942018-11-30 15:20:47 -080014357 if (!HAS_DISPLAY(dev_priv))
Chris Wilsonfc0c5a92018-08-15 21:12:07 +010014358 return;
14359
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014360 if (IS_ICELAKE(dev_priv)) {
14361 intel_ddi_init(dev_priv, PORT_A);
14362 intel_ddi_init(dev_priv, PORT_B);
14363 intel_ddi_init(dev_priv, PORT_C);
14364 intel_ddi_init(dev_priv, PORT_D);
14365 intel_ddi_init(dev_priv, PORT_E);
Imre Deak3f2e9ed2018-12-20 15:26:03 +020014366 /*
14367 * On some ICL SKUs port F is not present. No strap bits for
14368 * this, so rely on VBT.
14369 */
14370 if (intel_bios_is_port_present(dev_priv, PORT_F))
14371 intel_ddi_init(dev_priv, PORT_F);
14372
Madhav Chauhanbf4d57f2018-10-30 13:56:23 +020014373 icl_dsi_init(dev_priv);
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014374 } else if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014375 /*
14376 * FIXME: Broxton doesn't support port detection via the
14377 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14378 * detect the ports.
14379 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014380 intel_ddi_init(dev_priv, PORT_A);
14381 intel_ddi_init(dev_priv, PORT_B);
14382 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014383
Jani Nikulae5186342018-07-05 16:25:08 +030014384 vlv_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014385 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014386 int found;
14387
Jani Nikula63cb4e62019-01-22 10:23:01 +020014388 if (intel_ddi_crt_present(dev_priv))
14389 intel_crt_init(dev_priv);
14390
Jesse Barnesde31fac2015-03-06 15:53:32 -080014391 /*
14392 * Haswell uses DDI functions to detect digital outputs.
14393 * On SKL pre-D0 the strap isn't connected, so we assume
14394 * it's there.
14395 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014396 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014397 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014398 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014399 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014400
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014401 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014402 * register */
14403 found = I915_READ(SFUSE_STRAP);
14404
14405 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014406 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014407 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014408 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014409 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014410 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014411 if (found & SFUSE_STRAP_DDIF_DETECTED)
14412 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014413 /*
14414 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14415 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014416 if (IS_GEN9_BC(dev_priv) &&
Imre Deake9d49bb2018-12-20 15:26:02 +020014417 intel_bios_is_port_present(dev_priv, PORT_E))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014418 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014419
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014420 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014421 int found;
Jani Nikula63cb4e62019-01-22 10:23:01 +020014422
Jani Nikula0fafa222019-01-22 10:23:02 +020014423 /*
14424 * intel_edp_init_connector() depends on this completing first,
14425 * to prevent the registration of both eDP and LVDS and the
14426 * incorrect sharing of the PPS.
14427 */
14428 intel_lvds_init(dev_priv);
Jani Nikula74d021e2019-01-22 10:23:07 +020014429 intel_crt_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014430
Jani Nikula7b91bf72017-08-18 12:30:19 +030014431 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014432
Jani Nikulaa5916fd2019-01-22 10:23:05 +020014433 if (ilk_has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014434 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014435
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014436 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014437 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014438 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014439 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014440 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014441 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014442 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014443 }
14444
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014445 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014446 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014447
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014448 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014449 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014450
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014451 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014452 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014453
Daniel Vetter270b3042012-10-27 15:52:05 +020014454 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014455 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014456 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014457 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014458
Jani Nikula63cb4e62019-01-22 10:23:01 +020014459 if (IS_VALLEYVIEW(dev_priv) && dev_priv->vbt.int_crt_support)
14460 intel_crt_init(dev_priv);
14461
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014462 /*
14463 * The DP_DETECTED bit is the latched state of the DDC
14464 * SDA pin at boot. However since eDP doesn't require DDC
14465 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14466 * eDP ports may have been muxed to an alternate function.
14467 * Thus we can't rely on the DP_DETECTED bit alone to detect
14468 * eDP ports. Consult the VBT as well as DP_DETECTED to
14469 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014470 *
14471 * Sadly the straps seem to be missing sometimes even for HDMI
14472 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14473 * and VBT for the presence of the port. Additionally we can't
14474 * trust the port type the VBT declares as we've seen at least
14475 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014476 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030014477 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014478 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14479 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014480 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014481 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014482 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014483
Jani Nikula7b91bf72017-08-18 12:30:19 +030014484 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014485 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14486 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014487 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014488 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014489 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014490
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014491 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014492 /*
14493 * eDP not supported on port D,
14494 * so no need to worry about it
14495 */
14496 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14497 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014498 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014499 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014500 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014501 }
14502
Jani Nikulae5186342018-07-05 16:25:08 +030014503 vlv_dsi_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014504 } else if (IS_PINEVIEW(dev_priv)) {
Jani Nikula0fafa222019-01-22 10:23:02 +020014505 intel_lvds_init(dev_priv);
Jani Nikula74d021e2019-01-22 10:23:07 +020014506 intel_crt_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014507 } else if (IS_GEN_RANGE(dev_priv, 3, 4)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014508 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014509
Jani Nikula9bedc7e2019-01-22 10:23:03 +020014510 if (IS_MOBILE(dev_priv))
14511 intel_lvds_init(dev_priv);
Jani Nikula0fafa222019-01-22 10:23:02 +020014512
Jani Nikula74d021e2019-01-22 10:23:07 +020014513 intel_crt_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014514
Paulo Zanonie2debe92013-02-18 19:00:27 -030014515 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014516 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014517 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014518 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014519 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014520 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014521 }
Ma Ling27185ae2009-08-24 13:50:23 +080014522
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014523 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014524 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014525 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014526
14527 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014528
Paulo Zanonie2debe92013-02-18 19:00:27 -030014529 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014530 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014531 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014532 }
Ma Ling27185ae2009-08-24 13:50:23 +080014533
Paulo Zanonie2debe92013-02-18 19:00:27 -030014534 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014535
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014536 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014537 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014538 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014539 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014540 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014541 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014542 }
Ma Ling27185ae2009-08-24 13:50:23 +080014543
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014544 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014545 intel_dp_init(dev_priv, DP_D, PORT_D);
Jani Nikulad6521462019-01-22 10:23:04 +020014546
14547 if (SUPPORTS_TV(dev_priv))
14548 intel_tv_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014549 } else if (IS_GEN(dev_priv, 2)) {
Jani Nikula346073c2019-01-22 10:23:06 +020014550 if (IS_I85X(dev_priv))
Jani Nikula9bedc7e2019-01-22 10:23:03 +020014551 intel_lvds_init(dev_priv);
Jani Nikula0fafa222019-01-22 10:23:02 +020014552
Jani Nikula74d021e2019-01-22 10:23:07 +020014553 intel_crt_init(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014554 intel_dvo_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014555 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014556
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014557 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014558
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014559 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014560 encoder->base.possible_crtcs = encoder->crtc_mask;
14561 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014562 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014563 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014564
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014565 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014566
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014567 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014568}
14569
14570static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14571{
14572 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014573 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014574
Daniel Vetteref2d6332014-02-10 18:00:38 +010014575 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014576
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014577 i915_gem_object_lock(obj);
14578 WARN_ON(!obj->framebuffer_references--);
14579 i915_gem_object_unlock(obj);
Chris Wilsondd689282017-03-01 15:41:28 +000014580
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014581 i915_gem_object_put(obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014582
Jesse Barnes79e53942008-11-07 14:24:08 -080014583 kfree(intel_fb);
14584}
14585
14586static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014587 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014588 unsigned int *handle)
14589{
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014590 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014591
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014592 if (obj->userptr.mm) {
14593 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14594 return -EINVAL;
14595 }
14596
Chris Wilson05394f32010-11-08 19:18:58 +000014597 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014598}
14599
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014600static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14601 struct drm_file *file,
14602 unsigned flags, unsigned color,
14603 struct drm_clip_rect *clips,
14604 unsigned num_clips)
14605{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014606 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014607
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014608 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014609 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014610
14611 return 0;
14612}
14613
Jesse Barnes79e53942008-11-07 14:24:08 -080014614static const struct drm_framebuffer_funcs intel_fb_funcs = {
14615 .destroy = intel_user_framebuffer_destroy,
14616 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014617 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014618};
14619
Damien Lespiaub3218032015-02-27 11:15:18 +000014620static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014621u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
Dhinakaran Pandiyan4c8d3512018-10-26 12:53:42 -070014622 u32 pixel_format, u64 fb_modifier)
Damien Lespiaub3218032015-02-27 11:15:18 +000014623{
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014624 struct intel_crtc *crtc;
14625 struct intel_plane *plane;
Damien Lespiaub3218032015-02-27 11:15:18 +000014626
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014627 /*
14628 * We assume the primary plane for pipe A has
14629 * the highest stride limits of them all.
14630 */
14631 crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
14632 plane = to_intel_plane(crtc->base.primary);
Ville Syrjäläac484962016-01-20 21:05:26 +020014633
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014634 return plane->max_stride(plane, pixel_format, fb_modifier,
14635 DRM_MODE_ROTATE_0);
Damien Lespiaub3218032015-02-27 11:15:18 +000014636}
14637
Chris Wilson24dbf512017-02-15 10:59:18 +000014638static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14639 struct drm_i915_gem_object *obj,
14640 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014641{
Chris Wilson24dbf512017-02-15 10:59:18 +000014642 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014643 struct drm_framebuffer *fb = &intel_fb->base;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014644 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000014645 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014646 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014647 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080014648
Chris Wilsondd689282017-03-01 15:41:28 +000014649 i915_gem_object_lock(obj);
14650 obj->framebuffer_references++;
14651 tiling = i915_gem_object_get_tiling(obj);
14652 stride = i915_gem_object_get_stride(obj);
14653 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014654
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014655 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014656 /*
14657 * If there's a fence, enforce that
14658 * the fb modifier and tiling mode match.
14659 */
14660 if (tiling != I915_TILING_NONE &&
14661 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014662 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014663 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014664 }
14665 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014666 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014667 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014668 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014669 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014670 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014671 }
14672 }
14673
Ville Syrjälä17e8fd12018-10-29 20:34:53 +020014674 if (!drm_any_plane_has_format(&dev_priv->drm,
14675 mode_cmd->pixel_format,
14676 mode_cmd->modifier[0])) {
14677 struct drm_format_name_buf format_name;
14678
14679 DRM_DEBUG_KMS("unsupported pixel format %s / modifier 0x%llx\n",
14680 drm_get_format_name(mode_cmd->pixel_format,
14681 &format_name),
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014682 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014683 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014684 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014685
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014686 /*
14687 * gen2/3 display engine uses the fence if present,
14688 * so the tiling mode must match the fb modifier exactly.
14689 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014690 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014691 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014692 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014693 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014694 }
14695
Dhinakaran Pandiyan4c8d3512018-10-26 12:53:42 -070014696 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->pixel_format,
14697 mode_cmd->modifier[0]);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014698 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014699 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014700 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014701 "tiled" : "linear",
14702 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014703 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014704 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014705
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014706 /*
14707 * If there's a fence, enforce that
14708 * the fb pitch and fence stride match.
14709 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014710 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14711 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14712 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014713 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014714 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014715
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014716 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14717 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014718 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014719
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014720 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014721
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014722 for (i = 0; i < fb->format->num_planes; i++) {
14723 u32 stride_alignment;
14724
14725 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14726 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014727 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014728 }
14729
14730 stride_alignment = intel_fb_stride_alignment(fb, i);
14731
14732 /*
14733 * Display WA #0531: skl,bxt,kbl,glk
14734 *
14735 * Render decompression and plane width > 3840
14736 * combined with horizontal panning requires the
14737 * plane stride to be a multiple of 4. We'll just
14738 * require the entire fb to accommodate that to avoid
14739 * potential runtime errors at plane configuration time.
14740 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -080014741 if (IS_GEN(dev_priv, 9) && i == 0 && fb->width > 3840 &&
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -070014742 is_ccs_modifier(fb->modifier))
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014743 stride_alignment *= 4;
14744
14745 if (fb->pitches[i] & (stride_alignment - 1)) {
14746 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14747 i, fb->pitches[i], stride_alignment);
14748 goto err;
14749 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014750
Daniel Stonea268bcd2018-05-18 15:30:08 +010014751 fb->obj[i] = &obj->base;
14752 }
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014753
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014754 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014755 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014756 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014757
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014758 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014759 if (ret) {
14760 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014761 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014762 }
14763
Jesse Barnes79e53942008-11-07 14:24:08 -080014764 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014765
14766err:
Chris Wilsondd689282017-03-01 15:41:28 +000014767 i915_gem_object_lock(obj);
14768 obj->framebuffer_references--;
14769 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014770 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014771}
14772
Jesse Barnes79e53942008-11-07 14:24:08 -080014773static struct drm_framebuffer *
14774intel_user_framebuffer_create(struct drm_device *dev,
14775 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014776 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014777{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014778 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014779 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014780 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014781
Chris Wilson03ac0642016-07-20 13:31:51 +010014782 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14783 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014784 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014785
Chris Wilson24dbf512017-02-15 10:59:18 +000014786 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014787 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014788 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014789
14790 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014791}
14792
Chris Wilson778e23a2016-12-05 14:29:39 +000014793static void intel_atomic_state_free(struct drm_atomic_state *state)
14794{
14795 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14796
14797 drm_atomic_state_default_release(state);
14798
14799 i915_sw_fence_fini(&intel_state->commit_ready);
14800
14801 kfree(state);
14802}
14803
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014804static enum drm_mode_status
14805intel_mode_valid(struct drm_device *dev,
14806 const struct drm_display_mode *mode)
14807{
Ville Syrjäläad77c532018-06-15 20:44:05 +030014808 struct drm_i915_private *dev_priv = to_i915(dev);
14809 int hdisplay_max, htotal_max;
14810 int vdisplay_max, vtotal_max;
14811
Ville Syrjäläe4dd27a2018-05-24 15:54:03 +030014812 /*
14813 * Can't reject DBLSCAN here because Xorg ddxen can add piles
14814 * of DBLSCAN modes to the output's mode list when they detect
14815 * the scaling mode property on the connector. And they don't
14816 * ask the kernel to validate those modes in any way until
14817 * modeset time at which point the client gets a protocol error.
14818 * So in order to not upset those clients we silently ignore the
14819 * DBLSCAN flag on such connectors. For other connectors we will
14820 * reject modes with the DBLSCAN flag in encoder->compute_config().
14821 * And we always reject DBLSCAN modes in connector->mode_valid()
14822 * as we never want such modes on the connector's mode list.
14823 */
14824
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014825 if (mode->vscan > 1)
14826 return MODE_NO_VSCAN;
14827
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014828 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14829 return MODE_H_ILLEGAL;
14830
14831 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14832 DRM_MODE_FLAG_NCSYNC |
14833 DRM_MODE_FLAG_PCSYNC))
14834 return MODE_HSYNC;
14835
14836 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14837 DRM_MODE_FLAG_PIXMUX |
14838 DRM_MODE_FLAG_CLKDIV2))
14839 return MODE_BAD;
14840
Ville Syrjäläad77c532018-06-15 20:44:05 +030014841 if (INTEL_GEN(dev_priv) >= 9 ||
14842 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
14843 hdisplay_max = 8192; /* FDI max 4096 handled elsewhere */
14844 vdisplay_max = 4096;
14845 htotal_max = 8192;
14846 vtotal_max = 8192;
14847 } else if (INTEL_GEN(dev_priv) >= 3) {
14848 hdisplay_max = 4096;
14849 vdisplay_max = 4096;
14850 htotal_max = 8192;
14851 vtotal_max = 8192;
14852 } else {
14853 hdisplay_max = 2048;
14854 vdisplay_max = 2048;
14855 htotal_max = 4096;
14856 vtotal_max = 4096;
14857 }
14858
14859 if (mode->hdisplay > hdisplay_max ||
14860 mode->hsync_start > htotal_max ||
14861 mode->hsync_end > htotal_max ||
14862 mode->htotal > htotal_max)
14863 return MODE_H_ILLEGAL;
14864
14865 if (mode->vdisplay > vdisplay_max ||
14866 mode->vsync_start > vtotal_max ||
14867 mode->vsync_end > vtotal_max ||
14868 mode->vtotal > vtotal_max)
14869 return MODE_V_ILLEGAL;
14870
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014871 return MODE_OK;
14872}
14873
Jesse Barnes79e53942008-11-07 14:24:08 -080014874static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014875 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014876 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014877 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014878 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014879 .atomic_check = intel_atomic_check,
14880 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014881 .atomic_state_alloc = intel_atomic_state_alloc,
14882 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014883 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014884};
14885
Imre Deak88212942016-03-16 13:38:53 +020014886/**
14887 * intel_init_display_hooks - initialize the display modesetting hooks
14888 * @dev_priv: device private
14889 */
14890void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014891{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014892 intel_init_cdclk_hooks(dev_priv);
14893
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014894 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014895 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014896 dev_priv->display.get_initial_plane_config =
14897 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014898 dev_priv->display.crtc_compute_clock =
14899 haswell_crtc_compute_clock;
14900 dev_priv->display.crtc_enable = haswell_crtc_enable;
14901 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014902 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014903 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014904 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014905 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014906 dev_priv->display.crtc_compute_clock =
14907 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014908 dev_priv->display.crtc_enable = haswell_crtc_enable;
14909 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014910 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014911 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014912 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014913 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014914 dev_priv->display.crtc_compute_clock =
14915 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014916 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14917 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014918 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014919 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014920 dev_priv->display.get_initial_plane_config =
14921 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014922 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14923 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14924 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14925 } else if (IS_VALLEYVIEW(dev_priv)) {
14926 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14927 dev_priv->display.get_initial_plane_config =
14928 i9xx_get_initial_plane_config;
14929 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014930 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14931 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014932 } else if (IS_G4X(dev_priv)) {
14933 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14934 dev_priv->display.get_initial_plane_config =
14935 i9xx_get_initial_plane_config;
14936 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14937 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14938 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014939 } else if (IS_PINEVIEW(dev_priv)) {
14940 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14941 dev_priv->display.get_initial_plane_config =
14942 i9xx_get_initial_plane_config;
14943 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14944 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14945 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080014946 } else if (!IS_GEN(dev_priv, 2)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014947 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014948 dev_priv->display.get_initial_plane_config =
14949 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014950 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014951 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14952 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014953 } else {
14954 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14955 dev_priv->display.get_initial_plane_config =
14956 i9xx_get_initial_plane_config;
14957 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14958 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14959 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014960 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014961
Lucas De Marchicf819ef2018-12-12 10:10:43 -080014962 if (IS_GEN(dev_priv, 5)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014963 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080014964 } else if (IS_GEN(dev_priv, 6)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014965 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014966 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014967 /* FIXME: detect B0+ stepping and use auto training */
14968 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014969 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014970 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014971 }
14972
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014973 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014974 dev_priv->display.update_crtcs = skl_update_crtcs;
14975 else
14976 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014977}
14978
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014979/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014980static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014981{
David Weinehall52a05c32016-08-22 13:32:44 +030014982 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014983 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014984 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014985
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014986 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014987 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014988 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014989 sr1 = inb(VGA_SR_DATA);
14990 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014991 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014992 udelay(300);
14993
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014994 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014995 POSTING_READ(vga_reg);
14996}
14997
Daniel Vetterf8175862012-04-10 15:50:11 +020014998void intel_modeset_init_hw(struct drm_device *dev)
14999{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015000 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015001
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015002 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030015003 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020015004 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020015005}
15006
Matt Roperd93c0372015-12-03 11:37:41 -080015007/*
15008 * Calculate what we think the watermarks should be for the state we've read
15009 * out of the hardware and then immediately program those watermarks so that
15010 * we ensure the hardware settings match our internal state.
15011 *
15012 * We can calculate what we think WM's should be by creating a duplicate of the
15013 * current state (which was constructed during hardware readout) and running it
15014 * through the atomic check code to calculate new watermark values in the
15015 * state object.
15016 */
15017static void sanitize_watermarks(struct drm_device *dev)
15018{
15019 struct drm_i915_private *dev_priv = to_i915(dev);
15020 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015021 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015022 struct drm_crtc *crtc;
15023 struct drm_crtc_state *cstate;
15024 struct drm_modeset_acquire_ctx ctx;
15025 int ret;
15026 int i;
15027
15028 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015029 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015030 return;
15031
15032 /*
15033 * We need to hold connection_mutex before calling duplicate_state so
15034 * that the connector loop is protected.
15035 */
15036 drm_modeset_acquire_init(&ctx, 0);
15037retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015038 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015039 if (ret == -EDEADLK) {
15040 drm_modeset_backoff(&ctx);
15041 goto retry;
15042 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015043 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015044 }
15045
15046 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15047 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015048 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015049
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015050 intel_state = to_intel_atomic_state(state);
15051
Matt Ropered4a6a72016-02-23 17:20:13 -080015052 /*
15053 * Hardware readout is the only time we don't want to calculate
15054 * intermediate watermarks (since we don't trust the current
15055 * watermarks).
15056 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015057 if (!HAS_GMCH_DISPLAY(dev_priv))
15058 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080015059
Matt Roperd93c0372015-12-03 11:37:41 -080015060 ret = intel_atomic_check(dev, state);
15061 if (ret) {
15062 /*
15063 * If we fail here, it means that the hardware appears to be
15064 * programmed in a way that shouldn't be possible, given our
15065 * understanding of watermark requirements. This might mean a
15066 * mistake in the hardware readout code or a mistake in the
15067 * watermark calculations for a given platform. Raise a WARN
15068 * so that this is noticeable.
15069 *
15070 * If this actually happens, we'll have to just leave the
15071 * BIOS-programmed watermarks untouched and hope for the best.
15072 */
15073 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015074 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015075 }
15076
15077 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010015078 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080015079 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15080
Matt Ropered4a6a72016-02-23 17:20:13 -080015081 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015082 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010015083
15084 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080015085 }
15086
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015087put_state:
Chris Wilson08536952016-10-14 13:18:18 +010015088 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015089fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015090 drm_modeset_drop_locks(&ctx);
15091 drm_modeset_acquire_fini(&ctx);
15092}
15093
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015094static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
15095{
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015096 if (IS_GEN(dev_priv, 5)) {
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015097 u32 fdi_pll_clk =
15098 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
15099
15100 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015101 } else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv)) {
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015102 dev_priv->fdi_pll_freq = 270000;
15103 } else {
15104 return;
15105 }
15106
15107 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
15108}
15109
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015110static int intel_initial_commit(struct drm_device *dev)
15111{
15112 struct drm_atomic_state *state = NULL;
15113 struct drm_modeset_acquire_ctx ctx;
15114 struct drm_crtc *crtc;
15115 struct drm_crtc_state *crtc_state;
15116 int ret = 0;
15117
15118 state = drm_atomic_state_alloc(dev);
15119 if (!state)
15120 return -ENOMEM;
15121
15122 drm_modeset_acquire_init(&ctx, 0);
15123
15124retry:
15125 state->acquire_ctx = &ctx;
15126
15127 drm_for_each_crtc(crtc, dev) {
15128 crtc_state = drm_atomic_get_crtc_state(state, crtc);
15129 if (IS_ERR(crtc_state)) {
15130 ret = PTR_ERR(crtc_state);
15131 goto out;
15132 }
15133
15134 if (crtc_state->active) {
15135 ret = drm_atomic_add_affected_planes(state, crtc);
15136 if (ret)
15137 goto out;
Ville Syrjäläfa6af5142018-11-20 15:54:49 +020015138
15139 /*
15140 * FIXME hack to force a LUT update to avoid the
15141 * plane update forcing the pipe gamma on without
15142 * having a proper LUT loaded. Remove once we
15143 * have readout for pipe gamma enable.
15144 */
15145 crtc_state->color_mgmt_changed = true;
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015146 }
15147 }
15148
15149 ret = drm_atomic_commit(state);
15150
15151out:
15152 if (ret == -EDEADLK) {
15153 drm_atomic_state_clear(state);
15154 drm_modeset_backoff(&ctx);
15155 goto retry;
15156 }
15157
15158 drm_atomic_state_put(state);
15159
15160 drm_modeset_drop_locks(&ctx);
15161 drm_modeset_acquire_fini(&ctx);
15162
15163 return ret;
15164}
15165
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015166int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015167{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015168 struct drm_i915_private *dev_priv = to_i915(dev);
15169 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015170 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015171 struct intel_crtc *crtc;
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015172 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015173
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015174 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
15175
Jesse Barnes79e53942008-11-07 14:24:08 -080015176 drm_mode_config_init(dev);
15177
15178 dev->mode_config.min_width = 0;
15179 dev->mode_config.min_height = 0;
15180
Dave Airlie019d96c2011-09-29 16:20:42 +010015181 dev->mode_config.preferred_depth = 24;
15182 dev->mode_config.prefer_shadow = 1;
15183
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015184 dev->mode_config.allow_fb_modifiers = true;
15185
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015186 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015187
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015188 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015189 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015190 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015191
Jani Nikula27a981b2018-10-17 12:35:39 +030015192 intel_init_quirks(dev_priv);
Jesse Barnesb690e962010-07-19 13:53:12 -070015193
José Roberto de Souzaacde44b2018-11-07 16:16:45 -080015194 intel_fbc_init(dev_priv);
15195
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015196 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015197
Lukas Wunner69f92f62015-07-15 13:57:35 +020015198 /*
15199 * There may be no VBT; and if the BIOS enabled SSC we can
15200 * just keep using it to avoid unnecessary flicker. Whereas if the
15201 * BIOS isn't using it, don't assume it will work even if the VBT
15202 * indicates as much.
15203 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015204 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015205 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15206 DREF_SSC1_ENABLE);
15207
15208 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15209 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15210 bios_lvds_use_ssc ? "en" : "dis",
15211 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15212 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15213 }
15214 }
15215
Ville Syrjäläad77c532018-06-15 20:44:05 +030015216 /* maximum framebuffer dimensions */
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015217 if (IS_GEN(dev_priv, 2)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015218 dev->mode_config.max_width = 2048;
15219 dev->mode_config.max_height = 2048;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015220 } else if (IS_GEN(dev_priv, 3)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015221 dev->mode_config.max_width = 4096;
15222 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015223 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015224 dev->mode_config.max_width = 8192;
15225 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015226 }
Damien Lespiau068be562014-03-28 14:17:49 +000015227
Jani Nikula2a307c22016-11-30 17:43:04 +020015228 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15229 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015230 dev->mode_config.cursor_height = 1023;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015231 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015232 dev->mode_config.cursor_width = 64;
15233 dev->mode_config.cursor_height = 64;
Damien Lespiau068be562014-03-28 14:17:49 +000015234 } else {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015235 dev->mode_config.cursor_width = 256;
15236 dev->mode_config.cursor_height = 256;
Damien Lespiau068be562014-03-28 14:17:49 +000015237 }
15238
Matthew Auld73ebd502017-12-11 15:18:20 +000015239 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080015240
Zhao Yakui28c97732009-10-09 11:39:41 +080015241 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015242 INTEL_INFO(dev_priv)->num_pipes,
15243 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015244
Damien Lespiau055e3932014-08-18 13:49:10 +010015245 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015246 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015247 if (ret) {
15248 drm_mode_config_cleanup(dev);
15249 return ret;
15250 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015251 }
15252
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015253 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015254 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015255
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015256 intel_update_czclk(dev_priv);
15257 intel_modeset_init_hw(dev);
15258
Ville Syrjäläb2045352016-05-13 23:41:27 +030015259 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015260 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015261
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015262 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015263 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015264 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015265
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015266 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015267 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015268 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015269
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015270 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015271 struct intel_initial_plane_config plane_config = {};
15272
Jesse Barnes46f297f2014-03-07 08:57:48 -080015273 if (!crtc->active)
15274 continue;
15275
Jesse Barnes46f297f2014-03-07 08:57:48 -080015276 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015277 * Note that reserving the BIOS fb up front prevents us
15278 * from stuffing other stolen allocations like the ring
15279 * on top. This prevents some ugliness at boot time, and
15280 * can even allow for smooth boot transitions if the BIOS
15281 * fb is large enough for the active pipe configuration.
15282 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015283 dev_priv->display.get_initial_plane_config(crtc,
15284 &plane_config);
15285
15286 /*
15287 * If the fb is shared between multiple heads, we'll
15288 * just get the first one.
15289 */
15290 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015291 }
Matt Roperd93c0372015-12-03 11:37:41 -080015292
15293 /*
15294 * Make sure hardware watermarks really match the state we read out.
15295 * Note that we need to do this after reconstructing the BIOS fb's
15296 * since the watermark calculation done here will use pstate->fb.
15297 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015298 if (!HAS_GMCH_DISPLAY(dev_priv))
15299 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015300
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015301 /*
15302 * Force all active planes to recompute their states. So that on
15303 * mode_setcrtc after probe, all the intel_plane_state variables
15304 * are already calculated and there is no assert_plane warnings
15305 * during bootup.
15306 */
15307 ret = intel_initial_commit(dev);
15308 if (ret)
15309 DRM_DEBUG_KMS("Initial commit in probe failed.\n");
15310
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015311 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015312}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015313
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015314void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15315{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015316 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015317 /* 640x480@60Hz, ~25175 kHz */
15318 struct dpll clock = {
15319 .m1 = 18,
15320 .m2 = 7,
15321 .p1 = 13,
15322 .p2 = 4,
15323 .n = 2,
15324 };
15325 u32 dpll, fp;
15326 int i;
15327
15328 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15329
15330 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15331 pipe_name(pipe), clock.vco, clock.dot);
15332
15333 fp = i9xx_dpll_compute_fp(&clock);
15334 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15335 DPLL_VGA_MODE_DIS |
15336 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15337 PLL_P2_DIVIDE_BY_4 |
15338 PLL_REF_INPUT_DREFCLK |
15339 DPLL_VCO_ENABLE;
15340
15341 I915_WRITE(FP0(pipe), fp);
15342 I915_WRITE(FP1(pipe), fp);
15343
15344 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15345 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15346 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15347 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15348 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15349 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15350 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15351
15352 /*
15353 * Apparently we need to have VGA mode enabled prior to changing
15354 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15355 * dividers, even though the register value does change.
15356 */
15357 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15358 I915_WRITE(DPLL(pipe), dpll);
15359
15360 /* Wait for the clocks to stabilize. */
15361 POSTING_READ(DPLL(pipe));
15362 udelay(150);
15363
15364 /* The pixel multiplier can only be updated once the
15365 * DPLL is enabled and the clocks are stable.
15366 *
15367 * So write it again.
15368 */
15369 I915_WRITE(DPLL(pipe), dpll);
15370
15371 /* We do this three times for luck */
15372 for (i = 0; i < 3 ; i++) {
15373 I915_WRITE(DPLL(pipe), dpll);
15374 POSTING_READ(DPLL(pipe));
15375 udelay(150); /* wait for warmup */
15376 }
15377
15378 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15379 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015380
15381 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015382}
15383
15384void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15385{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015386 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15387
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015388 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15389 pipe_name(pipe));
15390
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020015391 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
15392 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
15393 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020015394 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & MCURSOR_MODE);
15395 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & MCURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015396
15397 I915_WRITE(PIPECONF(pipe), 0);
15398 POSTING_READ(PIPECONF(pipe));
15399
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015400 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015401
15402 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15403 POSTING_READ(DPLL(pipe));
15404}
15405
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015406static void
15407intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
15408{
15409 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020015410
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015411 if (INTEL_GEN(dev_priv) >= 4)
15412 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020015413
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015414 for_each_intel_crtc(&dev_priv->drm, crtc) {
15415 struct intel_plane *plane =
15416 to_intel_plane(crtc->base.primary);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015417 struct intel_crtc *plane_crtc;
15418 enum pipe pipe;
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015419
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015420 if (!plane->get_hw_state(plane, &pipe))
15421 continue;
15422
15423 if (pipe == crtc->pipe)
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015424 continue;
15425
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +030015426 DRM_DEBUG_KMS("[PLANE:%d:%s] attached to the wrong pipe, disabling plane\n",
15427 plane->base.base.id, plane->base.name);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015428
15429 plane_crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15430 intel_plane_disable_noatomic(plane_crtc, plane);
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015431 }
Daniel Vetterfa555832012-10-10 23:14:00 +020015432}
15433
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015434static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15435{
15436 struct drm_device *dev = crtc->base.dev;
15437 struct intel_encoder *encoder;
15438
15439 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15440 return true;
15441
15442 return false;
15443}
15444
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015445static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15446{
15447 struct drm_device *dev = encoder->base.dev;
15448 struct intel_connector *connector;
15449
15450 for_each_connector_on_encoder(dev, &encoder->base, connector)
15451 return connector;
15452
15453 return NULL;
15454}
15455
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015456static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015457 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015458{
15459 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015460 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015461}
15462
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015463static void intel_sanitize_crtc(struct intel_crtc *crtc,
15464 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015465{
15466 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015467 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015468 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
15469 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015470
Daniel Vetter24929352012-07-02 20:28:59 +020015471 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020015472 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020015473 i915_reg_t reg = PIPECONF(cpu_transcoder);
15474
15475 I915_WRITE(reg,
15476 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15477 }
Daniel Vetter24929352012-07-02 20:28:59 +020015478
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015479 if (crtc_state->base.active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015480 struct intel_plane *plane;
15481
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015482 /* Disable everything but the primary plane */
15483 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015484 const struct intel_plane_state *plane_state =
15485 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015486
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015487 if (plane_state->base.visible &&
15488 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
15489 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015490 }
Daniel Vetter96256042015-02-13 21:03:42 +010015491 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015492
Daniel Vetter24929352012-07-02 20:28:59 +020015493 /* Adjust the state of the output pipe according to whether we
15494 * have active connectors/encoders. */
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015495 if (crtc_state->base.active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015496 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015497
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015498 if (crtc_state->base.active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015499 /*
15500 * We start out with underrun reporting disabled to avoid races.
15501 * For correct bookkeeping mark this on active crtcs.
15502 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015503 * Also on gmch platforms we dont have any hardware bits to
15504 * disable the underrun reporting. Which means we need to start
15505 * out with underrun reporting disabled also on inactive pipes,
15506 * since otherwise we'll complain about the garbage we read when
15507 * e.g. coming up after runtime pm.
15508 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015509 * No protection against concurrent access is required - at
15510 * worst a fifo underrun happens which also sets this to false.
15511 */
15512 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015513 /*
15514 * We track the PCH trancoder underrun reporting state
15515 * within the crtc. With crtc for pipe A housing the underrun
15516 * reporting state for PCH transcoder A, crtc for pipe B housing
15517 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15518 * and marking underrun reporting as disabled for the non-existing
15519 * PCH transcoders B and C would prevent enabling the south
15520 * error interrupt (see cpt_can_enable_serr_int()).
15521 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015522 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015523 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015524 }
Daniel Vetter24929352012-07-02 20:28:59 +020015525}
15526
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015527static bool has_bogus_dpll_config(const struct intel_crtc_state *crtc_state)
15528{
15529 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
15530
15531 /*
15532 * Some SNB BIOSen (eg. ASUS K53SV) are known to misprogram
15533 * the hardware when a high res displays plugged in. DPLL P
15534 * divider is zero, and the pipe timings are bonkers. We'll
15535 * try to disable everything in that case.
15536 *
15537 * FIXME would be nice to be able to sanitize this state
15538 * without several WARNs, but for now let's take the easy
15539 * road.
15540 */
15541 return IS_GEN(dev_priv, 6) &&
15542 crtc_state->base.active &&
15543 crtc_state->shared_dpll &&
15544 crtc_state->port_clock == 0;
15545}
15546
Daniel Vetter24929352012-07-02 20:28:59 +020015547static void intel_sanitize_encoder(struct intel_encoder *encoder)
15548{
Imre Deak70332ac2018-11-01 16:04:27 +020015549 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015550 struct intel_connector *connector;
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015551 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
15552 struct intel_crtc_state *crtc_state = crtc ?
15553 to_intel_crtc_state(crtc->base.state) : NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015554
15555 /* We need to check both for a crtc link (meaning that the
15556 * encoder is active and trying to read from a pipe) and the
15557 * pipe itself being active. */
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015558 bool has_active_crtc = crtc_state &&
15559 crtc_state->base.active;
15560
15561 if (crtc_state && has_bogus_dpll_config(crtc_state)) {
15562 DRM_DEBUG_KMS("BIOS has misprogrammed the hardware. Disabling pipe %c\n",
15563 pipe_name(crtc->pipe));
15564 has_active_crtc = false;
15565 }
Daniel Vetter24929352012-07-02 20:28:59 +020015566
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015567 connector = intel_encoder_find_connector(encoder);
15568 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015569 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15570 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015571 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015572
15573 /* Connector is active, but has no active pipe. This is
15574 * fallout from our resume register restoring. Disable
15575 * the encoder manually again. */
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015576 if (crtc_state) {
15577 struct drm_encoder *best_encoder;
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015578
Daniel Vetter24929352012-07-02 20:28:59 +020015579 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15580 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015581 encoder->base.name);
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015582
15583 /* avoid oopsing in case the hooks consult best_encoder */
15584 best_encoder = connector->base.state->best_encoder;
15585 connector->base.state->best_encoder = &encoder->base;
15586
Jani Nikulac84c6fe2018-10-16 15:41:34 +030015587 if (encoder->disable)
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015588 encoder->disable(encoder, crtc_state,
15589 connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015590 if (encoder->post_disable)
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015591 encoder->post_disable(encoder, crtc_state,
15592 connector->base.state);
15593
15594 connector->base.state->best_encoder = best_encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015595 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015596 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015597
15598 /* Inconsistent output/port/pipe state happens presumably due to
15599 * a bug in one of the get_hw_state functions. Or someplace else
15600 * in our code, like the register restore mess on resume. Clamp
15601 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015602
15603 connector->base.dpms = DRM_MODE_DPMS_OFF;
15604 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015605 }
Maarten Lankhorstd6cae4a2018-05-16 10:50:38 +020015606
15607 /* notify opregion of the sanitized encoder state */
15608 intel_opregion_notify_encoder(encoder, connector && has_active_crtc);
Imre Deak70332ac2018-11-01 16:04:27 +020015609
15610 if (INTEL_GEN(dev_priv) >= 11)
15611 icl_sanitize_encoder_pll_mapping(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015612}
15613
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015614void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015615{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015616 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015617
Imre Deak04098752014-02-18 00:02:16 +020015618 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15619 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015620 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015621 }
15622}
15623
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015624void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015625{
Chris Wilson0e6e0be2019-01-14 14:21:24 +000015626 intel_wakeref_t wakeref;
15627
15628 /*
15629 * This function can be called both from intel_modeset_setup_hw_state or
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015630 * at a very early point in our resume sequence, where the power well
15631 * structures are not yet restored. Since this function is at a very
15632 * paranoid "someone might have enabled VGA while we were not looking"
15633 * level, just check if the power well is enabled instead of trying to
15634 * follow the "don't touch the power well if we don't need it" policy
Chris Wilson0e6e0be2019-01-14 14:21:24 +000015635 * the rest of the driver uses.
15636 */
15637 wakeref = intel_display_power_get_if_enabled(dev_priv,
15638 POWER_DOMAIN_VGA);
15639 if (!wakeref)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015640 return;
15641
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015642 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015643
Chris Wilson0e6e0be2019-01-14 14:21:24 +000015644 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA, wakeref);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015645}
15646
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015647/* FIXME read out full plane state for all planes */
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015648static void readout_plane_state(struct drm_i915_private *dev_priv)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015649{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015650 struct intel_plane *plane;
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015651 struct intel_crtc *crtc;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015652
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015653 for_each_intel_plane(&dev_priv->drm, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015654 struct intel_plane_state *plane_state =
15655 to_intel_plane_state(plane->base.state);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015656 struct intel_crtc_state *crtc_state;
15657 enum pipe pipe = PIPE_A;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015658 bool visible;
15659
15660 visible = plane->get_hw_state(plane, &pipe);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015661
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015662 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15663 crtc_state = to_intel_crtc_state(crtc->base.state);
15664
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015665 intel_set_plane_visible(crtc_state, plane_state, visible);
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +030015666
15667 DRM_DEBUG_KMS("[PLANE:%d:%s] hw state readout: %s, pipe %c\n",
15668 plane->base.base.id, plane->base.name,
15669 enableddisabled(visible), pipe_name(pipe));
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015670 }
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015671
15672 for_each_intel_crtc(&dev_priv->drm, crtc) {
15673 struct intel_crtc_state *crtc_state =
15674 to_intel_crtc_state(crtc->base.state);
15675
15676 fixup_active_planes(crtc_state);
15677 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015678}
15679
Daniel Vetter30e984d2013-06-05 13:34:17 +020015680static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015681{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015682 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015683 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015684 struct intel_crtc *crtc;
15685 struct intel_encoder *encoder;
15686 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015687 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015688 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015689
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015690 dev_priv->active_crtcs = 0;
15691
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015692 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015693 struct intel_crtc_state *crtc_state =
15694 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015695
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015696 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015697 memset(crtc_state, 0, sizeof(*crtc_state));
15698 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015699
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015700 crtc_state->base.active = crtc_state->base.enable =
15701 dev_priv->display.get_pipe_config(crtc, crtc_state);
15702
15703 crtc->base.enabled = crtc_state->base.enable;
15704 crtc->active = crtc_state->base.active;
15705
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015706 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015707 dev_priv->active_crtcs |= 1 << crtc->pipe;
15708
Ville Syrjälä78108b72016-05-27 20:59:19 +030015709 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15710 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015711 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015712 }
15713
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015714 readout_plane_state(dev_priv);
15715
Daniel Vetter53589012013-06-05 13:34:16 +020015716 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15717 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15718
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015719 pll->on = pll->info->funcs->get_hw_state(dev_priv, pll,
15720 &pll->state.hw_state);
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015721 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015722 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015723 struct intel_crtc_state *crtc_state =
15724 to_intel_crtc_state(crtc->base.state);
15725
15726 if (crtc_state->base.active &&
15727 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015728 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015729 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015730 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015731
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015732 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015733 pll->info->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015734 }
15735
Damien Lespiaub2784e12014-08-05 11:29:37 +010015736 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015737 pipe = 0;
15738
15739 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015740 struct intel_crtc_state *crtc_state;
15741
Ville Syrjälä98187832016-10-31 22:37:10 +020015742 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015743 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015744
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015745 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015746 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015747 } else {
15748 encoder->base.crtc = NULL;
15749 }
15750
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015751 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015752 encoder->base.base.id, encoder->base.name,
15753 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015754 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015755 }
15756
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015757 drm_connector_list_iter_begin(dev, &conn_iter);
15758 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015759 if (connector->get_hw_state(connector)) {
15760 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015761
15762 encoder = connector->encoder;
15763 connector->base.encoder = &encoder->base;
15764
15765 if (encoder->base.crtc &&
15766 encoder->base.crtc->state->active) {
15767 /*
15768 * This has to be done during hardware readout
15769 * because anything calling .crtc_disable may
15770 * rely on the connector_mask being accurate.
15771 */
15772 encoder->base.crtc->state->connector_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015773 drm_connector_mask(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015774 encoder->base.crtc->state->encoder_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015775 drm_encoder_mask(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015776 }
15777
Daniel Vetter24929352012-07-02 20:28:59 +020015778 } else {
15779 connector->base.dpms = DRM_MODE_DPMS_OFF;
15780 connector->base.encoder = NULL;
15781 }
15782 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015783 connector->base.base.id, connector->base.name,
15784 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015785 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015786 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015787
15788 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015789 struct intel_crtc_state *crtc_state =
15790 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015791 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015792
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015793 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015794 if (crtc_state->base.active) {
15795 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
Ville Syrjäläbd4cd032018-04-26 19:30:15 +030015796 crtc->base.mode.hdisplay = crtc_state->pipe_src_w;
15797 crtc->base.mode.vdisplay = crtc_state->pipe_src_h;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015798 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015799 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15800
15801 /*
15802 * The initial mode needs to be set in order to keep
15803 * the atomic core happy. It wants a valid mode if the
15804 * crtc's enabled, so we do the above call.
15805 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015806 * But we don't set all the derived state fully, hence
15807 * set a flag to indicate that a full recalculation is
15808 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015809 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015810 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015811
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015812 intel_crtc_compute_pixel_rate(crtc_state);
15813
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015814 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015815 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015816 if (WARN_ON(min_cdclk < 0))
15817 min_cdclk = 0;
15818 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015819
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015820 drm_calc_timestamping_constants(&crtc->base,
15821 &crtc_state->base.adjusted_mode);
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020015822 update_scanline_offset(crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015823 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015824
Ville Syrjäläd305e062017-08-30 21:57:03 +030015825 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015826 dev_priv->min_voltage_level[crtc->pipe] =
15827 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015828
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015829 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015830 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015831}
15832
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015833static void
15834get_encoder_power_domains(struct drm_i915_private *dev_priv)
15835{
15836 struct intel_encoder *encoder;
15837
15838 for_each_intel_encoder(&dev_priv->drm, encoder) {
15839 u64 get_domains;
15840 enum intel_display_power_domain domain;
Imre Deak52528052018-06-21 21:44:49 +030015841 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015842
15843 if (!encoder->get_power_domains)
15844 continue;
15845
Imre Deak52528052018-06-21 21:44:49 +030015846 /*
Imre Deakb79ebe72018-07-05 15:26:54 +030015847 * MST-primary and inactive encoders don't have a crtc state
15848 * and neither of these require any power domain references.
Imre Deak52528052018-06-21 21:44:49 +030015849 */
Imre Deakb79ebe72018-07-05 15:26:54 +030015850 if (!encoder->base.crtc)
15851 continue;
Imre Deak52528052018-06-21 21:44:49 +030015852
Imre Deakb79ebe72018-07-05 15:26:54 +030015853 crtc_state = to_intel_crtc_state(encoder->base.crtc->state);
Imre Deak52528052018-06-21 21:44:49 +030015854 get_domains = encoder->get_power_domains(encoder, crtc_state);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015855 for_each_power_domain(domain, get_domains)
15856 intel_display_power_get(dev_priv, domain);
15857 }
15858}
15859
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015860static void intel_early_display_was(struct drm_i915_private *dev_priv)
15861{
15862 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15863 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15864 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15865 DARBF_GATING_DIS);
15866
15867 if (IS_HASWELL(dev_priv)) {
15868 /*
15869 * WaRsPkgCStateDisplayPMReq:hsw
15870 * System hang if this isn't done before disabling all planes!
15871 */
15872 I915_WRITE(CHICKEN_PAR1_1,
15873 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15874 }
15875}
15876
Ville Syrjälä3aefb672018-11-08 16:36:35 +020015877static void ibx_sanitize_pch_hdmi_port(struct drm_i915_private *dev_priv,
15878 enum port port, i915_reg_t hdmi_reg)
15879{
15880 u32 val = I915_READ(hdmi_reg);
15881
15882 if (val & SDVO_ENABLE ||
15883 (val & SDVO_PIPE_SEL_MASK) == SDVO_PIPE_SEL(PIPE_A))
15884 return;
15885
15886 DRM_DEBUG_KMS("Sanitizing transcoder select for HDMI %c\n",
15887 port_name(port));
15888
15889 val &= ~SDVO_PIPE_SEL_MASK;
15890 val |= SDVO_PIPE_SEL(PIPE_A);
15891
15892 I915_WRITE(hdmi_reg, val);
15893}
15894
15895static void ibx_sanitize_pch_dp_port(struct drm_i915_private *dev_priv,
15896 enum port port, i915_reg_t dp_reg)
15897{
15898 u32 val = I915_READ(dp_reg);
15899
15900 if (val & DP_PORT_EN ||
15901 (val & DP_PIPE_SEL_MASK) == DP_PIPE_SEL(PIPE_A))
15902 return;
15903
15904 DRM_DEBUG_KMS("Sanitizing transcoder select for DP %c\n",
15905 port_name(port));
15906
15907 val &= ~DP_PIPE_SEL_MASK;
15908 val |= DP_PIPE_SEL(PIPE_A);
15909
15910 I915_WRITE(dp_reg, val);
15911}
15912
15913static void ibx_sanitize_pch_ports(struct drm_i915_private *dev_priv)
15914{
15915 /*
15916 * The BIOS may select transcoder B on some of the PCH
15917 * ports even it doesn't enable the port. This would trip
15918 * assert_pch_dp_disabled() and assert_pch_hdmi_disabled().
15919 * Sanitize the transcoder select bits to prevent that. We
15920 * assume that the BIOS never actually enabled the port,
15921 * because if it did we'd actually have to toggle the port
15922 * on and back off to make the transcoder A select stick
15923 * (see. intel_dp_link_down(), intel_disable_hdmi(),
15924 * intel_disable_sdvo()).
15925 */
15926 ibx_sanitize_pch_dp_port(dev_priv, PORT_B, PCH_DP_B);
15927 ibx_sanitize_pch_dp_port(dev_priv, PORT_C, PCH_DP_C);
15928 ibx_sanitize_pch_dp_port(dev_priv, PORT_D, PCH_DP_D);
15929
15930 /* PCH SDVOB multiplex with HDMIB */
15931 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_B, PCH_HDMIB);
15932 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_C, PCH_HDMIC);
15933 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_D, PCH_HDMID);
15934}
15935
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015936/* Scan out the current hw modeset state,
15937 * and sanitizes it to the current state
15938 */
15939static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015940intel_modeset_setup_hw_state(struct drm_device *dev,
15941 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015942{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015943 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst91d78192018-10-11 12:04:54 +020015944 struct intel_crtc_state *crtc_state;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015945 struct intel_encoder *encoder;
Chris Wilson0e6e0be2019-01-14 14:21:24 +000015946 struct intel_crtc *crtc;
15947 intel_wakeref_t wakeref;
Daniel Vetter35c95372013-07-17 06:55:04 +020015948 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015949
Chris Wilson0e6e0be2019-01-14 14:21:24 +000015950 wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak2cd9a682018-08-16 15:37:57 +030015951
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015952 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015953 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015954
15955 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015956 get_encoder_power_domains(dev_priv);
15957
Ville Syrjälä3aefb672018-11-08 16:36:35 +020015958 if (HAS_PCH_IBX(dev_priv))
15959 ibx_sanitize_pch_ports(dev_priv);
15960
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030015961 /*
15962 * intel_sanitize_plane_mapping() may need to do vblank
15963 * waits, so we need vblank interrupts restored beforehand.
15964 */
15965 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä32db0b62018-11-27 22:05:50 +020015966 crtc_state = to_intel_crtc_state(crtc->base.state);
15967
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030015968 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015969
Ville Syrjälä32db0b62018-11-27 22:05:50 +020015970 if (crtc_state->base.active)
15971 intel_crtc_vblank_on(crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015972 }
15973
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030015974 intel_sanitize_plane_mapping(dev_priv);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015975
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030015976 for_each_intel_encoder(dev, encoder)
15977 intel_sanitize_encoder(encoder);
15978
15979 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst91d78192018-10-11 12:04:54 +020015980 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015981 intel_sanitize_crtc(crtc, ctx);
Maarten Lankhorst91d78192018-10-11 12:04:54 +020015982 intel_dump_pipe_config(crtc, crtc_state,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015983 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015984 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015985
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015986 intel_modeset_update_connector_atomic_state(dev);
15987
Daniel Vetter35c95372013-07-17 06:55:04 +020015988 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15989 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15990
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015991 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015992 continue;
15993
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015994 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n",
15995 pll->info->name);
Daniel Vetter35c95372013-07-17 06:55:04 +020015996
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015997 pll->info->funcs->disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015998 pll->on = false;
15999 }
16000
Ville Syrjälä04548cb2017-04-21 21:14:29 +030016001 if (IS_G4X(dev_priv)) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -080016002 g4x_wm_get_hw_state(dev_priv);
Ville Syrjälä04548cb2017-04-21 21:14:29 +030016003 g4x_wm_sanitize(dev_priv);
16004 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -080016005 vlv_wm_get_hw_state(dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +020016006 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070016007 } else if (INTEL_GEN(dev_priv) >= 9) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -080016008 skl_wm_get_hw_state(dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +020016009 } else if (HAS_PCH_SPLIT(dev_priv)) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -080016010 ilk_wm_get_hw_state(dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +020016011 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016012
16013 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020016014 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016015
Maarten Lankhorst91d78192018-10-11 12:04:54 +020016016 crtc_state = to_intel_crtc_state(crtc->base.state);
16017 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016018 if (WARN_ON(put_domains))
16019 modeset_put_power_domains(dev_priv, put_domains);
16020 }
Imre Deak2cd9a682018-08-16 15:37:57 +030016021
Chris Wilson0e6e0be2019-01-14 14:21:24 +000016022 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016023
16024 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016025}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016026
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016027void intel_display_resume(struct drm_device *dev)
16028{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016029 struct drm_i915_private *dev_priv = to_i915(dev);
16030 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16031 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016032 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016033
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016034 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030016035 if (state)
16036 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016037
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016038 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016039
Maarten Lankhorst73974892016-08-05 23:28:27 +030016040 while (1) {
16041 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16042 if (ret != -EDEADLK)
16043 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016044
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016045 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016046 }
16047
Maarten Lankhorst73974892016-08-05 23:28:27 +030016048 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010016049 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030016050
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053016051 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016052 drm_modeset_drop_locks(&ctx);
16053 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016054
Chris Wilson08536952016-10-14 13:18:18 +010016055 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016056 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000016057 if (state)
16058 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016059}
16060
Manasi Navare886c6b82017-10-26 14:52:00 -070016061static void intel_hpd_poll_fini(struct drm_device *dev)
16062{
16063 struct intel_connector *connector;
16064 struct drm_connector_list_iter conn_iter;
16065
Chris Wilson448aa912017-11-28 11:01:47 +000016066 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070016067 drm_connector_list_iter_begin(dev, &conn_iter);
16068 for_each_intel_connector_iter(connector, &conn_iter) {
16069 if (connector->modeset_retry_work.func)
16070 cancel_work_sync(&connector->modeset_retry_work);
Ramalingam Cd3dacc72018-10-29 15:15:46 +053016071 if (connector->hdcp.shim) {
16072 cancel_delayed_work_sync(&connector->hdcp.check_work);
16073 cancel_work_sync(&connector->hdcp.prop_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050016074 }
Manasi Navare886c6b82017-10-26 14:52:00 -070016075 }
16076 drm_connector_list_iter_end(&conn_iter);
16077}
16078
Jesse Barnes79e53942008-11-07 14:24:08 -080016079void intel_modeset_cleanup(struct drm_device *dev)
16080{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016081 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070016082
Chris Wilson8bcf9f72018-07-10 10:44:20 +010016083 flush_workqueue(dev_priv->modeset_wq);
16084
Chris Wilsoneb955ee2017-01-23 21:29:39 +000016085 flush_work(&dev_priv->atomic_helper.free_work);
16086 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
16087
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016088 /*
16089 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016090 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016091 * experience fancy races otherwise.
16092 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016093 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016094
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016095 /*
16096 * Due to the hpd irq storm handling the hotplug work can re-arm the
16097 * poll handlers. Hence disable polling after hpd handling is shut down.
16098 */
Manasi Navare886c6b82017-10-26 14:52:00 -070016099 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016100
Daniel Vetter4f256d82017-07-15 00:46:55 +020016101 /* poll work can call into fbdev, hence clean that up afterwards */
16102 intel_fbdev_fini(dev_priv);
16103
Jesse Barnes723bfd72010-10-07 16:01:13 -070016104 intel_unregister_dsm_handler();
16105
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016106 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016107
Chris Wilson1630fe72011-07-08 12:22:42 +010016108 /* flush any delayed tasks or pending work */
16109 flush_scheduled_work();
16110
Jesse Barnes79e53942008-11-07 14:24:08 -080016111 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016112
José Roberto de Souza58db08a72018-11-07 16:16:47 -080016113 intel_overlay_cleanup(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016114
Tvrtko Ursulin40196442016-12-01 14:16:42 +000016115 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020016116
16117 destroy_workqueue(dev_priv->modeset_wq);
José Roberto de Souzaacde44b2018-11-07 16:16:45 -080016118
16119 intel_fbc_cleanup_cfb(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080016120}
16121
Dave Airlie28d52042009-09-21 14:33:58 +100016122/*
16123 * set vga decode state - true == enable VGA decode
16124 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016125int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100016126{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016127 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016128 u16 gmch_ctrl;
16129
Chris Wilson75fa0412014-02-07 18:37:02 -020016130 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16131 DRM_ERROR("failed to read control word\n");
16132 return -EIO;
16133 }
16134
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016135 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16136 return 0;
16137
Dave Airlie28d52042009-09-21 14:33:58 +100016138 if (state)
16139 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16140 else
16141 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016142
16143 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16144 DRM_ERROR("failed to write control word\n");
16145 return -EIO;
16146 }
16147
Dave Airlie28d52042009-09-21 14:33:58 +100016148 return 0;
16149}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016150
Chris Wilson98a2f412016-10-12 10:05:18 +010016151#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
16152
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016153struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016154
16155 u32 power_well_driver;
16156
Chris Wilson63b66e52013-08-08 15:12:06 +020016157 int num_transcoders;
16158
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016159 struct intel_cursor_error_state {
16160 u32 control;
16161 u32 position;
16162 u32 base;
16163 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016164 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016165
16166 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016167 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016168 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016169 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016170 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016171
16172 struct intel_plane_error_state {
16173 u32 control;
16174 u32 stride;
16175 u32 size;
16176 u32 pos;
16177 u32 addr;
16178 u32 surface;
16179 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016180 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016181
16182 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016183 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016184 enum transcoder cpu_transcoder;
16185
16186 u32 conf;
16187
16188 u32 htotal;
16189 u32 hblank;
16190 u32 hsync;
16191 u32 vtotal;
16192 u32 vblank;
16193 u32 vsync;
16194 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016195};
16196
16197struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016198intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016199{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016200 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016201 int transcoders[] = {
16202 TRANSCODER_A,
16203 TRANSCODER_B,
16204 TRANSCODER_C,
16205 TRANSCODER_EDP,
16206 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016207 int i;
16208
José Roberto de Souzae1bf0942018-11-30 15:20:47 -080016209 if (!HAS_DISPLAY(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016210 return NULL;
16211
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016212 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016213 if (error == NULL)
16214 return NULL;
16215
Chris Wilsonc0336662016-05-06 15:40:21 +010016216 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak75e39682018-08-06 12:58:39 +030016217 error->power_well_driver = I915_READ(HSW_PWR_WELL_CTL2);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016218
Damien Lespiau055e3932014-08-18 13:49:10 +010016219 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016220 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016221 __intel_display_power_is_enabled(dev_priv,
16222 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016223 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016224 continue;
16225
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016226 error->cursor[i].control = I915_READ(CURCNTR(i));
16227 error->cursor[i].position = I915_READ(CURPOS(i));
16228 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016229
16230 error->plane[i].control = I915_READ(DSPCNTR(i));
16231 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016232 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016233 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016234 error->plane[i].pos = I915_READ(DSPPOS(i));
16235 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016236 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016237 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016238 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016239 error->plane[i].surface = I915_READ(DSPSURF(i));
16240 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16241 }
16242
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016243 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016244
Chris Wilsonc0336662016-05-06 15:40:21 +010016245 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016246 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016247 }
16248
Jani Nikula4d1de972016-03-18 17:05:42 +020016249 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016250 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016251 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016252 error->num_transcoders++; /* Account for eDP. */
16253
16254 for (i = 0; i < error->num_transcoders; i++) {
16255 enum transcoder cpu_transcoder = transcoders[i];
16256
Imre Deakddf9c532013-11-27 22:02:02 +020016257 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016258 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016259 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016260 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016261 continue;
16262
Chris Wilson63b66e52013-08-08 15:12:06 +020016263 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16264
16265 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16266 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16267 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16268 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16269 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16270 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16271 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016272 }
16273
16274 return error;
16275}
16276
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016277#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16278
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016279void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016280intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016281 struct intel_display_error_state *error)
16282{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000016283 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016284 int i;
16285
Chris Wilson63b66e52013-08-08 15:12:06 +020016286 if (!error)
16287 return;
16288
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016289 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010016290 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016291 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016292 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016293 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016294 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016295 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016296 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016297 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016298 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016299
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016300 err_printf(m, "Plane [%d]:\n", i);
16301 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16302 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016303 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016304 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16305 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016306 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010016307 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016308 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016309 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016310 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16311 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016312 }
16313
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016314 err_printf(m, "Cursor [%d]:\n", i);
16315 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16316 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16317 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016318 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016319
16320 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016321 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016322 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016323 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016324 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016325 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16326 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16327 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16328 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16329 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16330 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16331 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16332 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016333}
Chris Wilson98a2f412016-10-12 10:05:18 +010016334
16335#endif