blob: 187e703a1c45134e73b43d43c20164ce3710d616 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010039#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700118static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300126static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100127
Ma Lingd4906092009-03-18 20:13:27 +0800128struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300129 struct {
130 int min, max;
131 } dot, vco, n, m, m1, m2, p, p1;
132
133 struct {
134 int dot_limit;
135 int p2_slow, p2_fast;
136 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139/* returns HPLL frequency in kHz */
140static int valleyview_get_vco(struct drm_i915_private *dev_priv)
141{
142 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
143
144 /* Obtain SKU information */
145 mutex_lock(&dev_priv->sb_lock);
146 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
147 CCK_FUSE_HPLL_FREQ_MASK;
148 mutex_unlock(&dev_priv->sb_lock);
149
150 return vco_freq[hpll_freq] * 1000;
151}
152
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200153int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
154 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300155{
156 u32 val;
157 int divider;
158
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200169 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
170}
171
172static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
173 const char *name, u32 reg)
174{
175 if (dev_priv->hpll_freq == 0)
176 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
177
178 return vlv_get_cck_clock(dev_priv, name, reg,
179 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180}
181
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200182static int
183intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200184{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200185 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200186}
187
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200188static int
189intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300190{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300191 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200192 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
193 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194}
195
196static int
197intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
198{
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 uint32_t clkcfg;
200
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200201 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300202 clkcfg = I915_READ(CLKCFG);
203 switch (clkcfg & CLKCFG_FSB_MASK) {
204 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200205 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300206 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200207 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300208 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200209 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300210 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200211 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300212 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200213 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300214 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200215 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300216 /* these two are just a guess; one of them might be right */
217 case CLKCFG_FSB_1600:
218 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200219 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300220 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200221 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300222 }
223}
224
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300225void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200226{
227 if (HAS_PCH_SPLIT(dev_priv))
228 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
229 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
230 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
231 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
232 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
233 else
234 return; /* no rawclk on other platforms, or no need to know it */
235
236 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
237}
238
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300239static void intel_update_czclk(struct drm_i915_private *dev_priv)
240{
Wayne Boyer666a4532015-12-09 12:29:35 -0800241 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300242 return;
243
244 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
245 CCK_CZ_CLOCK_CONTROL);
246
247 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
248}
249
Chris Wilson021357a2010-09-07 20:54:59 +0100250static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200251intel_fdi_link_freq(struct drm_i915_private *dev_priv,
252 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100253{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200254 if (HAS_DDI(dev_priv))
255 return pipe_config->port_clock; /* SPLL */
256 else if (IS_GEN5(dev_priv))
257 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200258 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200259 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100260}
261
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300262static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
274
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300275static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200276 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200277 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200278 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200279 .m = { .min = 96, .max = 140 },
280 .m1 = { .min = 18, .max = 26 },
281 .m2 = { .min = 6, .max = 16 },
282 .p = { .min = 4, .max = 128 },
283 .p1 = { .min = 2, .max = 33 },
284 .p2 = { .dot_limit = 165000,
285 .p2_slow = 4, .p2_fast = 4 },
286};
287
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300288static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200290 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200291 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400292 .m = { .min = 96, .max = 140 },
293 .m1 = { .min = 18, .max = 26 },
294 .m2 = { .min = 6, .max = 16 },
295 .p = { .min = 4, .max = 128 },
296 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 165000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300301static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400302 .dot = { .min = 20000, .max = 400000 },
303 .vco = { .min = 1400000, .max = 2800000 },
304 .n = { .min = 1, .max = 6 },
305 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100306 .m1 = { .min = 8, .max = 18 },
307 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .p2 = { .dot_limit = 200000,
311 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700312};
313
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300314static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400315 .dot = { .min = 20000, .max = 400000 },
316 .vco = { .min = 1400000, .max = 2800000 },
317 .n = { .min = 1, .max = 6 },
318 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100319 .m1 = { .min = 8, .max = 18 },
320 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400321 .p = { .min = 7, .max = 98 },
322 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 112000,
324 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Eric Anholt273e27c2011-03-30 13:01:10 -0700327
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300328static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 270000 },
330 .vco = { .min = 1750000, .max = 3500000},
331 .n = { .min = 1, .max = 4 },
332 .m = { .min = 104, .max = 138 },
333 .m1 = { .min = 17, .max = 23 },
334 .m2 = { .min = 5, .max = 11 },
335 .p = { .min = 10, .max = 30 },
336 .p1 = { .min = 1, .max = 3},
337 .p2 = { .dot_limit = 270000,
338 .p2_slow = 10,
339 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300343static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 22000, .max = 400000 },
345 .vco = { .min = 1750000, .max = 3500000},
346 .n = { .min = 1, .max = 4 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 16, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8},
352 .p2 = { .dot_limit = 165000,
353 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700354};
355
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300356static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 20000, .max = 115000 },
358 .vco = { .min = 1750000, .max = 3500000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 104, .max = 138 },
361 .m1 = { .min = 17, .max = 23 },
362 .m2 = { .min = 5, .max = 11 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 0,
366 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800367 },
Keith Packarde4b36692009-06-05 19:22:17 -0700368};
369
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300370static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .dot = { .min = 80000, .max = 224000 },
372 .vco = { .min = 1750000, .max = 3500000 },
373 .n = { .min = 1, .max = 3 },
374 .m = { .min = 104, .max = 138 },
375 .m1 = { .min = 17, .max = 23 },
376 .m2 = { .min = 5, .max = 11 },
377 .p = { .min = 14, .max = 42 },
378 .p1 = { .min = 2, .max = 6 },
379 .p2 = { .dot_limit = 0,
380 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800381 },
Keith Packarde4b36692009-06-05 19:22:17 -0700382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400385 .dot = { .min = 20000, .max = 400000},
386 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .n = { .min = 3, .max = 6 },
389 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700390 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400391 .m1 = { .min = 0, .max = 0 },
392 .m2 = { .min = 0, .max = 254 },
393 .p = { .min = 5, .max = 80 },
394 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .p2 = { .dot_limit = 200000,
396 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700397};
398
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300399static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400400 .dot = { .min = 20000, .max = 400000 },
401 .vco = { .min = 1700000, .max = 3500000 },
402 .n = { .min = 3, .max = 6 },
403 .m = { .min = 2, .max = 256 },
404 .m1 = { .min = 0, .max = 0 },
405 .m2 = { .min = 0, .max = 254 },
406 .p = { .min = 7, .max = 112 },
407 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .p2 = { .dot_limit = 112000,
409 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700410};
411
Eric Anholt273e27c2011-03-30 13:01:10 -0700412/* Ironlake / Sandybridge
413 *
414 * We calculate clock using (register_value + 2) for N/M1/M2, so here
415 * the range value for them is (actual_value - 2).
416 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300417static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 5 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 5, .max = 80 },
425 .p1 = { .min = 1, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700428};
429
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300430static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 3 },
434 .m = { .min = 79, .max = 118 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
438 .p1 = { .min = 2, .max = 8 },
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300443static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 127 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 56 },
451 .p1 = { .min = 2, .max = 8 },
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454};
455
Eric Anholt273e27c2011-03-30 13:01:10 -0700456/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300457static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700458 .dot = { .min = 25000, .max = 350000 },
459 .vco = { .min = 1760000, .max = 3510000 },
460 .n = { .min = 1, .max = 2 },
461 .m = { .min = 79, .max = 126 },
462 .m1 = { .min = 12, .max = 22 },
463 .m2 = { .min = 5, .max = 9 },
464 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700466 .p2 = { .dot_limit = 225000,
467 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800468};
469
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300470static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700471 .dot = { .min = 25000, .max = 350000 },
472 .vco = { .min = 1760000, .max = 3510000 },
473 .n = { .min = 1, .max = 3 },
474 .m = { .min = 79, .max = 126 },
475 .m1 = { .min = 12, .max = 22 },
476 .m2 = { .min = 5, .max = 9 },
477 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700479 .p2 = { .dot_limit = 225000,
480 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800481};
482
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300483static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300484 /*
485 * These are the data rate limits (measured in fast clocks)
486 * since those are the strictest limits we have. The fast
487 * clock and actual rate limits are more relaxed, so checking
488 * them would make no difference.
489 */
490 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200491 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700492 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .m1 = { .min = 2, .max = 3 },
494 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300495 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300496 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700497};
498
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300499static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 /*
501 * These are the data rate limits (measured in fast clocks)
502 * since those are the strictest limits we have. The fast
503 * clock and actual rate limits are more relaxed, so checking
504 * them would make no difference.
505 */
506 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200507 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 .m2 = { .min = 24 << 22, .max = 175 << 22 },
511 .p1 = { .min = 2, .max = 4 },
512 .p2 = { .p2_slow = 1, .p2_fast = 14 },
513};
514
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300515static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200516 /* FIXME: find real dot limits */
517 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530518 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200519 .n = { .min = 1, .max = 1 },
520 .m1 = { .min = 2, .max = 2 },
521 /* FIXME: find real m2 limits */
522 .m2 = { .min = 2 << 22, .max = 255 << 22 },
523 .p1 = { .min = 2, .max = 4 },
524 .p2 = { .p2_slow = 1, .p2_fast = 20 },
525};
526
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200527static bool
528needs_modeset(struct drm_crtc_state *state)
529{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200530 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200531}
532
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300533/**
534 * Returns whether any output on the specified pipe is of the specified type
535 */
Damien Lespiau40935612014-10-29 11:16:59 +0000536bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300537{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300538 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300539 struct intel_encoder *encoder;
540
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300541 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300542 if (encoder->type == type)
543 return true;
544
545 return false;
546}
547
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548/**
549 * Returns whether any output on the specified pipe will have the specified
550 * type after a staged modeset is complete, i.e., the same as
551 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
552 * encoder->crtc.
553 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
555 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300558 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200560 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200562
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300563 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200564 if (connector_state->crtc != crtc_state->base.crtc)
565 continue;
566
567 num_connectors++;
568
569 encoder = to_intel_encoder(connector_state->best_encoder);
570 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200571 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200572 }
573
574 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200575
576 return false;
577}
578
Imre Deakdccbea32015-06-22 23:35:51 +0300579/*
580 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
581 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
582 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
583 * The helpers' return value is the rate of the clock that is fed to the
584 * display engine's pipe which can be the above fast dot clock rate or a
585 * divided-down version of it.
586 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300588static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800589{
Shaohua Li21778322009-02-23 15:19:16 +0800590 clock->m = clock->m2 + 2;
591 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200592 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300593 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300594 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
595 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300596
597 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800598}
599
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200600static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
601{
602 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
603}
604
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800606{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200607 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200609 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300610 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300611 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
612 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300613
614 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800615}
616
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300617static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300618{
619 clock->m = clock->m1 * clock->m2;
620 clock->p = clock->p1 * clock->p2;
621 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300622 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300623 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
624 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300625
626 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300627}
628
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300629int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300630{
631 clock->m = clock->m1 * clock->m2;
632 clock->p = clock->p1 * clock->p2;
633 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300634 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300635 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
636 clock->n << 22);
637 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300638
639 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300640}
641
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800642#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643/**
644 * Returns whether the given set of divisors are valid for a given refclk with
645 * the given connectors.
646 */
647
Chris Wilson1b894b52010-12-14 20:04:54 +0000648static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300649 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300650 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800651{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300652 if (clock->n < limit->n.min || limit->n.max < clock->n)
653 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400657 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400659 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300660
Wayne Boyer666a4532015-12-09 12:29:35 -0800661 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
662 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300663 if (clock->m1 <= clock->m2)
664 INTELPllInvalid("m1 <= m2\n");
665
Wayne Boyer666a4532015-12-09 12:29:35 -0800666 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300667 if (clock->p < limit->p.min || limit->p.max < clock->p)
668 INTELPllInvalid("p out of range\n");
669 if (clock->m < limit->m.min || limit->m.max < clock->m)
670 INTELPllInvalid("m out of range\n");
671 }
672
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300685i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 const struct intel_crtc_state *crtc_state,
687 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800688{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200691 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100693 * For LVDS just rely on its current settings for dual-channel.
694 * We haven't figured out how to reliably set up different
695 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100697 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300698 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 } else {
702 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300703 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300705 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300707}
708
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200709/*
710 * Returns a set of divisors for the desired target clock with the given
711 * refclk, or FALSE. The returned values represent the clock equation:
712 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
713 *
714 * Target and reference clocks are specified in kHz.
715 *
716 * If match_clock is provided, then best_clock P divider must match the P
717 * divider from @match_clock used for LVDS downclocking.
718 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300719static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300720i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300721 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300722 int target, int refclk, struct dpll *match_clock,
723 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300724{
725 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300726 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300727 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800728
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800730
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300731 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
732
Zhao Yakui42158662009-11-20 11:24:18 +0800733 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
734 clock.m1++) {
735 for (clock.m2 = limit->m2.min;
736 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200737 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800738 break;
739 for (clock.n = limit->n.min;
740 clock.n <= limit->n.max; clock.n++) {
741 for (clock.p1 = limit->p1.min;
742 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 int this_err;
744
Imre Deakdccbea32015-06-22 23:35:51 +0300745 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
753 this_err = abs(clock.dot - target);
754 if (this_err < err) {
755 *best_clock = clock;
756 err = this_err;
757 }
758 }
759 }
760 }
761 }
762
763 return (err != target);
764}
765
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200766/*
767 * Returns a set of divisors for the desired target clock with the given
768 * refclk, or FALSE. The returned values represent the clock equation:
769 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
770 *
771 * Target and reference clocks are specified in kHz.
772 *
773 * If match_clock is provided, then best_clock P divider must match the P
774 * divider from @match_clock used for LVDS downclocking.
775 */
Ma Lingd4906092009-03-18 20:13:27 +0800776static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300777pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300779 int target, int refclk, struct dpll *match_clock,
780 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200781{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300782 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200784 int err = target;
785
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200786 memset(best_clock, 0, sizeof(*best_clock));
787
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300788 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
789
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200790 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
791 clock.m1++) {
792 for (clock.m2 = limit->m2.min;
793 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200794 for (clock.n = limit->n.min;
795 clock.n <= limit->n.max; clock.n++) {
796 for (clock.p1 = limit->p1.min;
797 clock.p1 <= limit->p1.max; clock.p1++) {
798 int this_err;
799
Imre Deakdccbea32015-06-22 23:35:51 +0300800 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800801 if (!intel_PLL_is_valid(dev, limit,
802 &clock))
803 continue;
804 if (match_clock &&
805 clock.p != match_clock->p)
806 continue;
807
808 this_err = abs(clock.dot - target);
809 if (this_err < err) {
810 *best_clock = clock;
811 err = this_err;
812 }
813 }
814 }
815 }
816 }
817
818 return (err != target);
819}
820
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200821/*
822 * Returns a set of divisors for the desired target clock with the given
823 * refclk, or FALSE. The returned values represent the clock equation:
824 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200825 *
826 * Target and reference clocks are specified in kHz.
827 *
828 * If match_clock is provided, then best_clock P divider must match the P
829 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200830 */
Ma Lingd4906092009-03-18 20:13:27 +0800831static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300832g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200833 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300834 int target, int refclk, struct dpll *match_clock,
835 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800836{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300837 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300838 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800839 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400841 /* approximately equals target * 0.00585 */
842 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800843
844 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300845
846 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
847
Ma Lingd4906092009-03-18 20:13:27 +0800848 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200849 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800850 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200851 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800852 for (clock.m1 = limit->m1.max;
853 clock.m1 >= limit->m1.min; clock.m1--) {
854 for (clock.m2 = limit->m2.max;
855 clock.m2 >= limit->m2.min; clock.m2--) {
856 for (clock.p1 = limit->p1.max;
857 clock.p1 >= limit->p1.min; clock.p1--) {
858 int this_err;
859
Imre Deakdccbea32015-06-22 23:35:51 +0300860 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000861 if (!intel_PLL_is_valid(dev, limit,
862 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800863 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000864
865 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800866 if (this_err < err_most) {
867 *best_clock = clock;
868 err_most = this_err;
869 max_n = clock.n;
870 found = true;
871 }
872 }
873 }
874 }
875 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800876 return found;
877}
Ma Lingd4906092009-03-18 20:13:27 +0800878
Imre Deakd5dd62b2015-03-17 11:40:03 +0200879/*
880 * Check if the calculated PLL configuration is more optimal compared to the
881 * best configuration and error found so far. Return the calculated error.
882 */
883static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300884 const struct dpll *calculated_clock,
885 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 unsigned int best_error_ppm,
887 unsigned int *error_ppm)
888{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200889 /*
890 * For CHV ignore the error and consider only the P value.
891 * Prefer a bigger P value based on HW requirements.
892 */
893 if (IS_CHERRYVIEW(dev)) {
894 *error_ppm = 0;
895
896 return calculated_clock->p > best_clock->p;
897 }
898
Imre Deak24be4e42015-03-17 11:40:04 +0200899 if (WARN_ON_ONCE(!target_freq))
900 return false;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 *error_ppm = div_u64(1000000ULL *
903 abs(target_freq - calculated_clock->dot),
904 target_freq);
905 /*
906 * Prefer a better P value over a better (smaller) error if the error
907 * is small. Ensure this preference for future configurations too by
908 * setting the error to 0.
909 */
910 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
911 *error_ppm = 0;
912
913 return true;
914 }
915
916 return *error_ppm + 10 < best_error_ppm;
917}
918
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200919/*
920 * Returns a set of divisors for the desired target clock with the given
921 * refclk, or FALSE. The returned values represent the clock equation:
922 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
923 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800924static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300925vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200926 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300927 int target, int refclk, struct dpll *match_clock,
928 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200930 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300931 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300932 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300933 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300934 /* min update 19.2 MHz */
935 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300936 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700937
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300938 target *= 5; /* fast clock */
939
940 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700941
942 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300943 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300944 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300945 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300947 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700948 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300949 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200950 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300951
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
953 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300954
Imre Deakdccbea32015-06-22 23:35:51 +0300955 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300956
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300957 if (!intel_PLL_is_valid(dev, limit,
958 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300959 continue;
960
Imre Deakd5dd62b2015-03-17 11:40:03 +0200961 if (!vlv_PLL_is_optimal(dev, target,
962 &clock,
963 best_clock,
964 bestppm, &ppm))
965 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300966
Imre Deakd5dd62b2015-03-17 11:40:03 +0200967 *best_clock = clock;
968 bestppm = ppm;
969 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 }
971 }
972 }
973 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700974
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300975 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700976}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200978/*
979 * Returns a set of divisors for the desired target clock with the given
980 * refclk, or FALSE. The returned values represent the clock equation:
981 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
982 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300983static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300984chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200985 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300986 int target, int refclk, struct dpll *match_clock,
987 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300988{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200989 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300990 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200991 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300992 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300993 uint64_t m2;
994 int found = false;
995
996 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200997 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998
999 /*
1000 * Based on hardware doc, the n always set to 1, and m1 always
1001 * set to 2. If requires to support 200Mhz refclk, we need to
1002 * revisit this because n may not 1 anymore.
1003 */
1004 clock.n = 1, clock.m1 = 2;
1005 target *= 5; /* fast clock */
1006
1007 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1008 for (clock.p2 = limit->p2.p2_fast;
1009 clock.p2 >= limit->p2.p2_slow;
1010 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001011 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001012
1013 clock.p = clock.p1 * clock.p2;
1014
1015 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1016 clock.n) << 22, refclk * clock.m1);
1017
1018 if (m2 > INT_MAX/clock.m1)
1019 continue;
1020
1021 clock.m2 = m2;
1022
Imre Deakdccbea32015-06-22 23:35:51 +03001023 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001024
1025 if (!intel_PLL_is_valid(dev, limit, &clock))
1026 continue;
1027
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1029 best_error_ppm, &error_ppm))
1030 continue;
1031
1032 *best_clock = clock;
1033 best_error_ppm = error_ppm;
1034 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001035 }
1036 }
1037
1038 return found;
1039}
1040
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001041bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001042 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001044 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001045 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001046
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001047 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001048 target_clock, refclk, NULL, best_clock);
1049}
1050
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001051bool intel_crtc_active(struct drm_crtc *crtc)
1052{
1053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1054
1055 /* Be paranoid as we can arrive here with only partial
1056 * state retrieved from the hardware during setup.
1057 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001058 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001059 * as Haswell has gained clock readout/fastboot support.
1060 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001061 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001062 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001063 *
1064 * FIXME: The intel_crtc->active here should be switched to
1065 * crtc->state->active once we have proper CRTC states wired up
1066 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001068 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001069 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001070}
1071
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001072enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1073 enum pipe pipe)
1074{
1075 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001078 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001079}
1080
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001081static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1082{
1083 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001084 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001085 u32 line1, line2;
1086 u32 line_mask;
1087
1088 if (IS_GEN2(dev))
1089 line_mask = DSL_LINEMASK_GEN2;
1090 else
1091 line_mask = DSL_LINEMASK_GEN3;
1092
1093 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001094 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095 line2 = I915_READ(reg) & line_mask;
1096
1097 return line1 == line2;
1098}
1099
Keith Packardab7ad7f2010-10-03 00:33:06 -07001100/*
1101 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001102 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001103 *
1104 * After disabling a pipe, we can't wait for vblank in the usual way,
1105 * spinning on the vblank interrupt status bit, since we won't actually
1106 * see an interrupt when the pipe is disabled.
1107 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001108 * On Gen4 and above:
1109 * wait for the pipe register state bit to turn off
1110 *
1111 * Otherwise:
1112 * wait for the display line value to settle (it usually
1113 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001114 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001115 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001120 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001121 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001122
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001124 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001125
Keith Packardab7ad7f2010-10-03 00:33:06 -07001126 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001127 if (intel_wait_for_register(dev_priv,
1128 reg, I965_PIPECONF_ACTIVE, 0,
1129 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001130 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001132 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001133 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001134 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001135 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001136}
1137
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001139void assert_pll(struct drm_i915_private *dev_priv,
1140 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 u32 val;
1143 bool cur_state;
1144
Ville Syrjälä649636e2015-09-22 19:50:01 +03001145 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001146 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001147 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001148 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001149 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001150}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151
Jani Nikula23538ef2013-08-27 15:12:22 +03001152/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001153void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001154{
1155 u32 val;
1156 bool cur_state;
1157
Ville Syrjäläa5805162015-05-26 20:42:30 +03001158 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001159 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001160 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001161
1162 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001163 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001164 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001165 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001166}
Jani Nikula23538ef2013-08-27 15:12:22 +03001167
Jesse Barnes040484a2011-01-03 12:14:26 -08001168static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1169 enum pipe pipe, bool state)
1170{
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001172 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1173 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001174
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001175 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001176 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001177 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001178 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001180 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 cur_state = !!(val & FDI_TX_ENABLE);
1182 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001184 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001185 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1188#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1189
1190static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1191 enum pipe pipe, bool state)
1192{
Jesse Barnes040484a2011-01-03 12:14:26 -08001193 u32 val;
1194 bool cur_state;
1195
Ville Syrjälä649636e2015-09-22 19:50:01 +03001196 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001197 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001198 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001199 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001200 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001201}
1202#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1203#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1204
1205static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1206 enum pipe pipe)
1207{
Jesse Barnes040484a2011-01-03 12:14:26 -08001208 u32 val;
1209
1210 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001211 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001212 return;
1213
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001214 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001215 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001216 return;
1217
Ville Syrjälä649636e2015-09-22 19:50:01 +03001218 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001219 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001220}
1221
Daniel Vetter55607e82013-06-16 21:42:39 +02001222void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001224{
Jesse Barnes040484a2011-01-03 12:14:26 -08001225 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001226 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001227
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001229 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001231 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001232 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001233}
1234
Daniel Vetterb680c372014-09-19 18:27:27 +02001235void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1236 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001237{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001238 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001239 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001240 u32 val;
1241 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001242 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001243
Jani Nikulabedd4db2014-08-22 15:04:13 +03001244 if (WARN_ON(HAS_DDI(dev)))
1245 return;
1246
1247 if (HAS_PCH_SPLIT(dev)) {
1248 u32 port_sel;
1249
Jesse Barnesea0760c2011-01-04 15:09:32 -08001250 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001251 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1252
1253 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1254 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1255 panel_pipe = PIPE_B;
1256 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001257 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001258 /* presumably write lock depends on pipe, not port select */
1259 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1260 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 } else {
1262 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001263 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1264 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265 }
1266
1267 val = I915_READ(pp_reg);
1268 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001269 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270 locked = false;
1271
Rob Clarke2c719b2014-12-15 13:56:32 -05001272 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001273 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001274 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275}
1276
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001277static void assert_cursor(struct drm_i915_private *dev_priv,
1278 enum pipe pipe, bool state)
1279{
1280 struct drm_device *dev = dev_priv->dev;
1281 bool cur_state;
1282
Paulo Zanonid9d82082014-02-27 16:30:56 -03001283 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001284 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001285 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001286 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001287
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001289 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001290 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001291}
1292#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1293#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1294
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001295void assert_pipe(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001298 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001299 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1300 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001301 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001303 /* if we need the pipe quirk it must be always on */
1304 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1305 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001306 state = true;
1307
Imre Deak4feed0e2016-02-12 18:55:14 +02001308 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1309 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001310 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001311 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001312
1313 intel_display_power_put(dev_priv, power_domain);
1314 } else {
1315 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001316 }
1317
Rob Clarke2c719b2014-12-15 13:56:32 -05001318 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001320 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321}
1322
Chris Wilson931872f2012-01-16 23:01:13 +00001323static void assert_plane(struct drm_i915_private *dev_priv,
1324 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001326 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001327 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328
Ville Syrjälä649636e2015-09-22 19:50:01 +03001329 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001330 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001332 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001333 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334}
1335
Chris Wilson931872f2012-01-16 23:01:13 +00001336#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1337#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1338
Jesse Barnesb24e7172011-01-04 15:09:30 -08001339static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001342 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001344
Ville Syrjälä653e1022013-06-04 13:49:05 +03001345 /* Primary planes are fixed to pipes on gen4+ */
1346 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001347 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001349 "plane %c assertion failure, should be disabled but not\n",
1350 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001351 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001352 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001353
Jesse Barnesb24e7172011-01-04 15:09:30 -08001354 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001355 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001356 u32 val = I915_READ(DSPCNTR(i));
1357 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001359 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001360 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1361 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362 }
1363}
1364
Jesse Barnes19332d72013-03-28 09:55:38 -07001365static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe)
1367{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001368 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001369 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001370
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001371 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001372 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001373 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001374 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001375 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1376 sprite, pipe_name(pipe));
1377 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001378 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001379 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001380 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001381 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001382 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001383 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001384 }
1385 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001386 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001388 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001389 plane_name(pipe), pipe_name(pipe));
1390 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001393 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001395 }
1396}
1397
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001398static void assert_vblank_disabled(struct drm_crtc *crtc)
1399{
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001401 drm_crtc_vblank_put(crtc);
1402}
1403
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001404void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001406{
Jesse Barnes92f25842011-01-04 15:09:34 -08001407 u32 val;
1408 bool enabled;
1409
Ville Syrjälä649636e2015-09-22 19:50:01 +03001410 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001411 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001412 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001413 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1414 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001415}
1416
Keith Packard4e634382011-08-06 10:39:45 -07001417static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1418 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001419{
1420 if ((val & DP_PORT_EN) == 0)
1421 return false;
1422
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001424 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001425 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1426 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001427 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001428 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1429 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001430 } else {
1431 if ((val & DP_PIPE_MASK) != (pipe << 30))
1432 return false;
1433 }
1434 return true;
1435}
1436
Keith Packard1519b992011-08-06 10:35:34 -07001437static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1438 enum pipe pipe, u32 val)
1439{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001440 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001441 return false;
1442
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001443 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001446 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001447 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1448 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001449 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001450 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001451 return false;
1452 }
1453 return true;
1454}
1455
1456static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, u32 val)
1458{
1459 if ((val & LVDS_PORT_EN) == 0)
1460 return false;
1461
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001462 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001463 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1464 return false;
1465 } else {
1466 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1467 return false;
1468 }
1469 return true;
1470}
1471
1472static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 val)
1474{
1475 if ((val & ADPA_DAC_ENABLE) == 0)
1476 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001477 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001478 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1479 return false;
1480 } else {
1481 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1482 return false;
1483 }
1484 return true;
1485}
1486
Jesse Barnes291906f2011-02-02 12:28:03 -08001487static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001488 enum pipe pipe, i915_reg_t reg,
1489 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001490{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001491 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001492 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001493 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001494 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001495
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001496 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001497 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001498 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001499}
1500
1501static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001502 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001503{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001504 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001505 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001506 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001507 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001508
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001509 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001510 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001511 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001512}
1513
1514static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe)
1516{
Jesse Barnes291906f2011-02-02 12:28:03 -08001517 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001518
Keith Packardf0575e92011-07-25 22:12:43 -07001519 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1520 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1521 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001522
Ville Syrjälä649636e2015-09-22 19:50:01 +03001523 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001524 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001525 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001526 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001527
Ville Syrjälä649636e2015-09-22 19:50:01 +03001528 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001529 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001530 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001531 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001532
Paulo Zanonie2debe92013-02-18 19:00:27 -03001533 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1534 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1535 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001536}
1537
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001538static void _vlv_enable_pll(struct intel_crtc *crtc,
1539 const struct intel_crtc_state *pipe_config)
1540{
1541 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1542 enum pipe pipe = crtc->pipe;
1543
1544 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1545 POSTING_READ(DPLL(pipe));
1546 udelay(150);
1547
Chris Wilson2c30b432016-06-30 15:32:54 +01001548 if (intel_wait_for_register(dev_priv,
1549 DPLL(pipe),
1550 DPLL_LOCK_VLV,
1551 DPLL_LOCK_VLV,
1552 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001553 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1554}
1555
Ville Syrjäläd288f652014-10-28 13:20:22 +02001556static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001557 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001559 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001560 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001562 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001563
Daniel Vetter87442f72013-06-06 00:52:17 +02001564 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001565 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001566
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001567 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1568 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001569
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001570 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1571 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001572}
1573
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001574
1575static void _chv_enable_pll(struct intel_crtc *crtc,
1576 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001578 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001579 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001581 u32 tmp;
1582
Ville Syrjäläa5805162015-05-26 20:42:30 +03001583 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584
1585 /* Enable back the 10bit clock to display controller */
1586 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1587 tmp |= DPIO_DCLKP_EN;
1588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1589
Ville Syrjälä54433e92015-05-26 20:42:31 +03001590 mutex_unlock(&dev_priv->sb_lock);
1591
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592 /*
1593 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1594 */
1595 udelay(1);
1596
1597 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001598 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001599
1600 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001601 if (intel_wait_for_register(dev_priv,
1602 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1603 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001604 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001605}
1606
1607static void chv_enable_pll(struct intel_crtc *crtc,
1608 const struct intel_crtc_state *pipe_config)
1609{
1610 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1611 enum pipe pipe = crtc->pipe;
1612
1613 assert_pipe_disabled(dev_priv, pipe);
1614
1615 /* PLL is protected by panel, make sure we can write it */
1616 assert_panel_unlocked(dev_priv, pipe);
1617
1618 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1619 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001620
Ville Syrjäläc2317752016-03-15 16:39:56 +02001621 if (pipe != PIPE_A) {
1622 /*
1623 * WaPixelRepeatModeFixForC0:chv
1624 *
1625 * DPLLCMD is AWOL. Use chicken bits to propagate
1626 * the value from DPLLBMD to either pipe B or C.
1627 */
1628 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1629 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1630 I915_WRITE(CBR4_VLV, 0);
1631 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1632
1633 /*
1634 * DPLLB VGA mode also seems to cause problems.
1635 * We should always have it disabled.
1636 */
1637 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1638 } else {
1639 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1640 POSTING_READ(DPLL_MD(pipe));
1641 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001642}
1643
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001644static int intel_num_dvo_pipes(struct drm_device *dev)
1645{
1646 struct intel_crtc *crtc;
1647 int count = 0;
1648
1649 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001650 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001651 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001652
1653 return count;
1654}
1655
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001657{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 struct drm_device *dev = crtc->base.dev;
1659 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001660 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001661 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001662
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001663 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001664
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 if (IS_MOBILE(dev) && !IS_I830(dev))
1667 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001669 /* Enable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1671 /*
1672 * It appears to be important that we don't enable this
1673 * for the current pipe before otherwise configuring the
1674 * PLL. No idea how this should be handled if multiple
1675 * DVO outputs are enabled simultaneosly.
1676 */
1677 dpll |= DPLL_DVO_2X_MODE;
1678 I915_WRITE(DPLL(!crtc->pipe),
1679 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1680 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001682 /*
1683 * Apparently we need to have VGA mode enabled prior to changing
1684 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1685 * dividers, even though the register value does change.
1686 */
1687 I915_WRITE(reg, 0);
1688
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001689 I915_WRITE(reg, dpll);
1690
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 /* Wait for the clocks to stabilize. */
1692 POSTING_READ(reg);
1693 udelay(150);
1694
1695 if (INTEL_INFO(dev)->gen >= 4) {
1696 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001697 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698 } else {
1699 /* The pixel multiplier can only be updated once the
1700 * DPLL is enabled and the clocks are stable.
1701 *
1702 * So write it again.
1703 */
1704 I915_WRITE(reg, dpll);
1705 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706
1707 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001708 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709 POSTING_READ(reg);
1710 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712 POSTING_READ(reg);
1713 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001714 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001715 POSTING_READ(reg);
1716 udelay(150); /* wait for warmup */
1717}
1718
1719/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001720 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001721 * @dev_priv: i915 private structure
1722 * @pipe: pipe PLL to disable
1723 *
1724 * Disable the PLL for @pipe, making sure the pipe is off first.
1725 *
1726 * Note! This is for pre-ILK only.
1727 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001728static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001730 struct drm_device *dev = crtc->base.dev;
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 enum pipe pipe = crtc->pipe;
1733
1734 /* Disable DVO 2x clock on both PLLs if necessary */
1735 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001736 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001737 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001738 I915_WRITE(DPLL(PIPE_B),
1739 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1740 I915_WRITE(DPLL(PIPE_A),
1741 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1742 }
1743
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001744 /* Don't disable pipe or pipe PLLs if needed */
1745 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1746 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747 return;
1748
1749 /* Make sure the pipe isn't still relying on us */
1750 assert_pipe_disabled(dev_priv, pipe);
1751
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001752 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001753 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754}
1755
Jesse Barnesf6071162013-10-01 10:41:38 -07001756static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1757{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001758 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001759
1760 /* Make sure the pipe isn't still relying on us */
1761 assert_pipe_disabled(dev_priv, pipe);
1762
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001763 val = DPLL_INTEGRATED_REF_CLK_VLV |
1764 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1765 if (pipe != PIPE_A)
1766 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1767
Jesse Barnesf6071162013-10-01 10:41:38 -07001768 I915_WRITE(DPLL(pipe), val);
1769 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001770}
1771
1772static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1773{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001774 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001775 u32 val;
1776
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001779
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001780 val = DPLL_SSC_REF_CLK_CHV |
1781 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001782 if (pipe != PIPE_A)
1783 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001784
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001785 I915_WRITE(DPLL(pipe), val);
1786 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001787
Ville Syrjäläa5805162015-05-26 20:42:30 +03001788 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001789
1790 /* Disable 10bit clock to display controller */
1791 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1792 val &= ~DPIO_DCLKP_EN;
1793 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1794
Ville Syrjäläa5805162015-05-26 20:42:30 +03001795 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001796}
1797
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001798void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001799 struct intel_digital_port *dport,
1800 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801{
1802 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001803 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001805 switch (dport->port) {
1806 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001807 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001808 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001809 break;
1810 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001811 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001812 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001813 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001814 break;
1815 case PORT_D:
1816 port_mask = DPLL_PORTD_READY_MASK;
1817 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001818 break;
1819 default:
1820 BUG();
1821 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001822
Chris Wilson370004d2016-06-30 15:32:56 +01001823 if (intel_wait_for_register(dev_priv,
1824 dpll_reg, port_mask, expected_mask,
1825 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001826 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1827 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001828}
1829
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001830static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1831 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001832{
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001834 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001836 i915_reg_t reg;
1837 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001838
Jesse Barnes040484a2011-01-03 12:14:26 -08001839 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001840 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001841
1842 /* FDI must be feeding us bits for PCH ports */
1843 assert_fdi_tx_enabled(dev_priv, pipe);
1844 assert_fdi_rx_enabled(dev_priv, pipe);
1845
Daniel Vetter23670b322012-11-01 09:15:30 +01001846 if (HAS_PCH_CPT(dev)) {
1847 /* Workaround: Set the timing override bit before enabling the
1848 * pch transcoder. */
1849 reg = TRANS_CHICKEN2(pipe);
1850 val = I915_READ(reg);
1851 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1852 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001853 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001854
Daniel Vetterab9412b2013-05-03 11:49:46 +02001855 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001856 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001857 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001858
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001859 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001860 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001861 * Make the BPC in transcoder be consistent with
1862 * that in pipeconf reg. For HDMI we must use 8bpc
1863 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001864 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001865 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001866 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1867 val |= PIPECONF_8BPC;
1868 else
1869 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001870 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001871
1872 val &= ~TRANS_INTERLACE_MASK;
1873 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001874 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001875 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001876 val |= TRANS_LEGACY_INTERLACED_ILK;
1877 else
1878 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001879 else
1880 val |= TRANS_PROGRESSIVE;
1881
Jesse Barnes040484a2011-01-03 12:14:26 -08001882 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001883 if (intel_wait_for_register(dev_priv,
1884 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1885 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001886 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001887}
1888
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001890 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001891{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001892 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001894 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001895 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001896 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001897
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001898 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001899 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001901 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001902
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001903 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001904 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001905
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001906 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1907 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001908 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909 else
1910 val |= TRANS_PROGRESSIVE;
1911
Daniel Vetterab9412b2013-05-03 11:49:46 +02001912 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001913 if (intel_wait_for_register(dev_priv,
1914 LPT_TRANSCONF,
1915 TRANS_STATE_ENABLE,
1916 TRANS_STATE_ENABLE,
1917 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001918 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919}
1920
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001921static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1922 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Daniel Vetter23670b322012-11-01 09:15:30 +01001924 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001925 i915_reg_t reg;
1926 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001927
1928 /* FDI relies on the transcoder */
1929 assert_fdi_tx_disabled(dev_priv, pipe);
1930 assert_fdi_rx_disabled(dev_priv, pipe);
1931
Jesse Barnes291906f2011-02-02 12:28:03 -08001932 /* Ports must be off as well */
1933 assert_pch_ports_disabled(dev_priv, pipe);
1934
Daniel Vetterab9412b2013-05-03 11:49:46 +02001935 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001936 val = I915_READ(reg);
1937 val &= ~TRANS_ENABLE;
1938 I915_WRITE(reg, val);
1939 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001940 if (intel_wait_for_register(dev_priv,
1941 reg, TRANS_STATE_ENABLE, 0,
1942 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001943 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001944
Ville Syrjäläc4656132015-10-29 21:25:56 +02001945 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001946 /* Workaround: Clear the timing override chicken bit again. */
1947 reg = TRANS_CHICKEN2(pipe);
1948 val = I915_READ(reg);
1949 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1950 I915_WRITE(reg, val);
1951 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001952}
1953
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001954static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001955{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001956 u32 val;
1957
Daniel Vetterab9412b2013-05-03 11:49:46 +02001958 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001961 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001962 if (intel_wait_for_register(dev_priv,
1963 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1964 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001965 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966
1967 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001968 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001970 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001971}
1972
1973/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001974 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001975 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001977 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001980static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001981{
Paulo Zanoni03722642014-01-17 13:51:09 -02001982 struct drm_device *dev = crtc->base.dev;
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001985 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001986 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001987 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001988 u32 val;
1989
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001990 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1991
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001992 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001993 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001994 assert_sprites_disabled(dev_priv, pipe);
1995
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001996 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001997 pch_transcoder = TRANSCODER_A;
1998 else
1999 pch_transcoder = pipe;
2000
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 /*
2002 * A pipe without a PLL won't actually be able to drive bits from
2003 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2004 * need the check.
2005 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002006 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002007 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002008 assert_dsi_pll_enabled(dev_priv);
2009 else
2010 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002011 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002012 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002013 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002014 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002015 assert_fdi_tx_pll_enabled(dev_priv,
2016 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 }
2018 /* FIXME: assert CPU port conditions for SNB+ */
2019 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002021 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002022 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002023 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002024 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2025 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002026 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002027 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002028
2029 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002030 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002031
2032 /*
2033 * Until the pipe starts DSL will read as 0, which would cause
2034 * an apparent vblank timestamp jump, which messes up also the
2035 * frame count when it's derived from the timestamps. So let's
2036 * wait for the pipe to start properly before we call
2037 * drm_crtc_vblank_on()
2038 */
2039 if (dev->max_vblank_count == 0 &&
2040 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2041 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042}
2043
2044/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002045 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002046 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002048 * Disable the pipe of @crtc, making sure that various hardware
2049 * specific requirements are met, if applicable, e.g. plane
2050 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 *
2052 * Will wait until the pipe has shut down before returning.
2053 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002054static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002055{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002057 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002058 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002059 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002060 u32 val;
2061
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002062 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2063
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 /*
2065 * Make sure planes won't keep trying to pump pixels to us,
2066 * or we might hang the display.
2067 */
2068 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002069 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002070 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002072 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002074 if ((val & PIPECONF_ENABLE) == 0)
2075 return;
2076
Ville Syrjälä67adc642014-08-15 01:21:57 +03002077 /*
2078 * Double wide has implications for planes
2079 * so best keep it disabled when not needed.
2080 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002081 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002082 val &= ~PIPECONF_DOUBLE_WIDE;
2083
2084 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002085 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2086 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002087 val &= ~PIPECONF_ENABLE;
2088
2089 I915_WRITE(reg, val);
2090 if ((val & PIPECONF_ENABLE) == 0)
2091 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092}
2093
Chris Wilson693db182013-03-05 14:52:39 +00002094static bool need_vtd_wa(struct drm_device *dev)
2095{
2096#ifdef CONFIG_INTEL_IOMMU
2097 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2098 return true;
2099#endif
2100 return false;
2101}
2102
Ville Syrjälä832be822016-01-12 21:08:33 +02002103static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2104{
2105 return IS_GEN2(dev_priv) ? 2048 : 4096;
2106}
2107
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002108static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2109 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002110{
2111 switch (fb_modifier) {
2112 case DRM_FORMAT_MOD_NONE:
2113 return cpp;
2114 case I915_FORMAT_MOD_X_TILED:
2115 if (IS_GEN2(dev_priv))
2116 return 128;
2117 else
2118 return 512;
2119 case I915_FORMAT_MOD_Y_TILED:
2120 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2121 return 128;
2122 else
2123 return 512;
2124 case I915_FORMAT_MOD_Yf_TILED:
2125 switch (cpp) {
2126 case 1:
2127 return 64;
2128 case 2:
2129 case 4:
2130 return 128;
2131 case 8:
2132 case 16:
2133 return 256;
2134 default:
2135 MISSING_CASE(cpp);
2136 return cpp;
2137 }
2138 break;
2139 default:
2140 MISSING_CASE(fb_modifier);
2141 return cpp;
2142 }
2143}
2144
Ville Syrjälä832be822016-01-12 21:08:33 +02002145unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2146 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002147{
Ville Syrjälä832be822016-01-12 21:08:33 +02002148 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2149 return 1;
2150 else
2151 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002152 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002153}
2154
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002155/* Return the tile dimensions in pixel units */
2156static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2157 unsigned int *tile_width,
2158 unsigned int *tile_height,
2159 uint64_t fb_modifier,
2160 unsigned int cpp)
2161{
2162 unsigned int tile_width_bytes =
2163 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2164
2165 *tile_width = tile_width_bytes / cpp;
2166 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2167}
2168
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002169unsigned int
2170intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002171 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002172{
Ville Syrjälä832be822016-01-12 21:08:33 +02002173 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2174 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2175
2176 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002177}
2178
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002179unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2180{
2181 unsigned int size = 0;
2182 int i;
2183
2184 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2185 size += rot_info->plane[i].width * rot_info->plane[i].height;
2186
2187 return size;
2188}
2189
Daniel Vetter75c82a52015-10-14 16:51:04 +02002190static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002191intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2192 const struct drm_framebuffer *fb,
2193 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002194{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002195 if (intel_rotation_90_or_270(rotation)) {
2196 *view = i915_ggtt_view_rotated;
2197 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2198 } else {
2199 *view = i915_ggtt_view_normal;
2200 }
2201}
2202
2203static void
2204intel_fill_fb_info(struct drm_i915_private *dev_priv,
2205 struct drm_framebuffer *fb)
2206{
2207 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002208 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002209
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002210 tile_size = intel_tile_size(dev_priv);
2211
2212 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002213 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2214 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002215
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002216 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2217 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002218
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002219 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002220 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002221 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2222 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002223
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002224 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002225 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2226 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002227 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002228}
2229
Ville Syrjälä603525d2016-01-12 21:08:37 +02002230static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002231{
2232 if (INTEL_INFO(dev_priv)->gen >= 9)
2233 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002234 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002235 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002236 return 128 * 1024;
2237 else if (INTEL_INFO(dev_priv)->gen >= 4)
2238 return 4 * 1024;
2239 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002240 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002241}
2242
Ville Syrjälä603525d2016-01-12 21:08:37 +02002243static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2244 uint64_t fb_modifier)
2245{
2246 switch (fb_modifier) {
2247 case DRM_FORMAT_MOD_NONE:
2248 return intel_linear_alignment(dev_priv);
2249 case I915_FORMAT_MOD_X_TILED:
2250 if (INTEL_INFO(dev_priv)->gen >= 9)
2251 return 256 * 1024;
2252 return 0;
2253 case I915_FORMAT_MOD_Y_TILED:
2254 case I915_FORMAT_MOD_Yf_TILED:
2255 return 1 * 1024 * 1024;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return 0;
2259 }
2260}
2261
Chris Wilson127bd2a2010-07-23 23:32:05 +01002262int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002263intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2264 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002266 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002267 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002268 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002269 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270 u32 alignment;
2271 int ret;
2272
Matt Roperebcdd392014-07-09 16:22:11 -07002273 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2274
Ville Syrjälä603525d2016-01-12 21:08:37 +02002275 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002276
Ville Syrjälä3465c582016-02-15 22:54:43 +02002277 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002278
Chris Wilson693db182013-03-05 14:52:39 +00002279 /* Note that the w/a also requires 64 PTE of padding following the
2280 * bo. We currently fill all unused PTE with the shadow page and so
2281 * we should always have valid PTE following the scanout preventing
2282 * the VT-d warning.
2283 */
2284 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2285 alignment = 256 * 1024;
2286
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002287 /*
2288 * Global gtt pte registers are special registers which actually forward
2289 * writes to a chunk of system memory. Which means that there is no risk
2290 * that the register values disappear as soon as we call
2291 * intel_runtime_pm_put(), so it is correct to wrap only the
2292 * pin/unpin/fence and not more.
2293 */
2294 intel_runtime_pm_get(dev_priv);
2295
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002296 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2297 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002298 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002299 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300
2301 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2302 * fence, whereas 965+ only requires a fence if using
2303 * framebuffer compression. For simplicity, we always install
2304 * a fence as the cost is not that onerous.
2305 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002306 if (view.type == I915_GGTT_VIEW_NORMAL) {
2307 ret = i915_gem_object_get_fence(obj);
2308 if (ret == -EDEADLK) {
2309 /*
2310 * -EDEADLK means there are no free fences
2311 * no pending flips.
2312 *
2313 * This is propagated to atomic, but it uses
2314 * -EDEADLK to force a locking recovery, so
2315 * change the returned error to -EBUSY.
2316 */
2317 ret = -EBUSY;
2318 goto err_unpin;
2319 } else if (ret)
2320 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002321
Vivek Kasireddy98072162015-10-29 18:54:38 -07002322 i915_gem_object_pin_fence(obj);
2323 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002324
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002325 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002327
2328err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002329 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002330err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002331 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002332 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333}
2334
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002335void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002336{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002338 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002339
Matt Roperebcdd392014-07-09 16:22:11 -07002340 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2341
Ville Syrjälä3465c582016-02-15 22:54:43 +02002342 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002343
Vivek Kasireddy98072162015-10-29 18:54:38 -07002344 if (view.type == I915_GGTT_VIEW_NORMAL)
2345 i915_gem_object_unpin_fence(obj);
2346
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002347 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002348}
2349
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002350/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002351 * Adjust the tile offset by moving the difference into
2352 * the x/y offsets.
2353 *
2354 * Input tile dimensions and pitch must already be
2355 * rotated to match x and y, and in pixel units.
2356 */
2357static u32 intel_adjust_tile_offset(int *x, int *y,
2358 unsigned int tile_width,
2359 unsigned int tile_height,
2360 unsigned int tile_size,
2361 unsigned int pitch_tiles,
2362 u32 old_offset,
2363 u32 new_offset)
2364{
2365 unsigned int tiles;
2366
2367 WARN_ON(old_offset & (tile_size - 1));
2368 WARN_ON(new_offset & (tile_size - 1));
2369 WARN_ON(new_offset > old_offset);
2370
2371 tiles = (old_offset - new_offset) / tile_size;
2372
2373 *y += tiles / pitch_tiles * tile_height;
2374 *x += tiles % pitch_tiles * tile_width;
2375
2376 return new_offset;
2377}
2378
2379/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002380 * Computes the linear offset to the base tile and adjusts
2381 * x, y. bytes per pixel is assumed to be a power-of-two.
2382 *
2383 * In the 90/270 rotated case, x and y are assumed
2384 * to be already rotated to match the rotated GTT view, and
2385 * pitch is the tile_height aligned framebuffer height.
2386 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002387u32 intel_compute_tile_offset(int *x, int *y,
2388 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002389 unsigned int pitch,
2390 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002391{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002392 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2393 uint64_t fb_modifier = fb->modifier[plane];
2394 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002395 u32 offset, offset_aligned, alignment;
2396
2397 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2398 if (alignment)
2399 alignment--;
2400
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002401 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002402 unsigned int tile_size, tile_width, tile_height;
2403 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002404
Ville Syrjäläd8433102016-01-12 21:08:35 +02002405 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002406 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2407 fb_modifier, cpp);
2408
2409 if (intel_rotation_90_or_270(rotation)) {
2410 pitch_tiles = pitch / tile_height;
2411 swap(tile_width, tile_height);
2412 } else {
2413 pitch_tiles = pitch / (tile_width * cpp);
2414 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002415
Ville Syrjäläd8433102016-01-12 21:08:35 +02002416 tile_rows = *y / tile_height;
2417 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002418
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002419 tiles = *x / tile_width;
2420 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002421
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002422 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2423 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002424
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002425 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2426 tile_size, pitch_tiles,
2427 offset, offset_aligned);
2428 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002429 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430 offset_aligned = offset & ~alignment;
2431
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002432 *y = (offset & alignment) / pitch;
2433 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002434 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002435
2436 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437}
2438
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002439static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002440{
2441 switch (format) {
2442 case DISPPLANE_8BPP:
2443 return DRM_FORMAT_C8;
2444 case DISPPLANE_BGRX555:
2445 return DRM_FORMAT_XRGB1555;
2446 case DISPPLANE_BGRX565:
2447 return DRM_FORMAT_RGB565;
2448 default:
2449 case DISPPLANE_BGRX888:
2450 return DRM_FORMAT_XRGB8888;
2451 case DISPPLANE_RGBX888:
2452 return DRM_FORMAT_XBGR8888;
2453 case DISPPLANE_BGRX101010:
2454 return DRM_FORMAT_XRGB2101010;
2455 case DISPPLANE_RGBX101010:
2456 return DRM_FORMAT_XBGR2101010;
2457 }
2458}
2459
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002460static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2461{
2462 switch (format) {
2463 case PLANE_CTL_FORMAT_RGB_565:
2464 return DRM_FORMAT_RGB565;
2465 default:
2466 case PLANE_CTL_FORMAT_XRGB_8888:
2467 if (rgb_order) {
2468 if (alpha)
2469 return DRM_FORMAT_ABGR8888;
2470 else
2471 return DRM_FORMAT_XBGR8888;
2472 } else {
2473 if (alpha)
2474 return DRM_FORMAT_ARGB8888;
2475 else
2476 return DRM_FORMAT_XRGB8888;
2477 }
2478 case PLANE_CTL_FORMAT_XRGB_2101010:
2479 if (rgb_order)
2480 return DRM_FORMAT_XBGR2101010;
2481 else
2482 return DRM_FORMAT_XRGB2101010;
2483 }
2484}
2485
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002486static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002487intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2488 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002489{
2490 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002491 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002492 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002493 struct drm_i915_gem_object *obj = NULL;
2494 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002495 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002496 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2497 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2498 PAGE_SIZE);
2499
2500 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002501
Chris Wilsonff2652e2014-03-10 08:07:02 +00002502 if (plane_config->size == 0)
2503 return false;
2504
Paulo Zanoni3badb492015-09-23 12:52:23 -03002505 /* If the FB is too big, just don't use it since fbdev is not very
2506 * important and we should probably use that space with FBC or other
2507 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002508 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002509 return false;
2510
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002511 mutex_lock(&dev->struct_mutex);
2512
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002513 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2514 base_aligned,
2515 base_aligned,
2516 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002517 if (!obj) {
2518 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002519 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002520 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
Damien Lespiau49af4492015-01-20 12:51:44 +00002522 obj->tiling_mode = plane_config->tiling;
2523 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002524 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002525
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002526 mode_cmd.pixel_format = fb->pixel_format;
2527 mode_cmd.width = fb->width;
2528 mode_cmd.height = fb->height;
2529 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002530 mode_cmd.modifier[0] = fb->modifier[0];
2531 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002533 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002534 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 DRM_DEBUG_KMS("intel fb init failed\n");
2536 goto out_unref_obj;
2537 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002538
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540
Daniel Vetterf6936e22015-03-26 12:17:05 +01002541 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
2544out_unref_obj:
2545 drm_gem_object_unreference(&obj->base);
2546 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
2548}
2549
Daniel Vetter5a21b662016-05-24 17:13:53 +02002550/* Update plane->state->fb to match plane->fb after driver-internal updates */
2551static void
2552update_state_fb(struct drm_plane *plane)
2553{
2554 if (plane->fb == plane->state->fb)
2555 return;
2556
2557 if (plane->state->fb)
2558 drm_framebuffer_unreference(plane->state->fb);
2559 plane->state->fb = plane->fb;
2560 if (plane->state->fb)
2561 drm_framebuffer_reference(plane->state->fb);
2562}
2563
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002564static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002565intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2566 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567{
2568 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002570 struct drm_crtc *c;
2571 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002572 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002573 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002574 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002575 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2576 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002577 struct intel_plane_state *intel_state =
2578 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002579 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580
Damien Lespiau2d140302015-02-05 17:22:18 +00002581 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582 return;
2583
Daniel Vetterf6936e22015-03-26 12:17:05 +01002584 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002585 fb = &plane_config->fb->base;
2586 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002587 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
Damien Lespiau2d140302015-02-05 17:22:18 +00002589 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590
2591 /*
2592 * Failed to alloc the obj, check to see if we should share
2593 * an fb with another CRTC instead
2594 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002595 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 i = to_intel_crtc(c);
2597
2598 if (c == &intel_crtc->base)
2599 continue;
2600
Matt Roper2ff8fde2014-07-08 07:50:07 -07002601 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602 continue;
2603
Daniel Vetter88595ac2015-03-26 12:42:24 +01002604 fb = c->primary->fb;
2605 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002606 continue;
2607
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002609 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002610 drm_framebuffer_reference(fb);
2611 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 }
2613 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614
Matt Roper200757f2015-12-03 11:37:36 -08002615 /*
2616 * We've failed to reconstruct the BIOS FB. Current display state
2617 * indicates that the primary plane is visible, but has a NULL FB,
2618 * which will lead to problems later if we don't fix it up. The
2619 * simplest solution is to just disable the primary plane now and
2620 * pretend the BIOS never had it enabled.
2621 */
2622 to_intel_plane_state(plane_state)->visible = false;
2623 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002624 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002625 intel_plane->disable_plane(primary, &intel_crtc->base);
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 return;
2628
2629valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002630 plane_state->src_x = 0;
2631 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002632 plane_state->src_w = fb->width << 16;
2633 plane_state->src_h = fb->height << 16;
2634
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002635 plane_state->crtc_x = 0;
2636 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002637 plane_state->crtc_w = fb->width;
2638 plane_state->crtc_h = fb->height;
2639
Matt Roper0a8d8a82015-12-03 11:37:38 -08002640 intel_state->src.x1 = plane_state->src_x;
2641 intel_state->src.y1 = plane_state->src_y;
2642 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2643 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2644 intel_state->dst.x1 = plane_state->crtc_x;
2645 intel_state->dst.y1 = plane_state->crtc_y;
2646 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2647 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 obj = intel_fb_obj(fb);
2650 if (obj->tiling_mode != I915_TILING_NONE)
2651 dev_priv->preserve_bios_swizzle = true;
2652
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002653 drm_framebuffer_reference(fb);
2654 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002655 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002656 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002657 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658}
2659
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002660static void i9xx_update_primary_plane(struct drm_plane *primary,
2661 const struct intel_crtc_state *crtc_state,
2662 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002663{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002664 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002665 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2667 struct drm_framebuffer *fb = plane_state->base.fb;
2668 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002669 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002670 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002671 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002672 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002673 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002674 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002675 int x = plane_state->src.x1 >> 16;
2676 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002677
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002678 dspcntr = DISPPLANE_GAMMA_ENABLE;
2679
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002680 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681
2682 if (INTEL_INFO(dev)->gen < 4) {
2683 if (intel_crtc->pipe == PIPE_B)
2684 dspcntr |= DISPPLANE_SEL_PIPE_B;
2685
2686 /* pipesrc and dspsize control the size that is scaled from,
2687 * which should always be the user's requested size.
2688 */
2689 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002690 ((crtc_state->pipe_src_h - 1) << 16) |
2691 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002693 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2694 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002695 ((crtc_state->pipe_src_h - 1) << 16) |
2696 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002697 I915_WRITE(PRIMPOS(plane), 0);
2698 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002699 }
2700
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 switch (fb->pixel_format) {
2702 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002703 dspcntr |= DISPPLANE_8BPP;
2704 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002705 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_RGB565:
2709 dspcntr |= DISPPLANE_BGRX565;
2710 break;
2711 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX888;
2713 break;
2714 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_RGBX888;
2716 break;
2717 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX101010;
2719 break;
2720 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002722 break;
2723 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002724 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002725 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002727 if (INTEL_INFO(dev)->gen >= 4 &&
2728 obj->tiling_mode != I915_TILING_NONE)
2729 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002730
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002731 if (IS_G4X(dev))
2732 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2733
Ville Syrjäläac484962016-01-20 21:05:26 +02002734 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002735
Daniel Vetterc2c75132012-07-05 12:17:30 +02002736 if (INTEL_INFO(dev)->gen >= 4) {
2737 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002738 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002739 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 linear_offset -= intel_crtc->dspaddr_offset;
2741 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002743 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002744
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002745 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302746 dspcntr |= DISPPLANE_ROTATE_180;
2747
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002748 x += (crtc_state->pipe_src_w - 1);
2749 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302750
2751 /* Finding the last pixel of the last line of the display
2752 data and adding to linear_offset*/
2753 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002754 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002755 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302756 }
2757
Paulo Zanoni2db33662015-09-14 15:20:03 -03002758 intel_crtc->adjusted_x = x;
2759 intel_crtc->adjusted_y = y;
2760
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 I915_WRITE(reg, dspcntr);
2762
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002763 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002764 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002765 I915_WRITE(DSPSURF(plane),
2766 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002767 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002768 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002770 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002772}
2773
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002774static void i9xx_disable_primary_plane(struct drm_plane *primary,
2775 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776{
2777 struct drm_device *dev = crtc->dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002780 int plane = intel_crtc->plane;
2781
2782 I915_WRITE(DSPCNTR(plane), 0);
2783 if (INTEL_INFO(dev_priv)->gen >= 4)
2784 I915_WRITE(DSPSURF(plane), 0);
2785 else
2786 I915_WRITE(DSPADDR(plane), 0);
2787 POSTING_READ(DSPCNTR(plane));
2788}
2789
2790static void ironlake_update_primary_plane(struct drm_plane *primary,
2791 const struct intel_crtc_state *crtc_state,
2792 const struct intel_plane_state *plane_state)
2793{
2794 struct drm_device *dev = primary->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2797 struct drm_framebuffer *fb = plane_state->base.fb;
2798 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002800 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002801 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002802 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002803 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002804 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002805 int x = plane_state->src.x1 >> 16;
2806 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002807
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002809 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002810
2811 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2812 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2813
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 switch (fb->pixel_format) {
2815 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002816 dspcntr |= DISPPLANE_8BPP;
2817 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 case DRM_FORMAT_RGB565:
2819 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 dspcntr |= DISPPLANE_BGRX888;
2823 break;
2824 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 dspcntr |= DISPPLANE_RGBX888;
2826 break;
2827 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 dspcntr |= DISPPLANE_BGRX101010;
2829 break;
2830 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002831 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 break;
2833 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002834 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002835 }
2836
2837 if (obj->tiling_mode != I915_TILING_NONE)
2838 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002840 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002841 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842
Ville Syrjäläac484962016-01-20 21:05:26 +02002843 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002844 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002845 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002846 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002847 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002848 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302849 dspcntr |= DISPPLANE_ROTATE_180;
2850
2851 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002852 x += (crtc_state->pipe_src_w - 1);
2853 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302854
2855 /* Finding the last pixel of the last line of the display
2856 data and adding to linear_offset*/
2857 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002858 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002859 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302860 }
2861 }
2862
Paulo Zanoni2db33662015-09-14 15:20:03 -03002863 intel_crtc->adjusted_x = x;
2864 intel_crtc->adjusted_y = y;
2865
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002868 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002869 I915_WRITE(DSPSURF(plane),
2870 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002871 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002872 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2873 } else {
2874 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2875 I915_WRITE(DSPLINOFF(plane), linear_offset);
2876 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002878}
2879
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002880u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2881 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002882{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002883 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2884 return 64;
2885 } else {
2886 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002887
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002888 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002889 }
2890}
2891
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002892u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2893 struct drm_i915_gem_object *obj,
2894 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002895{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002896 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002897 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002898 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002899
Ville Syrjäläe7941292016-01-19 18:23:17 +02002900 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002901 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002902
Daniel Vetterce7f1722015-10-14 16:51:06 +02002903 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002904 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002905 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002906 return -1;
2907
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002908 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002909
2910 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002911 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002912 PAGE_SIZE;
2913 }
2914
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002915 WARN_ON(upper_32_bits(offset));
2916
2917 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002918}
2919
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002920static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2921{
2922 struct drm_device *dev = intel_crtc->base.dev;
2923 struct drm_i915_private *dev_priv = dev->dev_private;
2924
2925 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2926 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2927 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002928}
2929
Chandra Kondurua1b22782015-04-07 15:28:45 -07002930/*
2931 * This function detaches (aka. unbinds) unused scalers in hardware
2932 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002933static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002934{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002935 struct intel_crtc_scaler_state *scaler_state;
2936 int i;
2937
Chandra Kondurua1b22782015-04-07 15:28:45 -07002938 scaler_state = &intel_crtc->config->scaler_state;
2939
2940 /* loop through and disable scalers that aren't in use */
2941 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002942 if (!scaler_state->scalers[i].in_use)
2943 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002944 }
2945}
2946
Chandra Konduru6156a452015-04-27 13:48:39 -07002947u32 skl_plane_ctl_format(uint32_t pixel_format)
2948{
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002950 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 /*
2959 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2960 * to be already pre-multiplied. We need to add a knob (or a different
2961 * DRM_FORMAT) for user-space to configure that.
2962 */
2963 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002982 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002984
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986}
2987
2988u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2989{
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 switch (fb_modifier) {
2991 case DRM_FORMAT_MOD_NONE:
2992 break;
2993 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 default:
3000 MISSING_CASE(fb_modifier);
3001 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003002
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004}
3005
3006u32 skl_plane_ctl_rotation(unsigned int rotation)
3007{
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 switch (rotation) {
3009 case BIT(DRM_ROTATE_0):
3010 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303011 /*
3012 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3013 * while i915 HW rotation is clockwise, thats why this swapping.
3014 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303016 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303020 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 default:
3022 MISSING_CASE(rotation);
3023 }
3024
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026}
3027
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003028static void skylake_update_primary_plane(struct drm_plane *plane,
3029 const struct intel_crtc_state *crtc_state,
3030 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003031{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003032 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003033 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3035 struct drm_framebuffer *fb = plane_state->base.fb;
3036 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003037 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303038 u32 plane_ctl, stride_div, stride;
3039 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003040 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003042 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003043 int scaler_id = plane_state->scaler_id;
3044 int src_x = plane_state->src.x1 >> 16;
3045 int src_y = plane_state->src.y1 >> 16;
3046 int src_w = drm_rect_width(&plane_state->src) >> 16;
3047 int src_h = drm_rect_height(&plane_state->src) >> 16;
3048 int dst_x = plane_state->dst.x1;
3049 int dst_y = plane_state->dst.y1;
3050 int dst_w = drm_rect_width(&plane_state->dst);
3051 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003052
3053 plane_ctl = PLANE_CTL_ENABLE |
3054 PLANE_CTL_PIPE_GAMMA_ENABLE |
3055 PLANE_CTL_PIPE_CSC_ENABLE;
3056
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3058 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003059 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003061
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003062 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003063 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003064 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003066 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003067
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303068 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003069 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3070
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303071 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003072 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303073 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003074 x_offset = stride * tile_height - src_y - src_h;
3075 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 } else {
3078 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003079 x_offset = src_x;
3080 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003081 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303082 }
3083 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003084
Paulo Zanoni2db33662015-09-14 15:20:03 -03003085 intel_crtc->adjusted_x = x_offset;
3086 intel_crtc->adjusted_y = y_offset;
3087
Damien Lespiau70d21f02013-07-03 21:06:04 +01003088 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303089 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3090 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3091 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003092
3093 if (scaler_id >= 0) {
3094 uint32_t ps_ctrl = 0;
3095
3096 WARN_ON(!dst_w || !dst_h);
3097 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3098 crtc_state->scaler_state.scalers[scaler_id].mode;
3099 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3100 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3101 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3102 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3103 I915_WRITE(PLANE_POS(pipe, 0), 0);
3104 } else {
3105 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3106 }
3107
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003108 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003109
3110 POSTING_READ(PLANE_SURF(pipe, 0));
3111}
3112
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113static void skylake_disable_primary_plane(struct drm_plane *primary,
3114 struct drm_crtc *crtc)
3115{
3116 struct drm_device *dev = crtc->dev;
3117 struct drm_i915_private *dev_priv = dev->dev_private;
3118 int pipe = to_intel_crtc(crtc)->pipe;
3119
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3121 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3122 POSTING_READ(PLANE_SURF(pipe, 0));
3123}
3124
Jesse Barnes17638cd2011-06-24 12:19:23 -07003125/* Assume fb object is pinned & idle & fenced and just update base pointers */
3126static int
3127intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3128 int x, int y, enum mode_set_atomic state)
3129{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003130 /* Support for kgdboc is disabled, this needs a major rework. */
3131 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003132
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003133 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003134}
3135
Daniel Vetter5a21b662016-05-24 17:13:53 +02003136static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3137{
3138 struct intel_crtc *crtc;
3139
3140 for_each_intel_crtc(dev_priv->dev, crtc)
3141 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3142}
3143
Ville Syrjälä75147472014-11-24 18:28:11 +02003144static void intel_update_primary_planes(struct drm_device *dev)
3145{
Ville Syrjälä75147472014-11-24 18:28:11 +02003146 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003147
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003148 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003149 struct intel_plane *plane = to_intel_plane(crtc->primary);
3150 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003151
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003152 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003153 plane_state = to_intel_plane_state(plane->base.state);
3154
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003155 if (plane_state->visible)
3156 plane->update_plane(&plane->base,
3157 to_intel_crtc_state(crtc->state),
3158 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003159
3160 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161 }
3162}
3163
Chris Wilsonc0336662016-05-06 15:40:21 +01003164void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003165{
3166 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003167 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003168 return;
3169
3170 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003171 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003172 return;
3173
Chris Wilsonc0336662016-05-06 15:40:21 +01003174 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003175 /*
3176 * Disabling the crtcs gracefully seems nicer. Also the
3177 * g33 docs say we should at least disable all the planes.
3178 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003179 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003180}
3181
Chris Wilsonc0336662016-05-06 15:40:21 +01003182void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003183{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003184 /*
3185 * Flips in the rings will be nuked by the reset,
3186 * so complete all pending flips so that user space
3187 * will get its events and not get stuck.
3188 */
3189 intel_complete_page_flips(dev_priv);
3190
Ville Syrjälä75147472014-11-24 18:28:11 +02003191 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003192 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003193 return;
3194
3195 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003196 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003197 /*
3198 * Flips in the rings have been nuked by the reset,
3199 * so update the base address of all primary
3200 * planes to the the last fb to make sure we're
3201 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003202 *
3203 * FIXME: Atomic will make this obsolete since we won't schedule
3204 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003205 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003206 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003207 return;
3208 }
3209
3210 /*
3211 * The display has been reset as well,
3212 * so need a full re-initialization.
3213 */
3214 intel_runtime_pm_disable_interrupts(dev_priv);
3215 intel_runtime_pm_enable_interrupts(dev_priv);
3216
Chris Wilsonc0336662016-05-06 15:40:21 +01003217 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003218
3219 spin_lock_irq(&dev_priv->irq_lock);
3220 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003221 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003222 spin_unlock_irq(&dev_priv->irq_lock);
3223
Chris Wilsonc0336662016-05-06 15:40:21 +01003224 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003225
3226 intel_hpd_init(dev_priv);
3227
Chris Wilsonc0336662016-05-06 15:40:21 +01003228 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003229}
3230
Chris Wilson7d5e3792014-03-04 13:15:08 +00003231static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3232{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003233 struct drm_device *dev = crtc->dev;
3234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3235 unsigned reset_counter;
3236 bool pending;
3237
3238 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3239 if (intel_crtc->reset_counter != reset_counter)
3240 return false;
3241
3242 spin_lock_irq(&dev->event_lock);
3243 pending = to_intel_crtc(crtc)->flip_work != NULL;
3244 spin_unlock_irq(&dev->event_lock);
3245
3246 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003247}
3248
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003249static void intel_update_pipe_config(struct intel_crtc *crtc,
3250 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003251{
3252 struct drm_device *dev = crtc->base.dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003254 struct intel_crtc_state *pipe_config =
3255 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003257 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3258 crtc->base.mode = crtc->base.state->mode;
3259
3260 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3261 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3262 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003263
3264 /*
3265 * Update pipe size and adjust fitter if needed: the reason for this is
3266 * that in compute_mode_changes we check the native mode (not the pfit
3267 * mode) to see if we can flip rather than do a full mode set. In the
3268 * fastboot case, we'll flip, but if we don't update the pipesrc and
3269 * pfit state, we'll end up with a big fb scanned out into the wrong
3270 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003271 */
3272
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003273 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003274 ((pipe_config->pipe_src_w - 1) << 16) |
3275 (pipe_config->pipe_src_h - 1));
3276
3277 /* on skylake this is done by detaching scalers */
3278 if (INTEL_INFO(dev)->gen >= 9) {
3279 skl_detach_scalers(crtc);
3280
3281 if (pipe_config->pch_pfit.enabled)
3282 skylake_pfit_enable(crtc);
3283 } else if (HAS_PCH_SPLIT(dev)) {
3284 if (pipe_config->pch_pfit.enabled)
3285 ironlake_pfit_enable(crtc);
3286 else if (old_crtc_state->pch_pfit.enabled)
3287 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003288 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003289}
3290
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003291static void intel_fdi_normal_train(struct drm_crtc *crtc)
3292{
3293 struct drm_device *dev = crtc->dev;
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3296 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003297 i915_reg_t reg;
3298 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003299
3300 /* enable normal train */
3301 reg = FDI_TX_CTL(pipe);
3302 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003303 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003304 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3305 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003306 } else {
3307 temp &= ~FDI_LINK_TRAIN_NONE;
3308 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003309 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003310 I915_WRITE(reg, temp);
3311
3312 reg = FDI_RX_CTL(pipe);
3313 temp = I915_READ(reg);
3314 if (HAS_PCH_CPT(dev)) {
3315 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3316 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3317 } else {
3318 temp &= ~FDI_LINK_TRAIN_NONE;
3319 temp |= FDI_LINK_TRAIN_NONE;
3320 }
3321 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3322
3323 /* wait one idle pattern time */
3324 POSTING_READ(reg);
3325 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003326
3327 /* IVB wants error correction enabled */
3328 if (IS_IVYBRIDGE(dev))
3329 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3330 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003331}
3332
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003333/* The FDI link training functions for ILK/Ibexpeak. */
3334static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3335{
3336 struct drm_device *dev = crtc->dev;
3337 struct drm_i915_private *dev_priv = dev->dev_private;
3338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3339 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003340 i915_reg_t reg;
3341 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003342
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003343 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003344 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003345
Adam Jacksone1a44742010-06-25 15:32:14 -04003346 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3347 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 reg = FDI_RX_IMR(pipe);
3349 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003350 temp &= ~FDI_RX_SYMBOL_LOCK;
3351 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003352 I915_WRITE(reg, temp);
3353 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 udelay(150);
3355
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003359 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003360 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003361 temp &= ~FDI_LINK_TRAIN_NONE;
3362 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003363 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 reg = FDI_RX_CTL(pipe);
3366 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3370
3371 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372 udelay(150);
3373
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003374 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003375 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3376 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3377 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003378
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003380 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3383
3384 if ((temp & FDI_RX_BIT_LOCK)) {
3385 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 break;
3388 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003390 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392
3393 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003396 temp &= ~FDI_LINK_TRAIN_NONE;
3397 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_RX_CTL(pipe);
3401 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402 temp &= ~FDI_LINK_TRAIN_NONE;
3403 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 I915_WRITE(reg, temp);
3405
3406 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407 udelay(150);
3408
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3413
3414 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 DRM_DEBUG_KMS("FDI train 2 done.\n");
3417 break;
3418 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003420 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422
3423 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003424
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425}
3426
Akshay Joshi0206e352011-08-16 15:34:10 -04003427static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3429 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3430 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3431 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3432};
3433
3434/* The FDI link training functions for SNB/Cougarpoint. */
3435static void gen6_fdi_link_train(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3440 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003441 i915_reg_t reg;
3442 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
Adam Jacksone1a44742010-06-25 15:32:14 -04003444 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3445 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_RX_IMR(pipe);
3447 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003448 temp &= ~FDI_RX_SYMBOL_LOCK;
3449 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 I915_WRITE(reg, temp);
3451
3452 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003453 udelay(150);
3454
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_TX_CTL(pipe);
3457 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003458 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003459 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 temp &= ~FDI_LINK_TRAIN_NONE;
3461 temp |= FDI_LINK_TRAIN_PATTERN_1;
3462 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3463 /* SNB-B */
3464 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466
Daniel Vetterd74cf322012-10-26 10:58:13 +02003467 I915_WRITE(FDI_RX_MISC(pipe),
3468 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3469
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 reg = FDI_RX_CTL(pipe);
3471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 if (HAS_PCH_CPT(dev)) {
3473 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3474 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3475 } else {
3476 temp &= ~FDI_LINK_TRAIN_NONE;
3477 temp |= FDI_LINK_TRAIN_PATTERN_1;
3478 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3480
3481 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482 udelay(150);
3483
Akshay Joshi0206e352011-08-16 15:34:10 -04003484 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003485 reg = FDI_TX_CTL(pipe);
3486 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3488 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 I915_WRITE(reg, temp);
3490
3491 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492 udelay(500);
3493
Sean Paulfa37d392012-03-02 12:53:39 -05003494 for (retry = 0; retry < 5; retry++) {
3495 reg = FDI_RX_IIR(pipe);
3496 temp = I915_READ(reg);
3497 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3498 if (temp & FDI_RX_BIT_LOCK) {
3499 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3500 DRM_DEBUG_KMS("FDI train 1 done.\n");
3501 break;
3502 }
3503 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 }
Sean Paulfa37d392012-03-02 12:53:39 -05003505 if (retry < 5)
3506 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 }
3508 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510
3511 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_2;
3516 if (IS_GEN6(dev)) {
3517 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3518 /* SNB-B */
3519 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3520 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_RX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 if (HAS_PCH_CPT(dev)) {
3526 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3527 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3528 } else {
3529 temp &= ~FDI_LINK_TRAIN_NONE;
3530 temp |= FDI_LINK_TRAIN_PATTERN_2;
3531 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 I915_WRITE(reg, temp);
3533
3534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535 udelay(150);
3536
Akshay Joshi0206e352011-08-16 15:34:10 -04003537 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 reg = FDI_TX_CTL(pipe);
3539 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3541 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
3543
3544 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 udelay(500);
3546
Sean Paulfa37d392012-03-02 12:53:39 -05003547 for (retry = 0; retry < 5; retry++) {
3548 reg = FDI_RX_IIR(pipe);
3549 temp = I915_READ(reg);
3550 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3551 if (temp & FDI_RX_SYMBOL_LOCK) {
3552 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3553 DRM_DEBUG_KMS("FDI train 2 done.\n");
3554 break;
3555 }
3556 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 }
Sean Paulfa37d392012-03-02 12:53:39 -05003558 if (retry < 5)
3559 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
3561 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003562 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563
3564 DRM_DEBUG_KMS("FDI train done.\n");
3565}
3566
Jesse Barnes357555c2011-04-28 15:09:55 -07003567/* Manual link training for Ivy Bridge A0 parts */
3568static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3569{
3570 struct drm_device *dev = crtc->dev;
3571 struct drm_i915_private *dev_priv = dev->dev_private;
3572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3573 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003574 i915_reg_t reg;
3575 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003576
3577 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3578 for train result */
3579 reg = FDI_RX_IMR(pipe);
3580 temp = I915_READ(reg);
3581 temp &= ~FDI_RX_SYMBOL_LOCK;
3582 temp &= ~FDI_RX_BIT_LOCK;
3583 I915_WRITE(reg, temp);
3584
3585 POSTING_READ(reg);
3586 udelay(150);
3587
Daniel Vetter01a415f2012-10-27 15:58:40 +02003588 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3589 I915_READ(FDI_RX_IIR(pipe)));
3590
Jesse Barnes139ccd32013-08-19 11:04:55 -07003591 /* Try each vswing and preemphasis setting twice before moving on */
3592 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3593 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003596 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3597 temp &= ~FDI_TX_ENABLE;
3598 I915_WRITE(reg, temp);
3599
3600 reg = FDI_RX_CTL(pipe);
3601 temp = I915_READ(reg);
3602 temp &= ~FDI_LINK_TRAIN_AUTO;
3603 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3604 temp &= ~FDI_RX_ENABLE;
3605 I915_WRITE(reg, temp);
3606
3607 /* enable CPU FDI TX and PCH FDI RX */
3608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
3610 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003611 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003613 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003614 temp |= snb_b_fdi_train_param[j/2];
3615 temp |= FDI_COMPOSITE_SYNC;
3616 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3617
3618 I915_WRITE(FDI_RX_MISC(pipe),
3619 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3620
3621 reg = FDI_RX_CTL(pipe);
3622 temp = I915_READ(reg);
3623 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3624 temp |= FDI_COMPOSITE_SYNC;
3625 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3626
3627 POSTING_READ(reg);
3628 udelay(1); /* should be 0.5us */
3629
3630 for (i = 0; i < 4; i++) {
3631 reg = FDI_RX_IIR(pipe);
3632 temp = I915_READ(reg);
3633 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3634
3635 if (temp & FDI_RX_BIT_LOCK ||
3636 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3637 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3638 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3639 i);
3640 break;
3641 }
3642 udelay(1); /* should be 0.5us */
3643 }
3644 if (i == 4) {
3645 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3646 continue;
3647 }
3648
3649 /* Train 2 */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3653 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3654 I915_WRITE(reg, temp);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3659 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003660 I915_WRITE(reg, temp);
3661
3662 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003664
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 for (i = 0; i < 4; i++) {
3666 reg = FDI_RX_IIR(pipe);
3667 temp = I915_READ(reg);
3668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003669
Jesse Barnes139ccd32013-08-19 11:04:55 -07003670 if (temp & FDI_RX_SYMBOL_LOCK ||
3671 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3672 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3673 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3674 i);
3675 goto train_done;
3676 }
3677 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003678 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003679 if (i == 4)
3680 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003681 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003682
Jesse Barnes139ccd32013-08-19 11:04:55 -07003683train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003684 DRM_DEBUG_KMS("FDI train done.\n");
3685}
3686
Daniel Vetter88cefb62012-08-12 19:27:14 +02003687static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003688{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003689 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003690 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003691 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003692 i915_reg_t reg;
3693 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003694
Jesse Barnes0e23b992010-09-10 11:10:00 -07003695 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003696 reg = FDI_RX_CTL(pipe);
3697 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003698 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003699 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003700 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003701 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3702
3703 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003704 udelay(200);
3705
3706 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003707 temp = I915_READ(reg);
3708 I915_WRITE(reg, temp | FDI_PCDCLK);
3709
3710 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003711 udelay(200);
3712
Paulo Zanoni20749732012-11-23 15:30:38 -02003713 /* Enable CPU FDI TX PLL, always on for Ironlake */
3714 reg = FDI_TX_CTL(pipe);
3715 temp = I915_READ(reg);
3716 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3717 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003718
Paulo Zanoni20749732012-11-23 15:30:38 -02003719 POSTING_READ(reg);
3720 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003721 }
3722}
3723
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3725{
3726 struct drm_device *dev = intel_crtc->base.dev;
3727 struct drm_i915_private *dev_priv = dev->dev_private;
3728 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003729 i915_reg_t reg;
3730 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003731
3732 /* Switch from PCDclk to Rawclk */
3733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
3735 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3736
3737 /* Disable CPU FDI TX PLL */
3738 reg = FDI_TX_CTL(pipe);
3739 temp = I915_READ(reg);
3740 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3741
3742 POSTING_READ(reg);
3743 udelay(100);
3744
3745 reg = FDI_RX_CTL(pipe);
3746 temp = I915_READ(reg);
3747 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3748
3749 /* Wait for the clocks to turn off. */
3750 POSTING_READ(reg);
3751 udelay(100);
3752}
3753
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003754static void ironlake_fdi_disable(struct drm_crtc *crtc)
3755{
3756 struct drm_device *dev = crtc->dev;
3757 struct drm_i915_private *dev_priv = dev->dev_private;
3758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3759 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003760 i915_reg_t reg;
3761 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003762
3763 /* disable CPU FDI tx and PCH FDI rx */
3764 reg = FDI_TX_CTL(pipe);
3765 temp = I915_READ(reg);
3766 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3767 POSTING_READ(reg);
3768
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003772 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003773 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3774
3775 POSTING_READ(reg);
3776 udelay(100);
3777
3778 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003779 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003780 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003781
3782 /* still set train pattern 1 */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 temp &= ~FDI_LINK_TRAIN_NONE;
3786 temp |= FDI_LINK_TRAIN_PATTERN_1;
3787 I915_WRITE(reg, temp);
3788
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 if (HAS_PCH_CPT(dev)) {
3792 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3793 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3794 } else {
3795 temp &= ~FDI_LINK_TRAIN_NONE;
3796 temp |= FDI_LINK_TRAIN_PATTERN_1;
3797 }
3798 /* BPC in FDI rx is consistent with that in PIPECONF */
3799 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003800 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003801 I915_WRITE(reg, temp);
3802
3803 POSTING_READ(reg);
3804 udelay(100);
3805}
3806
Chris Wilson5dce5b932014-01-20 10:17:36 +00003807bool intel_has_pending_fb_unpin(struct drm_device *dev)
3808{
3809 struct intel_crtc *crtc;
3810
3811 /* Note that we don't need to be called with mode_config.lock here
3812 * as our list of CRTC objects is static for the lifetime of the
3813 * device and so cannot disappear as we iterate. Similarly, we can
3814 * happily treat the predicates as racy, atomic checks as userspace
3815 * cannot claim and pin a new fb without at least acquring the
3816 * struct_mutex and so serialising with us.
3817 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003818 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003819 if (atomic_read(&crtc->unpin_work_count) == 0)
3820 continue;
3821
Daniel Vetter5a21b662016-05-24 17:13:53 +02003822 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003823 intel_wait_for_vblank(dev, crtc->pipe);
3824
3825 return true;
3826 }
3827
3828 return false;
3829}
3830
Daniel Vetter5a21b662016-05-24 17:13:53 +02003831static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003832{
3833 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003834 struct intel_flip_work *work = intel_crtc->flip_work;
3835
3836 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003837
3838 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003839 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003840
3841 drm_crtc_vblank_put(&intel_crtc->base);
3842
Daniel Vetter5a21b662016-05-24 17:13:53 +02003843 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02003844 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003845
3846 trace_i915_flip_complete(intel_crtc->plane,
3847 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003848}
3849
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003850static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003851{
Chris Wilson0f911282012-04-17 10:05:38 +01003852 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003853 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003854 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003855
Daniel Vetter2c10d572012-12-20 21:24:07 +01003856 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003857
3858 ret = wait_event_interruptible_timeout(
3859 dev_priv->pending_flip_queue,
3860 !intel_crtc_has_pending_flip(crtc),
3861 60*HZ);
3862
3863 if (ret < 0)
3864 return ret;
3865
Daniel Vetter5a21b662016-05-24 17:13:53 +02003866 if (ret == 0) {
3867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3868 struct intel_flip_work *work;
3869
3870 spin_lock_irq(&dev->event_lock);
3871 work = intel_crtc->flip_work;
3872 if (work && !is_mmio_work(work)) {
3873 WARN_ONCE(1, "Removing stuck page flip\n");
3874 page_flip_completed(intel_crtc);
3875 }
3876 spin_unlock_irq(&dev->event_lock);
3877 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003878
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003879 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003880}
3881
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003882static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3883{
3884 u32 temp;
3885
3886 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3887
3888 mutex_lock(&dev_priv->sb_lock);
3889
3890 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3891 temp |= SBI_SSCCTL_DISABLE;
3892 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3893
3894 mutex_unlock(&dev_priv->sb_lock);
3895}
3896
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003897/* Program iCLKIP clock to the desired frequency */
3898static void lpt_program_iclkip(struct drm_crtc *crtc)
3899{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003900 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003901 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003902 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3903 u32 temp;
3904
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003905 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003906
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003907 /* The iCLK virtual clock root frequency is in MHz,
3908 * but the adjusted_mode->crtc_clock in in KHz. To get the
3909 * divisors, it is necessary to divide one by another, so we
3910 * convert the virtual clock precision to KHz here for higher
3911 * precision.
3912 */
3913 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003914 u32 iclk_virtual_root_freq = 172800 * 1000;
3915 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003916 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003917
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003918 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3919 clock << auxdiv);
3920 divsel = (desired_divisor / iclk_pi_range) - 2;
3921 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003922
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003923 /*
3924 * Near 20MHz is a corner case which is
3925 * out of range for the 7-bit divisor
3926 */
3927 if (divsel <= 0x7f)
3928 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003929 }
3930
3931 /* This should not happen with any sane values */
3932 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3933 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3934 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3935 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3936
3937 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003938 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 auxdiv,
3940 divsel,
3941 phasedir,
3942 phaseinc);
3943
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003944 mutex_lock(&dev_priv->sb_lock);
3945
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003947 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3949 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3950 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3951 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3952 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3953 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003954 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955
3956 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003957 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3959 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003960 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961
3962 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003963 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003967 mutex_unlock(&dev_priv->sb_lock);
3968
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003969 /* Wait for initialization time */
3970 udelay(24);
3971
3972 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3973}
3974
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003975int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3976{
3977 u32 divsel, phaseinc, auxdiv;
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor;
3981 u32 temp;
3982
3983 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3984 return 0;
3985
3986 mutex_lock(&dev_priv->sb_lock);
3987
3988 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3989 if (temp & SBI_SSCCTL_DISABLE) {
3990 mutex_unlock(&dev_priv->sb_lock);
3991 return 0;
3992 }
3993
3994 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3995 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3996 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3997 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3998 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3999
4000 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4001 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4002 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4003
4004 mutex_unlock(&dev_priv->sb_lock);
4005
4006 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4007
4008 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4009 desired_divisor << auxdiv);
4010}
4011
Daniel Vetter275f01b22013-05-03 11:49:47 +02004012static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4013 enum pipe pch_transcoder)
4014{
4015 struct drm_device *dev = crtc->base.dev;
4016 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004018
4019 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4020 I915_READ(HTOTAL(cpu_transcoder)));
4021 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4022 I915_READ(HBLANK(cpu_transcoder)));
4023 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4024 I915_READ(HSYNC(cpu_transcoder)));
4025
4026 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4027 I915_READ(VTOTAL(cpu_transcoder)));
4028 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4029 I915_READ(VBLANK(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4031 I915_READ(VSYNC(cpu_transcoder)));
4032 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4033 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4034}
4035
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004036static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004037{
4038 struct drm_i915_private *dev_priv = dev->dev_private;
4039 uint32_t temp;
4040
4041 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004042 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043 return;
4044
4045 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4046 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4047
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048 temp &= ~FDI_BC_BIFURCATION_SELECT;
4049 if (enable)
4050 temp |= FDI_BC_BIFURCATION_SELECT;
4051
4052 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053 I915_WRITE(SOUTH_CHICKEN1, temp);
4054 POSTING_READ(SOUTH_CHICKEN1);
4055}
4056
4057static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4058{
4059 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004060
4061 switch (intel_crtc->pipe) {
4062 case PIPE_A:
4063 break;
4064 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004065 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069
4070 break;
4071 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073
4074 break;
4075 default:
4076 BUG();
4077 }
4078}
4079
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004080/* Return which DP Port should be selected for Transcoder DP control */
4081static enum port
4082intel_trans_dp_port_sel(struct drm_crtc *crtc)
4083{
4084 struct drm_device *dev = crtc->dev;
4085 struct intel_encoder *encoder;
4086
4087 for_each_encoder_on_crtc(dev, crtc, encoder) {
4088 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4089 encoder->type == INTEL_OUTPUT_EDP)
4090 return enc_to_dig_port(&encoder->base)->port;
4091 }
4092
4093 return -1;
4094}
4095
Jesse Barnesf67a5592011-01-05 10:31:48 -08004096/*
4097 * Enable PCH resources required for PCH ports:
4098 * - PCH PLLs
4099 * - FDI training & RX/TX
4100 * - update transcoder timings
4101 * - DP transcoding bits
4102 * - transcoder
4103 */
4104static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004105{
4106 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004107 struct drm_i915_private *dev_priv = dev->dev_private;
4108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4109 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004110 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004111
Daniel Vetterab9412b2013-05-03 11:49:46 +02004112 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004113
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004114 if (IS_IVYBRIDGE(dev))
4115 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4116
Daniel Vettercd986ab2012-10-26 10:58:12 +02004117 /* Write the TU size bits before fdi link training, so that error
4118 * detection works. */
4119 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4120 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4121
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004122 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004123 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004124
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004125 /* We need to program the right clock selection before writing the pixel
4126 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004127 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004128 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004131 temp |= TRANS_DPLL_ENABLE(pipe);
4132 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004133 if (intel_crtc->config->shared_dpll ==
4134 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004135 temp |= sel;
4136 else
4137 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141 /* XXX: pch pll's can be enabled any time before we enable the PCH
4142 * transcoder, and we actually should do this to not upset any PCH
4143 * transcoder that already use the clock when we share it.
4144 *
4145 * Note that enable_shared_dpll tries to do the right thing, but
4146 * get_shared_dpll unconditionally resets the pll - we need that to have
4147 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004148 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004150 /* set transcoder timing, panel must allow it */
4151 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004152 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004154 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004157 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004158 const struct drm_display_mode *adjusted_mode =
4159 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004160 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004161 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 temp = I915_READ(reg);
4163 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004164 TRANS_DP_SYNC_MASK |
4165 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004166 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004167 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004169 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004170 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004171 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173
4174 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004175 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004176 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004178 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004180 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004181 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 break;
4184 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004185 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 }
4187
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 }
4190
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004191 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004192}
4193
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004194static void lpt_pch_enable(struct drm_crtc *crtc)
4195{
4196 struct drm_device *dev = crtc->dev;
4197 struct drm_i915_private *dev_priv = dev->dev_private;
4198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004199 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200
Daniel Vetterab9412b2013-05-03 11:49:46 +02004201 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004202
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004203 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004204
Paulo Zanoni0540e482012-10-31 18:12:40 -02004205 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004206 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207
Paulo Zanoni937bb612012-10-31 18:12:47 -02004208 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004209}
4210
Daniel Vettera1520312013-05-03 11:49:50 +02004211static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004212{
4213 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004214 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004215 u32 temp;
4216
4217 temp = I915_READ(dslreg);
4218 udelay(500);
4219 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004220 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004221 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004222 }
4223}
4224
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004225static int
4226skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4227 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4228 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004229{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004230 struct intel_crtc_scaler_state *scaler_state =
4231 &crtc_state->scaler_state;
4232 struct intel_crtc *intel_crtc =
4233 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004234 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004235
4236 need_scaling = intel_rotation_90_or_270(rotation) ?
4237 (src_h != dst_w || src_w != dst_h):
4238 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004239
4240 /*
4241 * if plane is being disabled or scaler is no more required or force detach
4242 * - free scaler binded to this plane/crtc
4243 * - in order to do this, update crtc->scaler_usage
4244 *
4245 * Here scaler state in crtc_state is set free so that
4246 * scaler can be assigned to other user. Actual register
4247 * update to free the scaler is done in plane/panel-fit programming.
4248 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4249 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004250 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004251 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004252 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004253 scaler_state->scalers[*scaler_id].in_use = 0;
4254
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004255 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4256 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4257 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004258 scaler_state->scaler_users);
4259 *scaler_id = -1;
4260 }
4261 return 0;
4262 }
4263
4264 /* range checks */
4265 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4266 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4267
4268 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4269 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004270 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004271 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004272 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004273 return -EINVAL;
4274 }
4275
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004276 /* mark this plane as a scaler user in crtc_state */
4277 scaler_state->scaler_users |= (1 << scaler_user);
4278 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4279 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4280 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4281 scaler_state->scaler_users);
4282
4283 return 0;
4284}
4285
4286/**
4287 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4288 *
4289 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004290 *
4291 * Return
4292 * 0 - scaler_usage updated successfully
4293 * error - requested scaling cannot be supported or other error condition
4294 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004295int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004296{
4297 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004298 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004299
Ville Syrjälä78108b72016-05-27 20:59:19 +03004300 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4301 intel_crtc->base.base.id, intel_crtc->base.name,
4302 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004303
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004304 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004305 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004306 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004307 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308}
4309
4310/**
4311 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4312 *
4313 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314 * @plane_state: atomic plane state to update
4315 *
4316 * Return
4317 * 0 - scaler_usage updated successfully
4318 * error - requested scaling cannot be supported or other error condition
4319 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004320static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4321 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004322{
4323
4324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004325 struct intel_plane *intel_plane =
4326 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 struct drm_framebuffer *fb = plane_state->base.fb;
4328 int ret;
4329
4330 bool force_detach = !fb || !plane_state->visible;
4331
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004332 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4333 intel_plane->base.base.id, intel_plane->base.name,
4334 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335
4336 ret = skl_update_scaler(crtc_state, force_detach,
4337 drm_plane_index(&intel_plane->base),
4338 &plane_state->scaler_id,
4339 plane_state->base.rotation,
4340 drm_rect_width(&plane_state->src) >> 16,
4341 drm_rect_height(&plane_state->src) >> 16,
4342 drm_rect_width(&plane_state->dst),
4343 drm_rect_height(&plane_state->dst));
4344
4345 if (ret || plane_state->scaler_id < 0)
4346 return ret;
4347
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004349 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004350 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4351 intel_plane->base.base.id,
4352 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004353 return -EINVAL;
4354 }
4355
4356 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004357 switch (fb->pixel_format) {
4358 case DRM_FORMAT_RGB565:
4359 case DRM_FORMAT_XBGR8888:
4360 case DRM_FORMAT_XRGB8888:
4361 case DRM_FORMAT_ABGR8888:
4362 case DRM_FORMAT_ARGB8888:
4363 case DRM_FORMAT_XRGB2101010:
4364 case DRM_FORMAT_XBGR2101010:
4365 case DRM_FORMAT_YUYV:
4366 case DRM_FORMAT_YVYU:
4367 case DRM_FORMAT_UYVY:
4368 case DRM_FORMAT_VYUY:
4369 break;
4370 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004371 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4372 intel_plane->base.base.id, intel_plane->base.name,
4373 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004374 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375 }
4376
Chandra Kondurua1b22782015-04-07 15:28:45 -07004377 return 0;
4378}
4379
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004380static void skylake_scaler_disable(struct intel_crtc *crtc)
4381{
4382 int i;
4383
4384 for (i = 0; i < crtc->num_scalers; i++)
4385 skl_detach_scaler(crtc, i);
4386}
4387
4388static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004389{
4390 struct drm_device *dev = crtc->base.dev;
4391 struct drm_i915_private *dev_priv = dev->dev_private;
4392 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004393 struct intel_crtc_scaler_state *scaler_state =
4394 &crtc->config->scaler_state;
4395
4396 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004398 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004399 int id;
4400
4401 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4402 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4403 return;
4404 }
4405
4406 id = scaler_state->scaler_id;
4407 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4408 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4409 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4410 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4411
4412 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004413 }
4414}
4415
Jesse Barnesb074cec2013-04-25 12:55:02 -07004416static void ironlake_pfit_enable(struct intel_crtc *crtc)
4417{
4418 struct drm_device *dev = crtc->base.dev;
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420 int pipe = crtc->pipe;
4421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004422 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004423 /* Force use of hard-coded filter coefficients
4424 * as some pre-programmed values are broken,
4425 * e.g. x201.
4426 */
4427 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4428 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4429 PF_PIPE_SEL_IVB(pipe));
4430 else
4431 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004432 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4433 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004434 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004435}
4436
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004437void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004438{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004439 struct drm_device *dev = crtc->base.dev;
4440 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004441
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004442 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004443 return;
4444
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004445 /*
4446 * We can only enable IPS after we enable a plane and wait for a vblank
4447 * This function is called from post_plane_update, which is run after
4448 * a vblank wait.
4449 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004450
Paulo Zanonid77e4532013-09-24 13:52:55 -03004451 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004452 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004453 mutex_lock(&dev_priv->rps.hw_lock);
4454 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4455 mutex_unlock(&dev_priv->rps.hw_lock);
4456 /* Quoting Art Runyan: "its not safe to expect any particular
4457 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004458 * mailbox." Moreover, the mailbox may return a bogus state,
4459 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004460 */
4461 } else {
4462 I915_WRITE(IPS_CTL, IPS_ENABLE);
4463 /* The bit only becomes 1 in the next vblank, so this wait here
4464 * is essentially intel_wait_for_vblank. If we don't have this
4465 * and don't wait for vblanks until the end of crtc_enable, then
4466 * the HW state readout code will complain that the expected
4467 * IPS_CTL value is not the one we read. */
4468 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4469 DRM_ERROR("Timed out waiting for IPS enable\n");
4470 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004471}
4472
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004473void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004474{
4475 struct drm_device *dev = crtc->base.dev;
4476 struct drm_i915_private *dev_priv = dev->dev_private;
4477
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004478 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004479 return;
4480
4481 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004482 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004483 mutex_lock(&dev_priv->rps.hw_lock);
4484 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4485 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004486 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4487 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4488 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004489 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004490 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004491 POSTING_READ(IPS_CTL);
4492 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004493
4494 /* We need to wait for a vblank before we can disable the plane. */
4495 intel_wait_for_vblank(dev, crtc->pipe);
4496}
4497
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004498static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004499{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004500 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004501 struct drm_device *dev = intel_crtc->base.dev;
4502 struct drm_i915_private *dev_priv = dev->dev_private;
4503
4504 mutex_lock(&dev->struct_mutex);
4505 dev_priv->mm.interruptible = false;
4506 (void) intel_overlay_switch_off(intel_crtc->overlay);
4507 dev_priv->mm.interruptible = true;
4508 mutex_unlock(&dev->struct_mutex);
4509 }
4510
4511 /* Let userspace switch the overlay on again. In most cases userspace
4512 * has to recompute where to put it anyway.
4513 */
4514}
4515
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004516/**
4517 * intel_post_enable_primary - Perform operations after enabling primary plane
4518 * @crtc: the CRTC whose primary plane was just enabled
4519 *
4520 * Performs potentially sleeping operations that must be done after the primary
4521 * plane is enabled, such as updating FBC and IPS. Note that this may be
4522 * called due to an explicit primary plane update, or due to an implicit
4523 * re-enable that is caused when a sprite plane is updated to no longer
4524 * completely hide the primary plane.
4525 */
4526static void
4527intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004528{
4529 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004530 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4532 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004533
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004534 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004535 * FIXME IPS should be fine as long as one plane is
4536 * enabled, but in practice it seems to have problems
4537 * when going from primary only to sprite only and vice
4538 * versa.
4539 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004540 hsw_enable_ips(intel_crtc);
4541
Daniel Vetterf99d7062014-06-19 16:01:59 +02004542 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004543 * Gen2 reports pipe underruns whenever all planes are disabled.
4544 * So don't enable underrun reporting before at least some planes
4545 * are enabled.
4546 * FIXME: Need to fix the logic to work when we turn off all planes
4547 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004548 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004549 if (IS_GEN2(dev))
4550 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4551
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004552 /* Underruns don't always raise interrupts, so check manually. */
4553 intel_check_cpu_fifo_underruns(dev_priv);
4554 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004555}
4556
Ville Syrjälä2622a082016-03-09 19:07:26 +02004557/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004558static void
4559intel_pre_disable_primary(struct drm_crtc *crtc)
4560{
4561 struct drm_device *dev = crtc->dev;
4562 struct drm_i915_private *dev_priv = dev->dev_private;
4563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4564 int pipe = intel_crtc->pipe;
4565
4566 /*
4567 * Gen2 reports pipe underruns whenever all planes are disabled.
4568 * So diasble underrun reporting before all the planes get disabled.
4569 * FIXME: Need to fix the logic to work when we turn off all planes
4570 * but leave the pipe running.
4571 */
4572 if (IS_GEN2(dev))
4573 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4574
4575 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004576 * FIXME IPS should be fine as long as one plane is
4577 * enabled, but in practice it seems to have problems
4578 * when going from primary only to sprite only and vice
4579 * versa.
4580 */
4581 hsw_disable_ips(intel_crtc);
4582}
4583
4584/* FIXME get rid of this and use pre_plane_update */
4585static void
4586intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4587{
4588 struct drm_device *dev = crtc->dev;
4589 struct drm_i915_private *dev_priv = dev->dev_private;
4590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4591 int pipe = intel_crtc->pipe;
4592
4593 intel_pre_disable_primary(crtc);
4594
4595 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004596 * Vblank time updates from the shadow to live plane control register
4597 * are blocked if the memory self-refresh mode is active at that
4598 * moment. So to make sure the plane gets truly disabled, disable
4599 * first the self-refresh mode. The self-refresh enable bit in turn
4600 * will be checked/applied by the HW only at the next frame start
4601 * event which is after the vblank start event, so we need to have a
4602 * wait-for-vblank between disabling the plane and the pipe.
4603 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004604 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004605 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004606 dev_priv->wm.vlv.cxsr = false;
4607 intel_wait_for_vblank(dev, pipe);
4608 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004609}
4610
Daniel Vetter5a21b662016-05-24 17:13:53 +02004611static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4612{
4613 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4614 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4615 struct intel_crtc_state *pipe_config =
4616 to_intel_crtc_state(crtc->base.state);
4617 struct drm_device *dev = crtc->base.dev;
4618 struct drm_plane *primary = crtc->base.primary;
4619 struct drm_plane_state *old_pri_state =
4620 drm_atomic_get_existing_plane_state(old_state, primary);
4621
4622 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
4623
4624 crtc->wm.cxsr_allowed = true;
4625
4626 if (pipe_config->update_wm_post && pipe_config->base.active)
4627 intel_update_watermarks(&crtc->base);
4628
4629 if (old_pri_state) {
4630 struct intel_plane_state *primary_state =
4631 to_intel_plane_state(primary->state);
4632 struct intel_plane_state *old_primary_state =
4633 to_intel_plane_state(old_pri_state);
4634
4635 intel_fbc_post_update(crtc);
4636
4637 if (primary_state->visible &&
4638 (needs_modeset(&pipe_config->base) ||
4639 !old_primary_state->visible))
4640 intel_post_enable_primary(&crtc->base);
4641 }
4642}
4643
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004644static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004645{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004646 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004647 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004648 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004649 struct intel_crtc_state *pipe_config =
4650 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004651 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4652 struct drm_plane *primary = crtc->base.primary;
4653 struct drm_plane_state *old_pri_state =
4654 drm_atomic_get_existing_plane_state(old_state, primary);
4655 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004656
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004657 if (old_pri_state) {
4658 struct intel_plane_state *primary_state =
4659 to_intel_plane_state(primary->state);
4660 struct intel_plane_state *old_primary_state =
4661 to_intel_plane_state(old_pri_state);
4662
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02004663 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004664
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004665 if (old_primary_state->visible &&
4666 (modeset || !primary_state->visible))
4667 intel_pre_disable_primary(&crtc->base);
4668 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004669
David Weinehalla4015f92016-05-19 15:50:36 +03004670 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004671 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004672
Ville Syrjälä2622a082016-03-09 19:07:26 +02004673 /*
4674 * Vblank time updates from the shadow to live plane control register
4675 * are blocked if the memory self-refresh mode is active at that
4676 * moment. So to make sure the plane gets truly disabled, disable
4677 * first the self-refresh mode. The self-refresh enable bit in turn
4678 * will be checked/applied by the HW only at the next frame start
4679 * event which is after the vblank start event, so we need to have a
4680 * wait-for-vblank between disabling the plane and the pipe.
4681 */
4682 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004683 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004684 dev_priv->wm.vlv.cxsr = false;
4685 intel_wait_for_vblank(dev, crtc->pipe);
4686 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004687 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004688
Matt Ropered4a6a72016-02-23 17:20:13 -08004689 /*
4690 * IVB workaround: must disable low power watermarks for at least
4691 * one frame before enabling scaling. LP watermarks can be re-enabled
4692 * when scaling is disabled.
4693 *
4694 * WaCxSRDisabledForSpriteScaling:ivb
4695 */
4696 if (pipe_config->disable_lp_wm) {
4697 ilk_disable_lp_wm(dev);
4698 intel_wait_for_vblank(dev, crtc->pipe);
4699 }
4700
4701 /*
4702 * If we're doing a modeset, we're done. No need to do any pre-vblank
4703 * watermark programming here.
4704 */
4705 if (needs_modeset(&pipe_config->base))
4706 return;
4707
4708 /*
4709 * For platforms that support atomic watermarks, program the
4710 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4711 * will be the intermediate values that are safe for both pre- and
4712 * post- vblank; when vblank happens, the 'active' values will be set
4713 * to the final 'target' values and we'll do this again to get the
4714 * optimal watermarks. For gen9+ platforms, the values we program here
4715 * will be the final target values which will get automatically latched
4716 * at vblank time; no further programming will be necessary.
4717 *
4718 * If a platform hasn't been transitioned to atomic watermarks yet,
4719 * we'll continue to update watermarks the old way, if flags tell
4720 * us to.
4721 */
4722 if (dev_priv->display.initial_watermarks != NULL)
4723 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004724 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004725 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004726}
4727
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004728static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004729{
4730 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004732 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004733 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004734
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004735 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004736
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004737 drm_for_each_plane_mask(p, dev, plane_mask)
4738 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004739
Daniel Vetterf99d7062014-06-19 16:01:59 +02004740 /*
4741 * FIXME: Once we grow proper nuclear flip support out of this we need
4742 * to compute the mask of flip planes precisely. For the time being
4743 * consider this a flip to a NULL plane.
4744 */
4745 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004746}
4747
Jesse Barnesf67a5592011-01-05 10:31:48 -08004748static void ironlake_crtc_enable(struct drm_crtc *crtc)
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004753 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004754 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004755 struct intel_crtc_state *pipe_config =
4756 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004757
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004758 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004759 return;
4760
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004761 /*
4762 * Sometimes spurious CPU pipe underruns happen during FDI
4763 * training, at least with VGA+HDMI cloning. Suppress them.
4764 *
4765 * On ILK we get an occasional spurious CPU pipe underruns
4766 * between eDP port A enable and vdd enable. Also PCH port
4767 * enable seems to result in the occasional CPU pipe underrun.
4768 *
4769 * Spurious PCH underruns also occur during PCH enabling.
4770 */
4771 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4772 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004773 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004774 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4775
4776 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004777 intel_prepare_shared_dpll(intel_crtc);
4778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004779 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304780 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004781
4782 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004783 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004784
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004785 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004786 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004787 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004788 }
4789
4790 ironlake_set_pipeconf(crtc);
4791
Jesse Barnesf67a5592011-01-05 10:31:48 -08004792 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004793
Daniel Vetterf6736a12013-06-05 13:34:30 +02004794 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004795 if (encoder->pre_enable)
4796 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004798 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004799 /* Note: FDI PLL enabling _must_ be done before we enable the
4800 * cpu pipes, hence this is separate from all the other fdi/pch
4801 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004802 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004803 } else {
4804 assert_fdi_tx_disabled(dev_priv, pipe);
4805 assert_fdi_rx_disabled(dev_priv, pipe);
4806 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004807
Jesse Barnesb074cec2013-04-25 12:55:02 -07004808 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004809
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004810 /*
4811 * On ILK+ LUT must be loaded before the pipe is running but with
4812 * clocks enabled
4813 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004814 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004815
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004816 if (dev_priv->display.initial_watermarks != NULL)
4817 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004818 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004819
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004820 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004821 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004822
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004823 assert_vblank_disabled(crtc);
4824 drm_crtc_vblank_on(crtc);
4825
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004826 for_each_encoder_on_crtc(dev, crtc, encoder)
4827 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004828
4829 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004830 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004831
4832 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4833 if (intel_crtc->config->has_pch_encoder)
4834 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004835 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004836 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004837}
4838
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004839/* IPS only exists on ULT machines and is tied to pipe A. */
4840static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4841{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004842 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004843}
4844
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004845static void haswell_crtc_enable(struct drm_crtc *crtc)
4846{
4847 struct drm_device *dev = crtc->dev;
4848 struct drm_i915_private *dev_priv = dev->dev_private;
4849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4850 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004851 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004852 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004853 struct intel_crtc_state *pipe_config =
4854 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004855
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004856 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004857 return;
4858
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004859 if (intel_crtc->config->has_pch_encoder)
4860 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4861 false);
4862
Imre Deak95a7a2a2016-06-13 16:44:35 +03004863 for_each_encoder_on_crtc(dev, crtc, encoder)
4864 if (encoder->pre_pll_enable)
4865 encoder->pre_pll_enable(encoder);
4866
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004867 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004868 intel_enable_shared_dpll(intel_crtc);
4869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004870 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304871 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004872
Jani Nikula4d1de972016-03-18 17:05:42 +02004873 if (!intel_crtc->config->has_dsi_encoder)
4874 intel_set_pipe_timings(intel_crtc);
4875
Jani Nikulabc58be62016-03-18 17:05:39 +02004876 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004877
Jani Nikula4d1de972016-03-18 17:05:42 +02004878 if (cpu_transcoder != TRANSCODER_EDP &&
4879 !transcoder_is_dsi(cpu_transcoder)) {
4880 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004882 }
4883
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004884 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004885 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004886 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004887 }
4888
Jani Nikula4d1de972016-03-18 17:05:42 +02004889 if (!intel_crtc->config->has_dsi_encoder)
4890 haswell_set_pipeconf(crtc);
4891
Jani Nikula391bf042016-03-18 17:05:40 +02004892 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004893
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004894 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004895
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004896 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004897
Daniel Vetter6b698512015-11-28 11:05:39 +01004898 if (intel_crtc->config->has_pch_encoder)
4899 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4900 else
4901 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4902
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304903 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004904 if (encoder->pre_enable)
4905 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304906 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004907
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004908 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004909 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004910
Jani Nikulaa65347b2015-11-27 12:21:46 +02004911 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304912 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004913
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004914 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004915 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004916 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004917 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004918
4919 /*
4920 * On ILK+ LUT must be loaded before the pipe is running but with
4921 * clocks enabled
4922 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004923 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004924
Paulo Zanoni1f544382012-10-24 11:32:00 -02004925 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004926 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304927 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004928
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004929 if (dev_priv->display.initial_watermarks != NULL)
4930 dev_priv->display.initial_watermarks(pipe_config);
4931 else
4932 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004933
4934 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4935 if (!intel_crtc->config->has_dsi_encoder)
4936 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004937
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004938 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004939 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940
Jani Nikulaa65347b2015-11-27 12:21:46 +02004941 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004942 intel_ddi_set_vc_payload_alloc(crtc, true);
4943
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004944 assert_vblank_disabled(crtc);
4945 drm_crtc_vblank_on(crtc);
4946
Jani Nikula8807e552013-08-30 19:40:32 +03004947 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004948 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004949 intel_opregion_notify_encoder(encoder, true);
4950 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951
Daniel Vetter6b698512015-11-28 11:05:39 +01004952 if (intel_crtc->config->has_pch_encoder) {
4953 intel_wait_for_vblank(dev, pipe);
4954 intel_wait_for_vblank(dev, pipe);
4955 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004956 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4957 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004958 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004959
Paulo Zanonie4916942013-09-20 16:21:19 -03004960 /* If we change the relative order between pipe/planes enabling, we need
4961 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004962 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4963 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4964 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4965 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4966 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967}
4968
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004969static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004970{
4971 struct drm_device *dev = crtc->base.dev;
4972 struct drm_i915_private *dev_priv = dev->dev_private;
4973 int pipe = crtc->pipe;
4974
4975 /* To avoid upsetting the power well on haswell only disable the pfit if
4976 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004977 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004978 I915_WRITE(PF_CTL(pipe), 0);
4979 I915_WRITE(PF_WIN_POS(pipe), 0);
4980 I915_WRITE(PF_WIN_SZ(pipe), 0);
4981 }
4982}
4983
Jesse Barnes6be4a602010-09-10 10:26:01 -07004984static void ironlake_crtc_disable(struct drm_crtc *crtc)
4985{
4986 struct drm_device *dev = crtc->dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004989 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004990 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004991
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004992 /*
4993 * Sometimes spurious CPU pipe underruns happen when the
4994 * pipe is already disabled, but FDI RX/TX is still enabled.
4995 * Happens at least with VGA+HDMI cloning. Suppress them.
4996 */
4997 if (intel_crtc->config->has_pch_encoder) {
4998 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004999 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005000 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005001
Daniel Vetterea9d7582012-07-10 10:42:52 +02005002 for_each_encoder_on_crtc(dev, crtc, encoder)
5003 encoder->disable(encoder);
5004
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005005 drm_crtc_vblank_off(crtc);
5006 assert_vblank_disabled(crtc);
5007
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005008 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005010 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005011
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005012 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005013 ironlake_fdi_disable(crtc);
5014
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005015 for_each_encoder_on_crtc(dev, crtc, encoder)
5016 if (encoder->post_disable)
5017 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005018
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005019 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005020 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005021
Daniel Vetterd925c592013-06-05 13:34:04 +02005022 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005023 i915_reg_t reg;
5024 u32 temp;
5025
Daniel Vetterd925c592013-06-05 13:34:04 +02005026 /* disable TRANS_DP_CTL */
5027 reg = TRANS_DP_CTL(pipe);
5028 temp = I915_READ(reg);
5029 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5030 TRANS_DP_PORT_SEL_MASK);
5031 temp |= TRANS_DP_PORT_SEL_NONE;
5032 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005033
Daniel Vetterd925c592013-06-05 13:34:04 +02005034 /* disable DPLL_SEL */
5035 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005036 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005037 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005038 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005039
Daniel Vetterd925c592013-06-05 13:34:04 +02005040 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005041 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005042
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005043 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005044 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005045}
5046
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005047static void haswell_crtc_disable(struct drm_crtc *crtc)
5048{
5049 struct drm_device *dev = crtc->dev;
5050 struct drm_i915_private *dev_priv = dev->dev_private;
5051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5052 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005053 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005054
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005055 if (intel_crtc->config->has_pch_encoder)
5056 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5057 false);
5058
Jani Nikula8807e552013-08-30 19:40:32 +03005059 for_each_encoder_on_crtc(dev, crtc, encoder) {
5060 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005062 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005064 drm_crtc_vblank_off(crtc);
5065 assert_vblank_disabled(crtc);
5066
Jani Nikula4d1de972016-03-18 17:05:42 +02005067 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5068 if (!intel_crtc->config->has_dsi_encoder)
5069 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005070
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005071 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005072 intel_ddi_set_vc_payload_alloc(crtc, false);
5073
Jani Nikulaa65347b2015-11-27 12:21:46 +02005074 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305075 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005076
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005077 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005078 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005079 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005080 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005081
Jani Nikulaa65347b2015-11-27 12:21:46 +02005082 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305083 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005084
Imre Deak97b040a2014-06-25 22:01:50 +03005085 for_each_encoder_on_crtc(dev, crtc, encoder)
5086 if (encoder->post_disable)
5087 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005088
Ville Syrjälä92966a32015-12-08 16:05:48 +02005089 if (intel_crtc->config->has_pch_encoder) {
5090 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005091 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005092 intel_ddi_fdi_disable(crtc);
5093
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005094 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5095 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005096 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097}
5098
Jesse Barnes2dd24552013-04-25 12:55:01 -07005099static void i9xx_pfit_enable(struct intel_crtc *crtc)
5100{
5101 struct drm_device *dev = crtc->base.dev;
5102 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005103 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005104
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005105 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005106 return;
5107
Daniel Vetterc0b03412013-05-28 12:05:54 +02005108 /*
5109 * The panel fitter should only be adjusted whilst the pipe is disabled,
5110 * according to register description and PRM.
5111 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005112 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5113 assert_pipe_disabled(dev_priv, crtc->pipe);
5114
Jesse Barnesb074cec2013-04-25 12:55:02 -07005115 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5116 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005117
5118 /* Border color in case we don't scale up to the full screen. Black by
5119 * default, change to something else for debugging. */
5120 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005121}
5122
Dave Airlied05410f2014-06-05 13:22:59 +10005123static enum intel_display_power_domain port_to_power_domain(enum port port)
5124{
5125 switch (port) {
5126 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005127 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005128 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005129 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005130 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005131 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005132 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005133 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005134 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005135 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005136 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005137 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005138 return POWER_DOMAIN_PORT_OTHER;
5139 }
5140}
5141
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005142static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5143{
5144 switch (port) {
5145 case PORT_A:
5146 return POWER_DOMAIN_AUX_A;
5147 case PORT_B:
5148 return POWER_DOMAIN_AUX_B;
5149 case PORT_C:
5150 return POWER_DOMAIN_AUX_C;
5151 case PORT_D:
5152 return POWER_DOMAIN_AUX_D;
5153 case PORT_E:
5154 /* FIXME: Check VBT for actual wiring of PORT E */
5155 return POWER_DOMAIN_AUX_D;
5156 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005157 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005158 return POWER_DOMAIN_AUX_A;
5159 }
5160}
5161
Imre Deak319be8a2014-03-04 19:22:57 +02005162enum intel_display_power_domain
5163intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005164{
Imre Deak319be8a2014-03-04 19:22:57 +02005165 struct drm_device *dev = intel_encoder->base.dev;
5166 struct intel_digital_port *intel_dig_port;
5167
5168 switch (intel_encoder->type) {
5169 case INTEL_OUTPUT_UNKNOWN:
5170 /* Only DDI platforms should ever use this output type */
5171 WARN_ON_ONCE(!HAS_DDI(dev));
5172 case INTEL_OUTPUT_DISPLAYPORT:
5173 case INTEL_OUTPUT_HDMI:
5174 case INTEL_OUTPUT_EDP:
5175 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005176 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005177 case INTEL_OUTPUT_DP_MST:
5178 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5179 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005180 case INTEL_OUTPUT_ANALOG:
5181 return POWER_DOMAIN_PORT_CRT;
5182 case INTEL_OUTPUT_DSI:
5183 return POWER_DOMAIN_PORT_DSI;
5184 default:
5185 return POWER_DOMAIN_PORT_OTHER;
5186 }
5187}
5188
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005189enum intel_display_power_domain
5190intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5191{
5192 struct drm_device *dev = intel_encoder->base.dev;
5193 struct intel_digital_port *intel_dig_port;
5194
5195 switch (intel_encoder->type) {
5196 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005197 case INTEL_OUTPUT_HDMI:
5198 /*
5199 * Only DDI platforms should ever use these output types.
5200 * We can get here after the HDMI detect code has already set
5201 * the type of the shared encoder. Since we can't be sure
5202 * what's the status of the given connectors, play safe and
5203 * run the DP detection too.
5204 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005205 WARN_ON_ONCE(!HAS_DDI(dev));
5206 case INTEL_OUTPUT_DISPLAYPORT:
5207 case INTEL_OUTPUT_EDP:
5208 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5209 return port_to_aux_power_domain(intel_dig_port->port);
5210 case INTEL_OUTPUT_DP_MST:
5211 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5212 return port_to_aux_power_domain(intel_dig_port->port);
5213 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005214 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005215 return POWER_DOMAIN_AUX_A;
5216 }
5217}
5218
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005219static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5220 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005221{
5222 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005223 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5225 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005226 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005227 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005228
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005229 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005230 return 0;
5231
Imre Deak77d22dc2014-03-05 16:20:52 +02005232 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5233 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005234 if (crtc_state->pch_pfit.enabled ||
5235 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005236 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5237
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005238 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5239 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5240
Imre Deak319be8a2014-03-04 19:22:57 +02005241 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005242 }
Imre Deak319be8a2014-03-04 19:22:57 +02005243
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005244 if (crtc_state->shared_dpll)
5245 mask |= BIT(POWER_DOMAIN_PLLS);
5246
Imre Deak77d22dc2014-03-05 16:20:52 +02005247 return mask;
5248}
5249
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005250static unsigned long
5251modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5252 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005253{
5254 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5256 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005257 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005258
5259 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005260 intel_crtc->enabled_power_domains = new_domains =
5261 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005262
Daniel Vetter5a21b662016-05-24 17:13:53 +02005263 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005264
5265 for_each_power_domain(domain, domains)
5266 intel_display_power_get(dev_priv, domain);
5267
Daniel Vetter5a21b662016-05-24 17:13:53 +02005268 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005269}
5270
5271static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5272 unsigned long domains)
5273{
5274 enum intel_display_power_domain domain;
5275
5276 for_each_power_domain(domain, domains)
5277 intel_display_power_put(dev_priv, domain);
5278}
5279
Mika Kaholaadafdc62015-08-18 14:36:59 +03005280static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5281{
5282 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5283
5284 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5285 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5286 return max_cdclk_freq;
5287 else if (IS_CHERRYVIEW(dev_priv))
5288 return max_cdclk_freq*95/100;
5289 else if (INTEL_INFO(dev_priv)->gen < 4)
5290 return 2*max_cdclk_freq*90/100;
5291 else
5292 return max_cdclk_freq*90/100;
5293}
5294
Ville Syrjäläb2045352016-05-13 23:41:27 +03005295static int skl_calc_cdclk(int max_pixclk, int vco);
5296
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005297static void intel_update_max_cdclk(struct drm_device *dev)
5298{
5299 struct drm_i915_private *dev_priv = dev->dev_private;
5300
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005301 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005302 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005303 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005304
Ville Syrjäläb2045352016-05-13 23:41:27 +03005305 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005306 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005307
5308 /*
5309 * Use the lower (vco 8640) cdclk values as a
5310 * first guess. skl_calc_cdclk() will correct it
5311 * if the preferred vco is 8100 instead.
5312 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005313 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005314 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005315 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005316 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005317 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005318 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005319 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005320 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005321
5322 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005323 } else if (IS_BROXTON(dev)) {
5324 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005325 } else if (IS_BROADWELL(dev)) {
5326 /*
5327 * FIXME with extra cooling we can allow
5328 * 540 MHz for ULX and 675 Mhz for ULT.
5329 * How can we know if extra cooling is
5330 * available? PCI ID, VTB, something else?
5331 */
5332 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5333 dev_priv->max_cdclk_freq = 450000;
5334 else if (IS_BDW_ULX(dev))
5335 dev_priv->max_cdclk_freq = 450000;
5336 else if (IS_BDW_ULT(dev))
5337 dev_priv->max_cdclk_freq = 540000;
5338 else
5339 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005340 } else if (IS_CHERRYVIEW(dev)) {
5341 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005342 } else if (IS_VALLEYVIEW(dev)) {
5343 dev_priv->max_cdclk_freq = 400000;
5344 } else {
5345 /* otherwise assume cdclk is fixed */
5346 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5347 }
5348
Mika Kaholaadafdc62015-08-18 14:36:59 +03005349 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5350
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005351 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5352 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005353
5354 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5355 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005356}
5357
5358static void intel_update_cdclk(struct drm_device *dev)
5359{
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361
5362 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005363
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005364 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005365 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5366 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5367 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005368 else
5369 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5370 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005371
5372 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005373 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5374 * Programmng [sic] note: bit[9:2] should be programmed to the number
5375 * of cdclk that generates 4MHz reference clock freq which is used to
5376 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005377 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005378 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005379 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005380}
5381
Ville Syrjälä92891e42016-05-11 22:44:45 +03005382/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5383static int skl_cdclk_decimal(int cdclk)
5384{
5385 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5386}
5387
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005388static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5389{
5390 int ratio;
5391
5392 if (cdclk == dev_priv->cdclk_pll.ref)
5393 return 0;
5394
5395 switch (cdclk) {
5396 default:
5397 MISSING_CASE(cdclk);
5398 case 144000:
5399 case 288000:
5400 case 384000:
5401 case 576000:
5402 ratio = 60;
5403 break;
5404 case 624000:
5405 ratio = 65;
5406 break;
5407 }
5408
5409 return dev_priv->cdclk_pll.ref * ratio;
5410}
5411
Ville Syrjälä2b730012016-05-13 23:41:34 +03005412static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5413{
5414 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5415
5416 /* Timeout 200us */
5417 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
5418 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005419
5420 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005421}
5422
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005423static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005424{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005425 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005426 u32 val;
5427
5428 val = I915_READ(BXT_DE_PLL_CTL);
5429 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005430 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005431 I915_WRITE(BXT_DE_PLL_CTL, val);
5432
5433 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5434
5435 /* Timeout 200us */
5436 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
5437 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005438
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005439 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005440}
5441
Imre Deak324513c2016-06-13 16:44:36 +03005442static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305443{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005444 u32 val, divider;
5445 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305446
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005447 vco = bxt_de_pll_vco(dev_priv, cdclk);
5448
5449 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5450
5451 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5452 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5453 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305454 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305455 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005456 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305457 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305458 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005459 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305460 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305461 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005462 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305463 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305464 break;
5465 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005466 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5467 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305468
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005469 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5470 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305471 }
5472
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305473 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005474 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305475 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5476 0x80000000);
5477 mutex_unlock(&dev_priv->rps.hw_lock);
5478
5479 if (ret) {
5480 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005481 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305482 return;
5483 }
5484
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005485 if (dev_priv->cdclk_pll.vco != 0 &&
5486 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005487 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305488
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005489 if (dev_priv->cdclk_pll.vco != vco)
5490 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305491
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005492 val = divider | skl_cdclk_decimal(cdclk);
5493 /*
5494 * FIXME if only the cd2x divider needs changing, it could be done
5495 * without shutting off the pipe (if only one pipe is active).
5496 */
5497 val |= BXT_CDCLK_CD2X_PIPE_NONE;
5498 /*
5499 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5500 * enable otherwise.
5501 */
5502 if (cdclk >= 500000)
5503 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5504 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305505
5506 mutex_lock(&dev_priv->rps.hw_lock);
5507 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005508 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305509 mutex_unlock(&dev_priv->rps.hw_lock);
5510
5511 if (ret) {
5512 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005513 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305514 return;
5515 }
5516
Imre Deakc6c46962016-04-01 16:02:40 +03005517 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305518}
5519
Imre Deakd66a2192016-05-24 15:38:33 +03005520static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305521{
Imre Deakd66a2192016-05-24 15:38:33 +03005522 u32 cdctl, expected;
5523
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005524 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305525
Imre Deakd66a2192016-05-24 15:38:33 +03005526 if (dev_priv->cdclk_pll.vco == 0 ||
5527 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5528 goto sanitize;
5529
5530 /* DPLL okay; verify the cdclock
5531 *
5532 * Some BIOS versions leave an incorrect decimal frequency value and
5533 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
5534 * so sanitize this register.
5535 */
5536 cdctl = I915_READ(CDCLK_CTL);
5537 /*
5538 * Let's ignore the pipe field, since BIOS could have configured the
5539 * dividers both synching to an active pipe, or asynchronously
5540 * (PIPE_NONE).
5541 */
5542 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
5543
5544 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
5545 skl_cdclk_decimal(dev_priv->cdclk_freq);
5546 /*
5547 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5548 * enable otherwise.
5549 */
5550 if (dev_priv->cdclk_freq >= 500000)
5551 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5552
5553 if (cdctl == expected)
5554 /* All well; nothing to sanitize */
5555 return;
5556
5557sanitize:
5558 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
5559
5560 /* force cdclk programming */
5561 dev_priv->cdclk_freq = 0;
5562
5563 /* force full PLL disable + enable */
5564 dev_priv->cdclk_pll.vco = -1;
5565}
5566
Imre Deak324513c2016-06-13 16:44:36 +03005567void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03005568{
5569 bxt_sanitize_cdclk(dev_priv);
5570
5571 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005572 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03005573
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305574 /*
5575 * FIXME:
5576 * - The initial CDCLK needs to be read from VBT.
5577 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305578 */
Imre Deak324513c2016-06-13 16:44:36 +03005579 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305580}
5581
Imre Deak324513c2016-06-13 16:44:36 +03005582void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305583{
Imre Deak324513c2016-06-13 16:44:36 +03005584 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305585}
5586
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005587static int skl_calc_cdclk(int max_pixclk, int vco)
5588{
Ville Syrjälä63911d72016-05-13 23:41:32 +03005589 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005590 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005591 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005592 else if (max_pixclk > 432000)
5593 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005594 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005595 return 432000;
5596 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005597 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005598 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005599 if (max_pixclk > 540000)
5600 return 675000;
5601 else if (max_pixclk > 450000)
5602 return 540000;
5603 else if (max_pixclk > 337500)
5604 return 450000;
5605 else
5606 return 337500;
5607 }
5608}
5609
Ville Syrjäläea617912016-05-13 23:41:24 +03005610static void
5611skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005612{
Ville Syrjäläea617912016-05-13 23:41:24 +03005613 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005614
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005615 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03005616 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005617
Ville Syrjäläea617912016-05-13 23:41:24 +03005618 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03005619 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03005620 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005621
Imre Deak1c3f7702016-05-24 15:38:32 +03005622 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
5623 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005624
Ville Syrjäläea617912016-05-13 23:41:24 +03005625 val = I915_READ(DPLL_CTRL1);
5626
Imre Deak1c3f7702016-05-24 15:38:32 +03005627 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5628 DPLL_CTRL1_SSC(SKL_DPLL0) |
5629 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5630 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
5631 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005632
Ville Syrjäläea617912016-05-13 23:41:24 +03005633 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
5634 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
5635 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
5636 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
5637 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005638 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005639 break;
5640 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
5641 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005642 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005643 break;
5644 default:
5645 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03005646 break;
5647 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005648}
5649
Ville Syrjäläb2045352016-05-13 23:41:27 +03005650void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
5651{
5652 bool changed = dev_priv->skl_preferred_vco_freq != vco;
5653
5654 dev_priv->skl_preferred_vco_freq = vco;
5655
5656 if (changed)
5657 intel_update_max_cdclk(dev_priv->dev);
5658}
5659
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005660static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005661skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005662{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005663 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005664 u32 val;
5665
Ville Syrjälä63911d72016-05-13 23:41:32 +03005666 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005667
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005668 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005669 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005670 I915_WRITE(CDCLK_CTL, val);
5671 POSTING_READ(CDCLK_CTL);
5672
5673 /*
5674 * We always enable DPLL0 with the lowest link rate possible, but still
5675 * taking into account the VCO required to operate the eDP panel at the
5676 * desired frequency. The usual DP link rates operate with a VCO of
5677 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5678 * The modeset code is responsible for the selection of the exact link
5679 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005680 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005681 */
5682 val = I915_READ(DPLL_CTRL1);
5683
5684 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5685 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5686 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03005687 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005688 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5689 SKL_DPLL0);
5690 else
5691 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5692 SKL_DPLL0);
5693
5694 I915_WRITE(DPLL_CTRL1, val);
5695 POSTING_READ(DPLL_CTRL1);
5696
5697 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5698
5699 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5700 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005701
Ville Syrjälä63911d72016-05-13 23:41:32 +03005702 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005703
5704 /* We'll want to keep using the current vco from now on. */
5705 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005706}
5707
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005708static void
5709skl_dpll0_disable(struct drm_i915_private *dev_priv)
5710{
5711 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5712 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5713 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005714
Ville Syrjälä63911d72016-05-13 23:41:32 +03005715 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005716}
5717
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005718static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5719{
5720 int ret;
5721 u32 val;
5722
5723 /* inform PCU we want to change CDCLK */
5724 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5725 mutex_lock(&dev_priv->rps.hw_lock);
5726 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5727 mutex_unlock(&dev_priv->rps.hw_lock);
5728
5729 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5730}
5731
5732static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5733{
5734 unsigned int i;
5735
5736 for (i = 0; i < 15; i++) {
5737 if (skl_cdclk_pcu_ready(dev_priv))
5738 return true;
5739 udelay(10);
5740 }
5741
5742 return false;
5743}
5744
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005745static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005746{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005747 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005748 u32 freq_select, pcu_ack;
5749
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005750 WARN_ON((cdclk == 24000) != (vco == 0));
5751
Ville Syrjälä63911d72016-05-13 23:41:32 +03005752 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005753
5754 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5755 DRM_ERROR("failed to inform PCU about cdclk change\n");
5756 return;
5757 }
5758
5759 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005760 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005761 case 450000:
5762 case 432000:
5763 freq_select = CDCLK_FREQ_450_432;
5764 pcu_ack = 1;
5765 break;
5766 case 540000:
5767 freq_select = CDCLK_FREQ_540;
5768 pcu_ack = 2;
5769 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005770 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005771 case 337500:
5772 default:
5773 freq_select = CDCLK_FREQ_337_308;
5774 pcu_ack = 0;
5775 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005776 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005777 case 675000:
5778 freq_select = CDCLK_FREQ_675_617;
5779 pcu_ack = 3;
5780 break;
5781 }
5782
Ville Syrjälä63911d72016-05-13 23:41:32 +03005783 if (dev_priv->cdclk_pll.vco != 0 &&
5784 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005785 skl_dpll0_disable(dev_priv);
5786
Ville Syrjälä63911d72016-05-13 23:41:32 +03005787 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005788 skl_dpll0_enable(dev_priv, vco);
5789
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005790 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005791 POSTING_READ(CDCLK_CTL);
5792
5793 /* inform PCU of the change */
5794 mutex_lock(&dev_priv->rps.hw_lock);
5795 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5796 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005797
5798 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005799}
5800
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005801static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5802
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005803void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5804{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005805 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005806}
5807
5808void skl_init_cdclk(struct drm_i915_private *dev_priv)
5809{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005810 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005811
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005812 skl_sanitize_cdclk(dev_priv);
5813
Ville Syrjälä63911d72016-05-13 23:41:32 +03005814 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005815 /*
5816 * Use the current vco as our initial
5817 * guess as to what the preferred vco is.
5818 */
5819 if (dev_priv->skl_preferred_vco_freq == 0)
5820 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03005821 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005822 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005823 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005824
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005825 vco = dev_priv->skl_preferred_vco_freq;
5826 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03005827 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005828 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005829
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005830 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005831}
5832
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005833static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305834{
Ville Syrjälä09492492016-05-13 23:41:28 +03005835 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305836
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305837 /*
5838 * check if the pre-os intialized the display
5839 * There is SWF18 scratchpad register defined which is set by the
5840 * pre-os which can be used by the OS drivers to check the status
5841 */
5842 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5843 goto sanitize;
5844
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005845 intel_update_cdclk(dev_priv->dev);
Imre Deak1c3f7702016-05-24 15:38:32 +03005846 /* Is PLL enabled and locked ? */
5847 if (dev_priv->cdclk_pll.vco == 0 ||
5848 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5849 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005850
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305851 /* DPLL okay; verify the cdclock
5852 *
5853 * Noticed in some instances that the freq selection is correct but
5854 * decimal part is programmed wrong from BIOS where pre-os does not
5855 * enable display. Verify the same as well.
5856 */
Ville Syrjälä09492492016-05-13 23:41:28 +03005857 cdctl = I915_READ(CDCLK_CTL);
5858 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
5859 skl_cdclk_decimal(dev_priv->cdclk_freq);
5860 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305861 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005862 return;
5863
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305864sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005865 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03005866
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005867 /* force cdclk programming */
5868 dev_priv->cdclk_freq = 0;
5869 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03005870 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305871}
5872
Jesse Barnes30a970c2013-11-04 13:48:12 -08005873/* Adjust CDclk dividers to allow high res or save power if possible */
5874static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5875{
5876 struct drm_i915_private *dev_priv = dev->dev_private;
5877 u32 val, cmd;
5878
Vandana Kannan164dfd22014-11-24 13:37:41 +05305879 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5880 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005881
Ville Syrjälädfcab172014-06-13 13:37:47 +03005882 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005883 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005884 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885 cmd = 1;
5886 else
5887 cmd = 0;
5888
5889 mutex_lock(&dev_priv->rps.hw_lock);
5890 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5891 val &= ~DSPFREQGUAR_MASK;
5892 val |= (cmd << DSPFREQGUAR_SHIFT);
5893 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5894 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5895 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5896 50)) {
5897 DRM_ERROR("timed out waiting for CDclk change\n");
5898 }
5899 mutex_unlock(&dev_priv->rps.hw_lock);
5900
Ville Syrjälä54433e92015-05-26 20:42:31 +03005901 mutex_lock(&dev_priv->sb_lock);
5902
Ville Syrjälädfcab172014-06-13 13:37:47 +03005903 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005904 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005906 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907
Jesse Barnes30a970c2013-11-04 13:48:12 -08005908 /* adjust cdclk divider */
5909 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005910 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005911 val |= divider;
5912 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005913
5914 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005915 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005916 50))
5917 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005918 }
5919
Jesse Barnes30a970c2013-11-04 13:48:12 -08005920 /* adjust self-refresh exit latency value */
5921 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5922 val &= ~0x7f;
5923
5924 /*
5925 * For high bandwidth configs, we set a higher latency in the bunit
5926 * so that the core display fetch happens in time to avoid underruns.
5927 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005928 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005929 val |= 4500 / 250; /* 4.5 usec */
5930 else
5931 val |= 3000 / 250; /* 3.0 usec */
5932 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005933
Ville Syrjäläa5805162015-05-26 20:42:30 +03005934 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005935
Ville Syrjäläb6283052015-06-03 15:45:07 +03005936 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005937}
5938
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005939static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5940{
5941 struct drm_i915_private *dev_priv = dev->dev_private;
5942 u32 val, cmd;
5943
Vandana Kannan164dfd22014-11-24 13:37:41 +05305944 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5945 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005946
5947 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005948 case 333333:
5949 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005950 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005951 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005952 break;
5953 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005954 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005955 return;
5956 }
5957
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005958 /*
5959 * Specs are full of misinformation, but testing on actual
5960 * hardware has shown that we just need to write the desired
5961 * CCK divider into the Punit register.
5962 */
5963 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5964
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005965 mutex_lock(&dev_priv->rps.hw_lock);
5966 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5967 val &= ~DSPFREQGUAR_MASK_CHV;
5968 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5969 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5970 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5971 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5972 50)) {
5973 DRM_ERROR("timed out waiting for CDclk change\n");
5974 }
5975 mutex_unlock(&dev_priv->rps.hw_lock);
5976
Ville Syrjäläb6283052015-06-03 15:45:07 +03005977 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005978}
5979
Jesse Barnes30a970c2013-11-04 13:48:12 -08005980static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5981 int max_pixclk)
5982{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005983 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005984 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005985
Jesse Barnes30a970c2013-11-04 13:48:12 -08005986 /*
5987 * Really only a few cases to deal with, as only 4 CDclks are supported:
5988 * 200MHz
5989 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005990 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005991 * 400MHz (VLV only)
5992 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5993 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005994 *
5995 * We seem to get an unstable or solid color picture at 200MHz.
5996 * Not sure what's wrong. For now use 200MHz only when all pipes
5997 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005998 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005999 if (!IS_CHERRYVIEW(dev_priv) &&
6000 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006001 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006002 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006003 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006004 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006005 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006006 else
6007 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006008}
6009
Imre Deak324513c2016-06-13 16:44:36 +03006010static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006011{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006012 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006014 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306015 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006016 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006018 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306019 return 288000;
6020 else
6021 return 144000;
6022}
6023
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006024/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006025static int intel_mode_max_pixclk(struct drm_device *dev,
6026 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006027{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006028 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6029 struct drm_i915_private *dev_priv = dev->dev_private;
6030 struct drm_crtc *crtc;
6031 struct drm_crtc_state *crtc_state;
6032 unsigned max_pixclk = 0, i;
6033 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006034
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006035 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6036 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006037
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006038 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6039 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006040
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006041 if (crtc_state->enable)
6042 pixclk = crtc_state->adjusted_mode.crtc_clock;
6043
6044 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006045 }
6046
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006047 for_each_pipe(dev_priv, pipe)
6048 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6049
Jesse Barnes30a970c2013-11-04 13:48:12 -08006050 return max_pixclk;
6051}
6052
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006053static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006054{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006055 struct drm_device *dev = state->dev;
6056 struct drm_i915_private *dev_priv = dev->dev_private;
6057 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006058 struct intel_atomic_state *intel_state =
6059 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006060
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006061 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006062 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306063
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006064 if (!intel_state->active_crtcs)
6065 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6066
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006067 return 0;
6068}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006069
Imre Deak324513c2016-06-13 16:44:36 +03006070static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006071{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006072 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006073 struct intel_atomic_state *intel_state =
6074 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006075
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006076 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006077 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006078
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006079 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006080 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006081
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006082 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006083}
6084
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006085static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6086{
6087 unsigned int credits, default_credits;
6088
6089 if (IS_CHERRYVIEW(dev_priv))
6090 default_credits = PFI_CREDIT(12);
6091 else
6092 default_credits = PFI_CREDIT(8);
6093
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006094 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006095 /* CHV suggested value is 31 or 63 */
6096 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006097 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006098 else
6099 credits = PFI_CREDIT(15);
6100 } else {
6101 credits = default_credits;
6102 }
6103
6104 /*
6105 * WA - write default credits before re-programming
6106 * FIXME: should we also set the resend bit here?
6107 */
6108 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6109 default_credits);
6110
6111 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6112 credits | PFI_CREDIT_RESEND);
6113
6114 /*
6115 * FIXME is this guaranteed to clear
6116 * immediately or should we poll for it?
6117 */
6118 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6119}
6120
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006121static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006122{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006123 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006124 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006125 struct intel_atomic_state *old_intel_state =
6126 to_intel_atomic_state(old_state);
6127 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006128
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006129 /*
6130 * FIXME: We can end up here with all power domains off, yet
6131 * with a CDCLK frequency other than the minimum. To account
6132 * for this take the PIPE-A power domain, which covers the HW
6133 * blocks needed for the following programming. This can be
6134 * removed once it's guaranteed that we get here either with
6135 * the minimum CDCLK set, or the required power domains
6136 * enabled.
6137 */
6138 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006139
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006140 if (IS_CHERRYVIEW(dev))
6141 cherryview_set_cdclk(dev, req_cdclk);
6142 else
6143 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006144
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006145 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006146
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006147 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006148}
6149
Jesse Barnes89b667f2013-04-18 14:51:36 -07006150static void valleyview_crtc_enable(struct drm_crtc *crtc)
6151{
6152 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006153 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6155 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006156 struct intel_crtc_state *pipe_config =
6157 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006158 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006159
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006160 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006161 return;
6162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006163 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306164 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006165
6166 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006167 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006168
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006169 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6170 struct drm_i915_private *dev_priv = dev->dev_private;
6171
6172 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6173 I915_WRITE(CHV_CANVAS(pipe), 0);
6174 }
6175
Daniel Vetter5b18e572014-04-24 23:55:06 +02006176 i9xx_set_pipeconf(intel_crtc);
6177
Jesse Barnes89b667f2013-04-18 14:51:36 -07006178 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006179
Daniel Vettera72e4c92014-09-30 10:56:47 +02006180 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006181
Jesse Barnes89b667f2013-04-18 14:51:36 -07006182 for_each_encoder_on_crtc(dev, crtc, encoder)
6183 if (encoder->pre_pll_enable)
6184 encoder->pre_pll_enable(encoder);
6185
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006186 if (IS_CHERRYVIEW(dev)) {
6187 chv_prepare_pll(intel_crtc, intel_crtc->config);
6188 chv_enable_pll(intel_crtc, intel_crtc->config);
6189 } else {
6190 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6191 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006192 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006193
6194 for_each_encoder_on_crtc(dev, crtc, encoder)
6195 if (encoder->pre_enable)
6196 encoder->pre_enable(encoder);
6197
Jesse Barnes2dd24552013-04-25 12:55:01 -07006198 i9xx_pfit_enable(intel_crtc);
6199
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006200 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006201
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006202 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006203 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006204
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006205 assert_vblank_disabled(crtc);
6206 drm_crtc_vblank_on(crtc);
6207
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006208 for_each_encoder_on_crtc(dev, crtc, encoder)
6209 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006210}
6211
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006212static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6213{
6214 struct drm_device *dev = crtc->base.dev;
6215 struct drm_i915_private *dev_priv = dev->dev_private;
6216
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006217 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6218 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006219}
6220
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006221static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006222{
6223 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006224 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006226 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006227 struct intel_crtc_state *pipe_config =
6228 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006229 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006230
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006231 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006232 return;
6233
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006234 i9xx_set_pll_dividers(intel_crtc);
6235
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006236 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306237 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006238
6239 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006240 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006241
Daniel Vetter5b18e572014-04-24 23:55:06 +02006242 i9xx_set_pipeconf(intel_crtc);
6243
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006244 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006245
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006246 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006247 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006248
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006249 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006250 if (encoder->pre_enable)
6251 encoder->pre_enable(encoder);
6252
Daniel Vetterf6736a12013-06-05 13:34:30 +02006253 i9xx_enable_pll(intel_crtc);
6254
Jesse Barnes2dd24552013-04-25 12:55:01 -07006255 i9xx_pfit_enable(intel_crtc);
6256
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006257 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006258
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006259 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006260 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006261
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006262 assert_vblank_disabled(crtc);
6263 drm_crtc_vblank_on(crtc);
6264
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006265 for_each_encoder_on_crtc(dev, crtc, encoder)
6266 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006267}
6268
Daniel Vetter87476d62013-04-11 16:29:06 +02006269static void i9xx_pfit_disable(struct intel_crtc *crtc)
6270{
6271 struct drm_device *dev = crtc->base.dev;
6272 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006273
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006274 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006275 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006276
6277 assert_pipe_disabled(dev_priv, crtc->pipe);
6278
Daniel Vetter328d8e82013-05-08 10:36:31 +02006279 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6280 I915_READ(PFIT_CONTROL));
6281 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006282}
6283
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006284static void i9xx_crtc_disable(struct drm_crtc *crtc)
6285{
6286 struct drm_device *dev = crtc->dev;
6287 struct drm_i915_private *dev_priv = dev->dev_private;
6288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006289 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006290 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006291
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006292 /*
6293 * On gen2 planes are double buffered but the pipe isn't, so we must
6294 * wait for planes to fully turn off before disabling the pipe.
6295 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006296 if (IS_GEN2(dev))
6297 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006298
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006299 for_each_encoder_on_crtc(dev, crtc, encoder)
6300 encoder->disable(encoder);
6301
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006302 drm_crtc_vblank_off(crtc);
6303 assert_vblank_disabled(crtc);
6304
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006305 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006306
Daniel Vetter87476d62013-04-11 16:29:06 +02006307 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006308
Jesse Barnes89b667f2013-04-18 14:51:36 -07006309 for_each_encoder_on_crtc(dev, crtc, encoder)
6310 if (encoder->post_disable)
6311 encoder->post_disable(encoder);
6312
Jani Nikulaa65347b2015-11-27 12:21:46 +02006313 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006314 if (IS_CHERRYVIEW(dev))
6315 chv_disable_pll(dev_priv, pipe);
6316 else if (IS_VALLEYVIEW(dev))
6317 vlv_disable_pll(dev_priv, pipe);
6318 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006319 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006320 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006321
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006322 for_each_encoder_on_crtc(dev, crtc, encoder)
6323 if (encoder->post_pll_disable)
6324 encoder->post_pll_disable(encoder);
6325
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006326 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006327 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006328}
6329
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006330static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006331{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006332 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006334 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006335 enum intel_display_power_domain domain;
6336 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006337
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006338 if (!intel_crtc->active)
6339 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006340
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006341 if (to_intel_plane_state(crtc->primary->state)->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006342 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006343
Ville Syrjälä2622a082016-03-09 19:07:26 +02006344 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006345
6346 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6347 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006348 }
6349
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006350 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006351
Ville Syrjälä78108b72016-05-27 20:59:19 +03006352 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6353 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006354
6355 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6356 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006357 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006358 crtc->enabled = false;
6359 crtc->state->connector_mask = 0;
6360 crtc->state->encoder_mask = 0;
6361
6362 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6363 encoder->base.crtc = NULL;
6364
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006365 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006366 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006367 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006368
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006369 domains = intel_crtc->enabled_power_domains;
6370 for_each_power_domain(domain, domains)
6371 intel_display_power_put(dev_priv, domain);
6372 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006373
6374 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6375 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006376}
6377
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006378/*
6379 * turn all crtc's off, but do not adjust state
6380 * This has to be paired with a call to intel_modeset_setup_hw_state.
6381 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006382int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006383{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006384 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006385 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006386 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006387
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006388 state = drm_atomic_helper_suspend(dev);
6389 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006390 if (ret)
6391 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006392 else
6393 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006394 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006395}
6396
Chris Wilsonea5b2132010-08-04 13:50:23 +01006397void intel_encoder_destroy(struct drm_encoder *encoder)
6398{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006399 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006400
Chris Wilsonea5b2132010-08-04 13:50:23 +01006401 drm_encoder_cleanup(encoder);
6402 kfree(intel_encoder);
6403}
6404
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006405/* Cross check the actual hw state with our own modeset state tracking (and it's
6406 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006407static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006408{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006409 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006410
6411 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6412 connector->base.base.id,
6413 connector->base.name);
6414
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006415 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006416 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006417 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006418
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006419 I915_STATE_WARN(!crtc,
6420 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006421
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006422 if (!crtc)
6423 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006424
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006425 I915_STATE_WARN(!crtc->state->active,
6426 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006427
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006428 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006429 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006430
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006431 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006432 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006433
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006434 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006435 "attached encoder crtc differs from connector crtc\n");
6436 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006437 I915_STATE_WARN(crtc && crtc->state->active,
6438 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006439 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006440 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006441 }
6442}
6443
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006444int intel_connector_init(struct intel_connector *connector)
6445{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006446 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006447
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006448 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006449 return -ENOMEM;
6450
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006451 return 0;
6452}
6453
6454struct intel_connector *intel_connector_alloc(void)
6455{
6456 struct intel_connector *connector;
6457
6458 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6459 if (!connector)
6460 return NULL;
6461
6462 if (intel_connector_init(connector) < 0) {
6463 kfree(connector);
6464 return NULL;
6465 }
6466
6467 return connector;
6468}
6469
Daniel Vetterf0947c32012-07-02 13:10:34 +02006470/* Simple connector->get_hw_state implementation for encoders that support only
6471 * one connector and no cloning and hence the encoder state determines the state
6472 * of the connector. */
6473bool intel_connector_get_hw_state(struct intel_connector *connector)
6474{
Daniel Vetter24929352012-07-02 20:28:59 +02006475 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006476 struct intel_encoder *encoder = connector->encoder;
6477
6478 return encoder->get_hw_state(encoder, &pipe);
6479}
6480
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006481static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006482{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6484 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006485
6486 return 0;
6487}
6488
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006489static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006490 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 struct drm_atomic_state *state = pipe_config->base.state;
6493 struct intel_crtc *other_crtc;
6494 struct intel_crtc_state *other_crtc_state;
6495
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006496 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6497 pipe_name(pipe), pipe_config->fdi_lanes);
6498 if (pipe_config->fdi_lanes > 4) {
6499 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6500 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006501 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006502 }
6503
Paulo Zanonibafb6552013-11-02 21:07:44 -07006504 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006505 if (pipe_config->fdi_lanes > 2) {
6506 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6507 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006508 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006511 }
6512 }
6513
6514 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006515 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006516
6517 /* Ivybridge 3 pipe is really complicated */
6518 switch (pipe) {
6519 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006520 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006521 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006522 if (pipe_config->fdi_lanes <= 2)
6523 return 0;
6524
6525 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6526 other_crtc_state =
6527 intel_atomic_get_crtc_state(state, other_crtc);
6528 if (IS_ERR(other_crtc_state))
6529 return PTR_ERR(other_crtc_state);
6530
6531 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006532 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6533 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006535 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006536 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006538 if (pipe_config->fdi_lanes > 2) {
6539 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6540 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006541 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006542 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543
6544 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6545 other_crtc_state =
6546 intel_atomic_get_crtc_state(state, other_crtc);
6547 if (IS_ERR(other_crtc_state))
6548 return PTR_ERR(other_crtc_state);
6549
6550 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006551 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006552 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006553 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006554 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006555 default:
6556 BUG();
6557 }
6558}
6559
Daniel Vettere29c22c2013-02-21 00:00:16 +01006560#define RETRY 1
6561static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006562 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006563{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006564 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006565 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006566 int lane, link_bw, fdi_dotclock, ret;
6567 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006568
Daniel Vettere29c22c2013-02-21 00:00:16 +01006569retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006570 /* FDI is a binary signal running at ~2.7GHz, encoding
6571 * each output octet as 10 bits. The actual frequency
6572 * is stored as a divider into a 100MHz clock, and the
6573 * mode pixel clock is stored in units of 1KHz.
6574 * Hence the bw of each lane in terms of the mode signal
6575 * is:
6576 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006577 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006578
Damien Lespiau241bfc32013-09-25 16:45:37 +01006579 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006580
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006581 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006582 pipe_config->pipe_bpp);
6583
6584 pipe_config->fdi_lanes = lane;
6585
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006586 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006587 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006588
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006589 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006590 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006591 pipe_config->pipe_bpp -= 2*3;
6592 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6593 pipe_config->pipe_bpp);
6594 needs_recompute = true;
6595 pipe_config->bw_constrained = true;
6596
6597 goto retry;
6598 }
6599
6600 if (needs_recompute)
6601 return RETRY;
6602
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006603 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006604}
6605
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006606static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6607 struct intel_crtc_state *pipe_config)
6608{
6609 if (pipe_config->pipe_bpp > 24)
6610 return false;
6611
6612 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006613 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006614 return true;
6615
6616 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006617 * We compare against max which means we must take
6618 * the increased cdclk requirement into account when
6619 * calculating the new cdclk.
6620 *
6621 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006622 */
6623 return ilk_pipe_pixel_rate(pipe_config) <=
6624 dev_priv->max_cdclk_freq * 95 / 100;
6625}
6626
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006627static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006628 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006629{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006630 struct drm_device *dev = crtc->base.dev;
6631 struct drm_i915_private *dev_priv = dev->dev_private;
6632
Jani Nikulad330a952014-01-21 11:24:25 +02006633 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006634 hsw_crtc_supports_ips(crtc) &&
6635 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006636}
6637
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006638static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6639{
6640 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6641
6642 /* GDG double wide on either pipe, otherwise pipe A only */
6643 return INTEL_INFO(dev_priv)->gen < 4 &&
6644 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6645}
6646
Daniel Vettera43f6e02013-06-07 23:10:32 +02006647static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006648 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006649{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006650 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006651 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006652 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006653 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006654
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006655 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006656 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006657
6658 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006659 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006660 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006661 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006662 if (intel_crtc_supports_double_wide(crtc) &&
6663 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006664 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006665 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006666 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006667 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006668
Ville Syrjäläf3261152016-05-24 21:34:18 +03006669 if (adjusted_mode->crtc_clock > clock_limit) {
6670 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6671 adjusted_mode->crtc_clock, clock_limit,
6672 yesno(pipe_config->double_wide));
6673 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006674 }
Chris Wilson89749352010-09-12 18:25:19 +01006675
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006676 /*
6677 * Pipe horizontal size must be even in:
6678 * - DVO ganged mode
6679 * - LVDS dual channel mode
6680 * - Double wide pipe
6681 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006682 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006683 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6684 pipe_config->pipe_src_w &= ~1;
6685
Damien Lespiau8693a822013-05-03 18:48:11 +01006686 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6687 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006688 */
6689 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006690 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006691 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006692
Damien Lespiauf5adf942013-06-24 18:29:34 +01006693 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006694 hsw_compute_ips_config(crtc, pipe_config);
6695
Daniel Vetter877d48d2013-04-19 11:24:43 +02006696 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006697 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006698
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006699 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006700}
6701
Ville Syrjälä1652d192015-03-31 14:12:01 +03006702static int skylake_get_display_clock_speed(struct drm_device *dev)
6703{
6704 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03006705 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006706
Ville Syrjäläea617912016-05-13 23:41:24 +03006707 skl_dpll0_update(dev_priv);
6708
Ville Syrjälä63911d72016-05-13 23:41:32 +03006709 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006710 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006711
Ville Syrjäläea617912016-05-13 23:41:24 +03006712 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006713
Ville Syrjälä63911d72016-05-13 23:41:32 +03006714 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006715 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6716 case CDCLK_FREQ_450_432:
6717 return 432000;
6718 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006719 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03006720 case CDCLK_FREQ_540:
6721 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006722 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006723 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006724 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006725 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006726 }
6727 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006728 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6729 case CDCLK_FREQ_450_432:
6730 return 450000;
6731 case CDCLK_FREQ_337_308:
6732 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03006733 case CDCLK_FREQ_540:
6734 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006735 case CDCLK_FREQ_675_617:
6736 return 675000;
6737 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006738 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006739 }
6740 }
6741
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006742 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006743}
6744
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006745static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
6746{
6747 u32 val;
6748
6749 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03006750 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006751
6752 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03006753 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006754 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006755
Imre Deak1c3f7702016-05-24 15:38:32 +03006756 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
6757 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006758
6759 val = I915_READ(BXT_DE_PLL_CTL);
6760 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
6761 dev_priv->cdclk_pll.ref;
6762}
6763
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006764static int broxton_get_display_clock_speed(struct drm_device *dev)
6765{
6766 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03006767 u32 divider;
6768 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006769
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006770 bxt_de_pll_update(dev_priv);
6771
Ville Syrjäläf5986242016-05-13 23:41:37 +03006772 vco = dev_priv->cdclk_pll.vco;
6773 if (vco == 0)
6774 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006775
Ville Syrjäläf5986242016-05-13 23:41:37 +03006776 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006777
Ville Syrjäläf5986242016-05-13 23:41:37 +03006778 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006779 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006780 div = 2;
6781 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006782 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006783 div = 3;
6784 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006785 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006786 div = 4;
6787 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006788 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006789 div = 8;
6790 break;
6791 default:
6792 MISSING_CASE(divider);
6793 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006794 }
6795
Ville Syrjäläf5986242016-05-13 23:41:37 +03006796 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006797}
6798
Ville Syrjälä1652d192015-03-31 14:12:01 +03006799static int broadwell_get_display_clock_speed(struct drm_device *dev)
6800{
6801 struct drm_i915_private *dev_priv = dev->dev_private;
6802 uint32_t lcpll = I915_READ(LCPLL_CTL);
6803 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6804
6805 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6806 return 800000;
6807 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6808 return 450000;
6809 else if (freq == LCPLL_CLK_FREQ_450)
6810 return 450000;
6811 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6812 return 540000;
6813 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6814 return 337500;
6815 else
6816 return 675000;
6817}
6818
6819static int haswell_get_display_clock_speed(struct drm_device *dev)
6820{
6821 struct drm_i915_private *dev_priv = dev->dev_private;
6822 uint32_t lcpll = I915_READ(LCPLL_CTL);
6823 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6824
6825 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6826 return 800000;
6827 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6828 return 450000;
6829 else if (freq == LCPLL_CLK_FREQ_450)
6830 return 450000;
6831 else if (IS_HSW_ULT(dev))
6832 return 337500;
6833 else
6834 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006835}
6836
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006837static int valleyview_get_display_clock_speed(struct drm_device *dev)
6838{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006839 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6840 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006841}
6842
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006843static int ilk_get_display_clock_speed(struct drm_device *dev)
6844{
6845 return 450000;
6846}
6847
Jesse Barnese70236a2009-09-21 10:42:27 -07006848static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006849{
Jesse Barnese70236a2009-09-21 10:42:27 -07006850 return 400000;
6851}
Jesse Barnes79e53942008-11-07 14:24:08 -08006852
Jesse Barnese70236a2009-09-21 10:42:27 -07006853static int i915_get_display_clock_speed(struct drm_device *dev)
6854{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006855 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006856}
Jesse Barnes79e53942008-11-07 14:24:08 -08006857
Jesse Barnese70236a2009-09-21 10:42:27 -07006858static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6859{
6860 return 200000;
6861}
Jesse Barnes79e53942008-11-07 14:24:08 -08006862
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006863static int pnv_get_display_clock_speed(struct drm_device *dev)
6864{
6865 u16 gcfgc = 0;
6866
6867 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6868
6869 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6870 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006871 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006872 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006873 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006874 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006875 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006876 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6877 return 200000;
6878 default:
6879 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6880 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006881 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006882 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006883 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006884 }
6885}
6886
Jesse Barnese70236a2009-09-21 10:42:27 -07006887static int i915gm_get_display_clock_speed(struct drm_device *dev)
6888{
6889 u16 gcfgc = 0;
6890
6891 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6892
6893 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006894 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006895 else {
6896 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6897 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006898 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006899 default:
6900 case GC_DISPLAY_CLOCK_190_200_MHZ:
6901 return 190000;
6902 }
6903 }
6904}
Jesse Barnes79e53942008-11-07 14:24:08 -08006905
Jesse Barnese70236a2009-09-21 10:42:27 -07006906static int i865_get_display_clock_speed(struct drm_device *dev)
6907{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006908 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006909}
6910
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006911static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006912{
6913 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006914
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006915 /*
6916 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6917 * encoding is different :(
6918 * FIXME is this the right way to detect 852GM/852GMV?
6919 */
6920 if (dev->pdev->revision == 0x1)
6921 return 133333;
6922
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006923 pci_bus_read_config_word(dev->pdev->bus,
6924 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6925
Jesse Barnese70236a2009-09-21 10:42:27 -07006926 /* Assume that the hardware is in the high speed state. This
6927 * should be the default.
6928 */
6929 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6930 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006931 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006932 case GC_CLOCK_100_200:
6933 return 200000;
6934 case GC_CLOCK_166_250:
6935 return 250000;
6936 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006937 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006938 case GC_CLOCK_133_266:
6939 case GC_CLOCK_133_266_2:
6940 case GC_CLOCK_166_266:
6941 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006942 }
6943
6944 /* Shouldn't happen */
6945 return 0;
6946}
6947
6948static int i830_get_display_clock_speed(struct drm_device *dev)
6949{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006950 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006951}
6952
Ville Syrjälä34edce22015-05-22 11:22:33 +03006953static unsigned int intel_hpll_vco(struct drm_device *dev)
6954{
6955 struct drm_i915_private *dev_priv = dev->dev_private;
6956 static const unsigned int blb_vco[8] = {
6957 [0] = 3200000,
6958 [1] = 4000000,
6959 [2] = 5333333,
6960 [3] = 4800000,
6961 [4] = 6400000,
6962 };
6963 static const unsigned int pnv_vco[8] = {
6964 [0] = 3200000,
6965 [1] = 4000000,
6966 [2] = 5333333,
6967 [3] = 4800000,
6968 [4] = 2666667,
6969 };
6970 static const unsigned int cl_vco[8] = {
6971 [0] = 3200000,
6972 [1] = 4000000,
6973 [2] = 5333333,
6974 [3] = 6400000,
6975 [4] = 3333333,
6976 [5] = 3566667,
6977 [6] = 4266667,
6978 };
6979 static const unsigned int elk_vco[8] = {
6980 [0] = 3200000,
6981 [1] = 4000000,
6982 [2] = 5333333,
6983 [3] = 4800000,
6984 };
6985 static const unsigned int ctg_vco[8] = {
6986 [0] = 3200000,
6987 [1] = 4000000,
6988 [2] = 5333333,
6989 [3] = 6400000,
6990 [4] = 2666667,
6991 [5] = 4266667,
6992 };
6993 const unsigned int *vco_table;
6994 unsigned int vco;
6995 uint8_t tmp = 0;
6996
6997 /* FIXME other chipsets? */
6998 if (IS_GM45(dev))
6999 vco_table = ctg_vco;
7000 else if (IS_G4X(dev))
7001 vco_table = elk_vco;
7002 else if (IS_CRESTLINE(dev))
7003 vco_table = cl_vco;
7004 else if (IS_PINEVIEW(dev))
7005 vco_table = pnv_vco;
7006 else if (IS_G33(dev))
7007 vco_table = blb_vco;
7008 else
7009 return 0;
7010
7011 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7012
7013 vco = vco_table[tmp & 0x7];
7014 if (vco == 0)
7015 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7016 else
7017 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7018
7019 return vco;
7020}
7021
7022static int gm45_get_display_clock_speed(struct drm_device *dev)
7023{
7024 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7025 uint16_t tmp = 0;
7026
7027 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7028
7029 cdclk_sel = (tmp >> 12) & 0x1;
7030
7031 switch (vco) {
7032 case 2666667:
7033 case 4000000:
7034 case 5333333:
7035 return cdclk_sel ? 333333 : 222222;
7036 case 3200000:
7037 return cdclk_sel ? 320000 : 228571;
7038 default:
7039 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7040 return 222222;
7041 }
7042}
7043
7044static int i965gm_get_display_clock_speed(struct drm_device *dev)
7045{
7046 static const uint8_t div_3200[] = { 16, 10, 8 };
7047 static const uint8_t div_4000[] = { 20, 12, 10 };
7048 static const uint8_t div_5333[] = { 24, 16, 14 };
7049 const uint8_t *div_table;
7050 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7051 uint16_t tmp = 0;
7052
7053 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7054
7055 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7056
7057 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7058 goto fail;
7059
7060 switch (vco) {
7061 case 3200000:
7062 div_table = div_3200;
7063 break;
7064 case 4000000:
7065 div_table = div_4000;
7066 break;
7067 case 5333333:
7068 div_table = div_5333;
7069 break;
7070 default:
7071 goto fail;
7072 }
7073
7074 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7075
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007076fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007077 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7078 return 200000;
7079}
7080
7081static int g33_get_display_clock_speed(struct drm_device *dev)
7082{
7083 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7084 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7085 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7086 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7087 const uint8_t *div_table;
7088 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7089 uint16_t tmp = 0;
7090
7091 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7092
7093 cdclk_sel = (tmp >> 4) & 0x7;
7094
7095 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7096 goto fail;
7097
7098 switch (vco) {
7099 case 3200000:
7100 div_table = div_3200;
7101 break;
7102 case 4000000:
7103 div_table = div_4000;
7104 break;
7105 case 4800000:
7106 div_table = div_4800;
7107 break;
7108 case 5333333:
7109 div_table = div_5333;
7110 break;
7111 default:
7112 goto fail;
7113 }
7114
7115 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7116
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007117fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007118 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7119 return 190476;
7120}
7121
Zhenyu Wang2c072452009-06-05 15:38:42 +08007122static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007123intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007124{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007125 while (*num > DATA_LINK_M_N_MASK ||
7126 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007127 *num >>= 1;
7128 *den >>= 1;
7129 }
7130}
7131
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007132static void compute_m_n(unsigned int m, unsigned int n,
7133 uint32_t *ret_m, uint32_t *ret_n)
7134{
7135 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7136 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7137 intel_reduce_m_n_ratio(ret_m, ret_n);
7138}
7139
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007140void
7141intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7142 int pixel_clock, int link_clock,
7143 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007144{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007145 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007146
7147 compute_m_n(bits_per_pixel * pixel_clock,
7148 link_clock * nlanes * 8,
7149 &m_n->gmch_m, &m_n->gmch_n);
7150
7151 compute_m_n(pixel_clock, link_clock,
7152 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007153}
7154
Chris Wilsona7615032011-01-12 17:04:08 +00007155static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7156{
Jani Nikulad330a952014-01-21 11:24:25 +02007157 if (i915.panel_use_ssc >= 0)
7158 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007159 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007160 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007161}
7162
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007163static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007164{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007165 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007166}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007167
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007168static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7169{
7170 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007171}
7172
Daniel Vetterf47709a2013-03-28 10:42:02 +01007173static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007174 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007175 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007176{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007177 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007178 u32 fp, fp2 = 0;
7179
7180 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007181 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007182 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007183 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007184 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007185 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007186 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007187 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007188 }
7189
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007190 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007191
Daniel Vetterf47709a2013-03-28 10:42:02 +01007192 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007193 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007194 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007195 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007196 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007197 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007198 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007199 }
7200}
7201
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007202static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7203 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007204{
7205 u32 reg_val;
7206
7207 /*
7208 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7209 * and set it to a reasonable value instead.
7210 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007211 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007212 reg_val &= 0xffffff00;
7213 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007214 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007215
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007216 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007217 reg_val &= 0x8cffffff;
7218 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007219 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007220
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007221 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007222 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007224
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007225 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007226 reg_val &= 0x00ffffff;
7227 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007228 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007229}
7230
Daniel Vetterb5518422013-05-03 11:49:48 +02007231static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7232 struct intel_link_m_n *m_n)
7233{
7234 struct drm_device *dev = crtc->base.dev;
7235 struct drm_i915_private *dev_priv = dev->dev_private;
7236 int pipe = crtc->pipe;
7237
Daniel Vettere3b95f12013-05-03 11:49:49 +02007238 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7239 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7240 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7241 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007242}
7243
7244static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007245 struct intel_link_m_n *m_n,
7246 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007247{
7248 struct drm_device *dev = crtc->base.dev;
7249 struct drm_i915_private *dev_priv = dev->dev_private;
7250 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007251 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007252
7253 if (INTEL_INFO(dev)->gen >= 5) {
7254 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7255 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7256 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7257 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007258 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7259 * for gen < 8) and if DRRS is supported (to make sure the
7260 * registers are not unnecessarily accessed).
7261 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307262 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007263 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007264 I915_WRITE(PIPE_DATA_M2(transcoder),
7265 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7266 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7267 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7268 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7269 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007270 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007271 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7272 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7273 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7274 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007275 }
7276}
7277
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307278void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007279{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307280 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7281
7282 if (m_n == M1_N1) {
7283 dp_m_n = &crtc->config->dp_m_n;
7284 dp_m2_n2 = &crtc->config->dp_m2_n2;
7285 } else if (m_n == M2_N2) {
7286
7287 /*
7288 * M2_N2 registers are not supported. Hence m2_n2 divider value
7289 * needs to be programmed into M1_N1.
7290 */
7291 dp_m_n = &crtc->config->dp_m2_n2;
7292 } else {
7293 DRM_ERROR("Unsupported divider value\n");
7294 return;
7295 }
7296
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007297 if (crtc->config->has_pch_encoder)
7298 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007299 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307300 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007301}
7302
Daniel Vetter251ac862015-06-18 10:30:24 +02007303static void vlv_compute_dpll(struct intel_crtc *crtc,
7304 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007305{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007306 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007307 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007308 if (crtc->pipe != PIPE_A)
7309 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007310
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007311 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007312 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007313 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7314 DPLL_EXT_BUFFER_ENABLE_VLV;
7315
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007316 pipe_config->dpll_hw_state.dpll_md =
7317 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7318}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007319
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007320static void chv_compute_dpll(struct intel_crtc *crtc,
7321 struct intel_crtc_state *pipe_config)
7322{
7323 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007324 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007325 if (crtc->pipe != PIPE_A)
7326 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7327
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007328 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007329 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007330 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7331
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007332 pipe_config->dpll_hw_state.dpll_md =
7333 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007334}
7335
Ville Syrjäläd288f652014-10-28 13:20:22 +02007336static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007337 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007338{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007339 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007340 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007341 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007342 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007343 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007344 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007345
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007346 /* Enable Refclk */
7347 I915_WRITE(DPLL(pipe),
7348 pipe_config->dpll_hw_state.dpll &
7349 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7350
7351 /* No need to actually set up the DPLL with DSI */
7352 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7353 return;
7354
Ville Syrjäläa5805162015-05-26 20:42:30 +03007355 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007356
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 bestn = pipe_config->dpll.n;
7358 bestm1 = pipe_config->dpll.m1;
7359 bestm2 = pipe_config->dpll.m2;
7360 bestp1 = pipe_config->dpll.p1;
7361 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007362
Jesse Barnes89b667f2013-04-18 14:51:36 -07007363 /* See eDP HDMI DPIO driver vbios notes doc */
7364
7365 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007366 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007367 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007368
7369 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007370 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007371
7372 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007373 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007374 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007375 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007376
7377 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007378 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007379
7380 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007381 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7382 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7383 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007384 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007385
7386 /*
7387 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7388 * but we don't support that).
7389 * Note: don't use the DAC post divider as it seems unstable.
7390 */
7391 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007393
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007394 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007395 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007396
Jesse Barnes89b667f2013-04-18 14:51:36 -07007397 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007398 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007399 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7400 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007401 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007402 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007403 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007404 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007405 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007406
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007407 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007408 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007409 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007411 0x0df40000);
7412 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007413 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007414 0x0df70000);
7415 } else { /* HDMI or VGA */
7416 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007417 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007418 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419 0x0df70000);
7420 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007421 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007422 0x0df40000);
7423 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007424
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007425 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007426 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7428 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007429 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007430 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007431
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007433 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007434}
7435
Ville Syrjäläd288f652014-10-28 13:20:22 +02007436static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007437 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007438{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007439 struct drm_device *dev = crtc->base.dev;
7440 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007441 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007442 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307443 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007444 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307445 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307446 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007447
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007448 /* Enable Refclk and SSC */
7449 I915_WRITE(DPLL(pipe),
7450 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7451
7452 /* No need to actually set up the DPLL with DSI */
7453 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7454 return;
7455
Ville Syrjäläd288f652014-10-28 13:20:22 +02007456 bestn = pipe_config->dpll.n;
7457 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7458 bestm1 = pipe_config->dpll.m1;
7459 bestm2 = pipe_config->dpll.m2 >> 22;
7460 bestp1 = pipe_config->dpll.p1;
7461 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307462 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307463 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307464 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007465
Ville Syrjäläa5805162015-05-26 20:42:30 +03007466 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007467
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007468 /* p1 and p2 divider */
7469 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7470 5 << DPIO_CHV_S1_DIV_SHIFT |
7471 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7472 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7473 1 << DPIO_CHV_K_DIV_SHIFT);
7474
7475 /* Feedback post-divider - m2 */
7476 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7477
7478 /* Feedback refclk divider - n and m1 */
7479 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7480 DPIO_CHV_M1_DIV_BY_2 |
7481 1 << DPIO_CHV_N_DIV_SHIFT);
7482
7483 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007484 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007485
7486 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307487 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7488 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7489 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7490 if (bestm2_frac)
7491 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7492 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007493
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307494 /* Program digital lock detect threshold */
7495 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7496 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7497 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7498 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7499 if (!bestm2_frac)
7500 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7501 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7502
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007503 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307504 if (vco == 5400000) {
7505 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7506 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7507 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7508 tribuf_calcntr = 0x9;
7509 } else if (vco <= 6200000) {
7510 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7511 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7512 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7513 tribuf_calcntr = 0x9;
7514 } else if (vco <= 6480000) {
7515 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7516 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7517 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7518 tribuf_calcntr = 0x8;
7519 } else {
7520 /* Not supported. Apply the same limits as in the max case */
7521 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7522 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7523 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7524 tribuf_calcntr = 0;
7525 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007526 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7527
Ville Syrjälä968040b2015-03-11 22:52:08 +02007528 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307529 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7530 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7531 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7532
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007533 /* AFC Recal */
7534 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7535 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7536 DPIO_AFC_RECAL);
7537
Ville Syrjäläa5805162015-05-26 20:42:30 +03007538 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007539}
7540
Ville Syrjäläd288f652014-10-28 13:20:22 +02007541/**
7542 * vlv_force_pll_on - forcibly enable just the PLL
7543 * @dev_priv: i915 private structure
7544 * @pipe: pipe PLL to enable
7545 * @dpll: PLL configuration
7546 *
7547 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7548 * in cases where we need the PLL enabled even when @pipe is not going to
7549 * be enabled.
7550 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007551int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7552 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007553{
7554 struct intel_crtc *crtc =
7555 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007556 struct intel_crtc_state *pipe_config;
7557
7558 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7559 if (!pipe_config)
7560 return -ENOMEM;
7561
7562 pipe_config->base.crtc = &crtc->base;
7563 pipe_config->pixel_multiplier = 1;
7564 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007565
7566 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007567 chv_compute_dpll(crtc, pipe_config);
7568 chv_prepare_pll(crtc, pipe_config);
7569 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007570 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007571 vlv_compute_dpll(crtc, pipe_config);
7572 vlv_prepare_pll(crtc, pipe_config);
7573 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007574 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007575
7576 kfree(pipe_config);
7577
7578 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007579}
7580
7581/**
7582 * vlv_force_pll_off - forcibly disable just the PLL
7583 * @dev_priv: i915 private structure
7584 * @pipe: pipe PLL to disable
7585 *
7586 * Disable the PLL for @pipe. To be used in cases where we need
7587 * the PLL enabled even when @pipe is not going to be enabled.
7588 */
7589void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7590{
7591 if (IS_CHERRYVIEW(dev))
7592 chv_disable_pll(to_i915(dev), pipe);
7593 else
7594 vlv_disable_pll(to_i915(dev), pipe);
7595}
7596
Daniel Vetter251ac862015-06-18 10:30:24 +02007597static void i9xx_compute_dpll(struct intel_crtc *crtc,
7598 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007599 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007600{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007601 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007602 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007603 u32 dpll;
7604 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007605 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007607 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307608
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007609 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7610 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007611
7612 dpll = DPLL_VGA_MODE_DIS;
7613
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007614 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007615 dpll |= DPLLB_MODE_LVDS;
7616 else
7617 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007618
Daniel Vetteref1b4602013-06-01 17:17:04 +02007619 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007620 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007621 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007622 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007623
7624 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007625 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007626
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007627 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007628 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007629
7630 /* compute bitmask from p1 value */
7631 if (IS_PINEVIEW(dev))
7632 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7633 else {
7634 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7635 if (IS_G4X(dev) && reduced_clock)
7636 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7637 }
7638 switch (clock->p2) {
7639 case 5:
7640 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7641 break;
7642 case 7:
7643 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7644 break;
7645 case 10:
7646 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7647 break;
7648 case 14:
7649 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7650 break;
7651 }
7652 if (INTEL_INFO(dev)->gen >= 4)
7653 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7654
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007655 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007656 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007657 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007658 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007659 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7660 else
7661 dpll |= PLL_REF_INPUT_DREFCLK;
7662
7663 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007664 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007665
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007666 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007667 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007668 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007669 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007670 }
7671}
7672
Daniel Vetter251ac862015-06-18 10:30:24 +02007673static void i8xx_compute_dpll(struct intel_crtc *crtc,
7674 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007675 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007676{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007677 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007678 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007680 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007681
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007682 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307683
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007684 dpll = DPLL_VGA_MODE_DIS;
7685
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007686 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007687 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7688 } else {
7689 if (clock->p1 == 2)
7690 dpll |= PLL_P1_DIVIDE_BY_TWO;
7691 else
7692 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7693 if (clock->p2 == 4)
7694 dpll |= PLL_P2_DIVIDE_BY_4;
7695 }
7696
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007697 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007698 dpll |= DPLL_DVO_2X_MODE;
7699
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007700 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007701 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007702 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7703 else
7704 dpll |= PLL_REF_INPUT_DREFCLK;
7705
7706 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007707 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007708}
7709
Daniel Vetter8a654f32013-06-01 17:16:22 +02007710static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007711{
7712 struct drm_device *dev = intel_crtc->base.dev;
7713 struct drm_i915_private *dev_priv = dev->dev_private;
7714 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007715 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007716 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007717 uint32_t crtc_vtotal, crtc_vblank_end;
7718 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007719
7720 /* We need to be careful not to changed the adjusted mode, for otherwise
7721 * the hw state checker will get angry at the mismatch. */
7722 crtc_vtotal = adjusted_mode->crtc_vtotal;
7723 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007724
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007725 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007726 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007727 crtc_vtotal -= 1;
7728 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007729
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007730 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007731 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7732 else
7733 vsyncshift = adjusted_mode->crtc_hsync_start -
7734 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007735 if (vsyncshift < 0)
7736 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007737 }
7738
7739 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007740 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007741
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007742 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007743 (adjusted_mode->crtc_hdisplay - 1) |
7744 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007745 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007746 (adjusted_mode->crtc_hblank_start - 1) |
7747 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007748 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007749 (adjusted_mode->crtc_hsync_start - 1) |
7750 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7751
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007752 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007753 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007754 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007755 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007756 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007757 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007758 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007759 (adjusted_mode->crtc_vsync_start - 1) |
7760 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7761
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007762 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7763 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7764 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7765 * bits. */
7766 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7767 (pipe == PIPE_B || pipe == PIPE_C))
7768 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7769
Jani Nikulabc58be62016-03-18 17:05:39 +02007770}
7771
7772static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7773{
7774 struct drm_device *dev = intel_crtc->base.dev;
7775 struct drm_i915_private *dev_priv = dev->dev_private;
7776 enum pipe pipe = intel_crtc->pipe;
7777
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007778 /* pipesrc controls the size that is scaled from, which should
7779 * always be the user's requested size.
7780 */
7781 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007782 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7783 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007784}
7785
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007786static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007787 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007788{
7789 struct drm_device *dev = crtc->base.dev;
7790 struct drm_i915_private *dev_priv = dev->dev_private;
7791 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7792 uint32_t tmp;
7793
7794 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007795 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7796 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007797 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007798 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7799 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007800 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007801 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7802 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007803
7804 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007805 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7806 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007807 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007808 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7809 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007810 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007811 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7812 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007813
7814 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007815 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7816 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7817 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007818 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007819}
7820
7821static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7822 struct intel_crtc_state *pipe_config)
7823{
7824 struct drm_device *dev = crtc->base.dev;
7825 struct drm_i915_private *dev_priv = dev->dev_private;
7826 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007827
7828 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007829 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7830 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7831
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007832 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7833 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007834}
7835
Daniel Vetterf6a83282014-02-11 15:28:57 -08007836void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007837 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007838{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007839 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7840 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7841 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7842 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007843
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007844 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7845 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7846 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7847 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007848
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007849 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007850 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007851
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007852 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7853 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007854
7855 mode->hsync = drm_mode_hsync(mode);
7856 mode->vrefresh = drm_mode_vrefresh(mode);
7857 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007858}
7859
Daniel Vetter84b046f2013-02-19 18:48:54 +01007860static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7861{
7862 struct drm_device *dev = intel_crtc->base.dev;
7863 struct drm_i915_private *dev_priv = dev->dev_private;
7864 uint32_t pipeconf;
7865
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007866 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007867
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007868 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7869 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7870 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007871
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007872 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007873 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007874
Daniel Vetterff9ce462013-04-24 14:57:17 +02007875 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007876 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007877 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007878 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007879 pipeconf |= PIPECONF_DITHER_EN |
7880 PIPECONF_DITHER_TYPE_SP;
7881
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007882 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007883 case 18:
7884 pipeconf |= PIPECONF_6BPC;
7885 break;
7886 case 24:
7887 pipeconf |= PIPECONF_8BPC;
7888 break;
7889 case 30:
7890 pipeconf |= PIPECONF_10BPC;
7891 break;
7892 default:
7893 /* Case prevented by intel_choose_pipe_bpp_dither. */
7894 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007895 }
7896 }
7897
7898 if (HAS_PIPE_CXSR(dev)) {
7899 if (intel_crtc->lowfreq_avail) {
7900 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7901 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7902 } else {
7903 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007904 }
7905 }
7906
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007907 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007908 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007910 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7911 else
7912 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7913 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007914 pipeconf |= PIPECONF_PROGRESSIVE;
7915
Wayne Boyer666a4532015-12-09 12:29:35 -08007916 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7917 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007918 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007919
Daniel Vetter84b046f2013-02-19 18:48:54 +01007920 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7921 POSTING_READ(PIPECONF(intel_crtc->pipe));
7922}
7923
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007924static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7925 struct intel_crtc_state *crtc_state)
7926{
7927 struct drm_device *dev = crtc->base.dev;
7928 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007929 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007930 int refclk = 48000;
7931
7932 memset(&crtc_state->dpll_hw_state, 0,
7933 sizeof(crtc_state->dpll_hw_state));
7934
7935 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7936 if (intel_panel_use_ssc(dev_priv)) {
7937 refclk = dev_priv->vbt.lvds_ssc_freq;
7938 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7939 }
7940
7941 limit = &intel_limits_i8xx_lvds;
7942 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7943 limit = &intel_limits_i8xx_dvo;
7944 } else {
7945 limit = &intel_limits_i8xx_dac;
7946 }
7947
7948 if (!crtc_state->clock_set &&
7949 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7950 refclk, NULL, &crtc_state->dpll)) {
7951 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7952 return -EINVAL;
7953 }
7954
7955 i8xx_compute_dpll(crtc, crtc_state, NULL);
7956
7957 return 0;
7958}
7959
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007960static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7961 struct intel_crtc_state *crtc_state)
7962{
7963 struct drm_device *dev = crtc->base.dev;
7964 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007965 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007966 int refclk = 96000;
7967
7968 memset(&crtc_state->dpll_hw_state, 0,
7969 sizeof(crtc_state->dpll_hw_state));
7970
7971 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7972 if (intel_panel_use_ssc(dev_priv)) {
7973 refclk = dev_priv->vbt.lvds_ssc_freq;
7974 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7975 }
7976
7977 if (intel_is_dual_link_lvds(dev))
7978 limit = &intel_limits_g4x_dual_channel_lvds;
7979 else
7980 limit = &intel_limits_g4x_single_channel_lvds;
7981 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7982 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7983 limit = &intel_limits_g4x_hdmi;
7984 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7985 limit = &intel_limits_g4x_sdvo;
7986 } else {
7987 /* The option is for other outputs */
7988 limit = &intel_limits_i9xx_sdvo;
7989 }
7990
7991 if (!crtc_state->clock_set &&
7992 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7993 refclk, NULL, &crtc_state->dpll)) {
7994 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7995 return -EINVAL;
7996 }
7997
7998 i9xx_compute_dpll(crtc, crtc_state, NULL);
7999
8000 return 0;
8001}
8002
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008003static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8004 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008005{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008006 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008007 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008008 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008009 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008010
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008011 memset(&crtc_state->dpll_hw_state, 0,
8012 sizeof(crtc_state->dpll_hw_state));
8013
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008014 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8015 if (intel_panel_use_ssc(dev_priv)) {
8016 refclk = dev_priv->vbt.lvds_ssc_freq;
8017 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8018 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008019
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008020 limit = &intel_limits_pineview_lvds;
8021 } else {
8022 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008023 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008024
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008025 if (!crtc_state->clock_set &&
8026 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8027 refclk, NULL, &crtc_state->dpll)) {
8028 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8029 return -EINVAL;
8030 }
8031
8032 i9xx_compute_dpll(crtc, crtc_state, NULL);
8033
8034 return 0;
8035}
8036
8037static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8038 struct intel_crtc_state *crtc_state)
8039{
8040 struct drm_device *dev = crtc->base.dev;
8041 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008042 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008043 int refclk = 96000;
8044
8045 memset(&crtc_state->dpll_hw_state, 0,
8046 sizeof(crtc_state->dpll_hw_state));
8047
8048 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8049 if (intel_panel_use_ssc(dev_priv)) {
8050 refclk = dev_priv->vbt.lvds_ssc_freq;
8051 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008052 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008053
8054 limit = &intel_limits_i9xx_lvds;
8055 } else {
8056 limit = &intel_limits_i9xx_sdvo;
8057 }
8058
8059 if (!crtc_state->clock_set &&
8060 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8061 refclk, NULL, &crtc_state->dpll)) {
8062 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8063 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008064 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008065
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008066 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008067
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008068 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008069}
8070
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008071static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8072 struct intel_crtc_state *crtc_state)
8073{
8074 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008075 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008076
8077 memset(&crtc_state->dpll_hw_state, 0,
8078 sizeof(crtc_state->dpll_hw_state));
8079
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008080 if (!crtc_state->clock_set &&
8081 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8082 refclk, NULL, &crtc_state->dpll)) {
8083 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8084 return -EINVAL;
8085 }
8086
8087 chv_compute_dpll(crtc, crtc_state);
8088
8089 return 0;
8090}
8091
8092static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8093 struct intel_crtc_state *crtc_state)
8094{
8095 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008096 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008097
8098 memset(&crtc_state->dpll_hw_state, 0,
8099 sizeof(crtc_state->dpll_hw_state));
8100
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008101 if (!crtc_state->clock_set &&
8102 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8103 refclk, NULL, &crtc_state->dpll)) {
8104 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8105 return -EINVAL;
8106 }
8107
8108 vlv_compute_dpll(crtc, crtc_state);
8109
8110 return 0;
8111}
8112
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008113static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008114 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008115{
8116 struct drm_device *dev = crtc->base.dev;
8117 struct drm_i915_private *dev_priv = dev->dev_private;
8118 uint32_t tmp;
8119
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008120 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8121 return;
8122
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008123 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008124 if (!(tmp & PFIT_ENABLE))
8125 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008126
Daniel Vetter06922822013-07-11 13:35:40 +02008127 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008128 if (INTEL_INFO(dev)->gen < 4) {
8129 if (crtc->pipe != PIPE_B)
8130 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008131 } else {
8132 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8133 return;
8134 }
8135
Daniel Vetter06922822013-07-11 13:35:40 +02008136 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008137 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008138}
8139
Jesse Barnesacbec812013-09-20 11:29:32 -07008140static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008141 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008142{
8143 struct drm_device *dev = crtc->base.dev;
8144 struct drm_i915_private *dev_priv = dev->dev_private;
8145 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008146 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008147 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008148 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008149
Ville Syrjäläb5219732016-03-15 16:40:01 +02008150 /* In case of DSI, DPLL will not be used */
8151 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308152 return;
8153
Ville Syrjäläa5805162015-05-26 20:42:30 +03008154 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008155 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008156 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008157
8158 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8159 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8160 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8161 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8162 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8163
Imre Deakdccbea32015-06-22 23:35:51 +03008164 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008165}
8166
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008167static void
8168i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8169 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008170{
8171 struct drm_device *dev = crtc->base.dev;
8172 struct drm_i915_private *dev_priv = dev->dev_private;
8173 u32 val, base, offset;
8174 int pipe = crtc->pipe, plane = crtc->plane;
8175 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008176 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008177 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008178 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008179
Damien Lespiau42a7b082015-02-05 19:35:13 +00008180 val = I915_READ(DSPCNTR(plane));
8181 if (!(val & DISPLAY_PLANE_ENABLE))
8182 return;
8183
Damien Lespiaud9806c92015-01-21 14:07:19 +00008184 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008185 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008186 DRM_DEBUG_KMS("failed to alloc fb\n");
8187 return;
8188 }
8189
Damien Lespiau1b842c82015-01-21 13:50:54 +00008190 fb = &intel_fb->base;
8191
Daniel Vetter18c52472015-02-10 17:16:09 +00008192 if (INTEL_INFO(dev)->gen >= 4) {
8193 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008194 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008195 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8196 }
8197 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008198
8199 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008200 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008201 fb->pixel_format = fourcc;
8202 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008203
8204 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008205 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008206 offset = I915_READ(DSPTILEOFF(plane));
8207 else
8208 offset = I915_READ(DSPLINOFF(plane));
8209 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8210 } else {
8211 base = I915_READ(DSPADDR(plane));
8212 }
8213 plane_config->base = base;
8214
8215 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008216 fb->width = ((val >> 16) & 0xfff) + 1;
8217 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008218
8219 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008220 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008221
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008222 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008223 fb->pixel_format,
8224 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008225
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008226 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008227
Damien Lespiau2844a922015-01-20 12:51:48 +00008228 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8229 pipe_name(pipe), plane, fb->width, fb->height,
8230 fb->bits_per_pixel, base, fb->pitches[0],
8231 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008232
Damien Lespiau2d140302015-02-05 17:22:18 +00008233 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008234}
8235
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008236static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008237 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008238{
8239 struct drm_device *dev = crtc->base.dev;
8240 struct drm_i915_private *dev_priv = dev->dev_private;
8241 int pipe = pipe_config->cpu_transcoder;
8242 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008243 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008244 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008245 int refclk = 100000;
8246
Ville Syrjäläb5219732016-03-15 16:40:01 +02008247 /* In case of DSI, DPLL will not be used */
8248 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8249 return;
8250
Ville Syrjäläa5805162015-05-26 20:42:30 +03008251 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008252 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8253 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8254 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8255 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008256 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008257 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008258
8259 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008260 clock.m2 = (pll_dw0 & 0xff) << 22;
8261 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8262 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008263 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8264 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8265 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8266
Imre Deakdccbea32015-06-22 23:35:51 +03008267 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008268}
8269
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008270static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008271 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008272{
8273 struct drm_device *dev = crtc->base.dev;
8274 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008275 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008276 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008277 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008278
Imre Deak17290502016-02-12 18:55:11 +02008279 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8280 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008281 return false;
8282
Daniel Vettere143a212013-07-04 12:01:15 +02008283 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008284 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008285
Imre Deak17290502016-02-12 18:55:11 +02008286 ret = false;
8287
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008288 tmp = I915_READ(PIPECONF(crtc->pipe));
8289 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008290 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008291
Wayne Boyer666a4532015-12-09 12:29:35 -08008292 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008293 switch (tmp & PIPECONF_BPC_MASK) {
8294 case PIPECONF_6BPC:
8295 pipe_config->pipe_bpp = 18;
8296 break;
8297 case PIPECONF_8BPC:
8298 pipe_config->pipe_bpp = 24;
8299 break;
8300 case PIPECONF_10BPC:
8301 pipe_config->pipe_bpp = 30;
8302 break;
8303 default:
8304 break;
8305 }
8306 }
8307
Wayne Boyer666a4532015-12-09 12:29:35 -08008308 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8309 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008310 pipe_config->limited_color_range = true;
8311
Ville Syrjälä282740f2013-09-04 18:30:03 +03008312 if (INTEL_INFO(dev)->gen < 4)
8313 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8314
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008315 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008316 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008317
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008318 i9xx_get_pfit_config(crtc, pipe_config);
8319
Daniel Vetter6c49f242013-06-06 12:45:25 +02008320 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008321 /* No way to read it out on pipes B and C */
8322 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8323 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8324 else
8325 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008326 pipe_config->pixel_multiplier =
8327 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8328 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008329 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008330 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8331 tmp = I915_READ(DPLL(crtc->pipe));
8332 pipe_config->pixel_multiplier =
8333 ((tmp & SDVO_MULTIPLIER_MASK)
8334 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8335 } else {
8336 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8337 * port and will be fixed up in the encoder->get_config
8338 * function. */
8339 pipe_config->pixel_multiplier = 1;
8340 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008341 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008342 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008343 /*
8344 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8345 * on 830. Filter it out here so that we don't
8346 * report errors due to that.
8347 */
8348 if (IS_I830(dev))
8349 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8350
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008351 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8352 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008353 } else {
8354 /* Mask out read-only status bits. */
8355 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8356 DPLL_PORTC_READY_MASK |
8357 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008358 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008359
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008360 if (IS_CHERRYVIEW(dev))
8361 chv_crtc_clock_get(crtc, pipe_config);
8362 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008363 vlv_crtc_clock_get(crtc, pipe_config);
8364 else
8365 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008366
Ville Syrjälä0f646142015-08-26 19:39:18 +03008367 /*
8368 * Normally the dotclock is filled in by the encoder .get_config()
8369 * but in case the pipe is enabled w/o any ports we need a sane
8370 * default.
8371 */
8372 pipe_config->base.adjusted_mode.crtc_clock =
8373 pipe_config->port_clock / pipe_config->pixel_multiplier;
8374
Imre Deak17290502016-02-12 18:55:11 +02008375 ret = true;
8376
8377out:
8378 intel_display_power_put(dev_priv, power_domain);
8379
8380 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008381}
8382
Paulo Zanonidde86e22012-12-01 12:04:25 -02008383static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008384{
8385 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008386 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008387 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008388 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008389 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008390 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008391 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008392 bool has_ck505 = false;
8393 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008394 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008395
8396 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008397 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008398 switch (encoder->type) {
8399 case INTEL_OUTPUT_LVDS:
8400 has_panel = true;
8401 has_lvds = true;
8402 break;
8403 case INTEL_OUTPUT_EDP:
8404 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008405 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008406 has_cpu_edp = true;
8407 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008408 default:
8409 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008410 }
8411 }
8412
Keith Packard99eb6a02011-09-26 14:29:12 -07008413 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008414 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008415 can_ssc = has_ck505;
8416 } else {
8417 has_ck505 = false;
8418 can_ssc = true;
8419 }
8420
Lyude1c1a24d2016-06-14 11:04:09 -04008421 /* Check if any DPLLs are using the SSC source */
8422 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8423 u32 temp = I915_READ(PCH_DPLL(i));
8424
8425 if (!(temp & DPLL_VCO_ENABLE))
8426 continue;
8427
8428 if ((temp & PLL_REF_INPUT_MASK) ==
8429 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8430 using_ssc_source = true;
8431 break;
8432 }
8433 }
8434
8435 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8436 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008437
8438 /* Ironlake: try to setup display ref clock before DPLL
8439 * enabling. This is only under driver's control after
8440 * PCH B stepping, previous chipset stepping should be
8441 * ignoring this setting.
8442 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008443 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008444
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008445 /* As we must carefully and slowly disable/enable each source in turn,
8446 * compute the final state we want first and check if we need to
8447 * make any changes at all.
8448 */
8449 final = val;
8450 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008451 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008452 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008453 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008454 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8455
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008456 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008457 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008458 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008459
Keith Packard199e5d72011-09-22 12:01:57 -07008460 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008461 final |= DREF_SSC_SOURCE_ENABLE;
8462
8463 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8464 final |= DREF_SSC1_ENABLE;
8465
8466 if (has_cpu_edp) {
8467 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8468 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8469 else
8470 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8471 } else
8472 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008473 } else if (using_ssc_source) {
8474 final |= DREF_SSC_SOURCE_ENABLE;
8475 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008476 }
8477
8478 if (final == val)
8479 return;
8480
8481 /* Always enable nonspread source */
8482 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8483
8484 if (has_ck505)
8485 val |= DREF_NONSPREAD_CK505_ENABLE;
8486 else
8487 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8488
8489 if (has_panel) {
8490 val &= ~DREF_SSC_SOURCE_MASK;
8491 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008492
Keith Packard199e5d72011-09-22 12:01:57 -07008493 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008494 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008495 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008496 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008497 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008498 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008499
8500 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008501 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008502 POSTING_READ(PCH_DREF_CONTROL);
8503 udelay(200);
8504
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008505 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008506
8507 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008508 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008509 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008510 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008511 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008512 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008513 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008514 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008515 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008516
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008517 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008518 POSTING_READ(PCH_DREF_CONTROL);
8519 udelay(200);
8520 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008521 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008522
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008523 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008524
8525 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008526 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008527
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008528 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008529 POSTING_READ(PCH_DREF_CONTROL);
8530 udelay(200);
8531
Lyude1c1a24d2016-06-14 11:04:09 -04008532 if (!using_ssc_source) {
8533 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008534
Lyude1c1a24d2016-06-14 11:04:09 -04008535 /* Turn off the SSC source */
8536 val &= ~DREF_SSC_SOURCE_MASK;
8537 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008538
Lyude1c1a24d2016-06-14 11:04:09 -04008539 /* Turn off SSC1 */
8540 val &= ~DREF_SSC1_ENABLE;
8541
8542 I915_WRITE(PCH_DREF_CONTROL, val);
8543 POSTING_READ(PCH_DREF_CONTROL);
8544 udelay(200);
8545 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008546 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008547
8548 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008549}
8550
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008551static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008552{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008553 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008554
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008555 tmp = I915_READ(SOUTH_CHICKEN2);
8556 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8557 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008558
Imre Deakcf3598c2016-06-28 13:37:31 +03008559 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8560 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008561 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008562
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008563 tmp = I915_READ(SOUTH_CHICKEN2);
8564 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8565 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008566
Imre Deakcf3598c2016-06-28 13:37:31 +03008567 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8568 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008569 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008570}
8571
8572/* WaMPhyProgramming:hsw */
8573static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8574{
8575 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008576
8577 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8578 tmp &= ~(0xFF << 24);
8579 tmp |= (0x12 << 24);
8580 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8581
Paulo Zanonidde86e22012-12-01 12:04:25 -02008582 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8583 tmp |= (1 << 11);
8584 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8585
8586 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8587 tmp |= (1 << 11);
8588 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8589
Paulo Zanonidde86e22012-12-01 12:04:25 -02008590 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8591 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8592 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8593
8594 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8595 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8596 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8597
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008598 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8599 tmp &= ~(7 << 13);
8600 tmp |= (5 << 13);
8601 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008602
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008603 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8604 tmp &= ~(7 << 13);
8605 tmp |= (5 << 13);
8606 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008607
8608 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8609 tmp &= ~0xFF;
8610 tmp |= 0x1C;
8611 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8612
8613 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8614 tmp &= ~0xFF;
8615 tmp |= 0x1C;
8616 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8617
8618 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8619 tmp &= ~(0xFF << 16);
8620 tmp |= (0x1C << 16);
8621 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8622
8623 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8624 tmp &= ~(0xFF << 16);
8625 tmp |= (0x1C << 16);
8626 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8627
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008628 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8629 tmp |= (1 << 27);
8630 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008631
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008632 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8633 tmp |= (1 << 27);
8634 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008635
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008636 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8637 tmp &= ~(0xF << 28);
8638 tmp |= (4 << 28);
8639 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008640
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008641 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8642 tmp &= ~(0xF << 28);
8643 tmp |= (4 << 28);
8644 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008645}
8646
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008647/* Implements 3 different sequences from BSpec chapter "Display iCLK
8648 * Programming" based on the parameters passed:
8649 * - Sequence to enable CLKOUT_DP
8650 * - Sequence to enable CLKOUT_DP without spread
8651 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8652 */
8653static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8654 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008655{
8656 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008657 uint32_t reg, tmp;
8658
8659 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8660 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008661 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008662 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008663
Ville Syrjäläa5805162015-05-26 20:42:30 +03008664 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008665
8666 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8667 tmp &= ~SBI_SSCCTL_DISABLE;
8668 tmp |= SBI_SSCCTL_PATHALT;
8669 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8670
8671 udelay(24);
8672
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008673 if (with_spread) {
8674 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8675 tmp &= ~SBI_SSCCTL_PATHALT;
8676 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008677
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008678 if (with_fdi) {
8679 lpt_reset_fdi_mphy(dev_priv);
8680 lpt_program_fdi_mphy(dev_priv);
8681 }
8682 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008683
Ville Syrjäläc2699522015-08-27 23:55:59 +03008684 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008685 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8686 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8687 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008688
Ville Syrjäläa5805162015-05-26 20:42:30 +03008689 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008690}
8691
Paulo Zanoni47701c32013-07-23 11:19:25 -03008692/* Sequence to disable CLKOUT_DP */
8693static void lpt_disable_clkout_dp(struct drm_device *dev)
8694{
8695 struct drm_i915_private *dev_priv = dev->dev_private;
8696 uint32_t reg, tmp;
8697
Ville Syrjäläa5805162015-05-26 20:42:30 +03008698 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008699
Ville Syrjäläc2699522015-08-27 23:55:59 +03008700 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008701 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8702 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8703 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8704
8705 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8706 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8707 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8708 tmp |= SBI_SSCCTL_PATHALT;
8709 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8710 udelay(32);
8711 }
8712 tmp |= SBI_SSCCTL_DISABLE;
8713 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8714 }
8715
Ville Syrjäläa5805162015-05-26 20:42:30 +03008716 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008717}
8718
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008719#define BEND_IDX(steps) ((50 + (steps)) / 5)
8720
8721static const uint16_t sscdivintphase[] = {
8722 [BEND_IDX( 50)] = 0x3B23,
8723 [BEND_IDX( 45)] = 0x3B23,
8724 [BEND_IDX( 40)] = 0x3C23,
8725 [BEND_IDX( 35)] = 0x3C23,
8726 [BEND_IDX( 30)] = 0x3D23,
8727 [BEND_IDX( 25)] = 0x3D23,
8728 [BEND_IDX( 20)] = 0x3E23,
8729 [BEND_IDX( 15)] = 0x3E23,
8730 [BEND_IDX( 10)] = 0x3F23,
8731 [BEND_IDX( 5)] = 0x3F23,
8732 [BEND_IDX( 0)] = 0x0025,
8733 [BEND_IDX( -5)] = 0x0025,
8734 [BEND_IDX(-10)] = 0x0125,
8735 [BEND_IDX(-15)] = 0x0125,
8736 [BEND_IDX(-20)] = 0x0225,
8737 [BEND_IDX(-25)] = 0x0225,
8738 [BEND_IDX(-30)] = 0x0325,
8739 [BEND_IDX(-35)] = 0x0325,
8740 [BEND_IDX(-40)] = 0x0425,
8741 [BEND_IDX(-45)] = 0x0425,
8742 [BEND_IDX(-50)] = 0x0525,
8743};
8744
8745/*
8746 * Bend CLKOUT_DP
8747 * steps -50 to 50 inclusive, in steps of 5
8748 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8749 * change in clock period = -(steps / 10) * 5.787 ps
8750 */
8751static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8752{
8753 uint32_t tmp;
8754 int idx = BEND_IDX(steps);
8755
8756 if (WARN_ON(steps % 5 != 0))
8757 return;
8758
8759 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8760 return;
8761
8762 mutex_lock(&dev_priv->sb_lock);
8763
8764 if (steps % 10 != 0)
8765 tmp = 0xAAAAAAAB;
8766 else
8767 tmp = 0x00000000;
8768 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8769
8770 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8771 tmp &= 0xffff0000;
8772 tmp |= sscdivintphase[idx];
8773 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8774
8775 mutex_unlock(&dev_priv->sb_lock);
8776}
8777
8778#undef BEND_IDX
8779
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008780static void lpt_init_pch_refclk(struct drm_device *dev)
8781{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008782 struct intel_encoder *encoder;
8783 bool has_vga = false;
8784
Damien Lespiaub2784e12014-08-05 11:29:37 +01008785 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008786 switch (encoder->type) {
8787 case INTEL_OUTPUT_ANALOG:
8788 has_vga = true;
8789 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008790 default:
8791 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008792 }
8793 }
8794
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008795 if (has_vga) {
8796 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008797 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008798 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008799 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008800 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008801}
8802
Paulo Zanonidde86e22012-12-01 12:04:25 -02008803/*
8804 * Initialize reference clocks when the driver loads
8805 */
8806void intel_init_pch_refclk(struct drm_device *dev)
8807{
8808 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8809 ironlake_init_pch_refclk(dev);
8810 else if (HAS_PCH_LPT(dev))
8811 lpt_init_pch_refclk(dev);
8812}
8813
Daniel Vetter6ff93602013-04-19 11:24:36 +02008814static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008815{
8816 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8818 int pipe = intel_crtc->pipe;
8819 uint32_t val;
8820
Daniel Vetter78114072013-06-13 00:54:57 +02008821 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008822
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008823 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008824 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008825 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008826 break;
8827 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008828 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008829 break;
8830 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008831 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008832 break;
8833 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008834 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008835 break;
8836 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008837 /* Case prevented by intel_choose_pipe_bpp_dither. */
8838 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008839 }
8840
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008841 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008842 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008844 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008845 val |= PIPECONF_INTERLACED_ILK;
8846 else
8847 val |= PIPECONF_PROGRESSIVE;
8848
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008849 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008850 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008851
Paulo Zanonic8203562012-09-12 10:06:29 -03008852 I915_WRITE(PIPECONF(pipe), val);
8853 POSTING_READ(PIPECONF(pipe));
8854}
8855
Daniel Vetter6ff93602013-04-19 11:24:36 +02008856static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008857{
Jani Nikula391bf042016-03-18 17:05:40 +02008858 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008860 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008861 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008862
Jani Nikula391bf042016-03-18 17:05:40 +02008863 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008864 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8865
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008866 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008867 val |= PIPECONF_INTERLACED_ILK;
8868 else
8869 val |= PIPECONF_PROGRESSIVE;
8870
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008871 I915_WRITE(PIPECONF(cpu_transcoder), val);
8872 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008873}
8874
Jani Nikula391bf042016-03-18 17:05:40 +02008875static void haswell_set_pipemisc(struct drm_crtc *crtc)
8876{
8877 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8879
8880 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8881 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008882
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008883 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008884 case 18:
8885 val |= PIPEMISC_DITHER_6_BPC;
8886 break;
8887 case 24:
8888 val |= PIPEMISC_DITHER_8_BPC;
8889 break;
8890 case 30:
8891 val |= PIPEMISC_DITHER_10_BPC;
8892 break;
8893 case 36:
8894 val |= PIPEMISC_DITHER_12_BPC;
8895 break;
8896 default:
8897 /* Case prevented by pipe_config_set_bpp. */
8898 BUG();
8899 }
8900
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008901 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008902 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8903
Jani Nikula391bf042016-03-18 17:05:40 +02008904 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008905 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008906}
8907
Paulo Zanonid4b19312012-11-29 11:29:32 -02008908int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8909{
8910 /*
8911 * Account for spread spectrum to avoid
8912 * oversubscribing the link. Max center spread
8913 * is 2.5%; use 5% for safety's sake.
8914 */
8915 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008916 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008917}
8918
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008919static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008920{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008921 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008922}
8923
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008924static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8925 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008926 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008927{
8928 struct drm_crtc *crtc = &intel_crtc->base;
8929 struct drm_device *dev = crtc->dev;
8930 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008931 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008932 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008933 struct drm_connector_state *connector_state;
8934 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008935 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008936 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008937 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008938
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008939 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008940 if (connector_state->crtc != crtc_state->base.crtc)
8941 continue;
8942
8943 encoder = to_intel_encoder(connector_state->best_encoder);
8944
8945 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008946 case INTEL_OUTPUT_LVDS:
8947 is_lvds = true;
8948 break;
8949 case INTEL_OUTPUT_SDVO:
8950 case INTEL_OUTPUT_HDMI:
8951 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008952 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008953 default:
8954 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008955 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008956 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008957
Chris Wilsonc1858122010-12-03 21:35:48 +00008958 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008959 factor = 21;
8960 if (is_lvds) {
8961 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008962 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008963 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008964 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008965 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008966 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008967
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008968 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008969
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008970 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8971 fp |= FP_CB_TUNE;
8972
8973 if (reduced_clock) {
8974 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8975
8976 if (reduced_clock->m < factor * reduced_clock->n)
8977 fp2 |= FP_CB_TUNE;
8978 } else {
8979 fp2 = fp;
8980 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008981
Chris Wilson5eddb702010-09-11 13:48:45 +01008982 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008983
Eric Anholta07d6782011-03-30 13:01:08 -07008984 if (is_lvds)
8985 dpll |= DPLLB_MODE_LVDS;
8986 else
8987 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008988
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008989 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008990 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008991
8992 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008993 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008994 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008995 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008996
Eric Anholta07d6782011-03-30 13:01:08 -07008997 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008998 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008999 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009000 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009001
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009002 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009003 case 5:
9004 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9005 break;
9006 case 7:
9007 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9008 break;
9009 case 10:
9010 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9011 break;
9012 case 14:
9013 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9014 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009015 }
9016
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02009017 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009018 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009019 else
9020 dpll |= PLL_REF_INPUT_DREFCLK;
9021
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009022 dpll |= DPLL_VCO_ENABLE;
9023
9024 crtc_state->dpll_hw_state.dpll = dpll;
9025 crtc_state->dpll_hw_state.fp0 = fp;
9026 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009027}
9028
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009029static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9030 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009031{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009032 struct drm_device *dev = crtc->base.dev;
9033 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009034 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009035 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009036 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009037 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009038 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009039
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009040 memset(&crtc_state->dpll_hw_state, 0,
9041 sizeof(crtc_state->dpll_hw_state));
9042
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009043 crtc->lowfreq_avail = false;
9044
9045 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9046 if (!crtc_state->has_pch_encoder)
9047 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009048
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009049 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
9050 if (intel_panel_use_ssc(dev_priv)) {
9051 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9052 dev_priv->vbt.lvds_ssc_freq);
9053 refclk = dev_priv->vbt.lvds_ssc_freq;
9054 }
9055
9056 if (intel_is_dual_link_lvds(dev)) {
9057 if (refclk == 100000)
9058 limit = &intel_limits_ironlake_dual_lvds_100m;
9059 else
9060 limit = &intel_limits_ironlake_dual_lvds;
9061 } else {
9062 if (refclk == 100000)
9063 limit = &intel_limits_ironlake_single_lvds_100m;
9064 else
9065 limit = &intel_limits_ironlake_single_lvds;
9066 }
9067 } else {
9068 limit = &intel_limits_ironlake_dac;
9069 }
9070
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009071 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009072 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9073 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009074 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9075 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009076 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009077
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009078 ironlake_compute_dpll(crtc, crtc_state,
9079 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009080
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009081 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9082 if (pll == NULL) {
9083 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9084 pipe_name(crtc->pipe));
9085 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009086 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009087
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009088 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9089 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009090 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009091
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009092 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009093}
9094
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009095static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9096 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009097{
9098 struct drm_device *dev = crtc->base.dev;
9099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009100 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009101
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009102 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9103 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9104 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9105 & ~TU_SIZE_MASK;
9106 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9107 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9108 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9109}
9110
9111static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9112 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009113 struct intel_link_m_n *m_n,
9114 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009115{
9116 struct drm_device *dev = crtc->base.dev;
9117 struct drm_i915_private *dev_priv = dev->dev_private;
9118 enum pipe pipe = crtc->pipe;
9119
9120 if (INTEL_INFO(dev)->gen >= 5) {
9121 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9122 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9123 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9124 & ~TU_SIZE_MASK;
9125 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9126 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9127 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009128 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9129 * gen < 8) and if DRRS is supported (to make sure the
9130 * registers are not unnecessarily read).
9131 */
9132 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009133 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009134 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9135 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9136 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9137 & ~TU_SIZE_MASK;
9138 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9139 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9140 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9141 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009142 } else {
9143 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9144 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9145 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9146 & ~TU_SIZE_MASK;
9147 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9148 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9149 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9150 }
9151}
9152
9153void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009154 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009155{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009156 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009157 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9158 else
9159 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009160 &pipe_config->dp_m_n,
9161 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009162}
9163
Daniel Vetter72419202013-04-04 13:28:53 +02009164static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009165 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009166{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009167 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009168 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009169}
9170
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009171static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009172 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009173{
9174 struct drm_device *dev = crtc->base.dev;
9175 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009176 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9177 uint32_t ps_ctrl = 0;
9178 int id = -1;
9179 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009180
Chandra Kondurua1b22782015-04-07 15:28:45 -07009181 /* find scaler attached to this pipe */
9182 for (i = 0; i < crtc->num_scalers; i++) {
9183 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9184 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9185 id = i;
9186 pipe_config->pch_pfit.enabled = true;
9187 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9188 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9189 break;
9190 }
9191 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009192
Chandra Kondurua1b22782015-04-07 15:28:45 -07009193 scaler_state->scaler_id = id;
9194 if (id >= 0) {
9195 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9196 } else {
9197 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009198 }
9199}
9200
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009201static void
9202skylake_get_initial_plane_config(struct intel_crtc *crtc,
9203 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009204{
9205 struct drm_device *dev = crtc->base.dev;
9206 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009207 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009208 int pipe = crtc->pipe;
9209 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009210 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009211 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009212 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009213
Damien Lespiaud9806c92015-01-21 14:07:19 +00009214 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009215 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009216 DRM_DEBUG_KMS("failed to alloc fb\n");
9217 return;
9218 }
9219
Damien Lespiau1b842c82015-01-21 13:50:54 +00009220 fb = &intel_fb->base;
9221
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009222 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009223 if (!(val & PLANE_CTL_ENABLE))
9224 goto error;
9225
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009226 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9227 fourcc = skl_format_to_fourcc(pixel_format,
9228 val & PLANE_CTL_ORDER_RGBX,
9229 val & PLANE_CTL_ALPHA_MASK);
9230 fb->pixel_format = fourcc;
9231 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9232
Damien Lespiau40f46282015-02-27 11:15:21 +00009233 tiling = val & PLANE_CTL_TILED_MASK;
9234 switch (tiling) {
9235 case PLANE_CTL_TILED_LINEAR:
9236 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9237 break;
9238 case PLANE_CTL_TILED_X:
9239 plane_config->tiling = I915_TILING_X;
9240 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9241 break;
9242 case PLANE_CTL_TILED_Y:
9243 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9244 break;
9245 case PLANE_CTL_TILED_YF:
9246 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9247 break;
9248 default:
9249 MISSING_CASE(tiling);
9250 goto error;
9251 }
9252
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009253 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9254 plane_config->base = base;
9255
9256 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9257
9258 val = I915_READ(PLANE_SIZE(pipe, 0));
9259 fb->height = ((val >> 16) & 0xfff) + 1;
9260 fb->width = ((val >> 0) & 0x1fff) + 1;
9261
9262 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009263 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009264 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009265 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9266
9267 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009268 fb->pixel_format,
9269 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009270
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009271 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009272
9273 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9274 pipe_name(pipe), fb->width, fb->height,
9275 fb->bits_per_pixel, base, fb->pitches[0],
9276 plane_config->size);
9277
Damien Lespiau2d140302015-02-05 17:22:18 +00009278 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009279 return;
9280
9281error:
9282 kfree(fb);
9283}
9284
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009285static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009286 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009287{
9288 struct drm_device *dev = crtc->base.dev;
9289 struct drm_i915_private *dev_priv = dev->dev_private;
9290 uint32_t tmp;
9291
9292 tmp = I915_READ(PF_CTL(crtc->pipe));
9293
9294 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009295 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009296 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9297 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009298
9299 /* We currently do not free assignements of panel fitters on
9300 * ivb/hsw (since we don't use the higher upscaling modes which
9301 * differentiates them) so just WARN about this case for now. */
9302 if (IS_GEN7(dev)) {
9303 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9304 PF_PIPE_SEL_IVB(crtc->pipe));
9305 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009306 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009307}
9308
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009309static void
9310ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9311 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009312{
9313 struct drm_device *dev = crtc->base.dev;
9314 struct drm_i915_private *dev_priv = dev->dev_private;
9315 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009316 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009317 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009318 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009319 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009320 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009321
Damien Lespiau42a7b082015-02-05 19:35:13 +00009322 val = I915_READ(DSPCNTR(pipe));
9323 if (!(val & DISPLAY_PLANE_ENABLE))
9324 return;
9325
Damien Lespiaud9806c92015-01-21 14:07:19 +00009326 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009327 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009328 DRM_DEBUG_KMS("failed to alloc fb\n");
9329 return;
9330 }
9331
Damien Lespiau1b842c82015-01-21 13:50:54 +00009332 fb = &intel_fb->base;
9333
Daniel Vetter18c52472015-02-10 17:16:09 +00009334 if (INTEL_INFO(dev)->gen >= 4) {
9335 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009336 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009337 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9338 }
9339 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009340
9341 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009342 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009343 fb->pixel_format = fourcc;
9344 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009345
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009346 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009347 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009348 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009349 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009350 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009351 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009352 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009353 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009354 }
9355 plane_config->base = base;
9356
9357 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009358 fb->width = ((val >> 16) & 0xfff) + 1;
9359 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009360
9361 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009362 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009363
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009364 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009365 fb->pixel_format,
9366 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009367
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009368 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009369
Damien Lespiau2844a922015-01-20 12:51:48 +00009370 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9371 pipe_name(pipe), fb->width, fb->height,
9372 fb->bits_per_pixel, base, fb->pitches[0],
9373 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009374
Damien Lespiau2d140302015-02-05 17:22:18 +00009375 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009376}
9377
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009378static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009379 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009380{
9381 struct drm_device *dev = crtc->base.dev;
9382 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009383 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009384 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009385 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009386
Imre Deak17290502016-02-12 18:55:11 +02009387 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9388 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009389 return false;
9390
Daniel Vettere143a212013-07-04 12:01:15 +02009391 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009392 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009393
Imre Deak17290502016-02-12 18:55:11 +02009394 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009395 tmp = I915_READ(PIPECONF(crtc->pipe));
9396 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009397 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009398
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009399 switch (tmp & PIPECONF_BPC_MASK) {
9400 case PIPECONF_6BPC:
9401 pipe_config->pipe_bpp = 18;
9402 break;
9403 case PIPECONF_8BPC:
9404 pipe_config->pipe_bpp = 24;
9405 break;
9406 case PIPECONF_10BPC:
9407 pipe_config->pipe_bpp = 30;
9408 break;
9409 case PIPECONF_12BPC:
9410 pipe_config->pipe_bpp = 36;
9411 break;
9412 default:
9413 break;
9414 }
9415
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009416 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9417 pipe_config->limited_color_range = true;
9418
Daniel Vetterab9412b2013-05-03 11:49:46 +02009419 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009420 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009421 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009422
Daniel Vetter88adfff2013-03-28 10:42:01 +01009423 pipe_config->has_pch_encoder = true;
9424
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009425 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9426 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9427 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009428
9429 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009430
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009431 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009432 /*
9433 * The pipe->pch transcoder and pch transcoder->pll
9434 * mapping is fixed.
9435 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009436 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009437 } else {
9438 tmp = I915_READ(PCH_DPLL_SEL);
9439 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009440 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009441 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009442 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009443 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009444
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009445 pipe_config->shared_dpll =
9446 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9447 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009448
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009449 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9450 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009451
9452 tmp = pipe_config->dpll_hw_state.dpll;
9453 pipe_config->pixel_multiplier =
9454 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9455 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009456
9457 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009458 } else {
9459 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009460 }
9461
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009462 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009463 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009464
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009465 ironlake_get_pfit_config(crtc, pipe_config);
9466
Imre Deak17290502016-02-12 18:55:11 +02009467 ret = true;
9468
9469out:
9470 intel_display_power_put(dev_priv, power_domain);
9471
9472 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009473}
9474
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009475static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9476{
9477 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009478 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009479
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009480 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009481 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009482 pipe_name(crtc->pipe));
9483
Rob Clarke2c719b2014-12-15 13:56:32 -05009484 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9485 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009486 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9487 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009488 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9489 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009490 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009491 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009492 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009493 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009494 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009495 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009496 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009497 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009498 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009499
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009500 /*
9501 * In theory we can still leave IRQs enabled, as long as only the HPD
9502 * interrupts remain enabled. We used to check for that, but since it's
9503 * gen-specific and since we only disable LCPLL after we fully disable
9504 * the interrupts, the check below should be enough.
9505 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009506 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009507}
9508
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009509static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9510{
9511 struct drm_device *dev = dev_priv->dev;
9512
9513 if (IS_HASWELL(dev))
9514 return I915_READ(D_COMP_HSW);
9515 else
9516 return I915_READ(D_COMP_BDW);
9517}
9518
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009519static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9520{
9521 struct drm_device *dev = dev_priv->dev;
9522
9523 if (IS_HASWELL(dev)) {
9524 mutex_lock(&dev_priv->rps.hw_lock);
9525 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9526 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009527 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009528 mutex_unlock(&dev_priv->rps.hw_lock);
9529 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009530 I915_WRITE(D_COMP_BDW, val);
9531 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009532 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009533}
9534
9535/*
9536 * This function implements pieces of two sequences from BSpec:
9537 * - Sequence for display software to disable LCPLL
9538 * - Sequence for display software to allow package C8+
9539 * The steps implemented here are just the steps that actually touch the LCPLL
9540 * register. Callers should take care of disabling all the display engine
9541 * functions, doing the mode unset, fixing interrupts, etc.
9542 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009543static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9544 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009545{
9546 uint32_t val;
9547
9548 assert_can_disable_lcpll(dev_priv);
9549
9550 val = I915_READ(LCPLL_CTL);
9551
9552 if (switch_to_fclk) {
9553 val |= LCPLL_CD_SOURCE_FCLK;
9554 I915_WRITE(LCPLL_CTL, val);
9555
Imre Deakf53dd632016-06-28 13:37:32 +03009556 if (wait_for_us(I915_READ(LCPLL_CTL) &
9557 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009558 DRM_ERROR("Switching to FCLK failed\n");
9559
9560 val = I915_READ(LCPLL_CTL);
9561 }
9562
9563 val |= LCPLL_PLL_DISABLE;
9564 I915_WRITE(LCPLL_CTL, val);
9565 POSTING_READ(LCPLL_CTL);
9566
9567 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9568 DRM_ERROR("LCPLL still locked\n");
9569
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009570 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009571 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009572 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009573 ndelay(100);
9574
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009575 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9576 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009577 DRM_ERROR("D_COMP RCOMP still in progress\n");
9578
9579 if (allow_power_down) {
9580 val = I915_READ(LCPLL_CTL);
9581 val |= LCPLL_POWER_DOWN_ALLOW;
9582 I915_WRITE(LCPLL_CTL, val);
9583 POSTING_READ(LCPLL_CTL);
9584 }
9585}
9586
9587/*
9588 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9589 * source.
9590 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009591static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009592{
9593 uint32_t val;
9594
9595 val = I915_READ(LCPLL_CTL);
9596
9597 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9598 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9599 return;
9600
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009601 /*
9602 * Make sure we're not on PC8 state before disabling PC8, otherwise
9603 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009604 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009605 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009606
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009607 if (val & LCPLL_POWER_DOWN_ALLOW) {
9608 val &= ~LCPLL_POWER_DOWN_ALLOW;
9609 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009610 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009611 }
9612
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009613 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009614 val |= D_COMP_COMP_FORCE;
9615 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009616 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009617
9618 val = I915_READ(LCPLL_CTL);
9619 val &= ~LCPLL_PLL_DISABLE;
9620 I915_WRITE(LCPLL_CTL, val);
9621
9622 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9623 DRM_ERROR("LCPLL not locked yet\n");
9624
9625 if (val & LCPLL_CD_SOURCE_FCLK) {
9626 val = I915_READ(LCPLL_CTL);
9627 val &= ~LCPLL_CD_SOURCE_FCLK;
9628 I915_WRITE(LCPLL_CTL, val);
9629
Imre Deakf53dd632016-06-28 13:37:32 +03009630 if (wait_for_us((I915_READ(LCPLL_CTL) &
9631 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009632 DRM_ERROR("Switching back to LCPLL failed\n");
9633 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009634
Mika Kuoppala59bad942015-01-16 11:34:40 +02009635 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009636 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009637}
9638
Paulo Zanoni765dab672014-03-07 20:08:18 -03009639/*
9640 * Package states C8 and deeper are really deep PC states that can only be
9641 * reached when all the devices on the system allow it, so even if the graphics
9642 * device allows PC8+, it doesn't mean the system will actually get to these
9643 * states. Our driver only allows PC8+ when going into runtime PM.
9644 *
9645 * The requirements for PC8+ are that all the outputs are disabled, the power
9646 * well is disabled and most interrupts are disabled, and these are also
9647 * requirements for runtime PM. When these conditions are met, we manually do
9648 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9649 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9650 * hang the machine.
9651 *
9652 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9653 * the state of some registers, so when we come back from PC8+ we need to
9654 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9655 * need to take care of the registers kept by RC6. Notice that this happens even
9656 * if we don't put the device in PCI D3 state (which is what currently happens
9657 * because of the runtime PM support).
9658 *
9659 * For more, read "Display Sequences for Package C8" on the hardware
9660 * documentation.
9661 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009662void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009663{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009664 struct drm_device *dev = dev_priv->dev;
9665 uint32_t val;
9666
Paulo Zanonic67a4702013-08-19 13:18:09 -03009667 DRM_DEBUG_KMS("Enabling package C8+\n");
9668
Ville Syrjäläc2699522015-08-27 23:55:59 +03009669 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009670 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9671 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9672 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9673 }
9674
9675 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009676 hsw_disable_lcpll(dev_priv, true, true);
9677}
9678
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009679void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009680{
9681 struct drm_device *dev = dev_priv->dev;
9682 uint32_t val;
9683
Paulo Zanonic67a4702013-08-19 13:18:09 -03009684 DRM_DEBUG_KMS("Disabling package C8+\n");
9685
9686 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009687 lpt_init_pch_refclk(dev);
9688
Ville Syrjäläc2699522015-08-27 23:55:59 +03009689 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009690 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9691 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9692 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9693 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009694}
9695
Imre Deak324513c2016-06-13 16:44:36 +03009696static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309697{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009698 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009699 struct intel_atomic_state *old_intel_state =
9700 to_intel_atomic_state(old_state);
9701 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309702
Imre Deak324513c2016-06-13 16:44:36 +03009703 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309704}
9705
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009706/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009707static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009709 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9710 struct drm_i915_private *dev_priv = state->dev->dev_private;
9711 struct drm_crtc *crtc;
9712 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009713 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009714 unsigned max_pixel_rate = 0, i;
9715 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009716
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009717 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9718 sizeof(intel_state->min_pixclk));
9719
9720 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009721 int pixel_rate;
9722
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009723 crtc_state = to_intel_crtc_state(cstate);
9724 if (!crtc_state->base.enable) {
9725 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009726 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009727 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009728
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009729 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009730
9731 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009732 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009733 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9734
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009735 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009736 }
9737
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009738 for_each_pipe(dev_priv, pipe)
9739 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9740
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009741 return max_pixel_rate;
9742}
9743
9744static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9745{
9746 struct drm_i915_private *dev_priv = dev->dev_private;
9747 uint32_t val, data;
9748 int ret;
9749
9750 if (WARN((I915_READ(LCPLL_CTL) &
9751 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9752 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9753 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9754 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9755 "trying to change cdclk frequency with cdclk not enabled\n"))
9756 return;
9757
9758 mutex_lock(&dev_priv->rps.hw_lock);
9759 ret = sandybridge_pcode_write(dev_priv,
9760 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9761 mutex_unlock(&dev_priv->rps.hw_lock);
9762 if (ret) {
9763 DRM_ERROR("failed to inform pcode about cdclk change\n");
9764 return;
9765 }
9766
9767 val = I915_READ(LCPLL_CTL);
9768 val |= LCPLL_CD_SOURCE_FCLK;
9769 I915_WRITE(LCPLL_CTL, val);
9770
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009771 if (wait_for_us(I915_READ(LCPLL_CTL) &
9772 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009773 DRM_ERROR("Switching to FCLK failed\n");
9774
9775 val = I915_READ(LCPLL_CTL);
9776 val &= ~LCPLL_CLK_FREQ_MASK;
9777
9778 switch (cdclk) {
9779 case 450000:
9780 val |= LCPLL_CLK_FREQ_450;
9781 data = 0;
9782 break;
9783 case 540000:
9784 val |= LCPLL_CLK_FREQ_54O_BDW;
9785 data = 1;
9786 break;
9787 case 337500:
9788 val |= LCPLL_CLK_FREQ_337_5_BDW;
9789 data = 2;
9790 break;
9791 case 675000:
9792 val |= LCPLL_CLK_FREQ_675_BDW;
9793 data = 3;
9794 break;
9795 default:
9796 WARN(1, "invalid cdclk frequency\n");
9797 return;
9798 }
9799
9800 I915_WRITE(LCPLL_CTL, val);
9801
9802 val = I915_READ(LCPLL_CTL);
9803 val &= ~LCPLL_CD_SOURCE_FCLK;
9804 I915_WRITE(LCPLL_CTL, val);
9805
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009806 if (wait_for_us((I915_READ(LCPLL_CTL) &
9807 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009808 DRM_ERROR("Switching back to LCPLL failed\n");
9809
9810 mutex_lock(&dev_priv->rps.hw_lock);
9811 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9812 mutex_unlock(&dev_priv->rps.hw_lock);
9813
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009814 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9815
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009816 intel_update_cdclk(dev);
9817
9818 WARN(cdclk != dev_priv->cdclk_freq,
9819 "cdclk requested %d kHz but got %d kHz\n",
9820 cdclk, dev_priv->cdclk_freq);
9821}
9822
Ville Syrjälä587c7912016-05-11 22:44:41 +03009823static int broadwell_calc_cdclk(int max_pixclk)
9824{
9825 if (max_pixclk > 540000)
9826 return 675000;
9827 else if (max_pixclk > 450000)
9828 return 540000;
9829 else if (max_pixclk > 337500)
9830 return 450000;
9831 else
9832 return 337500;
9833}
9834
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009835static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009836{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009837 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009838 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009839 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009840 int cdclk;
9841
9842 /*
9843 * FIXME should also account for plane ratio
9844 * once 64bpp pixel formats are supported.
9845 */
Ville Syrjälä587c7912016-05-11 22:44:41 +03009846 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009847
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009848 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009849 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9850 cdclk, dev_priv->max_cdclk_freq);
9851 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009852 }
9853
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009854 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9855 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +03009856 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009857
9858 return 0;
9859}
9860
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009861static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009862{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009863 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009864 struct intel_atomic_state *old_intel_state =
9865 to_intel_atomic_state(old_state);
9866 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009867
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009868 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009869}
9870
Clint Taylorc89e39f2016-05-13 23:41:21 +03009871static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
9872{
9873 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9874 struct drm_i915_private *dev_priv = to_i915(state->dev);
9875 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009876 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009877 int cdclk;
9878
9879 /*
9880 * FIXME should also account for plane ratio
9881 * once 64bpp pixel formats are supported.
9882 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009883 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009884
9885 /*
9886 * FIXME move the cdclk caclulation to
9887 * compute_config() so we can fail gracegully.
9888 */
9889 if (cdclk > dev_priv->max_cdclk_freq) {
9890 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9891 cdclk, dev_priv->max_cdclk_freq);
9892 cdclk = dev_priv->max_cdclk_freq;
9893 }
9894
9895 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9896 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009897 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009898
9899 return 0;
9900}
9901
9902static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
9903{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03009904 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
9905 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
9906 unsigned int req_cdclk = intel_state->dev_cdclk;
9907 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009908
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03009909 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009910}
9911
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009912static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9913 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009914{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009915 struct intel_encoder *intel_encoder =
9916 intel_ddi_get_crtc_new_encoder(crtc_state);
9917
9918 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9919 if (!intel_ddi_pll_select(crtc, crtc_state))
9920 return -EINVAL;
9921 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009922
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009923 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009924
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009925 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009926}
9927
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309928static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9929 enum port port,
9930 struct intel_crtc_state *pipe_config)
9931{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009932 enum intel_dpll_id id;
9933
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309934 switch (port) {
9935 case PORT_A:
9936 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009937 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309938 break;
9939 case PORT_B:
9940 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009941 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309942 break;
9943 case PORT_C:
9944 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009945 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309946 break;
9947 default:
9948 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009949 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309950 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009951
9952 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309953}
9954
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009955static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9956 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009957 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009958{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009959 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009960 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009961
9962 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9963 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9964
9965 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009966 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009967 id = DPLL_ID_SKL_DPLL0;
9968 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009969 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009970 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009971 break;
9972 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009973 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009974 break;
9975 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009976 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009977 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009978 default:
9979 MISSING_CASE(pipe_config->ddi_pll_sel);
9980 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009981 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009982
9983 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009984}
9985
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009986static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9987 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009988 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009989{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009990 enum intel_dpll_id id;
9991
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009992 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9993
9994 switch (pipe_config->ddi_pll_sel) {
9995 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009996 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009997 break;
9998 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009999 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010000 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010001 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010002 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010003 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010004 case PORT_CLK_SEL_LCPLL_810:
10005 id = DPLL_ID_LCPLL_810;
10006 break;
10007 case PORT_CLK_SEL_LCPLL_1350:
10008 id = DPLL_ID_LCPLL_1350;
10009 break;
10010 case PORT_CLK_SEL_LCPLL_2700:
10011 id = DPLL_ID_LCPLL_2700;
10012 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010013 default:
10014 MISSING_CASE(pipe_config->ddi_pll_sel);
10015 /* fall through */
10016 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010017 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010018 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010019
10020 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010021}
10022
Jani Nikulacf304292016-03-18 17:05:41 +020010023static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10024 struct intel_crtc_state *pipe_config,
10025 unsigned long *power_domain_mask)
10026{
10027 struct drm_device *dev = crtc->base.dev;
10028 struct drm_i915_private *dev_priv = dev->dev_private;
10029 enum intel_display_power_domain power_domain;
10030 u32 tmp;
10031
Imre Deakd9a7bc62016-05-12 16:18:50 +030010032 /*
10033 * The pipe->transcoder mapping is fixed with the exception of the eDP
10034 * transcoder handled below.
10035 */
Jani Nikulacf304292016-03-18 17:05:41 +020010036 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10037
10038 /*
10039 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10040 * consistency and less surprising code; it's in always on power).
10041 */
10042 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10043 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10044 enum pipe trans_edp_pipe;
10045 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10046 default:
10047 WARN(1, "unknown pipe linked to edp transcoder\n");
10048 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10049 case TRANS_DDI_EDP_INPUT_A_ON:
10050 trans_edp_pipe = PIPE_A;
10051 break;
10052 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10053 trans_edp_pipe = PIPE_B;
10054 break;
10055 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10056 trans_edp_pipe = PIPE_C;
10057 break;
10058 }
10059
10060 if (trans_edp_pipe == crtc->pipe)
10061 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10062 }
10063
10064 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10065 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10066 return false;
10067 *power_domain_mask |= BIT(power_domain);
10068
10069 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10070
10071 return tmp & PIPECONF_ENABLE;
10072}
10073
Jani Nikula4d1de972016-03-18 17:05:42 +020010074static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10075 struct intel_crtc_state *pipe_config,
10076 unsigned long *power_domain_mask)
10077{
10078 struct drm_device *dev = crtc->base.dev;
10079 struct drm_i915_private *dev_priv = dev->dev_private;
10080 enum intel_display_power_domain power_domain;
10081 enum port port;
10082 enum transcoder cpu_transcoder;
10083 u32 tmp;
10084
10085 pipe_config->has_dsi_encoder = false;
10086
10087 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10088 if (port == PORT_A)
10089 cpu_transcoder = TRANSCODER_DSI_A;
10090 else
10091 cpu_transcoder = TRANSCODER_DSI_C;
10092
10093 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10094 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10095 continue;
10096 *power_domain_mask |= BIT(power_domain);
10097
Imre Deakdb18b6a2016-03-24 12:41:40 +020010098 /*
10099 * The PLL needs to be enabled with a valid divider
10100 * configuration, otherwise accessing DSI registers will hang
10101 * the machine. See BSpec North Display Engine
10102 * registers/MIPI[BXT]. We can break out here early, since we
10103 * need the same DSI PLL to be enabled for both DSI ports.
10104 */
10105 if (!intel_dsi_pll_is_enabled(dev_priv))
10106 break;
10107
Jani Nikula4d1de972016-03-18 17:05:42 +020010108 /* XXX: this works for video mode only */
10109 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10110 if (!(tmp & DPI_ENABLE))
10111 continue;
10112
10113 tmp = I915_READ(MIPI_CTRL(port));
10114 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10115 continue;
10116
10117 pipe_config->cpu_transcoder = cpu_transcoder;
10118 pipe_config->has_dsi_encoder = true;
10119 break;
10120 }
10121
10122 return pipe_config->has_dsi_encoder;
10123}
10124
Daniel Vetter26804af2014-06-25 22:01:55 +030010125static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010126 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010127{
10128 struct drm_device *dev = crtc->base.dev;
10129 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010130 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010131 enum port port;
10132 uint32_t tmp;
10133
10134 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10135
10136 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10137
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010138 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010139 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010140 else if (IS_BROXTON(dev))
10141 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010142 else
10143 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010144
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010145 pll = pipe_config->shared_dpll;
10146 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010147 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10148 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010149 }
10150
Daniel Vetter26804af2014-06-25 22:01:55 +030010151 /*
10152 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10153 * DDI E. So just check whether this pipe is wired to DDI E and whether
10154 * the PCH transcoder is on.
10155 */
Damien Lespiauca370452013-12-03 13:56:24 +000010156 if (INTEL_INFO(dev)->gen < 9 &&
10157 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010158 pipe_config->has_pch_encoder = true;
10159
10160 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10161 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10162 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10163
10164 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10165 }
10166}
10167
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010168static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010169 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010170{
10171 struct drm_device *dev = crtc->base.dev;
10172 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +020010173 enum intel_display_power_domain power_domain;
10174 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010175 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010176
Imre Deak17290502016-02-12 18:55:11 +020010177 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10178 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010179 return false;
Imre Deak17290502016-02-12 18:55:11 +020010180 power_domain_mask = BIT(power_domain);
10181
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010182 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010183
Jani Nikulacf304292016-03-18 17:05:41 +020010184 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010185
Jani Nikula4d1de972016-03-18 17:05:42 +020010186 if (IS_BROXTON(dev_priv)) {
10187 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10188 &power_domain_mask);
10189 WARN_ON(active && pipe_config->has_dsi_encoder);
10190 if (pipe_config->has_dsi_encoder)
10191 active = true;
10192 }
10193
Jani Nikulacf304292016-03-18 17:05:41 +020010194 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010195 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010196
Jani Nikula4d1de972016-03-18 17:05:42 +020010197 if (!pipe_config->has_dsi_encoder) {
10198 haswell_get_ddi_port_state(crtc, pipe_config);
10199 intel_get_pipe_timings(crtc, pipe_config);
10200 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010201
Jani Nikulabc58be62016-03-18 17:05:39 +020010202 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010203
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010204 pipe_config->gamma_mode =
10205 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10206
Chandra Kondurua1b22782015-04-07 15:28:45 -070010207 if (INTEL_INFO(dev)->gen >= 9) {
10208 skl_init_scalers(dev, crtc, pipe_config);
10209 }
10210
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070010211 if (INTEL_INFO(dev)->gen >= 9) {
10212 pipe_config->scaler_state.scaler_id = -1;
10213 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10214 }
10215
Imre Deak17290502016-02-12 18:55:11 +020010216 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10217 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10218 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010219 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010220 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010221 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010222 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010223 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010224
Jesse Barnese59150d2014-01-07 13:30:45 -080010225 if (IS_HASWELL(dev))
10226 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10227 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010228
Jani Nikula4d1de972016-03-18 17:05:42 +020010229 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10230 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010231 pipe_config->pixel_multiplier =
10232 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10233 } else {
10234 pipe_config->pixel_multiplier = 1;
10235 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010236
Imre Deak17290502016-02-12 18:55:11 +020010237out:
10238 for_each_power_domain(power_domain, power_domain_mask)
10239 intel_display_power_put(dev_priv, power_domain);
10240
Jani Nikulacf304292016-03-18 17:05:41 +020010241 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010242}
10243
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010244static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10245 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010246{
10247 struct drm_device *dev = crtc->dev;
10248 struct drm_i915_private *dev_priv = dev->dev_private;
10249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010250 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010251
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010252 if (plane_state && plane_state->visible) {
10253 unsigned int width = plane_state->base.crtc_w;
10254 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010255 unsigned int stride = roundup_pow_of_two(width) * 4;
10256
10257 switch (stride) {
10258 default:
10259 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10260 width, stride);
10261 stride = 256;
10262 /* fallthrough */
10263 case 256:
10264 case 512:
10265 case 1024:
10266 case 2048:
10267 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010268 }
10269
Ville Syrjälädc41c152014-08-13 11:57:05 +030010270 cntl |= CURSOR_ENABLE |
10271 CURSOR_GAMMA_ENABLE |
10272 CURSOR_FORMAT_ARGB |
10273 CURSOR_STRIDE(stride);
10274
10275 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010276 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010277
Ville Syrjälädc41c152014-08-13 11:57:05 +030010278 if (intel_crtc->cursor_cntl != 0 &&
10279 (intel_crtc->cursor_base != base ||
10280 intel_crtc->cursor_size != size ||
10281 intel_crtc->cursor_cntl != cntl)) {
10282 /* On these chipsets we can only modify the base/size/stride
10283 * whilst the cursor is disabled.
10284 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010285 I915_WRITE(CURCNTR(PIPE_A), 0);
10286 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010287 intel_crtc->cursor_cntl = 0;
10288 }
10289
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010290 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010291 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010292 intel_crtc->cursor_base = base;
10293 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010294
10295 if (intel_crtc->cursor_size != size) {
10296 I915_WRITE(CURSIZE, size);
10297 intel_crtc->cursor_size = size;
10298 }
10299
Chris Wilson4b0e3332014-05-30 16:35:26 +030010300 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010301 I915_WRITE(CURCNTR(PIPE_A), cntl);
10302 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010303 intel_crtc->cursor_cntl = cntl;
10304 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010305}
10306
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010307static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10308 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010309{
10310 struct drm_device *dev = crtc->dev;
10311 struct drm_i915_private *dev_priv = dev->dev_private;
10312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10313 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010314 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010315
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010316 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010317 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010318 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010319 case 64:
10320 cntl |= CURSOR_MODE_64_ARGB_AX;
10321 break;
10322 case 128:
10323 cntl |= CURSOR_MODE_128_ARGB_AX;
10324 break;
10325 case 256:
10326 cntl |= CURSOR_MODE_256_ARGB_AX;
10327 break;
10328 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010329 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010330 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010331 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010332 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010333
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010334 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010335 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010336
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010337 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10338 cntl |= CURSOR_ROTATE_180;
10339 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010340
Chris Wilson4b0e3332014-05-30 16:35:26 +030010341 if (intel_crtc->cursor_cntl != cntl) {
10342 I915_WRITE(CURCNTR(pipe), cntl);
10343 POSTING_READ(CURCNTR(pipe));
10344 intel_crtc->cursor_cntl = cntl;
10345 }
10346
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010347 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010348 I915_WRITE(CURBASE(pipe), base);
10349 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010350
10351 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010352}
10353
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010354/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010355static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010356 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010357{
10358 struct drm_device *dev = crtc->dev;
10359 struct drm_i915_private *dev_priv = dev->dev_private;
10360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10361 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010362 u32 base = intel_crtc->cursor_addr;
10363 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010364
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010365 if (plane_state) {
10366 int x = plane_state->base.crtc_x;
10367 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010368
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010369 if (x < 0) {
10370 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10371 x = -x;
10372 }
10373 pos |= x << CURSOR_X_SHIFT;
10374
10375 if (y < 0) {
10376 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10377 y = -y;
10378 }
10379 pos |= y << CURSOR_Y_SHIFT;
10380
10381 /* ILK+ do this automagically */
10382 if (HAS_GMCH_DISPLAY(dev) &&
10383 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10384 base += (plane_state->base.crtc_h *
10385 plane_state->base.crtc_w - 1) * 4;
10386 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010387 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010388
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010389 I915_WRITE(CURPOS(pipe), pos);
10390
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010391 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010392 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010393 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010394 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010395}
10396
Ville Syrjälädc41c152014-08-13 11:57:05 +030010397static bool cursor_size_ok(struct drm_device *dev,
10398 uint32_t width, uint32_t height)
10399{
10400 if (width == 0 || height == 0)
10401 return false;
10402
10403 /*
10404 * 845g/865g are special in that they are only limited by
10405 * the width of their cursors, the height is arbitrary up to
10406 * the precision of the register. Everything else requires
10407 * square cursors, limited to a few power-of-two sizes.
10408 */
10409 if (IS_845G(dev) || IS_I865G(dev)) {
10410 if ((width & 63) != 0)
10411 return false;
10412
10413 if (width > (IS_845G(dev) ? 64 : 512))
10414 return false;
10415
10416 if (height > 1023)
10417 return false;
10418 } else {
10419 switch (width | height) {
10420 case 256:
10421 case 128:
10422 if (IS_GEN2(dev))
10423 return false;
10424 case 64:
10425 break;
10426 default:
10427 return false;
10428 }
10429 }
10430
10431 return true;
10432}
10433
Jesse Barnes79e53942008-11-07 14:24:08 -080010434/* VESA 640x480x72Hz mode to set on the pipe */
10435static struct drm_display_mode load_detect_mode = {
10436 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10437 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10438};
10439
Daniel Vettera8bb6812014-02-10 18:00:39 +010010440struct drm_framebuffer *
10441__intel_framebuffer_create(struct drm_device *dev,
10442 struct drm_mode_fb_cmd2 *mode_cmd,
10443 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010444{
10445 struct intel_framebuffer *intel_fb;
10446 int ret;
10447
10448 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010449 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010450 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010451
10452 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010453 if (ret)
10454 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010455
10456 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010457
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010458err:
10459 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010460 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010461}
10462
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010463static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010464intel_framebuffer_create(struct drm_device *dev,
10465 struct drm_mode_fb_cmd2 *mode_cmd,
10466 struct drm_i915_gem_object *obj)
10467{
10468 struct drm_framebuffer *fb;
10469 int ret;
10470
10471 ret = i915_mutex_lock_interruptible(dev);
10472 if (ret)
10473 return ERR_PTR(ret);
10474 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10475 mutex_unlock(&dev->struct_mutex);
10476
10477 return fb;
10478}
10479
Chris Wilsond2dff872011-04-19 08:36:26 +010010480static u32
10481intel_framebuffer_pitch_for_width(int width, int bpp)
10482{
10483 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10484 return ALIGN(pitch, 64);
10485}
10486
10487static u32
10488intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10489{
10490 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010491 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010492}
10493
10494static struct drm_framebuffer *
10495intel_framebuffer_create_for_mode(struct drm_device *dev,
10496 struct drm_display_mode *mode,
10497 int depth, int bpp)
10498{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010499 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010500 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010501 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010502
Dave Gordond37cd8a2016-04-22 19:14:32 +010010503 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010504 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010505 if (IS_ERR(obj))
10506 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010507
10508 mode_cmd.width = mode->hdisplay;
10509 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010510 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10511 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010512 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010513
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010514 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10515 if (IS_ERR(fb))
10516 drm_gem_object_unreference_unlocked(&obj->base);
10517
10518 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010519}
10520
10521static struct drm_framebuffer *
10522mode_fits_in_fbdev(struct drm_device *dev,
10523 struct drm_display_mode *mode)
10524{
Daniel Vetter06957262015-08-10 13:34:08 +020010525#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010526 struct drm_i915_private *dev_priv = dev->dev_private;
10527 struct drm_i915_gem_object *obj;
10528 struct drm_framebuffer *fb;
10529
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010530 if (!dev_priv->fbdev)
10531 return NULL;
10532
10533 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010534 return NULL;
10535
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010536 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010537 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010538
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010539 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010540 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10541 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010542 return NULL;
10543
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010544 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010545 return NULL;
10546
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010547 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010548 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010549#else
10550 return NULL;
10551#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010552}
10553
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010554static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10555 struct drm_crtc *crtc,
10556 struct drm_display_mode *mode,
10557 struct drm_framebuffer *fb,
10558 int x, int y)
10559{
10560 struct drm_plane_state *plane_state;
10561 int hdisplay, vdisplay;
10562 int ret;
10563
10564 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10565 if (IS_ERR(plane_state))
10566 return PTR_ERR(plane_state);
10567
10568 if (mode)
10569 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10570 else
10571 hdisplay = vdisplay = 0;
10572
10573 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10574 if (ret)
10575 return ret;
10576 drm_atomic_set_fb_for_plane(plane_state, fb);
10577 plane_state->crtc_x = 0;
10578 plane_state->crtc_y = 0;
10579 plane_state->crtc_w = hdisplay;
10580 plane_state->crtc_h = vdisplay;
10581 plane_state->src_x = x << 16;
10582 plane_state->src_y = y << 16;
10583 plane_state->src_w = hdisplay << 16;
10584 plane_state->src_h = vdisplay << 16;
10585
10586 return 0;
10587}
10588
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010589bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010590 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010591 struct intel_load_detect_pipe *old,
10592 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010593{
10594 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010595 struct intel_encoder *intel_encoder =
10596 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010597 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010598 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 struct drm_crtc *crtc = NULL;
10600 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010601 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010602 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010603 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010604 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010605 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010606 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010607
Chris Wilsond2dff872011-04-19 08:36:26 +010010608 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010609 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010610 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010611
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010612 old->restore_state = NULL;
10613
Rob Clark51fd3712013-11-19 12:10:12 -050010614retry:
10615 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10616 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010617 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010618
Jesse Barnes79e53942008-11-07 14:24:08 -080010619 /*
10620 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010621 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 * - if the connector already has an assigned crtc, use it (but make
10623 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010624 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 * - try to find the first unused crtc that can drive this connector,
10626 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010627 */
10628
10629 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010630 if (connector->state->crtc) {
10631 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010632
Rob Clark51fd3712013-11-19 12:10:12 -050010633 ret = drm_modeset_lock(&crtc->mutex, ctx);
10634 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010635 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010636
10637 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010638 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010639 }
10640
10641 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010642 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010643 i++;
10644 if (!(encoder->possible_crtcs & (1 << i)))
10645 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010646
10647 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10648 if (ret)
10649 goto fail;
10650
10651 if (possible_crtc->state->enable) {
10652 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010653 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010654 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010655
10656 crtc = possible_crtc;
10657 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010658 }
10659
10660 /*
10661 * If we didn't find an unused CRTC, don't use any.
10662 */
10663 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010664 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010665 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010666 }
10667
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010668found:
10669 intel_crtc = to_intel_crtc(crtc);
10670
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010671 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10672 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010673 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010674
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010675 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010676 restore_state = drm_atomic_state_alloc(dev);
10677 if (!state || !restore_state) {
10678 ret = -ENOMEM;
10679 goto fail;
10680 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010681
10682 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010683 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010684
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010685 connector_state = drm_atomic_get_connector_state(state, connector);
10686 if (IS_ERR(connector_state)) {
10687 ret = PTR_ERR(connector_state);
10688 goto fail;
10689 }
10690
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010691 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10692 if (ret)
10693 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010694
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010695 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10696 if (IS_ERR(crtc_state)) {
10697 ret = PTR_ERR(crtc_state);
10698 goto fail;
10699 }
10700
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010701 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010702
Chris Wilson64927112011-04-20 07:25:26 +010010703 if (!mode)
10704 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010705
Chris Wilsond2dff872011-04-19 08:36:26 +010010706 /* We need a framebuffer large enough to accommodate all accesses
10707 * that the plane may generate whilst we perform load detection.
10708 * We can not rely on the fbcon either being present (we get called
10709 * during its initialisation to detect all boot displays, or it may
10710 * not even exist) or that it is large enough to satisfy the
10711 * requested mode.
10712 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010713 fb = mode_fits_in_fbdev(dev, mode);
10714 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010715 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010716 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010717 } else
10718 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010719 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010720 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010721 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010722 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010723
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010724 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10725 if (ret)
10726 goto fail;
10727
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010728 drm_framebuffer_unreference(fb);
10729
10730 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10731 if (ret)
10732 goto fail;
10733
10734 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10735 if (!ret)
10736 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10737 if (!ret)
10738 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10739 if (ret) {
10740 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10741 goto fail;
10742 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010743
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010744 ret = drm_atomic_commit(state);
10745 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010746 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010747 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010748 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010749
10750 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010751
Jesse Barnes79e53942008-11-07 14:24:08 -080010752 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010753 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010754 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010755
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010756fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010757 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010758 drm_atomic_state_free(restore_state);
10759 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010760
Rob Clark51fd3712013-11-19 12:10:12 -050010761 if (ret == -EDEADLK) {
10762 drm_modeset_backoff(ctx);
10763 goto retry;
10764 }
10765
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010766 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010767}
10768
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010769void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010770 struct intel_load_detect_pipe *old,
10771 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010772{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010773 struct intel_encoder *intel_encoder =
10774 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010775 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010776 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010777 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010778
Chris Wilsond2dff872011-04-19 08:36:26 +010010779 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010780 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010781 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010782
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010783 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010784 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010785
10786 ret = drm_atomic_commit(state);
10787 if (ret) {
10788 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10789 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010790 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010791}
10792
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010793static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010794 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010795{
10796 struct drm_i915_private *dev_priv = dev->dev_private;
10797 u32 dpll = pipe_config->dpll_hw_state.dpll;
10798
10799 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010800 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010801 else if (HAS_PCH_SPLIT(dev))
10802 return 120000;
10803 else if (!IS_GEN2(dev))
10804 return 96000;
10805 else
10806 return 48000;
10807}
10808
Jesse Barnes79e53942008-11-07 14:24:08 -080010809/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010810static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010811 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010812{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010813 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010814 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010815 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010816 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010817 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010818 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010819 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010820 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010821
10822 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010823 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010824 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010825 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010826
10827 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010828 if (IS_PINEVIEW(dev)) {
10829 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10830 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010831 } else {
10832 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10833 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10834 }
10835
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010836 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010837 if (IS_PINEVIEW(dev))
10838 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10839 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010840 else
10841 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010842 DPLL_FPA01_P1_POST_DIV_SHIFT);
10843
10844 switch (dpll & DPLL_MODE_MASK) {
10845 case DPLLB_MODE_DAC_SERIAL:
10846 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10847 5 : 10;
10848 break;
10849 case DPLLB_MODE_LVDS:
10850 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10851 7 : 14;
10852 break;
10853 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010854 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010855 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010856 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010857 }
10858
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010859 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010860 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010861 else
Imre Deakdccbea32015-06-22 23:35:51 +030010862 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010863 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010864 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010865 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010866
10867 if (is_lvds) {
10868 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10869 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010870
10871 if (lvds & LVDS_CLKB_POWER_UP)
10872 clock.p2 = 7;
10873 else
10874 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010875 } else {
10876 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10877 clock.p1 = 2;
10878 else {
10879 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10880 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10881 }
10882 if (dpll & PLL_P2_DIVIDE_BY_4)
10883 clock.p2 = 4;
10884 else
10885 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010886 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010887
Imre Deakdccbea32015-06-22 23:35:51 +030010888 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010889 }
10890
Ville Syrjälä18442d02013-09-13 16:00:08 +030010891 /*
10892 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010893 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010894 * encoder's get_config() function.
10895 */
Imre Deakdccbea32015-06-22 23:35:51 +030010896 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010897}
10898
Ville Syrjälä6878da02013-09-13 15:59:11 +030010899int intel_dotclock_calculate(int link_freq,
10900 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010901{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010902 /*
10903 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010904 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010905 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010906 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010907 *
10908 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010909 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010910 */
10911
Ville Syrjälä6878da02013-09-13 15:59:11 +030010912 if (!m_n->link_n)
10913 return 0;
10914
10915 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10916}
10917
Ville Syrjälä18442d02013-09-13 16:00:08 +030010918static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010919 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010920{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010921 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010922
10923 /* read out port_clock from the DPLL */
10924 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010925
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010926 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010927 * In case there is an active pipe without active ports,
10928 * we may need some idea for the dotclock anyway.
10929 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010930 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010931 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010932 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010933 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010934}
10935
10936/** Returns the currently programmed mode of the given pipe. */
10937struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10938 struct drm_crtc *crtc)
10939{
Jesse Barnes548f2452011-02-17 10:40:53 -080010940 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010942 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010943 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010944 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010945 int htot = I915_READ(HTOTAL(cpu_transcoder));
10946 int hsync = I915_READ(HSYNC(cpu_transcoder));
10947 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10948 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010949 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010950
10951 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10952 if (!mode)
10953 return NULL;
10954
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010955 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10956 if (!pipe_config) {
10957 kfree(mode);
10958 return NULL;
10959 }
10960
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010961 /*
10962 * Construct a pipe_config sufficient for getting the clock info
10963 * back out of crtc_clock_get.
10964 *
10965 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10966 * to use a real value here instead.
10967 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010968 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10969 pipe_config->pixel_multiplier = 1;
10970 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10971 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10972 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10973 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010974
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010975 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010976 mode->hdisplay = (htot & 0xffff) + 1;
10977 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10978 mode->hsync_start = (hsync & 0xffff) + 1;
10979 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10980 mode->vdisplay = (vtot & 0xffff) + 1;
10981 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10982 mode->vsync_start = (vsync & 0xffff) + 1;
10983 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10984
10985 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010986
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010987 kfree(pipe_config);
10988
Jesse Barnes79e53942008-11-07 14:24:08 -080010989 return mode;
10990}
10991
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010992void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010993{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010994 if (dev_priv->mm.busy)
10995 return;
10996
Paulo Zanoni43694d62014-03-07 20:08:08 -030010997 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010998 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010999 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000011000 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000011001 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010011002}
11003
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010011004void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010011005{
Chris Wilsonf62a0072014-02-21 17:55:39 +000011006 if (!dev_priv->mm.busy)
11007 return;
11008
11009 dev_priv->mm.busy = false;
11010
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010011011 if (INTEL_GEN(dev_priv) >= 6)
11012 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030011013
Paulo Zanoni43694d62014-03-07 20:08:08 -030011014 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010011015}
11016
Jesse Barnes79e53942008-11-07 14:24:08 -080011017static void intel_crtc_destroy(struct drm_crtc *crtc)
11018{
11019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011020 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011021 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011022
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011023 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011024 work = intel_crtc->flip_work;
11025 intel_crtc->flip_work = NULL;
11026 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011027
Daniel Vetter5a21b662016-05-24 17:13:53 +020011028 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011029 cancel_work_sync(&work->mmio_work);
11030 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011031 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011032 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011033
11034 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011035
Jesse Barnes79e53942008-11-07 14:24:08 -080011036 kfree(intel_crtc);
11037}
11038
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011039static void intel_unpin_work_fn(struct work_struct *__work)
11040{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011041 struct intel_flip_work *work =
11042 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011043 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11044 struct drm_device *dev = crtc->base.dev;
11045 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011046
Daniel Vetter5a21b662016-05-24 17:13:53 +020011047 if (is_mmio_work(work))
11048 flush_work(&work->mmio_work);
11049
11050 mutex_lock(&dev->struct_mutex);
11051 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
11052 drm_gem_object_unreference(&work->pending_flip_obj->base);
11053
11054 if (work->flip_queued_req)
11055 i915_gem_request_assign(&work->flip_queued_req, NULL);
11056 mutex_unlock(&dev->struct_mutex);
11057
11058 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
11059 intel_fbc_post_update(crtc);
11060 drm_framebuffer_unreference(work->old_fb);
11061
11062 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11063 atomic_dec(&crtc->unpin_work_count);
11064
11065 kfree(work);
11066}
11067
11068/* Is 'a' after or equal to 'b'? */
11069static bool g4x_flip_count_after_eq(u32 a, u32 b)
11070{
11071 return !((a - b) & 0x80000000);
11072}
11073
11074static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11075 struct intel_flip_work *work)
11076{
11077 struct drm_device *dev = crtc->base.dev;
11078 struct drm_i915_private *dev_priv = dev->dev_private;
11079 unsigned reset_counter;
11080
11081 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11082 if (crtc->reset_counter != reset_counter)
11083 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011084
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011085 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011086 * The relevant registers doen't exist on pre-ctg.
11087 * As the flip done interrupt doesn't trigger for mmio
11088 * flips on gmch platforms, a flip count check isn't
11089 * really needed there. But since ctg has the registers,
11090 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011091 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011092 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11093 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011094
Daniel Vetter5a21b662016-05-24 17:13:53 +020011095 /*
11096 * BDW signals flip done immediately if the plane
11097 * is disabled, even if the plane enable is already
11098 * armed to occur at the next vblank :(
11099 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011100
Daniel Vetter5a21b662016-05-24 17:13:53 +020011101 /*
11102 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11103 * used the same base address. In that case the mmio flip might
11104 * have completed, but the CS hasn't even executed the flip yet.
11105 *
11106 * A flip count check isn't enough as the CS might have updated
11107 * the base address just after start of vblank, but before we
11108 * managed to process the interrupt. This means we'd complete the
11109 * CS flip too soon.
11110 *
11111 * Combining both checks should get us a good enough result. It may
11112 * still happen that the CS flip has been executed, but has not
11113 * yet actually completed. But in case the base address is the same
11114 * anyway, we don't really care.
11115 */
11116 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11117 crtc->flip_work->gtt_offset &&
11118 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11119 crtc->flip_work->flip_count);
11120}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011121
Daniel Vetter5a21b662016-05-24 17:13:53 +020011122static bool
11123__pageflip_finished_mmio(struct intel_crtc *crtc,
11124 struct intel_flip_work *work)
11125{
11126 /*
11127 * MMIO work completes when vblank is different from
11128 * flip_queued_vblank.
11129 *
11130 * Reset counter value doesn't matter, this is handled by
11131 * i915_wait_request finishing early, so no need to handle
11132 * reset here.
11133 */
11134 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011135}
11136
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011137
11138static bool pageflip_finished(struct intel_crtc *crtc,
11139 struct intel_flip_work *work)
11140{
11141 if (!atomic_read(&work->pending))
11142 return false;
11143
11144 smp_rmb();
11145
Daniel Vetter5a21b662016-05-24 17:13:53 +020011146 if (is_mmio_work(work))
11147 return __pageflip_finished_mmio(crtc, work);
11148 else
11149 return __pageflip_finished_cs(crtc, work);
11150}
11151
11152void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11153{
11154 struct drm_device *dev = dev_priv->dev;
11155 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11157 struct intel_flip_work *work;
11158 unsigned long flags;
11159
11160 /* Ignore early vblank irqs */
11161 if (!crtc)
11162 return;
11163
Daniel Vetterf3260382014-09-15 14:55:23 +020011164 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011165 * This is called both by irq handlers and the reset code (to complete
11166 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011167 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011168 spin_lock_irqsave(&dev->event_lock, flags);
11169 work = intel_crtc->flip_work;
11170
11171 if (work != NULL &&
11172 !is_mmio_work(work) &&
11173 pageflip_finished(intel_crtc, work))
11174 page_flip_completed(intel_crtc);
11175
11176 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011177}
11178
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011179void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011180{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011181 struct drm_device *dev = dev_priv->dev;
11182 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11184 struct intel_flip_work *work;
11185 unsigned long flags;
11186
11187 /* Ignore early vblank irqs */
11188 if (!crtc)
11189 return;
11190
11191 /*
11192 * This is called both by irq handlers and the reset code (to complete
11193 * lost pageflips) so needs the full irqsave spinlocks.
11194 */
11195 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011196 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011197
Daniel Vetter5a21b662016-05-24 17:13:53 +020011198 if (work != NULL &&
11199 is_mmio_work(work) &&
11200 pageflip_finished(intel_crtc, work))
11201 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011202
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011203 spin_unlock_irqrestore(&dev->event_lock, flags);
11204}
11205
Daniel Vetter5a21b662016-05-24 17:13:53 +020011206static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11207 struct intel_flip_work *work)
11208{
11209 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11210
11211 /* Ensure that the work item is consistent when activating it ... */
11212 smp_mb__before_atomic();
11213 atomic_set(&work->pending, 1);
11214}
11215
11216static int intel_gen2_queue_flip(struct drm_device *dev,
11217 struct drm_crtc *crtc,
11218 struct drm_framebuffer *fb,
11219 struct drm_i915_gem_object *obj,
11220 struct drm_i915_gem_request *req,
11221 uint32_t flags)
11222{
11223 struct intel_engine_cs *engine = req->engine;
11224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11225 u32 flip_mask;
11226 int ret;
11227
11228 ret = intel_ring_begin(req, 6);
11229 if (ret)
11230 return ret;
11231
11232 /* Can't queue multiple flips, so wait for the previous
11233 * one to finish before executing the next.
11234 */
11235 if (intel_crtc->plane)
11236 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11237 else
11238 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11239 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11240 intel_ring_emit(engine, MI_NOOP);
11241 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11242 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11243 intel_ring_emit(engine, fb->pitches[0]);
11244 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11245 intel_ring_emit(engine, 0); /* aux display base address, unused */
11246
11247 return 0;
11248}
11249
11250static int intel_gen3_queue_flip(struct drm_device *dev,
11251 struct drm_crtc *crtc,
11252 struct drm_framebuffer *fb,
11253 struct drm_i915_gem_object *obj,
11254 struct drm_i915_gem_request *req,
11255 uint32_t flags)
11256{
11257 struct intel_engine_cs *engine = req->engine;
11258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11259 u32 flip_mask;
11260 int ret;
11261
11262 ret = intel_ring_begin(req, 6);
11263 if (ret)
11264 return ret;
11265
11266 if (intel_crtc->plane)
11267 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11268 else
11269 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11270 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11271 intel_ring_emit(engine, MI_NOOP);
11272 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
11273 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11274 intel_ring_emit(engine, fb->pitches[0]);
11275 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11276 intel_ring_emit(engine, MI_NOOP);
11277
11278 return 0;
11279}
11280
11281static int intel_gen4_queue_flip(struct drm_device *dev,
11282 struct drm_crtc *crtc,
11283 struct drm_framebuffer *fb,
11284 struct drm_i915_gem_object *obj,
11285 struct drm_i915_gem_request *req,
11286 uint32_t flags)
11287{
11288 struct intel_engine_cs *engine = req->engine;
11289 struct drm_i915_private *dev_priv = dev->dev_private;
11290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11291 uint32_t pf, pipesrc;
11292 int ret;
11293
11294 ret = intel_ring_begin(req, 4);
11295 if (ret)
11296 return ret;
11297
11298 /* i965+ uses the linear or tiled offsets from the
11299 * Display Registers (which do not change across a page-flip)
11300 * so we need only reprogram the base address.
11301 */
11302 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11303 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11304 intel_ring_emit(engine, fb->pitches[0]);
11305 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset |
11306 obj->tiling_mode);
11307
11308 /* XXX Enabling the panel-fitter across page-flip is so far
11309 * untested on non-native modes, so ignore it for now.
11310 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11311 */
11312 pf = 0;
11313 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11314 intel_ring_emit(engine, pf | pipesrc);
11315
11316 return 0;
11317}
11318
11319static int intel_gen6_queue_flip(struct drm_device *dev,
11320 struct drm_crtc *crtc,
11321 struct drm_framebuffer *fb,
11322 struct drm_i915_gem_object *obj,
11323 struct drm_i915_gem_request *req,
11324 uint32_t flags)
11325{
11326 struct intel_engine_cs *engine = req->engine;
11327 struct drm_i915_private *dev_priv = dev->dev_private;
11328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11329 uint32_t pf, pipesrc;
11330 int ret;
11331
11332 ret = intel_ring_begin(req, 4);
11333 if (ret)
11334 return ret;
11335
11336 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11337 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11338 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11339 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11340
11341 /* Contrary to the suggestions in the documentation,
11342 * "Enable Panel Fitter" does not seem to be required when page
11343 * flipping with a non-native mode, and worse causes a normal
11344 * modeset to fail.
11345 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11346 */
11347 pf = 0;
11348 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11349 intel_ring_emit(engine, pf | pipesrc);
11350
11351 return 0;
11352}
11353
11354static int intel_gen7_queue_flip(struct drm_device *dev,
11355 struct drm_crtc *crtc,
11356 struct drm_framebuffer *fb,
11357 struct drm_i915_gem_object *obj,
11358 struct drm_i915_gem_request *req,
11359 uint32_t flags)
11360{
11361 struct intel_engine_cs *engine = req->engine;
11362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11363 uint32_t plane_bit = 0;
11364 int len, ret;
11365
11366 switch (intel_crtc->plane) {
11367 case PLANE_A:
11368 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11369 break;
11370 case PLANE_B:
11371 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11372 break;
11373 case PLANE_C:
11374 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11375 break;
11376 default:
11377 WARN_ONCE(1, "unknown plane in flip command\n");
11378 return -ENODEV;
11379 }
11380
11381 len = 4;
11382 if (engine->id == RCS) {
11383 len += 6;
11384 /*
11385 * On Gen 8, SRM is now taking an extra dword to accommodate
11386 * 48bits addresses, and we need a NOOP for the batch size to
11387 * stay even.
11388 */
11389 if (IS_GEN8(dev))
11390 len += 2;
11391 }
11392
11393 /*
11394 * BSpec MI_DISPLAY_FLIP for IVB:
11395 * "The full packet must be contained within the same cache line."
11396 *
11397 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11398 * cacheline, if we ever start emitting more commands before
11399 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11400 * then do the cacheline alignment, and finally emit the
11401 * MI_DISPLAY_FLIP.
11402 */
11403 ret = intel_ring_cacheline_align(req);
11404 if (ret)
11405 return ret;
11406
11407 ret = intel_ring_begin(req, len);
11408 if (ret)
11409 return ret;
11410
11411 /* Unmask the flip-done completion message. Note that the bspec says that
11412 * we should do this for both the BCS and RCS, and that we must not unmask
11413 * more than one flip event at any time (or ensure that one flip message
11414 * can be sent by waiting for flip-done prior to queueing new flips).
11415 * Experimentation says that BCS works despite DERRMR masking all
11416 * flip-done completion events and that unmasking all planes at once
11417 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11418 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11419 */
11420 if (engine->id == RCS) {
11421 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11422 intel_ring_emit_reg(engine, DERRMR);
11423 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11424 DERRMR_PIPEB_PRI_FLIP_DONE |
11425 DERRMR_PIPEC_PRI_FLIP_DONE));
11426 if (IS_GEN8(dev))
11427 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
11428 MI_SRM_LRM_GLOBAL_GTT);
11429 else
11430 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
11431 MI_SRM_LRM_GLOBAL_GTT);
11432 intel_ring_emit_reg(engine, DERRMR);
11433 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
11434 if (IS_GEN8(dev)) {
11435 intel_ring_emit(engine, 0);
11436 intel_ring_emit(engine, MI_NOOP);
11437 }
11438 }
11439
11440 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11441 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11442 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11443 intel_ring_emit(engine, (MI_NOOP));
11444
11445 return 0;
11446}
11447
11448static bool use_mmio_flip(struct intel_engine_cs *engine,
11449 struct drm_i915_gem_object *obj)
11450{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011451 struct reservation_object *resv;
11452
Daniel Vetter5a21b662016-05-24 17:13:53 +020011453 /*
11454 * This is not being used for older platforms, because
11455 * non-availability of flip done interrupt forces us to use
11456 * CS flips. Older platforms derive flip done using some clever
11457 * tricks involving the flip_pending status bits and vblank irqs.
11458 * So using MMIO flips there would disrupt this mechanism.
11459 */
11460
11461 if (engine == NULL)
11462 return true;
11463
11464 if (INTEL_GEN(engine->i915) < 5)
11465 return false;
11466
11467 if (i915.use_mmio_flip < 0)
11468 return false;
11469 else if (i915.use_mmio_flip > 0)
11470 return true;
11471 else if (i915.enable_execlists)
11472 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011473
11474 resv = i915_gem_object_get_dmabuf_resv(obj);
11475 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011476 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011477
11478 return engine != i915_gem_request_get_engine(obj->last_write_req);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011479}
11480
11481static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11482 unsigned int rotation,
11483 struct intel_flip_work *work)
11484{
11485 struct drm_device *dev = intel_crtc->base.dev;
11486 struct drm_i915_private *dev_priv = dev->dev_private;
11487 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11488 const enum pipe pipe = intel_crtc->pipe;
11489 u32 ctl, stride, tile_height;
11490
11491 ctl = I915_READ(PLANE_CTL(pipe, 0));
11492 ctl &= ~PLANE_CTL_TILED_MASK;
11493 switch (fb->modifier[0]) {
11494 case DRM_FORMAT_MOD_NONE:
11495 break;
11496 case I915_FORMAT_MOD_X_TILED:
11497 ctl |= PLANE_CTL_TILED_X;
11498 break;
11499 case I915_FORMAT_MOD_Y_TILED:
11500 ctl |= PLANE_CTL_TILED_Y;
11501 break;
11502 case I915_FORMAT_MOD_Yf_TILED:
11503 ctl |= PLANE_CTL_TILED_YF;
11504 break;
11505 default:
11506 MISSING_CASE(fb->modifier[0]);
11507 }
11508
11509 /*
11510 * The stride is either expressed as a multiple of 64 bytes chunks for
11511 * linear buffers or in number of tiles for tiled buffers.
11512 */
11513 if (intel_rotation_90_or_270(rotation)) {
11514 /* stride = Surface height in tiles */
11515 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
11516 stride = DIV_ROUND_UP(fb->height, tile_height);
11517 } else {
11518 stride = fb->pitches[0] /
11519 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11520 fb->pixel_format);
11521 }
11522
11523 /*
11524 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11525 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11526 */
11527 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11528 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11529
11530 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11531 POSTING_READ(PLANE_SURF(pipe, 0));
11532}
11533
11534static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11535 struct intel_flip_work *work)
11536{
11537 struct drm_device *dev = intel_crtc->base.dev;
11538 struct drm_i915_private *dev_priv = dev->dev_private;
11539 struct intel_framebuffer *intel_fb =
11540 to_intel_framebuffer(intel_crtc->base.primary->fb);
11541 struct drm_i915_gem_object *obj = intel_fb->obj;
11542 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11543 u32 dspcntr;
11544
11545 dspcntr = I915_READ(reg);
11546
11547 if (obj->tiling_mode != I915_TILING_NONE)
11548 dspcntr |= DISPPLANE_TILED;
11549 else
11550 dspcntr &= ~DISPPLANE_TILED;
11551
11552 I915_WRITE(reg, dspcntr);
11553
11554 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
11555 POSTING_READ(DSPSURF(intel_crtc->plane));
11556}
11557
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011558static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000011559{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011560 struct intel_flip_work *work =
11561 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011562 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11563 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11564 struct intel_framebuffer *intel_fb =
11565 to_intel_framebuffer(crtc->base.primary->fb);
11566 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011567 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011568
11569 if (work->flip_queued_req)
11570 WARN_ON(__i915_wait_request(work->flip_queued_req,
11571 false, NULL,
11572 &dev_priv->rps.mmioflips));
11573
11574 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010011575 resv = i915_gem_object_get_dmabuf_resv(obj);
11576 if (resv)
11577 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011578 MAX_SCHEDULE_TIMEOUT) < 0);
11579
11580 intel_pipe_update_start(crtc);
11581
11582 if (INTEL_GEN(dev_priv) >= 9)
11583 skl_do_mmio_flip(crtc, work->rotation, work);
11584 else
11585 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11586 ilk_do_mmio_flip(crtc, work);
11587
11588 intel_pipe_update_end(crtc, work);
11589}
11590
11591static int intel_default_queue_flip(struct drm_device *dev,
11592 struct drm_crtc *crtc,
11593 struct drm_framebuffer *fb,
11594 struct drm_i915_gem_object *obj,
11595 struct drm_i915_gem_request *req,
11596 uint32_t flags)
11597{
11598 return -ENODEV;
11599}
11600
11601static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
11602 struct intel_crtc *intel_crtc,
11603 struct intel_flip_work *work)
11604{
11605 u32 addr, vblank;
11606
11607 if (!atomic_read(&work->pending))
11608 return false;
11609
11610 smp_rmb();
11611
11612 vblank = intel_crtc_get_vblank_counter(intel_crtc);
11613 if (work->flip_ready_vblank == 0) {
11614 if (work->flip_queued_req &&
11615 !i915_gem_request_completed(work->flip_queued_req, true))
11616 return false;
11617
11618 work->flip_ready_vblank = vblank;
11619 }
11620
11621 if (vblank - work->flip_ready_vblank < 3)
11622 return false;
11623
11624 /* Potential stall - if we see that the flip has happened,
11625 * assume a missed interrupt. */
11626 if (INTEL_GEN(dev_priv) >= 4)
11627 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11628 else
11629 addr = I915_READ(DSPADDR(intel_crtc->plane));
11630
11631 /* There is a potential issue here with a false positive after a flip
11632 * to the same address. We could address this by checking for a
11633 * non-incrementing frame counter.
11634 */
11635 return addr == work->gtt_offset;
11636}
11637
11638void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
11639{
11640 struct drm_device *dev = dev_priv->dev;
11641 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011643 struct intel_flip_work *work;
11644
11645 WARN_ON(!in_interrupt());
11646
11647 if (crtc == NULL)
11648 return;
11649
11650 spin_lock(&dev->event_lock);
11651 work = intel_crtc->flip_work;
11652
11653 if (work != NULL && !is_mmio_work(work) &&
11654 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
11655 WARN_ONCE(1,
11656 "Kicking stuck page flip: queued at %d, now %d\n",
11657 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
11658 page_flip_completed(intel_crtc);
11659 work = NULL;
11660 }
11661
11662 if (work != NULL && !is_mmio_work(work) &&
11663 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
11664 intel_queue_rps_boost_for_request(work->flip_queued_req);
11665 spin_unlock(&dev->event_lock);
11666}
11667
11668static int intel_crtc_page_flip(struct drm_crtc *crtc,
11669 struct drm_framebuffer *fb,
11670 struct drm_pending_vblank_event *event,
11671 uint32_t page_flip_flags)
11672{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011673 struct drm_device *dev = crtc->dev;
Maarten Lankhorstaa420dd2016-05-17 15:07:51 +020011674 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011675 struct drm_framebuffer *old_fb = crtc->primary->fb;
11676 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11678 struct drm_plane *primary = crtc->primary;
11679 enum pipe pipe = intel_crtc->pipe;
11680 struct intel_flip_work *work;
11681 struct intel_engine_cs *engine;
11682 bool mmio_flip;
11683 struct drm_i915_gem_request *request = NULL;
11684 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011685
Daniel Vetter5a21b662016-05-24 17:13:53 +020011686 /*
11687 * drm_mode_page_flip_ioctl() should already catch this, but double
11688 * check to be safe. In the future we may enable pageflipping from
11689 * a disabled primary plane.
11690 */
11691 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11692 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011693
Daniel Vetter5a21b662016-05-24 17:13:53 +020011694 /* Can't change pixel format via MI display flips. */
11695 if (fb->pixel_format != crtc->primary->fb->pixel_format)
11696 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011697
Daniel Vetter5a21b662016-05-24 17:13:53 +020011698 /*
11699 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11700 * Note that pitch changes could also affect these register.
11701 */
11702 if (INTEL_INFO(dev)->gen > 3 &&
11703 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11704 fb->pitches[0] != crtc->primary->fb->pitches[0]))
11705 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011706
Daniel Vetter5a21b662016-05-24 17:13:53 +020011707 if (i915_terminally_wedged(&dev_priv->gpu_error))
11708 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011709
Daniel Vetter5a21b662016-05-24 17:13:53 +020011710 work = kzalloc(sizeof(*work), GFP_KERNEL);
11711 if (work == NULL)
11712 return -ENOMEM;
11713
11714 work->event = event;
11715 work->crtc = crtc;
11716 work->old_fb = old_fb;
11717 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011718
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011719 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011720 if (ret)
11721 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011722
Daniel Vetter5a21b662016-05-24 17:13:53 +020011723 /* We borrow the event spin lock for protecting flip_work */
11724 spin_lock_irq(&dev->event_lock);
11725 if (intel_crtc->flip_work) {
11726 /* Before declaring the flip queue wedged, check if
11727 * the hardware completed the operation behind our backs.
11728 */
11729 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
11730 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11731 page_flip_completed(intel_crtc);
11732 } else {
11733 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
11734 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011735
Daniel Vetter5a21b662016-05-24 17:13:53 +020011736 drm_crtc_vblank_put(crtc);
11737 kfree(work);
11738 return -EBUSY;
11739 }
11740 }
11741 intel_crtc->flip_work = work;
11742 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011743
Daniel Vetter5a21b662016-05-24 17:13:53 +020011744 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11745 flush_workqueue(dev_priv->wq);
11746
11747 /* Reference the objects for the scheduled work. */
11748 drm_framebuffer_reference(work->old_fb);
11749 drm_gem_object_reference(&obj->base);
11750
11751 crtc->primary->fb = fb;
11752 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020011753
11754 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
11755 to_intel_plane_state(primary->state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011756
11757 work->pending_flip_obj = obj;
11758
11759 ret = i915_mutex_lock_interruptible(dev);
11760 if (ret)
11761 goto cleanup;
11762
11763 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11764 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11765 ret = -EIO;
11766 goto cleanup;
11767 }
11768
11769 atomic_inc(&intel_crtc->unpin_work_count);
11770
11771 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
11772 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
11773
11774 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
11775 engine = &dev_priv->engine[BCS];
11776 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
11777 /* vlv: DISPLAY_FLIP fails to change tiling */
11778 engine = NULL;
11779 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
11780 engine = &dev_priv->engine[BCS];
11781 } else if (INTEL_INFO(dev)->gen >= 7) {
11782 engine = i915_gem_request_get_engine(obj->last_write_req);
11783 if (engine == NULL || engine->id != RCS)
11784 engine = &dev_priv->engine[BCS];
11785 } else {
11786 engine = &dev_priv->engine[RCS];
11787 }
11788
11789 mmio_flip = use_mmio_flip(engine, obj);
11790
11791 /* When using CS flips, we want to emit semaphores between rings.
11792 * However, when using mmio flips we will create a task to do the
11793 * synchronisation, so all we want here is to pin the framebuffer
11794 * into the display plane and skip any waits.
11795 */
11796 if (!mmio_flip) {
11797 ret = i915_gem_object_sync(obj, engine, &request);
11798 if (!ret && !request) {
11799 request = i915_gem_request_alloc(engine, NULL);
11800 ret = PTR_ERR_OR_ZERO(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011801 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011802
Daniel Vetter5a21b662016-05-24 17:13:53 +020011803 if (ret)
11804 goto cleanup_pending;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011805 }
11806
Daniel Vetter5a21b662016-05-24 17:13:53 +020011807 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
11808 if (ret)
11809 goto cleanup_pending;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011810
Daniel Vetter5a21b662016-05-24 17:13:53 +020011811 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11812 obj, 0);
11813 work->gtt_offset += intel_crtc->dspaddr_offset;
11814 work->rotation = crtc->primary->state->rotation;
11815
11816 if (mmio_flip) {
11817 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
11818
11819 i915_gem_request_assign(&work->flip_queued_req,
11820 obj->last_write_req);
11821
11822 schedule_work(&work->mmio_work);
11823 } else {
11824 i915_gem_request_assign(&work->flip_queued_req, request);
11825 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
11826 page_flip_flags);
11827 if (ret)
11828 goto cleanup_unpin;
11829
11830 intel_mark_page_flip_active(intel_crtc, work);
11831
11832 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011833 }
11834
Daniel Vetter5a21b662016-05-24 17:13:53 +020011835 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
11836 to_intel_plane(primary)->frontbuffer_bit);
11837 mutex_unlock(&dev->struct_mutex);
11838
11839 intel_frontbuffer_flip_prepare(dev,
11840 to_intel_plane(primary)->frontbuffer_bit);
11841
11842 trace_i915_flip_request(intel_crtc->plane, obj);
11843
11844 return 0;
11845
11846cleanup_unpin:
11847 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
11848cleanup_pending:
11849 if (!IS_ERR_OR_NULL(request))
11850 i915_add_request_no_flush(request);
11851 atomic_dec(&intel_crtc->unpin_work_count);
11852 mutex_unlock(&dev->struct_mutex);
11853cleanup:
11854 crtc->primary->fb = old_fb;
11855 update_state_fb(crtc->primary);
11856
11857 drm_gem_object_unreference_unlocked(&obj->base);
11858 drm_framebuffer_unreference(work->old_fb);
11859
11860 spin_lock_irq(&dev->event_lock);
11861 intel_crtc->flip_work = NULL;
11862 spin_unlock_irq(&dev->event_lock);
11863
11864 drm_crtc_vblank_put(crtc);
11865free_work:
11866 kfree(work);
11867
11868 if (ret == -EIO) {
11869 struct drm_atomic_state *state;
11870 struct drm_plane_state *plane_state;
11871
11872out_hang:
11873 state = drm_atomic_state_alloc(dev);
11874 if (!state)
11875 return -ENOMEM;
11876 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11877
11878retry:
11879 plane_state = drm_atomic_get_plane_state(state, primary);
11880 ret = PTR_ERR_OR_ZERO(plane_state);
11881 if (!ret) {
11882 drm_atomic_set_fb_for_plane(plane_state, fb);
11883
11884 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11885 if (!ret)
11886 ret = drm_atomic_commit(state);
11887 }
11888
11889 if (ret == -EDEADLK) {
11890 drm_modeset_backoff(state->acquire_ctx);
11891 drm_atomic_state_clear(state);
11892 goto retry;
11893 }
11894
11895 if (ret)
11896 drm_atomic_state_free(state);
11897
11898 if (ret == 0 && event) {
11899 spin_lock_irq(&dev->event_lock);
11900 drm_crtc_send_vblank_event(crtc, event);
11901 spin_unlock_irq(&dev->event_lock);
11902 }
11903 }
11904 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011905}
11906
Daniel Vetter5a21b662016-05-24 17:13:53 +020011907
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011908/**
11909 * intel_wm_need_update - Check whether watermarks need updating
11910 * @plane: drm plane
11911 * @state: new plane state
11912 *
11913 * Check current plane state versus the new one to determine whether
11914 * watermarks need to be recalculated.
11915 *
11916 * Returns true or false.
11917 */
11918static bool intel_wm_need_update(struct drm_plane *plane,
11919 struct drm_plane_state *state)
11920{
Matt Roperd21fbe82015-09-24 15:53:12 -070011921 struct intel_plane_state *new = to_intel_plane_state(state);
11922 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11923
11924 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011925 if (new->visible != cur->visible)
11926 return true;
11927
11928 if (!cur->base.fb || !new->base.fb)
11929 return false;
11930
11931 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11932 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011933 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11934 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11935 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11936 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011937 return true;
11938
11939 return false;
11940}
11941
Matt Roperd21fbe82015-09-24 15:53:12 -070011942static bool needs_scaling(struct intel_plane_state *state)
11943{
11944 int src_w = drm_rect_width(&state->src) >> 16;
11945 int src_h = drm_rect_height(&state->src) >> 16;
11946 int dst_w = drm_rect_width(&state->dst);
11947 int dst_h = drm_rect_height(&state->dst);
11948
11949 return (src_w != dst_w || src_h != dst_h);
11950}
11951
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011952int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11953 struct drm_plane_state *plane_state)
11954{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011955 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011956 struct drm_crtc *crtc = crtc_state->crtc;
11957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11958 struct drm_plane *plane = plane_state->plane;
11959 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011960 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011961 struct intel_plane_state *old_plane_state =
11962 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011963 bool mode_changed = needs_modeset(crtc_state);
11964 bool was_crtc_enabled = crtc->state->active;
11965 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011966 bool turn_off, turn_on, visible, was_visible;
11967 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030011968 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011969
11970 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11971 plane->type != DRM_PLANE_TYPE_CURSOR) {
11972 ret = skl_update_scaler_plane(
11973 to_intel_crtc_state(crtc_state),
11974 to_intel_plane_state(plane_state));
11975 if (ret)
11976 return ret;
11977 }
11978
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011979 was_visible = old_plane_state->visible;
11980 visible = to_intel_plane_state(plane_state)->visible;
11981
11982 if (!was_crtc_enabled && WARN_ON(was_visible))
11983 was_visible = false;
11984
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011985 /*
11986 * Visibility is calculated as if the crtc was on, but
11987 * after scaler setup everything depends on it being off
11988 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011989 *
11990 * FIXME this is wrong for watermarks. Watermarks should also
11991 * be computed as if the pipe would be active. Perhaps move
11992 * per-plane wm computation to the .check_plane() hook, and
11993 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011994 */
11995 if (!is_crtc_enabled)
11996 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011997
11998 if (!was_visible && !visible)
11999 return 0;
12000
Maarten Lankhorste8861672016-02-24 11:24:26 +010012001 if (fb != old_plane_state->base.fb)
12002 pipe_config->fb_changed = true;
12003
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012004 turn_off = was_visible && (!visible || mode_changed);
12005 turn_on = visible && (!was_visible || mode_changed);
12006
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012007 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012008 intel_crtc->base.base.id,
12009 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012010 plane->base.id, plane->name,
12011 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012012
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012013 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12014 plane->base.id, plane->name,
12015 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012016 turn_off, turn_on, mode_changed);
12017
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012018 if (turn_on) {
12019 pipe_config->update_wm_pre = true;
12020
12021 /* must disable cxsr around plane enable/disable */
12022 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12023 pipe_config->disable_cxsr = true;
12024 } else if (turn_off) {
12025 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012026
Ville Syrjälä852eb002015-06-24 22:00:07 +030012027 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012028 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012029 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012030 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012031 /* FIXME bollocks */
12032 pipe_config->update_wm_pre = true;
12033 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012034 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012035
Matt Ropered4a6a72016-02-23 17:20:13 -080012036 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012037 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12038 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012039 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12040
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012041 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012042 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012043
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012044 /*
12045 * WaCxSRDisabledForSpriteScaling:ivb
12046 *
12047 * cstate->update_wm was already set above, so this flag will
12048 * take effect when we commit and program watermarks.
12049 */
12050 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12051 needs_scaling(to_intel_plane_state(plane_state)) &&
12052 !needs_scaling(old_plane_state))
12053 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012054
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012055 return 0;
12056}
12057
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012058static bool encoders_cloneable(const struct intel_encoder *a,
12059 const struct intel_encoder *b)
12060{
12061 /* masks could be asymmetric, so check both ways */
12062 return a == b || (a->cloneable & (1 << b->type) &&
12063 b->cloneable & (1 << a->type));
12064}
12065
12066static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12067 struct intel_crtc *crtc,
12068 struct intel_encoder *encoder)
12069{
12070 struct intel_encoder *source_encoder;
12071 struct drm_connector *connector;
12072 struct drm_connector_state *connector_state;
12073 int i;
12074
12075 for_each_connector_in_state(state, connector, connector_state, i) {
12076 if (connector_state->crtc != &crtc->base)
12077 continue;
12078
12079 source_encoder =
12080 to_intel_encoder(connector_state->best_encoder);
12081 if (!encoders_cloneable(encoder, source_encoder))
12082 return false;
12083 }
12084
12085 return true;
12086}
12087
12088static bool check_encoder_cloning(struct drm_atomic_state *state,
12089 struct intel_crtc *crtc)
12090{
12091 struct intel_encoder *encoder;
12092 struct drm_connector *connector;
12093 struct drm_connector_state *connector_state;
12094 int i;
12095
12096 for_each_connector_in_state(state, connector, connector_state, i) {
12097 if (connector_state->crtc != &crtc->base)
12098 continue;
12099
12100 encoder = to_intel_encoder(connector_state->best_encoder);
12101 if (!check_single_encoder_cloning(state, crtc, encoder))
12102 return false;
12103 }
12104
12105 return true;
12106}
12107
12108static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12109 struct drm_crtc_state *crtc_state)
12110{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012111 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012112 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012114 struct intel_crtc_state *pipe_config =
12115 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012116 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012117 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012118 bool mode_changed = needs_modeset(crtc_state);
12119
12120 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12121 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12122 return -EINVAL;
12123 }
12124
Ville Syrjälä852eb002015-06-24 22:00:07 +030012125 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012126 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012127
Maarten Lankhorstad421372015-06-15 12:33:42 +020012128 if (mode_changed && crtc_state->enable &&
12129 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012130 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012131 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12132 pipe_config);
12133 if (ret)
12134 return ret;
12135 }
12136
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012137 if (crtc_state->color_mgmt_changed) {
12138 ret = intel_color_check(crtc, crtc_state);
12139 if (ret)
12140 return ret;
12141 }
12142
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012143 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012144 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012145 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012146 if (ret) {
12147 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012148 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012149 }
12150 }
12151
12152 if (dev_priv->display.compute_intermediate_wm &&
12153 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12154 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12155 return 0;
12156
12157 /*
12158 * Calculate 'intermediate' watermarks that satisfy both the
12159 * old state and the new state. We can program these
12160 * immediately.
12161 */
12162 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12163 intel_crtc,
12164 pipe_config);
12165 if (ret) {
12166 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12167 return ret;
12168 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012169 } else if (dev_priv->display.compute_intermediate_wm) {
12170 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12171 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012172 }
12173
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012174 if (INTEL_INFO(dev)->gen >= 9) {
12175 if (mode_changed)
12176 ret = skl_update_scaler_crtc(pipe_config);
12177
12178 if (!ret)
12179 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12180 pipe_config);
12181 }
12182
12183 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012184}
12185
Jani Nikula65b38e02015-04-13 11:26:56 +030012186static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012187 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012188 .atomic_begin = intel_begin_crtc_commit,
12189 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012190 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012191};
12192
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012193static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12194{
12195 struct intel_connector *connector;
12196
12197 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012198 if (connector->base.state->crtc)
12199 drm_connector_unreference(&connector->base);
12200
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012201 if (connector->base.encoder) {
12202 connector->base.state->best_encoder =
12203 connector->base.encoder;
12204 connector->base.state->crtc =
12205 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012206
12207 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012208 } else {
12209 connector->base.state->best_encoder = NULL;
12210 connector->base.state->crtc = NULL;
12211 }
12212 }
12213}
12214
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012215static void
Robin Schroereba905b2014-05-18 02:24:50 +020012216connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012217 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012218{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012219 int bpp = pipe_config->pipe_bpp;
12220
12221 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12222 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012223 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012224
12225 /* Don't use an invalid EDID bpc value */
12226 if (connector->base.display_info.bpc &&
12227 connector->base.display_info.bpc * 3 < bpp) {
12228 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12229 bpp, connector->base.display_info.bpc*3);
12230 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12231 }
12232
Jani Nikula013dd9e2016-01-13 16:35:20 +020012233 /* Clamp bpp to default limit on screens without EDID 1.4 */
12234 if (connector->base.display_info.bpc == 0) {
12235 int type = connector->base.connector_type;
12236 int clamp_bpp = 24;
12237
12238 /* Fall back to 18 bpp when DP sink capability is unknown. */
12239 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12240 type == DRM_MODE_CONNECTOR_eDP)
12241 clamp_bpp = 18;
12242
12243 if (bpp > clamp_bpp) {
12244 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12245 bpp, clamp_bpp);
12246 pipe_config->pipe_bpp = clamp_bpp;
12247 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012248 }
12249}
12250
12251static int
12252compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012253 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012254{
12255 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012256 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012257 struct drm_connector *connector;
12258 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012259 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012260
Wayne Boyer666a4532015-12-09 12:29:35 -080012261 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012262 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012263 else if (INTEL_INFO(dev)->gen >= 5)
12264 bpp = 12*3;
12265 else
12266 bpp = 8*3;
12267
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012268
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012269 pipe_config->pipe_bpp = bpp;
12270
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012271 state = pipe_config->base.state;
12272
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012273 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012274 for_each_connector_in_state(state, connector, connector_state, i) {
12275 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012276 continue;
12277
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012278 connected_sink_compute_bpp(to_intel_connector(connector),
12279 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012280 }
12281
12282 return bpp;
12283}
12284
Daniel Vetter644db712013-09-19 14:53:58 +020012285static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12286{
12287 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12288 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012289 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012290 mode->crtc_hdisplay, mode->crtc_hsync_start,
12291 mode->crtc_hsync_end, mode->crtc_htotal,
12292 mode->crtc_vdisplay, mode->crtc_vsync_start,
12293 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12294}
12295
Daniel Vetterc0b03412013-05-28 12:05:54 +020012296static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012297 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012298 const char *context)
12299{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012300 struct drm_device *dev = crtc->base.dev;
12301 struct drm_plane *plane;
12302 struct intel_plane *intel_plane;
12303 struct intel_plane_state *state;
12304 struct drm_framebuffer *fb;
12305
Ville Syrjälä78108b72016-05-27 20:59:19 +030012306 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12307 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012308 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012309
Jani Nikulada205632016-03-15 21:51:10 +020012310 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012311 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12312 pipe_config->pipe_bpp, pipe_config->dither);
12313 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12314 pipe_config->has_pch_encoder,
12315 pipe_config->fdi_lanes,
12316 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12317 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12318 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012319 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012320 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012321 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012322 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12323 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12324 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012325
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012326 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012327 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012328 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012329 pipe_config->dp_m2_n2.gmch_m,
12330 pipe_config->dp_m2_n2.gmch_n,
12331 pipe_config->dp_m2_n2.link_m,
12332 pipe_config->dp_m2_n2.link_n,
12333 pipe_config->dp_m2_n2.tu);
12334
Daniel Vetter55072d12014-11-20 16:10:28 +010012335 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12336 pipe_config->has_audio,
12337 pipe_config->has_infoframe);
12338
Daniel Vetterc0b03412013-05-28 12:05:54 +020012339 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012340 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012341 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012342 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12343 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012344 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012345 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12346 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012347 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12348 crtc->num_scalers,
12349 pipe_config->scaler_state.scaler_users,
12350 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012351 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12352 pipe_config->gmch_pfit.control,
12353 pipe_config->gmch_pfit.pgm_ratios,
12354 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012355 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012356 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012357 pipe_config->pch_pfit.size,
12358 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012359 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012360 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012361
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012362 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012363 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012364 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012365 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012366 pipe_config->ddi_pll_sel,
12367 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012368 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012369 pipe_config->dpll_hw_state.pll0,
12370 pipe_config->dpll_hw_state.pll1,
12371 pipe_config->dpll_hw_state.pll2,
12372 pipe_config->dpll_hw_state.pll3,
12373 pipe_config->dpll_hw_state.pll6,
12374 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012375 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012376 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012377 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012378 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012379 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12380 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12381 pipe_config->ddi_pll_sel,
12382 pipe_config->dpll_hw_state.ctrl1,
12383 pipe_config->dpll_hw_state.cfgcr1,
12384 pipe_config->dpll_hw_state.cfgcr2);
12385 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012386 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012387 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012388 pipe_config->dpll_hw_state.wrpll,
12389 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012390 } else {
12391 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12392 "fp0: 0x%x, fp1: 0x%x\n",
12393 pipe_config->dpll_hw_state.dpll,
12394 pipe_config->dpll_hw_state.dpll_md,
12395 pipe_config->dpll_hw_state.fp0,
12396 pipe_config->dpll_hw_state.fp1);
12397 }
12398
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012399 DRM_DEBUG_KMS("planes on this crtc\n");
12400 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12401 intel_plane = to_intel_plane(plane);
12402 if (intel_plane->pipe != crtc->pipe)
12403 continue;
12404
12405 state = to_intel_plane_state(plane->state);
12406 fb = state->base.fb;
12407 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012408 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12409 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012410 continue;
12411 }
12412
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012413 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12414 plane->base.id, plane->name);
12415 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
12416 fb->base.id, fb->width, fb->height,
12417 drm_get_format_name(fb->pixel_format));
12418 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12419 state->scaler_id,
12420 state->src.x1 >> 16, state->src.y1 >> 16,
12421 drm_rect_width(&state->src) >> 16,
12422 drm_rect_height(&state->src) >> 16,
12423 state->dst.x1, state->dst.y1,
12424 drm_rect_width(&state->dst),
12425 drm_rect_height(&state->dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012426 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012427}
12428
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012429static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012430{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012431 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012432 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012433 unsigned int used_ports = 0;
12434
12435 /*
12436 * Walk the connector list instead of the encoder
12437 * list to detect the problem on ddi platforms
12438 * where there's just one encoder per digital port.
12439 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012440 drm_for_each_connector(connector, dev) {
12441 struct drm_connector_state *connector_state;
12442 struct intel_encoder *encoder;
12443
12444 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12445 if (!connector_state)
12446 connector_state = connector->state;
12447
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012448 if (!connector_state->best_encoder)
12449 continue;
12450
12451 encoder = to_intel_encoder(connector_state->best_encoder);
12452
12453 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012454
12455 switch (encoder->type) {
12456 unsigned int port_mask;
12457 case INTEL_OUTPUT_UNKNOWN:
12458 if (WARN_ON(!HAS_DDI(dev)))
12459 break;
12460 case INTEL_OUTPUT_DISPLAYPORT:
12461 case INTEL_OUTPUT_HDMI:
12462 case INTEL_OUTPUT_EDP:
12463 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12464
12465 /* the same port mustn't appear more than once */
12466 if (used_ports & port_mask)
12467 return false;
12468
12469 used_ports |= port_mask;
12470 default:
12471 break;
12472 }
12473 }
12474
12475 return true;
12476}
12477
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012478static void
12479clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12480{
12481 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012482 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012483 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012484 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012485 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012486 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012487
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012488 /* FIXME: before the switch to atomic started, a new pipe_config was
12489 * kzalloc'd. Code that depends on any field being zero should be
12490 * fixed, so that the crtc_state can be safely duplicated. For now,
12491 * only fields that are know to not cause problems are preserved. */
12492
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012493 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012494 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012495 shared_dpll = crtc_state->shared_dpll;
12496 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012497 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012498 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012499
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012500 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012501
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012502 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012503 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012504 crtc_state->shared_dpll = shared_dpll;
12505 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012506 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012507 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012508}
12509
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012510static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012511intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012512 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012513{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012514 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012515 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012516 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012517 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012518 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012519 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012520 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012521
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012522 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012523
Daniel Vettere143a212013-07-04 12:01:15 +020012524 pipe_config->cpu_transcoder =
12525 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012526
Imre Deak2960bc92013-07-30 13:36:32 +030012527 /*
12528 * Sanitize sync polarity flags based on requested ones. If neither
12529 * positive or negative polarity is requested, treat this as meaning
12530 * negative polarity.
12531 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012532 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012533 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012534 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012535
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012536 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012537 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012538 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012539
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012540 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12541 pipe_config);
12542 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012543 goto fail;
12544
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012545 /*
12546 * Determine the real pipe dimensions. Note that stereo modes can
12547 * increase the actual pipe size due to the frame doubling and
12548 * insertion of additional space for blanks between the frame. This
12549 * is stored in the crtc timings. We use the requested mode to do this
12550 * computation to clearly distinguish it from the adjusted mode, which
12551 * can be changed by the connectors in the below retry loop.
12552 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012553 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012554 &pipe_config->pipe_src_w,
12555 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012556
Daniel Vettere29c22c2013-02-21 00:00:16 +010012557encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012558 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012559 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012560 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012561
Daniel Vetter135c81b2013-07-21 21:37:09 +020012562 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012563 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12564 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012565
Daniel Vetter7758a112012-07-08 19:40:39 +020012566 /* Pass our mode to the connectors and the CRTC to give them a chance to
12567 * adjust it according to limitations or connector properties, and also
12568 * a chance to reject the mode entirely.
12569 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012570 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012571 if (connector_state->crtc != crtc)
12572 continue;
12573
12574 encoder = to_intel_encoder(connector_state->best_encoder);
12575
Daniel Vetterefea6e82013-07-21 21:36:59 +020012576 if (!(encoder->compute_config(encoder, pipe_config))) {
12577 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012578 goto fail;
12579 }
12580 }
12581
Daniel Vetterff9a6752013-06-01 17:16:21 +020012582 /* Set default port clock if not overwritten by the encoder. Needs to be
12583 * done afterwards in case the encoder adjusts the mode. */
12584 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012585 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012586 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012587
Daniel Vettera43f6e02013-06-07 23:10:32 +020012588 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012589 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012590 DRM_DEBUG_KMS("CRTC fixup failed\n");
12591 goto fail;
12592 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012593
12594 if (ret == RETRY) {
12595 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12596 ret = -EINVAL;
12597 goto fail;
12598 }
12599
12600 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12601 retry = false;
12602 goto encoder_retry;
12603 }
12604
Daniel Vettere8fa4272015-08-12 11:43:34 +020012605 /* Dithering seems to not pass-through bits correctly when it should, so
12606 * only enable it on 6bpc panels. */
12607 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012608 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012609 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012610
Daniel Vetter7758a112012-07-08 19:40:39 +020012611fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012612 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012613}
12614
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012615static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012616intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012617{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012618 struct drm_crtc *crtc;
12619 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012620 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012621
Ville Syrjälä76688512014-01-10 11:28:06 +020012622 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012623 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012624 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012625
12626 /* Update hwmode for vblank functions */
12627 if (crtc->state->active)
12628 crtc->hwmode = crtc->state->adjusted_mode;
12629 else
12630 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012631
12632 /*
12633 * Update legacy state to satisfy fbc code. This can
12634 * be removed when fbc uses the atomic state.
12635 */
12636 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12637 struct drm_plane_state *plane_state = crtc->primary->state;
12638
12639 crtc->primary->fb = plane_state->fb;
12640 crtc->x = plane_state->src_x >> 16;
12641 crtc->y = plane_state->src_y >> 16;
12642 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012643 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012644}
12645
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012646static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012647{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012648 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012649
12650 if (clock1 == clock2)
12651 return true;
12652
12653 if (!clock1 || !clock2)
12654 return false;
12655
12656 diff = abs(clock1 - clock2);
12657
12658 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12659 return true;
12660
12661 return false;
12662}
12663
Daniel Vetter25c5b262012-07-08 22:08:04 +020012664#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12665 list_for_each_entry((intel_crtc), \
12666 &(dev)->mode_config.crtc_list, \
12667 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012668 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012669
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012670static bool
12671intel_compare_m_n(unsigned int m, unsigned int n,
12672 unsigned int m2, unsigned int n2,
12673 bool exact)
12674{
12675 if (m == m2 && n == n2)
12676 return true;
12677
12678 if (exact || !m || !n || !m2 || !n2)
12679 return false;
12680
12681 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12682
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012683 if (n > n2) {
12684 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012685 m2 <<= 1;
12686 n2 <<= 1;
12687 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012688 } else if (n < n2) {
12689 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012690 m <<= 1;
12691 n <<= 1;
12692 }
12693 }
12694
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012695 if (n != n2)
12696 return false;
12697
12698 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012699}
12700
12701static bool
12702intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12703 struct intel_link_m_n *m2_n2,
12704 bool adjust)
12705{
12706 if (m_n->tu == m2_n2->tu &&
12707 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12708 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12709 intel_compare_m_n(m_n->link_m, m_n->link_n,
12710 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12711 if (adjust)
12712 *m2_n2 = *m_n;
12713
12714 return true;
12715 }
12716
12717 return false;
12718}
12719
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012720static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012721intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012722 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012723 struct intel_crtc_state *pipe_config,
12724 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012725{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012726 bool ret = true;
12727
12728#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12729 do { \
12730 if (!adjust) \
12731 DRM_ERROR(fmt, ##__VA_ARGS__); \
12732 else \
12733 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12734 } while (0)
12735
Daniel Vetter66e985c2013-06-05 13:34:20 +020012736#define PIPE_CONF_CHECK_X(name) \
12737 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012738 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012739 "(expected 0x%08x, found 0x%08x)\n", \
12740 current_config->name, \
12741 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012742 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012743 }
12744
Daniel Vetter08a24032013-04-19 11:25:34 +020012745#define PIPE_CONF_CHECK_I(name) \
12746 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012747 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012748 "(expected %i, found %i)\n", \
12749 current_config->name, \
12750 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012751 ret = false; \
12752 }
12753
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012754#define PIPE_CONF_CHECK_P(name) \
12755 if (current_config->name != pipe_config->name) { \
12756 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12757 "(expected %p, found %p)\n", \
12758 current_config->name, \
12759 pipe_config->name); \
12760 ret = false; \
12761 }
12762
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012763#define PIPE_CONF_CHECK_M_N(name) \
12764 if (!intel_compare_link_m_n(&current_config->name, \
12765 &pipe_config->name,\
12766 adjust)) { \
12767 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12768 "(expected tu %i gmch %i/%i link %i/%i, " \
12769 "found tu %i, gmch %i/%i link %i/%i)\n", \
12770 current_config->name.tu, \
12771 current_config->name.gmch_m, \
12772 current_config->name.gmch_n, \
12773 current_config->name.link_m, \
12774 current_config->name.link_n, \
12775 pipe_config->name.tu, \
12776 pipe_config->name.gmch_m, \
12777 pipe_config->name.gmch_n, \
12778 pipe_config->name.link_m, \
12779 pipe_config->name.link_n); \
12780 ret = false; \
12781 }
12782
Daniel Vetter55c561a2016-03-30 11:34:36 +020012783/* This is required for BDW+ where there is only one set of registers for
12784 * switching between high and low RR.
12785 * This macro can be used whenever a comparison has to be made between one
12786 * hw state and multiple sw state variables.
12787 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012788#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12789 if (!intel_compare_link_m_n(&current_config->name, \
12790 &pipe_config->name, adjust) && \
12791 !intel_compare_link_m_n(&current_config->alt_name, \
12792 &pipe_config->name, adjust)) { \
12793 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12794 "(expected tu %i gmch %i/%i link %i/%i, " \
12795 "or tu %i gmch %i/%i link %i/%i, " \
12796 "found tu %i, gmch %i/%i link %i/%i)\n", \
12797 current_config->name.tu, \
12798 current_config->name.gmch_m, \
12799 current_config->name.gmch_n, \
12800 current_config->name.link_m, \
12801 current_config->name.link_n, \
12802 current_config->alt_name.tu, \
12803 current_config->alt_name.gmch_m, \
12804 current_config->alt_name.gmch_n, \
12805 current_config->alt_name.link_m, \
12806 current_config->alt_name.link_n, \
12807 pipe_config->name.tu, \
12808 pipe_config->name.gmch_m, \
12809 pipe_config->name.gmch_n, \
12810 pipe_config->name.link_m, \
12811 pipe_config->name.link_n); \
12812 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012813 }
12814
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012815#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12816 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012817 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012818 "(expected %i, found %i)\n", \
12819 current_config->name & (mask), \
12820 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012821 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012822 }
12823
Ville Syrjälä5e550652013-09-06 23:29:07 +030012824#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12825 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012826 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012827 "(expected %i, found %i)\n", \
12828 current_config->name, \
12829 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012830 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012831 }
12832
Daniel Vetterbb760062013-06-06 14:55:52 +020012833#define PIPE_CONF_QUIRK(quirk) \
12834 ((current_config->quirks | pipe_config->quirks) & (quirk))
12835
Daniel Vettereccb1402013-05-22 00:50:22 +020012836 PIPE_CONF_CHECK_I(cpu_transcoder);
12837
Daniel Vetter08a24032013-04-19 11:25:34 +020012838 PIPE_CONF_CHECK_I(has_pch_encoder);
12839 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012840 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012841
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012842 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012843 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030012844 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012845
12846 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012847 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012848
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012849 if (current_config->has_drrs)
12850 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12851 } else
12852 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012853
Jani Nikulaa65347b2015-11-27 12:21:46 +020012854 PIPE_CONF_CHECK_I(has_dsi_encoder);
12855
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012856 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12857 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12858 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12859 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12860 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12861 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012862
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012863 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12864 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12865 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12866 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12867 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12868 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012869
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012870 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012871 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012872 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012873 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012874 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012875 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012876
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012877 PIPE_CONF_CHECK_I(has_audio);
12878
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012879 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012880 DRM_MODE_FLAG_INTERLACE);
12881
Daniel Vetterbb760062013-06-06 14:55:52 +020012882 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012883 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012884 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012885 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012886 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012887 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012888 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012889 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012890 DRM_MODE_FLAG_NVSYNC);
12891 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012892
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012893 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012894 /* pfit ratios are autocomputed by the hw on gen4+ */
12895 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012896 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012897 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012898
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012899 if (!adjust) {
12900 PIPE_CONF_CHECK_I(pipe_src_w);
12901 PIPE_CONF_CHECK_I(pipe_src_h);
12902
12903 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12904 if (current_config->pch_pfit.enabled) {
12905 PIPE_CONF_CHECK_X(pch_pfit.pos);
12906 PIPE_CONF_CHECK_X(pch_pfit.size);
12907 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012908
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012909 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12910 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012911
Jesse Barnese59150d2014-01-07 13:30:45 -080012912 /* BDW+ don't expose a synchronous way to read the state */
12913 if (IS_HASWELL(dev))
12914 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012915
Ville Syrjälä282740f2013-09-04 18:30:03 +030012916 PIPE_CONF_CHECK_I(double_wide);
12917
Daniel Vetter26804af2014-06-25 22:01:55 +030012918 PIPE_CONF_CHECK_X(ddi_pll_sel);
12919
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012920 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012921 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012922 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012923 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12924 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012925 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012926 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012927 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12928 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12929 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012930
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012931 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12932 PIPE_CONF_CHECK_X(dsi_pll.div);
12933
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012934 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12935 PIPE_CONF_CHECK_I(pipe_bpp);
12936
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012937 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012938 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012939
Daniel Vetter66e985c2013-06-05 13:34:20 +020012940#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012941#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012942#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012943#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012944#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012945#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012946#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012947
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012948 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012949}
12950
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012951static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12952 const struct intel_crtc_state *pipe_config)
12953{
12954 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012955 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012956 &pipe_config->fdi_m_n);
12957 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12958
12959 /*
12960 * FDI already provided one idea for the dotclock.
12961 * Yell if the encoder disagrees.
12962 */
12963 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12964 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12965 fdi_dotclock, dotclock);
12966 }
12967}
12968
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012969static void verify_wm_state(struct drm_crtc *crtc,
12970 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012971{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012972 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012973 struct drm_i915_private *dev_priv = dev->dev_private;
12974 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012975 struct skl_ddb_entry *hw_entry, *sw_entry;
12976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12977 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012978 int plane;
12979
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012980 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012981 return;
12982
12983 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12984 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12985
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012986 /* planes */
12987 for_each_plane(dev_priv, pipe, plane) {
12988 hw_entry = &hw_ddb.plane[pipe][plane];
12989 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012990
12991 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12992 continue;
12993
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012994 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12995 "(expected (%u,%u), found (%u,%u))\n",
12996 pipe_name(pipe), plane + 1,
12997 sw_entry->start, sw_entry->end,
12998 hw_entry->start, hw_entry->end);
12999 }
13000
13001 /* cursor */
13002 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13003 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13004
13005 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000013006 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13007 "(expected (%u,%u), found (%u,%u))\n",
13008 pipe_name(pipe),
13009 sw_entry->start, sw_entry->end,
13010 hw_entry->start, hw_entry->end);
13011 }
13012}
13013
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013014static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013015verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013016{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013017 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013018
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013019 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013020 struct drm_encoder *encoder = connector->encoder;
13021 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013022
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013023 if (state->crtc != crtc)
13024 continue;
13025
Daniel Vetter5a21b662016-05-24 17:13:53 +020013026 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013027
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013028 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013029 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013030 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013031}
13032
13033static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013034verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013035{
13036 struct intel_encoder *encoder;
13037 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013038
Damien Lespiaub2784e12014-08-05 11:29:37 +010013039 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013040 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013041 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013042
13043 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13044 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013045 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013046
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013047 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013048 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013049 continue;
13050 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013051
13052 I915_STATE_WARN(connector->base.state->crtc !=
13053 encoder->base.crtc,
13054 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013055 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013056
Rob Clarke2c719b2014-12-15 13:56:32 -050013057 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013058 "encoder's enabled state mismatch "
13059 "(expected %i, found %i)\n",
13060 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013061
13062 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013063 bool active;
13064
13065 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013066 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013067 "encoder detached but still enabled on pipe %c.\n",
13068 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013069 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013070 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013071}
13072
13073static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013074verify_crtc_state(struct drm_crtc *crtc,
13075 struct drm_crtc_state *old_crtc_state,
13076 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013077{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013078 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013079 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013080 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13082 struct intel_crtc_state *pipe_config, *sw_config;
13083 struct drm_atomic_state *old_state;
13084 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013085
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013086 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013087 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013088 pipe_config = to_intel_crtc_state(old_crtc_state);
13089 memset(pipe_config, 0, sizeof(*pipe_config));
13090 pipe_config->base.crtc = crtc;
13091 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013092
Ville Syrjälä78108b72016-05-27 20:59:19 +030013093 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013094
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013095 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013096
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013097 /* hw state is inconsistent with the pipe quirk */
13098 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13099 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13100 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013101
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013102 I915_STATE_WARN(new_crtc_state->active != active,
13103 "crtc active state doesn't match with hw state "
13104 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013105
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013106 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13107 "transitional active state does not match atomic hw state "
13108 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013109
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013110 for_each_encoder_on_crtc(dev, crtc, encoder) {
13111 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013112
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013113 active = encoder->get_hw_state(encoder, &pipe);
13114 I915_STATE_WARN(active != new_crtc_state->active,
13115 "[ENCODER:%i] active %i with crtc active %i\n",
13116 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013117
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013118 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13119 "Encoder connected to wrong pipe %c\n",
13120 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013121
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013122 if (active)
13123 encoder->get_config(encoder, pipe_config);
13124 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013125
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013126 if (!new_crtc_state->active)
13127 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013128
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013129 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013130
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013131 sw_config = to_intel_crtc_state(crtc->state);
13132 if (!intel_pipe_config_compare(dev, sw_config,
13133 pipe_config, false)) {
13134 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13135 intel_dump_pipe_config(intel_crtc, pipe_config,
13136 "[hw state]");
13137 intel_dump_pipe_config(intel_crtc, sw_config,
13138 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013139 }
13140}
13141
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013142static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013143verify_single_dpll_state(struct drm_i915_private *dev_priv,
13144 struct intel_shared_dpll *pll,
13145 struct drm_crtc *crtc,
13146 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013147{
13148 struct intel_dpll_hw_state dpll_hw_state;
13149 unsigned crtc_mask;
13150 bool active;
13151
13152 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13153
13154 DRM_DEBUG_KMS("%s\n", pll->name);
13155
13156 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13157
13158 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13159 I915_STATE_WARN(!pll->on && pll->active_mask,
13160 "pll in active use but not on in sw tracking\n");
13161 I915_STATE_WARN(pll->on && !pll->active_mask,
13162 "pll is on but not used by any active crtc\n");
13163 I915_STATE_WARN(pll->on != active,
13164 "pll on state mismatch (expected %i, found %i)\n",
13165 pll->on, active);
13166 }
13167
13168 if (!crtc) {
13169 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13170 "more active pll users than references: %x vs %x\n",
13171 pll->active_mask, pll->config.crtc_mask);
13172
13173 return;
13174 }
13175
13176 crtc_mask = 1 << drm_crtc_index(crtc);
13177
13178 if (new_state->active)
13179 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13180 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13181 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13182 else
13183 I915_STATE_WARN(pll->active_mask & crtc_mask,
13184 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13185 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13186
13187 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13188 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13189 crtc_mask, pll->config.crtc_mask);
13190
13191 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13192 &dpll_hw_state,
13193 sizeof(dpll_hw_state)),
13194 "pll hw state mismatch\n");
13195}
13196
13197static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013198verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13199 struct drm_crtc_state *old_crtc_state,
13200 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013201{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013202 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013203 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13204 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13205
13206 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013207 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013208
13209 if (old_state->shared_dpll &&
13210 old_state->shared_dpll != new_state->shared_dpll) {
13211 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13212 struct intel_shared_dpll *pll = old_state->shared_dpll;
13213
13214 I915_STATE_WARN(pll->active_mask & crtc_mask,
13215 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13216 pipe_name(drm_crtc_index(crtc)));
13217 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13218 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13219 pipe_name(drm_crtc_index(crtc)));
13220 }
13221}
13222
13223static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013224intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013225 struct drm_crtc_state *old_state,
13226 struct drm_crtc_state *new_state)
13227{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013228 if (!needs_modeset(new_state) &&
13229 !to_intel_crtc_state(new_state)->update_pipe)
13230 return;
13231
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013232 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013233 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013234 verify_crtc_state(crtc, old_state, new_state);
13235 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013236}
13237
13238static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013239verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013240{
13241 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013242 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013243
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013244 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013245 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013246}
Daniel Vetter53589012013-06-05 13:34:16 +020013247
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013248static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013249intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013250{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013251 verify_encoder_state(dev);
13252 verify_connector_state(dev, NULL);
13253 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013254}
13255
Ville Syrjälä80715b22014-05-15 20:23:23 +030013256static void update_scanline_offset(struct intel_crtc *crtc)
13257{
13258 struct drm_device *dev = crtc->base.dev;
13259
13260 /*
13261 * The scanline counter increments at the leading edge of hsync.
13262 *
13263 * On most platforms it starts counting from vtotal-1 on the
13264 * first active line. That means the scanline counter value is
13265 * always one less than what we would expect. Ie. just after
13266 * start of vblank, which also occurs at start of hsync (on the
13267 * last active line), the scanline counter will read vblank_start-1.
13268 *
13269 * On gen2 the scanline counter starts counting from 1 instead
13270 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13271 * to keep the value positive), instead of adding one.
13272 *
13273 * On HSW+ the behaviour of the scanline counter depends on the output
13274 * type. For DP ports it behaves like most other platforms, but on HDMI
13275 * there's an extra 1 line difference. So we need to add two instead of
13276 * one to the value.
13277 */
13278 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013279 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013280 int vtotal;
13281
Ville Syrjälä124abe02015-09-08 13:40:45 +030013282 vtotal = adjusted_mode->crtc_vtotal;
13283 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013284 vtotal /= 2;
13285
13286 crtc->scanline_offset = vtotal - 1;
13287 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013288 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013289 crtc->scanline_offset = 2;
13290 } else
13291 crtc->scanline_offset = 1;
13292}
13293
Maarten Lankhorstad421372015-06-15 12:33:42 +020013294static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013295{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013296 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013297 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013298 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013299 struct drm_crtc *crtc;
13300 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013301 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013302
13303 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013304 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013305
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013306 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013308 struct intel_shared_dpll *old_dpll =
13309 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013310
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013311 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013312 continue;
13313
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013314 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013315
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013316 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013317 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013318
Maarten Lankhorstad421372015-06-15 12:33:42 +020013319 if (!shared_dpll)
13320 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13321
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013322 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013323 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013324}
13325
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013326/*
13327 * This implements the workaround described in the "notes" section of the mode
13328 * set sequence documentation. When going from no pipes or single pipe to
13329 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13330 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13331 */
13332static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13333{
13334 struct drm_crtc_state *crtc_state;
13335 struct intel_crtc *intel_crtc;
13336 struct drm_crtc *crtc;
13337 struct intel_crtc_state *first_crtc_state = NULL;
13338 struct intel_crtc_state *other_crtc_state = NULL;
13339 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13340 int i;
13341
13342 /* look at all crtc's that are going to be enabled in during modeset */
13343 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13344 intel_crtc = to_intel_crtc(crtc);
13345
13346 if (!crtc_state->active || !needs_modeset(crtc_state))
13347 continue;
13348
13349 if (first_crtc_state) {
13350 other_crtc_state = to_intel_crtc_state(crtc_state);
13351 break;
13352 } else {
13353 first_crtc_state = to_intel_crtc_state(crtc_state);
13354 first_pipe = intel_crtc->pipe;
13355 }
13356 }
13357
13358 /* No workaround needed? */
13359 if (!first_crtc_state)
13360 return 0;
13361
13362 /* w/a possibly needed, check how many crtc's are already enabled. */
13363 for_each_intel_crtc(state->dev, intel_crtc) {
13364 struct intel_crtc_state *pipe_config;
13365
13366 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13367 if (IS_ERR(pipe_config))
13368 return PTR_ERR(pipe_config);
13369
13370 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13371
13372 if (!pipe_config->base.active ||
13373 needs_modeset(&pipe_config->base))
13374 continue;
13375
13376 /* 2 or more enabled crtcs means no need for w/a */
13377 if (enabled_pipe != INVALID_PIPE)
13378 return 0;
13379
13380 enabled_pipe = intel_crtc->pipe;
13381 }
13382
13383 if (enabled_pipe != INVALID_PIPE)
13384 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13385 else if (other_crtc_state)
13386 other_crtc_state->hsw_workaround_pipe = first_pipe;
13387
13388 return 0;
13389}
13390
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013391static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13392{
13393 struct drm_crtc *crtc;
13394 struct drm_crtc_state *crtc_state;
13395 int ret = 0;
13396
13397 /* add all active pipes to the state */
13398 for_each_crtc(state->dev, crtc) {
13399 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13400 if (IS_ERR(crtc_state))
13401 return PTR_ERR(crtc_state);
13402
13403 if (!crtc_state->active || needs_modeset(crtc_state))
13404 continue;
13405
13406 crtc_state->mode_changed = true;
13407
13408 ret = drm_atomic_add_affected_connectors(state, crtc);
13409 if (ret)
13410 break;
13411
13412 ret = drm_atomic_add_affected_planes(state, crtc);
13413 if (ret)
13414 break;
13415 }
13416
13417 return ret;
13418}
13419
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013420static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013421{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013422 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13423 struct drm_i915_private *dev_priv = state->dev->dev_private;
13424 struct drm_crtc *crtc;
13425 struct drm_crtc_state *crtc_state;
13426 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013427
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013428 if (!check_digital_port_conflicts(state)) {
13429 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13430 return -EINVAL;
13431 }
13432
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013433 intel_state->modeset = true;
13434 intel_state->active_crtcs = dev_priv->active_crtcs;
13435
13436 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13437 if (crtc_state->active)
13438 intel_state->active_crtcs |= 1 << i;
13439 else
13440 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013441
13442 if (crtc_state->active != crtc->state->active)
13443 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013444 }
13445
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013446 /*
13447 * See if the config requires any additional preparation, e.g.
13448 * to adjust global state with pipes off. We need to do this
13449 * here so we can get the modeset_pipe updated config for the new
13450 * mode set on this crtc. For other crtcs we need to use the
13451 * adjusted_mode bits in the crtc directly.
13452 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013453 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013454 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013455 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013456 if (!intel_state->cdclk_pll_vco)
13457 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013458
Clint Taylorc89e39f2016-05-13 23:41:21 +030013459 ret = dev_priv->display.modeset_calc_cdclk(state);
13460 if (ret < 0)
13461 return ret;
13462
13463 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013464 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013465 ret = intel_modeset_all_pipes(state);
13466
13467 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013468 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013469
13470 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13471 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013472 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013473 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013474
Maarten Lankhorstad421372015-06-15 12:33:42 +020013475 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013476
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013477 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013478 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013479
Maarten Lankhorstad421372015-06-15 12:33:42 +020013480 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013481}
13482
Matt Roperaa363132015-09-24 15:53:18 -070013483/*
13484 * Handle calculation of various watermark data at the end of the atomic check
13485 * phase. The code here should be run after the per-crtc and per-plane 'check'
13486 * handlers to ensure that all derived state has been updated.
13487 */
Matt Roper55994c22016-05-12 07:06:08 -070013488static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013489{
13490 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013491 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013492
13493 /* Is there platform-specific watermark information to calculate? */
13494 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013495 return dev_priv->display.compute_global_watermarks(state);
13496
13497 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013498}
13499
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013500/**
13501 * intel_atomic_check - validate state object
13502 * @dev: drm device
13503 * @state: state to validate
13504 */
13505static int intel_atomic_check(struct drm_device *dev,
13506 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013507{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013508 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013509 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013510 struct drm_crtc *crtc;
13511 struct drm_crtc_state *crtc_state;
13512 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013513 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013514
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013515 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013516 if (ret)
13517 return ret;
13518
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013519 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013520 struct intel_crtc_state *pipe_config =
13521 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013522
13523 /* Catch I915_MODE_FLAG_INHERITED */
13524 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13525 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013526
Daniel Vetter26495482015-07-15 14:15:52 +020013527 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013528 continue;
13529
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013530 if (!crtc_state->enable) {
13531 any_ms = true;
13532 continue;
13533 }
13534
Daniel Vetter26495482015-07-15 14:15:52 +020013535 /* FIXME: For only active_changed we shouldn't need to do any
13536 * state recomputation at all. */
13537
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013538 ret = drm_atomic_add_affected_connectors(state, crtc);
13539 if (ret)
13540 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013541
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013542 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013543 if (ret) {
13544 intel_dump_pipe_config(to_intel_crtc(crtc),
13545 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013546 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013547 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013548
Jani Nikula73831232015-11-19 10:26:30 +020013549 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013550 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013551 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013552 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013553 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013554 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013555 }
13556
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013557 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020013558 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013559
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013560 ret = drm_atomic_add_affected_planes(state, crtc);
13561 if (ret)
13562 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013563
Daniel Vetter26495482015-07-15 14:15:52 +020013564 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13565 needs_modeset(crtc_state) ?
13566 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013567 }
13568
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013569 if (any_ms) {
13570 ret = intel_modeset_checks(state);
13571
13572 if (ret)
13573 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013574 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013575 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013576
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013577 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013578 if (ret)
13579 return ret;
13580
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013581 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070013582 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013583}
13584
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013585static int intel_atomic_prepare_commit(struct drm_device *dev,
13586 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013587 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013588{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013589 struct drm_i915_private *dev_priv = dev->dev_private;
13590 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013591 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013592 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013593 struct drm_crtc *crtc;
13594 int i, ret;
13595
Daniel Vetter5a21b662016-05-24 17:13:53 +020013596 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13597 if (state->legacy_cursor_update)
13598 continue;
13599
13600 ret = intel_crtc_wait_for_pending_flips(crtc);
13601 if (ret)
13602 return ret;
13603
13604 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13605 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013606 }
13607
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013608 ret = mutex_lock_interruptible(&dev->struct_mutex);
13609 if (ret)
13610 return ret;
13611
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013612 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013613 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013614
Dave Airlie21daaee2016-05-05 09:56:30 +100013615 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013616 for_each_plane_in_state(state, plane, plane_state, i) {
13617 struct intel_plane_state *intel_plane_state =
13618 to_intel_plane_state(plane_state);
13619
13620 if (!intel_plane_state->wait_req)
13621 continue;
13622
13623 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010013624 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013625 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013626 /* Any hang should be swallowed by the wait */
13627 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013628 mutex_lock(&dev->struct_mutex);
13629 drm_atomic_helper_cleanup_planes(dev, state);
13630 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013631 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013632 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013633 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013634 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013635
13636 return ret;
13637}
13638
Maarten Lankhorsta2991412016-05-17 15:07:48 +020013639u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
13640{
13641 struct drm_device *dev = crtc->base.dev;
13642
13643 if (!dev->max_vblank_count)
13644 return drm_accurate_vblank_count(&crtc->base);
13645
13646 return dev->driver->get_vblank_counter(dev, crtc->pipe);
13647}
13648
Daniel Vetter5a21b662016-05-24 17:13:53 +020013649static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13650 struct drm_i915_private *dev_priv,
13651 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013652{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013653 unsigned last_vblank_count[I915_MAX_PIPES];
13654 enum pipe pipe;
13655 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013656
Daniel Vetter5a21b662016-05-24 17:13:53 +020013657 if (!crtc_mask)
13658 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013659
Daniel Vetter5a21b662016-05-24 17:13:53 +020013660 for_each_pipe(dev_priv, pipe) {
13661 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010013662
Daniel Vetter5a21b662016-05-24 17:13:53 +020013663 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010013664 continue;
13665
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013666 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013667 if (WARN_ON(ret != 0)) {
13668 crtc_mask &= ~(1 << pipe);
13669 continue;
13670 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013671
Daniel Vetter5a21b662016-05-24 17:13:53 +020013672 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13673 }
13674
13675 for_each_pipe(dev_priv, pipe) {
13676 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13677 long lret;
13678
13679 if (!((1 << pipe) & crtc_mask))
13680 continue;
13681
13682 lret = wait_event_timeout(dev->vblank[pipe].queue,
13683 last_vblank_count[pipe] !=
13684 drm_crtc_vblank_count(crtc),
13685 msecs_to_jiffies(50));
13686
13687 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
13688
13689 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013690 }
13691}
13692
Daniel Vetter5a21b662016-05-24 17:13:53 +020013693static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013694{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013695 /* fb updated, need to unpin old fb */
13696 if (crtc_state->fb_changed)
13697 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013698
Daniel Vetter5a21b662016-05-24 17:13:53 +020013699 /* wm changes, need vblank before final wm's */
13700 if (crtc_state->update_wm_post)
13701 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013702
Daniel Vetter5a21b662016-05-24 17:13:53 +020013703 /*
13704 * cxsr is re-enabled after vblank.
13705 * This is already handled by crtc_state->update_wm_post,
13706 * but added for clarity.
13707 */
13708 if (crtc_state->disable_cxsr)
13709 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013710
Daniel Vetter5a21b662016-05-24 17:13:53 +020013711 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013712}
13713
Daniel Vetter94f05022016-06-14 18:01:00 +020013714static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013715{
Daniel Vetter94f05022016-06-14 18:01:00 +020013716 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013717 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013718 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013719 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013720 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013721 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020013722 struct drm_plane *plane;
13723 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013724 bool hw_check = intel_state->modeset;
13725 unsigned long put_domains[I915_MAX_PIPES] = {};
13726 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020013727 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020013728
Daniel Vetter94f05022016-06-14 18:01:00 +020013729 for_each_plane_in_state(state, plane, plane_state, i) {
13730 struct intel_plane_state *intel_plane_state =
13731 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020013732
Daniel Vetter94f05022016-06-14 18:01:00 +020013733 if (!intel_plane_state->wait_req)
13734 continue;
13735
13736 ret = __i915_wait_request(intel_plane_state->wait_req,
13737 true, NULL, NULL);
13738 /* EIO should be eaten, and we can't get interrupted in the
13739 * worker, and blocking commits have waited already. */
13740 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013741 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013742
Daniel Vetterea0000f2016-06-13 16:13:46 +020013743 drm_atomic_helper_wait_for_dependencies(state);
13744
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013745 if (intel_state->modeset) {
13746 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13747 sizeof(intel_state->min_pixclk));
13748 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013749 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013750
13751 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013752 }
13753
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013754 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13756
Daniel Vetter5a21b662016-05-24 17:13:53 +020013757 if (needs_modeset(crtc->state) ||
13758 to_intel_crtc_state(crtc->state)->update_pipe) {
13759 hw_check = true;
13760
13761 put_domains[to_intel_crtc(crtc)->pipe] =
13762 modeset_get_crtc_power_domains(crtc,
13763 to_intel_crtc_state(crtc->state));
13764 }
13765
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013766 if (!needs_modeset(crtc->state))
13767 continue;
13768
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013769 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013770
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013771 if (old_crtc_state->active) {
13772 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013773 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013774 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013775 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013776 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013777
13778 /*
13779 * Underruns don't always raise
13780 * interrupts, so check manually.
13781 */
13782 intel_check_cpu_fifo_underruns(dev_priv);
13783 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013784
13785 if (!crtc->state->active)
13786 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013787 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013788 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013789
Daniel Vetterea9d7582012-07-10 10:42:52 +020013790 /* Only after disabling all output pipelines that will be changed can we
13791 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013792 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013793
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013794 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013795 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013796
13797 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030013798 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013799 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013800 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013801
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013802 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013803 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013804
Daniel Vettera6778b32012-07-02 09:56:42 +020013805 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013806 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13808 bool modeset = needs_modeset(crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013809 struct intel_crtc_state *pipe_config =
13810 to_intel_crtc_state(crtc->state);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013811
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013812 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013813 update_scanline_offset(to_intel_crtc(crtc));
13814 dev_priv->display.crtc_enable(crtc);
13815 }
13816
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013817 /* Complete events for now disable pipes here. */
13818 if (modeset && !crtc->state->active && crtc->state->event) {
13819 spin_lock_irq(&dev->event_lock);
13820 drm_crtc_send_vblank_event(crtc, crtc->state->event);
13821 spin_unlock_irq(&dev->event_lock);
13822
13823 crtc->state->event = NULL;
13824 }
13825
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013826 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013827 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013828
Daniel Vetter5a21b662016-05-24 17:13:53 +020013829 if (crtc->state->active &&
13830 drm_atomic_get_existing_plane_state(state, crtc->primary))
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020013831 intel_fbc_enable(intel_crtc, pipe_config, to_intel_plane_state(crtc->primary->state));
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013832
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013833 if (crtc->state->active)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013834 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013835
Daniel Vetter5a21b662016-05-24 17:13:53 +020013836 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13837 crtc_vblank_mask |= 1 << i;
Matt Ropered4a6a72016-02-23 17:20:13 -080013838 }
13839
Daniel Vetter94f05022016-06-14 18:01:00 +020013840 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13841 * already, but still need the state for the delayed optimization. To
13842 * fix this:
13843 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13844 * - schedule that vblank worker _before_ calling hw_done
13845 * - at the start of commit_tail, cancel it _synchrously
13846 * - switch over to the vblank wait helper in the core after that since
13847 * we don't need out special handling any more.
13848 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020013849 if (!state->legacy_cursor_update)
13850 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13851
13852 /*
13853 * Now that the vblank has passed, we can go ahead and program the
13854 * optimal watermarks on platforms that need two-step watermark
13855 * programming.
13856 *
13857 * TODO: Move this (and other cleanup) to an async worker eventually.
13858 */
13859 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13860 intel_cstate = to_intel_crtc_state(crtc->state);
13861
13862 if (dev_priv->display.optimize_watermarks)
13863 dev_priv->display.optimize_watermarks(intel_cstate);
13864 }
13865
13866 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13867 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13868
13869 if (put_domains[i])
13870 modeset_put_power_domains(dev_priv, put_domains[i]);
13871
13872 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
13873 }
13874
Daniel Vetter94f05022016-06-14 18:01:00 +020013875 drm_atomic_helper_commit_hw_done(state);
13876
Daniel Vetter5a21b662016-05-24 17:13:53 +020013877 if (intel_state->modeset)
13878 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13879
13880 mutex_lock(&dev->struct_mutex);
13881 drm_atomic_helper_cleanup_planes(dev, state);
13882 mutex_unlock(&dev->struct_mutex);
13883
Daniel Vetterea0000f2016-06-13 16:13:46 +020013884 drm_atomic_helper_commit_cleanup_done(state);
13885
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013886 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013887
Mika Kuoppala75714942015-12-16 09:26:48 +020013888 /* As one of the primary mmio accessors, KMS has a high likelihood
13889 * of triggering bugs in unclaimed access. After we finish
13890 * modesetting, see if an error has been flagged, and if so
13891 * enable debugging for the next modeset - and hope we catch
13892 * the culprit.
13893 *
13894 * XXX note that we assume display power is on at this point.
13895 * This might hold true now but we need to add pm helper to check
13896 * unclaimed only when the hardware is on, as atomic commits
13897 * can happen also when the device is completely off.
13898 */
13899 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020013900}
13901
13902static void intel_atomic_commit_work(struct work_struct *work)
13903{
13904 struct drm_atomic_state *state = container_of(work,
13905 struct drm_atomic_state,
13906 commit_work);
13907 intel_atomic_commit_tail(state);
13908}
13909
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013910static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13911{
13912 struct drm_plane_state *old_plane_state;
13913 struct drm_plane *plane;
13914 struct drm_i915_gem_object *obj, *old_obj;
13915 struct intel_plane *intel_plane;
13916 int i;
13917
13918 mutex_lock(&state->dev->struct_mutex);
13919 for_each_plane_in_state(state, plane, old_plane_state, i) {
13920 obj = intel_fb_obj(plane->state->fb);
13921 old_obj = intel_fb_obj(old_plane_state->fb);
13922 intel_plane = to_intel_plane(plane);
13923
13924 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13925 }
13926 mutex_unlock(&state->dev->struct_mutex);
13927}
13928
Daniel Vetter94f05022016-06-14 18:01:00 +020013929/**
13930 * intel_atomic_commit - commit validated state object
13931 * @dev: DRM device
13932 * @state: the top-level driver state object
13933 * @nonblock: nonblocking commit
13934 *
13935 * This function commits a top-level state object that has been validated
13936 * with drm_atomic_helper_check().
13937 *
13938 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13939 * nonblocking commits are only safe for pure plane updates. Everything else
13940 * should work though.
13941 *
13942 * RETURNS
13943 * Zero for success or -errno.
13944 */
13945static int intel_atomic_commit(struct drm_device *dev,
13946 struct drm_atomic_state *state,
13947 bool nonblock)
13948{
13949 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13950 struct drm_i915_private *dev_priv = dev->dev_private;
13951 int ret = 0;
13952
13953 if (intel_state->modeset && nonblock) {
13954 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
13955 return -EINVAL;
13956 }
13957
13958 ret = drm_atomic_helper_setup_commit(state, nonblock);
13959 if (ret)
13960 return ret;
13961
13962 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
13963
13964 ret = intel_atomic_prepare_commit(dev, state, nonblock);
13965 if (ret) {
13966 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
13967 return ret;
13968 }
13969
13970 drm_atomic_helper_swap_state(state, true);
13971 dev_priv->wm.distrust_bios_wm = false;
13972 dev_priv->wm.skl_results = intel_state->wm_results;
13973 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013974 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013975
13976 if (nonblock)
13977 queue_work(system_unbound_wq, &state->commit_work);
13978 else
13979 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020013980
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013981 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013982}
13983
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013984void intel_crtc_restore_mode(struct drm_crtc *crtc)
13985{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013986 struct drm_device *dev = crtc->dev;
13987 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013988 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013989 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013990
13991 state = drm_atomic_state_alloc(dev);
13992 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013993 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13994 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013995 return;
13996 }
13997
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013998 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013999
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014000retry:
14001 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14002 ret = PTR_ERR_OR_ZERO(crtc_state);
14003 if (!ret) {
14004 if (!crtc_state->active)
14005 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014006
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014007 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014008 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014009 }
14010
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014011 if (ret == -EDEADLK) {
14012 drm_atomic_state_clear(state);
14013 drm_modeset_backoff(state->acquire_ctx);
14014 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014015 }
14016
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014017 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014018out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014019 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014020}
14021
Daniel Vetter25c5b262012-07-08 22:08:04 +020014022#undef for_each_intel_crtc_masked
14023
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014024static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014025 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014026 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014027 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014028 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014029 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014030 .atomic_duplicate_state = intel_crtc_duplicate_state,
14031 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014032};
14033
Matt Roper6beb8c232014-12-01 15:40:14 -080014034/**
14035 * intel_prepare_plane_fb - Prepare fb for usage on plane
14036 * @plane: drm plane to prepare for
14037 * @fb: framebuffer to prepare for presentation
14038 *
14039 * Prepares a framebuffer for usage on a display plane. Generally this
14040 * involves pinning the underlying object and updating the frontbuffer tracking
14041 * bits. Some older platforms need special physical address handling for
14042 * cursor planes.
14043 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014044 * Must be called with struct_mutex held.
14045 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014046 * Returns 0 on success, negative error code on failure.
14047 */
14048int
14049intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014050 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014051{
14052 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014053 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014054 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014055 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014056 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014057 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014058
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014059 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014060 return 0;
14061
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014062 if (old_obj) {
14063 struct drm_crtc_state *crtc_state =
14064 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14065
14066 /* Big Hammer, we also need to ensure that any pending
14067 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14068 * current scanout is retired before unpinning the old
14069 * framebuffer. Note that we rely on userspace rendering
14070 * into the buffer attached to the pipe they are waiting
14071 * on. If not, userspace generates a GPU hang with IPEHR
14072 * point to the MI_WAIT_FOR_EVENT.
14073 *
14074 * This should only fail upon a hung GPU, in which case we
14075 * can safely continue.
14076 */
14077 if (needs_modeset(crtc_state))
14078 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014079 if (ret) {
14080 /* GPU hangs should have been swallowed by the wait */
14081 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014082 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014083 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014084 }
14085
Chris Wilsonc37efb92016-06-17 08:28:47 +010014086 if (!obj)
14087 return 0;
14088
Daniel Vetter5a21b662016-05-24 17:13:53 +020014089 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014090 resv = i915_gem_object_get_dmabuf_resv(obj);
14091 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014092 long lret;
14093
Chris Wilsonc37efb92016-06-17 08:28:47 +010014094 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014095 MAX_SCHEDULE_TIMEOUT);
14096 if (lret == -ERESTARTSYS)
14097 return lret;
14098
14099 WARN(lret < 0, "waiting returns %li\n", lret);
14100 }
14101
Chris Wilsonc37efb92016-06-17 08:28:47 +010014102 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014103 INTEL_INFO(dev)->cursor_needs_physical) {
14104 int align = IS_I830(dev) ? 16 * 1024 : 256;
14105 ret = i915_gem_object_attach_phys(obj, align);
14106 if (ret)
14107 DRM_DEBUG_KMS("failed to attach phys object\n");
14108 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020014109 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080014110 }
14111
Chris Wilsonc37efb92016-06-17 08:28:47 +010014112 if (ret == 0) {
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014113 struct intel_plane_state *plane_state =
14114 to_intel_plane_state(new_state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014115
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014116 i915_gem_request_assign(&plane_state->wait_req,
14117 obj->last_write_req);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014118 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014119
Matt Roper6beb8c232014-12-01 15:40:14 -080014120 return ret;
14121}
14122
Matt Roper38f3ce32014-12-02 07:45:25 -080014123/**
14124 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14125 * @plane: drm plane to clean up for
14126 * @fb: old framebuffer that was on plane
14127 *
14128 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014129 *
14130 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014131 */
14132void
14133intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014134 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014135{
14136 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014137 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014138 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14139 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014140
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014141 old_intel_state = to_intel_plane_state(old_state);
14142
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014143 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014144 return;
14145
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014146 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14147 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014148 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014149
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014150 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014151}
14152
Chandra Konduru6156a452015-04-27 13:48:39 -070014153int
14154skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14155{
14156 int max_scale;
14157 struct drm_device *dev;
14158 struct drm_i915_private *dev_priv;
14159 int crtc_clock, cdclk;
14160
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014161 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014162 return DRM_PLANE_HELPER_NO_SCALING;
14163
14164 dev = intel_crtc->base.dev;
14165 dev_priv = dev->dev_private;
14166 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014167 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014168
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014169 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014170 return DRM_PLANE_HELPER_NO_SCALING;
14171
14172 /*
14173 * skl max scale is lower of:
14174 * close to 3 but not 3, -1 is for that purpose
14175 * or
14176 * cdclk/crtc_clock
14177 */
14178 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14179
14180 return max_scale;
14181}
14182
Matt Roper465c1202014-05-29 08:06:54 -070014183static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014184intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014185 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014186 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014187{
Matt Roper2b875c22014-12-01 15:40:13 -080014188 struct drm_crtc *crtc = state->base.crtc;
14189 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014190 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014191 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14192 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014193
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014194 if (INTEL_INFO(plane->dev)->gen >= 9) {
14195 /* use scaler when colorkey is not required */
14196 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14197 min_scale = 1;
14198 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14199 }
Sonika Jindald8106362015-04-10 14:37:28 +053014200 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014201 }
Sonika Jindald8106362015-04-10 14:37:28 +053014202
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014203 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14204 &state->dst, &state->clip,
Ville Syrjälä9b8b0132016-06-17 17:13:10 +030014205 state->base.rotation,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014206 min_scale, max_scale,
14207 can_position, true,
14208 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014209}
14210
Daniel Vetter5a21b662016-05-24 17:13:53 +020014211static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14212 struct drm_crtc_state *old_crtc_state)
14213{
14214 struct drm_device *dev = crtc->dev;
14215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14216 struct intel_crtc_state *old_intel_state =
14217 to_intel_crtc_state(old_crtc_state);
14218 bool modeset = needs_modeset(crtc->state);
14219
14220 /* Perform vblank evasion around commit operation */
14221 intel_pipe_update_start(intel_crtc);
14222
14223 if (modeset)
14224 return;
14225
14226 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14227 intel_color_set_csc(crtc->state);
14228 intel_color_load_luts(crtc->state);
14229 }
14230
14231 if (to_intel_crtc_state(crtc->state)->update_pipe)
14232 intel_update_pipe_config(intel_crtc, old_intel_state);
14233 else if (INTEL_INFO(dev)->gen >= 9)
14234 skl_detach_scalers(intel_crtc);
14235}
14236
14237static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14238 struct drm_crtc_state *old_crtc_state)
14239{
14240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14241
14242 intel_pipe_update_end(intel_crtc, NULL);
14243}
14244
Matt Ropercf4c7c12014-12-04 10:27:42 -080014245/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014246 * intel_plane_destroy - destroy a plane
14247 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014248 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014249 * Common destruction function for all types of planes (primary, cursor,
14250 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014251 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014252void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014253{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014254 if (!plane)
14255 return;
14256
Matt Roper465c1202014-05-29 08:06:54 -070014257 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014258 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014259}
14260
Matt Roper65a3fea2015-01-21 16:35:42 -080014261const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014262 .update_plane = drm_atomic_helper_update_plane,
14263 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014264 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014265 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014266 .atomic_get_property = intel_plane_atomic_get_property,
14267 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014268 .atomic_duplicate_state = intel_plane_duplicate_state,
14269 .atomic_destroy_state = intel_plane_destroy_state,
14270
Matt Roper465c1202014-05-29 08:06:54 -070014271};
14272
14273static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14274 int pipe)
14275{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014276 struct intel_plane *primary = NULL;
14277 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014278 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014279 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014280 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014281
14282 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014283 if (!primary)
14284 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014285
Matt Roper8e7d6882015-01-21 16:35:41 -080014286 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014287 if (!state)
14288 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014289 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014290
Matt Roper465c1202014-05-29 08:06:54 -070014291 primary->can_scale = false;
14292 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014293 if (INTEL_INFO(dev)->gen >= 9) {
14294 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014295 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014296 }
Matt Roper465c1202014-05-29 08:06:54 -070014297 primary->pipe = pipe;
14298 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014299 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014300 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014301 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14302 primary->plane = !pipe;
14303
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014304 if (INTEL_INFO(dev)->gen >= 9) {
14305 intel_primary_formats = skl_primary_formats;
14306 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014307
14308 primary->update_plane = skylake_update_primary_plane;
14309 primary->disable_plane = skylake_disable_primary_plane;
14310 } else if (HAS_PCH_SPLIT(dev)) {
14311 intel_primary_formats = i965_primary_formats;
14312 num_formats = ARRAY_SIZE(i965_primary_formats);
14313
14314 primary->update_plane = ironlake_update_primary_plane;
14315 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014316 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014317 intel_primary_formats = i965_primary_formats;
14318 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014319
14320 primary->update_plane = i9xx_update_primary_plane;
14321 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014322 } else {
14323 intel_primary_formats = i8xx_primary_formats;
14324 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014325
14326 primary->update_plane = i9xx_update_primary_plane;
14327 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014328 }
14329
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014330 if (INTEL_INFO(dev)->gen >= 9)
14331 ret = drm_universal_plane_init(dev, &primary->base, 0,
14332 &intel_plane_funcs,
14333 intel_primary_formats, num_formats,
14334 DRM_PLANE_TYPE_PRIMARY,
14335 "plane 1%c", pipe_name(pipe));
14336 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14337 ret = drm_universal_plane_init(dev, &primary->base, 0,
14338 &intel_plane_funcs,
14339 intel_primary_formats, num_formats,
14340 DRM_PLANE_TYPE_PRIMARY,
14341 "primary %c", pipe_name(pipe));
14342 else
14343 ret = drm_universal_plane_init(dev, &primary->base, 0,
14344 &intel_plane_funcs,
14345 intel_primary_formats, num_formats,
14346 DRM_PLANE_TYPE_PRIMARY,
14347 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014348 if (ret)
14349 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014350
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014351 if (INTEL_INFO(dev)->gen >= 4)
14352 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014353
Matt Roperea2c67b2014-12-23 10:41:52 -080014354 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14355
Matt Roper465c1202014-05-29 08:06:54 -070014356 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014357
14358fail:
14359 kfree(state);
14360 kfree(primary);
14361
14362 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014363}
14364
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014365void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14366{
14367 if (!dev->mode_config.rotation_property) {
14368 unsigned long flags = BIT(DRM_ROTATE_0) |
14369 BIT(DRM_ROTATE_180);
14370
14371 if (INTEL_INFO(dev)->gen >= 9)
14372 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14373
14374 dev->mode_config.rotation_property =
14375 drm_mode_create_rotation_property(dev, flags);
14376 }
14377 if (dev->mode_config.rotation_property)
14378 drm_object_attach_property(&plane->base.base,
14379 dev->mode_config.rotation_property,
14380 plane->base.state->rotation);
14381}
14382
Matt Roper3d7d6512014-06-10 08:28:13 -070014383static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014384intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014385 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014386 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014387{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014388 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014389 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014390 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014391 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014392 unsigned stride;
14393 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014394
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014395 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14396 &state->dst, &state->clip,
Ville Syrjälä9b8b0132016-06-17 17:13:10 +030014397 state->base.rotation,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014398 DRM_PLANE_HELPER_NO_SCALING,
14399 DRM_PLANE_HELPER_NO_SCALING,
14400 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014401 if (ret)
14402 return ret;
14403
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014404 /* if we want to turn off the cursor ignore width and height */
14405 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014406 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014407
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014408 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014409 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014410 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14411 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014412 return -EINVAL;
14413 }
14414
Matt Roperea2c67b2014-12-23 10:41:52 -080014415 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14416 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014417 DRM_DEBUG_KMS("buffer is too small\n");
14418 return -ENOMEM;
14419 }
14420
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014421 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014422 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014423 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014424 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014425
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014426 /*
14427 * There's something wrong with the cursor on CHV pipe C.
14428 * If it straddles the left edge of the screen then
14429 * moving it away from the edge or disabling it often
14430 * results in a pipe underrun, and often that can lead to
14431 * dead pipe (constant underrun reported, and it scans
14432 * out just a solid color). To recover from that, the
14433 * display power well must be turned off and on again.
14434 * Refuse the put the cursor into that compromised position.
14435 */
14436 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14437 state->visible && state->base.crtc_x < 0) {
14438 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14439 return -EINVAL;
14440 }
14441
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014442 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014443}
14444
Matt Roperf4a2cf22014-12-01 15:40:12 -080014445static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014446intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014447 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014448{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14450
14451 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014452 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014453}
14454
14455static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014456intel_update_cursor_plane(struct drm_plane *plane,
14457 const struct intel_crtc_state *crtc_state,
14458 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014459{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014460 struct drm_crtc *crtc = crtc_state->base.crtc;
14461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014462 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014463 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014464 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014465
Matt Roperf4a2cf22014-12-01 15:40:12 -080014466 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014467 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014468 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014469 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014470 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014471 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014472
Gustavo Padovana912f122014-12-01 15:40:10 -080014473 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014474 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014475}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014476
Matt Roper3d7d6512014-06-10 08:28:13 -070014477static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14478 int pipe)
14479{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014480 struct intel_plane *cursor = NULL;
14481 struct intel_plane_state *state = NULL;
14482 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014483
14484 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014485 if (!cursor)
14486 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014487
Matt Roper8e7d6882015-01-21 16:35:41 -080014488 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014489 if (!state)
14490 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014491 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014492
Matt Roper3d7d6512014-06-10 08:28:13 -070014493 cursor->can_scale = false;
14494 cursor->max_downscale = 1;
14495 cursor->pipe = pipe;
14496 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014497 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014498 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014499 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014500 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014501
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014502 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14503 &intel_plane_funcs,
14504 intel_cursor_formats,
14505 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014506 DRM_PLANE_TYPE_CURSOR,
14507 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014508 if (ret)
14509 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014510
14511 if (INTEL_INFO(dev)->gen >= 4) {
14512 if (!dev->mode_config.rotation_property)
14513 dev->mode_config.rotation_property =
14514 drm_mode_create_rotation_property(dev,
14515 BIT(DRM_ROTATE_0) |
14516 BIT(DRM_ROTATE_180));
14517 if (dev->mode_config.rotation_property)
14518 drm_object_attach_property(&cursor->base.base,
14519 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014520 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014521 }
14522
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014523 if (INTEL_INFO(dev)->gen >=9)
14524 state->scaler_id = -1;
14525
Matt Roperea2c67b2014-12-23 10:41:52 -080014526 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14527
Matt Roper3d7d6512014-06-10 08:28:13 -070014528 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014529
14530fail:
14531 kfree(state);
14532 kfree(cursor);
14533
14534 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014535}
14536
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014537static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14538 struct intel_crtc_state *crtc_state)
14539{
14540 int i;
14541 struct intel_scaler *intel_scaler;
14542 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14543
14544 for (i = 0; i < intel_crtc->num_scalers; i++) {
14545 intel_scaler = &scaler_state->scalers[i];
14546 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014547 intel_scaler->mode = PS_SCALER_MODE_DYN;
14548 }
14549
14550 scaler_state->scaler_id = -1;
14551}
14552
Hannes Ederb358d0a2008-12-18 21:18:47 +010014553static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014554{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014556 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014557 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014558 struct drm_plane *primary = NULL;
14559 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014560 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014561
Daniel Vetter955382f2013-09-19 14:05:45 +020014562 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014563 if (intel_crtc == NULL)
14564 return;
14565
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014566 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14567 if (!crtc_state)
14568 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014569 intel_crtc->config = crtc_state;
14570 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014571 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014572
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014573 /* initialize shared scalers */
14574 if (INTEL_INFO(dev)->gen >= 9) {
14575 if (pipe == PIPE_C)
14576 intel_crtc->num_scalers = 1;
14577 else
14578 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14579
14580 skl_init_scalers(dev, intel_crtc, crtc_state);
14581 }
14582
Matt Roper465c1202014-05-29 08:06:54 -070014583 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014584 if (!primary)
14585 goto fail;
14586
14587 cursor = intel_cursor_plane_create(dev, pipe);
14588 if (!cursor)
14589 goto fail;
14590
Matt Roper465c1202014-05-29 08:06:54 -070014591 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014592 cursor, &intel_crtc_funcs,
14593 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014594 if (ret)
14595 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014596
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014597 /*
14598 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014599 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014600 */
Jesse Barnes80824002009-09-10 15:28:06 -070014601 intel_crtc->pipe = pipe;
14602 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014603 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014604 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014605 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014606 }
14607
Chris Wilson4b0e3332014-05-30 16:35:26 +030014608 intel_crtc->cursor_base = ~0;
14609 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014610 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014611
Ville Syrjälä852eb002015-06-24 22:00:07 +030014612 intel_crtc->wm.cxsr_allowed = true;
14613
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014614 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14615 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14616 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14617 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14618
Jesse Barnes79e53942008-11-07 14:24:08 -080014619 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014620
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014621 intel_color_init(&intel_crtc->base);
14622
Daniel Vetter87b6b102014-05-15 15:33:46 +020014623 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014624 return;
14625
14626fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014627 intel_plane_destroy(primary);
14628 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014629 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014630 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014631}
14632
Jesse Barnes752aa882013-10-31 18:55:49 +020014633enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14634{
14635 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014636 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014637
Rob Clark51fd3712013-11-19 12:10:12 -050014638 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014639
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014640 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014641 return INVALID_PIPE;
14642
14643 return to_intel_crtc(encoder->crtc)->pipe;
14644}
14645
Carl Worth08d7b3d2009-04-29 14:43:54 -070014646int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014647 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014648{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014649 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014650 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014651 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014652
Rob Clark7707e652014-07-17 23:30:04 -040014653 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014654 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014655 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014656
Rob Clark7707e652014-07-17 23:30:04 -040014657 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014658 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014659
Daniel Vetterc05422d2009-08-11 16:05:30 +020014660 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014661}
14662
Daniel Vetter66a92782012-07-12 20:08:18 +020014663static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014664{
Daniel Vetter66a92782012-07-12 20:08:18 +020014665 struct drm_device *dev = encoder->base.dev;
14666 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014667 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014668 int entry = 0;
14669
Damien Lespiaub2784e12014-08-05 11:29:37 +010014670 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014671 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014672 index_mask |= (1 << entry);
14673
Jesse Barnes79e53942008-11-07 14:24:08 -080014674 entry++;
14675 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014676
Jesse Barnes79e53942008-11-07 14:24:08 -080014677 return index_mask;
14678}
14679
Chris Wilson4d302442010-12-14 19:21:29 +000014680static bool has_edp_a(struct drm_device *dev)
14681{
14682 struct drm_i915_private *dev_priv = dev->dev_private;
14683
14684 if (!IS_MOBILE(dev))
14685 return false;
14686
14687 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14688 return false;
14689
Damien Lespiaue3589902014-02-07 19:12:50 +000014690 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014691 return false;
14692
14693 return true;
14694}
14695
Jesse Barnes84b4e042014-06-25 08:24:29 -070014696static bool intel_crt_present(struct drm_device *dev)
14697{
14698 struct drm_i915_private *dev_priv = dev->dev_private;
14699
Damien Lespiau884497e2013-12-03 13:56:23 +000014700 if (INTEL_INFO(dev)->gen >= 9)
14701 return false;
14702
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014703 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014704 return false;
14705
14706 if (IS_CHERRYVIEW(dev))
14707 return false;
14708
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014709 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14710 return false;
14711
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014712 /* DDI E can't be used if DDI A requires 4 lanes */
14713 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14714 return false;
14715
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014716 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014717 return false;
14718
14719 return true;
14720}
14721
Jesse Barnes79e53942008-11-07 14:24:08 -080014722static void intel_setup_outputs(struct drm_device *dev)
14723{
Eric Anholt725e30a2009-01-22 13:01:02 -080014724 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014725 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014726 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014727
Imre Deak97a824e12016-06-21 11:51:47 +030014728 /*
14729 * intel_edp_init_connector() depends on this completing first, to
14730 * prevent the registeration of both eDP and LVDS and the incorrect
14731 * sharing of the PPS.
14732 */
Daniel Vetterc9093352013-06-06 22:22:47 +020014733 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014734
Jesse Barnes84b4e042014-06-25 08:24:29 -070014735 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014736 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014737
Vandana Kannanc776eb22014-08-19 12:05:01 +053014738 if (IS_BROXTON(dev)) {
14739 /*
14740 * FIXME: Broxton doesn't support port detection via the
14741 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14742 * detect the ports.
14743 */
14744 intel_ddi_init(dev, PORT_A);
14745 intel_ddi_init(dev, PORT_B);
14746 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014747
14748 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014749 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014750 int found;
14751
Jesse Barnesde31fac2015-03-06 15:53:32 -080014752 /*
14753 * Haswell uses DDI functions to detect digital outputs.
14754 * On SKL pre-D0 the strap isn't connected, so we assume
14755 * it's there.
14756 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014757 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014758 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014759 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014760 intel_ddi_init(dev, PORT_A);
14761
14762 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14763 * register */
14764 found = I915_READ(SFUSE_STRAP);
14765
14766 if (found & SFUSE_STRAP_DDIB_DETECTED)
14767 intel_ddi_init(dev, PORT_B);
14768 if (found & SFUSE_STRAP_DDIC_DETECTED)
14769 intel_ddi_init(dev, PORT_C);
14770 if (found & SFUSE_STRAP_DDID_DETECTED)
14771 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014772 /*
14773 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14774 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014775 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014776 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14777 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14778 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14779 intel_ddi_init(dev, PORT_E);
14780
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014781 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014782 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014783 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014784
14785 if (has_edp_a(dev))
14786 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014787
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014788 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014789 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014790 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014791 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014792 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014793 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014794 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014795 }
14796
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014797 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014798 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014799
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014800 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014801 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014802
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014803 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014804 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014805
Daniel Vetter270b3042012-10-27 15:52:05 +020014806 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014807 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014808 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014809 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014810
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014811 /*
14812 * The DP_DETECTED bit is the latched state of the DDC
14813 * SDA pin at boot. However since eDP doesn't require DDC
14814 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14815 * eDP ports may have been muxed to an alternate function.
14816 * Thus we can't rely on the DP_DETECTED bit alone to detect
14817 * eDP ports. Consult the VBT as well as DP_DETECTED to
14818 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014819 *
14820 * Sadly the straps seem to be missing sometimes even for HDMI
14821 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14822 * and VBT for the presence of the port. Additionally we can't
14823 * trust the port type the VBT declares as we've seen at least
14824 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014825 */
Chris Wilson457c52d2016-06-01 08:27:50 +010014826 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014827 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14828 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010014829 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014830 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014831 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014832
Chris Wilson457c52d2016-06-01 08:27:50 +010014833 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014834 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14835 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010014836 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014837 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014838 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014839
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014840 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014841 /*
14842 * eDP not supported on port D,
14843 * so no need to worry about it
14844 */
14845 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14846 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014847 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014848 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
14849 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014850 }
14851
Jani Nikula3cfca972013-08-27 15:12:26 +030014852 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014853 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014854 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014855
Paulo Zanonie2debe92013-02-18 19:00:27 -030014856 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014857 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014858 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014859 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014860 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014861 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014862 }
Ma Ling27185ae2009-08-24 13:50:23 +080014863
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014864 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014865 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014866 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014867
14868 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014869
Paulo Zanonie2debe92013-02-18 19:00:27 -030014870 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014871 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014872 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014873 }
Ma Ling27185ae2009-08-24 13:50:23 +080014874
Paulo Zanonie2debe92013-02-18 19:00:27 -030014875 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014876
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014877 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014878 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014879 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014880 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014881 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014882 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014883 }
Ma Ling27185ae2009-08-24 13:50:23 +080014884
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014885 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014886 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014887 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014888 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014889 intel_dvo_init(dev);
14890
Zhenyu Wang103a1962009-11-27 11:44:36 +080014891 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014892 intel_tv_init(dev);
14893
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014894 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014895
Damien Lespiaub2784e12014-08-05 11:29:37 +010014896 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014897 encoder->base.possible_crtcs = encoder->crtc_mask;
14898 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014899 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014900 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014901
Paulo Zanonidde86e22012-12-01 12:04:25 -020014902 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014903
14904 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014905}
14906
14907static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14908{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014909 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014910 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014911
Daniel Vetteref2d6332014-02-10 18:00:38 +010014912 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014913 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014914 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014915 drm_gem_object_unreference(&intel_fb->obj->base);
14916 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014917 kfree(intel_fb);
14918}
14919
14920static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014921 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014922 unsigned int *handle)
14923{
14924 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014925 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014926
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014927 if (obj->userptr.mm) {
14928 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14929 return -EINVAL;
14930 }
14931
Chris Wilson05394f32010-11-08 19:18:58 +000014932 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014933}
14934
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014935static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14936 struct drm_file *file,
14937 unsigned flags, unsigned color,
14938 struct drm_clip_rect *clips,
14939 unsigned num_clips)
14940{
14941 struct drm_device *dev = fb->dev;
14942 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14943 struct drm_i915_gem_object *obj = intel_fb->obj;
14944
14945 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014946 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014947 mutex_unlock(&dev->struct_mutex);
14948
14949 return 0;
14950}
14951
Jesse Barnes79e53942008-11-07 14:24:08 -080014952static const struct drm_framebuffer_funcs intel_fb_funcs = {
14953 .destroy = intel_user_framebuffer_destroy,
14954 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014955 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014956};
14957
Damien Lespiaub3218032015-02-27 11:15:18 +000014958static
14959u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14960 uint32_t pixel_format)
14961{
14962 u32 gen = INTEL_INFO(dev)->gen;
14963
14964 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014965 int cpp = drm_format_plane_cpp(pixel_format, 0);
14966
Damien Lespiaub3218032015-02-27 11:15:18 +000014967 /* "The stride in bytes must not exceed the of the size of 8K
14968 * pixels and 32K bytes."
14969 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014970 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014971 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014972 return 32*1024;
14973 } else if (gen >= 4) {
14974 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14975 return 16*1024;
14976 else
14977 return 32*1024;
14978 } else if (gen >= 3) {
14979 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14980 return 8*1024;
14981 else
14982 return 16*1024;
14983 } else {
14984 /* XXX DSPC is limited to 4k tiled */
14985 return 8*1024;
14986 }
14987}
14988
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014989static int intel_framebuffer_init(struct drm_device *dev,
14990 struct intel_framebuffer *intel_fb,
14991 struct drm_mode_fb_cmd2 *mode_cmd,
14992 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014993{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014994 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014995 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014996 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014997 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014998
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014999 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15000
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015001 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
15002 /* Enforce that fb modifier and tiling mode match, but only for
15003 * X-tiled. This is needed for FBC. */
15004 if (!!(obj->tiling_mode == I915_TILING_X) !=
15005 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
15006 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15007 return -EINVAL;
15008 }
15009 } else {
15010 if (obj->tiling_mode == I915_TILING_X)
15011 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
15012 else if (obj->tiling_mode == I915_TILING_Y) {
15013 DRM_DEBUG("No Y tiling for legacy addfb\n");
15014 return -EINVAL;
15015 }
15016 }
15017
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015018 /* Passed in modifier sanity checking. */
15019 switch (mode_cmd->modifier[0]) {
15020 case I915_FORMAT_MOD_Y_TILED:
15021 case I915_FORMAT_MOD_Yf_TILED:
15022 if (INTEL_INFO(dev)->gen < 9) {
15023 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15024 mode_cmd->modifier[0]);
15025 return -EINVAL;
15026 }
15027 case DRM_FORMAT_MOD_NONE:
15028 case I915_FORMAT_MOD_X_TILED:
15029 break;
15030 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015031 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15032 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015033 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015034 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015035
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015036 stride_alignment = intel_fb_stride_alignment(dev_priv,
15037 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015038 mode_cmd->pixel_format);
15039 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15040 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15041 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015042 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015043 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015044
Damien Lespiaub3218032015-02-27 11:15:18 +000015045 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15046 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015047 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015048 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15049 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015050 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015051 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015052 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015053 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015054
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015055 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015056 mode_cmd->pitches[0] != obj->stride) {
15057 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
15058 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015059 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015060 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015061
Ville Syrjälä57779d02012-10-31 17:50:14 +020015062 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015063 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015064 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015065 case DRM_FORMAT_RGB565:
15066 case DRM_FORMAT_XRGB8888:
15067 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015068 break;
15069 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015070 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015071 DRM_DEBUG("unsupported pixel format: %s\n",
15072 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015073 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015074 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015075 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015076 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080015077 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15078 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015079 DRM_DEBUG("unsupported pixel format: %s\n",
15080 drm_get_format_name(mode_cmd->pixel_format));
15081 return -EINVAL;
15082 }
15083 break;
15084 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015085 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015086 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015087 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015088 DRM_DEBUG("unsupported pixel format: %s\n",
15089 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015090 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015091 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015092 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015093 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080015094 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010015095 DRM_DEBUG("unsupported pixel format: %s\n",
15096 drm_get_format_name(mode_cmd->pixel_format));
15097 return -EINVAL;
15098 }
15099 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015100 case DRM_FORMAT_YUYV:
15101 case DRM_FORMAT_UYVY:
15102 case DRM_FORMAT_YVYU:
15103 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015104 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015105 DRM_DEBUG("unsupported pixel format: %s\n",
15106 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015107 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015108 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015109 break;
15110 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015111 DRM_DEBUG("unsupported pixel format: %s\n",
15112 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010015113 return -EINVAL;
15114 }
15115
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015116 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15117 if (mode_cmd->offsets[0] != 0)
15118 return -EINVAL;
15119
Damien Lespiauec2c9812015-01-20 12:51:45 +000015120 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000015121 mode_cmd->pixel_format,
15122 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020015123 /* FIXME drm helper for size checks (especially planar formats)? */
15124 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
15125 return -EINVAL;
15126
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015127 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15128 intel_fb->obj = obj;
15129
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015130 intel_fill_fb_info(dev_priv, &intel_fb->base);
15131
Jesse Barnes79e53942008-11-07 14:24:08 -080015132 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15133 if (ret) {
15134 DRM_ERROR("framebuffer init failed %d\n", ret);
15135 return ret;
15136 }
15137
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015138 intel_fb->obj->framebuffer_references++;
15139
Jesse Barnes79e53942008-11-07 14:24:08 -080015140 return 0;
15141}
15142
Jesse Barnes79e53942008-11-07 14:24:08 -080015143static struct drm_framebuffer *
15144intel_user_framebuffer_create(struct drm_device *dev,
15145 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020015146 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015147{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015148 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015149 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015150 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015151
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010015152 obj = to_intel_bo(drm_gem_object_lookup(filp, mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000015153 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015154 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015155
Daniel Vetter92907cb2015-11-23 09:04:05 +010015156 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015157 if (IS_ERR(fb))
15158 drm_gem_object_unreference_unlocked(&obj->base);
15159
15160 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015161}
15162
Daniel Vetter06957262015-08-10 13:34:08 +020015163#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020015164static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020015165{
15166}
15167#endif
15168
Jesse Barnes79e53942008-11-07 14:24:08 -080015169static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015170 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015171 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015172 .atomic_check = intel_atomic_check,
15173 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015174 .atomic_state_alloc = intel_atomic_state_alloc,
15175 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015176};
15177
Imre Deak88212942016-03-16 13:38:53 +020015178/**
15179 * intel_init_display_hooks - initialize the display modesetting hooks
15180 * @dev_priv: device private
15181 */
15182void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015183{
Imre Deak88212942016-03-16 13:38:53 +020015184 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015185 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015186 dev_priv->display.get_initial_plane_config =
15187 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015188 dev_priv->display.crtc_compute_clock =
15189 haswell_crtc_compute_clock;
15190 dev_priv->display.crtc_enable = haswell_crtc_enable;
15191 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015192 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015193 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015194 dev_priv->display.get_initial_plane_config =
15195 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015196 dev_priv->display.crtc_compute_clock =
15197 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015198 dev_priv->display.crtc_enable = haswell_crtc_enable;
15199 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015200 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015201 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015202 dev_priv->display.get_initial_plane_config =
15203 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015204 dev_priv->display.crtc_compute_clock =
15205 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015206 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15207 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015208 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015209 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015210 dev_priv->display.get_initial_plane_config =
15211 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015212 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15213 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15214 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15215 } else if (IS_VALLEYVIEW(dev_priv)) {
15216 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15217 dev_priv->display.get_initial_plane_config =
15218 i9xx_get_initial_plane_config;
15219 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015220 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15221 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015222 } else if (IS_G4X(dev_priv)) {
15223 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15224 dev_priv->display.get_initial_plane_config =
15225 i9xx_get_initial_plane_config;
15226 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15227 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15228 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015229 } else if (IS_PINEVIEW(dev_priv)) {
15230 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15231 dev_priv->display.get_initial_plane_config =
15232 i9xx_get_initial_plane_config;
15233 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15234 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15235 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015236 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015237 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015238 dev_priv->display.get_initial_plane_config =
15239 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015240 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015241 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15242 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015243 } else {
15244 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15245 dev_priv->display.get_initial_plane_config =
15246 i9xx_get_initial_plane_config;
15247 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15248 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15249 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015250 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015251
Jesse Barnese70236a2009-09-21 10:42:27 -070015252 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015253 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015254 dev_priv->display.get_display_clock_speed =
15255 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015256 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015257 dev_priv->display.get_display_clock_speed =
15258 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015259 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015260 dev_priv->display.get_display_clock_speed =
15261 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015262 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015263 dev_priv->display.get_display_clock_speed =
15264 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015265 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015266 dev_priv->display.get_display_clock_speed =
15267 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015268 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015269 dev_priv->display.get_display_clock_speed =
15270 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015271 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15272 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015273 dev_priv->display.get_display_clock_speed =
15274 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015275 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015276 dev_priv->display.get_display_clock_speed =
15277 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015278 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015279 dev_priv->display.get_display_clock_speed =
15280 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015281 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015282 dev_priv->display.get_display_clock_speed =
15283 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015284 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015285 dev_priv->display.get_display_clock_speed =
15286 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015287 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015288 dev_priv->display.get_display_clock_speed =
15289 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015290 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015291 dev_priv->display.get_display_clock_speed =
15292 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015293 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015294 dev_priv->display.get_display_clock_speed =
15295 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015296 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015297 dev_priv->display.get_display_clock_speed =
15298 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015299 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015300 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015301 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015302 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015303 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015304 dev_priv->display.get_display_clock_speed =
15305 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015306 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015307
Imre Deak88212942016-03-16 13:38:53 +020015308 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015309 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015310 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015311 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015312 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015313 /* FIXME: detect B0+ stepping and use auto training */
15314 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015315 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015316 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015317 }
15318
15319 if (IS_BROADWELL(dev_priv)) {
15320 dev_priv->display.modeset_commit_cdclk =
15321 broadwell_modeset_commit_cdclk;
15322 dev_priv->display.modeset_calc_cdclk =
15323 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015324 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015325 dev_priv->display.modeset_commit_cdclk =
15326 valleyview_modeset_commit_cdclk;
15327 dev_priv->display.modeset_calc_cdclk =
15328 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015329 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015330 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015331 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015332 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015333 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030015334 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
15335 dev_priv->display.modeset_commit_cdclk =
15336 skl_modeset_commit_cdclk;
15337 dev_priv->display.modeset_calc_cdclk =
15338 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015339 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020015340
15341 switch (INTEL_INFO(dev_priv)->gen) {
15342 case 2:
15343 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15344 break;
15345
15346 case 3:
15347 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15348 break;
15349
15350 case 4:
15351 case 5:
15352 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15353 break;
15354
15355 case 6:
15356 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15357 break;
15358 case 7:
15359 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
15360 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15361 break;
15362 case 9:
15363 /* Drop through - unsupported since execlist only. */
15364 default:
15365 /* Default just returns -ENODEV to indicate unsupported */
15366 dev_priv->display.queue_flip = intel_default_queue_flip;
15367 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015368}
15369
Jesse Barnesb690e962010-07-19 13:53:12 -070015370/*
15371 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15372 * resume, or other times. This quirk makes sure that's the case for
15373 * affected systems.
15374 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015375static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015376{
15377 struct drm_i915_private *dev_priv = dev->dev_private;
15378
15379 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015380 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015381}
15382
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015383static void quirk_pipeb_force(struct drm_device *dev)
15384{
15385 struct drm_i915_private *dev_priv = dev->dev_private;
15386
15387 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15388 DRM_INFO("applying pipe b force quirk\n");
15389}
15390
Keith Packard435793d2011-07-12 14:56:22 -070015391/*
15392 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15393 */
15394static void quirk_ssc_force_disable(struct drm_device *dev)
15395{
15396 struct drm_i915_private *dev_priv = dev->dev_private;
15397 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015398 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015399}
15400
Carsten Emde4dca20e2012-03-15 15:56:26 +010015401/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015402 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15403 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015404 */
15405static void quirk_invert_brightness(struct drm_device *dev)
15406{
15407 struct drm_i915_private *dev_priv = dev->dev_private;
15408 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015409 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015410}
15411
Scot Doyle9c72cc62014-07-03 23:27:50 +000015412/* Some VBT's incorrectly indicate no backlight is present */
15413static void quirk_backlight_present(struct drm_device *dev)
15414{
15415 struct drm_i915_private *dev_priv = dev->dev_private;
15416 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15417 DRM_INFO("applying backlight present quirk\n");
15418}
15419
Jesse Barnesb690e962010-07-19 13:53:12 -070015420struct intel_quirk {
15421 int device;
15422 int subsystem_vendor;
15423 int subsystem_device;
15424 void (*hook)(struct drm_device *dev);
15425};
15426
Egbert Eich5f85f172012-10-14 15:46:38 +020015427/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15428struct intel_dmi_quirk {
15429 void (*hook)(struct drm_device *dev);
15430 const struct dmi_system_id (*dmi_id_list)[];
15431};
15432
15433static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15434{
15435 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15436 return 1;
15437}
15438
15439static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15440 {
15441 .dmi_id_list = &(const struct dmi_system_id[]) {
15442 {
15443 .callback = intel_dmi_reverse_brightness,
15444 .ident = "NCR Corporation",
15445 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15446 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15447 },
15448 },
15449 { } /* terminating entry */
15450 },
15451 .hook = quirk_invert_brightness,
15452 },
15453};
15454
Ben Widawskyc43b5632012-04-16 14:07:40 -070015455static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015456 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15457 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15458
Jesse Barnesb690e962010-07-19 13:53:12 -070015459 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15460 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15461
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015462 /* 830 needs to leave pipe A & dpll A up */
15463 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15464
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015465 /* 830 needs to leave pipe B & dpll B up */
15466 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15467
Keith Packard435793d2011-07-12 14:56:22 -070015468 /* Lenovo U160 cannot use SSC on LVDS */
15469 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015470
15471 /* Sony Vaio Y cannot use SSC on LVDS */
15472 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015473
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015474 /* Acer Aspire 5734Z must invert backlight brightness */
15475 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15476
15477 /* Acer/eMachines G725 */
15478 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15479
15480 /* Acer/eMachines e725 */
15481 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15482
15483 /* Acer/Packard Bell NCL20 */
15484 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15485
15486 /* Acer Aspire 4736Z */
15487 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015488
15489 /* Acer Aspire 5336 */
15490 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015491
15492 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15493 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015494
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015495 /* Acer C720 Chromebook (Core i3 4005U) */
15496 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15497
jens steinb2a96012014-10-28 20:25:53 +010015498 /* Apple Macbook 2,1 (Core 2 T7400) */
15499 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15500
Jani Nikula1b9448b2015-11-05 11:49:59 +020015501 /* Apple Macbook 4,1 */
15502 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15503
Scot Doyled4967d82014-07-03 23:27:52 +000015504 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15505 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015506
15507 /* HP Chromebook 14 (Celeron 2955U) */
15508 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015509
15510 /* Dell Chromebook 11 */
15511 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015512
15513 /* Dell Chromebook 11 (2015 version) */
15514 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015515};
15516
15517static void intel_init_quirks(struct drm_device *dev)
15518{
15519 struct pci_dev *d = dev->pdev;
15520 int i;
15521
15522 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15523 struct intel_quirk *q = &intel_quirks[i];
15524
15525 if (d->device == q->device &&
15526 (d->subsystem_vendor == q->subsystem_vendor ||
15527 q->subsystem_vendor == PCI_ANY_ID) &&
15528 (d->subsystem_device == q->subsystem_device ||
15529 q->subsystem_device == PCI_ANY_ID))
15530 q->hook(dev);
15531 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015532 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15533 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15534 intel_dmi_quirks[i].hook(dev);
15535 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015536}
15537
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015538/* Disable the VGA plane that we never use */
15539static void i915_disable_vga(struct drm_device *dev)
15540{
15541 struct drm_i915_private *dev_priv = dev->dev_private;
15542 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015543 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015544
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015545 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015546 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015547 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015548 sr1 = inb(VGA_SR_DATA);
15549 outb(sr1 | 1<<5, VGA_SR_DATA);
15550 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15551 udelay(300);
15552
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015553 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015554 POSTING_READ(vga_reg);
15555}
15556
Daniel Vetterf8175862012-04-10 15:50:11 +020015557void intel_modeset_init_hw(struct drm_device *dev)
15558{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015559 struct drm_i915_private *dev_priv = dev->dev_private;
15560
Ville Syrjäläb6283052015-06-03 15:45:07 +030015561 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015562
15563 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15564
Daniel Vetterf8175862012-04-10 15:50:11 +020015565 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010015566 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020015567}
15568
Matt Roperd93c0372015-12-03 11:37:41 -080015569/*
15570 * Calculate what we think the watermarks should be for the state we've read
15571 * out of the hardware and then immediately program those watermarks so that
15572 * we ensure the hardware settings match our internal state.
15573 *
15574 * We can calculate what we think WM's should be by creating a duplicate of the
15575 * current state (which was constructed during hardware readout) and running it
15576 * through the atomic check code to calculate new watermark values in the
15577 * state object.
15578 */
15579static void sanitize_watermarks(struct drm_device *dev)
15580{
15581 struct drm_i915_private *dev_priv = to_i915(dev);
15582 struct drm_atomic_state *state;
15583 struct drm_crtc *crtc;
15584 struct drm_crtc_state *cstate;
15585 struct drm_modeset_acquire_ctx ctx;
15586 int ret;
15587 int i;
15588
15589 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015590 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015591 return;
15592
15593 /*
15594 * We need to hold connection_mutex before calling duplicate_state so
15595 * that the connector loop is protected.
15596 */
15597 drm_modeset_acquire_init(&ctx, 0);
15598retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015599 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015600 if (ret == -EDEADLK) {
15601 drm_modeset_backoff(&ctx);
15602 goto retry;
15603 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015604 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015605 }
15606
15607 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15608 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015609 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015610
Matt Ropered4a6a72016-02-23 17:20:13 -080015611 /*
15612 * Hardware readout is the only time we don't want to calculate
15613 * intermediate watermarks (since we don't trust the current
15614 * watermarks).
15615 */
15616 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15617
Matt Roperd93c0372015-12-03 11:37:41 -080015618 ret = intel_atomic_check(dev, state);
15619 if (ret) {
15620 /*
15621 * If we fail here, it means that the hardware appears to be
15622 * programmed in a way that shouldn't be possible, given our
15623 * understanding of watermark requirements. This might mean a
15624 * mistake in the hardware readout code or a mistake in the
15625 * watermark calculations for a given platform. Raise a WARN
15626 * so that this is noticeable.
15627 *
15628 * If this actually happens, we'll have to just leave the
15629 * BIOS-programmed watermarks untouched and hope for the best.
15630 */
15631 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015632 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015633 }
15634
15635 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080015636 for_each_crtc_in_state(state, crtc, cstate, i) {
15637 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15638
Matt Ropered4a6a72016-02-23 17:20:13 -080015639 cs->wm.need_postvbl_update = true;
15640 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015641 }
15642
15643 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015644fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015645 drm_modeset_drop_locks(&ctx);
15646 drm_modeset_acquire_fini(&ctx);
15647}
15648
Jesse Barnes79e53942008-11-07 14:24:08 -080015649void intel_modeset_init(struct drm_device *dev)
15650{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015651 struct drm_i915_private *dev_priv = to_i915(dev);
15652 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015653 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015654 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015655 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015656
15657 drm_mode_config_init(dev);
15658
15659 dev->mode_config.min_width = 0;
15660 dev->mode_config.min_height = 0;
15661
Dave Airlie019d96c2011-09-29 16:20:42 +010015662 dev->mode_config.preferred_depth = 24;
15663 dev->mode_config.prefer_shadow = 1;
15664
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015665 dev->mode_config.allow_fb_modifiers = true;
15666
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015667 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015668
Jesse Barnesb690e962010-07-19 13:53:12 -070015669 intel_init_quirks(dev);
15670
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015671 intel_init_pm(dev);
15672
Ben Widawskye3c74752013-04-05 13:12:39 -070015673 if (INTEL_INFO(dev)->num_pipes == 0)
15674 return;
15675
Lukas Wunner69f92f62015-07-15 13:57:35 +020015676 /*
15677 * There may be no VBT; and if the BIOS enabled SSC we can
15678 * just keep using it to avoid unnecessary flicker. Whereas if the
15679 * BIOS isn't using it, don't assume it will work even if the VBT
15680 * indicates as much.
15681 */
15682 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15683 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15684 DREF_SSC1_ENABLE);
15685
15686 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15687 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15688 bios_lvds_use_ssc ? "en" : "dis",
15689 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15690 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15691 }
15692 }
15693
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015694 if (IS_GEN2(dev)) {
15695 dev->mode_config.max_width = 2048;
15696 dev->mode_config.max_height = 2048;
15697 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015698 dev->mode_config.max_width = 4096;
15699 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015700 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015701 dev->mode_config.max_width = 8192;
15702 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015703 }
Damien Lespiau068be562014-03-28 14:17:49 +000015704
Ville Syrjälädc41c152014-08-13 11:57:05 +030015705 if (IS_845G(dev) || IS_I865G(dev)) {
15706 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15707 dev->mode_config.cursor_height = 1023;
15708 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015709 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15710 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15711 } else {
15712 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15713 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15714 }
15715
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015716 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015717
Zhao Yakui28c97732009-10-09 11:39:41 +080015718 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015719 INTEL_INFO(dev)->num_pipes,
15720 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015721
Damien Lespiau055e3932014-08-18 13:49:10 +010015722 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015723 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015724 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015725 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015726 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015727 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015728 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015729 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015730 }
15731
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015732 intel_update_czclk(dev_priv);
15733 intel_update_cdclk(dev);
15734
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015735 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015736
Ville Syrjäläb2045352016-05-13 23:41:27 +030015737 if (dev_priv->max_cdclk_freq == 0)
15738 intel_update_max_cdclk(dev);
15739
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015740 /* Just disable it once at startup */
15741 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015742 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015743
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015744 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015745 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015746 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015747
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015748 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015749 struct intel_initial_plane_config plane_config = {};
15750
Jesse Barnes46f297f2014-03-07 08:57:48 -080015751 if (!crtc->active)
15752 continue;
15753
Jesse Barnes46f297f2014-03-07 08:57:48 -080015754 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015755 * Note that reserving the BIOS fb up front prevents us
15756 * from stuffing other stolen allocations like the ring
15757 * on top. This prevents some ugliness at boot time, and
15758 * can even allow for smooth boot transitions if the BIOS
15759 * fb is large enough for the active pipe configuration.
15760 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015761 dev_priv->display.get_initial_plane_config(crtc,
15762 &plane_config);
15763
15764 /*
15765 * If the fb is shared between multiple heads, we'll
15766 * just get the first one.
15767 */
15768 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015769 }
Matt Roperd93c0372015-12-03 11:37:41 -080015770
15771 /*
15772 * Make sure hardware watermarks really match the state we read out.
15773 * Note that we need to do this after reconstructing the BIOS fb's
15774 * since the watermark calculation done here will use pstate->fb.
15775 */
15776 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015777}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015778
Daniel Vetter7fad7982012-07-04 17:51:47 +020015779static void intel_enable_pipe_a(struct drm_device *dev)
15780{
15781 struct intel_connector *connector;
15782 struct drm_connector *crt = NULL;
15783 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015784 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015785
15786 /* We can't just switch on the pipe A, we need to set things up with a
15787 * proper mode and output configuration. As a gross hack, enable pipe A
15788 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015789 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015790 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15791 crt = &connector->base;
15792 break;
15793 }
15794 }
15795
15796 if (!crt)
15797 return;
15798
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015799 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015800 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015801}
15802
Daniel Vetterfa555832012-10-10 23:14:00 +020015803static bool
15804intel_check_plane_mapping(struct intel_crtc *crtc)
15805{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015806 struct drm_device *dev = crtc->base.dev;
15807 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015808 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015809
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015810 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015811 return true;
15812
Ville Syrjälä649636e2015-09-22 19:50:01 +030015813 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015814
15815 if ((val & DISPLAY_PLANE_ENABLE) &&
15816 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15817 return false;
15818
15819 return true;
15820}
15821
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015822static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15823{
15824 struct drm_device *dev = crtc->base.dev;
15825 struct intel_encoder *encoder;
15826
15827 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15828 return true;
15829
15830 return false;
15831}
15832
Ville Syrjälädd756192016-02-17 21:28:45 +020015833static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15834{
15835 struct drm_device *dev = encoder->base.dev;
15836 struct intel_connector *connector;
15837
15838 for_each_connector_on_encoder(dev, &encoder->base, connector)
15839 return true;
15840
15841 return false;
15842}
15843
Daniel Vetter24929352012-07-02 20:28:59 +020015844static void intel_sanitize_crtc(struct intel_crtc *crtc)
15845{
15846 struct drm_device *dev = crtc->base.dev;
15847 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015848 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015849
Daniel Vetter24929352012-07-02 20:28:59 +020015850 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015851 if (!transcoder_is_dsi(cpu_transcoder)) {
15852 i915_reg_t reg = PIPECONF(cpu_transcoder);
15853
15854 I915_WRITE(reg,
15855 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15856 }
Daniel Vetter24929352012-07-02 20:28:59 +020015857
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015858 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015859 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015860 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015861 struct intel_plane *plane;
15862
Daniel Vetter96256042015-02-13 21:03:42 +010015863 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015864
15865 /* Disable everything but the primary plane */
15866 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15867 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15868 continue;
15869
15870 plane->disable_plane(&plane->base, &crtc->base);
15871 }
Daniel Vetter96256042015-02-13 21:03:42 +010015872 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015873
Daniel Vetter24929352012-07-02 20:28:59 +020015874 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015875 * disable the crtc (and hence change the state) if it is wrong. Note
15876 * that gen4+ has a fixed plane -> pipe mapping. */
15877 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015878 bool plane;
15879
Ville Syrjälä78108b72016-05-27 20:59:19 +030015880 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15881 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015882
15883 /* Pipe has the wrong plane attached and the plane is active.
15884 * Temporarily change the plane mapping and disable everything
15885 * ... */
15886 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015887 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015888 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015889 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015890 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015891 }
Daniel Vetter24929352012-07-02 20:28:59 +020015892
Daniel Vetter7fad7982012-07-04 17:51:47 +020015893 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15894 crtc->pipe == PIPE_A && !crtc->active) {
15895 /* BIOS forgot to enable pipe A, this mostly happens after
15896 * resume. Force-enable the pipe to fix this, the update_dpms
15897 * call below we restore the pipe to the right state, but leave
15898 * the required bits on. */
15899 intel_enable_pipe_a(dev);
15900 }
15901
Daniel Vetter24929352012-07-02 20:28:59 +020015902 /* Adjust the state of the output pipe according to whether we
15903 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015904 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015905 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015906
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015907 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015908 /*
15909 * We start out with underrun reporting disabled to avoid races.
15910 * For correct bookkeeping mark this on active crtcs.
15911 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015912 * Also on gmch platforms we dont have any hardware bits to
15913 * disable the underrun reporting. Which means we need to start
15914 * out with underrun reporting disabled also on inactive pipes,
15915 * since otherwise we'll complain about the garbage we read when
15916 * e.g. coming up after runtime pm.
15917 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015918 * No protection against concurrent access is required - at
15919 * worst a fifo underrun happens which also sets this to false.
15920 */
15921 crtc->cpu_fifo_underrun_disabled = true;
15922 crtc->pch_fifo_underrun_disabled = true;
15923 }
Daniel Vetter24929352012-07-02 20:28:59 +020015924}
15925
15926static void intel_sanitize_encoder(struct intel_encoder *encoder)
15927{
15928 struct intel_connector *connector;
15929 struct drm_device *dev = encoder->base.dev;
15930
15931 /* We need to check both for a crtc link (meaning that the
15932 * encoder is active and trying to read from a pipe) and the
15933 * pipe itself being active. */
15934 bool has_active_crtc = encoder->base.crtc &&
15935 to_intel_crtc(encoder->base.crtc)->active;
15936
Ville Syrjälädd756192016-02-17 21:28:45 +020015937 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015938 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15939 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015940 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015941
15942 /* Connector is active, but has no active pipe. This is
15943 * fallout from our resume register restoring. Disable
15944 * the encoder manually again. */
15945 if (encoder->base.crtc) {
15946 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15947 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015948 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015949 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015950 if (encoder->post_disable)
15951 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015952 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015953 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015954
15955 /* Inconsistent output/port/pipe state happens presumably due to
15956 * a bug in one of the get_hw_state functions. Or someplace else
15957 * in our code, like the register restore mess on resume. Clamp
15958 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015959 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015960 if (connector->encoder != encoder)
15961 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015962 connector->base.dpms = DRM_MODE_DPMS_OFF;
15963 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015964 }
15965 }
15966 /* Enabled encoders without active connectors will be fixed in
15967 * the crtc fixup. */
15968}
15969
Imre Deak04098752014-02-18 00:02:16 +020015970void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015971{
15972 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015973 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015974
Imre Deak04098752014-02-18 00:02:16 +020015975 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15976 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15977 i915_disable_vga(dev);
15978 }
15979}
15980
15981void i915_redisable_vga(struct drm_device *dev)
15982{
15983 struct drm_i915_private *dev_priv = dev->dev_private;
15984
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015985 /* This function can be called both from intel_modeset_setup_hw_state or
15986 * at a very early point in our resume sequence, where the power well
15987 * structures are not yet restored. Since this function is at a very
15988 * paranoid "someone might have enabled VGA while we were not looking"
15989 * level, just check if the power well is enabled instead of trying to
15990 * follow the "don't touch the power well if we don't need it" policy
15991 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015992 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015993 return;
15994
Imre Deak04098752014-02-18 00:02:16 +020015995 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015996
15997 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015998}
15999
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016000static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016001{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016002 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016003
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016004 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016005}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016006
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016007/* FIXME read out full plane state for all planes */
16008static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016009{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016010 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016011 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016012 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016013
Matt Roper19b8d382015-09-24 15:53:17 -070016014 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016015 primary_get_hw_state(to_intel_plane(primary));
16016
16017 if (plane_state->visible)
16018 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016019}
16020
Daniel Vetter30e984d2013-06-05 13:34:17 +020016021static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016022{
16023 struct drm_i915_private *dev_priv = dev->dev_private;
16024 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016025 struct intel_crtc *crtc;
16026 struct intel_encoder *encoder;
16027 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016028 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016029
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016030 dev_priv->active_crtcs = 0;
16031
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016032 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016033 struct intel_crtc_state *crtc_state = crtc->config;
16034 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016035
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016036 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016037 memset(crtc_state, 0, sizeof(*crtc_state));
16038 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016039
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016040 crtc_state->base.active = crtc_state->base.enable =
16041 dev_priv->display.get_pipe_config(crtc, crtc_state);
16042
16043 crtc->base.enabled = crtc_state->base.enable;
16044 crtc->active = crtc_state->base.active;
16045
16046 if (crtc_state->base.active) {
16047 dev_priv->active_crtcs |= 1 << crtc->pipe;
16048
Clint Taylorc89e39f2016-05-13 23:41:21 +030016049 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016050 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016051 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016052 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16053 else
16054 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016055
16056 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16057 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16058 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016059 }
16060
16061 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016062
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016063 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016064
Ville Syrjälä78108b72016-05-27 20:59:19 +030016065 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16066 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016067 crtc->active ? "enabled" : "disabled");
16068 }
16069
Daniel Vetter53589012013-06-05 13:34:16 +020016070 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16071 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16072
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016073 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16074 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016075 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016076 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016077 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016078 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016079 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016080 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016081
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016082 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016083 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016084 }
16085
Damien Lespiaub2784e12014-08-05 11:29:37 +010016086 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016087 pipe = 0;
16088
16089 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016090 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16091 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016092 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016093 } else {
16094 encoder->base.crtc = NULL;
16095 }
16096
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016097 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016098 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016099 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016100 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016101 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016102 }
16103
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016104 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016105 if (connector->get_hw_state(connector)) {
16106 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016107
16108 encoder = connector->encoder;
16109 connector->base.encoder = &encoder->base;
16110
16111 if (encoder->base.crtc &&
16112 encoder->base.crtc->state->active) {
16113 /*
16114 * This has to be done during hardware readout
16115 * because anything calling .crtc_disable may
16116 * rely on the connector_mask being accurate.
16117 */
16118 encoder->base.crtc->state->connector_mask |=
16119 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016120 encoder->base.crtc->state->encoder_mask |=
16121 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016122 }
16123
Daniel Vetter24929352012-07-02 20:28:59 +020016124 } else {
16125 connector->base.dpms = DRM_MODE_DPMS_OFF;
16126 connector->base.encoder = NULL;
16127 }
16128 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16129 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016130 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016131 connector->base.encoder ? "enabled" : "disabled");
16132 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016133
16134 for_each_intel_crtc(dev, crtc) {
16135 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16136
16137 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16138 if (crtc->base.state->active) {
16139 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16140 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16141 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16142
16143 /*
16144 * The initial mode needs to be set in order to keep
16145 * the atomic core happy. It wants a valid mode if the
16146 * crtc's enabled, so we do the above call.
16147 *
16148 * At this point some state updated by the connectors
16149 * in their ->detect() callback has not run yet, so
16150 * no recalculation can be done yet.
16151 *
16152 * Even if we could do a recalculation and modeset
16153 * right now it would cause a double modeset if
16154 * fbdev or userspace chooses a different initial mode.
16155 *
16156 * If that happens, someone indicated they wanted a
16157 * mode change, which means it's safe to do a full
16158 * recalculation.
16159 */
16160 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016161
16162 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16163 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016164 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016165
16166 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016167 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016168}
16169
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016170/* Scan out the current hw modeset state,
16171 * and sanitizes it to the current state
16172 */
16173static void
16174intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016175{
16176 struct drm_i915_private *dev_priv = dev->dev_private;
16177 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016178 struct intel_crtc *crtc;
16179 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016180 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016181
16182 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016183
16184 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016185 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016186 intel_sanitize_encoder(encoder);
16187 }
16188
Damien Lespiau055e3932014-08-18 13:49:10 +010016189 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016190 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16191 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016192 intel_dump_pipe_config(crtc, crtc->config,
16193 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016194 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016195
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016196 intel_modeset_update_connector_atomic_state(dev);
16197
Daniel Vetter35c95372013-07-17 06:55:04 +020016198 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16199 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16200
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016201 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016202 continue;
16203
16204 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16205
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016206 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016207 pll->on = false;
16208 }
16209
Wayne Boyer666a4532015-12-09 12:29:35 -080016210 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016211 vlv_wm_get_hw_state(dev);
16212 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016213 skl_wm_get_hw_state(dev);
16214 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016215 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016216
16217 for_each_intel_crtc(dev, crtc) {
16218 unsigned long put_domains;
16219
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016220 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016221 if (WARN_ON(put_domains))
16222 modeset_put_power_domains(dev_priv, put_domains);
16223 }
16224 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016225
16226 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016227}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016228
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016229void intel_display_resume(struct drm_device *dev)
16230{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016231 struct drm_i915_private *dev_priv = to_i915(dev);
16232 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16233 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016234 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016235 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020016236
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016237 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016238
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016239 /*
16240 * This is a cludge because with real atomic modeset mode_config.mutex
16241 * won't be taken. Unfortunately some probed state like
16242 * audio_codec_enable is still protected by mode_config.mutex, so lock
16243 * it here for now.
16244 */
16245 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016246 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016247
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016248retry:
16249 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016250
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016251 if (ret == 0 && !setup) {
16252 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016253
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016254 intel_modeset_setup_hw_state(dev);
16255 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016256 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016257
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016258 if (ret == 0 && state) {
16259 struct drm_crtc_state *crtc_state;
16260 struct drm_crtc *crtc;
16261 int i;
16262
16263 state->acquire_ctx = &ctx;
16264
Ville Syrjäläe3d54572016-05-13 10:10:42 -070016265 /* ignore any reset values/BIOS leftovers in the WM registers */
16266 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16267
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016268 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16269 /*
16270 * Force recalculation even if we restore
16271 * current state. With fast modeset this may not result
16272 * in a modeset when the state is compatible.
16273 */
16274 crtc_state->mode_changed = true;
16275 }
16276
16277 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016278 }
16279
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016280 if (ret == -EDEADLK) {
16281 drm_modeset_backoff(&ctx);
16282 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016283 }
16284
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016285 drm_modeset_drop_locks(&ctx);
16286 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016287 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016288
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016289 if (ret) {
16290 DRM_ERROR("Restoring old state failed with %i\n", ret);
16291 drm_atomic_state_free(state);
16292 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016293}
16294
16295void intel_modeset_gem_init(struct drm_device *dev)
16296{
Chris Wilsondc979972016-05-10 14:10:04 +010016297 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016298 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016299 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016300 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016301
Chris Wilsondc979972016-05-10 14:10:04 +010016302 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016303
Chris Wilson1833b132012-05-09 11:56:28 +010016304 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016305
Chris Wilson1ee8da62016-05-12 12:43:23 +010016306 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016307
16308 /*
16309 * Make sure any fbs we allocated at startup are properly
16310 * pinned & fenced. When we do the allocation it's too early
16311 * for this.
16312 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016313 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016314 obj = intel_fb_obj(c->primary->fb);
16315 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016316 continue;
16317
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016318 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016319 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16320 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016321 mutex_unlock(&dev->struct_mutex);
16322 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016323 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16324 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016325 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020016326 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016327 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020016328 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016329 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016330 }
16331 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016332}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016333
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016334int intel_connector_register(struct drm_connector *connector)
16335{
16336 struct intel_connector *intel_connector = to_intel_connector(connector);
16337 int ret;
16338
16339 ret = intel_backlight_device_register(intel_connector);
16340 if (ret)
16341 goto err;
16342
16343 return 0;
16344
16345err:
16346 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080016347}
16348
Chris Wilsonc191eca2016-06-17 11:40:33 +010016349void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020016350{
Chris Wilsone63d87c2016-06-17 11:40:34 +010016351 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016352
Chris Wilsone63d87c2016-06-17 11:40:34 +010016353 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016354 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016355}
16356
Jesse Barnes79e53942008-11-07 14:24:08 -080016357void intel_modeset_cleanup(struct drm_device *dev)
16358{
Jesse Barnes652c3932009-08-17 13:31:43 -070016359 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070016360
Chris Wilsondc979972016-05-10 14:10:04 +010016361 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020016362
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016363 /*
16364 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016365 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016366 * experience fancy races otherwise.
16367 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016368 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016369
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016370 /*
16371 * Due to the hpd irq storm handling the hotplug work can re-arm the
16372 * poll handlers. Hence disable polling after hpd handling is shut down.
16373 */
Keith Packardf87ea762010-10-03 19:36:26 -070016374 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016375
Jesse Barnes723bfd72010-10-07 16:01:13 -070016376 intel_unregister_dsm_handler();
16377
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016378 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016379
Chris Wilson1630fe72011-07-08 12:22:42 +010016380 /* flush any delayed tasks or pending work */
16381 flush_scheduled_work();
16382
Jesse Barnes79e53942008-11-07 14:24:08 -080016383 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016384
Chris Wilson1ee8da62016-05-12 12:43:23 +010016385 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016386
Chris Wilsondc979972016-05-10 14:10:04 +010016387 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010016388
16389 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016390}
16391
Chris Wilsondf0e9242010-09-09 16:20:55 +010016392void intel_connector_attach_encoder(struct intel_connector *connector,
16393 struct intel_encoder *encoder)
16394{
16395 connector->encoder = encoder;
16396 drm_mode_connector_attach_encoder(&connector->base,
16397 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016398}
Dave Airlie28d52042009-09-21 14:33:58 +100016399
16400/*
16401 * set vga decode state - true == enable VGA decode
16402 */
16403int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16404{
16405 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016406 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016407 u16 gmch_ctrl;
16408
Chris Wilson75fa0412014-02-07 18:37:02 -020016409 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16410 DRM_ERROR("failed to read control word\n");
16411 return -EIO;
16412 }
16413
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016414 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16415 return 0;
16416
Dave Airlie28d52042009-09-21 14:33:58 +100016417 if (state)
16418 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16419 else
16420 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016421
16422 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16423 DRM_ERROR("failed to write control word\n");
16424 return -EIO;
16425 }
16426
Dave Airlie28d52042009-09-21 14:33:58 +100016427 return 0;
16428}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016429
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016430struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016431
16432 u32 power_well_driver;
16433
Chris Wilson63b66e52013-08-08 15:12:06 +020016434 int num_transcoders;
16435
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016436 struct intel_cursor_error_state {
16437 u32 control;
16438 u32 position;
16439 u32 base;
16440 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016441 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016442
16443 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016444 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016445 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016446 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016447 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016448
16449 struct intel_plane_error_state {
16450 u32 control;
16451 u32 stride;
16452 u32 size;
16453 u32 pos;
16454 u32 addr;
16455 u32 surface;
16456 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016457 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016458
16459 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016460 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016461 enum transcoder cpu_transcoder;
16462
16463 u32 conf;
16464
16465 u32 htotal;
16466 u32 hblank;
16467 u32 hsync;
16468 u32 vtotal;
16469 u32 vblank;
16470 u32 vsync;
16471 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016472};
16473
16474struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016475intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016476{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016477 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016478 int transcoders[] = {
16479 TRANSCODER_A,
16480 TRANSCODER_B,
16481 TRANSCODER_C,
16482 TRANSCODER_EDP,
16483 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016484 int i;
16485
Chris Wilsonc0336662016-05-06 15:40:21 +010016486 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016487 return NULL;
16488
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016489 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016490 if (error == NULL)
16491 return NULL;
16492
Chris Wilsonc0336662016-05-06 15:40:21 +010016493 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016494 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16495
Damien Lespiau055e3932014-08-18 13:49:10 +010016496 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016497 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016498 __intel_display_power_is_enabled(dev_priv,
16499 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016500 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016501 continue;
16502
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016503 error->cursor[i].control = I915_READ(CURCNTR(i));
16504 error->cursor[i].position = I915_READ(CURPOS(i));
16505 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016506
16507 error->plane[i].control = I915_READ(DSPCNTR(i));
16508 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016509 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016510 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016511 error->plane[i].pos = I915_READ(DSPPOS(i));
16512 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016513 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016514 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016515 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016516 error->plane[i].surface = I915_READ(DSPSURF(i));
16517 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16518 }
16519
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016520 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016521
Chris Wilsonc0336662016-05-06 15:40:21 +010016522 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016523 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016524 }
16525
Jani Nikula4d1de972016-03-18 17:05:42 +020016526 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016527 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016528 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016529 error->num_transcoders++; /* Account for eDP. */
16530
16531 for (i = 0; i < error->num_transcoders; i++) {
16532 enum transcoder cpu_transcoder = transcoders[i];
16533
Imre Deakddf9c532013-11-27 22:02:02 +020016534 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016535 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016536 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016537 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016538 continue;
16539
Chris Wilson63b66e52013-08-08 15:12:06 +020016540 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16541
16542 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16543 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16544 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16545 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16546 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16547 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16548 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016549 }
16550
16551 return error;
16552}
16553
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016554#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16555
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016556void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016557intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016558 struct drm_device *dev,
16559 struct intel_display_error_state *error)
16560{
Damien Lespiau055e3932014-08-18 13:49:10 +010016561 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016562 int i;
16563
Chris Wilson63b66e52013-08-08 15:12:06 +020016564 if (!error)
16565 return;
16566
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016567 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016568 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016569 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016570 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016571 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016572 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016573 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016574 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016575 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016576 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016577
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016578 err_printf(m, "Plane [%d]:\n", i);
16579 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16580 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016581 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016582 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16583 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016584 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016585 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016586 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016587 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016588 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16589 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016590 }
16591
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016592 err_printf(m, "Cursor [%d]:\n", i);
16593 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16594 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16595 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016596 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016597
16598 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016599 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016600 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016601 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016602 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016603 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16604 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16605 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16606 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16607 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16608 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16609 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16610 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016611}