Christoph Hellwig | 5f37396 | 2019-02-18 09:36:08 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2 | /* |
| 3 | * NVM Express device driver |
Matthew Wilcox | 6eb0d69 | 2014-03-24 10:11:22 -0400 | [diff] [blame] | 4 | * Copyright (c) 2011-2014, Intel Corporation. |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 5 | */ |
| 6 | |
David E. Box | df4f9bc | 2020-07-09 11:43:33 -0700 | [diff] [blame] | 7 | #include <linux/acpi.h> |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 8 | #include <linux/aer.h> |
Keith Busch | 18119775 | 2018-04-27 13:42:52 -0600 | [diff] [blame] | 9 | #include <linux/async.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 10 | #include <linux/blkdev.h> |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 11 | #include <linux/blk-mq.h> |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 12 | #include <linux/blk-mq-pci.h> |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 13 | #include <linux/dmi.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 14 | #include <linux/init.h> |
| 15 | #include <linux/interrupt.h> |
| 16 | #include <linux/io.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 17 | #include <linux/mm.h> |
| 18 | #include <linux/module.h> |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 19 | #include <linux/mutex.h> |
Keith Busch | d087747 | 2017-09-15 13:05:38 -0400 | [diff] [blame] | 20 | #include <linux/once.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 21 | #include <linux/pci.h> |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 22 | #include <linux/suspend.h> |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 23 | #include <linux/t10-pi.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 24 | #include <linux/types.h> |
Linus Torvalds | 9cf5c09 | 2015-11-06 14:22:15 -0800 | [diff] [blame] | 25 | #include <linux/io-64-nonatomic-lo-hi.h> |
Klaus Jensen | 20d3bb9 | 2021-01-15 07:30:46 +0100 | [diff] [blame] | 26 | #include <linux/io-64-nonatomic-hi-lo.h> |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 27 | #include <linux/sed-opal.h> |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 28 | #include <linux/pci-p2pdma.h> |
Hitoshi Mitake | 797a796 | 2012-02-07 11:45:33 +0900 | [diff] [blame] | 29 | |
yupeng | 604c01d | 2018-12-18 17:59:53 +0100 | [diff] [blame] | 30 | #include "trace.h" |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 31 | #include "nvme.h" |
| 32 | |
Benjamin Herrenschmidt | c1e0cc7 | 2019-08-07 17:51:20 +1000 | [diff] [blame] | 33 | #define SQ_SIZE(q) ((q)->q_depth << (q)->sqes) |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 34 | #define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion)) |
Stephen Bates | c965809 | 2016-12-16 11:54:50 -0700 | [diff] [blame] | 35 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 36 | #define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc)) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 37 | |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 38 | /* |
| 39 | * These can be higher, but we need to ensure that any command doesn't |
| 40 | * require an sg allocation that needs more than a page of data. |
| 41 | */ |
| 42 | #define NVME_MAX_KB_SZ 4096 |
| 43 | #define NVME_MAX_SEGS 127 |
| 44 | |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 45 | static int use_threaded_interrupts; |
| 46 | module_param(use_threaded_interrupts, int, 0); |
| 47 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 48 | static bool use_cmb_sqes = true; |
Keith Busch | 69f4eb9 | 2018-06-06 08:13:09 -0600 | [diff] [blame] | 49 | module_param(use_cmb_sqes, bool, 0444); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 50 | MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes"); |
| 51 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 52 | static unsigned int max_host_mem_size_mb = 128; |
| 53 | module_param(max_host_mem_size_mb, uint, 0444); |
| 54 | MODULE_PARM_DESC(max_host_mem_size_mb, |
| 55 | "Maximum Host Memory Buffer (HMB) size per controller (in MiB)"); |
Matthew Wilcox | 1fa6aea | 2011-03-02 18:37:18 -0500 | [diff] [blame] | 56 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 57 | static unsigned int sgl_threshold = SZ_32K; |
| 58 | module_param(sgl_threshold, uint, 0644); |
| 59 | MODULE_PARM_DESC(sgl_threshold, |
| 60 | "Use SGLs when average request segment size is larger or equal to " |
| 61 | "this size. Use 0 to disable SGLs."); |
| 62 | |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 63 | static int io_queue_depth_set(const char *val, const struct kernel_param *kp); |
| 64 | static const struct kernel_param_ops io_queue_depth_ops = { |
| 65 | .set = io_queue_depth_set, |
Chaitanya Kulkarni | 61f3b89 | 2020-06-17 10:05:13 +0200 | [diff] [blame] | 66 | .get = param_get_uint, |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 67 | }; |
| 68 | |
Chaitanya Kulkarni | 61f3b89 | 2020-06-17 10:05:13 +0200 | [diff] [blame] | 69 | static unsigned int io_queue_depth = 1024; |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 70 | module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644); |
| 71 | MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2"); |
| 72 | |
Weiping Zhang | 9c9e76d | 2020-05-09 14:22:08 +0800 | [diff] [blame] | 73 | static int io_queue_count_set(const char *val, const struct kernel_param *kp) |
| 74 | { |
| 75 | unsigned int n; |
| 76 | int ret; |
| 77 | |
| 78 | ret = kstrtouint(val, 10, &n); |
| 79 | if (ret != 0 || n > num_possible_cpus()) |
| 80 | return -EINVAL; |
| 81 | return param_set_uint(val, kp); |
| 82 | } |
| 83 | |
| 84 | static const struct kernel_param_ops io_queue_count_ops = { |
| 85 | .set = io_queue_count_set, |
| 86 | .get = param_get_uint, |
| 87 | }; |
| 88 | |
Keith Busch | 3f68baf | 2019-12-07 01:51:54 +0900 | [diff] [blame] | 89 | static unsigned int write_queues; |
Weiping Zhang | 9c9e76d | 2020-05-09 14:22:08 +0800 | [diff] [blame] | 90 | module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644); |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 91 | MODULE_PARM_DESC(write_queues, |
| 92 | "Number of queues to use for writes. If not set, reads and writes " |
| 93 | "will share a queue set."); |
| 94 | |
Keith Busch | 3f68baf | 2019-12-07 01:51:54 +0900 | [diff] [blame] | 95 | static unsigned int poll_queues; |
Weiping Zhang | 9c9e76d | 2020-05-09 14:22:08 +0800 | [diff] [blame] | 96 | module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644); |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 97 | MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO."); |
| 98 | |
David E. Box | df4f9bc | 2020-07-09 11:43:33 -0700 | [diff] [blame] | 99 | static bool noacpi; |
| 100 | module_param(noacpi, bool, 0444); |
| 101 | MODULE_PARM_DESC(noacpi, "disable acpi bios quirks"); |
| 102 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 103 | struct nvme_dev; |
| 104 | struct nvme_queue; |
Keith Busch | b3fffde | 2015-02-03 11:21:42 -0700 | [diff] [blame] | 105 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 106 | static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown); |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 107 | static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode); |
Keith Busch | d4b4ff8 | 2013-12-10 13:10:37 -0700 | [diff] [blame] | 108 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 109 | /* |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 110 | * Represents an NVM Express device. Each nvme_dev is a PCI function. |
| 111 | */ |
| 112 | struct nvme_dev { |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 113 | struct nvme_queue *queues; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 114 | struct blk_mq_tag_set tagset; |
| 115 | struct blk_mq_tag_set admin_tagset; |
| 116 | u32 __iomem *dbs; |
| 117 | struct device *dev; |
| 118 | struct dma_pool *prp_page_pool; |
| 119 | struct dma_pool *prp_small_pool; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 120 | unsigned online_queues; |
| 121 | unsigned max_qid; |
Christoph Hellwig | e20ba6e | 2018-12-02 17:46:16 +0100 | [diff] [blame] | 122 | unsigned io_queues[HCTX_MAX_TYPES]; |
Keith Busch | 22b5560 | 2018-04-12 09:16:10 -0600 | [diff] [blame] | 123 | unsigned int num_vecs; |
John Garry | 7442ddc | 2020-08-14 23:34:25 +0800 | [diff] [blame] | 124 | u32 q_depth; |
Benjamin Herrenschmidt | c1e0cc7 | 2019-08-07 17:51:20 +1000 | [diff] [blame] | 125 | int io_sqes; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 126 | u32 db_stride; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 127 | void __iomem *bar; |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 128 | unsigned long bar_mapped_size; |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 129 | struct work_struct remove_work; |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 130 | struct mutex shutdown_lock; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 131 | bool subsystem; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 132 | u64 cmb_size; |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 133 | bool cmb_use_sqes; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 134 | u32 cmbsz; |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 135 | u32 cmbloc; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 136 | struct nvme_ctrl ctrl; |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 137 | u32 last_ps; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 138 | |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 139 | mempool_t *iod_mempool; |
| 140 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 141 | /* shadow doorbell buffer support: */ |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 142 | u32 *dbbuf_dbs; |
| 143 | dma_addr_t dbbuf_dbs_dma_addr; |
| 144 | u32 *dbbuf_eis; |
| 145 | dma_addr_t dbbuf_eis_dma_addr; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 146 | |
| 147 | /* host memory buffer support: */ |
| 148 | u64 host_mem_size; |
| 149 | u32 nr_host_mem_descs; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 150 | dma_addr_t host_mem_descs_dma; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 151 | struct nvme_host_mem_buf_desc *host_mem_descs; |
| 152 | void **host_mem_desc_bufs; |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 153 | unsigned int nr_allocated_queues; |
| 154 | unsigned int nr_write_queues; |
| 155 | unsigned int nr_poll_queues; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 156 | }; |
| 157 | |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 158 | static int io_queue_depth_set(const char *val, const struct kernel_param *kp) |
| 159 | { |
Chaitanya Kulkarni | 61f3b89 | 2020-06-17 10:05:13 +0200 | [diff] [blame] | 160 | int ret; |
John Garry | 7442ddc | 2020-08-14 23:34:25 +0800 | [diff] [blame] | 161 | u32 n; |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 162 | |
John Garry | 7442ddc | 2020-08-14 23:34:25 +0800 | [diff] [blame] | 163 | ret = kstrtou32(val, 10, &n); |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 164 | if (ret != 0 || n < 2) |
| 165 | return -EINVAL; |
| 166 | |
John Garry | 7442ddc | 2020-08-14 23:34:25 +0800 | [diff] [blame] | 167 | return param_set_uint(val, kp); |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 168 | } |
| 169 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 170 | static inline unsigned int sq_idx(unsigned int qid, u32 stride) |
| 171 | { |
| 172 | return qid * 2 * stride; |
| 173 | } |
| 174 | |
| 175 | static inline unsigned int cq_idx(unsigned int qid, u32 stride) |
| 176 | { |
| 177 | return (qid * 2 + 1) * stride; |
| 178 | } |
| 179 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 180 | static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl) |
| 181 | { |
| 182 | return container_of(ctrl, struct nvme_dev, ctrl); |
| 183 | } |
| 184 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 185 | /* |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 186 | * An NVM Express queue. Each device has at least two (one for admin |
| 187 | * commands and one for I/O commands). |
| 188 | */ |
| 189 | struct nvme_queue { |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 190 | struct nvme_dev *dev; |
Jens Axboe | 1ab0cd6 | 2018-05-17 18:31:51 +0200 | [diff] [blame] | 191 | spinlock_t sq_lock; |
Benjamin Herrenschmidt | c1e0cc7 | 2019-08-07 17:51:20 +1000 | [diff] [blame] | 192 | void *sq_cmds; |
Christoph Hellwig | 3a7afd8 | 2018-12-02 17:46:23 +0100 | [diff] [blame] | 193 | /* only used for poll queues: */ |
| 194 | spinlock_t cq_poll_lock ____cacheline_aligned_in_smp; |
Keith Busch | 74943d4 | 2020-04-28 07:21:56 -0700 | [diff] [blame] | 195 | struct nvme_completion *cqes; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 196 | dma_addr_t sq_dma_addr; |
| 197 | dma_addr_t cq_dma_addr; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 198 | u32 __iomem *q_db; |
John Garry | 7442ddc | 2020-08-14 23:34:25 +0800 | [diff] [blame] | 199 | u32 q_depth; |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 200 | u16 cq_vector; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 201 | u16 sq_tail; |
Keith Busch | 3821080 | 2020-10-30 10:28:54 -0700 | [diff] [blame] | 202 | u16 last_sq_tail; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 203 | u16 cq_head; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 204 | u16 qid; |
Matthew Wilcox | e9539f4 | 2013-06-24 11:47:34 -0400 | [diff] [blame] | 205 | u8 cq_phase; |
Benjamin Herrenschmidt | c1e0cc7 | 2019-08-07 17:51:20 +1000 | [diff] [blame] | 206 | u8 sqes; |
Christoph Hellwig | 4e22410 | 2018-12-02 17:46:17 +0100 | [diff] [blame] | 207 | unsigned long flags; |
| 208 | #define NVMEQ_ENABLED 0 |
Christoph Hellwig | 6322307 | 2018-12-02 17:46:18 +0100 | [diff] [blame] | 209 | #define NVMEQ_SQ_CMB 1 |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 210 | #define NVMEQ_DELETE_ERROR 2 |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 211 | #define NVMEQ_POLLED 3 |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 212 | u32 *dbbuf_sq_db; |
| 213 | u32 *dbbuf_cq_db; |
| 214 | u32 *dbbuf_sq_ei; |
| 215 | u32 *dbbuf_cq_ei; |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 216 | struct completion delete_done; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 217 | }; |
| 218 | |
| 219 | /* |
Christoph Hellwig | 9b04811 | 2019-03-03 08:04:01 -0700 | [diff] [blame] | 220 | * The nvme_iod describes the data in an I/O. |
| 221 | * |
| 222 | * The sg pointer contains the list of PRP/SGL chunk allocations in addition |
| 223 | * to the actual struct scatterlist. |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 224 | */ |
| 225 | struct nvme_iod { |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 226 | struct nvme_request req; |
Keith Busch | af7fae8 | 2021-03-17 13:37:02 -0700 | [diff] [blame] | 227 | struct nvme_command cmd; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 228 | struct nvme_queue *nvmeq; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 229 | bool use_sgl; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 230 | int aborted; |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 231 | int npages; /* In the PRP list. 0 means small pool in use */ |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 232 | int nents; /* Used in scatterlist */ |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 233 | dma_addr_t first_dma; |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 234 | unsigned int dma_len; /* length of single DMA segment mapping */ |
Christoph Hellwig | 783b94b | 2019-03-03 08:19:18 -0700 | [diff] [blame] | 235 | dma_addr_t meta_dma; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 236 | struct scatterlist *sg; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 237 | }; |
| 238 | |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 239 | static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev) |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 240 | { |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 241 | return dev->nr_allocated_queues * 8 * dev->db_stride; |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 242 | } |
| 243 | |
| 244 | static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev) |
| 245 | { |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 246 | unsigned int mem_size = nvme_dbbuf_size(dev); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 247 | |
| 248 | if (dev->dbbuf_dbs) |
| 249 | return 0; |
| 250 | |
| 251 | dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size, |
| 252 | &dev->dbbuf_dbs_dma_addr, |
| 253 | GFP_KERNEL); |
| 254 | if (!dev->dbbuf_dbs) |
| 255 | return -ENOMEM; |
| 256 | dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size, |
| 257 | &dev->dbbuf_eis_dma_addr, |
| 258 | GFP_KERNEL); |
| 259 | if (!dev->dbbuf_eis) { |
| 260 | dma_free_coherent(dev->dev, mem_size, |
| 261 | dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr); |
| 262 | dev->dbbuf_dbs = NULL; |
| 263 | return -ENOMEM; |
| 264 | } |
| 265 | |
| 266 | return 0; |
| 267 | } |
| 268 | |
| 269 | static void nvme_dbbuf_dma_free(struct nvme_dev *dev) |
| 270 | { |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 271 | unsigned int mem_size = nvme_dbbuf_size(dev); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 272 | |
| 273 | if (dev->dbbuf_dbs) { |
| 274 | dma_free_coherent(dev->dev, mem_size, |
| 275 | dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr); |
| 276 | dev->dbbuf_dbs = NULL; |
| 277 | } |
| 278 | if (dev->dbbuf_eis) { |
| 279 | dma_free_coherent(dev->dev, mem_size, |
| 280 | dev->dbbuf_eis, dev->dbbuf_eis_dma_addr); |
| 281 | dev->dbbuf_eis = NULL; |
| 282 | } |
| 283 | } |
| 284 | |
| 285 | static void nvme_dbbuf_init(struct nvme_dev *dev, |
| 286 | struct nvme_queue *nvmeq, int qid) |
| 287 | { |
| 288 | if (!dev->dbbuf_dbs || !qid) |
| 289 | return; |
| 290 | |
| 291 | nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)]; |
| 292 | nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)]; |
| 293 | nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)]; |
| 294 | nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)]; |
| 295 | } |
| 296 | |
Minwoo Im | 0f0d2c8 | 2020-11-05 23:28:47 +0900 | [diff] [blame] | 297 | static void nvme_dbbuf_free(struct nvme_queue *nvmeq) |
| 298 | { |
| 299 | if (!nvmeq->qid) |
| 300 | return; |
| 301 | |
| 302 | nvmeq->dbbuf_sq_db = NULL; |
| 303 | nvmeq->dbbuf_cq_db = NULL; |
| 304 | nvmeq->dbbuf_sq_ei = NULL; |
| 305 | nvmeq->dbbuf_cq_ei = NULL; |
| 306 | } |
| 307 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 308 | static void nvme_dbbuf_set(struct nvme_dev *dev) |
| 309 | { |
Chaitanya Kulkarni | f66e280 | 2021-06-16 15:15:53 -0700 | [diff] [blame] | 310 | struct nvme_command c = { }; |
Minwoo Im | 0f0d2c8 | 2020-11-05 23:28:47 +0900 | [diff] [blame] | 311 | unsigned int i; |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 312 | |
| 313 | if (!dev->dbbuf_dbs) |
| 314 | return; |
| 315 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 316 | c.dbbuf.opcode = nvme_admin_dbbuf; |
| 317 | c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr); |
| 318 | c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr); |
| 319 | |
| 320 | if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) { |
Christoph Hellwig | 9bdcfb1 | 2017-05-20 15:14:43 +0200 | [diff] [blame] | 321 | dev_warn(dev->ctrl.device, "unable to set dbbuf\n"); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 322 | /* Free memory and continue on */ |
| 323 | nvme_dbbuf_dma_free(dev); |
Minwoo Im | 0f0d2c8 | 2020-11-05 23:28:47 +0900 | [diff] [blame] | 324 | |
| 325 | for (i = 1; i <= dev->online_queues; i++) |
| 326 | nvme_dbbuf_free(&dev->queues[i]); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 327 | } |
| 328 | } |
| 329 | |
| 330 | static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old) |
| 331 | { |
| 332 | return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old); |
| 333 | } |
| 334 | |
| 335 | /* Update dbbuf and return true if an MMIO is required */ |
| 336 | static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db, |
| 337 | volatile u32 *dbbuf_ei) |
| 338 | { |
| 339 | if (dbbuf_db) { |
| 340 | u16 old_value; |
| 341 | |
| 342 | /* |
| 343 | * Ensure that the queue is written before updating |
| 344 | * the doorbell in memory |
| 345 | */ |
| 346 | wmb(); |
| 347 | |
| 348 | old_value = *dbbuf_db; |
| 349 | *dbbuf_db = value; |
| 350 | |
Michal Wnukowski | f1ed3df | 2018-08-15 15:51:57 -0700 | [diff] [blame] | 351 | /* |
| 352 | * Ensure that the doorbell is updated before reading the event |
| 353 | * index from memory. The controller needs to provide similar |
| 354 | * ordering to ensure the envent index is updated before reading |
| 355 | * the doorbell. |
| 356 | */ |
| 357 | mb(); |
| 358 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 359 | if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value)) |
| 360 | return false; |
| 361 | } |
| 362 | |
| 363 | return true; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 364 | } |
| 365 | |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 366 | /* |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 367 | * Will slightly overestimate the number of pages needed. This is OK |
| 368 | * as it only leads to a small amount of wasted memory for the lifetime of |
| 369 | * the I/O. |
| 370 | */ |
Chaitanya Kulkarni | b13c639 | 2020-07-20 15:23:37 +0200 | [diff] [blame] | 371 | static int nvme_pci_npages_prp(void) |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 372 | { |
Chaitanya Kulkarni | b13c639 | 2020-07-20 15:23:37 +0200 | [diff] [blame] | 373 | unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE, |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 374 | NVME_CTRL_PAGE_SIZE); |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 375 | return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8); |
| 376 | } |
| 377 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 378 | /* |
| 379 | * Calculates the number of pages needed for the SGL segments. For example a 4k |
| 380 | * page can accommodate 256 SGL descriptors. |
| 381 | */ |
Chaitanya Kulkarni | b13c639 | 2020-07-20 15:23:37 +0200 | [diff] [blame] | 382 | static int nvme_pci_npages_sgl(void) |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 383 | { |
Chaitanya Kulkarni | b13c639 | 2020-07-20 15:23:37 +0200 | [diff] [blame] | 384 | return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc), |
| 385 | PAGE_SIZE); |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 386 | } |
| 387 | |
Chaitanya Kulkarni | b13c639 | 2020-07-20 15:23:37 +0200 | [diff] [blame] | 388 | static size_t nvme_pci_iod_alloc_size(void) |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 389 | { |
Chaitanya Kulkarni | b13c639 | 2020-07-20 15:23:37 +0200 | [diff] [blame] | 390 | size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl()); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 391 | |
Chaitanya Kulkarni | b13c639 | 2020-07-20 15:23:37 +0200 | [diff] [blame] | 392 | return sizeof(__le64 *) * npages + |
| 393 | sizeof(struct scatterlist) * NVME_MAX_SEGS; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 394 | } |
| 395 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 396 | static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data, |
| 397 | unsigned int hctx_idx) |
Matthew Wilcox | e85248e | 2011-02-06 18:30:16 -0500 | [diff] [blame] | 398 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 399 | struct nvme_dev *dev = data; |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 400 | struct nvme_queue *nvmeq = &dev->queues[0]; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 401 | |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 402 | WARN_ON(hctx_idx != 0); |
| 403 | WARN_ON(dev->admin_tagset.tags[0] != hctx->tags); |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 404 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 405 | hctx->driver_data = nvmeq; |
| 406 | return 0; |
Matthew Wilcox | e85248e | 2011-02-06 18:30:16 -0500 | [diff] [blame] | 407 | } |
| 408 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 409 | static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data, |
| 410 | unsigned int hctx_idx) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 411 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 412 | struct nvme_dev *dev = data; |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 413 | struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 414 | |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 415 | WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 416 | hctx->driver_data = nvmeq; |
| 417 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 418 | } |
| 419 | |
Christoph Hellwig | d6296d39 | 2017-05-01 10:19:08 -0600 | [diff] [blame] | 420 | static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req, |
| 421 | unsigned int hctx_idx, unsigned int numa_node) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 422 | { |
Christoph Hellwig | d6296d39 | 2017-05-01 10:19:08 -0600 | [diff] [blame] | 423 | struct nvme_dev *dev = set->driver_data; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 424 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | 0350815 | 2017-06-13 09:15:18 +0200 | [diff] [blame] | 425 | int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0; |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 426 | struct nvme_queue *nvmeq = &dev->queues[queue_idx]; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 427 | |
| 428 | BUG_ON(!nvmeq); |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 429 | iod->nvmeq = nvmeq; |
Sagi Grimberg | 59e29ce | 2018-06-29 16:50:00 -0600 | [diff] [blame] | 430 | |
| 431 | nvme_req(req)->ctrl = &dev->ctrl; |
Keith Busch | f4b9e6c | 2021-03-17 13:37:03 -0700 | [diff] [blame] | 432 | nvme_req(req)->cmd = &iod->cmd; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 433 | return 0; |
| 434 | } |
| 435 | |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 436 | static int queue_irq_offset(struct nvme_dev *dev) |
| 437 | { |
| 438 | /* if we have more than 1 vec, admin queue offsets us by 1 */ |
| 439 | if (dev->num_vecs > 1) |
| 440 | return 1; |
| 441 | |
| 442 | return 0; |
| 443 | } |
| 444 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 445 | static int nvme_pci_map_queues(struct blk_mq_tag_set *set) |
| 446 | { |
| 447 | struct nvme_dev *dev = set->driver_data; |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 448 | int i, qoff, offset; |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 449 | |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 450 | offset = queue_irq_offset(dev); |
| 451 | for (i = 0, qoff = 0; i < set->nr_maps; i++) { |
| 452 | struct blk_mq_queue_map *map = &set->map[i]; |
| 453 | |
| 454 | map->nr_queues = dev->io_queues[i]; |
| 455 | if (!map->nr_queues) { |
Christoph Hellwig | e20ba6e | 2018-12-02 17:46:16 +0100 | [diff] [blame] | 456 | BUG_ON(i == HCTX_TYPE_DEFAULT); |
Christoph Hellwig | 7e849dd | 2018-12-17 12:16:27 +0100 | [diff] [blame] | 457 | continue; |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 458 | } |
| 459 | |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 460 | /* |
| 461 | * The poll queue(s) doesn't have an IRQ (and hence IRQ |
| 462 | * affinity), so use the regular blk-mq cpu mapping |
| 463 | */ |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 464 | map->queue_offset = qoff; |
Keith Busch | cb9e0e5 | 2019-05-21 10:56:43 -0600 | [diff] [blame] | 465 | if (i != HCTX_TYPE_POLL && offset) |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 466 | blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset); |
| 467 | else |
| 468 | blk_mq_map_queues(map); |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 469 | qoff += map->nr_queues; |
| 470 | offset += map->nr_queues; |
| 471 | } |
| 472 | |
| 473 | return 0; |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 474 | } |
| 475 | |
Keith Busch | 3821080 | 2020-10-30 10:28:54 -0700 | [diff] [blame] | 476 | /* |
| 477 | * Write sq tail if we are asked to, or if the next command would wrap. |
| 478 | */ |
| 479 | static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq) |
Jens Axboe | 04f3eaf | 2018-11-29 10:02:29 -0700 | [diff] [blame] | 480 | { |
Keith Busch | 3821080 | 2020-10-30 10:28:54 -0700 | [diff] [blame] | 481 | if (!write_sq) { |
| 482 | u16 next_tail = nvmeq->sq_tail + 1; |
| 483 | |
| 484 | if (next_tail == nvmeq->q_depth) |
| 485 | next_tail = 0; |
| 486 | if (next_tail != nvmeq->last_sq_tail) |
| 487 | return; |
| 488 | } |
| 489 | |
Jens Axboe | 04f3eaf | 2018-11-29 10:02:29 -0700 | [diff] [blame] | 490 | if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail, |
| 491 | nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei)) |
| 492 | writel(nvmeq->sq_tail, nvmeq->q_db); |
Keith Busch | 3821080 | 2020-10-30 10:28:54 -0700 | [diff] [blame] | 493 | nvmeq->last_sq_tail = nvmeq->sq_tail; |
Jens Axboe | 04f3eaf | 2018-11-29 10:02:29 -0700 | [diff] [blame] | 494 | } |
| 495 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 496 | /** |
Christoph Hellwig | 90ea5ca | 2018-05-26 13:45:55 +0200 | [diff] [blame] | 497 | * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 498 | * @nvmeq: The queue to use |
| 499 | * @cmd: The command to send |
Jens Axboe | 04f3eaf | 2018-11-29 10:02:29 -0700 | [diff] [blame] | 500 | * @write_sq: whether to write to the SQ doorbell |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 501 | */ |
Jens Axboe | 04f3eaf | 2018-11-29 10:02:29 -0700 | [diff] [blame] | 502 | static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd, |
| 503 | bool write_sq) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 504 | { |
Christoph Hellwig | 90ea5ca | 2018-05-26 13:45:55 +0200 | [diff] [blame] | 505 | spin_lock(&nvmeq->sq_lock); |
Benjamin Herrenschmidt | c1e0cc7 | 2019-08-07 17:51:20 +1000 | [diff] [blame] | 506 | memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes), |
| 507 | cmd, sizeof(*cmd)); |
Christoph Hellwig | 90ea5ca | 2018-05-26 13:45:55 +0200 | [diff] [blame] | 508 | if (++nvmeq->sq_tail == nvmeq->q_depth) |
| 509 | nvmeq->sq_tail = 0; |
Keith Busch | 3821080 | 2020-10-30 10:28:54 -0700 | [diff] [blame] | 510 | nvme_write_sq_db(nvmeq, write_sq); |
Jens Axboe | 04f3eaf | 2018-11-29 10:02:29 -0700 | [diff] [blame] | 511 | spin_unlock(&nvmeq->sq_lock); |
| 512 | } |
| 513 | |
| 514 | static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx) |
| 515 | { |
| 516 | struct nvme_queue *nvmeq = hctx->driver_data; |
| 517 | |
| 518 | spin_lock(&nvmeq->sq_lock); |
Keith Busch | 3821080 | 2020-10-30 10:28:54 -0700 | [diff] [blame] | 519 | if (nvmeq->sq_tail != nvmeq->last_sq_tail) |
| 520 | nvme_write_sq_db(nvmeq, true); |
Christoph Hellwig | 90ea5ca | 2018-05-26 13:45:55 +0200 | [diff] [blame] | 521 | spin_unlock(&nvmeq->sq_lock); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 522 | } |
| 523 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 524 | static void **nvme_pci_iod_list(struct request *req) |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 525 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 526 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 527 | return (void **)(iod->sg + blk_rq_nr_phys_segments(req)); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 528 | } |
| 529 | |
Minwoo Im | 955b1b5 | 2017-12-20 16:30:50 +0900 | [diff] [blame] | 530 | static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req) |
| 531 | { |
| 532 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Keith Busch | 20469a3 | 2018-01-17 22:04:37 +0100 | [diff] [blame] | 533 | int nseg = blk_rq_nr_phys_segments(req); |
Minwoo Im | 955b1b5 | 2017-12-20 16:30:50 +0900 | [diff] [blame] | 534 | unsigned int avg_seg_size; |
| 535 | |
Keith Busch | 20469a3 | 2018-01-17 22:04:37 +0100 | [diff] [blame] | 536 | avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg); |
Minwoo Im | 955b1b5 | 2017-12-20 16:30:50 +0900 | [diff] [blame] | 537 | |
Chaitanya Kulkarni | 253a0b7 | 2021-06-09 18:28:25 -0700 | [diff] [blame] | 538 | if (!nvme_ctrl_sgl_supported(&dev->ctrl)) |
Minwoo Im | 955b1b5 | 2017-12-20 16:30:50 +0900 | [diff] [blame] | 539 | return false; |
| 540 | if (!iod->nvmeq->qid) |
| 541 | return false; |
| 542 | if (!sgl_threshold || avg_seg_size < sgl_threshold) |
| 543 | return false; |
| 544 | return true; |
| 545 | } |
| 546 | |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 547 | static void nvme_free_prps(struct nvme_dev *dev, struct request *req) |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 548 | { |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 549 | const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1; |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 550 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 551 | dma_addr_t dma_addr = iod->first_dma; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 552 | int i; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 553 | |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 554 | for (i = 0; i < iod->npages; i++) { |
| 555 | __le64 *prp_list = nvme_pci_iod_list(req)[i]; |
| 556 | dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]); |
| 557 | |
| 558 | dma_pool_free(dev->prp_page_pool, prp_list, dma_addr); |
| 559 | dma_addr = next_dma_addr; |
Christoph Hellwig | 7fe07d1 | 2019-03-03 08:15:19 -0700 | [diff] [blame] | 560 | } |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 561 | } |
| 562 | |
| 563 | static void nvme_free_sgls(struct nvme_dev *dev, struct request *req) |
| 564 | { |
| 565 | const int last_sg = SGES_PER_PAGE - 1; |
| 566 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 567 | dma_addr_t dma_addr = iod->first_dma; |
| 568 | int i; |
| 569 | |
| 570 | for (i = 0; i < iod->npages; i++) { |
| 571 | struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i]; |
| 572 | dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr); |
| 573 | |
| 574 | dma_pool_free(dev->prp_page_pool, sg_list, dma_addr); |
| 575 | dma_addr = next_dma_addr; |
| 576 | } |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 577 | } |
| 578 | |
| 579 | static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req) |
| 580 | { |
| 581 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 582 | |
Logan Gunthorpe | 7f73eac | 2019-08-12 11:30:43 -0600 | [diff] [blame] | 583 | if (is_pci_p2pdma_page(sg_page(iod->sg))) |
| 584 | pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents, |
| 585 | rq_dma_dir(req)); |
| 586 | else |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 587 | dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req)); |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 588 | } |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 589 | |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 590 | static void nvme_unmap_data(struct nvme_dev *dev, struct request *req) |
| 591 | { |
| 592 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 593 | |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 594 | if (iod->dma_len) { |
| 595 | dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len, |
| 596 | rq_dma_dir(req)); |
| 597 | return; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 598 | } |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 599 | |
Christoph Hellwig | 9275c20 | 2021-01-20 09:33:52 +0100 | [diff] [blame] | 600 | WARN_ON_ONCE(!iod->nents); |
| 601 | |
| 602 | nvme_unmap_sg(dev, req); |
| 603 | if (iod->npages == 0) |
| 604 | dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0], |
| 605 | iod->first_dma); |
| 606 | else if (iod->use_sgl) |
| 607 | nvme_free_sgls(dev, req); |
| 608 | else |
| 609 | nvme_free_prps(dev, req); |
Christoph Hellwig | d43f1cc | 2019-03-05 05:46:58 -0700 | [diff] [blame] | 610 | mempool_free(iod->sg, dev->iod_mempool); |
Keith Busch | b4ff9c8 | 2014-08-29 09:06:12 -0600 | [diff] [blame] | 611 | } |
| 612 | |
Keith Busch | d087747 | 2017-09-15 13:05:38 -0400 | [diff] [blame] | 613 | static void nvme_print_sgl(struct scatterlist *sgl, int nents) |
| 614 | { |
| 615 | int i; |
| 616 | struct scatterlist *sg; |
| 617 | |
| 618 | for_each_sg(sgl, sg, nents, i) { |
| 619 | dma_addr_t phys = sg_phys(sg); |
| 620 | pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d " |
| 621 | "dma_address:%pad dma_length:%d\n", |
| 622 | i, &phys, sg->offset, sg->length, &sg_dma_address(sg), |
| 623 | sg_dma_len(sg)); |
| 624 | } |
| 625 | } |
| 626 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 627 | static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev, |
| 628 | struct request *req, struct nvme_rw_command *cmnd) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 629 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 630 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 631 | struct dma_pool *pool; |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 632 | int length = blk_rq_payload_bytes(req); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 633 | struct scatterlist *sg = iod->sg; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 634 | int dma_len = sg_dma_len(sg); |
| 635 | u64 dma_addr = sg_dma_address(sg); |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 636 | int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1); |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 637 | __le64 *prp_list; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 638 | void **list = nvme_pci_iod_list(req); |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 639 | dma_addr_t prp_dma; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 640 | int nprps, i; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 641 | |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 642 | length -= (NVME_CTRL_PAGE_SIZE - offset); |
Jan H. Schönherr | 5228b32 | 2017-08-27 15:56:37 +0200 | [diff] [blame] | 643 | if (length <= 0) { |
| 644 | iod->first_dma = 0; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 645 | goto done; |
Jan H. Schönherr | 5228b32 | 2017-08-27 15:56:37 +0200 | [diff] [blame] | 646 | } |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 647 | |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 648 | dma_len -= (NVME_CTRL_PAGE_SIZE - offset); |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 649 | if (dma_len) { |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 650 | dma_addr += (NVME_CTRL_PAGE_SIZE - offset); |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 651 | } else { |
| 652 | sg = sg_next(sg); |
| 653 | dma_addr = sg_dma_address(sg); |
| 654 | dma_len = sg_dma_len(sg); |
| 655 | } |
| 656 | |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 657 | if (length <= NVME_CTRL_PAGE_SIZE) { |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 658 | iod->first_dma = dma_addr; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 659 | goto done; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 660 | } |
| 661 | |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 662 | nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 663 | if (nprps <= (256 / 8)) { |
| 664 | pool = dev->prp_small_pool; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 665 | iod->npages = 0; |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 666 | } else { |
| 667 | pool = dev->prp_page_pool; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 668 | iod->npages = 1; |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 669 | } |
| 670 | |
Christoph Hellwig | 69d2b57 | 2015-10-16 07:58:37 +0200 | [diff] [blame] | 671 | prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma); |
Matthew Wilcox | b77954c | 2011-05-12 13:51:41 -0400 | [diff] [blame] | 672 | if (!prp_list) { |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 673 | iod->first_dma = dma_addr; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 674 | iod->npages = -1; |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 675 | return BLK_STS_RESOURCE; |
Matthew Wilcox | b77954c | 2011-05-12 13:51:41 -0400 | [diff] [blame] | 676 | } |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 677 | list[0] = prp_list; |
| 678 | iod->first_dma = prp_dma; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 679 | i = 0; |
| 680 | for (;;) { |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 681 | if (i == NVME_CTRL_PAGE_SIZE >> 3) { |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 682 | __le64 *old_prp_list = prp_list; |
Christoph Hellwig | 69d2b57 | 2015-10-16 07:58:37 +0200 | [diff] [blame] | 683 | prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 684 | if (!prp_list) |
Christoph Hellwig | fa07321 | 2021-01-20 09:35:01 +0100 | [diff] [blame] | 685 | goto free_prps; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 686 | list[iod->npages++] = prp_list; |
Matthew Wilcox | 7523d83 | 2011-03-16 16:43:40 -0400 | [diff] [blame] | 687 | prp_list[0] = old_prp_list[i - 1]; |
| 688 | old_prp_list[i - 1] = cpu_to_le64(prp_dma); |
| 689 | i = 1; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 690 | } |
| 691 | prp_list[i++] = cpu_to_le64(dma_addr); |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 692 | dma_len -= NVME_CTRL_PAGE_SIZE; |
| 693 | dma_addr += NVME_CTRL_PAGE_SIZE; |
| 694 | length -= NVME_CTRL_PAGE_SIZE; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 695 | if (length <= 0) |
| 696 | break; |
| 697 | if (dma_len > 0) |
| 698 | continue; |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 699 | if (unlikely(dma_len < 0)) |
| 700 | goto bad_sgl; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 701 | sg = sg_next(sg); |
| 702 | dma_addr = sg_dma_address(sg); |
| 703 | dma_len = sg_dma_len(sg); |
| 704 | } |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 705 | done: |
| 706 | cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg)); |
| 707 | cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma); |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 708 | return BLK_STS_OK; |
Christoph Hellwig | fa07321 | 2021-01-20 09:35:01 +0100 | [diff] [blame] | 709 | free_prps: |
| 710 | nvme_free_prps(dev, req); |
| 711 | return BLK_STS_RESOURCE; |
| 712 | bad_sgl: |
Keith Busch | d087747 | 2017-09-15 13:05:38 -0400 | [diff] [blame] | 713 | WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents), |
| 714 | "Invalid SGL for payload:%d nents:%d\n", |
| 715 | blk_rq_payload_bytes(req), iod->nents); |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 716 | return BLK_STS_IOERR; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 717 | } |
| 718 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 719 | static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge, |
| 720 | struct scatterlist *sg) |
| 721 | { |
| 722 | sge->addr = cpu_to_le64(sg_dma_address(sg)); |
| 723 | sge->length = cpu_to_le32(sg_dma_len(sg)); |
| 724 | sge->type = NVME_SGL_FMT_DATA_DESC << 4; |
| 725 | } |
| 726 | |
| 727 | static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge, |
| 728 | dma_addr_t dma_addr, int entries) |
| 729 | { |
| 730 | sge->addr = cpu_to_le64(dma_addr); |
| 731 | if (entries < SGES_PER_PAGE) { |
| 732 | sge->length = cpu_to_le32(entries * sizeof(*sge)); |
| 733 | sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4; |
| 734 | } else { |
| 735 | sge->length = cpu_to_le32(PAGE_SIZE); |
| 736 | sge->type = NVME_SGL_FMT_SEG_DESC << 4; |
| 737 | } |
| 738 | } |
| 739 | |
| 740 | static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev, |
Christoph Hellwig | b0f2853 | 2018-01-17 22:04:38 +0100 | [diff] [blame] | 741 | struct request *req, struct nvme_rw_command *cmd, int entries) |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 742 | { |
| 743 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 744 | struct dma_pool *pool; |
| 745 | struct nvme_sgl_desc *sg_list; |
| 746 | struct scatterlist *sg = iod->sg; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 747 | dma_addr_t sgl_dma; |
Christoph Hellwig | b0f2853 | 2018-01-17 22:04:38 +0100 | [diff] [blame] | 748 | int i = 0; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 749 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 750 | /* setting the transfer type as SGL */ |
| 751 | cmd->flags = NVME_CMD_SGL_METABUF; |
| 752 | |
Christoph Hellwig | b0f2853 | 2018-01-17 22:04:38 +0100 | [diff] [blame] | 753 | if (entries == 1) { |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 754 | nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg); |
| 755 | return BLK_STS_OK; |
| 756 | } |
| 757 | |
| 758 | if (entries <= (256 / sizeof(struct nvme_sgl_desc))) { |
| 759 | pool = dev->prp_small_pool; |
| 760 | iod->npages = 0; |
| 761 | } else { |
| 762 | pool = dev->prp_page_pool; |
| 763 | iod->npages = 1; |
| 764 | } |
| 765 | |
| 766 | sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma); |
| 767 | if (!sg_list) { |
| 768 | iod->npages = -1; |
| 769 | return BLK_STS_RESOURCE; |
| 770 | } |
| 771 | |
| 772 | nvme_pci_iod_list(req)[0] = sg_list; |
| 773 | iod->first_dma = sgl_dma; |
| 774 | |
| 775 | nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries); |
| 776 | |
| 777 | do { |
| 778 | if (i == SGES_PER_PAGE) { |
| 779 | struct nvme_sgl_desc *old_sg_desc = sg_list; |
| 780 | struct nvme_sgl_desc *link = &old_sg_desc[i - 1]; |
| 781 | |
| 782 | sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma); |
| 783 | if (!sg_list) |
Christoph Hellwig | fa07321 | 2021-01-20 09:35:01 +0100 | [diff] [blame] | 784 | goto free_sgls; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 785 | |
| 786 | i = 0; |
| 787 | nvme_pci_iod_list(req)[iod->npages++] = sg_list; |
| 788 | sg_list[i++] = *link; |
| 789 | nvme_pci_sgl_set_seg(link, sgl_dma, entries); |
| 790 | } |
| 791 | |
| 792 | nvme_pci_sgl_set_data(&sg_list[i++], sg); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 793 | sg = sg_next(sg); |
Christoph Hellwig | b0f2853 | 2018-01-17 22:04:38 +0100 | [diff] [blame] | 794 | } while (--entries > 0); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 795 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 796 | return BLK_STS_OK; |
Christoph Hellwig | fa07321 | 2021-01-20 09:35:01 +0100 | [diff] [blame] | 797 | free_sgls: |
| 798 | nvme_free_sgls(dev, req); |
| 799 | return BLK_STS_RESOURCE; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 800 | } |
| 801 | |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 802 | static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev, |
| 803 | struct request *req, struct nvme_rw_command *cmnd, |
| 804 | struct bio_vec *bv) |
| 805 | { |
| 806 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 807 | unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1); |
| 808 | unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset; |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 809 | |
| 810 | iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0); |
| 811 | if (dma_mapping_error(dev->dev, iod->first_dma)) |
| 812 | return BLK_STS_RESOURCE; |
| 813 | iod->dma_len = bv->bv_len; |
| 814 | |
| 815 | cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma); |
| 816 | if (bv->bv_len > first_prp_len) |
| 817 | cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len); |
Baolin Wang | 359c1f8 | 2020-07-03 10:49:24 +0800 | [diff] [blame] | 818 | return BLK_STS_OK; |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 819 | } |
| 820 | |
Christoph Hellwig | 2979105 | 2019-03-05 05:54:18 -0700 | [diff] [blame] | 821 | static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev, |
| 822 | struct request *req, struct nvme_rw_command *cmnd, |
| 823 | struct bio_vec *bv) |
| 824 | { |
| 825 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 826 | |
| 827 | iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0); |
| 828 | if (dma_mapping_error(dev->dev, iod->first_dma)) |
| 829 | return BLK_STS_RESOURCE; |
| 830 | iod->dma_len = bv->bv_len; |
| 831 | |
Klaus Birkelund Jensen | 049bf37 | 2019-04-30 18:53:29 +0200 | [diff] [blame] | 832 | cmnd->flags = NVME_CMD_SGL_METABUF; |
Christoph Hellwig | 2979105 | 2019-03-05 05:54:18 -0700 | [diff] [blame] | 833 | cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma); |
| 834 | cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len); |
| 835 | cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4; |
Baolin Wang | 359c1f8 | 2020-07-03 10:49:24 +0800 | [diff] [blame] | 836 | return BLK_STS_OK; |
Christoph Hellwig | 2979105 | 2019-03-05 05:54:18 -0700 | [diff] [blame] | 837 | } |
| 838 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 839 | static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req, |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 840 | struct nvme_command *cmnd) |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 841 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 842 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | 70479b7 | 2019-03-05 05:59:02 -0700 | [diff] [blame] | 843 | blk_status_t ret = BLK_STS_RESOURCE; |
Christoph Hellwig | b0f2853 | 2018-01-17 22:04:38 +0100 | [diff] [blame] | 844 | int nr_mapped; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 845 | |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 846 | if (blk_rq_nr_phys_segments(req) == 1) { |
| 847 | struct bio_vec bv = req_bvec(req); |
| 848 | |
| 849 | if (!is_pci_p2pdma_page(bv.bv_page)) { |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 850 | if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2) |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 851 | return nvme_setup_prp_simple(dev, req, |
| 852 | &cmnd->rw, &bv); |
Christoph Hellwig | 2979105 | 2019-03-05 05:54:18 -0700 | [diff] [blame] | 853 | |
Niklas Cassel | e51183b | 2021-04-09 20:12:55 +0200 | [diff] [blame] | 854 | if (iod->nvmeq->qid && sgl_threshold && |
Chaitanya Kulkarni | 253a0b7 | 2021-06-09 18:28:25 -0700 | [diff] [blame] | 855 | nvme_ctrl_sgl_supported(&dev->ctrl)) |
Christoph Hellwig | 2979105 | 2019-03-05 05:54:18 -0700 | [diff] [blame] | 856 | return nvme_setup_sgl_simple(dev, req, |
| 857 | &cmnd->rw, &bv); |
Christoph Hellwig | dff824b | 2019-03-05 05:49:34 -0700 | [diff] [blame] | 858 | } |
| 859 | } |
| 860 | |
| 861 | iod->dma_len = 0; |
Christoph Hellwig | d43f1cc | 2019-03-05 05:46:58 -0700 | [diff] [blame] | 862 | iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC); |
| 863 | if (!iod->sg) |
| 864 | return BLK_STS_RESOURCE; |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 865 | sg_init_table(iod->sg, blk_rq_nr_phys_segments(req)); |
Christoph Hellwig | 70479b7 | 2019-03-05 05:59:02 -0700 | [diff] [blame] | 866 | iod->nents = blk_rq_map_sg(req->q, req, iod->sg); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 867 | if (!iod->nents) |
Christoph Hellwig | fa07321 | 2021-01-20 09:35:01 +0100 | [diff] [blame] | 868 | goto out_free_sg; |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 869 | |
Logan Gunthorpe | e0596ab | 2018-10-04 15:27:44 -0600 | [diff] [blame] | 870 | if (is_pci_p2pdma_page(sg_page(iod->sg))) |
Logan Gunthorpe | 2b9f4bb | 2019-08-12 11:30:42 -0600 | [diff] [blame] | 871 | nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg, |
| 872 | iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN); |
Logan Gunthorpe | e0596ab | 2018-10-04 15:27:44 -0600 | [diff] [blame] | 873 | else |
| 874 | nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, |
Christoph Hellwig | 70479b7 | 2019-03-05 05:59:02 -0700 | [diff] [blame] | 875 | rq_dma_dir(req), DMA_ATTR_NO_WARN); |
Christoph Hellwig | b0f2853 | 2018-01-17 22:04:38 +0100 | [diff] [blame] | 876 | if (!nr_mapped) |
Christoph Hellwig | fa07321 | 2021-01-20 09:35:01 +0100 | [diff] [blame] | 877 | goto out_free_sg; |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 878 | |
Christoph Hellwig | 70479b7 | 2019-03-05 05:59:02 -0700 | [diff] [blame] | 879 | iod->use_sgl = nvme_pci_use_sgls(dev, req); |
Minwoo Im | 955b1b5 | 2017-12-20 16:30:50 +0900 | [diff] [blame] | 880 | if (iod->use_sgl) |
Christoph Hellwig | b0f2853 | 2018-01-17 22:04:38 +0100 | [diff] [blame] | 881 | ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 882 | else |
| 883 | ret = nvme_pci_setup_prps(dev, req, &cmnd->rw); |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 884 | if (ret != BLK_STS_OK) |
Christoph Hellwig | fa07321 | 2021-01-20 09:35:01 +0100 | [diff] [blame] | 885 | goto out_unmap_sg; |
| 886 | return BLK_STS_OK; |
| 887 | |
| 888 | out_unmap_sg: |
| 889 | nvme_unmap_sg(dev, req); |
| 890 | out_free_sg: |
| 891 | mempool_free(iod->sg, dev->iod_mempool); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 892 | return ret; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 893 | } |
| 894 | |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 895 | static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req, |
| 896 | struct nvme_command *cmnd) |
| 897 | { |
| 898 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 899 | |
| 900 | iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req), |
| 901 | rq_dma_dir(req), 0); |
| 902 | if (dma_mapping_error(dev->dev, iod->meta_dma)) |
| 903 | return BLK_STS_IOERR; |
| 904 | cmnd->rw.metadata = cpu_to_le64(iod->meta_dma); |
Baolin Wang | 359c1f8 | 2020-07-03 10:49:24 +0800 | [diff] [blame] | 905 | return BLK_STS_OK; |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 906 | } |
| 907 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 908 | /* |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 909 | * NOTE: ns is NULL when called on the admin queue. |
| 910 | */ |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 911 | static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 912 | const struct blk_mq_queue_data *bd) |
Keith Busch | 53562be | 2014-04-29 11:41:29 -0600 | [diff] [blame] | 913 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 914 | struct nvme_ns *ns = hctx->queue->queuedata; |
| 915 | struct nvme_queue *nvmeq = hctx->driver_data; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 916 | struct nvme_dev *dev = nvmeq->dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 917 | struct request *req = bd->rq; |
Christoph Hellwig | 9b04811 | 2019-03-03 08:04:01 -0700 | [diff] [blame] | 918 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Keith Busch | af7fae8 | 2021-03-17 13:37:02 -0700 | [diff] [blame] | 919 | struct nvme_command *cmnd = &iod->cmd; |
Christoph Hellwig | ebe6d87 | 2017-06-12 18:36:32 +0200 | [diff] [blame] | 920 | blk_status_t ret; |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 921 | |
Christoph Hellwig | 9b04811 | 2019-03-03 08:04:01 -0700 | [diff] [blame] | 922 | iod->aborted = 0; |
| 923 | iod->npages = -1; |
| 924 | iod->nents = 0; |
| 925 | |
Jens Axboe | d1f06f4 | 2018-05-17 18:31:49 +0200 | [diff] [blame] | 926 | /* |
| 927 | * We should not need to do this, but we're still using this to |
| 928 | * ensure we can drain requests on a dying queue. |
| 929 | */ |
Christoph Hellwig | 4e22410 | 2018-12-02 17:46:17 +0100 | [diff] [blame] | 930 | if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags))) |
Jens Axboe | d1f06f4 | 2018-05-17 18:31:49 +0200 | [diff] [blame] | 931 | return BLK_STS_IOERR; |
| 932 | |
Tao Chiu | d4060d2 | 2021-04-26 10:53:55 +0800 | [diff] [blame] | 933 | if (!nvme_check_ready(&dev->ctrl, req, true)) |
| 934 | return nvme_fail_nonready_command(&dev->ctrl, req); |
| 935 | |
Keith Busch | f4b9e6c | 2021-03-17 13:37:03 -0700 | [diff] [blame] | 936 | ret = nvme_setup_cmd(ns, req); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 937 | if (ret) |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 938 | return ret; |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 939 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 940 | if (blk_rq_nr_phys_segments(req)) { |
Keith Busch | af7fae8 | 2021-03-17 13:37:02 -0700 | [diff] [blame] | 941 | ret = nvme_map_data(dev, req, cmnd); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 942 | if (ret) |
Christoph Hellwig | 9b04811 | 2019-03-03 08:04:01 -0700 | [diff] [blame] | 943 | goto out_free_cmd; |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 944 | } |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 945 | |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 946 | if (blk_integrity_rq(req)) { |
Keith Busch | af7fae8 | 2021-03-17 13:37:02 -0700 | [diff] [blame] | 947 | ret = nvme_map_metadata(dev, req, cmnd); |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 948 | if (ret) |
| 949 | goto out_unmap_data; |
| 950 | } |
| 951 | |
Christoph Hellwig | aae239e | 2015-11-26 12:59:50 +0100 | [diff] [blame] | 952 | blk_mq_start_request(req); |
Keith Busch | af7fae8 | 2021-03-17 13:37:02 -0700 | [diff] [blame] | 953 | nvme_submit_cmd(nvmeq, cmnd, bd->last); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 954 | return BLK_STS_OK; |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 955 | out_unmap_data: |
| 956 | nvme_unmap_data(dev, req); |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 957 | out_free_cmd: |
| 958 | nvme_cleanup_cmd(req); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 959 | return ret; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 960 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 961 | |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 962 | static void nvme_pci_complete_rq(struct request *req) |
Christoph Hellwig | eee417b | 2015-11-26 13:03:13 +0100 | [diff] [blame] | 963 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 964 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 965 | struct nvme_dev *dev = iod->nvmeq->dev; |
Christoph Hellwig | eee417b | 2015-11-26 13:03:13 +0100 | [diff] [blame] | 966 | |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 967 | if (blk_integrity_rq(req)) |
| 968 | dma_unmap_page(dev->dev, iod->meta_dma, |
| 969 | rq_integrity_vec(req)->bv_len, rq_data_dir(req)); |
Christoph Hellwig | b15c592 | 2019-03-03 08:52:21 -0700 | [diff] [blame] | 970 | if (blk_rq_nr_phys_segments(req)) |
Christoph Hellwig | 4aedb70 | 2019-03-03 09:46:28 -0700 | [diff] [blame] | 971 | nvme_unmap_data(dev, req); |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 972 | nvme_complete_rq(req); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 973 | } |
| 974 | |
Marta Rybczynska | d783e0b | 2016-03-22 16:02:06 +0100 | [diff] [blame] | 975 | /* We read the CQE phase first to check if the rest of the entry is valid */ |
Christoph Hellwig | 750dde4 | 2018-05-18 08:37:04 -0600 | [diff] [blame] | 976 | static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq) |
Marta Rybczynska | d783e0b | 2016-03-22 16:02:06 +0100 | [diff] [blame] | 977 | { |
Keith Busch | 74943d4 | 2020-04-28 07:21:56 -0700 | [diff] [blame] | 978 | struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head]; |
| 979 | |
| 980 | return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase; |
Marta Rybczynska | d783e0b | 2016-03-22 16:02:06 +0100 | [diff] [blame] | 981 | } |
| 982 | |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 983 | static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 984 | { |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 985 | u16 head = nvmeq->cq_head; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 986 | |
Keith Busch | 397c699 | 2018-06-06 08:13:05 -0600 | [diff] [blame] | 987 | if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db, |
| 988 | nvmeq->dbbuf_cq_ei)) |
| 989 | writel(head, nvmeq->q_db + nvmeq->dev->db_stride); |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 990 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 991 | |
Christoph Hellwig | cfa2735 | 2020-01-30 19:40:24 +0100 | [diff] [blame] | 992 | static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq) |
| 993 | { |
| 994 | if (!nvmeq->qid) |
| 995 | return nvmeq->dev->admin_tagset.tags[0]; |
| 996 | return nvmeq->dev->tagset.tags[nvmeq->qid - 1]; |
| 997 | } |
| 998 | |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 999 | static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx) |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 1000 | { |
Keith Busch | 74943d4 | 2020-04-28 07:21:56 -0700 | [diff] [blame] | 1001 | struct nvme_completion *cqe = &nvmeq->cqes[idx]; |
Lalithambika Krishnakumar | 62df801 | 2020-12-23 14:09:00 -0800 | [diff] [blame] | 1002 | __u16 command_id = READ_ONCE(cqe->command_id); |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 1003 | struct request *req; |
| 1004 | |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 1005 | /* |
| 1006 | * AEN requests are special as they don't time out and can |
| 1007 | * survive any kind of queue freeze and often don't respond to |
| 1008 | * aborts. We don't even bother to allocate a struct request |
| 1009 | * for them but rather special case them here. |
| 1010 | */ |
Lalithambika Krishnakumar | 62df801 | 2020-12-23 14:09:00 -0800 | [diff] [blame] | 1011 | if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) { |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 1012 | nvme_complete_async_event(&nvmeq->dev->ctrl, |
| 1013 | cqe->status, &cqe->result); |
| 1014 | return; |
| 1015 | } |
| 1016 | |
Lalithambika Krishnakumar | 62df801 | 2020-12-23 14:09:00 -0800 | [diff] [blame] | 1017 | req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), command_id); |
Xianting Tian | 50b7c24 | 2020-09-22 14:25:17 +0800 | [diff] [blame] | 1018 | if (unlikely(!req)) { |
| 1019 | dev_warn(nvmeq->dev->ctrl.device, |
| 1020 | "invalid id %d completed on queue %d\n", |
Lalithambika Krishnakumar | 62df801 | 2020-12-23 14:09:00 -0800 | [diff] [blame] | 1021 | command_id, le16_to_cpu(cqe->sq_id)); |
Xianting Tian | 50b7c24 | 2020-09-22 14:25:17 +0800 | [diff] [blame] | 1022 | return; |
| 1023 | } |
| 1024 | |
yupeng | 604c01d | 2018-12-18 17:59:53 +0100 | [diff] [blame] | 1025 | trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail); |
Christoph Hellwig | 2eb81a3 | 2020-08-18 09:11:29 +0200 | [diff] [blame] | 1026 | if (!nvme_try_complete_req(req, cqe->status, cqe->result)) |
Christoph Hellwig | ff02945 | 2020-06-11 08:44:52 +0200 | [diff] [blame] | 1027 | nvme_pci_complete_rq(req); |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 1028 | } |
| 1029 | |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1030 | static inline void nvme_update_cq_head(struct nvme_queue *nvmeq) |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1031 | { |
JK Kim | a0aac97 | 2021-06-17 15:02:17 +0900 | [diff] [blame] | 1032 | u32 tmp = nvmeq->cq_head + 1; |
Alexey Dobriyan | a8de6639 | 2020-05-07 23:07:04 +0300 | [diff] [blame] | 1033 | |
| 1034 | if (tmp == nvmeq->q_depth) { |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1035 | nvmeq->cq_head = 0; |
Alexey Dobriyan | e2a366a | 2020-02-28 21:45:19 +0300 | [diff] [blame] | 1036 | nvmeq->cq_phase ^= 1; |
Alexey Dobriyan | a8de6639 | 2020-05-07 23:07:04 +0300 | [diff] [blame] | 1037 | } else { |
| 1038 | nvmeq->cq_head = tmp; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1039 | } |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1040 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1041 | |
Keith Busch | 324b494 | 2020-03-02 08:56:53 -0800 | [diff] [blame] | 1042 | static inline int nvme_process_cq(struct nvme_queue *nvmeq) |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1043 | { |
Jens Axboe | 1052b8a | 2018-11-26 08:21:49 -0700 | [diff] [blame] | 1044 | int found = 0; |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1045 | |
Jens Axboe | 1052b8a | 2018-11-26 08:21:49 -0700 | [diff] [blame] | 1046 | while (nvme_cqe_pending(nvmeq)) { |
Keith Busch | bf392a5 | 2020-03-02 08:45:04 -0800 | [diff] [blame] | 1047 | found++; |
Keith Busch | b69e2ef | 2020-05-08 13:04:06 -0700 | [diff] [blame] | 1048 | /* |
| 1049 | * load-load control dependency between phase and the rest of |
| 1050 | * the cqe requires a full read memory barrier |
| 1051 | */ |
| 1052 | dma_rmb(); |
Keith Busch | 324b494 | 2020-03-02 08:56:53 -0800 | [diff] [blame] | 1053 | nvme_handle_cqe(nvmeq, nvmeq->cq_head); |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1054 | nvme_update_cq_head(nvmeq); |
| 1055 | } |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1056 | |
Keith Busch | 324b494 | 2020-03-02 08:56:53 -0800 | [diff] [blame] | 1057 | if (found) |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 1058 | nvme_ring_cq_doorbell(nvmeq); |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1059 | return found; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1060 | } |
| 1061 | |
| 1062 | static irqreturn_t nvme_irq(int irq, void *data) |
| 1063 | { |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 1064 | struct nvme_queue *nvmeq = data; |
Jens Axboe | 5cb525c | 2018-05-17 18:31:50 +0200 | [diff] [blame] | 1065 | |
Keith Busch | 324b494 | 2020-03-02 08:56:53 -0800 | [diff] [blame] | 1066 | if (nvme_process_cq(nvmeq)) |
Chaitanya Kulkarni | 05fae49 | 2021-02-23 12:47:41 -0800 | [diff] [blame] | 1067 | return IRQ_HANDLED; |
| 1068 | return IRQ_NONE; |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 1069 | } |
| 1070 | |
| 1071 | static irqreturn_t nvme_irq_check(int irq, void *data) |
| 1072 | { |
| 1073 | struct nvme_queue *nvmeq = data; |
Baolin Wang | 4e52354 | 2020-07-03 10:49:21 +0800 | [diff] [blame] | 1074 | |
Christoph Hellwig | 750dde4 | 2018-05-18 08:37:04 -0600 | [diff] [blame] | 1075 | if (nvme_cqe_pending(nvmeq)) |
Marta Rybczynska | d783e0b | 2016-03-22 16:02:06 +0100 | [diff] [blame] | 1076 | return IRQ_WAKE_THREAD; |
| 1077 | return IRQ_NONE; |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 1078 | } |
| 1079 | |
Christoph Hellwig | 0b2a8a9 | 2018-12-02 17:46:20 +0100 | [diff] [blame] | 1080 | /* |
Keith Busch | fa059b8 | 2020-03-04 09:17:01 -0800 | [diff] [blame] | 1081 | * Poll for completions for any interrupt driven queue |
Christoph Hellwig | 0b2a8a9 | 2018-12-02 17:46:20 +0100 | [diff] [blame] | 1082 | * Can be called from any context. |
| 1083 | */ |
Keith Busch | fa059b8 | 2020-03-04 09:17:01 -0800 | [diff] [blame] | 1084 | static void nvme_poll_irqdisable(struct nvme_queue *nvmeq) |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1085 | { |
Christoph Hellwig | 3a7afd8 | 2018-12-02 17:46:23 +0100 | [diff] [blame] | 1086 | struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev); |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1087 | |
Keith Busch | fa059b8 | 2020-03-04 09:17:01 -0800 | [diff] [blame] | 1088 | WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags)); |
Sagi Grimberg | 442e19b | 2017-06-18 17:28:10 +0300 | [diff] [blame] | 1089 | |
Keith Busch | fa059b8 | 2020-03-04 09:17:01 -0800 | [diff] [blame] | 1090 | disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector)); |
| 1091 | nvme_process_cq(nvmeq); |
| 1092 | enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector)); |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1093 | } |
| 1094 | |
Jens Axboe | 9743139 | 2018-11-16 09:48:21 -0700 | [diff] [blame] | 1095 | static int nvme_poll(struct blk_mq_hw_ctx *hctx) |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 1096 | { |
| 1097 | struct nvme_queue *nvmeq = hctx->driver_data; |
Jens Axboe | dabcefa | 2018-11-14 09:38:28 -0700 | [diff] [blame] | 1098 | bool found; |
| 1099 | |
| 1100 | if (!nvme_cqe_pending(nvmeq)) |
| 1101 | return 0; |
| 1102 | |
Christoph Hellwig | 3a7afd8 | 2018-12-02 17:46:23 +0100 | [diff] [blame] | 1103 | spin_lock(&nvmeq->cq_poll_lock); |
Keith Busch | 324b494 | 2020-03-02 08:56:53 -0800 | [diff] [blame] | 1104 | found = nvme_process_cq(nvmeq); |
Christoph Hellwig | 3a7afd8 | 2018-12-02 17:46:23 +0100 | [diff] [blame] | 1105 | spin_unlock(&nvmeq->cq_poll_lock); |
Jens Axboe | dabcefa | 2018-11-14 09:38:28 -0700 | [diff] [blame] | 1106 | |
Jens Axboe | dabcefa | 2018-11-14 09:38:28 -0700 | [diff] [blame] | 1107 | return found; |
| 1108 | } |
| 1109 | |
Keith Busch | ad22c35 | 2017-11-07 15:13:12 -0700 | [diff] [blame] | 1110 | static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1111 | { |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 1112 | struct nvme_dev *dev = to_nvme_dev(ctrl); |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 1113 | struct nvme_queue *nvmeq = &dev->queues[0]; |
Chaitanya Kulkarni | f66e280 | 2021-06-16 15:15:53 -0700 | [diff] [blame] | 1114 | struct nvme_command c = { }; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1115 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1116 | c.common.opcode = nvme_admin_async_event; |
Keith Busch | ad22c35 | 2017-11-07 15:13:12 -0700 | [diff] [blame] | 1117 | c.common.command_id = NVME_AQ_BLK_MQ_DEPTH; |
Jens Axboe | 04f3eaf | 2018-11-29 10:02:29 -0700 | [diff] [blame] | 1118 | nvme_submit_cmd(nvmeq, &c, true); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1119 | } |
| 1120 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1121 | static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id) |
| 1122 | { |
Chaitanya Kulkarni | f66e280 | 2021-06-16 15:15:53 -0700 | [diff] [blame] | 1123 | struct nvme_command c = { }; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1124 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1125 | c.delete_queue.opcode = opcode; |
| 1126 | c.delete_queue.qid = cpu_to_le16(id); |
| 1127 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1128 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1129 | } |
| 1130 | |
| 1131 | static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid, |
Jianchao Wang | a8e3e0b | 2018-05-24 17:51:33 +0800 | [diff] [blame] | 1132 | struct nvme_queue *nvmeq, s16 vector) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1133 | { |
Chaitanya Kulkarni | f66e280 | 2021-06-16 15:15:53 -0700 | [diff] [blame] | 1134 | struct nvme_command c = { }; |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1135 | int flags = NVME_QUEUE_PHYS_CONTIG; |
| 1136 | |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 1137 | if (!test_bit(NVMEQ_POLLED, &nvmeq->flags)) |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1138 | flags |= NVME_CQ_IRQ_ENABLED; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1139 | |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1140 | /* |
Minwoo Im | 16772ae | 2017-10-18 22:56:09 +0900 | [diff] [blame] | 1141 | * Note: we (ab)use the fact that the prp fields survive if no data |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1142 | * is attached to the request. |
| 1143 | */ |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1144 | c.create_cq.opcode = nvme_admin_create_cq; |
| 1145 | c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr); |
| 1146 | c.create_cq.cqid = cpu_to_le16(qid); |
| 1147 | c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1); |
| 1148 | c.create_cq.cq_flags = cpu_to_le16(flags); |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 1149 | c.create_cq.irq_vector = cpu_to_le16(vector); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1150 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1151 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1152 | } |
| 1153 | |
| 1154 | static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid, |
| 1155 | struct nvme_queue *nvmeq) |
| 1156 | { |
Jens Axboe | 9abd68e | 2018-05-08 10:25:15 -0600 | [diff] [blame] | 1157 | struct nvme_ctrl *ctrl = &dev->ctrl; |
Chaitanya Kulkarni | f66e280 | 2021-06-16 15:15:53 -0700 | [diff] [blame] | 1158 | struct nvme_command c = { }; |
Keith Busch | 81c1cd9 | 2017-04-04 18:18:12 -0400 | [diff] [blame] | 1159 | int flags = NVME_QUEUE_PHYS_CONTIG; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1160 | |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1161 | /* |
Jens Axboe | 9abd68e | 2018-05-08 10:25:15 -0600 | [diff] [blame] | 1162 | * Some drives have a bug that auto-enables WRRU if MEDIUM isn't |
| 1163 | * set. Since URGENT priority is zeroes, it makes all queues |
| 1164 | * URGENT. |
| 1165 | */ |
| 1166 | if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ) |
| 1167 | flags |= NVME_SQ_PRIO_MEDIUM; |
| 1168 | |
| 1169 | /* |
Minwoo Im | 16772ae | 2017-10-18 22:56:09 +0900 | [diff] [blame] | 1170 | * Note: we (ab)use the fact that the prp fields survive if no data |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1171 | * is attached to the request. |
| 1172 | */ |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1173 | c.create_sq.opcode = nvme_admin_create_sq; |
| 1174 | c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr); |
| 1175 | c.create_sq.sqid = cpu_to_le16(qid); |
| 1176 | c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1); |
| 1177 | c.create_sq.sq_flags = cpu_to_le16(flags); |
| 1178 | c.create_sq.cqid = cpu_to_le16(qid); |
| 1179 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1180 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1181 | } |
| 1182 | |
| 1183 | static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid) |
| 1184 | { |
| 1185 | return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid); |
| 1186 | } |
| 1187 | |
| 1188 | static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid) |
| 1189 | { |
| 1190 | return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid); |
| 1191 | } |
| 1192 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 1193 | static void abort_endio(struct request *req, blk_status_t error) |
Matthew Wilcox | bc5fc7e | 2011-09-19 17:08:14 -0400 | [diff] [blame] | 1194 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 1195 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 1196 | struct nvme_queue *nvmeq = iod->nvmeq; |
Matthew Wilcox | bc5fc7e | 2011-09-19 17:08:14 -0400 | [diff] [blame] | 1197 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 1198 | dev_warn(nvmeq->dev->ctrl.device, |
| 1199 | "Abort status: 0x%x", nvme_req(req)->status); |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1200 | atomic_inc(&nvmeq->dev->ctrl.abort_limit); |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1201 | blk_mq_free_request(req); |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1202 | } |
| 1203 | |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1204 | static bool nvme_should_reset(struct nvme_dev *dev, u32 csts) |
| 1205 | { |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1206 | /* If true, indicates loss of adapter communication, possibly by a |
| 1207 | * NVMe Subsystem reset. |
| 1208 | */ |
| 1209 | bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO); |
| 1210 | |
Jianchao Wang | ad70062 | 2018-01-22 22:03:16 +0800 | [diff] [blame] | 1211 | /* If there is a reset/reinit ongoing, we shouldn't reset again. */ |
| 1212 | switch (dev->ctrl.state) { |
| 1213 | case NVME_CTRL_RESETTING: |
Max Gurtovoy | ad6a0a5 | 2018-01-31 18:31:24 +0200 | [diff] [blame] | 1214 | case NVME_CTRL_CONNECTING: |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1215 | return false; |
Jianchao Wang | ad70062 | 2018-01-22 22:03:16 +0800 | [diff] [blame] | 1216 | default: |
| 1217 | break; |
| 1218 | } |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1219 | |
| 1220 | /* We shouldn't reset unless the controller is on fatal error state |
| 1221 | * _or_ if we lost the communication with it. |
| 1222 | */ |
| 1223 | if (!(csts & NVME_CSTS_CFS) && !nssro) |
| 1224 | return false; |
| 1225 | |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1226 | return true; |
| 1227 | } |
| 1228 | |
| 1229 | static void nvme_warn_reset(struct nvme_dev *dev, u32 csts) |
| 1230 | { |
| 1231 | /* Read a config register to help see what died. */ |
| 1232 | u16 pci_status; |
| 1233 | int result; |
| 1234 | |
| 1235 | result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS, |
| 1236 | &pci_status); |
| 1237 | if (result == PCIBIOS_SUCCESSFUL) |
| 1238 | dev_warn(dev->ctrl.device, |
| 1239 | "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n", |
| 1240 | csts, pci_status); |
| 1241 | else |
| 1242 | dev_warn(dev->ctrl.device, |
| 1243 | "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n", |
| 1244 | csts, result); |
| 1245 | } |
| 1246 | |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1247 | static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved) |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1248 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 1249 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 1250 | struct nvme_queue *nvmeq = iod->nvmeq; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1251 | struct nvme_dev *dev = nvmeq->dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1252 | struct request *abort_req; |
Chaitanya Kulkarni | f66e280 | 2021-06-16 15:15:53 -0700 | [diff] [blame] | 1253 | struct nvme_command cmd = { }; |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1254 | u32 csts = readl(dev->bar + NVME_REG_CSTS); |
| 1255 | |
Wen Xiong | 651438b | 2018-02-15 14:05:10 -0600 | [diff] [blame] | 1256 | /* If PCI error recovery process is happening, we cannot reset or |
| 1257 | * the recovery mechanism will surely fail. |
| 1258 | */ |
| 1259 | mb(); |
| 1260 | if (pci_channel_offline(to_pci_dev(dev->dev))) |
| 1261 | return BLK_EH_RESET_TIMER; |
| 1262 | |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1263 | /* |
| 1264 | * Reset immediately if the controller is failed |
| 1265 | */ |
| 1266 | if (nvme_should_reset(dev, csts)) { |
| 1267 | nvme_warn_reset(dev, csts); |
| 1268 | nvme_dev_disable(dev, false); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 1269 | nvme_reset_ctrl(&dev->ctrl); |
Christoph Hellwig | db8c48e | 2018-05-29 15:52:30 +0200 | [diff] [blame] | 1270 | return BLK_EH_DONE; |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1271 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1272 | |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1273 | /* |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 1274 | * Did we miss an interrupt? |
| 1275 | */ |
Keith Busch | fa059b8 | 2020-03-04 09:17:01 -0800 | [diff] [blame] | 1276 | if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) |
| 1277 | nvme_poll(req->mq_hctx); |
| 1278 | else |
| 1279 | nvme_poll_irqdisable(nvmeq); |
| 1280 | |
Keith Busch | bf392a5 | 2020-03-02 08:45:04 -0800 | [diff] [blame] | 1281 | if (blk_mq_request_completed(req)) { |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 1282 | dev_warn(dev->ctrl.device, |
| 1283 | "I/O %d QID %d timeout, completion polled\n", |
| 1284 | req->tag, nvmeq->qid); |
Christoph Hellwig | db8c48e | 2018-05-29 15:52:30 +0200 | [diff] [blame] | 1285 | return BLK_EH_DONE; |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 1286 | } |
| 1287 | |
| 1288 | /* |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1289 | * Shutdown immediately if controller times out while starting. The |
| 1290 | * reset work will see the pci device disabled when it gets the forced |
| 1291 | * cancellation error. All outstanding requests are completed on |
Christoph Hellwig | db8c48e | 2018-05-29 15:52:30 +0200 | [diff] [blame] | 1292 | * shutdown, so we return BLK_EH_DONE. |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1293 | */ |
Keith Busch | 4244140 | 2018-02-08 08:55:34 -0700 | [diff] [blame] | 1294 | switch (dev->ctrl.state) { |
| 1295 | case NVME_CTRL_CONNECTING: |
Keith Busch | 2036f72 | 2019-05-14 14:27:53 -0600 | [diff] [blame] | 1296 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING); |
Gustavo A. R. Silva | df561f66 | 2020-08-23 17:36:59 -0500 | [diff] [blame] | 1297 | fallthrough; |
Keith Busch | 2036f72 | 2019-05-14 14:27:53 -0600 | [diff] [blame] | 1298 | case NVME_CTRL_DELETING: |
Keith Busch | b9cac43 | 2018-05-24 14:34:55 -0600 | [diff] [blame] | 1299 | dev_warn_ratelimited(dev->ctrl.device, |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1300 | "I/O %d QID %d timeout, disable controller\n", |
| 1301 | req->tag, nvmeq->qid); |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 1302 | nvme_req(req)->flags |= NVME_REQ_CANCELLED; |
Tong Zhang | 7ad92f6 | 2020-08-28 10:17:08 -0400 | [diff] [blame] | 1303 | nvme_dev_disable(dev, true); |
Christoph Hellwig | db8c48e | 2018-05-29 15:52:30 +0200 | [diff] [blame] | 1304 | return BLK_EH_DONE; |
Keith Busch | 39a9dd8 | 2019-05-14 14:10:41 -0600 | [diff] [blame] | 1305 | case NVME_CTRL_RESETTING: |
| 1306 | return BLK_EH_RESET_TIMER; |
Keith Busch | 4244140 | 2018-02-08 08:55:34 -0700 | [diff] [blame] | 1307 | default: |
| 1308 | break; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1309 | } |
| 1310 | |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1311 | /* |
Baolin Wang | ee0d96d | 2020-07-03 10:49:20 +0800 | [diff] [blame] | 1312 | * Shutdown the controller immediately and schedule a reset if the |
| 1313 | * command was already aborted once before and still hasn't been |
| 1314 | * returned to the driver, or if this is the admin queue. |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1315 | */ |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 1316 | if (!nvmeq->qid || iod->aborted) { |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 1317 | dev_warn(dev->ctrl.device, |
Keith Busch | e1569a1 | 2015-11-26 12:11:07 +0100 | [diff] [blame] | 1318 | "I/O %d QID %d timeout, reset controller\n", |
| 1319 | req->tag, nvmeq->qid); |
Tong Zhang | 7ad92f6 | 2020-08-28 10:17:08 -0400 | [diff] [blame] | 1320 | nvme_req(req)->flags |= NVME_REQ_CANCELLED; |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1321 | nvme_dev_disable(dev, false); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 1322 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1323 | |
Christoph Hellwig | db8c48e | 2018-05-29 15:52:30 +0200 | [diff] [blame] | 1324 | return BLK_EH_DONE; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1325 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1326 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1327 | if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) { |
| 1328 | atomic_inc(&dev->ctrl.abort_limit); |
| 1329 | return BLK_EH_RESET_TIMER; |
| 1330 | } |
Keith Busch | 7bf7d77 | 2017-01-24 18:07:00 -0500 | [diff] [blame] | 1331 | iod->aborted = 1; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1332 | |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1333 | cmd.abort.opcode = nvme_admin_abort_cmd; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1334 | cmd.abort.cid = req->tag; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1335 | cmd.abort.sqid = cpu_to_le16(nvmeq->qid); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1336 | |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 1337 | dev_warn(nvmeq->dev->ctrl.device, |
| 1338 | "I/O %d QID %d timeout, aborting\n", |
| 1339 | req->tag, nvmeq->qid); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1340 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1341 | abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd, |
Chaitanya Kulkarni | 39dfe84 | 2020-11-09 18:24:00 -0800 | [diff] [blame] | 1342 | BLK_MQ_REQ_NOWAIT); |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 1343 | if (IS_ERR(abort_req)) { |
| 1344 | atomic_inc(&dev->ctrl.abort_limit); |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1345 | return BLK_EH_RESET_TIMER; |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 1346 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1347 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1348 | abort_req->end_io_data = NULL; |
Guoqing Jiang | 8eeed0b | 2021-01-25 05:49:57 +0100 | [diff] [blame] | 1349 | blk_execute_rq_nowait(NULL, abort_req, 0, abort_endio); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1350 | |
Keith Busch | 7a509a6 | 2015-01-07 18:55:53 -0700 | [diff] [blame] | 1351 | /* |
| 1352 | * The aborted req will be completed on receiving the abort req. |
| 1353 | * We enable the timer again. If hit twice, it'll cause a device reset, |
| 1354 | * as the device then is in a faulty state. |
| 1355 | */ |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1356 | return BLK_EH_RESET_TIMER; |
Matthew Wilcox | a09115b | 2012-08-07 15:56:23 -0400 | [diff] [blame] | 1357 | } |
| 1358 | |
Keith Busch | f435c28 | 2014-07-07 09:14:42 -0600 | [diff] [blame] | 1359 | static void nvme_free_queue(struct nvme_queue *nvmeq) |
Matthew Wilcox | 9e86677 | 2012-08-03 13:55:56 -0400 | [diff] [blame] | 1360 | { |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1361 | dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq), |
Matthew Wilcox | 9e86677 | 2012-08-03 13:55:56 -0400 | [diff] [blame] | 1362 | (void *)nvmeq->cqes, nvmeq->cq_dma_addr); |
Christoph Hellwig | 6322307 | 2018-12-02 17:46:18 +0100 | [diff] [blame] | 1363 | if (!nvmeq->sq_cmds) |
| 1364 | return; |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1365 | |
Christoph Hellwig | 6322307 | 2018-12-02 17:46:18 +0100 | [diff] [blame] | 1366 | if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) { |
Keith Busch | 88a041f | 2019-03-08 10:43:11 -0700 | [diff] [blame] | 1367 | pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev), |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1368 | nvmeq->sq_cmds, SQ_SIZE(nvmeq)); |
Christoph Hellwig | 6322307 | 2018-12-02 17:46:18 +0100 | [diff] [blame] | 1369 | } else { |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1370 | dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq), |
Christoph Hellwig | 6322307 | 2018-12-02 17:46:18 +0100 | [diff] [blame] | 1371 | nvmeq->sq_cmds, nvmeq->sq_dma_addr); |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1372 | } |
Matthew Wilcox | 9e86677 | 2012-08-03 13:55:56 -0400 | [diff] [blame] | 1373 | } |
| 1374 | |
Keith Busch | a1a5ef9 | 2013-12-16 13:50:00 -0500 | [diff] [blame] | 1375 | static void nvme_free_queues(struct nvme_dev *dev, int lowest) |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1376 | { |
| 1377 | int i; |
| 1378 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1379 | for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) { |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1380 | dev->ctrl.queue_count--; |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 1381 | nvme_free_queue(&dev->queues[i]); |
kaoudis | 121c7ad | 2015-01-14 21:01:58 -0700 | [diff] [blame] | 1382 | } |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1383 | } |
| 1384 | |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1385 | /** |
| 1386 | * nvme_suspend_queue - put queue into suspended state |
Bart Van Assche | 40581d1 | 2018-10-08 14:28:43 -0700 | [diff] [blame] | 1387 | * @nvmeq: queue to suspend |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1388 | */ |
| 1389 | static int nvme_suspend_queue(struct nvme_queue *nvmeq) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1390 | { |
Christoph Hellwig | 4e22410 | 2018-12-02 17:46:17 +0100 | [diff] [blame] | 1391 | if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags)) |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1392 | return 1; |
Matthew Wilcox | a09115b | 2012-08-07 15:56:23 -0400 | [diff] [blame] | 1393 | |
Christoph Hellwig | 4e22410 | 2018-12-02 17:46:17 +0100 | [diff] [blame] | 1394 | /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */ |
Jens Axboe | d1f06f4 | 2018-05-17 18:31:49 +0200 | [diff] [blame] | 1395 | mb(); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1396 | |
Christoph Hellwig | 4e22410 | 2018-12-02 17:46:17 +0100 | [diff] [blame] | 1397 | nvmeq->dev->online_queues--; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1398 | if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q) |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1399 | blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q); |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 1400 | if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags)) |
| 1401 | pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1402 | return 0; |
| 1403 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1404 | |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 1405 | static void nvme_suspend_io_queues(struct nvme_dev *dev) |
| 1406 | { |
| 1407 | int i; |
| 1408 | |
| 1409 | for (i = dev->ctrl.queue_count - 1; i > 0; i--) |
| 1410 | nvme_suspend_queue(&dev->queues[i]); |
| 1411 | } |
| 1412 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1413 | static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown) |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1414 | { |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 1415 | struct nvme_queue *nvmeq = &dev->queues[0]; |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1416 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1417 | if (shutdown) |
| 1418 | nvme_shutdown_ctrl(&dev->ctrl); |
| 1419 | else |
Sagi Grimberg | b5b0504 | 2019-07-22 17:06:54 -0700 | [diff] [blame] | 1420 | nvme_disable_ctrl(&dev->ctrl); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1421 | |
Keith Busch | bf392a5 | 2020-03-02 08:45:04 -0800 | [diff] [blame] | 1422 | nvme_poll_irqdisable(nvmeq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1423 | } |
| 1424 | |
Keith Busch | fa46c6f | 2020-02-13 01:41:05 +0900 | [diff] [blame] | 1425 | /* |
| 1426 | * Called only on a device that has been disabled and after all other threads |
Dongli Zhang | 9210c07 | 2020-05-27 09:13:52 -0700 | [diff] [blame] | 1427 | * that can check this device's completion queues have synced, except |
| 1428 | * nvme_poll(). This is the last chance for the driver to see a natural |
| 1429 | * completion before nvme_cancel_request() terminates all incomplete requests. |
Keith Busch | fa46c6f | 2020-02-13 01:41:05 +0900 | [diff] [blame] | 1430 | */ |
| 1431 | static void nvme_reap_pending_cqes(struct nvme_dev *dev) |
| 1432 | { |
Keith Busch | fa46c6f | 2020-02-13 01:41:05 +0900 | [diff] [blame] | 1433 | int i; |
| 1434 | |
Dongli Zhang | 9210c07 | 2020-05-27 09:13:52 -0700 | [diff] [blame] | 1435 | for (i = dev->ctrl.queue_count - 1; i > 0; i--) { |
| 1436 | spin_lock(&dev->queues[i].cq_poll_lock); |
Keith Busch | 324b494 | 2020-03-02 08:56:53 -0800 | [diff] [blame] | 1437 | nvme_process_cq(&dev->queues[i]); |
Dongli Zhang | 9210c07 | 2020-05-27 09:13:52 -0700 | [diff] [blame] | 1438 | spin_unlock(&dev->queues[i].cq_poll_lock); |
| 1439 | } |
Keith Busch | fa46c6f | 2020-02-13 01:41:05 +0900 | [diff] [blame] | 1440 | } |
| 1441 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1442 | static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues, |
| 1443 | int entry_size) |
| 1444 | { |
| 1445 | int q_depth = dev->q_depth; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 1446 | unsigned q_size_aligned = roundup(q_depth * entry_size, |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 1447 | NVME_CTRL_PAGE_SIZE); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1448 | |
| 1449 | if (q_size_aligned * nr_io_queues > dev->cmb_size) { |
Jon Derrick | c45f5c9 | 2015-07-21 15:08:13 -0600 | [diff] [blame] | 1450 | u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues); |
Baolin Wang | 4e52354 | 2020-07-03 10:49:21 +0800 | [diff] [blame] | 1451 | |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 1452 | mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE); |
Jon Derrick | c45f5c9 | 2015-07-21 15:08:13 -0600 | [diff] [blame] | 1453 | q_depth = div_u64(mem_per_q, entry_size); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1454 | |
| 1455 | /* |
| 1456 | * Ensure the reduced q_depth is above some threshold where it |
| 1457 | * would be better to map queues in system memory with the |
| 1458 | * original depth |
| 1459 | */ |
| 1460 | if (q_depth < 64) |
| 1461 | return -ENOMEM; |
| 1462 | } |
| 1463 | |
| 1464 | return q_depth; |
| 1465 | } |
| 1466 | |
| 1467 | static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq, |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1468 | int qid) |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1469 | { |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1470 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1471 | |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1472 | if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) { |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1473 | nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq)); |
Alan Mikhak | bfac8e9 | 2019-07-08 10:05:11 -0700 | [diff] [blame] | 1474 | if (nvmeq->sq_cmds) { |
| 1475 | nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev, |
| 1476 | nvmeq->sq_cmds); |
| 1477 | if (nvmeq->sq_dma_addr) { |
| 1478 | set_bit(NVMEQ_SQ_CMB, &nvmeq->flags); |
| 1479 | return 0; |
| 1480 | } |
| 1481 | |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1482 | pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq)); |
Christoph Hellwig | 6322307 | 2018-12-02 17:46:18 +0100 | [diff] [blame] | 1483 | } |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1484 | } |
| 1485 | |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1486 | nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq), |
Christoph Hellwig | 6322307 | 2018-12-02 17:46:18 +0100 | [diff] [blame] | 1487 | &nvmeq->sq_dma_addr, GFP_KERNEL); |
Keith Busch | 815c670 | 2018-02-13 05:44:44 -0700 | [diff] [blame] | 1488 | if (!nvmeq->sq_cmds) |
| 1489 | return -ENOMEM; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1490 | return 0; |
| 1491 | } |
| 1492 | |
Keith Busch | a6ff726 | 2018-04-12 09:16:09 -0600 | [diff] [blame] | 1493 | static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1494 | { |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 1495 | struct nvme_queue *nvmeq = &dev->queues[qid]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1496 | |
Keith Busch | 62314e4 | 2018-01-23 09:16:19 -0700 | [diff] [blame] | 1497 | if (dev->ctrl.queue_count > qid) |
| 1498 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1499 | |
Benjamin Herrenschmidt | c1e0cc7 | 2019-08-07 17:51:20 +1000 | [diff] [blame] | 1500 | nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES; |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1501 | nvmeq->q_depth = depth; |
| 1502 | nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq), |
Luis Chamberlain | 750afb0 | 2019-01-04 09:23:09 +0100 | [diff] [blame] | 1503 | &nvmeq->cq_dma_addr, GFP_KERNEL); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1504 | if (!nvmeq->cqes) |
| 1505 | goto free_nvmeq; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1506 | |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1507 | if (nvme_alloc_sq_cmds(dev, nvmeq, qid)) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1508 | goto free_cqdma; |
| 1509 | |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 1510 | nvmeq->dev = dev; |
Jens Axboe | 1ab0cd6 | 2018-05-17 18:31:51 +0200 | [diff] [blame] | 1511 | spin_lock_init(&nvmeq->sq_lock); |
Christoph Hellwig | 3a7afd8 | 2018-12-02 17:46:23 +0100 | [diff] [blame] | 1512 | spin_lock_init(&nvmeq->cq_poll_lock); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1513 | nvmeq->cq_head = 0; |
Matthew Wilcox | 8212346 | 2011-01-20 13:24:06 -0500 | [diff] [blame] | 1514 | nvmeq->cq_phase = 1; |
Haiyan Hu | b80d5cc | 2013-09-10 11:25:37 +0800 | [diff] [blame] | 1515 | nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1516 | nvmeq->qid = qid; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1517 | dev->ctrl.queue_count++; |
Jon Derrick | 36a7e99 | 2015-05-27 12:26:23 -0600 | [diff] [blame] | 1518 | |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 1519 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1520 | |
| 1521 | free_cqdma: |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1522 | dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes, |
| 1523 | nvmeq->cq_dma_addr); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1524 | free_nvmeq: |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 1525 | return -ENOMEM; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1526 | } |
| 1527 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1528 | static int queue_request_irq(struct nvme_queue *nvmeq) |
Matthew Wilcox | 3001082 | 2011-01-20 09:10:15 -0500 | [diff] [blame] | 1529 | { |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1530 | struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev); |
| 1531 | int nr = nvmeq->dev->ctrl.instance; |
| 1532 | |
| 1533 | if (use_threaded_interrupts) { |
| 1534 | return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check, |
| 1535 | nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid); |
| 1536 | } else { |
| 1537 | return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq, |
| 1538 | NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid); |
| 1539 | } |
Matthew Wilcox | 3001082 | 2011-01-20 09:10:15 -0500 | [diff] [blame] | 1540 | } |
| 1541 | |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1542 | static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1543 | { |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1544 | struct nvme_dev *dev = nvmeq->dev; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1545 | |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1546 | nvmeq->sq_tail = 0; |
Keith Busch | 3821080 | 2020-10-30 10:28:54 -0700 | [diff] [blame] | 1547 | nvmeq->last_sq_tail = 0; |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1548 | nvmeq->cq_head = 0; |
| 1549 | nvmeq->cq_phase = 1; |
Haiyan Hu | b80d5cc | 2013-09-10 11:25:37 +0800 | [diff] [blame] | 1550 | nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; |
Benjamin Herrenschmidt | 8a1d09a | 2019-08-07 17:51:19 +1000 | [diff] [blame] | 1551 | memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq)); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 1552 | nvme_dbbuf_init(dev, nvmeq, qid); |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1553 | dev->online_queues++; |
Christoph Hellwig | 3a7afd8 | 2018-12-02 17:46:23 +0100 | [diff] [blame] | 1554 | wmb(); /* ensure the first interrupt sees the initialization */ |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1555 | } |
| 1556 | |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 1557 | /* |
| 1558 | * Try getting shutdown_lock while setting up IO queues. |
| 1559 | */ |
| 1560 | static int nvme_setup_io_queues_trylock(struct nvme_dev *dev) |
| 1561 | { |
| 1562 | /* |
| 1563 | * Give up if the lock is being held by nvme_dev_disable. |
| 1564 | */ |
| 1565 | if (!mutex_trylock(&dev->shutdown_lock)) |
| 1566 | return -ENODEV; |
| 1567 | |
| 1568 | /* |
| 1569 | * Controller is in wrong state, fail early. |
| 1570 | */ |
| 1571 | if (dev->ctrl.state != NVME_CTRL_CONNECTING) { |
| 1572 | mutex_unlock(&dev->shutdown_lock); |
| 1573 | return -ENODEV; |
| 1574 | } |
| 1575 | |
| 1576 | return 0; |
| 1577 | } |
| 1578 | |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1579 | static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled) |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1580 | { |
| 1581 | struct nvme_dev *dev = nvmeq->dev; |
| 1582 | int result; |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 1583 | u16 vector = 0; |
Matthew Wilcox | 3f85d50 | 2011-02-01 08:39:04 -0500 | [diff] [blame] | 1584 | |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 1585 | clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags); |
| 1586 | |
Keith Busch | 22b5560 | 2018-04-12 09:16:10 -0600 | [diff] [blame] | 1587 | /* |
| 1588 | * A queue's vector matches the queue identifier unless the controller |
| 1589 | * has only one vector available. |
| 1590 | */ |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1591 | if (!polled) |
| 1592 | vector = dev->num_vecs == 1 ? 0 : qid; |
| 1593 | else |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 1594 | set_bit(NVMEQ_POLLED, &nvmeq->flags); |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1595 | |
Jianchao Wang | a8e3e0b | 2018-05-24 17:51:33 +0800 | [diff] [blame] | 1596 | result = adapter_alloc_cq(dev, qid, nvmeq, vector); |
Keith Busch | ded4550 | 2018-06-06 08:13:06 -0600 | [diff] [blame] | 1597 | if (result) |
| 1598 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1599 | |
| 1600 | result = adapter_alloc_sq(dev, qid, nvmeq); |
| 1601 | if (result < 0) |
Keith Busch | ded4550 | 2018-06-06 08:13:06 -0600 | [diff] [blame] | 1602 | return result; |
Edmund Nadolski | c80b36c | 2019-11-25 09:06:12 -0700 | [diff] [blame] | 1603 | if (result) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1604 | goto release_cq; |
| 1605 | |
Jianchao Wang | a8e3e0b | 2018-05-24 17:51:33 +0800 | [diff] [blame] | 1606 | nvmeq->cq_vector = vector; |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1607 | |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 1608 | result = nvme_setup_io_queues_trylock(dev); |
| 1609 | if (result) |
| 1610 | return result; |
| 1611 | nvme_init_queue(nvmeq, qid); |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 1612 | if (!polled) { |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1613 | result = queue_request_irq(nvmeq); |
| 1614 | if (result < 0) |
| 1615 | goto release_sq; |
| 1616 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1617 | |
Christoph Hellwig | 4e22410 | 2018-12-02 17:46:17 +0100 | [diff] [blame] | 1618 | set_bit(NVMEQ_ENABLED, &nvmeq->flags); |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 1619 | mutex_unlock(&dev->shutdown_lock); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1620 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1621 | |
Jianchao Wang | a8e3e0b | 2018-05-24 17:51:33 +0800 | [diff] [blame] | 1622 | release_sq: |
Jianchao Wang | f25a2df | 2018-02-15 19:13:41 +0800 | [diff] [blame] | 1623 | dev->online_queues--; |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 1624 | mutex_unlock(&dev->shutdown_lock); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1625 | adapter_delete_sq(dev, qid); |
Jianchao Wang | a8e3e0b | 2018-05-24 17:51:33 +0800 | [diff] [blame] | 1626 | release_cq: |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1627 | adapter_delete_cq(dev, qid); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1628 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1629 | } |
| 1630 | |
Eric Biggers | f363b08 | 2017-03-30 13:39:16 -0700 | [diff] [blame] | 1631 | static const struct blk_mq_ops nvme_mq_admin_ops = { |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1632 | .queue_rq = nvme_queue_rq, |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 1633 | .complete = nvme_pci_complete_rq, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1634 | .init_hctx = nvme_admin_init_hctx, |
Christoph Hellwig | 0350815 | 2017-06-13 09:15:18 +0200 | [diff] [blame] | 1635 | .init_request = nvme_init_request, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1636 | .timeout = nvme_timeout, |
| 1637 | }; |
| 1638 | |
Eric Biggers | f363b08 | 2017-03-30 13:39:16 -0700 | [diff] [blame] | 1639 | static const struct blk_mq_ops nvme_mq_ops = { |
Christoph Hellwig | 376f7ef | 2018-12-02 17:46:27 +0100 | [diff] [blame] | 1640 | .queue_rq = nvme_queue_rq, |
| 1641 | .complete = nvme_pci_complete_rq, |
| 1642 | .commit_rqs = nvme_commit_rqs, |
| 1643 | .init_hctx = nvme_init_hctx, |
| 1644 | .init_request = nvme_init_request, |
| 1645 | .map_queues = nvme_pci_map_queues, |
| 1646 | .timeout = nvme_timeout, |
| 1647 | .poll = nvme_poll, |
Jens Axboe | dabcefa | 2018-11-14 09:38:28 -0700 | [diff] [blame] | 1648 | }; |
| 1649 | |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1650 | static void nvme_dev_remove_admin(struct nvme_dev *dev) |
| 1651 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1652 | if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) { |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 1653 | /* |
| 1654 | * If the controller was reset during removal, it's possible |
| 1655 | * user requests may be waiting on a stopped queue. Start the |
| 1656 | * queue to flush these to completion. |
| 1657 | */ |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1658 | blk_mq_unquiesce_queue(dev->ctrl.admin_q); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1659 | blk_cleanup_queue(dev->ctrl.admin_q); |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1660 | blk_mq_free_tag_set(&dev->admin_tagset); |
| 1661 | } |
| 1662 | } |
| 1663 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1664 | static int nvme_alloc_admin_tags(struct nvme_dev *dev) |
| 1665 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1666 | if (!dev->ctrl.admin_q) { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1667 | dev->admin_tagset.ops = &nvme_mq_admin_ops; |
| 1668 | dev->admin_tagset.nr_hw_queues = 1; |
Keith Busch | e3e9d50 | 2016-01-04 09:10:55 -0700 | [diff] [blame] | 1669 | |
Keith Busch | 38dabe2 | 2017-11-07 15:13:10 -0700 | [diff] [blame] | 1670 | dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH; |
Chaitanya Kulkarni | dc96f93 | 2020-11-09 16:33:45 -0800 | [diff] [blame] | 1671 | dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT; |
Max Gurtovoy | d4ec47f | 2020-06-16 12:34:23 +0300 | [diff] [blame] | 1672 | dev->admin_tagset.numa_node = dev->ctrl.numa_node; |
Christoph Hellwig | d43f1cc | 2019-03-05 05:46:58 -0700 | [diff] [blame] | 1673 | dev->admin_tagset.cmd_size = sizeof(struct nvme_iod); |
Jens Axboe | d348499 | 2017-01-13 14:43:58 -0700 | [diff] [blame] | 1674 | dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1675 | dev->admin_tagset.driver_data = dev; |
| 1676 | |
| 1677 | if (blk_mq_alloc_tag_set(&dev->admin_tagset)) |
| 1678 | return -ENOMEM; |
Sagi Grimberg | 34b6c23 | 2017-07-10 09:22:29 +0300 | [diff] [blame] | 1679 | dev->ctrl.admin_tagset = &dev->admin_tagset; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1680 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1681 | dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset); |
| 1682 | if (IS_ERR(dev->ctrl.admin_q)) { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1683 | blk_mq_free_tag_set(&dev->admin_tagset); |
| 1684 | return -ENOMEM; |
| 1685 | } |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1686 | if (!blk_get_queue(dev->ctrl.admin_q)) { |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1687 | nvme_dev_remove_admin(dev); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1688 | dev->ctrl.admin_q = NULL; |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1689 | return -ENODEV; |
| 1690 | } |
Keith Busch | 0fb59cb | 2015-01-07 18:55:50 -0700 | [diff] [blame] | 1691 | } else |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1692 | blk_mq_unquiesce_queue(dev->ctrl.admin_q); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1693 | |
| 1694 | return 0; |
| 1695 | } |
| 1696 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1697 | static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues) |
| 1698 | { |
| 1699 | return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride); |
| 1700 | } |
| 1701 | |
| 1702 | static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size) |
| 1703 | { |
| 1704 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 1705 | |
| 1706 | if (size <= dev->bar_mapped_size) |
| 1707 | return 0; |
| 1708 | if (size > pci_resource_len(pdev, 0)) |
| 1709 | return -ENOMEM; |
| 1710 | if (dev->bar) |
| 1711 | iounmap(dev->bar); |
| 1712 | dev->bar = ioremap(pci_resource_start(pdev, 0), size); |
| 1713 | if (!dev->bar) { |
| 1714 | dev->bar_mapped_size = 0; |
| 1715 | return -ENOMEM; |
| 1716 | } |
| 1717 | dev->bar_mapped_size = size; |
| 1718 | dev->dbs = dev->bar + NVME_REG_DBS; |
| 1719 | |
| 1720 | return 0; |
| 1721 | } |
| 1722 | |
Sagi Grimberg | 01ad099 | 2017-05-01 00:27:17 +0300 | [diff] [blame] | 1723 | static int nvme_pci_configure_admin_queue(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1724 | { |
Matthew Wilcox | ba47e38 | 2013-05-04 06:43:16 -0400 | [diff] [blame] | 1725 | int result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1726 | u32 aqa; |
| 1727 | struct nvme_queue *nvmeq; |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 1728 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1729 | result = nvme_remap_bar(dev, db_bar_size(dev, 0)); |
| 1730 | if (result < 0) |
| 1731 | return result; |
| 1732 | |
Gabriel Krisman Bertazi | 8ef2074 | 2016-10-19 09:51:05 -0600 | [diff] [blame] | 1733 | dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ? |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1734 | NVME_CAP_NSSRC(dev->ctrl.cap) : 0; |
Keith Busch | dfbac8c | 2015-08-10 15:20:40 -0600 | [diff] [blame] | 1735 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1736 | if (dev->subsystem && |
| 1737 | (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO)) |
| 1738 | writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS); |
Keith Busch | dfbac8c | 2015-08-10 15:20:40 -0600 | [diff] [blame] | 1739 | |
Sagi Grimberg | b5b0504 | 2019-07-22 17:06:54 -0700 | [diff] [blame] | 1740 | result = nvme_disable_ctrl(&dev->ctrl); |
Matthew Wilcox | ba47e38 | 2013-05-04 06:43:16 -0400 | [diff] [blame] | 1741 | if (result < 0) |
| 1742 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1743 | |
Keith Busch | a6ff726 | 2018-04-12 09:16:09 -0600 | [diff] [blame] | 1744 | result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH); |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 1745 | if (result) |
| 1746 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1747 | |
Max Gurtovoy | 635333e | 2020-06-16 12:34:22 +0300 | [diff] [blame] | 1748 | dev->ctrl.numa_node = dev_to_node(dev->dev); |
| 1749 | |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 1750 | nvmeq = &dev->queues[0]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1751 | aqa = nvmeq->q_depth - 1; |
| 1752 | aqa |= aqa << 16; |
| 1753 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1754 | writel(aqa, dev->bar + NVME_REG_AQA); |
| 1755 | lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ); |
| 1756 | lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ); |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 1757 | |
Sagi Grimberg | c0f2f45 | 2019-07-22 17:06:53 -0700 | [diff] [blame] | 1758 | result = nvme_enable_ctrl(&dev->ctrl); |
Keith Busch | 025c557 | 2013-05-01 13:07:51 -0600 | [diff] [blame] | 1759 | if (result) |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1760 | return result; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1761 | |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1762 | nvmeq->cq_vector = 0; |
Keith Busch | 161b8be | 2017-09-14 13:54:39 -0400 | [diff] [blame] | 1763 | nvme_init_queue(nvmeq, 0); |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1764 | result = queue_request_irq(nvmeq); |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1765 | if (result) { |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 1766 | dev->online_queues--; |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1767 | return result; |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1768 | } |
Keith Busch | 025c557 | 2013-05-01 13:07:51 -0600 | [diff] [blame] | 1769 | |
Christoph Hellwig | 4e22410 | 2018-12-02 17:46:17 +0100 | [diff] [blame] | 1770 | set_bit(NVMEQ_ENABLED, &nvmeq->flags); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1771 | return result; |
| 1772 | } |
| 1773 | |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1774 | static int nvme_create_io_queues(struct nvme_dev *dev) |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1775 | { |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1776 | unsigned i, max, rw_queues; |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1777 | int ret = 0; |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1778 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1779 | for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) { |
Keith Busch | a6ff726 | 2018-04-12 09:16:09 -0600 | [diff] [blame] | 1780 | if (nvme_alloc_queue(dev, i, dev->q_depth)) { |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1781 | ret = -ENOMEM; |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1782 | break; |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1783 | } |
| 1784 | } |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1785 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1786 | max = min(dev->max_qid, dev->ctrl.queue_count - 1); |
Christoph Hellwig | e20ba6e | 2018-12-02 17:46:16 +0100 | [diff] [blame] | 1787 | if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) { |
| 1788 | rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] + |
| 1789 | dev->io_queues[HCTX_TYPE_READ]; |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1790 | } else { |
| 1791 | rw_queues = max; |
| 1792 | } |
| 1793 | |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 1794 | for (i = dev->online_queues; i <= max; i++) { |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 1795 | bool polled = i > rw_queues; |
| 1796 | |
| 1797 | ret = nvme_create_queue(&dev->queues[i], i, polled); |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1798 | if (ret) |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1799 | break; |
Matthew Wilcox | 27e8166 | 2014-04-11 11:58:45 -0400 | [diff] [blame] | 1800 | } |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1801 | |
| 1802 | /* |
| 1803 | * Ignore failing Create SQ/CQ commands, we can continue with less |
Minwoo Im | 8adb8c1 | 2018-01-14 16:14:27 +0900 | [diff] [blame] | 1804 | * than the desired amount of queues, and even a controller without |
| 1805 | * I/O queues can still be used to issue admin commands. This might |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1806 | * be useful to upgrade a buggy firmware for example. |
| 1807 | */ |
| 1808 | return ret >= 0 ? 0 : ret; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1809 | } |
| 1810 | |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1811 | static ssize_t nvme_cmb_show(struct device *dev, |
| 1812 | struct device_attribute *attr, |
| 1813 | char *buf) |
| 1814 | { |
| 1815 | struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev)); |
| 1816 | |
Stephen Bates | c965809 | 2016-12-16 11:54:50 -0700 | [diff] [blame] | 1817 | return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n", |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1818 | ndev->cmbloc, ndev->cmbsz); |
| 1819 | } |
| 1820 | static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL); |
| 1821 | |
Christoph Hellwig | 88de459 | 2017-12-20 14:50:00 +0100 | [diff] [blame] | 1822 | static u64 nvme_cmb_size_unit(struct nvme_dev *dev) |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1823 | { |
Christoph Hellwig | 88de459 | 2017-12-20 14:50:00 +0100 | [diff] [blame] | 1824 | u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK; |
| 1825 | |
| 1826 | return 1ULL << (12 + 4 * szu); |
| 1827 | } |
| 1828 | |
| 1829 | static u32 nvme_cmb_size(struct nvme_dev *dev) |
| 1830 | { |
| 1831 | return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK; |
| 1832 | } |
| 1833 | |
Christoph Hellwig | f65efd6 | 2017-12-20 14:25:11 +0100 | [diff] [blame] | 1834 | static void nvme_map_cmb(struct nvme_dev *dev) |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1835 | { |
Christoph Hellwig | 88de459 | 2017-12-20 14:50:00 +0100 | [diff] [blame] | 1836 | u64 size, offset; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1837 | resource_size_t bar_size; |
| 1838 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Christoph Hellwig | 8969f1f | 2017-10-01 09:37:35 +0200 | [diff] [blame] | 1839 | int bar; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1840 | |
Keith Busch | 9fe5c59 | 2018-10-31 13:15:29 -0600 | [diff] [blame] | 1841 | if (dev->cmb_size) |
| 1842 | return; |
| 1843 | |
Klaus Jensen | 20d3bb9 | 2021-01-15 07:30:46 +0100 | [diff] [blame] | 1844 | if (NVME_CAP_CMBS(dev->ctrl.cap)) |
| 1845 | writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC); |
| 1846 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1847 | dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ); |
Christoph Hellwig | f65efd6 | 2017-12-20 14:25:11 +0100 | [diff] [blame] | 1848 | if (!dev->cmbsz) |
| 1849 | return; |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1850 | dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1851 | |
Christoph Hellwig | 88de459 | 2017-12-20 14:50:00 +0100 | [diff] [blame] | 1852 | size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev); |
| 1853 | offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc); |
Christoph Hellwig | 8969f1f | 2017-10-01 09:37:35 +0200 | [diff] [blame] | 1854 | bar = NVME_CMB_BIR(dev->cmbloc); |
| 1855 | bar_size = pci_resource_len(pdev, bar); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1856 | |
| 1857 | if (offset > bar_size) |
Christoph Hellwig | f65efd6 | 2017-12-20 14:25:11 +0100 | [diff] [blame] | 1858 | return; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1859 | |
| 1860 | /* |
Klaus Jensen | 20d3bb9 | 2021-01-15 07:30:46 +0100 | [diff] [blame] | 1861 | * Tell the controller about the host side address mapping the CMB, |
| 1862 | * and enable CMB decoding for the NVMe 1.4+ scheme: |
| 1863 | */ |
| 1864 | if (NVME_CAP_CMBS(dev->ctrl.cap)) { |
| 1865 | hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE | |
| 1866 | (pci_bus_address(pdev, bar) + offset), |
| 1867 | dev->bar + NVME_REG_CMBMSC); |
| 1868 | } |
| 1869 | |
| 1870 | /* |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1871 | * Controllers may support a CMB size larger than their BAR, |
| 1872 | * for example, due to being behind a bridge. Reduce the CMB to |
| 1873 | * the reported size of the BAR |
| 1874 | */ |
| 1875 | if (size > bar_size - offset) |
| 1876 | size = bar_size - offset; |
| 1877 | |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1878 | if (pci_p2pdma_add_resource(pdev, bar, size, offset)) { |
| 1879 | dev_warn(dev->ctrl.device, |
| 1880 | "failed to register the CMB\n"); |
Christoph Hellwig | f65efd6 | 2017-12-20 14:25:11 +0100 | [diff] [blame] | 1881 | return; |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1882 | } |
| 1883 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1884 | dev->cmb_size = size; |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1885 | dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS); |
| 1886 | |
| 1887 | if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) == |
| 1888 | (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) |
| 1889 | pci_p2pmem_publish(pdev, true); |
Christoph Hellwig | f65efd6 | 2017-12-20 14:25:11 +0100 | [diff] [blame] | 1890 | |
| 1891 | if (sysfs_add_file_to_group(&dev->ctrl.device->kobj, |
| 1892 | &dev_attr_cmb.attr, NULL)) |
| 1893 | dev_warn(dev->ctrl.device, |
| 1894 | "failed to add sysfs attribute for CMB\n"); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1895 | } |
| 1896 | |
| 1897 | static inline void nvme_release_cmb(struct nvme_dev *dev) |
| 1898 | { |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1899 | if (dev->cmb_size) { |
Max Gurtovoy | 1c78f77 | 2017-07-30 01:45:08 +0300 | [diff] [blame] | 1900 | sysfs_remove_file_from_group(&dev->ctrl.device->kobj, |
| 1901 | &dev_attr_cmb.attr, NULL); |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 1902 | dev->cmb_size = 0; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1903 | } |
| 1904 | } |
| 1905 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1906 | static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits) |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1907 | { |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 1908 | u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1909 | u64 dma_addr = dev->host_mem_descs_dma; |
Chaitanya Kulkarni | f66e280 | 2021-06-16 15:15:53 -0700 | [diff] [blame] | 1910 | struct nvme_command c = { }; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1911 | int ret; |
| 1912 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1913 | c.features.opcode = nvme_admin_set_features; |
| 1914 | c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF); |
| 1915 | c.features.dword11 = cpu_to_le32(bits); |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 1916 | c.features.dword12 = cpu_to_le32(host_mem_size); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1917 | c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr)); |
| 1918 | c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr)); |
| 1919 | c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs); |
| 1920 | |
| 1921 | ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
| 1922 | if (ret) { |
| 1923 | dev_warn(dev->ctrl.device, |
| 1924 | "failed to set host mem (err %d, flags %#x).\n", |
| 1925 | ret, bits); |
| 1926 | } |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1927 | return ret; |
| 1928 | } |
| 1929 | |
| 1930 | static void nvme_free_host_mem(struct nvme_dev *dev) |
| 1931 | { |
| 1932 | int i; |
| 1933 | |
| 1934 | for (i = 0; i < dev->nr_host_mem_descs; i++) { |
| 1935 | struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i]; |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 1936 | size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1937 | |
Liviu Dudau | cc667f6 | 2018-12-29 17:23:43 +0000 | [diff] [blame] | 1938 | dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i], |
| 1939 | le64_to_cpu(desc->addr), |
| 1940 | DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1941 | } |
| 1942 | |
| 1943 | kfree(dev->host_mem_desc_bufs); |
| 1944 | dev->host_mem_desc_bufs = NULL; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1945 | dma_free_coherent(dev->dev, |
| 1946 | dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs), |
| 1947 | dev->host_mem_descs, dev->host_mem_descs_dma); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1948 | dev->host_mem_descs = NULL; |
Minwoo Im | 7e5dd57 | 2017-11-25 03:03:00 +0900 | [diff] [blame] | 1949 | dev->nr_host_mem_descs = 0; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1950 | } |
| 1951 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1952 | static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred, |
| 1953 | u32 chunk_size) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1954 | { |
| 1955 | struct nvme_host_mem_buf_desc *descs; |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1956 | u32 max_entries, len; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1957 | dma_addr_t descs_dma; |
Dan Carpenter | 2ee0e4e | 2017-07-06 12:26:52 +0300 | [diff] [blame] | 1958 | int i = 0; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1959 | void **bufs; |
Minwoo Im | 6fbcde6 | 2017-12-05 05:23:54 +0900 | [diff] [blame] | 1960 | u64 size, tmp; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1961 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1962 | tmp = (preferred + chunk_size - 1); |
| 1963 | do_div(tmp, chunk_size); |
| 1964 | max_entries = tmp; |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 1965 | |
| 1966 | if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries) |
| 1967 | max_entries = dev->ctrl.hmmaxd; |
| 1968 | |
Luis Chamberlain | 750afb0 | 2019-01-04 09:23:09 +0100 | [diff] [blame] | 1969 | descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs), |
| 1970 | &descs_dma, GFP_KERNEL); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1971 | if (!descs) |
| 1972 | goto out; |
| 1973 | |
| 1974 | bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL); |
| 1975 | if (!bufs) |
| 1976 | goto out_free_descs; |
| 1977 | |
Minwoo Im | 244a8fe | 2017-11-17 01:34:24 +0900 | [diff] [blame] | 1978 | for (size = 0; size < preferred && i < max_entries; size += len) { |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1979 | dma_addr_t dma_addr; |
| 1980 | |
Christoph Hellwig | 50cdb7c | 2017-07-25 17:39:07 +0200 | [diff] [blame] | 1981 | len = min_t(u64, chunk_size, preferred - size); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1982 | bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL, |
| 1983 | DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN); |
| 1984 | if (!bufs[i]) |
| 1985 | break; |
| 1986 | |
| 1987 | descs[i].addr = cpu_to_le64(dma_addr); |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 1988 | descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1989 | i++; |
| 1990 | } |
| 1991 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1992 | if (!size) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1993 | goto out_free_bufs; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1994 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1995 | dev->nr_host_mem_descs = i; |
| 1996 | dev->host_mem_size = size; |
| 1997 | dev->host_mem_descs = descs; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1998 | dev->host_mem_descs_dma = descs_dma; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1999 | dev->host_mem_desc_bufs = bufs; |
| 2000 | return 0; |
| 2001 | |
| 2002 | out_free_bufs: |
| 2003 | while (--i >= 0) { |
Chaitanya Kulkarni | 6c3c05b | 2020-07-16 17:51:37 -0700 | [diff] [blame] | 2004 | size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2005 | |
Liviu Dudau | cc667f6 | 2018-12-29 17:23:43 +0000 | [diff] [blame] | 2006 | dma_free_attrs(dev->dev, size, bufs[i], |
| 2007 | le64_to_cpu(descs[i].addr), |
| 2008 | DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2009 | } |
| 2010 | |
| 2011 | kfree(bufs); |
| 2012 | out_free_descs: |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 2013 | dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs, |
| 2014 | descs_dma); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2015 | out: |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2016 | dev->host_mem_descs = NULL; |
| 2017 | return -ENOMEM; |
| 2018 | } |
| 2019 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 2020 | static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred) |
| 2021 | { |
Chaitanya Kulkarni | 9dc54a0 | 2020-06-01 19:41:14 -0700 | [diff] [blame] | 2022 | u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES); |
| 2023 | u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2); |
| 2024 | u64 chunk_size; |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 2025 | |
| 2026 | /* start big and work our way down */ |
Chaitanya Kulkarni | 9dc54a0 | 2020-06-01 19:41:14 -0700 | [diff] [blame] | 2027 | for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) { |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 2028 | if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) { |
| 2029 | if (!min || dev->host_mem_size >= min) |
| 2030 | return 0; |
| 2031 | nvme_free_host_mem(dev); |
| 2032 | } |
| 2033 | } |
| 2034 | |
| 2035 | return -ENOMEM; |
| 2036 | } |
| 2037 | |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 2038 | static int nvme_setup_host_mem(struct nvme_dev *dev) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2039 | { |
| 2040 | u64 max = (u64)max_host_mem_size_mb * SZ_1M; |
| 2041 | u64 preferred = (u64)dev->ctrl.hmpre * 4096; |
| 2042 | u64 min = (u64)dev->ctrl.hmmin * 4096; |
| 2043 | u32 enable_bits = NVME_HOST_MEM_ENABLE; |
Minwoo Im | 6fbcde6 | 2017-12-05 05:23:54 +0900 | [diff] [blame] | 2044 | int ret; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2045 | |
| 2046 | preferred = min(preferred, max); |
| 2047 | if (min > max) { |
| 2048 | dev_warn(dev->ctrl.device, |
| 2049 | "min host memory (%lld MiB) above limit (%d MiB).\n", |
| 2050 | min >> ilog2(SZ_1M), max_host_mem_size_mb); |
| 2051 | nvme_free_host_mem(dev); |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 2052 | return 0; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2053 | } |
| 2054 | |
| 2055 | /* |
| 2056 | * If we already have a buffer allocated check if we can reuse it. |
| 2057 | */ |
| 2058 | if (dev->host_mem_descs) { |
| 2059 | if (dev->host_mem_size >= min) |
| 2060 | enable_bits |= NVME_HOST_MEM_RETURN; |
| 2061 | else |
| 2062 | nvme_free_host_mem(dev); |
| 2063 | } |
| 2064 | |
| 2065 | if (!dev->host_mem_descs) { |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 2066 | if (nvme_alloc_host_mem(dev, min, preferred)) { |
| 2067 | dev_warn(dev->ctrl.device, |
| 2068 | "failed to allocate host memory buffer.\n"); |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 2069 | return 0; /* controller must work without HMB */ |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 2070 | } |
| 2071 | |
| 2072 | dev_info(dev->ctrl.device, |
| 2073 | "allocated %lld MiB host memory buffer.\n", |
| 2074 | dev->host_mem_size >> ilog2(SZ_1M)); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2075 | } |
| 2076 | |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 2077 | ret = nvme_set_host_mem(dev, enable_bits); |
| 2078 | if (ret) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2079 | nvme_free_host_mem(dev); |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 2080 | return ret; |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 2081 | } |
| 2082 | |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2083 | /* |
| 2084 | * nirqs is the number of interrupts available for write and read |
| 2085 | * queues. The core already reserved an interrupt for the admin queue. |
| 2086 | */ |
| 2087 | static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs) |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2088 | { |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2089 | struct nvme_dev *dev = affd->priv; |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2090 | unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues; |
Ming Lei | c45b1fa | 2019-01-03 09:34:39 +0800 | [diff] [blame] | 2091 | |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2092 | /* |
Baolin Wang | ee0d96d | 2020-07-03 10:49:20 +0800 | [diff] [blame] | 2093 | * If there is no interrupt available for queues, ensure that |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2094 | * the default queue is set to 1. The affinity set size is |
| 2095 | * also set to one, but the irq core ignores it for this case. |
| 2096 | * |
| 2097 | * If only one interrupt is available or 'write_queue' == 0, combine |
| 2098 | * write and read queues. |
| 2099 | * |
| 2100 | * If 'write_queues' > 0, ensure it leaves room for at least one read |
| 2101 | * queue. |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2102 | */ |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2103 | if (!nrirqs) { |
| 2104 | nrirqs = 1; |
| 2105 | nr_read_queues = 0; |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2106 | } else if (nrirqs == 1 || !nr_write_queues) { |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2107 | nr_read_queues = 0; |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2108 | } else if (nr_write_queues >= nrirqs) { |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2109 | nr_read_queues = 1; |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2110 | } else { |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2111 | nr_read_queues = nrirqs - nr_write_queues; |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2112 | } |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2113 | |
| 2114 | dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues; |
| 2115 | affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues; |
| 2116 | dev->io_queues[HCTX_TYPE_READ] = nr_read_queues; |
| 2117 | affd->set_size[HCTX_TYPE_READ] = nr_read_queues; |
| 2118 | affd->nr_sets = nr_read_queues ? 2 : 1; |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2119 | } |
| 2120 | |
Jens Axboe | 6451fe7 | 2018-12-09 11:21:45 -0700 | [diff] [blame] | 2121 | static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues) |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2122 | { |
| 2123 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2124 | struct irq_affinity affd = { |
Ming Lei | 9cfef55 | 2019-02-16 18:13:08 +0100 | [diff] [blame] | 2125 | .pre_vectors = 1, |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2126 | .calc_sets = nvme_calc_irq_sets, |
| 2127 | .priv = dev, |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2128 | }; |
Jeffle Xu | 21cc2f3 | 2020-09-24 09:01:22 +0200 | [diff] [blame] | 2129 | unsigned int irq_queues, poll_queues; |
Jens Axboe | 6451fe7 | 2018-12-09 11:21:45 -0700 | [diff] [blame] | 2130 | |
| 2131 | /* |
Jeffle Xu | 21cc2f3 | 2020-09-24 09:01:22 +0200 | [diff] [blame] | 2132 | * Poll queues don't need interrupts, but we need at least one I/O queue |
| 2133 | * left over for non-polled I/O. |
Jens Axboe | 6451fe7 | 2018-12-09 11:21:45 -0700 | [diff] [blame] | 2134 | */ |
Jeffle Xu | 21cc2f3 | 2020-09-24 09:01:22 +0200 | [diff] [blame] | 2135 | poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1); |
| 2136 | dev->io_queues[HCTX_TYPE_POLL] = poll_queues; |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2137 | |
Jeffle Xu | 21cc2f3 | 2020-09-24 09:01:22 +0200 | [diff] [blame] | 2138 | /* |
| 2139 | * Initialize for the single interrupt case, will be updated in |
| 2140 | * nvme_calc_irq_sets(). |
| 2141 | */ |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2142 | dev->io_queues[HCTX_TYPE_DEFAULT] = 1; |
| 2143 | dev->io_queues[HCTX_TYPE_READ] = 0; |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2144 | |
Benjamin Herrenschmidt | 6634133 | 2019-08-07 17:51:21 +1000 | [diff] [blame] | 2145 | /* |
Jeffle Xu | 21cc2f3 | 2020-09-24 09:01:22 +0200 | [diff] [blame] | 2146 | * We need interrupts for the admin queue and each non-polled I/O queue, |
| 2147 | * but some Apple controllers require all queues to use the first |
| 2148 | * vector. |
Benjamin Herrenschmidt | 6634133 | 2019-08-07 17:51:21 +1000 | [diff] [blame] | 2149 | */ |
Jeffle Xu | 21cc2f3 | 2020-09-24 09:01:22 +0200 | [diff] [blame] | 2150 | irq_queues = 1; |
| 2151 | if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)) |
| 2152 | irq_queues += (nr_io_queues - poll_queues); |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 2153 | return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues, |
| 2154 | PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd); |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2155 | } |
| 2156 | |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 2157 | static void nvme_disable_io_queues(struct nvme_dev *dev) |
| 2158 | { |
| 2159 | if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq)) |
| 2160 | __nvme_disable_io_queues(dev, nvme_admin_delete_cq); |
| 2161 | } |
| 2162 | |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2163 | static unsigned int nvme_max_io_queues(struct nvme_dev *dev) |
| 2164 | { |
Niklas Schnelle | e3aef09 | 2020-11-12 09:23:02 +0100 | [diff] [blame] | 2165 | /* |
| 2166 | * If tags are shared with admin queue (Apple bug), then |
| 2167 | * make sure we only use one IO queue. |
| 2168 | */ |
| 2169 | if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) |
| 2170 | return 1; |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2171 | return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues; |
| 2172 | } |
| 2173 | |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2174 | static int nvme_setup_io_queues(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2175 | { |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 2176 | struct nvme_queue *adminq = &dev->queues[0]; |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2177 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2178 | unsigned int nr_io_queues; |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 2179 | unsigned long size; |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2180 | int result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2181 | |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2182 | /* |
| 2183 | * Sample the module parameters once at reset time so that we have |
| 2184 | * stable values to work with. |
| 2185 | */ |
| 2186 | dev->nr_write_queues = write_queues; |
| 2187 | dev->nr_poll_queues = poll_queues; |
Benjamin Herrenschmidt | d38e9f0 | 2019-08-07 17:51:22 +1000 | [diff] [blame] | 2188 | |
Niklas Schnelle | e3aef09 | 2020-11-12 09:23:02 +0100 | [diff] [blame] | 2189 | nr_io_queues = dev->nr_allocated_queues - 1; |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 2190 | result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues); |
| 2191 | if (result < 0) |
Matthew Wilcox | 1b23484 | 2011-01-20 13:01:49 -0500 | [diff] [blame] | 2192 | return result; |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 2193 | |
Christoph Hellwig | f5fa90d | 2016-06-06 23:20:50 +0200 | [diff] [blame] | 2194 | if (nr_io_queues == 0) |
Keith Busch | a522905 | 2016-04-08 16:09:10 -0600 | [diff] [blame] | 2195 | return 0; |
Niklas Cassel | 53dc180 | 2021-04-10 20:15:43 +0000 | [diff] [blame] | 2196 | |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 2197 | /* |
| 2198 | * Free IRQ resources as soon as NVMEQ_ENABLED bit transitions |
| 2199 | * from set to unset. If there is a window to it is truely freed, |
| 2200 | * pci_free_irq_vectors() jumping into this window will crash. |
| 2201 | * And take lock to avoid racing with pci_free_irq_vectors() in |
| 2202 | * nvme_dev_disable() path. |
| 2203 | */ |
| 2204 | result = nvme_setup_io_queues_trylock(dev); |
| 2205 | if (result) |
| 2206 | return result; |
| 2207 | if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags)) |
| 2208 | pci_free_irq(pdev, 0, adminq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2209 | |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 2210 | if (dev->cmb_use_sqes) { |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 2211 | result = nvme_cmb_qdepth(dev, nr_io_queues, |
| 2212 | sizeof(struct nvme_command)); |
| 2213 | if (result > 0) |
| 2214 | dev->q_depth = result; |
| 2215 | else |
Logan Gunthorpe | 0f238ff | 2018-10-04 15:27:43 -0600 | [diff] [blame] | 2216 | dev->cmb_use_sqes = false; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 2217 | } |
| 2218 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 2219 | do { |
| 2220 | size = db_bar_size(dev, nr_io_queues); |
| 2221 | result = nvme_remap_bar(dev, size); |
| 2222 | if (!result) |
| 2223 | break; |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 2224 | if (!--nr_io_queues) { |
| 2225 | result = -ENOMEM; |
| 2226 | goto out_unlock; |
| 2227 | } |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 2228 | } while (1); |
| 2229 | adminq->q_db = dev->dbs; |
Matthew Wilcox | f1938f6 | 2011-10-20 17:00:41 -0400 | [diff] [blame] | 2230 | |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 2231 | retry: |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 2232 | /* Deregister the admin queue's interrupt */ |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 2233 | if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags)) |
| 2234 | pci_free_irq(pdev, 0, adminq); |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 2235 | |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 2236 | /* |
| 2237 | * If we enable msix early due to not intx, disable it again before |
| 2238 | * setting up the full range we need. |
| 2239 | */ |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 2240 | pci_free_irq_vectors(pdev); |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2241 | |
| 2242 | result = nvme_setup_irqs(dev, nr_io_queues); |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 2243 | if (result <= 0) { |
| 2244 | result = -EIO; |
| 2245 | goto out_unlock; |
| 2246 | } |
Jens Axboe | 3b6592f | 2018-10-31 08:36:31 -0600 | [diff] [blame] | 2247 | |
Keith Busch | 22b5560 | 2018-04-12 09:16:10 -0600 | [diff] [blame] | 2248 | dev->num_vecs = result; |
Jens Axboe | 4b04cc6 | 2018-11-05 12:44:33 -0700 | [diff] [blame] | 2249 | result = max(result - 1, 1); |
Christoph Hellwig | e20ba6e | 2018-12-02 17:46:16 +0100 | [diff] [blame] | 2250 | dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL]; |
Matthew Wilcox | 1b23484 | 2011-01-20 13:01:49 -0500 | [diff] [blame] | 2251 | |
Matthew Wilcox | 063a809 | 2013-06-20 10:53:48 -0400 | [diff] [blame] | 2252 | /* |
| 2253 | * Should investigate if there's a performance win from allocating |
| 2254 | * more queues than interrupt vectors; it might allow the submission |
| 2255 | * path to scale better, even if the receive path is limited by the |
| 2256 | * number of interrupts. |
| 2257 | */ |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 2258 | result = queue_request_irq(adminq); |
Keith Busch | 7c349dd | 2019-03-08 10:43:06 -0700 | [diff] [blame] | 2259 | if (result) |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 2260 | goto out_unlock; |
Christoph Hellwig | 4e22410 | 2018-12-02 17:46:17 +0100 | [diff] [blame] | 2261 | set_bit(NVMEQ_ENABLED, &adminq->flags); |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 2262 | mutex_unlock(&dev->shutdown_lock); |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 2263 | |
| 2264 | result = nvme_create_io_queues(dev); |
| 2265 | if (result || dev->online_queues < 2) |
| 2266 | return result; |
| 2267 | |
| 2268 | if (dev->online_queues - 1 < dev->max_qid) { |
| 2269 | nr_io_queues = dev->online_queues - 1; |
| 2270 | nvme_disable_io_queues(dev); |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 2271 | result = nvme_setup_io_queues_trylock(dev); |
| 2272 | if (result) |
| 2273 | return result; |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 2274 | nvme_suspend_io_queues(dev); |
| 2275 | goto retry; |
| 2276 | } |
| 2277 | dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n", |
| 2278 | dev->io_queues[HCTX_TYPE_DEFAULT], |
| 2279 | dev->io_queues[HCTX_TYPE_READ], |
| 2280 | dev->io_queues[HCTX_TYPE_POLL]); |
| 2281 | return 0; |
Casey Chen | e4b9852 | 2021-07-07 14:14:31 -0700 | [diff] [blame] | 2282 | out_unlock: |
| 2283 | mutex_unlock(&dev->shutdown_lock); |
| 2284 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2285 | } |
| 2286 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 2287 | static void nvme_del_queue_end(struct request *req, blk_status_t error) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2288 | { |
| 2289 | struct nvme_queue *nvmeq = req->end_io_data; |
| 2290 | |
| 2291 | blk_mq_free_request(req); |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 2292 | complete(&nvmeq->delete_done); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2293 | } |
| 2294 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 2295 | static void nvme_del_cq_end(struct request *req, blk_status_t error) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2296 | { |
| 2297 | struct nvme_queue *nvmeq = req->end_io_data; |
| 2298 | |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 2299 | if (error) |
| 2300 | set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2301 | |
| 2302 | nvme_del_queue_end(req, error); |
| 2303 | } |
| 2304 | |
| 2305 | static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode) |
| 2306 | { |
| 2307 | struct request_queue *q = nvmeq->dev->ctrl.admin_q; |
| 2308 | struct request *req; |
Chaitanya Kulkarni | f66e280 | 2021-06-16 15:15:53 -0700 | [diff] [blame] | 2309 | struct nvme_command cmd = { }; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2310 | |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2311 | cmd.delete_queue.opcode = opcode; |
| 2312 | cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid); |
| 2313 | |
Chaitanya Kulkarni | 39dfe84 | 2020-11-09 18:24:00 -0800 | [diff] [blame] | 2314 | req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2315 | if (IS_ERR(req)) |
| 2316 | return PTR_ERR(req); |
| 2317 | |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2318 | req->end_io_data = nvmeq; |
| 2319 | |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 2320 | init_completion(&nvmeq->delete_done); |
Guoqing Jiang | 8eeed0b | 2021-01-25 05:49:57 +0100 | [diff] [blame] | 2321 | blk_execute_rq_nowait(NULL, req, false, |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2322 | opcode == nvme_admin_delete_cq ? |
| 2323 | nvme_del_cq_end : nvme_del_queue_end); |
| 2324 | return 0; |
| 2325 | } |
| 2326 | |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 2327 | static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2328 | { |
Christoph Hellwig | 5271edd | 2018-12-02 17:46:21 +0100 | [diff] [blame] | 2329 | int nr_queues = dev->online_queues - 1, sent = 0; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2330 | unsigned long timeout; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2331 | |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2332 | retry: |
Chaitanya Kulkarni | dc96f93 | 2020-11-09 16:33:45 -0800 | [diff] [blame] | 2333 | timeout = NVME_ADMIN_TIMEOUT; |
Christoph Hellwig | 5271edd | 2018-12-02 17:46:21 +0100 | [diff] [blame] | 2334 | while (nr_queues > 0) { |
| 2335 | if (nvme_delete_queue(&dev->queues[nr_queues], opcode)) |
| 2336 | break; |
| 2337 | nr_queues--; |
| 2338 | sent++; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2339 | } |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 2340 | while (sent) { |
| 2341 | struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent]; |
| 2342 | |
| 2343 | timeout = wait_for_completion_io_timeout(&nvmeq->delete_done, |
Christoph Hellwig | 5271edd | 2018-12-02 17:46:21 +0100 | [diff] [blame] | 2344 | timeout); |
| 2345 | if (timeout == 0) |
| 2346 | return false; |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 2347 | |
Christoph Hellwig | d1ed6aa | 2018-12-02 17:46:22 +0100 | [diff] [blame] | 2348 | sent--; |
Christoph Hellwig | 5271edd | 2018-12-02 17:46:21 +0100 | [diff] [blame] | 2349 | if (nr_queues) |
| 2350 | goto retry; |
| 2351 | } |
| 2352 | return true; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2353 | } |
| 2354 | |
Keith Busch | 5d02a5c | 2019-09-03 09:22:24 -0600 | [diff] [blame] | 2355 | static void nvme_dev_add(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2356 | { |
Jianchao Wang | 2b1b7e7 | 2018-01-06 08:01:58 +0800 | [diff] [blame] | 2357 | int ret; |
| 2358 | |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 2359 | if (!dev->ctrl.tagset) { |
Christoph Hellwig | 376f7ef | 2018-12-02 17:46:27 +0100 | [diff] [blame] | 2360 | dev->tagset.ops = &nvme_mq_ops; |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 2361 | dev->tagset.nr_hw_queues = dev->online_queues - 1; |
yangerkun | 8fe34be | 2019-07-23 11:23:13 +0800 | [diff] [blame] | 2362 | dev->tagset.nr_maps = 2; /* default + read */ |
Christoph Hellwig | ed92ad3 | 2018-12-14 14:06:59 +0100 | [diff] [blame] | 2363 | if (dev->io_queues[HCTX_TYPE_POLL]) |
| 2364 | dev->tagset.nr_maps++; |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 2365 | dev->tagset.timeout = NVME_IO_TIMEOUT; |
Max Gurtovoy | d4ec47f | 2020-06-16 12:34:23 +0300 | [diff] [blame] | 2366 | dev->tagset.numa_node = dev->ctrl.numa_node; |
Chaitanya Kulkarni | 61f3b89 | 2020-06-17 10:05:13 +0200 | [diff] [blame] | 2367 | dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth, |
| 2368 | BLK_MQ_MAX_DEPTH) - 1; |
Christoph Hellwig | d43f1cc | 2019-03-05 05:46:58 -0700 | [diff] [blame] | 2369 | dev->tagset.cmd_size = sizeof(struct nvme_iod); |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 2370 | dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE; |
| 2371 | dev->tagset.driver_data = dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2372 | |
Benjamin Herrenschmidt | d38e9f0 | 2019-08-07 17:51:22 +1000 | [diff] [blame] | 2373 | /* |
| 2374 | * Some Apple controllers requires tags to be unique |
| 2375 | * across admin and IO queue, so reserve the first 32 |
| 2376 | * tags of the IO queue. |
| 2377 | */ |
| 2378 | if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) |
| 2379 | dev->tagset.reserved_tags = NVME_AQ_DEPTH; |
| 2380 | |
Jianchao Wang | 2b1b7e7 | 2018-01-06 08:01:58 +0800 | [diff] [blame] | 2381 | ret = blk_mq_alloc_tag_set(&dev->tagset); |
| 2382 | if (ret) { |
| 2383 | dev_warn(dev->ctrl.device, |
| 2384 | "IO queues tagset allocation failed %d\n", ret); |
Keith Busch | 5d02a5c | 2019-09-03 09:22:24 -0600 | [diff] [blame] | 2385 | return; |
Jianchao Wang | 2b1b7e7 | 2018-01-06 08:01:58 +0800 | [diff] [blame] | 2386 | } |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 2387 | dev->ctrl.tagset = &dev->tagset; |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 2388 | } else { |
| 2389 | blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1); |
| 2390 | |
| 2391 | /* Free previously allocated queues that are no longer usable */ |
| 2392 | nvme_free_queues(dev, dev->online_queues); |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 2393 | } |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 2394 | |
Maxim Levitsky | e8fd41b | 2019-05-02 14:31:33 +0300 | [diff] [blame] | 2395 | nvme_dbbuf_set(dev); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2396 | } |
| 2397 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2398 | static int nvme_pci_enable(struct nvme_dev *dev) |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2399 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2400 | int result = -ENOMEM; |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2401 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Filippo Sironi | 4bdf260 | 2021-02-10 01:39:42 +0100 | [diff] [blame] | 2402 | int dma_address_bits = 64; |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2403 | |
| 2404 | if (pci_enable_device_mem(pdev)) |
| 2405 | return result; |
| 2406 | |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2407 | pci_set_master(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2408 | |
Filippo Sironi | 4bdf260 | 2021-02-10 01:39:42 +0100 | [diff] [blame] | 2409 | if (dev->ctrl.quirks & NVME_QUIRK_DMA_ADDRESS_BITS_48) |
| 2410 | dma_address_bits = 48; |
| 2411 | if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(dma_address_bits))) |
Russell King | 052d0ef | 2013-06-26 23:49:11 +0100 | [diff] [blame] | 2412 | goto disable; |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2413 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 2414 | if (readl(dev->bar + NVME_REG_CSTS) == -1) { |
Keith Busch | 0e53d18 | 2013-12-10 13:10:39 -0700 | [diff] [blame] | 2415 | result = -ENODEV; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2416 | goto disable; |
Keith Busch | 0e53d18 | 2013-12-10 13:10:39 -0700 | [diff] [blame] | 2417 | } |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 2418 | |
| 2419 | /* |
Keith Busch | a522905 | 2016-04-08 16:09:10 -0600 | [diff] [blame] | 2420 | * Some devices and/or platforms don't advertise or work with INTx |
| 2421 | * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll |
| 2422 | * adjust this later. |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 2423 | */ |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 2424 | result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES); |
| 2425 | if (result < 0) |
| 2426 | return result; |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 2427 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 2428 | dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP); |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 2429 | |
John Garry | 7442ddc | 2020-08-14 23:34:25 +0800 | [diff] [blame] | 2430 | dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1, |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 2431 | io_queue_depth); |
Sagi Grimberg | aa22c8e | 2019-08-22 10:51:17 -0700 | [diff] [blame] | 2432 | dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */ |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 2433 | dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap); |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 2434 | dev->dbs = dev->bar + 4096; |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 2435 | |
| 2436 | /* |
Benjamin Herrenschmidt | 6634133 | 2019-08-07 17:51:21 +1000 | [diff] [blame] | 2437 | * Some Apple controllers require a non-standard SQE size. |
| 2438 | * Interestingly they also seem to ignore the CC:IOSQES register |
| 2439 | * so we don't bother updating it here. |
| 2440 | */ |
| 2441 | if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES) |
| 2442 | dev->io_sqes = 7; |
| 2443 | else |
| 2444 | dev->io_sqes = NVME_NVM_IOSQES; |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 2445 | |
| 2446 | /* |
| 2447 | * Temporary fix for the Apple controller found in the MacBook8,1 and |
| 2448 | * some MacBook7,1 to avoid controller resets and data loss. |
| 2449 | */ |
| 2450 | if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) { |
| 2451 | dev->q_depth = 2; |
Christoph Hellwig | 9bdcfb1 | 2017-05-20 15:14:43 +0200 | [diff] [blame] | 2452 | dev_warn(dev->ctrl.device, "detected Apple NVMe controller, " |
| 2453 | "set queue depth=%u to work around controller resets\n", |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 2454 | dev->q_depth); |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 2455 | } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG && |
| 2456 | (pdev->device == 0xa821 || pdev->device == 0xa822) && |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 2457 | NVME_CAP_MQES(dev->ctrl.cap) == 0) { |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 2458 | dev->q_depth = 64; |
| 2459 | dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, " |
| 2460 | "set queue depth=%u\n", dev->q_depth); |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 2461 | } |
| 2462 | |
Benjamin Herrenschmidt | d38e9f0 | 2019-08-07 17:51:22 +1000 | [diff] [blame] | 2463 | /* |
| 2464 | * Controllers with the shared tags quirk need the IO queue to be |
| 2465 | * big enough so that we get 32 tags for the admin queue |
| 2466 | */ |
| 2467 | if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) && |
| 2468 | (dev->q_depth < (NVME_AQ_DEPTH + 2))) { |
| 2469 | dev->q_depth = NVME_AQ_DEPTH + 2; |
| 2470 | dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n", |
| 2471 | dev->q_depth); |
| 2472 | } |
| 2473 | |
| 2474 | |
Christoph Hellwig | f65efd6 | 2017-12-20 14:25:11 +0100 | [diff] [blame] | 2475 | nvme_map_cmb(dev); |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 2476 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2477 | pci_enable_pcie_error_reporting(pdev); |
| 2478 | pci_save_state(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2479 | return 0; |
| 2480 | |
| 2481 | disable: |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2482 | pci_disable_device(pdev); |
| 2483 | return result; |
| 2484 | } |
| 2485 | |
| 2486 | static void nvme_dev_unmap(struct nvme_dev *dev) |
| 2487 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2488 | if (dev->bar) |
| 2489 | iounmap(dev->bar); |
Johannes Thumshirn | a1f447b | 2016-06-07 09:44:02 +0200 | [diff] [blame] | 2490 | pci_release_mem_regions(to_pci_dev(dev->dev)); |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2491 | } |
| 2492 | |
| 2493 | static void nvme_pci_disable(struct nvme_dev *dev) |
| 2494 | { |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2495 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 2496 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 2497 | pci_free_irq_vectors(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2498 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2499 | if (pci_is_enabled(pdev)) { |
| 2500 | pci_disable_pcie_error_reporting(pdev); |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2501 | pci_disable_device(pdev); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2502 | } |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2503 | } |
| 2504 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2505 | static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2506 | { |
Keith Busch | e43269e | 2019-05-14 14:07:38 -0600 | [diff] [blame] | 2507 | bool dead = true, freeze = false; |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2508 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 2509 | |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2510 | mutex_lock(&dev->shutdown_lock); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2511 | if (pci_is_enabled(pdev)) { |
| 2512 | u32 csts = readl(dev->bar + NVME_REG_CSTS); |
| 2513 | |
Keith Busch | ebef736 | 2017-06-27 17:44:05 -0600 | [diff] [blame] | 2514 | if (dev->ctrl.state == NVME_CTRL_LIVE || |
Keith Busch | e43269e | 2019-05-14 14:07:38 -0600 | [diff] [blame] | 2515 | dev->ctrl.state == NVME_CTRL_RESETTING) { |
| 2516 | freeze = true; |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2517 | nvme_start_freeze(&dev->ctrl); |
Keith Busch | e43269e | 2019-05-14 14:07:38 -0600 | [diff] [blame] | 2518 | } |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2519 | dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) || |
| 2520 | pdev->error_state != pci_channel_io_normal); |
Keith Busch | c9d3bf8 | 2015-01-07 18:55:52 -0700 | [diff] [blame] | 2521 | } |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 2522 | |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2523 | /* |
| 2524 | * Give the controller a chance to complete all entered requests if |
| 2525 | * doing a safe shutdown. |
| 2526 | */ |
Keith Busch | e43269e | 2019-05-14 14:07:38 -0600 | [diff] [blame] | 2527 | if (!dead && shutdown && freeze) |
| 2528 | nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2529 | |
Jianchao Wang | 9a915a5 | 2018-02-12 20:57:24 +0800 | [diff] [blame] | 2530 | nvme_stop_queues(&dev->ctrl); |
| 2531 | |
Keith Busch | 64ee0ac | 2018-04-12 09:16:08 -0600 | [diff] [blame] | 2532 | if (!dead && dev->ctrl.queue_count > 0) { |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 2533 | nvme_disable_io_queues(dev); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2534 | nvme_disable_admin_queue(dev, shutdown); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2535 | } |
Keith Busch | 8fae268 | 2019-01-04 15:04:33 -0700 | [diff] [blame] | 2536 | nvme_suspend_io_queues(dev); |
| 2537 | nvme_suspend_queue(&dev->queues[0]); |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2538 | nvme_pci_disable(dev); |
Keith Busch | fa46c6f | 2020-02-13 01:41:05 +0900 | [diff] [blame] | 2539 | nvme_reap_pending_cqes(dev); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 2540 | |
Ming Lin | e1958e6 | 2016-05-18 14:05:01 -0700 | [diff] [blame] | 2541 | blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl); |
| 2542 | blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl); |
Ming Lei | 622b8b6 | 2019-07-24 11:48:42 +0800 | [diff] [blame] | 2543 | blk_mq_tagset_wait_completed_request(&dev->tagset); |
| 2544 | blk_mq_tagset_wait_completed_request(&dev->admin_tagset); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2545 | |
| 2546 | /* |
| 2547 | * The driver will not be starting up queues again if shutting down so |
| 2548 | * must flush all entered requests to their failed completion to avoid |
| 2549 | * deadlocking blk-mq hot-cpu notifier. |
| 2550 | */ |
Keith Busch | c8e9e9b | 2019-04-30 09:33:41 -0600 | [diff] [blame] | 2551 | if (shutdown) { |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2552 | nvme_start_queues(&dev->ctrl); |
Keith Busch | c8e9e9b | 2019-04-30 09:33:41 -0600 | [diff] [blame] | 2553 | if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) |
| 2554 | blk_mq_unquiesce_queue(dev->ctrl.admin_q); |
| 2555 | } |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2556 | mutex_unlock(&dev->shutdown_lock); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2557 | } |
| 2558 | |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 2559 | static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown) |
| 2560 | { |
| 2561 | if (!nvme_wait_reset(&dev->ctrl)) |
| 2562 | return -EBUSY; |
| 2563 | nvme_dev_disable(dev, shutdown); |
| 2564 | return 0; |
| 2565 | } |
| 2566 | |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2567 | static int nvme_setup_prp_pools(struct nvme_dev *dev) |
| 2568 | { |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2569 | dev->prp_page_pool = dma_pool_create("prp list page", dev->dev, |
Christoph Hellwig | c61b82c | 2020-08-18 19:51:59 +0200 | [diff] [blame] | 2570 | NVME_CTRL_PAGE_SIZE, |
| 2571 | NVME_CTRL_PAGE_SIZE, 0); |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2572 | if (!dev->prp_page_pool) |
| 2573 | return -ENOMEM; |
| 2574 | |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2575 | /* Optimisation for I/Os between 4k and 128k */ |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2576 | dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev, |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2577 | 256, 256, 0); |
| 2578 | if (!dev->prp_small_pool) { |
| 2579 | dma_pool_destroy(dev->prp_page_pool); |
| 2580 | return -ENOMEM; |
| 2581 | } |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2582 | return 0; |
| 2583 | } |
| 2584 | |
| 2585 | static void nvme_release_prp_pools(struct nvme_dev *dev) |
| 2586 | { |
| 2587 | dma_pool_destroy(dev->prp_page_pool); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2588 | dma_pool_destroy(dev->prp_small_pool); |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2589 | } |
| 2590 | |
Keith Busch | 770597e | 2019-09-05 07:52:33 -0600 | [diff] [blame] | 2591 | static void nvme_free_tagset(struct nvme_dev *dev) |
| 2592 | { |
| 2593 | if (dev->tagset.tags) |
| 2594 | blk_mq_free_tag_set(&dev->tagset); |
| 2595 | dev->ctrl.tagset = NULL; |
| 2596 | } |
| 2597 | |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2598 | static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2599 | { |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2600 | struct nvme_dev *dev = to_nvme_dev(ctrl); |
Keith Busch | 9ac2709 | 2014-01-31 16:53:39 -0700 | [diff] [blame] | 2601 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 2602 | nvme_dbbuf_dma_free(dev); |
Keith Busch | 770597e | 2019-09-05 07:52:33 -0600 | [diff] [blame] | 2603 | nvme_free_tagset(dev); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2604 | if (dev->ctrl.admin_q) |
| 2605 | blk_put_queue(dev->ctrl.admin_q); |
Scott Bauer | e286bcf | 2017-02-22 10:15:07 -0700 | [diff] [blame] | 2606 | free_opal_dev(dev->ctrl.opal_dev); |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 2607 | mempool_destroy(dev->iod_mempool); |
Israel Rukshin | 253fd4a | 2020-03-24 17:29:40 +0200 | [diff] [blame] | 2608 | put_device(dev->dev); |
| 2609 | kfree(dev->queues); |
Keith Busch | 5e82e95 | 2013-02-19 10:17:58 -0700 | [diff] [blame] | 2610 | kfree(dev); |
| 2611 | } |
| 2612 | |
Chaitanya Kulkarni | 7c1ce40 | 2019-06-08 13:16:32 -0700 | [diff] [blame] | 2613 | static void nvme_remove_dead_ctrl(struct nvme_dev *dev) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2614 | { |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 2615 | /* |
| 2616 | * Set state to deleting now to avoid blocking nvme_wait_reset(), which |
| 2617 | * may be holding this pci_dev's device lock. |
| 2618 | */ |
| 2619 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING); |
Christoph Hellwig | d22524a | 2017-10-18 13:25:42 +0200 | [diff] [blame] | 2620 | nvme_get_ctrl(&dev->ctrl); |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 2621 | nvme_dev_disable(dev, false); |
Jianchao Wang | 9f9cafc | 2018-06-20 13:42:22 +0800 | [diff] [blame] | 2622 | nvme_kill_queues(&dev->ctrl); |
Ming Lei | 03e0f3a | 2017-11-09 19:32:07 +0800 | [diff] [blame] | 2623 | if (!queue_work(nvme_wq, &dev->remove_work)) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2624 | nvme_put_ctrl(&dev->ctrl); |
| 2625 | } |
| 2626 | |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2627 | static void nvme_reset_work(struct work_struct *work) |
Keith Busch | 5e82e95 | 2013-02-19 10:17:58 -0700 | [diff] [blame] | 2628 | { |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2629 | struct nvme_dev *dev = |
| 2630 | container_of(work, struct nvme_dev, ctrl.reset_work); |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 2631 | bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL); |
Chaitanya Kulkarni | e71afda | 2019-06-08 13:01:02 -0700 | [diff] [blame] | 2632 | int result; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2633 | |
Chaitanya Kulkarni | e71afda | 2019-06-08 13:01:02 -0700 | [diff] [blame] | 2634 | if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) { |
| 2635 | result = -ENODEV; |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2636 | goto out; |
Chaitanya Kulkarni | e71afda | 2019-06-08 13:01:02 -0700 | [diff] [blame] | 2637 | } |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2638 | |
| 2639 | /* |
| 2640 | * If we're called to reset a live controller first shut it down before |
| 2641 | * moving on. |
| 2642 | */ |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2643 | if (dev->ctrl.ctrl_config & NVME_CC_ENABLE) |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2644 | nvme_dev_disable(dev, false); |
Keith Busch | d6135c3a | 2019-05-14 14:46:09 -0600 | [diff] [blame] | 2645 | nvme_sync_queues(&dev->ctrl); |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2646 | |
Keith Busch | 5c959d7 | 2019-01-23 18:46:11 -0700 | [diff] [blame] | 2647 | mutex_lock(&dev->shutdown_lock); |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2648 | result = nvme_pci_enable(dev); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2649 | if (result) |
Keith Busch | 4726bcf | 2019-02-11 09:23:50 -0700 | [diff] [blame] | 2650 | goto out_unlock; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2651 | |
Sagi Grimberg | 01ad099 | 2017-05-01 00:27:17 +0300 | [diff] [blame] | 2652 | result = nvme_pci_configure_admin_queue(dev); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2653 | if (result) |
Keith Busch | 4726bcf | 2019-02-11 09:23:50 -0700 | [diff] [blame] | 2654 | goto out_unlock; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2655 | |
Keith Busch | 0fb59cb | 2015-01-07 18:55:50 -0700 | [diff] [blame] | 2656 | result = nvme_alloc_admin_tags(dev); |
| 2657 | if (result) |
Keith Busch | 4726bcf | 2019-02-11 09:23:50 -0700 | [diff] [blame] | 2658 | goto out_unlock; |
Dan McLeran | b9afca3 | 2014-04-07 17:10:11 -0600 | [diff] [blame] | 2659 | |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 2660 | /* |
| 2661 | * Limit the max command size to prevent iod->sg allocations going |
| 2662 | * over a single page. |
| 2663 | */ |
Christoph Hellwig | 7637de3 | 2019-07-03 09:54:44 -0700 | [diff] [blame] | 2664 | dev->ctrl.max_hw_sectors = min_t(u32, |
| 2665 | NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9); |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 2666 | dev->ctrl.max_segments = NVME_MAX_SEGS; |
Christoph Hellwig | a48bc52 | 2019-06-05 21:08:24 +0200 | [diff] [blame] | 2667 | |
| 2668 | /* |
| 2669 | * Don't limit the IOMMU merged segment size. |
| 2670 | */ |
| 2671 | dma_set_max_seg_size(dev->dev, 0xffffffff); |
Jianxiong Gao | 3d2d861 | 2021-02-01 10:30:17 -0800 | [diff] [blame] | 2672 | dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1); |
Christoph Hellwig | a48bc52 | 2019-06-05 21:08:24 +0200 | [diff] [blame] | 2673 | |
Keith Busch | 5c959d7 | 2019-01-23 18:46:11 -0700 | [diff] [blame] | 2674 | mutex_unlock(&dev->shutdown_lock); |
| 2675 | |
| 2676 | /* |
| 2677 | * Introduce CONNECTING state from nvme-fc/rdma transports to mark the |
| 2678 | * initializing procedure here. |
| 2679 | */ |
| 2680 | if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) { |
| 2681 | dev_warn(dev->ctrl.device, |
| 2682 | "failed to mark controller CONNECTING\n"); |
Minwoo Im | cee6c26 | 2019-06-09 03:35:20 +0900 | [diff] [blame] | 2683 | result = -EBUSY; |
Keith Busch | 5c959d7 | 2019-01-23 18:46:11 -0700 | [diff] [blame] | 2684 | goto out; |
| 2685 | } |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 2686 | |
Max Gurtovoy | 9509335 | 2020-05-19 17:05:52 +0300 | [diff] [blame] | 2687 | /* |
| 2688 | * We do not support an SGL for metadata (yet), so we are limited to a |
| 2689 | * single integrity segment for the separate metadata pointer. |
| 2690 | */ |
| 2691 | dev->ctrl.max_integrity_segments = 1; |
| 2692 | |
Chaitanya Kulkarni | f21c4769 | 2021-02-28 18:06:04 -0800 | [diff] [blame] | 2693 | result = nvme_init_ctrl_finish(&dev->ctrl); |
Christoph Hellwig | ce4541f | 2015-10-16 07:58:46 +0200 | [diff] [blame] | 2694 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2695 | goto out; |
Christoph Hellwig | ce4541f | 2015-10-16 07:58:46 +0200 | [diff] [blame] | 2696 | |
Scott Bauer | e286bcf | 2017-02-22 10:15:07 -0700 | [diff] [blame] | 2697 | if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) { |
| 2698 | if (!dev->ctrl.opal_dev) |
| 2699 | dev->ctrl.opal_dev = |
| 2700 | init_opal_dev(&dev->ctrl, &nvme_sec_submit); |
| 2701 | else if (was_suspend) |
| 2702 | opal_unlock_from_suspend(dev->ctrl.opal_dev); |
| 2703 | } else { |
| 2704 | free_opal_dev(dev->ctrl.opal_dev); |
| 2705 | dev->ctrl.opal_dev = NULL; |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 2706 | } |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 2707 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 2708 | if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) { |
| 2709 | result = nvme_dbbuf_dma_alloc(dev); |
| 2710 | if (result) |
| 2711 | dev_warn(dev->dev, |
| 2712 | "unable to allocate dma for dbbuf\n"); |
| 2713 | } |
| 2714 | |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 2715 | if (dev->ctrl.hmpre) { |
| 2716 | result = nvme_setup_host_mem(dev); |
| 2717 | if (result < 0) |
| 2718 | goto out; |
| 2719 | } |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2720 | |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2721 | result = nvme_setup_io_queues(dev); |
Keith Busch | badc34d | 2014-06-23 14:25:35 -0600 | [diff] [blame] | 2722 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2723 | goto out; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2724 | |
Keith Busch | 21f033f | 2016-04-12 11:13:11 -0600 | [diff] [blame] | 2725 | /* |
Christoph Hellwig | 2659e57 | 2015-10-02 18:51:31 +0200 | [diff] [blame] | 2726 | * Keep the controller around but remove all namespaces if we don't have |
| 2727 | * any working I/O queue. |
| 2728 | */ |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2729 | if (dev->online_queues < 2) { |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 2730 | dev_warn(dev->ctrl.device, "IO queues not created\n"); |
Keith Busch | 3b24774 | 2016-04-27 15:51:18 -0600 | [diff] [blame] | 2731 | nvme_kill_queues(&dev->ctrl); |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 2732 | nvme_remove_namespaces(&dev->ctrl); |
Keith Busch | 770597e | 2019-09-05 07:52:33 -0600 | [diff] [blame] | 2733 | nvme_free_tagset(dev); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2734 | } else { |
Keith Busch | 2564626 | 2016-01-04 09:10:57 -0700 | [diff] [blame] | 2735 | nvme_start_queues(&dev->ctrl); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2736 | nvme_wait_freeze(&dev->ctrl); |
Keith Busch | 5d02a5c | 2019-09-03 09:22:24 -0600 | [diff] [blame] | 2737 | nvme_dev_add(dev); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2738 | nvme_unfreeze(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2739 | } |
| 2740 | |
Jianchao Wang | 2b1b7e7 | 2018-01-06 08:01:58 +0800 | [diff] [blame] | 2741 | /* |
| 2742 | * If only admin queue live, keep it to do further investigation or |
| 2743 | * recovery. |
| 2744 | */ |
Keith Busch | 5d02a5c | 2019-09-03 09:22:24 -0600 | [diff] [blame] | 2745 | if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) { |
Jianchao Wang | 2b1b7e7 | 2018-01-06 08:01:58 +0800 | [diff] [blame] | 2746 | dev_warn(dev->ctrl.device, |
Keith Busch | 5d02a5c | 2019-09-03 09:22:24 -0600 | [diff] [blame] | 2747 | "failed to mark controller live state\n"); |
Chaitanya Kulkarni | e71afda | 2019-06-08 13:01:02 -0700 | [diff] [blame] | 2748 | result = -ENODEV; |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 2749 | goto out; |
| 2750 | } |
Christoph Hellwig | 92911a5 | 2016-04-26 13:51:58 +0200 | [diff] [blame] | 2751 | |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 2752 | nvme_start_ctrl(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2753 | return; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2754 | |
Keith Busch | 4726bcf | 2019-02-11 09:23:50 -0700 | [diff] [blame] | 2755 | out_unlock: |
| 2756 | mutex_unlock(&dev->shutdown_lock); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2757 | out: |
Chaitanya Kulkarni | 7c1ce40 | 2019-06-08 13:16:32 -0700 | [diff] [blame] | 2758 | if (result) |
| 2759 | dev_warn(dev->ctrl.device, |
| 2760 | "Removing after probe failure status: %d\n", result); |
| 2761 | nvme_remove_dead_ctrl(dev); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2762 | } |
| 2763 | |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2764 | static void nvme_remove_dead_ctrl_work(struct work_struct *work) |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2765 | { |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2766 | struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work); |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2767 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2768 | |
| 2769 | if (pci_get_drvdata(pdev)) |
Keith Busch | 921920a | 2016-03-28 16:03:21 -0600 | [diff] [blame] | 2770 | device_release_driver(&pdev->dev); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2771 | nvme_put_ctrl(&dev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2772 | } |
| 2773 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2774 | static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val) |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2775 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2776 | *val = readl(to_nvme_dev(ctrl)->bar + off); |
| 2777 | return 0; |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2778 | } |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2779 | |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 2780 | static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val) |
| 2781 | { |
| 2782 | writel(val, to_nvme_dev(ctrl)->bar + off); |
| 2783 | return 0; |
| 2784 | } |
| 2785 | |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 2786 | static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val) |
| 2787 | { |
Ard Biesheuvel | 3a8ecc9 | 2019-10-03 13:57:29 +0200 | [diff] [blame] | 2788 | *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off); |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 2789 | return 0; |
| 2790 | } |
| 2791 | |
Keith Busch | 97c1222 | 2018-03-08 14:50:32 -0700 | [diff] [blame] | 2792 | static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size) |
| 2793 | { |
| 2794 | struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev); |
| 2795 | |
Max Gurtovoy | 2db24e4 | 2020-03-09 17:04:12 +0200 | [diff] [blame] | 2796 | return snprintf(buf, size, "%s\n", dev_name(&pdev->dev)); |
Keith Busch | 97c1222 | 2018-03-08 14:50:32 -0700 | [diff] [blame] | 2797 | } |
| 2798 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2799 | static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = { |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 2800 | .name = "pcie", |
Sagi Grimberg | e439bb1 | 2016-02-10 10:03:29 -0800 | [diff] [blame] | 2801 | .module = THIS_MODULE, |
Logan Gunthorpe | e0596ab | 2018-10-04 15:27:44 -0600 | [diff] [blame] | 2802 | .flags = NVME_F_METADATA_SUPPORTED | |
| 2803 | NVME_F_PCI_P2PDMA, |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2804 | .reg_read32 = nvme_pci_reg_read32, |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 2805 | .reg_write32 = nvme_pci_reg_write32, |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 2806 | .reg_read64 = nvme_pci_reg_read64, |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2807 | .free_ctrl = nvme_pci_free_ctrl, |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 2808 | .submit_async_event = nvme_pci_submit_async_event, |
Keith Busch | 97c1222 | 2018-03-08 14:50:32 -0700 | [diff] [blame] | 2809 | .get_address = nvme_pci_get_address, |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2810 | }; |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2811 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2812 | static int nvme_dev_map(struct nvme_dev *dev) |
| 2813 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2814 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 2815 | |
Johannes Thumshirn | a1f447b | 2016-06-07 09:44:02 +0200 | [diff] [blame] | 2816 | if (pci_request_mem_regions(pdev, "nvme")) |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2817 | return -ENODEV; |
| 2818 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 2819 | if (nvme_remap_bar(dev, NVME_REG_DBS + 4096)) |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2820 | goto release; |
| 2821 | |
Max Gurtovoy | 9fa196e | 2016-12-19 16:18:24 +0200 | [diff] [blame] | 2822 | return 0; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2823 | release: |
Max Gurtovoy | 9fa196e | 2016-12-19 16:18:24 +0200 | [diff] [blame] | 2824 | pci_release_mem_regions(pdev); |
| 2825 | return -ENODEV; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2826 | } |
| 2827 | |
Kai-Heng Feng | 8427bbc | 2017-11-09 01:12:03 -0500 | [diff] [blame] | 2828 | static unsigned long check_vendor_combination_bug(struct pci_dev *pdev) |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2829 | { |
| 2830 | if (pdev->vendor == 0x144d && pdev->device == 0xa802) { |
| 2831 | /* |
| 2832 | * Several Samsung devices seem to drop off the PCIe bus |
| 2833 | * randomly when APST is on and uses the deepest sleep state. |
| 2834 | * This has been observed on a Samsung "SM951 NVMe SAMSUNG |
| 2835 | * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD |
| 2836 | * 950 PRO 256GB", but it seems to be restricted to two Dell |
| 2837 | * laptops. |
| 2838 | */ |
| 2839 | if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") && |
| 2840 | (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") || |
| 2841 | dmi_match(DMI_PRODUCT_NAME, "Precision 5510"))) |
| 2842 | return NVME_QUIRK_NO_DEEPEST_PS; |
Kai-Heng Feng | 8427bbc | 2017-11-09 01:12:03 -0500 | [diff] [blame] | 2843 | } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) { |
| 2844 | /* |
| 2845 | * Samsung SSD 960 EVO drops off the PCIe bus after system |
Jarosław Janik | 467c77d4 | 2018-03-11 19:51:56 +0100 | [diff] [blame] | 2846 | * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as |
| 2847 | * within few minutes after bootup on a Coffee Lake board - |
| 2848 | * ASUS PRIME Z370-A |
Kai-Heng Feng | 8427bbc | 2017-11-09 01:12:03 -0500 | [diff] [blame] | 2849 | */ |
| 2850 | if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") && |
Jarosław Janik | 467c77d4 | 2018-03-11 19:51:56 +0100 | [diff] [blame] | 2851 | (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") || |
| 2852 | dmi_match(DMI_BOARD_NAME, "PRIME Z370-A"))) |
Kai-Heng Feng | 8427bbc | 2017-11-09 01:12:03 -0500 | [diff] [blame] | 2853 | return NVME_QUIRK_NO_APST; |
Shyjumon N | 1fae37a | 2020-02-06 13:17:25 -0700 | [diff] [blame] | 2854 | } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 || |
| 2855 | pdev->device == 0xa808 || pdev->device == 0xa809)) || |
| 2856 | (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) { |
| 2857 | /* |
| 2858 | * Forcing to use host managed nvme power settings for |
| 2859 | * lowest idle power with quick resume latency on |
| 2860 | * Samsung and Toshiba SSDs based on suspend behavior |
| 2861 | * on Coffee Lake board for LENOVO C640 |
| 2862 | */ |
| 2863 | if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) && |
| 2864 | dmi_match(DMI_BOARD_NAME, "LNVNB161216")) |
| 2865 | return NVME_QUIRK_SIMPLE_SUSPEND; |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2866 | } |
| 2867 | |
| 2868 | return 0; |
| 2869 | } |
| 2870 | |
Keith Busch | 18119775 | 2018-04-27 13:42:52 -0600 | [diff] [blame] | 2871 | static void nvme_async_probe(void *data, async_cookie_t cookie) |
| 2872 | { |
| 2873 | struct nvme_dev *dev = data; |
Keith Busch | 80f513b | 2018-05-07 08:30:24 -0600 | [diff] [blame] | 2874 | |
Keith Busch | bd46a90 | 2019-07-29 16:34:52 -0600 | [diff] [blame] | 2875 | flush_work(&dev->ctrl.reset_work); |
Keith Busch | 18119775 | 2018-04-27 13:42:52 -0600 | [diff] [blame] | 2876 | flush_work(&dev->ctrl.scan_work); |
Keith Busch | 80f513b | 2018-05-07 08:30:24 -0600 | [diff] [blame] | 2877 | nvme_put_ctrl(&dev->ctrl); |
Keith Busch | 18119775 | 2018-04-27 13:42:52 -0600 | [diff] [blame] | 2878 | } |
| 2879 | |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2880 | static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2881 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2882 | int node, result = -ENOMEM; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2883 | struct nvme_dev *dev; |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2884 | unsigned long quirks = id->driver_data; |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 2885 | size_t alloc_size; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2886 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2887 | node = dev_to_node(&pdev->dev); |
| 2888 | if (node == NUMA_NO_NODE) |
Masayoshi Mizuma | 2fa8435 | 2016-06-20 09:33:17 +0900 | [diff] [blame] | 2889 | set_dev_node(&pdev->dev, first_memory_node); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2890 | |
| 2891 | dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2892 | if (!dev) |
| 2893 | return -ENOMEM; |
Sagi Grimberg | 147b27e | 2018-01-14 12:39:01 +0200 | [diff] [blame] | 2894 | |
Weiping Zhang | 2a5bcfdd | 2020-05-02 15:29:41 +0800 | [diff] [blame] | 2895 | dev->nr_write_queues = write_queues; |
| 2896 | dev->nr_poll_queues = poll_queues; |
| 2897 | dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1; |
| 2898 | dev->queues = kcalloc_node(dev->nr_allocated_queues, |
| 2899 | sizeof(struct nvme_queue), GFP_KERNEL, node); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2900 | if (!dev->queues) |
| 2901 | goto free; |
| 2902 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2903 | dev->dev = get_device(&pdev->dev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2904 | pci_set_drvdata(pdev, dev); |
Keith Busch | b3fffde | 2015-02-03 11:21:42 -0700 | [diff] [blame] | 2905 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2906 | result = nvme_dev_map(dev); |
| 2907 | if (result) |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2908 | goto put_pci; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2909 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2910 | INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work); |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2911 | INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work); |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2912 | mutex_init(&dev->shutdown_lock); |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2913 | |
| 2914 | result = nvme_setup_prp_pools(dev); |
| 2915 | if (result) |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2916 | goto unmap; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2917 | |
Kai-Heng Feng | 8427bbc | 2017-11-09 01:12:03 -0500 | [diff] [blame] | 2918 | quirks |= check_vendor_combination_bug(pdev); |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2919 | |
Mario Limonciello | 2744d7a | 2021-06-09 13:40:17 -0500 | [diff] [blame] | 2920 | if (!noacpi && acpi_storage_d3(&pdev->dev)) { |
David E. Box | df4f9bc | 2020-07-09 11:43:33 -0700 | [diff] [blame] | 2921 | /* |
| 2922 | * Some systems use a bios work around to ask for D3 on |
| 2923 | * platforms that support kernel managed suspend. |
| 2924 | */ |
| 2925 | dev_info(&pdev->dev, |
| 2926 | "platform quirk: setting simple suspend\n"); |
| 2927 | quirks |= NVME_QUIRK_SIMPLE_SUSPEND; |
| 2928 | } |
| 2929 | |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 2930 | /* |
| 2931 | * Double check that our mempool alloc size will cover the biggest |
| 2932 | * command we support. |
| 2933 | */ |
Chaitanya Kulkarni | b13c639 | 2020-07-20 15:23:37 +0200 | [diff] [blame] | 2934 | alloc_size = nvme_pci_iod_alloc_size(); |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 2935 | WARN_ON_ONCE(alloc_size > PAGE_SIZE); |
| 2936 | |
| 2937 | dev->iod_mempool = mempool_create_node(1, mempool_kmalloc, |
| 2938 | mempool_kfree, |
| 2939 | (void *) alloc_size, |
| 2940 | GFP_KERNEL, node); |
| 2941 | if (!dev->iod_mempool) { |
| 2942 | result = -ENOMEM; |
| 2943 | goto release_pools; |
| 2944 | } |
| 2945 | |
Keith Busch | b6e44b4 | 2018-07-11 16:44:44 -0600 | [diff] [blame] | 2946 | result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops, |
| 2947 | quirks); |
| 2948 | if (result) |
| 2949 | goto release_mempool; |
| 2950 | |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 2951 | dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev)); |
| 2952 | |
Keith Busch | bd46a90 | 2019-07-29 16:34:52 -0600 | [diff] [blame] | 2953 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | 18119775 | 2018-04-27 13:42:52 -0600 | [diff] [blame] | 2954 | async_schedule(nvme_async_probe, dev); |
Sagi Grimberg | 4caff8f | 2017-12-31 14:01:19 +0200 | [diff] [blame] | 2955 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2956 | return 0; |
| 2957 | |
Keith Busch | b6e44b4 | 2018-07-11 16:44:44 -0600 | [diff] [blame] | 2958 | release_mempool: |
| 2959 | mempool_destroy(dev->iod_mempool); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2960 | release_pools: |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2961 | nvme_release_prp_pools(dev); |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2962 | unmap: |
| 2963 | nvme_dev_unmap(dev); |
Keith Busch | a96d4f5 | 2014-08-19 19:15:59 -0600 | [diff] [blame] | 2964 | put_pci: |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2965 | put_device(dev->dev); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2966 | free: |
| 2967 | kfree(dev->queues); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2968 | kfree(dev); |
| 2969 | return result; |
| 2970 | } |
| 2971 | |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2972 | static void nvme_reset_prepare(struct pci_dev *pdev) |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2973 | { |
Keith Busch | a673947 | 2014-06-23 16:03:21 -0600 | [diff] [blame] | 2974 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 2975 | |
| 2976 | /* |
| 2977 | * We don't need to check the return value from waiting for the reset |
| 2978 | * state as pci_dev device lock is held, making it impossible to race |
| 2979 | * with ->remove(). |
| 2980 | */ |
| 2981 | nvme_disable_prepare_reset(dev, false); |
| 2982 | nvme_sync_queues(&dev->ctrl); |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2983 | } |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2984 | |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2985 | static void nvme_reset_done(struct pci_dev *pdev) |
| 2986 | { |
Linus Torvalds | f263fbb | 2017-07-08 15:51:57 -0700 | [diff] [blame] | 2987 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 2988 | |
| 2989 | if (!nvme_try_sched_reset(&dev->ctrl)) |
| 2990 | flush_work(&dev->ctrl.reset_work); |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2991 | } |
| 2992 | |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 2993 | static void nvme_shutdown(struct pci_dev *pdev) |
| 2994 | { |
| 2995 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Baolin Wang | 4e52354 | 2020-07-03 10:49:21 +0800 | [diff] [blame] | 2996 | |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 2997 | nvme_disable_prepare_reset(dev, true); |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 2998 | } |
| 2999 | |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 3000 | /* |
| 3001 | * The driver's remove may be called on a device in a partially initialized |
| 3002 | * state. This function must not have any dependencies on the device state in |
| 3003 | * order to proceed. |
| 3004 | */ |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 3005 | static void nvme_remove(struct pci_dev *pdev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3006 | { |
| 3007 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 3008 | |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 3009 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 3010 | pci_set_drvdata(pdev, NULL); |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 3011 | |
Keith Busch | 6db28ed | 2017-02-10 18:15:49 -0500 | [diff] [blame] | 3012 | if (!pci_device_is_present(pdev)) { |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 3013 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD); |
Keith Busch | 1d39e69 | 2018-06-06 08:13:08 -0600 | [diff] [blame] | 3014 | nvme_dev_disable(dev, true); |
Keith Busch | 6db28ed | 2017-02-10 18:15:49 -0500 | [diff] [blame] | 3015 | } |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 3016 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 3017 | flush_work(&dev->ctrl.reset_work); |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 3018 | nvme_stop_ctrl(&dev->ctrl); |
| 3019 | nvme_remove_namespaces(&dev->ctrl); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 3020 | nvme_dev_disable(dev, true); |
Keith Busch | 9fe5c59 | 2018-10-31 13:15:29 -0600 | [diff] [blame] | 3021 | nvme_release_cmb(dev); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 3022 | nvme_free_host_mem(dev); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 3023 | nvme_dev_remove_admin(dev); |
| 3024 | nvme_free_queues(dev, 0); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 3025 | nvme_release_prp_pools(dev); |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 3026 | nvme_dev_unmap(dev); |
Israel Rukshin | 726612b | 2020-03-24 17:29:42 +0200 | [diff] [blame] | 3027 | nvme_uninit_ctrl(&dev->ctrl); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3028 | } |
| 3029 | |
Jingoo Han | 671a601 | 2014-02-13 11:19:14 +0900 | [diff] [blame] | 3030 | #ifdef CONFIG_PM_SLEEP |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3031 | static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps) |
| 3032 | { |
| 3033 | return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps); |
| 3034 | } |
| 3035 | |
| 3036 | static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps) |
| 3037 | { |
| 3038 | return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL); |
| 3039 | } |
| 3040 | |
| 3041 | static int nvme_resume(struct device *dev) |
| 3042 | { |
| 3043 | struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev)); |
| 3044 | struct nvme_ctrl *ctrl = &ndev->ctrl; |
| 3045 | |
Rafael J. Wysocki | 4eaefe8 | 2019-08-08 23:58:38 +0200 | [diff] [blame] | 3046 | if (ndev->last_ps == U32_MAX || |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3047 | nvme_set_power_state(ctrl, ndev->last_ps) != 0) |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 3048 | return nvme_try_sched_reset(&ndev->ctrl); |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3049 | return 0; |
| 3050 | } |
| 3051 | |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 3052 | static int nvme_suspend(struct device *dev) |
| 3053 | { |
| 3054 | struct pci_dev *pdev = to_pci_dev(dev); |
| 3055 | struct nvme_dev *ndev = pci_get_drvdata(pdev); |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3056 | struct nvme_ctrl *ctrl = &ndev->ctrl; |
| 3057 | int ret = -EBUSY; |
| 3058 | |
Rafael J. Wysocki | 4eaefe8 | 2019-08-08 23:58:38 +0200 | [diff] [blame] | 3059 | ndev->last_ps = U32_MAX; |
| 3060 | |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3061 | /* |
| 3062 | * The platform does not remove power for a kernel managed suspend so |
| 3063 | * use host managed nvme power settings for lowest idle power if |
| 3064 | * possible. This should have quicker resume latency than a full device |
| 3065 | * shutdown. But if the firmware is involved after the suspend or the |
| 3066 | * device does not support any non-default power states, shut down the |
| 3067 | * device fully. |
Rafael J. Wysocki | 4eaefe8 | 2019-08-08 23:58:38 +0200 | [diff] [blame] | 3068 | * |
| 3069 | * If ASPM is not enabled for the device, shut down the device and allow |
| 3070 | * the PCI bus layer to put it into D3 in order to take the PCIe link |
| 3071 | * down, so as to allow the platform to achieve its minimum low-power |
| 3072 | * state (which may not be possible if the link is up). |
Christoph Hellwig | b97120b | 2020-06-03 08:24:17 +0200 | [diff] [blame] | 3073 | * |
| 3074 | * If a host memory buffer is enabled, shut down the device as the NVMe |
| 3075 | * specification allows the device to access the host memory buffer in |
| 3076 | * host DRAM from all power states, but hosts will fail access to DRAM |
| 3077 | * during S3. |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3078 | */ |
Rafael J. Wysocki | 4eaefe8 | 2019-08-08 23:58:38 +0200 | [diff] [blame] | 3079 | if (pm_suspend_via_firmware() || !ctrl->npss || |
Mario Limonciello | cb32de1 | 2019-08-16 15:16:19 -0500 | [diff] [blame] | 3080 | !pcie_aspm_enabled(pdev) || |
Christoph Hellwig | b97120b | 2020-06-03 08:24:17 +0200 | [diff] [blame] | 3081 | ndev->nr_host_mem_descs || |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 3082 | (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND)) |
| 3083 | return nvme_disable_prepare_reset(ndev, true); |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3084 | |
| 3085 | nvme_start_freeze(ctrl); |
| 3086 | nvme_wait_freeze(ctrl); |
| 3087 | nvme_sync_queues(ctrl); |
| 3088 | |
Keith Busch | 5d02a5c | 2019-09-03 09:22:24 -0600 | [diff] [blame] | 3089 | if (ctrl->state != NVME_CTRL_LIVE) |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3090 | goto unfreeze; |
| 3091 | |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3092 | ret = nvme_get_power_state(ctrl, &ndev->last_ps); |
| 3093 | if (ret < 0) |
| 3094 | goto unfreeze; |
| 3095 | |
Mario Limonciello | 7cbb5c6 | 2019-09-18 13:15:55 -0500 | [diff] [blame] | 3096 | /* |
| 3097 | * A saved state prevents pci pm from generically controlling the |
| 3098 | * device's power. If we're using protocol specific settings, we don't |
| 3099 | * want pci interfering. |
| 3100 | */ |
| 3101 | pci_save_state(pdev); |
| 3102 | |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3103 | ret = nvme_set_power_state(ctrl, ctrl->npss); |
| 3104 | if (ret < 0) |
| 3105 | goto unfreeze; |
| 3106 | |
| 3107 | if (ret) { |
Mario Limonciello | 7cbb5c6 | 2019-09-18 13:15:55 -0500 | [diff] [blame] | 3108 | /* discard the saved state */ |
| 3109 | pci_load_saved_state(pdev, NULL); |
| 3110 | |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3111 | /* |
| 3112 | * Clearing npss forces a controller reset on resume. The |
Geert Uytterhoeven | 05d3046 | 2019-10-24 17:24:00 +0200 | [diff] [blame] | 3113 | * correct value will be rediscovered then. |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3114 | */ |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 3115 | ret = nvme_disable_prepare_reset(ndev, true); |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3116 | ctrl->npss = 0; |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3117 | } |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3118 | unfreeze: |
| 3119 | nvme_unfreeze(ctrl); |
| 3120 | return ret; |
| 3121 | } |
| 3122 | |
| 3123 | static int nvme_simple_suspend(struct device *dev) |
| 3124 | { |
| 3125 | struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev)); |
Baolin Wang | 4e52354 | 2020-07-03 10:49:21 +0800 | [diff] [blame] | 3126 | |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 3127 | return nvme_disable_prepare_reset(ndev, true); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 3128 | } |
| 3129 | |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3130 | static int nvme_simple_resume(struct device *dev) |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 3131 | { |
| 3132 | struct pci_dev *pdev = to_pci_dev(dev); |
| 3133 | struct nvme_dev *ndev = pci_get_drvdata(pdev); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 3134 | |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 3135 | return nvme_try_sched_reset(&ndev->ctrl); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 3136 | } |
| 3137 | |
YueHaibing | 2177422 | 2019-06-26 10:09:02 +0800 | [diff] [blame] | 3138 | static const struct dev_pm_ops nvme_dev_pm_ops = { |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3139 | .suspend = nvme_suspend, |
| 3140 | .resume = nvme_resume, |
| 3141 | .freeze = nvme_simple_suspend, |
| 3142 | .thaw = nvme_simple_resume, |
| 3143 | .poweroff = nvme_simple_suspend, |
| 3144 | .restore = nvme_simple_resume, |
| 3145 | }; |
| 3146 | #endif /* CONFIG_PM_SLEEP */ |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3147 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 3148 | static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev, |
| 3149 | pci_channel_state_t state) |
| 3150 | { |
| 3151 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 3152 | |
| 3153 | /* |
| 3154 | * A frozen channel requires a reset. When detected, this method will |
| 3155 | * shutdown the controller to quiesce. The controller will be restarted |
| 3156 | * after the slot reset through driver's slot_reset callback. |
| 3157 | */ |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 3158 | switch (state) { |
| 3159 | case pci_channel_io_normal: |
| 3160 | return PCI_ERS_RESULT_CAN_RECOVER; |
| 3161 | case pci_channel_io_frozen: |
Keith Busch | d011fb3 | 2016-04-04 15:07:41 -0600 | [diff] [blame] | 3162 | dev_warn(dev->ctrl.device, |
| 3163 | "frozen state error detected, reset controller\n"); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 3164 | nvme_dev_disable(dev, false); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 3165 | return PCI_ERS_RESULT_NEED_RESET; |
| 3166 | case pci_channel_io_perm_failure: |
Keith Busch | d011fb3 | 2016-04-04 15:07:41 -0600 | [diff] [blame] | 3167 | dev_warn(dev->ctrl.device, |
| 3168 | "failure state error detected, request disconnect\n"); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 3169 | return PCI_ERS_RESULT_DISCONNECT; |
| 3170 | } |
| 3171 | return PCI_ERS_RESULT_NEED_RESET; |
| 3172 | } |
| 3173 | |
| 3174 | static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev) |
| 3175 | { |
| 3176 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 3177 | |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 3178 | dev_info(dev->ctrl.device, "restart after slot reset\n"); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 3179 | pci_restore_state(pdev); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 3180 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 3181 | return PCI_ERS_RESULT_RECOVERED; |
| 3182 | } |
| 3183 | |
| 3184 | static void nvme_error_resume(struct pci_dev *pdev) |
| 3185 | { |
Keith Busch | 72cd4cc | 2018-05-24 16:16:04 -0600 | [diff] [blame] | 3186 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 3187 | |
| 3188 | flush_work(&dev->ctrl.reset_work); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 3189 | } |
| 3190 | |
Stephen Hemminger | 1d35203 | 2012-09-07 09:33:17 -0700 | [diff] [blame] | 3191 | static const struct pci_error_handlers nvme_err_handler = { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3192 | .error_detected = nvme_error_detected, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3193 | .slot_reset = nvme_slot_reset, |
| 3194 | .resume = nvme_error_resume, |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 3195 | .reset_prepare = nvme_reset_prepare, |
| 3196 | .reset_done = nvme_reset_done, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3197 | }; |
| 3198 | |
Matthew Wilcox | 6eb0d69 | 2014-03-24 10:11:22 -0400 | [diff] [blame] | 3199 | static const struct pci_device_id nvme_id_table[] = { |
David Fugate | 972b13e | 2020-07-02 15:31:22 -0600 | [diff] [blame] | 3200 | { PCI_VDEVICE(INTEL, 0x0953), /* Intel 750/P3500/P3600/P3700 */ |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 3201 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 3202 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
David Fugate | 972b13e | 2020-07-02 15:31:22 -0600 | [diff] [blame] | 3203 | { PCI_VDEVICE(INTEL, 0x0a53), /* Intel P3520 */ |
Keith Busch | 99466e7 | 2016-05-02 15:14:24 -0600 | [diff] [blame] | 3204 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 3205 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
David Fugate | 972b13e | 2020-07-02 15:31:22 -0600 | [diff] [blame] | 3206 | { PCI_VDEVICE(INTEL, 0x0a54), /* Intel P4500/P4600 */ |
Keith Busch | 99466e7 | 2016-05-02 15:14:24 -0600 | [diff] [blame] | 3207 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 3208 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
David Fugate | 972b13e | 2020-07-02 15:31:22 -0600 | [diff] [blame] | 3209 | { PCI_VDEVICE(INTEL, 0x0a55), /* Dell Express Flash P4600 */ |
David Wayne Fugate | f99cb7af | 2017-07-10 12:39:59 -0600 | [diff] [blame] | 3210 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
| 3211 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
Andy Lutomirski | 50af47d | 2017-05-24 15:06:31 -0700 | [diff] [blame] | 3212 | { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */ |
Jens Axboe | 9abd68e | 2018-05-08 10:25:15 -0600 | [diff] [blame] | 3213 | .driver_data = NVME_QUIRK_NO_DEEPEST_PS | |
Akinobu Mita | 6c6aa2f | 2019-11-15 00:40:01 +0900 | [diff] [blame] | 3214 | NVME_QUIRK_MEDIUM_PRIO_SQ | |
David Milburn | ce4cc31 | 2020-09-10 16:18:50 -0500 | [diff] [blame] | 3215 | NVME_QUIRK_NO_TEMP_THRESH_CHANGE | |
| 3216 | NVME_QUIRK_DISABLE_WRITE_ZEROES, }, |
James Dingwall | 6299358 | 2019-01-08 10:20:51 -0700 | [diff] [blame] | 3217 | { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */ |
| 3218 | .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, }, |
Keith Busch | 540c801 | 2015-10-22 15:45:06 -0600 | [diff] [blame] | 3219 | { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */ |
Christoph Hellwig | 7b210e4 | 2019-03-13 18:55:05 +0100 | [diff] [blame] | 3220 | .driver_data = NVME_QUIRK_IDENTIFY_CNS | |
| 3221 | NVME_QUIRK_DISABLE_WRITE_ZEROES, }, |
Christoph Hellwig | 5bedd3a | 2020-07-28 13:09:03 +0200 | [diff] [blame] | 3222 | { PCI_DEVICE(0x126f, 0x2263), /* Silicon Motion unidentified */ |
| 3223 | .driver_data = NVME_QUIRK_NO_NS_DESC_LIST, }, |
Micah Parrish | 0302ae6 | 2018-04-12 13:25:25 -0600 | [diff] [blame] | 3224 | { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */ |
Julian Einwag | 5e112d3 | 2021-02-16 13:25:43 +0100 | [diff] [blame] | 3225 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY | |
| 3226 | NVME_QUIRK_NO_NS_DESC_LIST, }, |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 3227 | { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */ |
| 3228 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Jeff Lien | 8c97eec | 2017-11-21 10:44:37 -0600 | [diff] [blame] | 3229 | { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */ |
| 3230 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Wenbo Wang | 015282c | 2016-09-08 12:12:11 -0400 | [diff] [blame] | 3231 | { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */ |
| 3232 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 3233 | { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */ |
| 3234 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
| 3235 | { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */ |
Gopal Tiwari | 7ee5c78 | 2020-12-04 21:46:57 +0530 | [diff] [blame] | 3236 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY | |
Dmitry Monakhov | abbb5f5 | 2021-03-10 12:06:41 +0000 | [diff] [blame] | 3237 | NVME_QUIRK_DISABLE_WRITE_ZEROES| |
Gopal Tiwari | 7ee5c78 | 2020-12-04 21:46:57 +0530 | [diff] [blame] | 3238 | NVME_QUIRK_IGNORE_DEV_SUBNQN, }, |
Claus Stovgaard | c9e95c3 | 2021-02-01 22:08:22 +0100 | [diff] [blame] | 3239 | { PCI_DEVICE(0x1987, 0x5016), /* Phison E16 */ |
| 3240 | .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, }, |
Pascal Terjan | 6e6a682 | 2021-02-23 22:10:46 +0000 | [diff] [blame] | 3241 | { PCI_DEVICE(0x1b4b, 0x1092), /* Lexar 256 GB SSD */ |
| 3242 | .driver_data = NVME_QUIRK_NO_NS_DESC_LIST | |
| 3243 | NVME_QUIRK_IGNORE_DEV_SUBNQN, }, |
Christoph Hellwig | 608cc4b | 2017-09-06 11:45:24 +0200 | [diff] [blame] | 3244 | { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */ |
| 3245 | .driver_data = NVME_QUIRK_LIGHTNVM, }, |
| 3246 | { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */ |
| 3247 | .driver_data = NVME_QUIRK_LIGHTNVM, }, |
Wei Xu | ea48e87 | 2018-04-26 14:59:19 -0600 | [diff] [blame] | 3248 | { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */ |
| 3249 | .driver_data = NVME_QUIRK_LIGHTNVM, }, |
Misha Nasledov | 08b903b | 2019-07-15 00:11:49 -0700 | [diff] [blame] | 3250 | { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */ |
| 3251 | .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, }, |
Gabriel Craciunescu | f03e42c | 2019-09-23 20:22:56 +0200 | [diff] [blame] | 3252 | { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */ |
| 3253 | .driver_data = NVME_QUIRK_NO_DEEPEST_PS | |
| 3254 | NVME_QUIRK_IGNORE_DEV_SUBNQN, }, |
Kai-Heng Feng | 5611ec2 | 2020-07-24 01:29:10 +0800 | [diff] [blame] | 3255 | { PCI_DEVICE(0x1c5c, 0x1504), /* SK Hynix PC400 */ |
| 3256 | .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, }, |
Kai-Heng Feng | 02ca079 | 2020-10-13 16:34:45 +0800 | [diff] [blame] | 3257 | { PCI_DEVICE(0x15b7, 0x2001), /* Sandisk Skyhawk */ |
| 3258 | .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, }, |
Chaitanya Kulkarni | 8991992 | 2021-01-25 21:19:16 -0800 | [diff] [blame] | 3259 | { PCI_DEVICE(0x1d97, 0x2263), /* SPCC */ |
| 3260 | .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, }, |
Zoltán Böszörményi | dc22c1c | 2021-02-21 06:12:16 +0100 | [diff] [blame] | 3261 | { PCI_DEVICE(0x2646, 0x2262), /* KINGSTON SKC2000 NVMe SSD */ |
| 3262 | .driver_data = NVME_QUIRK_NO_DEEPEST_PS, }, |
Thorsten Leemhuis | 538e4a8 | 2021-01-29 06:24:42 +0100 | [diff] [blame] | 3263 | { PCI_DEVICE(0x2646, 0x2263), /* KINGSTON A2000 NVMe SSD */ |
| 3264 | .driver_data = NVME_QUIRK_NO_DEEPEST_PS, }, |
Filippo Sironi | 4bdf260 | 2021-02-10 01:39:42 +0100 | [diff] [blame] | 3265 | { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0061), |
| 3266 | .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, }, |
| 3267 | { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0065), |
| 3268 | .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, }, |
| 3269 | { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x8061), |
| 3270 | .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, }, |
| 3271 | { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd00), |
| 3272 | .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, }, |
| 3273 | { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd01), |
| 3274 | .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, }, |
| 3275 | { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd02), |
| 3276 | .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, }, |
Andy Shevchenko | 98f7b86 | 2020-02-12 12:32:18 +0200 | [diff] [blame] | 3277 | { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001), |
| 3278 | .driver_data = NVME_QUIRK_SINGLE_VECTOR }, |
Daniel Roschka | 124298b | 2017-02-22 15:17:29 -0700 | [diff] [blame] | 3279 | { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) }, |
Benjamin Herrenschmidt | 6634133 | 2019-08-07 17:51:21 +1000 | [diff] [blame] | 3280 | { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005), |
| 3281 | .driver_data = NVME_QUIRK_SINGLE_VECTOR | |
Benjamin Herrenschmidt | d38e9f0 | 2019-08-07 17:51:22 +1000 | [diff] [blame] | 3282 | NVME_QUIRK_128_BYTES_SQES | |
| 3283 | NVME_QUIRK_SHARED_TAGS }, |
Andy Shevchenko | 0b85f59 | 2020-08-18 11:35:30 +0300 | [diff] [blame] | 3284 | |
| 3285 | { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) }, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3286 | { 0, } |
| 3287 | }; |
| 3288 | MODULE_DEVICE_TABLE(pci, nvme_id_table); |
| 3289 | |
| 3290 | static struct pci_driver nvme_driver = { |
| 3291 | .name = "nvme", |
| 3292 | .id_table = nvme_id_table, |
| 3293 | .probe = nvme_probe, |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 3294 | .remove = nvme_remove, |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 3295 | .shutdown = nvme_shutdown, |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3296 | #ifdef CONFIG_PM_SLEEP |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 3297 | .driver = { |
| 3298 | .pm = &nvme_dev_pm_ops, |
| 3299 | }, |
Keith Busch | d916b1b | 2019-05-23 09:27:35 -0600 | [diff] [blame] | 3300 | #endif |
Alexander Duyck | 74d986a | 2018-04-24 16:47:27 -0500 | [diff] [blame] | 3301 | .sriov_configure = pci_sriov_configure_simple, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3302 | .err_handler = &nvme_err_handler, |
| 3303 | }; |
| 3304 | |
| 3305 | static int __init nvme_init(void) |
| 3306 | { |
Christoph Hellwig | 8110154 | 2019-04-30 11:36:52 -0400 | [diff] [blame] | 3307 | BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64); |
| 3308 | BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64); |
| 3309 | BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64); |
Ming Lei | 612b728 | 2019-02-16 18:13:10 +0100 | [diff] [blame] | 3310 | BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2); |
Keith Busch | 17c33167 | 2019-12-07 01:16:59 +0900 | [diff] [blame] | 3311 | |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 3312 | return pci_register_driver(&nvme_driver); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3313 | } |
| 3314 | |
| 3315 | static void __exit nvme_exit(void) |
| 3316 | { |
| 3317 | pci_unregister_driver(&nvme_driver); |
Ming Lei | 03e0f3a | 2017-11-09 19:32:07 +0800 | [diff] [blame] | 3318 | flush_workqueue(nvme_wq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3319 | } |
| 3320 | |
| 3321 | MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>"); |
| 3322 | MODULE_LICENSE("GPL"); |
Keith Busch | c78b4713 | 2014-11-21 15:16:32 -0700 | [diff] [blame] | 3323 | MODULE_VERSION("1.0"); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 3324 | module_init(nvme_init); |
| 3325 | module_exit(nvme_exit); |