blob: 48ad7ca23f39ff2ce13c0089d58443caa1aab5d1 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050019 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmannd2852a22017-02-21 16:09:33 +010020 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070021 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080022 select ARCH_HAS_STRICT_KERNEL_RWX
23 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010024 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070025 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010026 select ARCH_INLINE_READ_LOCK if !PREEMPT
27 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
29 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
30 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
34 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010042 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010043 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010044 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020045 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070046 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000047 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000048 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080049 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000050 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000051 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000052 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010053 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050054 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010055 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050056 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010057 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010058 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000059 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070060 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000061 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000062 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010063 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010064 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080065 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070066 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010067 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010069 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000070 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070071 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010072 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select GENERIC_IRQ_PROBE
74 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010075 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010076 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070077 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000079 select GENERIC_STRNCPY_FROM_USER
80 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010082 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080084 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010085 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010086 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010087 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010088 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080089 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080090 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000091 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080092 select HAVE_ARCH_MMAP_RND_BITS
93 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000094 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -070095 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070097 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010098 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -070099 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200100 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100101 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +0100102 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100103 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100104 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700105 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700106 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700107 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100108 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +0000109 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100110 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000111 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100112 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900113 select HAVE_FUNCTION_TRACER
114 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200115 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100117 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000118 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100119 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700120 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700121 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000122 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100123 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100124 select HAVE_PERF_REGS
125 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400126 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700127 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100128 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400129 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900130 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100131 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100132 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200133 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100134 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100135 select NO_BOOTMEM
136 select OF
137 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100138 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200139 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000140 select POWER_RESET
141 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700142 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100143 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700144 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000145 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100146 help
147 ARM 64-bit (AArch64) Linux support.
148
149config 64BIT
150 def_bool y
151
152config ARCH_PHYS_ADDR_T_64BIT
153 def_bool y
154
155config MMU
156 def_bool y
157
Mark Rutland030c4d22016-05-31 15:57:59 +0100158config ARM64_PAGE_SHIFT
159 int
160 default 16 if ARM64_64K_PAGES
161 default 14 if ARM64_16K_PAGES
162 default 12
163
164config ARM64_CONT_SHIFT
165 int
166 default 5 if ARM64_64K_PAGES
167 default 7 if ARM64_16K_PAGES
168 default 4
169
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800170config ARCH_MMAP_RND_BITS_MIN
171 default 14 if ARM64_64K_PAGES
172 default 16 if ARM64_16K_PAGES
173 default 18
174
175# max bits determined by the following formula:
176# VA_BITS - PAGE_SHIFT - 3
177config ARCH_MMAP_RND_BITS_MAX
178 default 19 if ARM64_VA_BITS=36
179 default 24 if ARM64_VA_BITS=39
180 default 27 if ARM64_VA_BITS=42
181 default 30 if ARM64_VA_BITS=47
182 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
183 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
184 default 33 if ARM64_VA_BITS=48
185 default 14 if ARM64_64K_PAGES
186 default 16 if ARM64_16K_PAGES
187 default 18
188
189config ARCH_MMAP_RND_COMPAT_BITS_MIN
190 default 7 if ARM64_64K_PAGES
191 default 9 if ARM64_16K_PAGES
192 default 11
193
194config ARCH_MMAP_RND_COMPAT_BITS_MAX
195 default 16
196
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700197config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100198 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100199
200config STACKTRACE_SUPPORT
201 def_bool y
202
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100203config ILLEGAL_POINTER_VALUE
204 hex
205 default 0xdead000000000000
206
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207config LOCKDEP_SUPPORT
208 def_bool y
209
210config TRACE_IRQFLAGS_SUPPORT
211 def_bool y
212
Will Deaconc209f792014-03-14 17:47:05 +0000213config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100214 def_bool y
215
Dave P Martin9fb74102015-07-24 16:37:48 +0100216config GENERIC_BUG
217 def_bool y
218 depends on BUG
219
220config GENERIC_BUG_RELATIVE_POINTERS
221 def_bool y
222 depends on GENERIC_BUG
223
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224config GENERIC_HWEIGHT
225 def_bool y
226
227config GENERIC_CSUM
228 def_bool y
229
230config GENERIC_CALIBRATE_DELAY
231 def_bool y
232
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100233config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100234 def_bool y
235
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300236config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700237 def_bool y
238
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100239config ARCH_DMA_ADDR_T_64BIT
240 def_bool y
241
242config NEED_DMA_MAP_STATE
243 def_bool y
244
245config NEED_SG_DMA_LENGTH
246 def_bool y
247
Will Deacon4b3dc962015-05-29 18:28:44 +0100248config SMP
249 def_bool y
250
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100251config SWIOTLB
252 def_bool y
253
254config IOMMU_HELPER
255 def_bool SWIOTLB
256
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100257config KERNEL_MODE_NEON
258 def_bool y
259
Rob Herring92cc15f2014-04-18 17:19:59 -0500260config FIX_EARLYCON_MEM
261 def_bool y
262
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700263config PGTABLE_LEVELS
264 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100265 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700266 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
267 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
268 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100269 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
270 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700271
Pratyush Anand9842cea2016-11-02 14:40:46 +0530272config ARCH_SUPPORTS_UPROBES
273 def_bool y
274
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200275config ARCH_PROC_KCORE_TEXT
276 def_bool y
277
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100278source "init/Kconfig"
279
280source "kernel/Kconfig.freezer"
281
Olof Johansson6a377492015-07-20 12:09:16 -0700282source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100283
284menu "Bus support"
285
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100286config PCI
287 bool "PCI support"
288 help
289 This feature enables support for PCI bus system. If you say Y
290 here, the kernel will include drivers and infrastructure code
291 to support PCI bus devices.
292
293config PCI_DOMAINS
294 def_bool PCI
295
296config PCI_DOMAINS_GENERIC
297 def_bool PCI
298
299config PCI_SYSCALL
300 def_bool PCI
301
302source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100303
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100304endmenu
305
306menu "Kernel Features"
307
Andre Przywarac0a01b82014-11-14 15:54:12 +0000308menu "ARM errata workarounds via the alternatives framework"
309
310config ARM64_ERRATUM_826319
311 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
312 default y
313 help
314 This option adds an alternative code sequence to work around ARM
315 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
316 AXI master interface and an L2 cache.
317
318 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
319 and is unable to accept a certain write via this interface, it will
320 not progress on read data presented on the read data channel and the
321 system can deadlock.
322
323 The workaround promotes data cache clean instructions to
324 data cache clean-and-invalidate.
325 Please note that this does not necessarily enable the workaround,
326 as it depends on the alternative framework, which will only patch
327 the kernel if an affected CPU is detected.
328
329 If unsure, say Y.
330
331config ARM64_ERRATUM_827319
332 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
333 default y
334 help
335 This option adds an alternative code sequence to work around ARM
336 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
337 master interface and an L2 cache.
338
339 Under certain conditions this erratum can cause a clean line eviction
340 to occur at the same time as another transaction to the same address
341 on the AMBA 5 CHI interface, which can cause data corruption if the
342 interconnect reorders the two transactions.
343
344 The workaround promotes data cache clean instructions to
345 data cache clean-and-invalidate.
346 Please note that this does not necessarily enable the workaround,
347 as it depends on the alternative framework, which will only patch
348 the kernel if an affected CPU is detected.
349
350 If unsure, say Y.
351
352config ARM64_ERRATUM_824069
353 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
354 default y
355 help
356 This option adds an alternative code sequence to work around ARM
357 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
358 to a coherent interconnect.
359
360 If a Cortex-A53 processor is executing a store or prefetch for
361 write instruction at the same time as a processor in another
362 cluster is executing a cache maintenance operation to the same
363 address, then this erratum might cause a clean cache line to be
364 incorrectly marked as dirty.
365
366 The workaround promotes data cache clean instructions to
367 data cache clean-and-invalidate.
368 Please note that this option does not necessarily enable the
369 workaround, as it depends on the alternative framework, which will
370 only patch the kernel if an affected CPU is detected.
371
372 If unsure, say Y.
373
374config ARM64_ERRATUM_819472
375 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
376 default y
377 help
378 This option adds an alternative code sequence to work around ARM
379 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
380 present when it is connected to a coherent interconnect.
381
382 If the processor is executing a load and store exclusive sequence at
383 the same time as a processor in another cluster is executing a cache
384 maintenance operation to the same address, then this erratum might
385 cause data corruption.
386
387 The workaround promotes data cache clean instructions to
388 data cache clean-and-invalidate.
389 Please note that this does not necessarily enable the workaround,
390 as it depends on the alternative framework, which will only patch
391 the kernel if an affected CPU is detected.
392
393 If unsure, say Y.
394
395config ARM64_ERRATUM_832075
396 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
397 default y
398 help
399 This option adds an alternative code sequence to work around ARM
400 erratum 832075 on Cortex-A57 parts up to r1p2.
401
402 Affected Cortex-A57 parts might deadlock when exclusive load/store
403 instructions to Write-Back memory are mixed with Device loads.
404
405 The workaround is to promote device loads to use Load-Acquire
406 semantics.
407 Please note that this does not necessarily enable the workaround,
408 as it depends on the alternative framework, which will only patch
409 the kernel if an affected CPU is detected.
410
411 If unsure, say Y.
412
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000413config ARM64_ERRATUM_834220
414 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
415 depends on KVM
416 default y
417 help
418 This option adds an alternative code sequence to work around ARM
419 erratum 834220 on Cortex-A57 parts up to r1p2.
420
421 Affected Cortex-A57 parts might report a Stage 2 translation
422 fault as the result of a Stage 1 fault for load crossing a
423 page boundary when there is a permission or device memory
424 alignment fault at Stage 1 and a translation fault at Stage 2.
425
426 The workaround is to verify that the Stage 1 translation
427 doesn't generate a fault before handling the Stage 2 fault.
428 Please note that this does not necessarily enable the workaround,
429 as it depends on the alternative framework, which will only patch
430 the kernel if an affected CPU is detected.
431
432 If unsure, say Y.
433
Will Deacon905e8c52015-03-23 19:07:02 +0000434config ARM64_ERRATUM_845719
435 bool "Cortex-A53: 845719: a load might read incorrect data"
436 depends on COMPAT
437 default y
438 help
439 This option adds an alternative code sequence to work around ARM
440 erratum 845719 on Cortex-A53 parts up to r0p4.
441
442 When running a compat (AArch32) userspace on an affected Cortex-A53
443 part, a load at EL0 from a virtual address that matches the bottom 32
444 bits of the virtual address used by a recent load at (AArch64) EL1
445 might return incorrect data.
446
447 The workaround is to write the contextidr_el1 register on exception
448 return to a 32-bit task.
449 Please note that this does not necessarily enable the workaround,
450 as it depends on the alternative framework, which will only patch
451 the kernel if an affected CPU is detected.
452
453 If unsure, say Y.
454
Will Deacondf057cc2015-03-17 12:15:02 +0000455config ARM64_ERRATUM_843419
456 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000457 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100458 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000459 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100460 This option links the kernel with '--fix-cortex-a53-843419' and
461 builds modules using the large memory model in order to avoid the use
462 of the ADRP instruction, which can cause a subsequent memory access
463 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000464
465 If unsure, say Y.
466
Robert Richter94100972015-09-21 22:58:38 +0200467config CAVIUM_ERRATUM_22375
468 bool "Cavium erratum 22375, 24313"
469 default y
470 help
471 Enable workaround for erratum 22375, 24313.
472
473 This implements two gicv3-its errata workarounds for ThunderX. Both
474 with small impact affecting only ITS table allocation.
475
476 erratum 22375: only alloc 8MB table size
477 erratum 24313: ignore memory access type
478
479 The fixes are in ITS initialization and basically ignore memory access
480 type and table size provided by the TYPER and BASER registers.
481
482 If unsure, say Y.
483
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200484config CAVIUM_ERRATUM_23144
485 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
486 depends on NUMA
487 default y
488 help
489 ITS SYNC command hang for cross node io and collections/cpu mapping.
490
491 If unsure, say Y.
492
Robert Richter6d4e11c2015-09-21 22:58:35 +0200493config CAVIUM_ERRATUM_23154
494 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
495 default y
496 help
497 The gicv3 of ThunderX requires a modified version for
498 reading the IAR status to ensure data synchronization
499 (access to icc_iar1_el1 is not sync'ed before and after).
500
501 If unsure, say Y.
502
Andrew Pinski104a0c02016-02-24 17:44:57 -0800503config CAVIUM_ERRATUM_27456
504 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
505 default y
506 help
507 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
508 instructions may cause the icache to become corrupted if it
509 contains data for a non-current ASID. The fix is to
510 invalidate the icache when changing the mm context.
511
512 If unsure, say Y.
513
David Daney690a3412017-06-09 12:49:48 +0100514config CAVIUM_ERRATUM_30115
515 bool "Cavium erratum 30115: Guest may disable interrupts in host"
516 default y
517 help
518 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
519 1.2, and T83 Pass 1.0, KVM guest execution may disable
520 interrupts in host. Trapping both GICv3 group-0 and group-1
521 accesses sidesteps the issue.
522
523 If unsure, say Y.
524
Christopher Covington38fd94b2017-02-08 15:08:37 -0500525config QCOM_FALKOR_ERRATUM_1003
526 bool "Falkor E1003: Incorrect translation due to ASID change"
527 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500528 help
529 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000530 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
531 in TTBR1_EL1, this situation only occurs in the entry trampoline and
532 then only for entries in the walk cache, since the leaf translation
533 is unchanged. Work around the erratum by invalidating the walk cache
534 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500535
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500536config QCOM_FALKOR_ERRATUM_1009
537 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
538 default y
539 help
540 On Falkor v1, the CPU may prematurely complete a DSB following a
541 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
542 one more time to fix the issue.
543
544 If unsure, say Y.
545
Shanker Donthineni90922a22017-03-07 08:20:38 -0600546config QCOM_QDF2400_ERRATUM_0065
547 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
548 default y
549 help
550 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
551 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
552 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
553
554 If unsure, say Y.
555
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100556config SOCIONEXT_SYNQUACER_PREITS
557 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
558 default y
559 help
560 Socionext Synquacer SoCs implement a separate h/w block to generate
561 MSI doorbell writes with non-zero values for the device ID.
562
563 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100564
565config HISILICON_ERRATUM_161600802
566 bool "Hip07 161600802: Erroneous redistributor VLPI base"
567 default y
568 help
569 The HiSilicon Hip07 SoC usees the wrong redistributor base
570 when issued ITS commands such as VMOVP and VMAPP, and requires
571 a 128kB offset to be applied to the target address in this commands.
572
573 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600574
575config QCOM_FALKOR_ERRATUM_E1041
576 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
577 default y
578 help
579 Falkor CPU may speculatively fetch instructions from an improper
580 memory location when MMU translation is changed from SCTLR_ELn[M]=1
581 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
582
583 If unsure, say Y.
584
Andre Przywarac0a01b82014-11-14 15:54:12 +0000585endmenu
586
587
Jungseok Leee41ceed2014-05-12 10:40:38 +0100588choice
589 prompt "Page size"
590 default ARM64_4K_PAGES
591 help
592 Page size (translation granule) configuration.
593
594config ARM64_4K_PAGES
595 bool "4KB"
596 help
597 This feature enables 4KB pages support.
598
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100599config ARM64_16K_PAGES
600 bool "16KB"
601 help
602 The system will use 16KB pages support. AArch32 emulation
603 requires applications compiled with 16K (or a multiple of 16K)
604 aligned segments.
605
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100606config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100607 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100608 help
609 This feature enables 64KB pages support (4KB by default)
610 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100611 look-up. AArch32 emulation requires applications compiled
612 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100613
Jungseok Leee41ceed2014-05-12 10:40:38 +0100614endchoice
615
616choice
617 prompt "Virtual address space size"
618 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100619 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100620 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
621 help
622 Allows choosing one of multiple possible virtual address
623 space sizes. The level of translation table is determined by
624 a combination of page size and virtual address space size.
625
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100626config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100627 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100628 depends on ARM64_16K_PAGES
629
Jungseok Leee41ceed2014-05-12 10:40:38 +0100630config ARM64_VA_BITS_39
631 bool "39-bit"
632 depends on ARM64_4K_PAGES
633
634config ARM64_VA_BITS_42
635 bool "42-bit"
636 depends on ARM64_64K_PAGES
637
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100638config ARM64_VA_BITS_47
639 bool "47-bit"
640 depends on ARM64_16K_PAGES
641
Jungseok Leec79b954b2014-05-12 18:40:51 +0900642config ARM64_VA_BITS_48
643 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900644
Jungseok Leee41ceed2014-05-12 10:40:38 +0100645endchoice
646
647config ARM64_VA_BITS
648 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100649 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100650 default 39 if ARM64_VA_BITS_39
651 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100652 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900653 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100654
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000655choice
656 prompt "Physical address space size"
657 default ARM64_PA_BITS_48
658 help
659 Choose the maximum physical address range that the kernel will
660 support.
661
662config ARM64_PA_BITS_48
663 bool "48-bit"
664
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000665config ARM64_PA_BITS_52
666 bool "52-bit (ARMv8.2)"
667 depends on ARM64_64K_PAGES
668 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
669 help
670 Enable support for a 52-bit physical address space, introduced as
671 part of the ARMv8.2-LPA extension.
672
673 With this enabled, the kernel will also continue to work on CPUs that
674 do not support ARMv8.2-LPA, but with some added memory overhead (and
675 minor performance overhead).
676
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000677endchoice
678
679config ARM64_PA_BITS
680 int
681 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000682 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000683
Will Deacona8720132013-10-11 14:52:19 +0100684config CPU_BIG_ENDIAN
685 bool "Build big-endian kernel"
686 help
687 Say Y if you plan on running a kernel in big-endian mode.
688
Mark Brownf6e763b2014-03-04 07:51:17 +0000689config SCHED_MC
690 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000691 help
692 Multi-core scheduler support improves the CPU scheduler's decision
693 making when dealing with multi-core CPU chips at a cost of slightly
694 increased overhead in some places. If unsure say N here.
695
696config SCHED_SMT
697 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000698 help
699 Improves the CPU scheduler's decision making when dealing with
700 MultiThreading at a cost of slightly increased overhead in some
701 places. If unsure say N here.
702
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100703config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000704 int "Maximum number of CPUs (2-4096)"
705 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100706 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100707 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100708
Mark Rutland9327e2c2013-10-24 20:30:18 +0100709config HOTPLUG_CPU
710 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800711 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100712 help
713 Say Y here to experiment with turning CPUs off and on. CPUs
714 can be controlled through /sys/devices/system/cpu.
715
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700716# Common NUMA Features
717config NUMA
718 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800719 select ACPI_NUMA if ACPI
720 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700721 help
722 Enable NUMA (Non Uniform Memory Access) support.
723
724 The kernel will try to allocate memory used by a CPU on the
725 local memory of the CPU and add some more
726 NUMA awareness to the kernel.
727
728config NODES_SHIFT
729 int "Maximum NUMA Nodes (as a power of 2)"
730 range 1 10
731 default "2"
732 depends on NEED_MULTIPLE_NODES
733 help
734 Specify the maximum number of NUMA Nodes available on the target
735 system. Increases memory reserved to accommodate various tables.
736
737config USE_PERCPU_NUMA_NODE_ID
738 def_bool y
739 depends on NUMA
740
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800741config HAVE_SETUP_PER_CPU_AREA
742 def_bool y
743 depends on NUMA
744
745config NEED_PER_CPU_EMBED_FIRST_CHUNK
746 def_bool y
747 depends on NUMA
748
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000749config HOLES_IN_ZONE
750 def_bool y
751 depends on NUMA
752
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100753source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800754source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100755
Laura Abbott83863f22016-02-05 16:24:47 -0800756config ARCH_SUPPORTS_DEBUG_PAGEALLOC
757 def_bool y
758
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100759config ARCH_HAS_HOLES_MEMORYMODEL
760 def_bool y if SPARSEMEM
761
762config ARCH_SPARSEMEM_ENABLE
763 def_bool y
764 select SPARSEMEM_VMEMMAP_ENABLE
765
766config ARCH_SPARSEMEM_DEFAULT
767 def_bool ARCH_SPARSEMEM_ENABLE
768
769config ARCH_SELECT_MEMORY_MODEL
770 def_bool ARCH_SPARSEMEM_ENABLE
771
772config HAVE_ARCH_PFN_VALID
773 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
774
775config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100776 def_bool y
777 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100778
Steve Capper084bd292013-04-10 13:48:00 +0100779config SYS_SUPPORTS_HUGETLBFS
780 def_bool y
781
Steve Capper084bd292013-04-10 13:48:00 +0100782config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100783 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100784
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100785config ARCH_HAS_CACHE_LINE_SIZE
786 def_bool y
787
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100788source "mm/Kconfig"
789
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000790config SECCOMP
791 bool "Enable seccomp to safely compute untrusted bytecode"
792 ---help---
793 This kernel feature is useful for number crunching applications
794 that may need to compute untrusted bytecode during their
795 execution. By using pipes or other transports made available to
796 the process as file descriptors supporting the read/write
797 syscalls, it's possible to isolate those applications in
798 their own address space using seccomp. Once seccomp is
799 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
800 and the task is only allowed to execute a few safe syscalls
801 defined by each seccomp mode.
802
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000803config PARAVIRT
804 bool "Enable paravirtualization code"
805 help
806 This changes the kernel so it can modify itself when it is run
807 under a hypervisor, potentially improving performance significantly
808 over full virtualization.
809
810config PARAVIRT_TIME_ACCOUNTING
811 bool "Paravirtual steal time accounting"
812 select PARAVIRT
813 default n
814 help
815 Select this option to enable fine granularity task steal time
816 accounting. Time spent executing other tasks in parallel with
817 the current vCPU is discounted from the vCPU power. To account for
818 that, there can be a small performance impact.
819
820 If in doubt, say N here.
821
Geoff Levandd28f6df2016-06-23 17:54:48 +0000822config KEXEC
823 depends on PM_SLEEP_SMP
824 select KEXEC_CORE
825 bool "kexec system call"
826 ---help---
827 kexec is a system call that implements the ability to shutdown your
828 current kernel, and to start another kernel. It is like a reboot
829 but it is independent of the system firmware. And like a reboot
830 you can start any kernel with it, not just Linux.
831
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900832config CRASH_DUMP
833 bool "Build kdump crash kernel"
834 help
835 Generate crash dump after being started by kexec. This should
836 be normally only set in special crash dump kernels which are
837 loaded in the main kernel with kexec-tools into a specially
838 reserved region and then later executed after a crash by
839 kdump/kexec.
840
841 For more details see Documentation/kdump/kdump.txt
842
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000843config XEN_DOM0
844 def_bool y
845 depends on XEN
846
847config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700848 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000849 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000850 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000851 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000852 help
853 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
854
Steve Capperd03bb142013-04-25 15:19:21 +0100855config FORCE_MAX_ZONEORDER
856 int
857 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100858 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100859 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100860 help
861 The kernel memory allocator divides physically contiguous memory
862 blocks into "zones", where each zone is a power of two number of
863 pages. This option selects the largest power of two that the kernel
864 keeps in the memory allocator. If you need to allocate very large
865 blocks of physically contiguous memory, then you may need to
866 increase this value.
867
868 This config option is actually maximum order plus one. For example,
869 a value of 11 means that the largest free memory block is 2^10 pages.
870
871 We make sure that we can allocate upto a HugePage size for each configuration.
872 Hence we have :
873 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
874
875 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
876 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100877
Will Deacon084eb772017-11-14 14:41:01 +0000878config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000879 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000880 default y
881 help
Will Deacon06170522017-11-14 16:19:39 +0000882 Speculation attacks against some high-performance processors can
883 be used to bypass MMU permission checks and leak kernel data to
884 userspace. This can be defended against by unmapping the kernel
885 when running in userspace, mapping it back in on exception entry
886 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000887
888 If unsure, say Y.
889
Will Deacon0f15adb2018-01-03 11:17:58 +0000890config HARDEN_BRANCH_PREDICTOR
891 bool "Harden the branch predictor against aliasing attacks" if EXPERT
892 default y
893 help
894 Speculation attacks against some high-performance processors rely on
895 being able to manipulate the branch predictor for a victim context by
896 executing aliasing branches in the attacker context. Such attacks
897 can be partially mitigated against by clearing internal branch
898 predictor state and limiting the prediction logic in some situations.
899
900 This config option will take CPU-specific actions to harden the
901 branch predictor against aliasing attacks and may rely on specific
902 instruction sequences or control bits being set by the system
903 firmware.
904
905 If unsure, say Y.
906
Marc Zyngierdee39242018-02-15 11:47:14 +0000907config HARDEN_EL2_VECTORS
908 bool "Harden EL2 vector mapping against system register leak" if EXPERT
909 default y
910 help
911 Speculation attacks against some high-performance processors can
912 be used to leak privileged information such as the vector base
913 register, resulting in a potential defeat of the EL2 layout
914 randomization.
915
916 This config option will map the vectors to a fixed location,
917 independent of the EL2 code mapping, so that revealing VBAR_EL2
918 to an attacker does not give away any extra information. This
919 only gets enabled on affected CPUs.
920
921 If unsure, say Y.
922
Will Deacon1b907f42014-11-20 16:51:10 +0000923menuconfig ARMV8_DEPRECATED
924 bool "Emulate deprecated/obsolete ARMv8 instructions"
925 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000926 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000927 help
928 Legacy software support may require certain instructions
929 that have been deprecated or obsoleted in the architecture.
930
931 Enable this config to enable selective emulation of these
932 features.
933
934 If unsure, say Y
935
936if ARMV8_DEPRECATED
937
938config SWP_EMULATION
939 bool "Emulate SWP/SWPB instructions"
940 help
941 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
942 they are always undefined. Say Y here to enable software
943 emulation of these instructions for userspace using LDXR/STXR.
944
945 In some older versions of glibc [<=2.8] SWP is used during futex
946 trylock() operations with the assumption that the code will not
947 be preempted. This invalid assumption may be more likely to fail
948 with SWP emulation enabled, leading to deadlock of the user
949 application.
950
951 NOTE: when accessing uncached shared regions, LDXR/STXR rely
952 on an external transaction monitoring block called a global
953 monitor to maintain update atomicity. If your system does not
954 implement a global monitor, this option can cause programs that
955 perform SWP operations to uncached memory to deadlock.
956
957 If unsure, say Y
958
959config CP15_BARRIER_EMULATION
960 bool "Emulate CP15 Barrier instructions"
961 help
962 The CP15 barrier instructions - CP15ISB, CP15DSB, and
963 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
964 strongly recommended to use the ISB, DSB, and DMB
965 instructions instead.
966
967 Say Y here to enable software emulation of these
968 instructions for AArch32 userspace code. When this option is
969 enabled, CP15 barrier usage is traced which can help
970 identify software that needs updating.
971
972 If unsure, say Y
973
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000974config SETEND_EMULATION
975 bool "Emulate SETEND instruction"
976 help
977 The SETEND instruction alters the data-endianness of the
978 AArch32 EL0, and is deprecated in ARMv8.
979
980 Say Y here to enable software emulation of the instruction
981 for AArch32 userspace code.
982
983 Note: All the cpus on the system must have mixed endian support at EL0
984 for this feature to be enabled. If a new CPU - which doesn't support mixed
985 endian - is hotplugged in after this feature has been enabled, there could
986 be unexpected results in the applications.
987
988 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000989endif
990
Catalin Marinasba428222016-07-01 18:25:31 +0100991config ARM64_SW_TTBR0_PAN
992 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
993 help
994 Enabling this option prevents the kernel from accessing
995 user-space memory directly by pointing TTBR0_EL1 to a reserved
996 zeroed area and reserved ASID. The user access routines
997 restore the valid TTBR0_EL1 temporarily.
998
Will Deacon0e4a0702015-07-27 15:54:13 +0100999menu "ARMv8.1 architectural features"
1000
1001config ARM64_HW_AFDBM
1002 bool "Support for hardware updates of the Access and Dirty page flags"
1003 default y
1004 help
1005 The ARMv8.1 architecture extensions introduce support for
1006 hardware updates of the access and dirty information in page
1007 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1008 capable processors, accesses to pages with PTE_AF cleared will
1009 set this bit instead of raising an access flag fault.
1010 Similarly, writes to read-only pages with the DBM bit set will
1011 clear the read-only bit (AP[2]) instead of raising a
1012 permission fault.
1013
1014 Kernels built with this configuration option enabled continue
1015 to work on pre-ARMv8.1 hardware and the performance impact is
1016 minimal. If unsure, say Y.
1017
1018config ARM64_PAN
1019 bool "Enable support for Privileged Access Never (PAN)"
1020 default y
1021 help
1022 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1023 prevents the kernel or hypervisor from accessing user-space (EL0)
1024 memory directly.
1025
1026 Choosing this option will cause any unprotected (not using
1027 copy_to_user et al) memory access to fail with a permission fault.
1028
1029 The feature is detected at runtime, and will remain as a 'nop'
1030 instruction if the cpu does not implement the feature.
1031
1032config ARM64_LSE_ATOMICS
1033 bool "Atomic instructions"
1034 help
1035 As part of the Large System Extensions, ARMv8.1 introduces new
1036 atomic instructions that are designed specifically to scale in
1037 very large systems.
1038
1039 Say Y here to make use of these instructions for the in-kernel
1040 atomic routines. This incurs a small overhead on CPUs that do
1041 not support these instructions and requires the kernel to be
1042 built with binutils >= 2.25.
1043
Marc Zyngier1f364c82014-02-19 09:33:14 +00001044config ARM64_VHE
1045 bool "Enable support for Virtualization Host Extensions (VHE)"
1046 default y
1047 help
1048 Virtualization Host Extensions (VHE) allow the kernel to run
1049 directly at EL2 (instead of EL1) on processors that support
1050 it. This leads to better performance for KVM, as they reduce
1051 the cost of the world switch.
1052
1053 Selecting this option allows the VHE feature to be detected
1054 at runtime, and does not affect processors that do not
1055 implement this feature.
1056
Will Deacon0e4a0702015-07-27 15:54:13 +01001057endmenu
1058
Will Deaconf9933182016-02-26 16:30:14 +00001059menu "ARMv8.2 architectural features"
1060
James Morse57f49592016-02-05 14:58:48 +00001061config ARM64_UAO
1062 bool "Enable support for User Access Override (UAO)"
1063 default y
1064 help
1065 User Access Override (UAO; part of the ARMv8.2 Extensions)
1066 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001067 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001068
1069 This option changes get_user() and friends to use the 'unprivileged'
1070 variant of the load/store instructions. This ensures that user-space
1071 really did have access to the supplied memory. When addr_limit is
1072 set to kernel memory the UAO bit will be set, allowing privileged
1073 access to kernel memory.
1074
1075 Choosing this option will cause copy_to_user() et al to use user-space
1076 memory permissions.
1077
1078 The feature is detected at runtime, the kernel will use the
1079 regular load/store instructions if the cpu does not implement the
1080 feature.
1081
Robin Murphyd50e0712017-07-25 11:55:42 +01001082config ARM64_PMEM
1083 bool "Enable support for persistent memory"
1084 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001085 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001086 help
1087 Say Y to enable support for the persistent memory API based on the
1088 ARMv8.2 DCPoP feature.
1089
1090 The feature is detected at runtime, and the kernel will use DC CVAC
1091 operations if DC CVAP is not supported (following the behaviour of
1092 DC CVAP itself if the system does not define a point of persistence).
1093
Xie XiuQi64c02722018-01-15 19:38:56 +00001094config ARM64_RAS_EXTN
1095 bool "Enable support for RAS CPU Extensions"
1096 default y
1097 help
1098 CPUs that support the Reliability, Availability and Serviceability
1099 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1100 errors, classify them and report them to software.
1101
1102 On CPUs with these extensions system software can use additional
1103 barriers to determine if faults are pending and read the
1104 classification from a new set of registers.
1105
1106 Selecting this feature will allow the kernel to use these barriers
1107 and access the new registers if the system supports the extension.
1108 Platform RAS features may additionally depend on firmware support.
1109
Will Deaconf9933182016-02-26 16:30:14 +00001110endmenu
1111
Dave Martinddd25ad2017-10-31 15:51:02 +00001112config ARM64_SVE
1113 bool "ARM Scalable Vector Extension support"
1114 default y
1115 help
1116 The Scalable Vector Extension (SVE) is an extension to the AArch64
1117 execution state which complements and extends the SIMD functionality
1118 of the base architecture to support much larger vectors and to enable
1119 additional vectorisation opportunities.
1120
1121 To enable use of this extension on CPUs that implement it, say Y.
1122
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001123config ARM64_MODULE_CMODEL_LARGE
1124 bool
1125
1126config ARM64_MODULE_PLTS
1127 bool
1128 select ARM64_MODULE_CMODEL_LARGE
1129 select HAVE_MOD_ARCH_SPECIFIC
1130
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001131config RELOCATABLE
1132 bool
1133 help
1134 This builds the kernel as a Position Independent Executable (PIE),
1135 which retains all relocation metadata required to relocate the
1136 kernel binary at runtime to a different virtual address than the
1137 address it was linked at.
1138 Since AArch64 uses the RELA relocation format, this requires a
1139 relocation pass at runtime even if the kernel is loaded at the
1140 same address it was linked at.
1141
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001142config RANDOMIZE_BASE
1143 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001144 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001145 select RELOCATABLE
1146 help
1147 Randomizes the virtual address at which the kernel image is
1148 loaded, as a security feature that deters exploit attempts
1149 relying on knowledge of the location of kernel internals.
1150
1151 It is the bootloader's job to provide entropy, by passing a
1152 random u64 value in /chosen/kaslr-seed at kernel entry.
1153
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001154 When booting via the UEFI stub, it will invoke the firmware's
1155 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1156 to the kernel proper. In addition, it will randomise the physical
1157 location of the kernel Image as well.
1158
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001159 If unsure, say N.
1160
1161config RANDOMIZE_MODULE_REGION_FULL
1162 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001163 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001164 default y
1165 help
1166 Randomizes the location of the module region without considering the
1167 location of the core kernel. This way, it is impossible for modules
1168 to leak information about the location of core kernel data structures
1169 but it does imply that function calls between modules and the core
1170 kernel will need to be resolved via veneers in the module PLT.
1171
1172 When this option is not set, the module region will be randomized over
1173 a limited range that contains the [_stext, _etext] interval of the
1174 core kernel, so branch relocations are always in range.
1175
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001176endmenu
1177
1178menu "Boot options"
1179
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001180config ARM64_ACPI_PARKING_PROTOCOL
1181 bool "Enable support for the ARM64 ACPI parking protocol"
1182 depends on ACPI
1183 help
1184 Enable support for the ARM64 ACPI parking protocol. If disabled
1185 the kernel will not allow booting through the ARM64 ACPI parking
1186 protocol even if the corresponding data is present in the ACPI
1187 MADT table.
1188
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001189config CMDLINE
1190 string "Default kernel command string"
1191 default ""
1192 help
1193 Provide a set of default command-line options at build time by
1194 entering them here. As a minimum, you should specify the the
1195 root device (e.g. root=/dev/nfs).
1196
1197config CMDLINE_FORCE
1198 bool "Always use the default kernel command string"
1199 help
1200 Always use the default kernel command string, even if the boot
1201 loader passes other arguments to the kernel.
1202 This is useful if you cannot or don't want to change the
1203 command-line options your boot loader passes to the kernel.
1204
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001205config EFI_STUB
1206 bool
1207
Mark Salterf84d0272014-04-15 21:59:30 -04001208config EFI
1209 bool "UEFI runtime support"
1210 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001211 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001212 select LIBFDT
1213 select UCS2_STRING
1214 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001215 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001216 select EFI_STUB
1217 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001218 default y
1219 help
1220 This option provides support for runtime services provided
1221 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001222 clock, and platform reset). A UEFI stub is also provided to
1223 allow the kernel to be booted as an EFI application. This
1224 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001225
Yi Lid1ae8c02014-10-04 23:46:43 +08001226config DMI
1227 bool "Enable support for SMBIOS (DMI) tables"
1228 depends on EFI
1229 default y
1230 help
1231 This enables SMBIOS/DMI feature for systems.
1232
1233 This option is only useful on systems that have UEFI firmware.
1234 However, even with this option, the resultant kernel should
1235 continue to boot on existing non-UEFI platforms.
1236
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001237endmenu
1238
1239menu "Userspace binary formats"
1240
1241source "fs/Kconfig.binfmt"
1242
1243config COMPAT
1244 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001245 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001246 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001247 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001248 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001249 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001250 help
1251 This option enables support for a 32-bit EL0 running under a 64-bit
1252 kernel at EL1. AArch32-specific components such as system calls,
1253 the user helper functions, VFP support and the ptrace interface are
1254 handled appropriately by the kernel.
1255
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001256 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1257 that you will only be able to execute AArch32 binaries that were compiled
1258 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001259
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001260 If you want to execute 32-bit userspace applications, say Y.
1261
1262config SYSVIPC_COMPAT
1263 def_bool y
1264 depends on COMPAT && SYSVIPC
1265
1266endmenu
1267
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001268menu "Power management options"
1269
1270source "kernel/power/Kconfig"
1271
James Morse82869ac2016-04-27 17:47:12 +01001272config ARCH_HIBERNATION_POSSIBLE
1273 def_bool y
1274 depends on CPU_PM
1275
1276config ARCH_HIBERNATION_HEADER
1277 def_bool y
1278 depends on HIBERNATION
1279
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001280config ARCH_SUSPEND_POSSIBLE
1281 def_bool y
1282
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001283endmenu
1284
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001285menu "CPU Power Management"
1286
1287source "drivers/cpuidle/Kconfig"
1288
Rob Herring52e7e812014-02-24 11:27:57 +09001289source "drivers/cpufreq/Kconfig"
1290
1291endmenu
1292
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001293source "net/Kconfig"
1294
1295source "drivers/Kconfig"
1296
Mark Salterf84d0272014-04-15 21:59:30 -04001297source "drivers/firmware/Kconfig"
1298
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001299source "drivers/acpi/Kconfig"
1300
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001301source "fs/Kconfig"
1302
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001303source "arch/arm64/kvm/Kconfig"
1304
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001305source "arch/arm64/Kconfig.debug"
1306
1307source "security/Kconfig"
1308
1309source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001310if CRYPTO
1311source "arch/arm64/crypto/Kconfig"
1312endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001313
1314source "lib/Kconfig"