blob: 0caf2f3ce27984907c120672771c8d94aebb2d68 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010044#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010045#include <drm/drm_ioctl.h>
46#include <drm/drm_irq.h>
47#include <drm/drm_probe_helper.h>
David Howells760285e2012-10-02 18:01:07 +010048#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010049
Jani Nikuladf0566a2019-06-13 11:44:16 +030050#include "display/intel_acpi.h"
51#include "display/intel_audio.h"
52#include "display/intel_bw.h"
53#include "display/intel_cdclk.h"
Jani Nikula379bc102019-06-13 11:44:15 +030054#include "display/intel_dp.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030055#include "display/intel_fbdev.h"
Jani Nikula379bc102019-06-13 11:44:15 +030056#include "display/intel_gmbus.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030057#include "display/intel_hotplug.h"
58#include "display/intel_overlay.h"
59#include "display/intel_pipe_crc.h"
60#include "display/intel_sprite.h"
Jani Nikula379bc102019-06-13 11:44:15 +030061
Chris Wilson10be98a2019-05-28 10:29:49 +010062#include "gem/i915_gem_context.h"
Chris Wilsonafa13082019-05-28 10:29:43 +010063#include "gem/i915_gem_ioctls.h"
Tvrtko Ursulin24635c52019-06-21 08:07:41 +010064#include "gt/intel_gt.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010065#include "gt/intel_gt_pm.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010066#include "gt/intel_reset.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010067#include "gt/intel_workarounds.h"
Daniele Ceraolo Spurio0f261b22019-07-13 11:00:11 +010068#include "gt/uc/intel_uc.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010069
Jani Nikula2126d3e2019-05-02 18:02:43 +030070#include "i915_debugfs.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030072#include "i915_irq.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000073#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000074#include "i915_query.h"
Jani Nikula331c2012019-04-05 14:00:03 +030075#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010076#include "i915_vgpu.h"
Jani Nikula174594d2019-04-05 14:00:07 +030077#include "intel_csr.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070078#include "intel_drv.h"
Jani Nikula696173b2019-04-05 14:00:15 +030079#include "intel_pm.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Kristian Høgsberg112b7152009-01-04 16:55:33 -050081static struct drm_driver driver;
82
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000083#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020084static unsigned int i915_probe_fail_count;
Chris Wilson0673ad42016-06-24 14:00:22 +010085
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020086bool __i915_inject_probe_failure(const char *func, int line)
Chris Wilson0673ad42016-06-24 14:00:22 +010087{
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020088 if (i915_probe_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010089 return false;
90
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020091 if (++i915_probe_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010092 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000093 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010094 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010095 return true;
96 }
97
98 return false;
99}
Chris Wilson51c18bf2018-06-09 12:10:58 +0100100
101bool i915_error_injected(void)
102{
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +0200103 return i915_probe_fail_count && !i915_modparams.inject_load_failure;
Chris Wilson51c18bf2018-06-09 12:10:58 +0100104}
105
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000106#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100107
108#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
109#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
110 "providing the dmesg log by booting with drm.debug=0xf"
111
112void
113__i915_printk(struct drm_i915_private *dev_priv, const char *level,
114 const char *fmt, ...)
115{
116 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +0300117 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100118 bool is_error = level[1] <= KERN_ERR[1];
119 bool is_debug = level[1] == KERN_DEBUG[1];
120 struct va_format vaf;
121 va_list args;
122
123 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
124 return;
125
126 va_start(args, fmt);
127
128 vaf.fmt = fmt;
129 vaf.va = &args;
130
Chris Wilson8cff1f42018-07-09 14:48:58 +0100131 if (is_error)
132 dev_printk(level, kdev, "%pV", &vaf);
133 else
134 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
135 __builtin_return_address(0), &vaf);
136
137 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100138
139 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100140 /*
141 * Ask the user to file a bug report for the error, except
142 * if they may have caused the bug by fiddling with unsafe
143 * module parameters.
144 */
145 if (!test_taint(TAINT_USER))
146 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100147 shown_bug_once = true;
148 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100149}
150
Jani Nikulada6c10c22018-02-05 19:31:36 +0200151/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
152static enum intel_pch
153intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
154{
155 switch (id) {
156 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
157 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800158 WARN_ON(!IS_GEN(dev_priv, 5));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200159 return PCH_IBX;
160 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
161 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800162 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200163 return PCH_CPT;
164 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
165 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800166 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200167 /* PantherPoint is CPT compatible */
168 return PCH_CPT;
169 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
170 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
171 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
172 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
173 return PCH_LPT;
174 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
175 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
176 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
177 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
178 return PCH_LPT;
179 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
180 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
181 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
182 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
183 /* WildcatPoint is LPT compatible */
184 return PCH_LPT;
185 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
186 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
187 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
188 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
189 /* WildcatPoint is LPT compatible */
190 return PCH_LPT;
191 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
192 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
193 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
194 return PCH_SPT;
195 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
196 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
197 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
198 return PCH_SPT;
199 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
200 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
201 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
202 !IS_COFFEELAKE(dev_priv));
Ville Syrjälä9ab91a32019-05-06 18:26:27 +0300203 /* KBP is SPT compatible */
204 return PCH_SPT;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200205 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
206 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
207 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
208 return PCH_CNP;
209 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
210 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
211 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
212 return PCH_CNP;
Anusha Srivatsa729ae332019-03-18 13:01:33 -0700213 case INTEL_PCH_CMP_DEVICE_ID_TYPE:
214 DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
215 WARN_ON(!IS_COFFEELAKE(dev_priv));
216 /* CometPoint is CNP Compatible */
217 return PCH_CNP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200218 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
219 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
220 WARN_ON(!IS_ICELAKE(dev_priv));
221 return PCH_ICP;
Matt Roperc6f7acb2019-06-14 17:42:10 -0700222 case INTEL_PCH_MCC_DEVICE_ID_TYPE:
Matt Roperfc254412019-06-21 08:18:47 -0700223 case INTEL_PCH_MCC2_DEVICE_ID_TYPE:
Matt Roperc6f7acb2019-06-14 17:42:10 -0700224 DRM_DEBUG_KMS("Found Mule Creek Canyon PCH\n");
225 WARN_ON(!IS_ELKHARTLAKE(dev_priv));
226 return PCH_MCC;
Radhakrishna Sripada7f028892019-07-11 10:30:57 -0700227 case INTEL_PCH_TGP_DEVICE_ID_TYPE:
228 DRM_DEBUG_KMS("Found Tiger Lake LP PCH\n");
229 WARN_ON(!IS_TIGERLAKE(dev_priv));
230 return PCH_TGP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200231 default:
232 return PCH_NONE;
233 }
234}
Chris Wilson0673ad42016-06-24 14:00:22 +0100235
Jani Nikula435ad2c2018-02-05 19:31:37 +0200236static bool intel_is_virt_pch(unsigned short id,
237 unsigned short svendor, unsigned short sdevice)
238{
239 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
240 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
241 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
242 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
243 sdevice == PCI_SUBDEVICE_ID_QEMU));
244}
245
Jani Nikula40ace642018-02-05 19:31:38 +0200246static unsigned short
247intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100248{
Jani Nikula40ace642018-02-05 19:31:38 +0200249 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100250
251 /*
252 * In a virtualized passthrough environment we can be in a
253 * setup where the ISA bridge is not able to be passed through.
254 * In this case, a south bridge can be emulated and we have to
255 * make an educated guess as to which PCH is really there.
256 */
257
Mahesh Kumard8df6be2019-07-11 10:30:58 -0700258 if (IS_TIGERLAKE(dev_priv))
259 id = INTEL_PCH_TGP_DEVICE_ID_TYPE;
260 else if (IS_ELKHARTLAKE(dev_priv))
Matt Roperc6f7acb2019-06-14 17:42:10 -0700261 id = INTEL_PCH_MCC_DEVICE_ID_TYPE;
262 else if (IS_ICELAKE(dev_priv))
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800263 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
264 else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
265 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
266 else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
267 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
Jani Nikula40ace642018-02-05 19:31:38 +0200268 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
269 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
270 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
271 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800272 else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
273 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
274 else if (IS_GEN(dev_priv, 5))
275 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100276
Jani Nikula40ace642018-02-05 19:31:38 +0200277 if (id)
278 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
279 else
280 DRM_DEBUG_KMS("Assuming no PCH\n");
281
282 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100283}
284
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000285static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800286{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200287 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800288
289 /*
290 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
291 * make graphics device passthrough work easy for VMM, that only
292 * need to expose ISA bridge to let driver know the real hardware
293 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800294 *
295 * In some virtualized environments (e.g. XEN), there is irrelevant
296 * ISA bridge in the system. To work reliably, we should scan trhough
297 * all the ISA bridge devices and check for the first match, instead
298 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800299 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200300 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200301 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200302 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300303
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200304 if (pch->vendor != PCI_VENDOR_ID_INTEL)
305 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700306
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200307 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200308
Jani Nikulada6c10c22018-02-05 19:31:36 +0200309 pch_type = intel_pch_type(dev_priv, id);
310 if (pch_type != PCH_NONE) {
311 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200312 dev_priv->pch_id = id;
313 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200314 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200315 pch->subsystem_device)) {
316 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300317 pch_type = intel_pch_type(dev_priv, id);
318
319 /* Sanity check virtual PCH id */
320 if (WARN_ON(id && pch_type == PCH_NONE))
321 id = 0;
322
Jani Nikula40ace642018-02-05 19:31:38 +0200323 dev_priv->pch_type = pch_type;
324 dev_priv->pch_id = id;
325 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800326 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800327 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300328
329 /*
330 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
331 * display.
332 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800333 if (pch && !HAS_DISPLAY(dev_priv)) {
Jani Nikula07ba0a82018-06-08 15:33:30 +0300334 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
335 dev_priv->pch_type = PCH_NOP;
336 dev_priv->pch_id = 0;
337 }
338
Rui Guo6a9c4b32013-06-19 21:10:23 +0800339 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200340 DRM_DEBUG_KMS("No PCH found.\n");
341
342 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800343}
344
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200345static int i915_getparam_ioctl(struct drm_device *dev, void *data,
346 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100347{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100348 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300349 struct pci_dev *pdev = dev_priv->drm.pdev;
Stuart Summersbd41ca42019-05-24 08:40:18 -0700350 const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 drm_i915_getparam_t *param = data;
Jani Nikulaa10f3612019-05-29 11:21:50 +0300352 int value;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353
354 switch (param->param) {
355 case I915_PARAM_IRQ_ACTIVE:
356 case I915_PARAM_ALLOW_BATCHBUFFER:
357 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800358 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 /* Reject all old ums/dri params. */
360 return -ENODEV;
361 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300362 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100363 break;
364 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300365 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 case I915_PARAM_NUM_FENCES_AVAIL:
Chris Wilson0cf289b2019-06-13 08:32:54 +0100368 value = dev_priv->ggtt.num_fences;
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 break;
370 case I915_PARAM_HAS_OVERLAY:
371 value = dev_priv->overlay ? 1 : 0;
372 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100373 case I915_PARAM_HAS_BSD:
Chris Wilson8a68d462019-03-05 18:03:30 +0000374 value = !!dev_priv->engine[VCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100375 break;
376 case I915_PARAM_HAS_BLT:
Chris Wilson8a68d462019-03-05 18:03:30 +0000377 value = !!dev_priv->engine[BCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100378 break;
379 case I915_PARAM_HAS_VEBOX:
Chris Wilson8a68d462019-03-05 18:03:30 +0000380 value = !!dev_priv->engine[VECS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100381 break;
382 case I915_PARAM_HAS_BSD2:
Chris Wilson8a68d462019-03-05 18:03:30 +0000383 value = !!dev_priv->engine[VCS1];
Chris Wilson0673ad42016-06-24 14:00:22 +0100384 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100385 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300386 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100387 break;
388 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300389 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100390 break;
391 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson51d623b2019-03-14 22:38:37 +0000392 value = INTEL_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100393 break;
394 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilsone8861962019-03-01 17:09:00 +0000395 value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
Chris Wilson0673ad42016-06-24 14:00:22 +0100396 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100397 case I915_PARAM_HAS_SECURE_BATCHES:
398 value = capable(CAP_SYS_ADMIN);
399 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100400 case I915_PARAM_CMD_PARSER_VERSION:
401 value = i915_cmd_parser_get_version(dev_priv);
402 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100403 case I915_PARAM_SUBSLICE_TOTAL:
Stuart Summers0040fd12019-05-24 08:40:21 -0700404 value = intel_sseu_subslice_total(sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100405 if (!value)
406 return -ENODEV;
407 break;
408 case I915_PARAM_EU_TOTAL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700409 value = sseu->eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100410 if (!value)
411 return -ENODEV;
412 break;
413 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000414 value = i915_modparams.enable_hangcheck &&
415 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100416 if (value && intel_has_reset_engine(dev_priv))
417 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100418 break;
419 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700420 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100421 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100422 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300423 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100424 break;
425 case I915_PARAM_MIN_EU_IN_POOL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700426 value = sseu->min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100427 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800428 case I915_PARAM_HUC_STATUS:
Daniele Ceraolo Spurio8b5689d2019-07-13 11:00:12 +0100429 value = intel_huc_check_status(&dev_priv->gt.uc.huc);
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000430 if (value < 0)
431 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800432 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100433 case I915_PARAM_MMAP_GTT_VERSION:
434 /* Though we've started our numbering from 1, and so class all
435 * earlier versions as 0, in effect their value is undefined as
436 * the ioctl will report EINVAL for the unknown param!
437 */
438 value = i915_gem_mmap_gtt_version();
439 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000440 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000441 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000442 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100443
David Weinehall16162472016-09-02 13:46:17 +0300444 case I915_PARAM_MMAP_VERSION:
445 /* Remember to bump this if the version changes! */
446 case I915_PARAM_HAS_GEM:
447 case I915_PARAM_HAS_PAGEFLIPPING:
448 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
449 case I915_PARAM_HAS_RELAXED_FENCING:
450 case I915_PARAM_HAS_COHERENT_RINGS:
451 case I915_PARAM_HAS_RELAXED_DELTA:
452 case I915_PARAM_HAS_GEN7_SOL_RESET:
453 case I915_PARAM_HAS_WAIT_TIMEOUT:
454 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
455 case I915_PARAM_HAS_PINNED_BATCHES:
456 case I915_PARAM_HAS_EXEC_NO_RELOC:
457 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
458 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
459 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000460 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000461 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100462 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100463 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100464 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
Chris Wilsona88b6e42019-05-21 22:11:34 +0100465 case I915_PARAM_HAS_EXEC_SUBMIT_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300466 /* For the time being all of these are always true;
467 * if some supported hardware does not have one of these
468 * features this value needs to be provided from
469 * INTEL_INFO(), a feature macro, or similar.
470 */
471 value = 1;
472 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000473 case I915_PARAM_HAS_CONTEXT_ISOLATION:
474 value = intel_engines_has_context_isolation(dev_priv);
475 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100476 case I915_PARAM_SLICE_MASK:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700477 value = sseu->slice_mask;
Robert Bragg7fed5552017-06-13 12:22:59 +0100478 if (!value)
479 return -ENODEV;
480 break;
Robert Braggf5320232017-06-13 12:23:00 +0100481 case I915_PARAM_SUBSLICE_MASK:
Jani Nikulaa10f3612019-05-29 11:21:50 +0300482 value = sseu->subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100483 if (!value)
484 return -ENODEV;
485 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000486 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Jani Nikula02584042018-12-31 16:56:41 +0200487 value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000488 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100489 case I915_PARAM_MMAP_GTT_COHERENT:
490 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
491 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100492 default:
493 DRM_DEBUG("Unknown parameter %d\n", param->param);
494 return -EINVAL;
495 }
496
Chris Wilsondda33002016-06-24 14:00:23 +0100497 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100498 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100499
500 return 0;
501}
502
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000503static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100504{
Sinan Kaya57b296462017-11-27 11:57:46 -0500505 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
506
507 dev_priv->bridge_dev =
508 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100509 if (!dev_priv->bridge_dev) {
510 DRM_ERROR("bridge device not found\n");
511 return -1;
512 }
513 return 0;
514}
515
516/* Allocate space for the MCH regs if needed, return nonzero on error */
517static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 u32 temp_lo, temp_hi = 0;
522 u64 mchbar_addr;
523 int ret;
524
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000525 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100526 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
527 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
528 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
529
530 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
531#ifdef CONFIG_PNP
532 if (mchbar_addr &&
533 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
534 return 0;
535#endif
536
537 /* Get some space for it */
538 dev_priv->mch_res.name = "i915 MCHBAR";
539 dev_priv->mch_res.flags = IORESOURCE_MEM;
540 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
541 &dev_priv->mch_res,
542 MCHBAR_SIZE, MCHBAR_SIZE,
543 PCIBIOS_MIN_MEM,
544 0, pcibios_align_resource,
545 dev_priv->bridge_dev);
546 if (ret) {
547 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
548 dev_priv->mch_res.start = 0;
549 return ret;
550 }
551
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000552 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100553 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
554 upper_32_bits(dev_priv->mch_res.start));
555
556 pci_write_config_dword(dev_priv->bridge_dev, reg,
557 lower_32_bits(dev_priv->mch_res.start));
558 return 0;
559}
560
561/* Setup MCHBAR if possible, return true if we should disable it again */
562static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000563intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100564{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000565 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100566 u32 temp;
567 bool enabled;
568
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100569 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100570 return;
571
572 dev_priv->mchbar_need_disable = false;
573
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100574 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100575 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
576 enabled = !!(temp & DEVEN_MCHBAR_EN);
577 } else {
578 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
579 enabled = temp & 1;
580 }
581
582 /* If it's already enabled, don't have to do anything */
583 if (enabled)
584 return;
585
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000586 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100587 return;
588
589 dev_priv->mchbar_need_disable = true;
590
591 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100592 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100593 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
594 temp | DEVEN_MCHBAR_EN);
595 } else {
596 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
597 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
598 }
599}
600
601static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000602intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100603{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000604 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100605
606 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100607 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100608 u32 deven_val;
609
610 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
611 &deven_val);
612 deven_val &= ~DEVEN_MCHBAR_EN;
613 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
614 deven_val);
615 } else {
616 u32 mchbar_val;
617
618 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
619 &mchbar_val);
620 mchbar_val &= ~1;
621 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
622 mchbar_val);
623 }
624 }
625
626 if (dev_priv->mch_res.start)
627 release_resource(&dev_priv->mch_res);
628}
629
630/* true = enable decode, false = disable decoder */
631static unsigned int i915_vga_set_decode(void *cookie, bool state)
632{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000633 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100634
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000635 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100636 if (state)
637 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
638 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
639 else
640 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
641}
642
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000643static int i915_resume_switcheroo(struct drm_device *dev);
644static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
645
Chris Wilson0673ad42016-06-24 14:00:22 +0100646static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
647{
648 struct drm_device *dev = pci_get_drvdata(pdev);
649 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
650
651 if (state == VGA_SWITCHEROO_ON) {
652 pr_info("switched on\n");
653 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
654 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300655 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100656 i915_resume_switcheroo(dev);
657 dev->switch_power_state = DRM_SWITCH_POWER_ON;
658 } else {
659 pr_info("switched off\n");
660 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
661 i915_suspend_switcheroo(dev, pmm);
662 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
663 }
664}
665
666static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
667{
668 struct drm_device *dev = pci_get_drvdata(pdev);
669
670 /*
671 * FIXME: open_count is protected by drm_global_mutex but that would lead to
672 * locking inversion with the driver load path. And the access here is
673 * completely racy anyway. So don't bother with locking for now.
674 */
675 return dev->open_count == 0;
676}
677
678static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
679 .set_gpu_state = i915_switcheroo_set_state,
680 .reprobe = NULL,
681 .can_switch = i915_switcheroo_can_switch,
682};
683
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200684static int i915_driver_modeset_probe(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +0100685{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100686 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300687 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100688 int ret;
689
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +0200690 if (i915_inject_probe_failure())
Chris Wilson0673ad42016-06-24 14:00:22 +0100691 return -ENODEV;
692
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800693 if (HAS_DISPLAY(dev_priv)) {
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800694 ret = drm_vblank_init(&dev_priv->drm,
695 INTEL_INFO(dev_priv)->num_pipes);
696 if (ret)
697 goto out;
698 }
699
Jani Nikula66578852017-03-10 15:27:57 +0200700 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100701
702 /* If we have > 1 VGA cards, then we need to arbitrate access
703 * to the common VGA resources.
704 *
705 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
706 * then we do not take part in VGA arbitration and the
707 * vga_client_register() fails with -ENODEV.
708 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000709 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100710 if (ret && ret != -ENODEV)
711 goto out;
712
713 intel_register_dsm_handler();
714
David Weinehall52a05c32016-08-22 13:32:44 +0300715 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100716 if (ret)
717 goto cleanup_vga_client;
718
719 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
720 intel_update_rawclk(dev_priv);
721
722 intel_power_domains_init_hw(dev_priv, false);
723
724 intel_csr_ucode_init(dev_priv);
725
726 ret = intel_irq_install(dev_priv);
727 if (ret)
728 goto cleanup_csr;
729
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300730 intel_gmbus_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100731
732 /* Important: The output setup functions called by modeset_init need
733 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300734 ret = intel_modeset_init(dev);
735 if (ret)
736 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100737
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000738 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100739 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100740 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100741
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800742 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100743
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800744 if (!HAS_DISPLAY(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100745 return 0;
746
747 ret = intel_fbdev_init(dev);
748 if (ret)
749 goto cleanup_gem;
750
751 /* Only enable hotplug handling once the fbdev is fully set up. */
752 intel_hpd_init(dev_priv);
753
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800754 intel_init_ipc(dev_priv);
755
Chris Wilson0673ad42016-06-24 14:00:22 +0100756 return 0;
757
758cleanup_gem:
Chris Wilson5861b012019-03-08 09:36:54 +0000759 i915_gem_suspend(dev_priv);
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200760 i915_gem_driver_remove(dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200761 i915_gem_driver_release(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100762cleanup_modeset:
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200763 intel_modeset_driver_remove(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100764cleanup_irq:
Ville Syrjäläb318b822019-06-20 13:33:34 +0300765 intel_irq_uninstall(dev_priv);
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300766 intel_gmbus_teardown(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100767cleanup_csr:
768 intel_csr_ucode_fini(dev_priv);
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200769 intel_power_domains_driver_remove(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300770 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100771cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300772 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100773out:
774 return ret;
775}
776
Chris Wilson0673ad42016-06-24 14:00:22 +0100777static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
778{
779 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100780 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100781 struct i915_ggtt *ggtt = &dev_priv->ggtt;
782 bool primary;
783 int ret;
784
785 ap = alloc_apertures(1);
786 if (!ap)
787 return -ENOMEM;
788
Matthew Auld73ebd502017-12-11 15:18:20 +0000789 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100790 ap->ranges[0].size = ggtt->mappable_end;
791
792 primary =
793 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
794
Daniel Vetter44adece2016-08-10 18:52:34 +0200795 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100796
797 kfree(ap);
798
799 return ret;
800}
Chris Wilson0673ad42016-06-24 14:00:22 +0100801
Chris Wilson0673ad42016-06-24 14:00:22 +0100802static void intel_init_dpio(struct drm_i915_private *dev_priv)
803{
804 /*
805 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
806 * CHV x1 PHY (DP/HDMI D)
807 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
808 */
809 if (IS_CHERRYVIEW(dev_priv)) {
810 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
811 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
812 } else if (IS_VALLEYVIEW(dev_priv)) {
813 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
814 }
815}
816
817static int i915_workqueues_init(struct drm_i915_private *dev_priv)
818{
819 /*
820 * The i915 workqueue is primarily used for batched retirement of
821 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000822 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100823 * need high-priority retirement, such as waiting for an explicit
824 * bo.
825 *
826 * It is also used for periodic low-priority events, such as
827 * idle-timers and recording error state.
828 *
829 * All tasks on the workqueue are expected to acquire the dev mutex
830 * so there is no point in running more than one instance of the
831 * workqueue at any time. Use an ordered one.
832 */
833 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
834 if (dev_priv->wq == NULL)
835 goto out_err;
836
837 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
838 if (dev_priv->hotplug.dp_wq == NULL)
839 goto out_free_wq;
840
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 return 0;
842
Chris Wilson0673ad42016-06-24 14:00:22 +0100843out_free_wq:
844 destroy_workqueue(dev_priv->wq);
845out_err:
846 DRM_ERROR("Failed to allocate workqueues.\n");
847
848 return -ENOMEM;
849}
850
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000851static void i915_engines_cleanup(struct drm_i915_private *i915)
852{
853 struct intel_engine_cs *engine;
854 enum intel_engine_id id;
855
856 for_each_engine(engine, i915, id)
857 kfree(engine);
858}
859
Chris Wilson0673ad42016-06-24 14:00:22 +0100860static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
861{
Chris Wilson0673ad42016-06-24 14:00:22 +0100862 destroy_workqueue(dev_priv->hotplug.dp_wq);
863 destroy_workqueue(dev_priv->wq);
864}
865
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300866/*
867 * We don't keep the workarounds for pre-production hardware, so we expect our
868 * driver to fail on these machines in one way or another. A little warning on
869 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000870 *
871 * Our policy for removing pre-production workarounds is to keep the
872 * current gen workarounds as a guide to the bring-up of the next gen
873 * (workarounds have a habit of persisting!). Anything older than that
874 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300875 */
876static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
877{
Chris Wilson248a1242017-01-30 10:44:56 +0000878 bool pre = false;
879
880 pre |= IS_HSW_EARLY_SDV(dev_priv);
881 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000882 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000883 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Chris Wilson248a1242017-01-30 10:44:56 +0000884
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000885 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300886 DRM_ERROR("This is a pre-production stepping. "
887 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000888 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
889 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300890}
891
Chris Wilson0673ad42016-06-24 14:00:22 +0100892/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200893 * i915_driver_early_probe - setup state not requiring device access
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 * @dev_priv: device private
895 *
896 * Initialize everything that is a "SW-only" state, that is state not
897 * requiring accessing the device or exposing the driver via kernel internal
898 * or userspace interfaces. Example steps belonging here: lock initialization,
899 * system memory allocation, setting up device specific attributes and
900 * function hooks not requiring accessing the device.
901 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200902static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100903{
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 int ret = 0;
905
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +0200906 if (i915_inject_probe_failure())
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 return -ENODEV;
908
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000909 intel_device_info_subplatform_init(dev_priv);
910
Daniele Ceraolo Spurio01385752019-06-19 18:00:18 -0700911 intel_uncore_init_early(&dev_priv->uncore, dev_priv);
Daniele Ceraolo Spurio6cbe88302019-04-02 13:10:31 -0700912
Chris Wilson0673ad42016-06-24 14:00:22 +0100913 spin_lock_init(&dev_priv->irq_lock);
914 spin_lock_init(&dev_priv->gpu_error.lock);
915 mutex_init(&dev_priv->backlight_lock);
Lyude317eaa92017-02-03 21:18:25 -0500916
Chris Wilson0673ad42016-06-24 14:00:22 +0100917 mutex_init(&dev_priv->sb_lock);
Chris Wilsona75d0352019-04-26 09:17:18 +0100918 pm_qos_add_request(&dev_priv->sb_qos,
919 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
920
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 mutex_init(&dev_priv->av_mutex);
922 mutex_init(&dev_priv->wm.wm_mutex);
923 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530924 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100926 i915_memcpy_init_early(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -0700927 intel_runtime_pm_init_early(&dev_priv->runtime_pm);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100928
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 ret = i915_workqueues_init(dev_priv);
930 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000931 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100932
Tvrtko Ursulin724e9562019-06-21 08:07:42 +0100933 intel_gt_init_early(&dev_priv->gt, dev_priv);
Tvrtko Ursulin24635c52019-06-21 08:07:41 +0100934
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000935 ret = i915_gem_init_early(dev_priv);
936 if (ret < 0)
937 goto err_workqueues;
938
Chris Wilson0673ad42016-06-24 14:00:22 +0100939 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000940 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000942 intel_wopcm_init_early(&dev_priv->wopcm);
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +0100943 intel_uc_init_early(&dev_priv->gt.uc);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000944 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100945 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300946 ret = intel_power_domains_init(dev_priv);
947 if (ret < 0)
948 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100949 intel_irq_init(dev_priv);
950 intel_init_display_hooks(dev_priv);
951 intel_init_clock_gating_hooks(dev_priv);
952 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300953 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100954
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300955 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100956
957 return 0;
958
Imre Deakf28ec6f2018-08-06 12:58:37 +0300959err_uc:
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +0100960 intel_uc_cleanup_early(&dev_priv->gt.uc);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300961 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000962err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100963 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000964err_engines:
965 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100966 return ret;
967}
968
969/**
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200970 * i915_driver_late_release - cleanup the setup done in
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200971 * i915_driver_early_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +0100972 * @dev_priv: device private
973 */
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200974static void i915_driver_late_release(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100975{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300976 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300977 intel_power_domains_cleanup(dev_priv);
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +0100978 intel_uc_cleanup_early(&dev_priv->gt.uc);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000979 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100980 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000981 i915_engines_cleanup(dev_priv);
Chris Wilsona75d0352019-04-26 09:17:18 +0100982
983 pm_qos_remove_request(&dev_priv->sb_qos);
984 mutex_destroy(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100985}
986
Chris Wilson0673ad42016-06-24 14:00:22 +0100987/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200988 * i915_driver_mmio_probe - setup device MMIO
Chris Wilson0673ad42016-06-24 14:00:22 +0100989 * @dev_priv: device private
990 *
991 * Setup minimal device state necessary for MMIO accesses later in the
992 * initialization sequence. The setup here should avoid any other device-wide
993 * side effects or exposing the driver via kernel internal or user space
994 * interfaces.
995 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200996static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100997{
Chris Wilson0673ad42016-06-24 14:00:22 +0100998 int ret;
999
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +02001000 if (i915_inject_probe_failure())
Chris Wilson0673ad42016-06-24 14:00:22 +01001001 return -ENODEV;
1002
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001003 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001004 return -EIO;
1005
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001006 ret = intel_uncore_init_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +01001007 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001008 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001009
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001010 /* Try to make sure MCHBAR is enabled before poking at it */
1011 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001012
Oscar Mateo26376a72018-03-16 14:14:49 +02001013 intel_device_info_init_mmio(dev_priv);
1014
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001015 intel_uncore_prune_mmio_domains(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +02001016
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01001017 intel_uc_init_mmio(&dev_priv->gt.uc);
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001018
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001019 ret = intel_engines_init_mmio(dev_priv);
1020 if (ret)
1021 goto err_uncore;
1022
Chris Wilson24145512017-01-24 11:01:35 +00001023 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001024
1025 return 0;
1026
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001027err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001028 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001029 intel_uncore_fini_mmio(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001030err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001031 pci_dev_put(dev_priv->bridge_dev);
1032
1033 return ret;
1034}
1035
1036/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001037 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +01001038 * @dev_priv: device private
1039 */
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001040static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001041{
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001042 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001043 intel_uncore_fini_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +01001044 pci_dev_put(dev_priv->bridge_dev);
1045}
1046
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001047static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1048{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001049 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001050}
1051
Ville Syrjäläb185a352019-03-06 22:35:51 +02001052#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type
1053
1054static const char *intel_dram_type_str(enum intel_dram_type type)
1055{
1056 static const char * const str[] = {
1057 DRAM_TYPE_STR(UNKNOWN),
1058 DRAM_TYPE_STR(DDR3),
1059 DRAM_TYPE_STR(DDR4),
1060 DRAM_TYPE_STR(LPDDR3),
1061 DRAM_TYPE_STR(LPDDR4),
1062 };
1063
1064 if (type >= ARRAY_SIZE(str))
1065 type = INTEL_DRAM_UNKNOWN;
1066
1067 return str[type];
1068}
1069
1070#undef DRAM_TYPE_STR
1071
Ville Syrjälä54561b22019-03-06 22:35:42 +02001072static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
1073{
1074 return dimm->ranks * 64 / (dimm->width ?: 1);
1075}
1076
Ville Syrjäläea411e62019-03-06 22:35:41 +02001077/* Returns total GB for the whole DIMM */
1078static int skl_get_dimm_size(u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301079{
Ville Syrjäläea411e62019-03-06 22:35:41 +02001080 return val & SKL_DRAM_SIZE_MASK;
1081}
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301082
Ville Syrjäläea411e62019-03-06 22:35:41 +02001083static int skl_get_dimm_width(u16 val)
1084{
1085 if (skl_get_dimm_size(val) == 0)
1086 return 0;
1087
1088 switch (val & SKL_DRAM_WIDTH_MASK) {
1089 case SKL_DRAM_WIDTH_X8:
1090 case SKL_DRAM_WIDTH_X16:
1091 case SKL_DRAM_WIDTH_X32:
1092 val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1093 return 8 << val;
1094 default:
1095 MISSING_CASE(val);
1096 return 0;
1097 }
1098}
1099
1100static int skl_get_dimm_ranks(u16 val)
1101{
1102 if (skl_get_dimm_size(val) == 0)
1103 return 0;
1104
1105 val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;
1106
1107 return val + 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301108}
1109
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001110/* Returns total GB for the whole DIMM */
1111static int cnl_get_dimm_size(u16 val)
1112{
1113 return (val & CNL_DRAM_SIZE_MASK) / 2;
1114}
1115
1116static int cnl_get_dimm_width(u16 val)
1117{
1118 if (cnl_get_dimm_size(val) == 0)
1119 return 0;
1120
1121 switch (val & CNL_DRAM_WIDTH_MASK) {
1122 case CNL_DRAM_WIDTH_X8:
1123 case CNL_DRAM_WIDTH_X16:
1124 case CNL_DRAM_WIDTH_X32:
1125 val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
1126 return 8 << val;
1127 default:
1128 MISSING_CASE(val);
1129 return 0;
1130 }
1131}
1132
1133static int cnl_get_dimm_ranks(u16 val)
1134{
1135 if (cnl_get_dimm_size(val) == 0)
1136 return 0;
1137
1138 val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;
1139
1140 return val + 1;
1141}
1142
Mahesh Kumar86b59282018-08-31 16:39:42 +05301143static bool
Ville Syrjälä54561b22019-03-06 22:35:42 +02001144skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05301145{
Ville Syrjälä54561b22019-03-06 22:35:42 +02001146 /* Convert total GB to Gb per DRAM device */
1147 return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301148}
1149
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001150static void
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001151skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
1152 struct dram_dimm_info *dimm,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001153 int channel, char dimm_name, u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301154{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001155 if (INTEL_GEN(dev_priv) >= 10) {
1156 dimm->size = cnl_get_dimm_size(val);
1157 dimm->width = cnl_get_dimm_width(val);
1158 dimm->ranks = cnl_get_dimm_ranks(val);
1159 } else {
1160 dimm->size = skl_get_dimm_size(val);
1161 dimm->width = skl_get_dimm_width(val);
1162 dimm->ranks = skl_get_dimm_ranks(val);
1163 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301164
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001165 DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
1166 channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
1167 yesno(skl_is_16gb_dimm(dimm)));
1168}
Ville Syrjäläea411e62019-03-06 22:35:41 +02001169
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001170static int
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001171skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
1172 struct dram_channel_info *ch,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001173 int channel, u32 val)
1174{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001175 skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
1176 channel, 'L', val & 0xffff);
1177 skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
1178 channel, 'S', val >> 16);
Ville Syrjäläea411e62019-03-06 22:35:41 +02001179
Ville Syrjälä1d559672019-03-06 22:35:48 +02001180 if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001181 DRM_DEBUG_KMS("CH%u not populated\n", channel);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301182 return -EINVAL;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001183 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301184
Ville Syrjälä1d559672019-03-06 22:35:48 +02001185 if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001186 ch->ranks = 2;
Ville Syrjälä1d559672019-03-06 22:35:48 +02001187 else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001188 ch->ranks = 2;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301189 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001190 ch->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301191
Ville Syrjälä54561b22019-03-06 22:35:42 +02001192 ch->is_16gb_dimm =
Ville Syrjälä1d559672019-03-06 22:35:48 +02001193 skl_is_16gb_dimm(&ch->dimm_l) ||
1194 skl_is_16gb_dimm(&ch->dimm_s);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301195
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001196 DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
1197 channel, ch->ranks, yesno(ch->is_16gb_dimm));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301198
1199 return 0;
1200}
1201
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301202static bool
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001203intel_is_dram_symmetric(const struct dram_channel_info *ch0,
1204 const struct dram_channel_info *ch1)
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301205{
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001206 return !memcmp(ch0, ch1, sizeof(*ch0)) &&
Ville Syrjälä1d559672019-03-06 22:35:48 +02001207 (ch0->dimm_s.size == 0 ||
1208 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301209}
1210
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301211static int
1212skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1213{
1214 struct dram_info *dram_info = &dev_priv->dram_info;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001215 struct dram_channel_info ch0 = {}, ch1 = {};
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001216 u32 val;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301217 int ret;
1218
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001219 val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001220 ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301221 if (ret == 0)
1222 dram_info->num_channels++;
1223
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001224 val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001225 ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301226 if (ret == 0)
1227 dram_info->num_channels++;
1228
1229 if (dram_info->num_channels == 0) {
1230 DRM_INFO("Number of memory channels is zero\n");
1231 return -EINVAL;
1232 }
1233
1234 /*
1235 * If any of the channel is single rank channel, worst case output
1236 * will be same as if single rank memory, so consider single rank
1237 * memory.
1238 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001239 if (ch0.ranks == 1 || ch1.ranks == 1)
1240 dram_info->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301241 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001242 dram_info->ranks = max(ch0.ranks, ch1.ranks);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301243
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001244 if (dram_info->ranks == 0) {
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301245 DRM_INFO("couldn't get memory rank information\n");
1246 return -EINVAL;
1247 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301248
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001249 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301250
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001251 dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301252
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001253 DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
1254 yesno(dram_info->symmetric_memory));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301255 return 0;
1256}
1257
Ville Syrjäläb185a352019-03-06 22:35:51 +02001258static enum intel_dram_type
1259skl_get_dram_type(struct drm_i915_private *dev_priv)
1260{
1261 u32 val;
1262
1263 val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);
1264
1265 switch (val & SKL_DRAM_DDR_TYPE_MASK) {
1266 case SKL_DRAM_DDR_TYPE_DDR3:
1267 return INTEL_DRAM_DDR3;
1268 case SKL_DRAM_DDR_TYPE_DDR4:
1269 return INTEL_DRAM_DDR4;
1270 case SKL_DRAM_DDR_TYPE_LPDDR3:
1271 return INTEL_DRAM_LPDDR3;
1272 case SKL_DRAM_DDR_TYPE_LPDDR4:
1273 return INTEL_DRAM_LPDDR4;
1274 default:
1275 MISSING_CASE(val);
1276 return INTEL_DRAM_UNKNOWN;
1277 }
1278}
1279
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301280static int
1281skl_get_dram_info(struct drm_i915_private *dev_priv)
1282{
1283 struct dram_info *dram_info = &dev_priv->dram_info;
1284 u32 mem_freq_khz, val;
1285 int ret;
1286
Ville Syrjäläb185a352019-03-06 22:35:51 +02001287 dram_info->type = skl_get_dram_type(dev_priv);
1288 DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));
1289
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301290 ret = skl_dram_get_channels_info(dev_priv);
1291 if (ret)
1292 return ret;
1293
1294 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1295 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1296 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1297
1298 dram_info->bandwidth_kbps = dram_info->num_channels *
1299 mem_freq_khz * 8;
1300
1301 if (dram_info->bandwidth_kbps == 0) {
1302 DRM_INFO("Couldn't get system memory bandwidth\n");
1303 return -EINVAL;
1304 }
1305
1306 dram_info->valid = true;
1307 return 0;
1308}
1309
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001310/* Returns Gb per DRAM device */
1311static int bxt_get_dimm_size(u32 val)
1312{
1313 switch (val & BXT_DRAM_SIZE_MASK) {
Ville Syrjälä88603432019-03-06 22:35:44 +02001314 case BXT_DRAM_SIZE_4GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001315 return 4;
Ville Syrjälä88603432019-03-06 22:35:44 +02001316 case BXT_DRAM_SIZE_6GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001317 return 6;
Ville Syrjälä88603432019-03-06 22:35:44 +02001318 case BXT_DRAM_SIZE_8GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001319 return 8;
Ville Syrjälä88603432019-03-06 22:35:44 +02001320 case BXT_DRAM_SIZE_12GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001321 return 12;
Ville Syrjälä88603432019-03-06 22:35:44 +02001322 case BXT_DRAM_SIZE_16GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001323 return 16;
1324 default:
1325 MISSING_CASE(val);
1326 return 0;
1327 }
1328}
1329
1330static int bxt_get_dimm_width(u32 val)
1331{
1332 if (!bxt_get_dimm_size(val))
1333 return 0;
1334
1335 val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1336
1337 return 8 << val;
1338}
1339
1340static int bxt_get_dimm_ranks(u32 val)
1341{
1342 if (!bxt_get_dimm_size(val))
1343 return 0;
1344
1345 switch (val & BXT_DRAM_RANK_MASK) {
1346 case BXT_DRAM_RANK_SINGLE:
1347 return 1;
1348 case BXT_DRAM_RANK_DUAL:
1349 return 2;
1350 default:
1351 MISSING_CASE(val);
1352 return 0;
1353 }
1354}
1355
Ville Syrjäläb185a352019-03-06 22:35:51 +02001356static enum intel_dram_type bxt_get_dimm_type(u32 val)
1357{
1358 if (!bxt_get_dimm_size(val))
1359 return INTEL_DRAM_UNKNOWN;
1360
1361 switch (val & BXT_DRAM_TYPE_MASK) {
1362 case BXT_DRAM_TYPE_DDR3:
1363 return INTEL_DRAM_DDR3;
1364 case BXT_DRAM_TYPE_LPDDR3:
1365 return INTEL_DRAM_LPDDR3;
1366 case BXT_DRAM_TYPE_DDR4:
1367 return INTEL_DRAM_DDR4;
1368 case BXT_DRAM_TYPE_LPDDR4:
1369 return INTEL_DRAM_LPDDR4;
1370 default:
1371 MISSING_CASE(val);
1372 return INTEL_DRAM_UNKNOWN;
1373 }
1374}
1375
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001376static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
1377 u32 val)
1378{
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001379 dimm->width = bxt_get_dimm_width(val);
1380 dimm->ranks = bxt_get_dimm_ranks(val);
Ville Syrjälä88603432019-03-06 22:35:44 +02001381
1382 /*
1383 * Size in register is Gb per DRAM device. Convert to total
1384 * GB to match the way we report this for non-LP platforms.
1385 */
1386 dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001387}
1388
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301389static int
1390bxt_get_dram_info(struct drm_i915_private *dev_priv)
1391{
1392 struct dram_info *dram_info = &dev_priv->dram_info;
1393 u32 dram_channels;
1394 u32 mem_freq_khz, val;
1395 u8 num_active_channels;
1396 int i;
1397
1398 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1399 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1400 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1401
1402 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1403 num_active_channels = hweight32(dram_channels);
1404
1405 /* Each active bit represents 4-byte channel */
1406 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1407
1408 if (dram_info->bandwidth_kbps == 0) {
1409 DRM_INFO("Couldn't get system memory bandwidth\n");
1410 return -EINVAL;
1411 }
1412
1413 /*
1414 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1415 */
1416 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001417 struct dram_dimm_info dimm;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001418 enum intel_dram_type type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301419
1420 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1421 if (val == 0xFFFFFFFF)
1422 continue;
1423
1424 dram_info->num_channels++;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301425
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001426 bxt_get_dimm_info(&dimm, val);
Ville Syrjäläb185a352019-03-06 22:35:51 +02001427 type = bxt_get_dimm_type(val);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301428
Ville Syrjäläb185a352019-03-06 22:35:51 +02001429 WARN_ON(type != INTEL_DRAM_UNKNOWN &&
1430 dram_info->type != INTEL_DRAM_UNKNOWN &&
1431 dram_info->type != type);
1432
1433 DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001434 i - BXT_D_CR_DRP0_DUNIT_START,
Ville Syrjäläb185a352019-03-06 22:35:51 +02001435 dimm.size, dimm.width, dimm.ranks,
1436 intel_dram_type_str(type));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301437
1438 /*
1439 * If any of the channel is single rank channel,
1440 * worst case output will be same as if single rank
1441 * memory, so consider single rank memory.
1442 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001443 if (dram_info->ranks == 0)
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001444 dram_info->ranks = dimm.ranks;
1445 else if (dimm.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001446 dram_info->ranks = 1;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001447
1448 if (type != INTEL_DRAM_UNKNOWN)
1449 dram_info->type = type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301450 }
1451
Ville Syrjäläb185a352019-03-06 22:35:51 +02001452 if (dram_info->type == INTEL_DRAM_UNKNOWN ||
1453 dram_info->ranks == 0) {
1454 DRM_INFO("couldn't get memory information\n");
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301455 return -EINVAL;
1456 }
1457
1458 dram_info->valid = true;
1459 return 0;
1460}
1461
1462static void
1463intel_get_dram_info(struct drm_i915_private *dev_priv)
1464{
1465 struct dram_info *dram_info = &dev_priv->dram_info;
1466 int ret;
1467
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001468 /*
1469 * Assume 16Gb DIMMs are present until proven otherwise.
1470 * This is only used for the level 0 watermark latency
1471 * w/a which does not apply to bxt/glk.
1472 */
1473 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1474
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001475 if (INTEL_GEN(dev_priv) < 9)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301476 return;
1477
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001478 if (IS_GEN9_LP(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301479 ret = bxt_get_dram_info(dev_priv);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301480 else
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001481 ret = skl_get_dram_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301482 if (ret)
1483 return;
1484
Ville Syrjälä30a533e2019-03-06 22:35:49 +02001485 DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
1486 dram_info->bandwidth_kbps,
1487 dram_info->num_channels);
1488
Ville Syrjälä54561b22019-03-06 22:35:42 +02001489 DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001490 dram_info->ranks, yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301491}
1492
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001493static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
1494{
1495 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
1496 const unsigned int sets[4] = { 1, 1, 2, 2 };
1497
1498 return EDRAM_NUM_BANKS(cap) *
1499 ways[EDRAM_WAYS_IDX(cap)] *
1500 sets[EDRAM_SETS_IDX(cap)];
1501}
1502
1503static void edram_detect(struct drm_i915_private *dev_priv)
1504{
1505 u32 edram_cap = 0;
1506
1507 if (!(IS_HASWELL(dev_priv) ||
1508 IS_BROADWELL(dev_priv) ||
1509 INTEL_GEN(dev_priv) >= 9))
1510 return;
1511
1512 edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);
1513
1514 /* NB: We can't write IDICR yet because we don't have gt funcs set up */
1515
1516 if (!(edram_cap & EDRAM_ENABLED))
1517 return;
1518
1519 /*
1520 * The needed capability bits for size calculation are not there with
1521 * pre gen9 so return 128MB always.
1522 */
1523 if (INTEL_GEN(dev_priv) < 9)
1524 dev_priv->edram_size_mb = 128;
1525 else
1526 dev_priv->edram_size_mb =
1527 gen9_edram_size_mb(dev_priv, edram_cap);
1528
1529 DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1530}
1531
Chris Wilson0673ad42016-06-24 14:00:22 +01001532/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001533 * i915_driver_hw_probe - setup state requiring device access
Chris Wilson0673ad42016-06-24 14:00:22 +01001534 * @dev_priv: device private
1535 *
1536 * Setup state that requires accessing the device, but doesn't require
1537 * exposing the driver via kernel internal or userspace interfaces.
1538 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001539static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001540{
David Weinehall52a05c32016-08-22 13:32:44 +03001541 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001542 int ret;
1543
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +02001544 if (i915_inject_probe_failure())
Chris Wilson0673ad42016-06-24 14:00:22 +01001545 return -ENODEV;
1546
Jani Nikula1400cc72018-12-31 16:56:43 +02001547 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001548
Chris Wilson4bdafb92018-09-26 21:12:22 +01001549 if (HAS_PPGTT(dev_priv)) {
1550 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +00001551 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +01001552 i915_report_error(dev_priv,
1553 "incompatible vGPU found, support for isolated ppGTT required\n");
1554 return -ENXIO;
1555 }
1556 }
1557
Chris Wilson46592892018-11-30 12:59:54 +00001558 if (HAS_EXECLISTS(dev_priv)) {
1559 /*
1560 * Older GVT emulation depends upon intercepting CSB mmio,
1561 * which we no longer use, preferring to use the HWSP cache
1562 * instead.
1563 */
1564 if (intel_vgpu_active(dev_priv) &&
1565 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
1566 i915_report_error(dev_priv,
1567 "old vGPU host found, support for HWSP emulation required\n");
1568 return -ENXIO;
1569 }
1570 }
1571
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001572 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001573
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001574 /* needs to be done before ggtt probe */
1575 edram_detect(dev_priv);
1576
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001577 i915_perf_init(dev_priv);
1578
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001579 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001580 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001581 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001582
Chris Wilson9f172f62018-04-14 10:12:33 +01001583 /*
1584 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1585 * otherwise the vga fbdev driver falls over.
1586 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001587 ret = i915_kick_out_firmware_fb(dev_priv);
1588 if (ret) {
1589 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001590 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001591 }
1592
Gerd Hoffmannc6b38fb2019-03-01 10:24:59 +01001593 ret = vga_remove_vgacon(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001594 if (ret) {
1595 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001596 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001597 }
1598
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001599 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001600 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001601 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001602
Tvrtko Ursulind8a44242019-06-21 08:08:06 +01001603 intel_gt_init_hw(dev_priv);
1604
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001605 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001606 if (ret) {
1607 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001608 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001609 }
1610
David Weinehall52a05c32016-08-22 13:32:44 +03001611 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001612
1613 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001614 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001615 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001616 if (ret) {
1617 DRM_ERROR("failed to set DMA mask\n");
1618
Chris Wilson9f172f62018-04-14 10:12:33 +01001619 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001620 }
1621 }
1622
Chris Wilson0673ad42016-06-24 14:00:22 +01001623 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1624 * using 32bit addressing, overwriting memory if HWS is located
1625 * above 4GB.
1626 *
1627 * The documentation also mentions an issue with undefined
1628 * behaviour if any general state is accessed within a page above 4GB,
1629 * which also needs to be handled carefully.
1630 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001631 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001632 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001633
1634 if (ret) {
1635 DRM_ERROR("failed to set DMA mask\n");
1636
Chris Wilson9f172f62018-04-14 10:12:33 +01001637 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001638 }
1639 }
1640
Chris Wilson0673ad42016-06-24 14:00:22 +01001641 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1642 PM_QOS_DEFAULT_VALUE);
1643
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07001644 /* BIOS often leaves RC6 enabled, but disable it for hw init */
1645 intel_sanitize_gt_powersave(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001646
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001647 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001648
1649 /* On the 945G/GM, the chipset reports the MSI capability on the
1650 * integrated graphics even though the support isn't actually there
1651 * according to the published specs. It doesn't appear to function
1652 * correctly in testing on 945G.
1653 * This may be a side effect of MSI having been made available for PEG
1654 * and the registers being closely associated.
1655 *
1656 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001657 * be lost or delayed, and was defeatured. MSI interrupts seem to
1658 * get lost on g4x as well, and interrupt delivery seems to stay
1659 * properly dead afterwards. So we'll just disable them for all
1660 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001661 *
1662 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1663 * interrupts even when in MSI mode. This results in spurious
1664 * interrupt warnings if the legacy irq no. is shared with another
1665 * device. The kernel then disables that interrupt source and so
1666 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001667 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001668 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001669 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001670 DRM_DEBUG_DRIVER("can't enable MSI");
1671 }
1672
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001673 ret = intel_gvt_init(dev_priv);
1674 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001675 goto err_msi;
1676
1677 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301678 /*
1679 * Fill the dram structure to get the system raw bandwidth and
1680 * dram info. This will be used for memory latency calculation.
1681 */
1682 intel_get_dram_info(dev_priv);
1683
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001684 intel_bw_init_hw(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001685
Chris Wilson0673ad42016-06-24 14:00:22 +01001686 return 0;
1687
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001688err_msi:
1689 if (pdev->msi_enabled)
1690 pci_disable_msi(pdev);
1691 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001692err_ggtt:
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001693 i915_ggtt_driver_release(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001694err_perf:
1695 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001696 return ret;
1697}
1698
1699/**
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001700 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +01001701 * @dev_priv: device private
1702 */
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001703static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001704{
David Weinehall52a05c32016-08-22 13:32:44 +03001705 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001706
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001707 i915_perf_fini(dev_priv);
1708
David Weinehall52a05c32016-08-22 13:32:44 +03001709 if (pdev->msi_enabled)
1710 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001711
1712 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson0673ad42016-06-24 14:00:22 +01001713}
1714
1715/**
1716 * i915_driver_register - register the driver with the rest of the system
1717 * @dev_priv: device private
1718 *
1719 * Perform any steps necessary to make the driver available via kernel
1720 * internal or userspace interfaces.
1721 */
1722static void i915_driver_register(struct drm_i915_private *dev_priv)
1723{
Chris Wilson91c8a322016-07-05 10:40:23 +01001724 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001725
Chris Wilson848b3652017-11-23 11:53:37 +00001726 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001727 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001728
1729 /*
1730 * Notify a valid surface after modesetting,
1731 * when running inside a VM.
1732 */
1733 if (intel_vgpu_active(dev_priv))
1734 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1735
1736 /* Reveal our presence to userspace */
1737 if (drm_dev_register(dev, 0) == 0) {
1738 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001739 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001740
1741 /* Depends on sysfs having been initialized */
1742 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001743 } else
1744 DRM_ERROR("Failed to register driver for userspace access!\n");
1745
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001746 if (HAS_DISPLAY(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +01001747 /* Must be done after probing outputs */
1748 intel_opregion_register(dev_priv);
1749 acpi_video_register();
1750 }
1751
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001752 if (IS_GEN(dev_priv, 5))
Chris Wilson0673ad42016-06-24 14:00:22 +01001753 intel_gpu_ips_init(dev_priv);
1754
Jerome Anandeef57322017-01-25 04:27:49 +05301755 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001756
1757 /*
1758 * Some ports require correctly set-up hpd registers for detection to
1759 * work properly (leading to ghost connected connector status), e.g. VGA
1760 * on gm45. Hence we can only set up the initial fbdev config after hpd
1761 * irqs are fully enabled. We do it last so that the async config
1762 * cannot run before the connectors are registered.
1763 */
1764 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001765
1766 /*
1767 * We need to coordinate the hotplugs with the asynchronous fbdev
1768 * configuration, for which we use the fbdev->async_cookie.
1769 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001770 if (HAS_DISPLAY(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +00001771 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001772
Imre Deak2cd9a682018-08-16 15:37:57 +03001773 intel_power_domains_enable(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001774 intel_runtime_pm_enable(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001775}
1776
1777/**
1778 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1779 * @dev_priv: device private
1780 */
1781static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1782{
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001783 intel_runtime_pm_disable(&dev_priv->runtime_pm);
Imre Deak2cd9a682018-08-16 15:37:57 +03001784 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001785
Daniel Vetter4f256d82017-07-15 00:46:55 +02001786 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301787 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001788
Chris Wilson448aa912017-11-28 11:01:47 +00001789 /*
1790 * After flushing the fbdev (incl. a late async config which will
1791 * have delayed queuing of a hotplug event), then flush the hotplug
1792 * events.
1793 */
1794 drm_kms_helper_poll_fini(&dev_priv->drm);
1795
Chris Wilson0673ad42016-06-24 14:00:22 +01001796 intel_gpu_ips_teardown();
1797 acpi_video_unregister();
1798 intel_opregion_unregister(dev_priv);
1799
Robert Bragg442b8c02016-11-07 19:49:53 +00001800 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001801 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001802
David Weinehall694c2822016-08-22 13:32:43 +03001803 i915_teardown_sysfs(dev_priv);
Janusz Krzysztofikd69990e2019-04-05 15:02:34 +02001804 drm_dev_unplug(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001805
Chris Wilson848b3652017-11-23 11:53:37 +00001806 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001807}
1808
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001809static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1810{
1811 if (drm_debug & DRM_UT_DRIVER) {
1812 struct drm_printer p = drm_debug_printer("i915 device info:");
1813
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001814 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +02001815 INTEL_DEVID(dev_priv),
1816 INTEL_REVID(dev_priv),
1817 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001818 intel_subplatform(RUNTIME_INFO(dev_priv),
1819 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +02001820 INTEL_GEN(dev_priv));
1821
1822 intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
Jani Nikula02584042018-12-31 16:56:41 +02001823 intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001824 }
1825
1826 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1827 DRM_INFO("DRM_I915_DEBUG enabled\n");
1828 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1829 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001830 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1831 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001832}
1833
Chris Wilson55ac5a12018-09-05 15:09:20 +01001834static struct drm_i915_private *
1835i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1836{
1837 const struct intel_device_info *match_info =
1838 (struct intel_device_info *)ent->driver_data;
1839 struct intel_device_info *device_info;
1840 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001841 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001842
1843 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1844 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001845 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001846
Andi Shyti2ddcc982018-10-02 12:20:47 +03001847 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1848 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001849 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001850 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001851 }
1852
1853 i915->drm.pdev = pdev;
1854 i915->drm.dev_private = i915;
1855 pci_set_drvdata(pdev, &i915->drm);
1856
1857 /* Setup the write-once "constant" device info */
1858 device_info = mkwrite_device_info(i915);
1859 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +02001860 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001861
Chris Wilson74f6e182018-09-26 11:47:07 +01001862 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001863
1864 return i915;
1865}
1866
Chris Wilson31962ca2018-09-05 15:09:21 +01001867static void i915_driver_destroy(struct drm_i915_private *i915)
1868{
1869 struct pci_dev *pdev = i915->drm.pdev;
1870
1871 drm_dev_fini(&i915->drm);
1872 kfree(i915);
1873
1874 /* And make sure we never chase our dangling pointer from pci_dev */
1875 pci_set_drvdata(pdev, NULL);
1876}
1877
Chris Wilson0673ad42016-06-24 14:00:22 +01001878/**
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001879 * i915_driver_probe - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001880 * @pdev: PCI device
1881 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001882 *
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001883 * The driver probe routine has to do several things:
Chris Wilson0673ad42016-06-24 14:00:22 +01001884 * - drive output discovery via intel_modeset_init()
1885 * - initialize the memory manager
1886 * - allocate initial config memory
1887 * - setup the DRM framebuffer with the allocated memory
1888 */
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001889int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001890{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001891 const struct intel_device_info *match_info =
1892 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001893 struct drm_i915_private *dev_priv;
1894 int ret;
1895
Chris Wilson55ac5a12018-09-05 15:09:20 +01001896 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001897 if (IS_ERR(dev_priv))
1898 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001899
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001900 /* Disable nuclear pageflip by default on pre-ILK */
1901 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1902 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1903
Chris Wilson0673ad42016-06-24 14:00:22 +01001904 ret = pci_enable_device(pdev);
1905 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001906 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001907
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001908 ret = i915_driver_early_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001909 if (ret < 0)
1910 goto out_pci_disable;
1911
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001912 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001913
Daniele Ceraolo Spurio9e138ea2019-06-19 18:00:21 -07001914 i915_detect_vgpu(dev_priv);
1915
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001916 ret = i915_driver_mmio_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001917 if (ret < 0)
1918 goto out_runtime_pm_put;
1919
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001920 ret = i915_driver_hw_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001921 if (ret < 0)
1922 goto out_cleanup_mmio;
1923
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001924 ret = i915_driver_modeset_probe(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001925 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001926 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001927
1928 i915_driver_register(dev_priv);
1929
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001930 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001931
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001932 i915_welcome_messages(dev_priv);
1933
Chris Wilson0673ad42016-06-24 14:00:22 +01001934 return 0;
1935
Chris Wilson0673ad42016-06-24 14:00:22 +01001936out_cleanup_hw:
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001937 i915_driver_hw_remove(dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001938 i915_ggtt_driver_release(dev_priv);
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07001939
1940 /* Paranoia: make sure we have disabled everything before we exit. */
1941 intel_sanitize_gt_powersave(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001942out_cleanup_mmio:
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001943 i915_driver_mmio_release(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001944out_runtime_pm_put:
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001945 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001946 i915_driver_late_release(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001947out_pci_disable:
1948 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001949out_fini:
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +02001950 i915_probe_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001951 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001952 return ret;
1953}
1954
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001955void i915_driver_remove(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001956{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001957 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001958 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001959
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001960 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson07d80572018-08-16 15:37:56 +03001961
Daniel Vetter99c539b2017-07-15 00:46:56 +02001962 i915_driver_unregister(dev_priv);
1963
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001964 /*
1965 * After unregistering the device to prevent any new users, cancel
1966 * all in-flight requests so that we can quickly unbind the active
1967 * resources.
1968 */
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001969 intel_gt_set_wedged(&dev_priv->gt);
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001970
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001971 /* Flush any external code that still may be under the RCU lock */
1972 synchronize_rcu();
1973
Chris Wilson5861b012019-03-08 09:36:54 +00001974 i915_gem_suspend(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001975
Daniel Vetter18dddad2017-03-21 17:41:49 +01001976 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001977
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001978 intel_gvt_driver_remove(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001979
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001980 intel_modeset_driver_remove(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001981
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001982 intel_bios_driver_remove(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001983
David Weinehall52a05c32016-08-22 13:32:44 +03001984 vga_switcheroo_unregister_client(pdev);
1985 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001986
1987 intel_csr_ucode_fini(dev_priv);
1988
1989 /* Free error state after interrupts are fully disabled. */
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001990 cancel_delayed_work_sync(&dev_priv->gt.hangcheck.work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001991 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001992
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001993 i915_gem_driver_remove(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001994
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001995 intel_power_domains_driver_remove(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001996
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001997 i915_driver_hw_remove(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001998
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001999 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsoncad36882017-02-10 16:35:21 +00002000}
2001
2002static void i915_driver_release(struct drm_device *dev)
2003{
2004 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002005 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Chris Wilson0673ad42016-06-24 14:00:22 +01002006
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002007 disable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002008
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002009 i915_gem_driver_release(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002010
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002011 i915_ggtt_driver_release(dev_priv);
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07002012
2013 /* Paranoia: make sure we have disabled everything before we exit. */
2014 intel_sanitize_gt_powersave(dev_priv);
2015
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002016 i915_driver_mmio_release(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002017
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002018 enable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002019 intel_runtime_pm_driver_release(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002020
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002021 i915_driver_late_release(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01002022 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01002023}
2024
2025static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2026{
Chris Wilson829a0af2017-06-20 12:05:45 +01002027 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01002028 int ret;
2029
Chris Wilson829a0af2017-06-20 12:05:45 +01002030 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002031 if (ret)
2032 return ret;
2033
2034 return 0;
2035}
2036
2037/**
2038 * i915_driver_lastclose - clean up after all DRM clients have exited
2039 * @dev: DRM device
2040 *
2041 * Take care of cleaning up after all DRM clients have exited. In the
2042 * mode setting case, we want to restore the kernel's initial mode (just
2043 * in case the last client left us in a bad state).
2044 *
2045 * Additionally, in the non-mode setting case, we'll tear down the GTT
2046 * and DMA structures, since the kernel won't be using them, and clea
2047 * up any GEM state.
2048 */
2049static void i915_driver_lastclose(struct drm_device *dev)
2050{
2051 intel_fbdev_restore_mode(dev);
2052 vga_switcheroo_process_delayed_switch();
2053}
2054
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002055static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01002056{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002057 struct drm_i915_file_private *file_priv = file->driver_priv;
2058
Chris Wilson0673ad42016-06-24 14:00:22 +01002059 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01002060 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002061 i915_gem_release(dev, file);
2062 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01002063
2064 kfree(file_priv);
2065}
2066
Imre Deak07f9cd02014-08-18 14:42:45 +03002067static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
2068{
Chris Wilson91c8a322016-07-05 10:40:23 +01002069 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02002070 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03002071
2072 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02002073 for_each_intel_encoder(dev, encoder)
2074 if (encoder->suspend)
2075 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03002076 drm_modeset_unlock_all(dev);
2077}
2078
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002079static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2080 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03002081static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05302082
Imre Deakbc872292015-11-18 17:32:30 +02002083static bool suspend_to_idle(struct drm_i915_private *dev_priv)
2084{
2085#if IS_ENABLED(CONFIG_ACPI_SLEEP)
2086 if (acpi_target_system_state() < ACPI_STATE_S3)
2087 return true;
2088#endif
2089 return false;
2090}
Sagar Kambleebc32822014-08-13 23:07:05 +05302091
Chris Wilson73b66f82018-05-25 10:26:29 +01002092static int i915_drm_prepare(struct drm_device *dev)
2093{
2094 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002095
2096 /*
2097 * NB intel_display_suspend() may issue new requests after we've
2098 * ostensibly marked the GPU as ready-to-sleep here. We need to
2099 * split out that work and pull it forward so that after point,
2100 * the GPU is not woken again.
2101 */
Chris Wilson5861b012019-03-08 09:36:54 +00002102 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01002103
Chris Wilson5861b012019-03-08 09:36:54 +00002104 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01002105}
2106
Imre Deak5e365c32014-10-23 19:23:25 +03002107static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002108{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002109 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002110 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07002111 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002112
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002113 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002114
Paulo Zanonic67a4702013-08-19 13:18:09 -03002115 /* We do a lot of poking in a lot of registers, make sure they work
2116 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03002117 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02002118
Dave Airlie5bcf7192010-12-07 09:20:40 +10002119 drm_kms_helper_poll_disable(dev);
2120
David Weinehall52a05c32016-08-22 13:32:44 +03002121 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002122
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02002123 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01002124
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002125 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002126
2127 intel_runtime_pm_disable_interrupts(dev_priv);
2128 intel_hpd_cancel_work(dev_priv);
2129
2130 intel_suspend_encoders(dev_priv);
2131
Ville Syrjälä712bf362016-10-31 22:37:23 +02002132 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002133
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002134 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002135
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002136 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002137
Imre Deakbc872292015-11-18 17:32:30 +02002138 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00002139 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002140
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002141 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01002142
Mika Kuoppala62d5d692014-02-25 17:11:28 +02002143 dev_priv->suspend_count++;
2144
Imre Deakf74ed082016-04-18 14:48:21 +03002145 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02002146
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002147 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002148
Chris Wilson73b66f82018-05-25 10:26:29 +01002149 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002150}
2151
Imre Deak2cd9a682018-08-16 15:37:57 +03002152static enum i915_drm_suspend_mode
2153get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
2154{
2155 if (hibernate)
2156 return I915_DRM_SUSPEND_HIBERNATE;
2157
2158 if (suspend_to_idle(dev_priv))
2159 return I915_DRM_SUSPEND_IDLE;
2160
2161 return I915_DRM_SUSPEND_MEM;
2162}
2163
David Weinehallc49d13e2016-08-22 13:32:42 +03002164static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03002165{
David Weinehallc49d13e2016-08-22 13:32:42 +03002166 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002167 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002168 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deakc3c09c92014-10-23 19:23:15 +03002169 int ret;
2170
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002171 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002172
Chris Wilsonec92ad02018-05-31 09:22:46 +01002173 i915_gem_suspend_late(dev_priv);
2174
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002175 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03002176
Imre Deak2cd9a682018-08-16 15:37:57 +03002177 intel_power_domains_suspend(dev_priv,
2178 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02002179
Imre Deak507e1262016-04-20 20:27:54 +03002180 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07002181 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002182 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03002183 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002184 hsw_enable_pc8(dev_priv);
2185 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2186 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002187
2188 if (ret) {
2189 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002190 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002191
Imre Deak1f814da2015-12-16 02:52:19 +02002192 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03002193 }
2194
David Weinehall52a05c32016-08-22 13:32:44 +03002195 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02002196 /*
Imre Deak54875572015-06-30 17:06:47 +03002197 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02002198 * the device even though it's already in D3 and hang the machine. So
2199 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03002200 * power down the device properly. The issue was seen on multiple old
2201 * GENs with different BIOS vendors, so having an explicit blacklist
2202 * is inpractical; apply the workaround on everything pre GEN6. The
2203 * platforms where the issue was seen:
2204 * Lenovo Thinkpad X301, X61s, X60, T60, X41
2205 * Fujitsu FSC S7110
2206 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02002207 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00002208 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03002209 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03002210
Imre Deak1f814da2015-12-16 02:52:19 +02002211out:
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002212 enable_rpm_wakeref_asserts(rpm);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002213 if (!dev_priv->uncore.user_forcewake.count)
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002214 intel_runtime_pm_driver_release(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002215
2216 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03002217}
2218
Matthew Aulda9a251c2016-12-02 10:24:11 +00002219static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002220{
2221 int error;
2222
Chris Wilsonded8b072016-07-05 10:40:22 +01002223 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002224 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002225 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002226 return -ENODEV;
2227 }
2228
Imre Deak0b14cbd2014-09-10 18:16:55 +03002229 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2230 state.event != PM_EVENT_FREEZE))
2231 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002232
2233 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2234 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002235
Imre Deak5e365c32014-10-23 19:23:25 +03002236 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002237 if (error)
2238 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002239
Imre Deakab3be732015-03-02 13:04:41 +02002240 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002241}
2242
Imre Deak5e365c32014-10-23 19:23:25 +03002243static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002244{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002245 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002246 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002247
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002248 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002249 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002250
Chris Wilson12887862018-06-14 10:40:59 +01002251 i915_gem_sanitize(dev_priv);
2252
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002253 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002254 if (ret)
2255 DRM_ERROR("failed to re-enable GGTT\n");
2256
Imre Deakf74ed082016-04-18 14:48:21 +03002257 intel_csr_ucode_resume(dev_priv);
2258
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002259 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002260 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002261
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002262 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002263
Peter Antoine364aece2015-05-11 08:50:45 +01002264 /*
2265 * Interrupts have to be enabled before any batches are run. If not the
2266 * GPU will hang. i915_gem_init_hw() will initiate batches to
2267 * update/restore the context.
2268 *
Imre Deak908764f2016-11-29 21:40:29 +02002269 * drm_mode_config_reset() needs AUX interrupts.
2270 *
Peter Antoine364aece2015-05-11 08:50:45 +01002271 * Modeset enabling in intel_modeset_init_hw() also needs working
2272 * interrupts.
2273 */
2274 intel_runtime_pm_enable_interrupts(dev_priv);
2275
Imre Deak908764f2016-11-29 21:40:29 +02002276 drm_mode_config_reset(dev);
2277
Chris Wilson37cd3302017-11-12 11:27:38 +00002278 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002279
Daniel Vetterd5818932015-02-23 12:03:26 +01002280 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002281 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002282
2283 spin_lock_irq(&dev_priv->irq_lock);
2284 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002285 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002286 spin_unlock_irq(&dev_priv->irq_lock);
2287
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002288 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002289
Lyudea16b7652016-03-11 10:57:01 -05002290 intel_display_resume(dev);
2291
Lyudee0b70062016-11-01 21:06:30 -04002292 drm_kms_helper_poll_enable(dev);
2293
Daniel Vetterd5818932015-02-23 12:03:26 +01002294 /*
2295 * ... but also need to make sure that hotplug processing
2296 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002297 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002298 * notifications.
2299 * */
2300 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002301
Chris Wilsona950adc2018-10-30 11:05:54 +00002302 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002303
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002304 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002305
Imre Deak2cd9a682018-08-16 15:37:57 +03002306 intel_power_domains_enable(dev_priv);
2307
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002308 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002309
Chris Wilson074c6ad2014-04-09 09:19:43 +01002310 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002311}
2312
Imre Deak5e365c32014-10-23 19:23:25 +03002313static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002314{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002315 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002316 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002317 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002318
Imre Deak76c4b252014-04-01 19:55:22 +03002319 /*
2320 * We have a resume ordering issue with the snd-hda driver also
2321 * requiring our device to be power up. Due to the lack of a
2322 * parent/child relationship we currently solve this with an early
2323 * resume hook.
2324 *
2325 * FIXME: This should be solved with a special hdmi sink device or
2326 * similar so that power domains can be employed.
2327 */
Imre Deak44410cd2016-04-18 14:45:54 +03002328
2329 /*
2330 * Note that we need to set the power state explicitly, since we
2331 * powered off the device during freeze and the PCI core won't power
2332 * it back up for us during thaw. Powering off the device during
2333 * freeze is not a hard requirement though, and during the
2334 * suspend/resume phases the PCI core makes sure we get here with the
2335 * device powered on. So in case we change our freeze logic and keep
2336 * the device powered we can also remove the following set power state
2337 * call.
2338 */
David Weinehall52a05c32016-08-22 13:32:44 +03002339 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002340 if (ret) {
2341 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002342 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002343 }
2344
2345 /*
2346 * Note that pci_enable_device() first enables any parent bridge
2347 * device and only then sets the power state for this device. The
2348 * bridge enabling is a nop though, since bridge devices are resumed
2349 * first. The order of enabling power and enabling the device is
2350 * imposed by the PCI core as described above, so here we preserve the
2351 * same order for the freeze/thaw phases.
2352 *
2353 * TODO: eventually we should remove pci_disable_device() /
2354 * pci_enable_enable_device() from suspend/resume. Due to how they
2355 * depend on the device enable refcount we can't anyway depend on them
2356 * disabling/enabling the device.
2357 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002358 if (pci_enable_device(pdev))
2359 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002360
David Weinehall52a05c32016-08-22 13:32:44 +03002361 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002362
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002363 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002364
Wayne Boyer666a4532015-12-09 12:29:35 -08002365 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002366 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002367 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002368 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2369 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002370
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002371 intel_uncore_resume_early(&dev_priv->uncore);
2372
Tvrtko Ursulineaf522f2019-06-21 08:07:44 +01002373 intel_gt_check_and_clear_faults(&dev_priv->gt);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002374
Animesh Manna3e689282018-10-29 15:14:10 -07002375 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002376 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002377 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002378 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002379 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002380 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002381
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07002382 intel_sanitize_gt_powersave(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002383
Imre Deak2cd9a682018-08-16 15:37:57 +03002384 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002385
Chris Wilson0c916212019-06-25 14:01:10 +01002386 intel_gt_sanitize(&dev_priv->gt, true);
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002387
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002388 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak6e35e8a2016-04-18 10:04:19 +03002389
Imre Deak36d61e62014-10-23 19:23:24 +03002390 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002391}
2392
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002393static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002394{
Imre Deak50a00722014-10-23 19:23:17 +03002395 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002396
Imre Deak097dd832014-10-23 19:23:19 +03002397 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2398 return 0;
2399
Imre Deak5e365c32014-10-23 19:23:25 +03002400 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002401 if (ret)
2402 return ret;
2403
Imre Deak5a175142014-10-23 19:23:18 +03002404 return i915_drm_resume(dev);
2405}
2406
Chris Wilson73b66f82018-05-25 10:26:29 +01002407static int i915_pm_prepare(struct device *kdev)
2408{
2409 struct pci_dev *pdev = to_pci_dev(kdev);
2410 struct drm_device *dev = pci_get_drvdata(pdev);
2411
2412 if (!dev) {
2413 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2414 return -ENODEV;
2415 }
2416
2417 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2418 return 0;
2419
2420 return i915_drm_prepare(dev);
2421}
2422
David Weinehallc49d13e2016-08-22 13:32:42 +03002423static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002424{
David Weinehallc49d13e2016-08-22 13:32:42 +03002425 struct pci_dev *pdev = to_pci_dev(kdev);
2426 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002427
David Weinehallc49d13e2016-08-22 13:32:42 +03002428 if (!dev) {
2429 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002430 return -ENODEV;
2431 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002432
David Weinehallc49d13e2016-08-22 13:32:42 +03002433 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002434 return 0;
2435
David Weinehallc49d13e2016-08-22 13:32:42 +03002436 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002437}
2438
David Weinehallc49d13e2016-08-22 13:32:42 +03002439static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002440{
David Weinehallc49d13e2016-08-22 13:32:42 +03002441 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002442
2443 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002444 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002445 * requiring our device to be power up. Due to the lack of a
2446 * parent/child relationship we currently solve this with an late
2447 * suspend hook.
2448 *
2449 * FIXME: This should be solved with a special hdmi sink device or
2450 * similar so that power domains can be employed.
2451 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002452 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002453 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002454
David Weinehallc49d13e2016-08-22 13:32:42 +03002455 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002456}
2457
David Weinehallc49d13e2016-08-22 13:32:42 +03002458static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002459{
David Weinehallc49d13e2016-08-22 13:32:42 +03002460 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002461
David Weinehallc49d13e2016-08-22 13:32:42 +03002462 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002463 return 0;
2464
David Weinehallc49d13e2016-08-22 13:32:42 +03002465 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002466}
2467
David Weinehallc49d13e2016-08-22 13:32:42 +03002468static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002469{
David Weinehallc49d13e2016-08-22 13:32:42 +03002470 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002471
David Weinehallc49d13e2016-08-22 13:32:42 +03002472 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002473 return 0;
2474
David Weinehallc49d13e2016-08-22 13:32:42 +03002475 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002476}
2477
David Weinehallc49d13e2016-08-22 13:32:42 +03002478static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002479{
David Weinehallc49d13e2016-08-22 13:32:42 +03002480 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002481
David Weinehallc49d13e2016-08-22 13:32:42 +03002482 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002483 return 0;
2484
David Weinehallc49d13e2016-08-22 13:32:42 +03002485 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002486}
2487
Chris Wilson1f19ac22016-05-14 07:26:32 +01002488/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002489static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002490{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002491 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002492 int ret;
2493
Imre Deakdd9f31c2017-08-16 17:46:07 +03002494 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2495 ret = i915_drm_suspend(dev);
2496 if (ret)
2497 return ret;
2498 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002499
2500 ret = i915_gem_freeze(kdev_to_i915(kdev));
2501 if (ret)
2502 return ret;
2503
2504 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002505}
2506
David Weinehallc49d13e2016-08-22 13:32:42 +03002507static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002508{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002509 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002510 int ret;
2511
Imre Deakdd9f31c2017-08-16 17:46:07 +03002512 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2513 ret = i915_drm_suspend_late(dev, true);
2514 if (ret)
2515 return ret;
2516 }
Chris Wilson461fb992016-05-14 07:26:33 +01002517
David Weinehallc49d13e2016-08-22 13:32:42 +03002518 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002519 if (ret)
2520 return ret;
2521
2522 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002523}
2524
2525/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002526static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002527{
David Weinehallc49d13e2016-08-22 13:32:42 +03002528 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002529}
2530
David Weinehallc49d13e2016-08-22 13:32:42 +03002531static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002532{
David Weinehallc49d13e2016-08-22 13:32:42 +03002533 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002534}
2535
2536/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002537static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002538{
David Weinehallc49d13e2016-08-22 13:32:42 +03002539 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002540}
2541
David Weinehallc49d13e2016-08-22 13:32:42 +03002542static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002543{
David Weinehallc49d13e2016-08-22 13:32:42 +03002544 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002545}
2546
Imre Deakddeea5b2014-05-05 15:19:56 +03002547/*
2548 * Save all Gunit registers that may be lost after a D3 and a subsequent
2549 * S0i[R123] transition. The list of registers needing a save/restore is
2550 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2551 * registers in the following way:
2552 * - Driver: saved/restored by the driver
2553 * - Punit : saved/restored by the Punit firmware
2554 * - No, w/o marking: no need to save/restore, since the register is R/O or
2555 * used internally by the HW in a way that doesn't depend
2556 * keeping the content across a suspend/resume.
2557 * - Debug : used for debugging
2558 *
2559 * We save/restore all registers marked with 'Driver', with the following
2560 * exceptions:
2561 * - Registers out of use, including also registers marked with 'Debug'.
2562 * These have no effect on the driver's operation, so we don't save/restore
2563 * them to reduce the overhead.
2564 * - Registers that are fully setup by an initialization function called from
2565 * the resume path. For example many clock gating and RPS/RC6 registers.
2566 * - Registers that provide the right functionality with their reset defaults.
2567 *
2568 * TODO: Except for registers that based on the above 3 criteria can be safely
2569 * ignored, we save/restore all others, practically treating the HW context as
2570 * a black-box for the driver. Further investigation is needed to reduce the
2571 * saved/restored registers even further, by following the same 3 criteria.
2572 */
2573static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2574{
2575 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2576 int i;
2577
2578 /* GAM 0x4000-0x4770 */
2579 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2580 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2581 s->arb_mode = I915_READ(ARB_MODE);
2582 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2583 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2584
2585 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002586 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002587
2588 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002589 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002590
2591 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2592 s->ecochk = I915_READ(GAM_ECOCHK);
2593 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2594 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2595
2596 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2597
2598 /* MBC 0x9024-0x91D0, 0x8500 */
2599 s->g3dctl = I915_READ(VLV_G3DCTL);
2600 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2601 s->mbctl = I915_READ(GEN6_MBCTL);
2602
2603 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2604 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2605 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2606 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2607 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2608 s->rstctl = I915_READ(GEN6_RSTCTL);
2609 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2610
2611 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2612 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2613 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2614 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2615 s->ecobus = I915_READ(ECOBUS);
2616 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2617 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2618 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2619 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2620 s->rcedata = I915_READ(VLV_RCEDATA);
2621 s->spare2gh = I915_READ(VLV_SPAREG2H);
2622
2623 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2624 s->gt_imr = I915_READ(GTIMR);
2625 s->gt_ier = I915_READ(GTIER);
2626 s->pm_imr = I915_READ(GEN6_PMIMR);
2627 s->pm_ier = I915_READ(GEN6_PMIER);
2628
2629 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002630 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002631
2632 /* GT SA CZ domain, 0x100000-0x138124 */
2633 s->tilectl = I915_READ(TILECTL);
2634 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2635 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2636 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2637 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2638
2639 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2640 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2641 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002642 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002643 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2644
2645 /*
2646 * Not saving any of:
2647 * DFT, 0x9800-0x9EC0
2648 * SARB, 0xB000-0xB1FC
2649 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2650 * PCI CFG
2651 */
2652}
2653
2654static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2655{
2656 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2657 u32 val;
2658 int i;
2659
2660 /* GAM 0x4000-0x4770 */
2661 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2662 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2663 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2664 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2665 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2666
2667 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002668 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002669
2670 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002671 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002672
2673 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2674 I915_WRITE(GAM_ECOCHK, s->ecochk);
2675 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2676 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2677
2678 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2679
2680 /* MBC 0x9024-0x91D0, 0x8500 */
2681 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2682 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2683 I915_WRITE(GEN6_MBCTL, s->mbctl);
2684
2685 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2686 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2687 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2688 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2689 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2690 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2691 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2692
2693 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2694 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2695 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2696 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2697 I915_WRITE(ECOBUS, s->ecobus);
2698 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2699 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2700 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2701 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2702 I915_WRITE(VLV_RCEDATA, s->rcedata);
2703 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2704
2705 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2706 I915_WRITE(GTIMR, s->gt_imr);
2707 I915_WRITE(GTIER, s->gt_ier);
2708 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2709 I915_WRITE(GEN6_PMIER, s->pm_ier);
2710
2711 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002712 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002713
2714 /* GT SA CZ domain, 0x100000-0x138124 */
2715 I915_WRITE(TILECTL, s->tilectl);
2716 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2717 /*
2718 * Preserve the GT allow wake and GFX force clock bit, they are not
2719 * be restored, as they are used to control the s0ix suspend/resume
2720 * sequence by the caller.
2721 */
2722 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2723 val &= VLV_GTLC_ALLOWWAKEREQ;
2724 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2725 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2726
2727 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2728 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2729 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2730 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2731
2732 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2733
2734 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2735 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2736 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002737 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002738 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2739}
2740
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002741static int vlv_wait_for_pw_status(struct drm_i915_private *i915,
Chris Wilson3dd14c02017-04-21 14:58:15 +01002742 u32 mask, u32 val)
2743{
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002744 i915_reg_t reg = VLV_GTLC_PW_STATUS;
2745 u32 reg_value;
2746 int ret;
2747
Chris Wilson3dd14c02017-04-21 14:58:15 +01002748 /* The HW does not like us polling for PW_STATUS frequently, so
2749 * use the sleeping loop rather than risk the busy spin within
2750 * intel_wait_for_register().
2751 *
2752 * Transitioning between RC6 states should be at most 2ms (see
2753 * valleyview_enable_rps) so use a 3ms timeout.
2754 */
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002755 ret = wait_for(((reg_value =
2756 intel_uncore_read_notrace(&i915->uncore, reg)) & mask)
2757 == val, 3);
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002758
2759 /* just trace the final value */
2760 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2761
2762 return ret;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002763}
2764
Imre Deak650ad972014-04-18 16:35:02 +03002765int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2766{
2767 u32 val;
2768 int err;
2769
Imre Deak650ad972014-04-18 16:35:02 +03002770 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2771 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2772 if (force_on)
2773 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2774 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2775
2776 if (!force_on)
2777 return 0;
2778
Daniele Ceraolo Spurio97a04e02019-03-25 14:49:39 -07002779 err = intel_wait_for_register(&dev_priv->uncore,
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002780 VLV_GTLC_SURVIVABILITY_REG,
2781 VLV_GFX_CLK_STATUS_BIT,
2782 VLV_GFX_CLK_STATUS_BIT,
2783 20);
Imre Deak650ad972014-04-18 16:35:02 +03002784 if (err)
2785 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2786 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2787
2788 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002789}
2790
Imre Deakddeea5b2014-05-05 15:19:56 +03002791static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2792{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002793 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002794 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002795 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002796
2797 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2798 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2799 if (allow)
2800 val |= VLV_GTLC_ALLOWWAKEREQ;
2801 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2802 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2803
Chris Wilson3dd14c02017-04-21 14:58:15 +01002804 mask = VLV_GTLC_ALLOWWAKEACK;
2805 val = allow ? mask : 0;
2806
2807 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002808 if (err)
2809 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002810
Imre Deakddeea5b2014-05-05 15:19:56 +03002811 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002812}
2813
Chris Wilson3dd14c02017-04-21 14:58:15 +01002814static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2815 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002816{
2817 u32 mask;
2818 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002819
2820 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2821 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002822
2823 /*
2824 * RC6 transitioning can be delayed up to 2 msec (see
2825 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002826 *
2827 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2828 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002829 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002830 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002831 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2832 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002833}
2834
2835static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2836{
2837 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2838 return;
2839
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002840 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002841 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2842}
2843
Sagar Kambleebc32822014-08-13 23:07:05 +05302844static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002845{
2846 u32 mask;
2847 int err;
2848
2849 /*
2850 * Bspec defines the following GT well on flags as debug only, so
2851 * don't treat them as hard failures.
2852 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002853 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002854
2855 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2856 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2857
2858 vlv_check_no_gt_access(dev_priv);
2859
2860 err = vlv_force_gfx_clock(dev_priv, true);
2861 if (err)
2862 goto err1;
2863
2864 err = vlv_allow_gt_wake(dev_priv, false);
2865 if (err)
2866 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302867
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002868 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302869 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002870
2871 err = vlv_force_gfx_clock(dev_priv, false);
2872 if (err)
2873 goto err2;
2874
2875 return 0;
2876
2877err2:
2878 /* For safety always re-enable waking and disable gfx clock forcing */
2879 vlv_allow_gt_wake(dev_priv, true);
2880err1:
2881 vlv_force_gfx_clock(dev_priv, false);
2882
2883 return err;
2884}
2885
Sagar Kamble016970b2014-08-13 23:07:06 +05302886static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2887 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002888{
Imre Deakddeea5b2014-05-05 15:19:56 +03002889 int err;
2890 int ret;
2891
2892 /*
2893 * If any of the steps fail just try to continue, that's the best we
2894 * can do at this point. Return the first error code (which will also
2895 * leave RPM permanently disabled).
2896 */
2897 ret = vlv_force_gfx_clock(dev_priv, true);
2898
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002899 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302900 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002901
2902 err = vlv_allow_gt_wake(dev_priv, true);
2903 if (!ret)
2904 ret = err;
2905
2906 err = vlv_force_gfx_clock(dev_priv, false);
2907 if (!ret)
2908 ret = err;
2909
2910 vlv_check_no_gt_access(dev_priv);
2911
Chris Wilson7c108fd2016-10-24 13:42:18 +01002912 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002913 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002914
2915 return ret;
2916}
2917
David Weinehallc49d13e2016-08-22 13:32:42 +03002918static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002919{
David Weinehallc49d13e2016-08-22 13:32:42 +03002920 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002921 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002922 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07002923 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002924 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002925
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002926 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002927 return -ENODEV;
2928
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002929 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002930 return -ENODEV;
2931
Paulo Zanoni8a187452013-12-06 20:32:13 -02002932 DRM_DEBUG_KMS("Suspending device\n");
2933
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002934 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002935
Imre Deakd6102972014-05-07 19:57:49 +03002936 /*
2937 * We are safe here against re-faults, since the fault handler takes
2938 * an RPM reference.
2939 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002940 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002941
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01002942 intel_uc_runtime_suspend(&dev_priv->gt.uc);
Alex Daia1c41992015-09-30 09:46:37 -07002943
Imre Deak2eb52522014-11-19 15:30:05 +02002944 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002945
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002946 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002947
Imre Deak507e1262016-04-20 20:27:54 +03002948 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002949 if (INTEL_GEN(dev_priv) >= 11) {
2950 icl_display_core_uninit(dev_priv);
2951 bxt_enable_dc9(dev_priv);
2952 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002953 bxt_display_core_uninit(dev_priv);
2954 bxt_enable_dc9(dev_priv);
2955 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2956 hsw_enable_pc8(dev_priv);
2957 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2958 ret = vlv_suspend_complete(dev_priv);
2959 }
2960
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002961 if (ret) {
2962 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002963 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002964
Daniel Vetterb9632912014-09-30 10:56:44 +02002965 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002966
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01002967 intel_uc_resume(&dev_priv->gt.uc);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302968
Tvrtko Ursulin500bfa32019-06-21 08:07:45 +01002969 intel_gt_init_swizzling(&dev_priv->gt);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302970 i915_gem_restore_fences(dev_priv);
2971
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002972 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002973
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002974 return ret;
2975 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002976
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002977 enable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002978 intel_runtime_pm_driver_release(rpm);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002979
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002980 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002981 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2982
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002983 rpm->suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002984
2985 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002986 * FIXME: We really should find a document that references the arguments
2987 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002988 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002989 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002990 /*
2991 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2992 * being detected, and the call we do at intel_runtime_resume()
2993 * won't be able to restore them. Since PCI_D3hot matches the
2994 * actual specification and appears to be working, use it.
2995 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002996 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002997 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002998 /*
2999 * current versions of firmware which depend on this opregion
3000 * notification have repurposed the D1 definition to mean
3001 * "runtime suspended" vs. what you would normally expect (D3)
3002 * to distinguish it from notifications that might be sent via
3003 * the suspend path.
3004 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003005 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03003006 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02003007
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07003008 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02003009
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02003010 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04003011 intel_hpd_poll_init(dev_priv);
3012
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03003013 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003014 return 0;
3015}
3016
David Weinehallc49d13e2016-08-22 13:32:42 +03003017static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02003018{
David Weinehallc49d13e2016-08-22 13:32:42 +03003019 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02003020 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003021 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07003022 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003023 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003024
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01003025 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03003026 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003027
3028 DRM_DEBUG_KMS("Resuming device\n");
3029
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003030 WARN_ON_ONCE(atomic_read(&rpm->wakeref_count));
3031 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003032
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003033 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003034 rpm->suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07003035 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02003036 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003037
Animesh Manna3e689282018-10-29 15:14:10 -07003038 if (INTEL_GEN(dev_priv) >= 11) {
3039 bxt_disable_dc9(dev_priv);
3040 icl_display_core_init(dev_priv, true);
3041 if (dev_priv->csr.dmc_payload) {
3042 if (dev_priv->csr.allowed_dc_mask &
3043 DC_STATE_EN_UPTO_DC6)
3044 skl_enable_dc6(dev_priv);
3045 else if (dev_priv->csr.allowed_dc_mask &
3046 DC_STATE_EN_UPTO_DC5)
3047 gen9_enable_dc5(dev_priv);
3048 }
3049 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03003050 bxt_disable_dc9(dev_priv);
3051 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03003052 if (dev_priv->csr.dmc_payload &&
3053 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
3054 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003055 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003056 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003057 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003058 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03003059 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003060
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07003061 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01003062
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303063 intel_runtime_pm_enable_interrupts(dev_priv);
3064
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01003065 intel_uc_resume(&dev_priv->gt.uc);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303066
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003067 /*
3068 * No point of rolling back things in case of an error, as the best
3069 * we can do is to hope that things will still work (and disable RPM).
3070 */
Tvrtko Ursulin500bfa32019-06-21 08:07:45 +01003071 intel_gt_init_swizzling(&dev_priv->gt);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003072 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003073
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003074 /*
3075 * On VLV/CHV display interrupts are part of the display
3076 * power well, so hpd is reinitialized from there. For
3077 * everyone else do it here.
3078 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003079 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003080 intel_hpd_init(dev_priv);
3081
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303082 intel_enable_ipc(dev_priv);
3083
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003084 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003085
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003086 if (ret)
3087 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3088 else
3089 DRM_DEBUG_KMS("Device resumed\n");
3090
3091 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003092}
3093
Chris Wilson42f55512016-06-24 14:00:26 +01003094const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003095 /*
3096 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3097 * PMSG_RESUME]
3098 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003099 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003100 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003101 .suspend_late = i915_pm_suspend_late,
3102 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003103 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003104
3105 /*
3106 * S4 event handlers
3107 * @freeze, @freeze_late : called (1) before creating the
3108 * hibernation image [PMSG_FREEZE] and
3109 * (2) after rebooting, before restoring
3110 * the image [PMSG_QUIESCE]
3111 * @thaw, @thaw_early : called (1) after creating the hibernation
3112 * image, before writing it [PMSG_THAW]
3113 * and (2) after failing to create or
3114 * restore the image [PMSG_RECOVER]
3115 * @poweroff, @poweroff_late: called after writing the hibernation
3116 * image, before rebooting [PMSG_HIBERNATE]
3117 * @restore, @restore_early : called after rebooting and restoring the
3118 * hibernation image [PMSG_RESTORE]
3119 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003120 .freeze = i915_pm_freeze,
3121 .freeze_late = i915_pm_freeze_late,
3122 .thaw_early = i915_pm_thaw_early,
3123 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003124 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003125 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003126 .restore_early = i915_pm_restore_early,
3127 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003128
3129 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003130 .runtime_suspend = intel_runtime_suspend,
3131 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003132};
3133
Laurent Pinchart78b68552012-05-17 13:27:22 +02003134static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003135 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003136 .open = drm_gem_vm_open,
3137 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003138};
3139
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003140static const struct file_operations i915_driver_fops = {
3141 .owner = THIS_MODULE,
3142 .open = drm_open,
3143 .release = drm_release,
3144 .unlocked_ioctl = drm_ioctl,
3145 .mmap = drm_gem_mmap,
3146 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003147 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003148 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003149 .llseek = noop_llseek,
3150};
3151
Chris Wilson0673ad42016-06-24 14:00:22 +01003152static int
3153i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3154 struct drm_file *file)
3155{
3156 return -ENODEV;
3157}
3158
3159static const struct drm_ioctl_desc i915_ioctls[] = {
3160 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3161 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3162 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3163 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3164 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3165 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003166 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003167 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3168 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3169 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3170 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3171 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3172 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3173 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3174 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3175 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3176 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3177 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003178 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003179 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003180 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3181 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
Christian Königb972fff2019-04-17 13:25:24 +02003182 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003183 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3184 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
Christian Königb972fff2019-04-17 13:25:24 +02003185 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003186 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3187 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3188 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3189 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3190 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3191 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3192 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3193 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3194 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003195 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3196 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003197 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003198 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003199 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003200 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3201 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3202 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3203 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Christian Königb972fff2019-04-17 13:25:24 +02003204 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00003205 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003206 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3207 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3208 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3209 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3210 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3211 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003212 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003213 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3214 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003215 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson7f3f317a2019-05-21 22:11:25 +01003216 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
3217 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003218};
3219
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003221 /* Don't use MTRRs here; the Xserver or userspace app should
3222 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003223 */
Eric Anholt673a3942008-07-30 12:06:12 -07003224 .driver_features =
Daniel Vetter1ff49482019-01-29 11:42:48 +01003225 DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003226 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003227 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003228 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003229 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003230 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003231
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003232 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003233 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003234 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003235
3236 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3237 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3238 .gem_prime_export = i915_gem_prime_export,
3239 .gem_prime_import = i915_gem_prime_import,
3240
Ville Syrjälä7d23e592019-06-19 20:08:42 +03003241 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
3242 .get_scanout_position = i915_get_crtc_scanoutpos,
3243
Dave Airlieff72145b2011-02-07 12:16:14 +10003244 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003245 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003246 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003247 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003248 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003249 .name = DRIVER_NAME,
3250 .desc = DRIVER_DESC,
3251 .date = DRIVER_DATE,
3252 .major = DRIVER_MAJOR,
3253 .minor = DRIVER_MINOR,
3254 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003256
3257#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3258#include "selftests/mock_drm.c"
3259#endif