blob: d97fe9c9439a4ffee5e9d38a63438eb393d6f392 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000061 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010062 return false;
63
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010065 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000066 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010067 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000109 return i915_modparams.inject_load_failure &&
110 i915_load_fail_count == i915_modparams.inject_load_failure;
Chris Wilson0673ad42016-06-24 14:00:22 +0100111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300135 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800138 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
139 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
140 else
141 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100142 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100143 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100144 ret = PCH_SPT;
145 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700146 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700147 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700148 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100149 }
150
151 return ret;
152}
153
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000154static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800155{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200156 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800157
Ben Widawskyce1bb322013-04-05 13:12:44 -0700158 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
159 * (which really amounts to a PCH but no South Display).
160 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000161 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700162 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700163 return;
164 }
165
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800166 /*
167 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
168 * make graphics device passthrough work easy for VMM, that only
169 * need to expose ISA bridge to let driver know the real hardware
170 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800171 *
172 * In some virtualized environments (e.g. XEN), there is irrelevant
173 * ISA bridge in the system. To work reliably, we should scan trhough
174 * all the ISA bridge devices and check for the first match, instead
175 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800176 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200177 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800178 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200179 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300180
181 dev_priv->pch_id = id;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700182
Jesse Barnes90711d52011-04-28 14:48:02 -0700183 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
184 dev_priv->pch_type = PCH_IBX;
185 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100186 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700187 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800188 dev_priv->pch_type = PCH_CPT;
189 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300190 WARN_ON(!IS_GEN6(dev_priv) &&
191 !IS_IVYBRIDGE(dev_priv));
Jesse Barnesc7925132011-04-07 12:33:56 -0700192 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
193 /* PantherPoint is CPT compatible */
194 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300195 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300196 WARN_ON(!IS_GEN6(dev_priv) &&
197 !IS_IVYBRIDGE(dev_priv));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300198 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
199 dev_priv->pch_type = PCH_LPT;
200 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100201 WARN_ON(!IS_HASWELL(dev_priv) &&
202 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100203 WARN_ON(IS_HSW_ULT(dev_priv) ||
204 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800205 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
206 dev_priv->pch_type = PCH_LPT;
207 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100208 WARN_ON(!IS_HASWELL(dev_priv) &&
209 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100210 WARN_ON(!IS_HSW_ULT(dev_priv) &&
211 !IS_BDW_ULT(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300212 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
213 /* WildcatPoint is LPT compatible */
214 dev_priv->pch_type = PCH_LPT;
215 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
216 WARN_ON(!IS_HASWELL(dev_priv) &&
217 !IS_BROADWELL(dev_priv));
218 WARN_ON(IS_HSW_ULT(dev_priv) ||
219 IS_BDW_ULT(dev_priv));
220 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
221 /* WildcatPoint is LPT compatible */
222 dev_priv->pch_type = PCH_LPT;
223 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
224 WARN_ON(!IS_HASWELL(dev_priv) &&
225 !IS_BROADWELL(dev_priv));
226 WARN_ON(!IS_HSW_ULT(dev_priv) &&
227 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530228 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
229 dev_priv->pch_type = PCH_SPT;
230 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100231 WARN_ON(!IS_SKYLAKE(dev_priv) &&
232 !IS_KABYLAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300233 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530234 dev_priv->pch_type = PCH_SPT;
235 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100236 WARN_ON(!IS_SKYLAKE(dev_priv) &&
237 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700238 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
239 dev_priv->pch_type = PCH_KBP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700240 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
Jani Nikula85327742017-02-01 15:46:09 +0200241 WARN_ON(!IS_SKYLAKE(dev_priv) &&
Rodrigo Vivieb371932017-08-21 16:50:56 -0700242 !IS_KABYLAKE(dev_priv) &&
243 !IS_COFFEELAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700244 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
245 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700246 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700247 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
248 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300249 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700250 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700251 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700252 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
253 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300254 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
255 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
256 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200257 pch->subsystem_vendor ==
258 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
259 pch->subsystem_device ==
260 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100261 dev_priv->pch_type =
262 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200263 } else
264 continue;
265
Rui Guo6a9c4b32013-06-19 21:10:23 +0800266 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800267 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800268 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800269 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200270 DRM_DEBUG_KMS("No PCH found.\n");
271
272 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800273}
274
Chris Wilson0673ad42016-06-24 14:00:22 +0100275static int i915_getparam(struct drm_device *dev, void *data,
276 struct drm_file *file_priv)
277{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100278 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300279 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100280 drm_i915_getparam_t *param = data;
281 int value;
282
283 switch (param->param) {
284 case I915_PARAM_IRQ_ACTIVE:
285 case I915_PARAM_ALLOW_BATCHBUFFER:
286 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800287 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 /* Reject all old ums/dri params. */
289 return -ENODEV;
290 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300291 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 break;
293 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300294 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100296 case I915_PARAM_NUM_FENCES_AVAIL:
297 value = dev_priv->num_fence_regs;
298 break;
299 case I915_PARAM_HAS_OVERLAY:
300 value = dev_priv->overlay ? 1 : 0;
301 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100302 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530303 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 break;
305 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530306 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 break;
308 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530309 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 break;
311 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530312 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300315 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 break;
317 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300318 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300321 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
323 case I915_PARAM_HAS_SEMAPHORES:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000324 value = i915_modparams.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100325 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 case I915_PARAM_HAS_SECURE_BATCHES:
327 value = capable(CAP_SYS_ADMIN);
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_CMD_PARSER_VERSION:
330 value = i915_cmd_parser_get_version(dev_priv);
331 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300333 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 if (!value)
335 return -ENODEV;
336 break;
337 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300338 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 if (!value)
340 return -ENODEV;
341 break;
342 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000343 value = i915_modparams.enable_hangcheck &&
344 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100345 if (value && intel_has_reset_engine(dev_priv))
346 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100347 break;
348 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300349 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100351 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300352 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100353 break;
354 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300355 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100356 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800357 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530358 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800359 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530360 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800361 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100362 case I915_PARAM_MMAP_GTT_VERSION:
363 /* Though we've started our numbering from 1, and so class all
364 * earlier versions as 0, in effect their value is undefined as
365 * the ioctl will report EINVAL for the unknown param!
366 */
367 value = i915_gem_mmap_gtt_version();
368 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000369 case I915_PARAM_HAS_SCHEDULER:
Chris Wilsonbf64e0b2017-10-03 21:34:51 +0100370 value = 0;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100371 if (dev_priv->engine[RCS] && dev_priv->engine[RCS]->schedule) {
Chris Wilsonbf64e0b2017-10-03 21:34:51 +0100372 value |= I915_SCHEDULER_CAP_ENABLED;
Chris Wilsonac14fbd2017-10-03 21:34:53 +0100373 value |= I915_SCHEDULER_CAP_PRIORITY;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100374
Michał Winiarskia4598d12017-10-25 22:00:18 +0200375 if (HAS_LOGICAL_RING_PREEMPTION(dev_priv) &&
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200376 i915_modparams.enable_execlists)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100377 value |= I915_SCHEDULER_CAP_PREEMPTION;
378 }
Chris Wilson0de91362016-11-14 20:41:01 +0000379 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100380
David Weinehall16162472016-09-02 13:46:17 +0300381 case I915_PARAM_MMAP_VERSION:
382 /* Remember to bump this if the version changes! */
383 case I915_PARAM_HAS_GEM:
384 case I915_PARAM_HAS_PAGEFLIPPING:
385 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
386 case I915_PARAM_HAS_RELAXED_FENCING:
387 case I915_PARAM_HAS_COHERENT_RINGS:
388 case I915_PARAM_HAS_RELAXED_DELTA:
389 case I915_PARAM_HAS_GEN7_SOL_RESET:
390 case I915_PARAM_HAS_WAIT_TIMEOUT:
391 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
392 case I915_PARAM_HAS_PINNED_BATCHES:
393 case I915_PARAM_HAS_EXEC_NO_RELOC:
394 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
395 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
396 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000397 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000398 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100399 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100400 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100401 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300402 /* For the time being all of these are always true;
403 * if some supported hardware does not have one of these
404 * features this value needs to be provided from
405 * INTEL_INFO(), a feature macro, or similar.
406 */
407 value = 1;
408 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000409 case I915_PARAM_HAS_CONTEXT_ISOLATION:
410 value = intel_engines_has_context_isolation(dev_priv);
411 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100412 case I915_PARAM_SLICE_MASK:
413 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
414 if (!value)
415 return -ENODEV;
416 break;
Robert Braggf5320232017-06-13 12:23:00 +0100417 case I915_PARAM_SUBSLICE_MASK:
418 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
419 if (!value)
420 return -ENODEV;
421 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100422 default:
423 DRM_DEBUG("Unknown parameter %d\n", param->param);
424 return -EINVAL;
425 }
426
Chris Wilsondda33002016-06-24 14:00:23 +0100427 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100428 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100429
430 return 0;
431}
432
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000433static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100434{
Chris Wilson0673ad42016-06-24 14:00:22 +0100435 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
436 if (!dev_priv->bridge_dev) {
437 DRM_ERROR("bridge device not found\n");
438 return -1;
439 }
440 return 0;
441}
442
443/* Allocate space for the MCH regs if needed, return nonzero on error */
444static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000445intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100446{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000447 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100448 u32 temp_lo, temp_hi = 0;
449 u64 mchbar_addr;
450 int ret;
451
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000452 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100453 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
454 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
455 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
456
457 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
458#ifdef CONFIG_PNP
459 if (mchbar_addr &&
460 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
461 return 0;
462#endif
463
464 /* Get some space for it */
465 dev_priv->mch_res.name = "i915 MCHBAR";
466 dev_priv->mch_res.flags = IORESOURCE_MEM;
467 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
468 &dev_priv->mch_res,
469 MCHBAR_SIZE, MCHBAR_SIZE,
470 PCIBIOS_MIN_MEM,
471 0, pcibios_align_resource,
472 dev_priv->bridge_dev);
473 if (ret) {
474 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
475 dev_priv->mch_res.start = 0;
476 return ret;
477 }
478
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000479 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100480 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
481 upper_32_bits(dev_priv->mch_res.start));
482
483 pci_write_config_dword(dev_priv->bridge_dev, reg,
484 lower_32_bits(dev_priv->mch_res.start));
485 return 0;
486}
487
488/* Setup MCHBAR if possible, return true if we should disable it again */
489static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000490intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100491{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000492 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100493 u32 temp;
494 bool enabled;
495
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100496 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100497 return;
498
499 dev_priv->mchbar_need_disable = false;
500
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100501 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100502 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
503 enabled = !!(temp & DEVEN_MCHBAR_EN);
504 } else {
505 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
506 enabled = temp & 1;
507 }
508
509 /* If it's already enabled, don't have to do anything */
510 if (enabled)
511 return;
512
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000513 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100514 return;
515
516 dev_priv->mchbar_need_disable = true;
517
518 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100519 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100520 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
521 temp | DEVEN_MCHBAR_EN);
522 } else {
523 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
524 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
525 }
526}
527
528static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000529intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100530{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000531 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100532
533 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100534 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100535 u32 deven_val;
536
537 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
538 &deven_val);
539 deven_val &= ~DEVEN_MCHBAR_EN;
540 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
541 deven_val);
542 } else {
543 u32 mchbar_val;
544
545 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
546 &mchbar_val);
547 mchbar_val &= ~1;
548 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
549 mchbar_val);
550 }
551 }
552
553 if (dev_priv->mch_res.start)
554 release_resource(&dev_priv->mch_res);
555}
556
557/* true = enable decode, false = disable decoder */
558static unsigned int i915_vga_set_decode(void *cookie, bool state)
559{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000560 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100561
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000562 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100563 if (state)
564 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
565 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
566 else
567 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
568}
569
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000570static int i915_resume_switcheroo(struct drm_device *dev);
571static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
572
Chris Wilson0673ad42016-06-24 14:00:22 +0100573static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
574{
575 struct drm_device *dev = pci_get_drvdata(pdev);
576 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
577
578 if (state == VGA_SWITCHEROO_ON) {
579 pr_info("switched on\n");
580 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
581 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300582 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100583 i915_resume_switcheroo(dev);
584 dev->switch_power_state = DRM_SWITCH_POWER_ON;
585 } else {
586 pr_info("switched off\n");
587 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
588 i915_suspend_switcheroo(dev, pmm);
589 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
590 }
591}
592
593static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
594{
595 struct drm_device *dev = pci_get_drvdata(pdev);
596
597 /*
598 * FIXME: open_count is protected by drm_global_mutex but that would lead to
599 * locking inversion with the driver load path. And the access here is
600 * completely racy anyway. So don't bother with locking for now.
601 */
602 return dev->open_count == 0;
603}
604
605static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
606 .set_gpu_state = i915_switcheroo_set_state,
607 .reprobe = NULL,
608 .can_switch = i915_switcheroo_can_switch,
609};
610
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100611static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100612{
Chris Wilson3b19f162017-07-18 14:41:24 +0100613 /* Flush any outstanding unpin_work. */
614 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100615
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100616 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700617 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000618 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100619 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100620 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100621
Chris Wilson7c781422017-10-11 15:18:57 +0100622 i915_gem_cleanup_userptr(dev_priv);
623
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000624 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100625
Chris Wilson829a0af2017-06-20 12:05:45 +0100626 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100627}
628
629static int i915_load_modeset_init(struct drm_device *dev)
630{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100631 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300632 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100633 int ret;
634
635 if (i915_inject_load_failure())
636 return -ENODEV;
637
Jani Nikula66578852017-03-10 15:27:57 +0200638 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100639
640 /* If we have > 1 VGA cards, then we need to arbitrate access
641 * to the common VGA resources.
642 *
643 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
644 * then we do not take part in VGA arbitration and the
645 * vga_client_register() fails with -ENODEV.
646 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000647 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100648 if (ret && ret != -ENODEV)
649 goto out;
650
651 intel_register_dsm_handler();
652
David Weinehall52a05c32016-08-22 13:32:44 +0300653 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100654 if (ret)
655 goto cleanup_vga_client;
656
657 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
658 intel_update_rawclk(dev_priv);
659
660 intel_power_domains_init_hw(dev_priv, false);
661
662 intel_csr_ucode_init(dev_priv);
663
664 ret = intel_irq_install(dev_priv);
665 if (ret)
666 goto cleanup_csr;
667
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000668 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100669
670 /* Important: The output setup functions called by modeset_init need
671 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300672 ret = intel_modeset_init(dev);
673 if (ret)
674 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100675
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100676 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100677
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000678 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700680 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100681
Chris Wilsond378a3e2017-11-10 14:26:31 +0000682 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100683
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000684 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100685 return 0;
686
687 ret = intel_fbdev_init(dev);
688 if (ret)
689 goto cleanup_gem;
690
691 /* Only enable hotplug handling once the fbdev is fully set up. */
692 intel_hpd_init(dev_priv);
693
694 drm_kms_helper_poll_init(dev);
695
696 return 0;
697
698cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000699 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300700 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100701 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700702cleanup_uc:
703 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100704cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100705 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000706 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100707cleanup_csr:
708 intel_csr_ucode_fini(dev_priv);
709 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300710 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100711cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300712 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100713out:
714 return ret;
715}
716
Chris Wilson0673ad42016-06-24 14:00:22 +0100717static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
718{
719 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100720 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100721 struct i915_ggtt *ggtt = &dev_priv->ggtt;
722 bool primary;
723 int ret;
724
725 ap = alloc_apertures(1);
726 if (!ap)
727 return -ENOMEM;
728
729 ap->ranges[0].base = ggtt->mappable_base;
730 ap->ranges[0].size = ggtt->mappable_end;
731
732 primary =
733 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
734
Daniel Vetter44adece2016-08-10 18:52:34 +0200735 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100736
737 kfree(ap);
738
739 return ret;
740}
Chris Wilson0673ad42016-06-24 14:00:22 +0100741
742#if !defined(CONFIG_VGA_CONSOLE)
743static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
744{
745 return 0;
746}
747#elif !defined(CONFIG_DUMMY_CONSOLE)
748static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
749{
750 return -ENODEV;
751}
752#else
753static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
754{
755 int ret = 0;
756
757 DRM_INFO("Replacing VGA console driver\n");
758
759 console_lock();
760 if (con_is_bound(&vga_con))
761 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
762 if (ret == 0) {
763 ret = do_unregister_con_driver(&vga_con);
764
765 /* Ignore "already unregistered". */
766 if (ret == -ENODEV)
767 ret = 0;
768 }
769 console_unlock();
770
771 return ret;
772}
773#endif
774
Chris Wilson0673ad42016-06-24 14:00:22 +0100775static void intel_init_dpio(struct drm_i915_private *dev_priv)
776{
777 /*
778 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
779 * CHV x1 PHY (DP/HDMI D)
780 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
781 */
782 if (IS_CHERRYVIEW(dev_priv)) {
783 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
784 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
785 } else if (IS_VALLEYVIEW(dev_priv)) {
786 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
787 }
788}
789
790static int i915_workqueues_init(struct drm_i915_private *dev_priv)
791{
792 /*
793 * The i915 workqueue is primarily used for batched retirement of
794 * requests (and thus managing bo) once the task has been completed
795 * by the GPU. i915_gem_retire_requests() is called directly when we
796 * need high-priority retirement, such as waiting for an explicit
797 * bo.
798 *
799 * It is also used for periodic low-priority events, such as
800 * idle-timers and recording error state.
801 *
802 * All tasks on the workqueue are expected to acquire the dev mutex
803 * so there is no point in running more than one instance of the
804 * workqueue at any time. Use an ordered one.
805 */
806 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
807 if (dev_priv->wq == NULL)
808 goto out_err;
809
810 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
811 if (dev_priv->hotplug.dp_wq == NULL)
812 goto out_free_wq;
813
Chris Wilson0673ad42016-06-24 14:00:22 +0100814 return 0;
815
Chris Wilson0673ad42016-06-24 14:00:22 +0100816out_free_wq:
817 destroy_workqueue(dev_priv->wq);
818out_err:
819 DRM_ERROR("Failed to allocate workqueues.\n");
820
821 return -ENOMEM;
822}
823
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000824static void i915_engines_cleanup(struct drm_i915_private *i915)
825{
826 struct intel_engine_cs *engine;
827 enum intel_engine_id id;
828
829 for_each_engine(engine, i915, id)
830 kfree(engine);
831}
832
Chris Wilson0673ad42016-06-24 14:00:22 +0100833static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
834{
Chris Wilson0673ad42016-06-24 14:00:22 +0100835 destroy_workqueue(dev_priv->hotplug.dp_wq);
836 destroy_workqueue(dev_priv->wq);
837}
838
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300839/*
840 * We don't keep the workarounds for pre-production hardware, so we expect our
841 * driver to fail on these machines in one way or another. A little warning on
842 * dmesg may help both the user and the bug triagers.
843 */
844static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
845{
Chris Wilson248a1242017-01-30 10:44:56 +0000846 bool pre = false;
847
848 pre |= IS_HSW_EARLY_SDV(dev_priv);
849 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000850 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000851
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000852 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300853 DRM_ERROR("This is a pre-production stepping. "
854 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000855 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
856 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300857}
858
Chris Wilson0673ad42016-06-24 14:00:22 +0100859/**
860 * i915_driver_init_early - setup state not requiring device access
861 * @dev_priv: device private
862 *
863 * Initialize everything that is a "SW-only" state, that is state not
864 * requiring accessing the device or exposing the driver via kernel internal
865 * or userspace interfaces. Example steps belonging here: lock initialization,
866 * system memory allocation, setting up device specific attributes and
867 * function hooks not requiring accessing the device.
868 */
869static int i915_driver_init_early(struct drm_i915_private *dev_priv,
870 const struct pci_device_id *ent)
871{
872 const struct intel_device_info *match_info =
873 (struct intel_device_info *)ent->driver_data;
874 struct intel_device_info *device_info;
875 int ret = 0;
876
877 if (i915_inject_load_failure())
878 return -ENODEV;
879
880 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100881 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100882 memcpy(device_info, match_info, sizeof(*device_info));
883 device_info->device_id = dev_priv->drm.pdev->device;
884
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100885 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
886 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
887 device_info->platform_mask = BIT(device_info->platform);
888
Chris Wilson0673ad42016-06-24 14:00:22 +0100889 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
890 device_info->gen_mask = BIT(device_info->gen - 1);
891
892 spin_lock_init(&dev_priv->irq_lock);
893 spin_lock_init(&dev_priv->gpu_error.lock);
894 mutex_init(&dev_priv->backlight_lock);
895 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500896
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 spin_lock_init(&dev_priv->mm.object_stat_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100898 mutex_init(&dev_priv->sb_lock);
899 mutex_init(&dev_priv->modeset_restore_lock);
900 mutex_init(&dev_priv->av_mutex);
901 mutex_init(&dev_priv->wm.wm_mutex);
902 mutex_init(&dev_priv->pps_mutex);
903
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100904 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100905 i915_memcpy_init_early(dev_priv);
906
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 ret = i915_workqueues_init(dev_priv);
908 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000909 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100910
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000912 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100913
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000914 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100915 intel_init_dpio(dev_priv);
916 intel_power_domains_init(dev_priv);
917 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200918 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 intel_init_display_hooks(dev_priv);
920 intel_init_clock_gating_hooks(dev_priv);
921 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000922 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100923 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300924 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100925
David Weinehall36cdd012016-08-22 13:59:31 +0300926 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100927
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100928 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300930 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100931
Robert Braggeec688e2016-11-07 19:49:47 +0000932 i915_perf_init(dev_priv);
933
Chris Wilson0673ad42016-06-24 14:00:22 +0100934 return 0;
935
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300936err_irq:
937 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100938 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000939err_engines:
940 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 return ret;
942}
943
944/**
945 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
946 * @dev_priv: device private
947 */
948static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
949{
Robert Braggeec688e2016-11-07 19:49:47 +0000950 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000951 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300952 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100953 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000954 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955}
956
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000957static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100958{
David Weinehall52a05c32016-08-22 13:32:44 +0300959 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100960 int mmio_bar;
961 int mmio_size;
962
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100963 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100964 /*
965 * Before gen4, the registers and the GTT are behind different BARs.
966 * However, from gen4 onwards, the registers and the GTT are shared
967 * in the same BAR, so we want to restrict this ioremap from
968 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
969 * the register BAR remains the same size for all the earlier
970 * generations up to Ironlake.
971 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000972 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100973 mmio_size = 512 * 1024;
974 else
975 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300976 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100977 if (dev_priv->regs == NULL) {
978 DRM_ERROR("failed to map registers\n");
979
980 return -EIO;
981 }
982
983 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000984 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100985
986 return 0;
987}
988
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000989static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100990{
David Weinehall52a05c32016-08-22 13:32:44 +0300991 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100992
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000993 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300994 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100995}
996
997/**
998 * i915_driver_init_mmio - setup device MMIO
999 * @dev_priv: device private
1000 *
1001 * Setup minimal device state necessary for MMIO accesses later in the
1002 * initialization sequence. The setup here should avoid any other device-wide
1003 * side effects or exposing the driver via kernel internal or user space
1004 * interfaces.
1005 */
1006static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1007{
Chris Wilson0673ad42016-06-24 14:00:22 +01001008 int ret;
1009
1010 if (i915_inject_load_failure())
1011 return -ENODEV;
1012
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001013 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001014 return -EIO;
1015
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001016 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001017 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001018 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001019
1020 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001021
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001022 intel_uc_init_mmio(dev_priv);
1023
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001024 ret = intel_engines_init_mmio(dev_priv);
1025 if (ret)
1026 goto err_uncore;
1027
Chris Wilson24145512017-01-24 11:01:35 +00001028 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001029
1030 return 0;
1031
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001032err_uncore:
1033 intel_uncore_fini(dev_priv);
1034err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001035 pci_dev_put(dev_priv->bridge_dev);
1036
1037 return ret;
1038}
1039
1040/**
1041 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1042 * @dev_priv: device private
1043 */
1044static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1045{
Chris Wilson0673ad42016-06-24 14:00:22 +01001046 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001047 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001048 pci_dev_put(dev_priv->bridge_dev);
1049}
1050
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001051static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1052{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001053 i915_modparams.enable_execlists =
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001054 intel_sanitize_enable_execlists(dev_priv,
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001055 i915_modparams.enable_execlists);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001056
1057 /*
1058 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1059 * user's requested state against the hardware/driver capabilities. We
1060 * do this now so that we can print out any log messages once rather
1061 * than every time we check intel_enable_ppgtt().
1062 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001063 i915_modparams.enable_ppgtt =
1064 intel_sanitize_enable_ppgtt(dev_priv,
1065 i915_modparams.enable_ppgtt);
1066 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001067
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001068 i915_modparams.semaphores =
1069 intel_sanitize_semaphores(dev_priv, i915_modparams.semaphores);
1070 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n",
1071 yesno(i915_modparams.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001072
1073 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001074
1075 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001076}
1077
Chris Wilson0673ad42016-06-24 14:00:22 +01001078/**
1079 * i915_driver_init_hw - setup state requiring device access
1080 * @dev_priv: device private
1081 *
1082 * Setup state that requires accessing the device, but doesn't require
1083 * exposing the driver via kernel internal or userspace interfaces.
1084 */
1085static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1086{
David Weinehall52a05c32016-08-22 13:32:44 +03001087 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001088 int ret;
1089
1090 if (i915_inject_load_failure())
1091 return -ENODEV;
1092
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001093 intel_device_info_runtime_init(dev_priv);
1094
1095 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001096
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001097 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001098 if (ret)
1099 return ret;
1100
Chris Wilson0673ad42016-06-24 14:00:22 +01001101 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1102 * otherwise the vga fbdev driver falls over. */
1103 ret = i915_kick_out_firmware_fb(dev_priv);
1104 if (ret) {
1105 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1106 goto out_ggtt;
1107 }
1108
1109 ret = i915_kick_out_vgacon(dev_priv);
1110 if (ret) {
1111 DRM_ERROR("failed to remove conflicting VGA console\n");
1112 goto out_ggtt;
1113 }
1114
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001115 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001116 if (ret)
1117 return ret;
1118
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001119 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001120 if (ret) {
1121 DRM_ERROR("failed to enable GGTT\n");
1122 goto out_ggtt;
1123 }
1124
David Weinehall52a05c32016-08-22 13:32:44 +03001125 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001126
1127 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001128 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001129 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001130 if (ret) {
1131 DRM_ERROR("failed to set DMA mask\n");
1132
1133 goto out_ggtt;
1134 }
1135 }
1136
Chris Wilson0673ad42016-06-24 14:00:22 +01001137 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1138 * using 32bit addressing, overwriting memory if HWS is located
1139 * above 4GB.
1140 *
1141 * The documentation also mentions an issue with undefined
1142 * behaviour if any general state is accessed within a page above 4GB,
1143 * which also needs to be handled carefully.
1144 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001145 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001146 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001147
1148 if (ret) {
1149 DRM_ERROR("failed to set DMA mask\n");
1150
1151 goto out_ggtt;
1152 }
1153 }
1154
Chris Wilson0673ad42016-06-24 14:00:22 +01001155 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1156 PM_QOS_DEFAULT_VALUE);
1157
1158 intel_uncore_sanitize(dev_priv);
1159
1160 intel_opregion_setup(dev_priv);
1161
1162 i915_gem_load_init_fences(dev_priv);
1163
1164 /* On the 945G/GM, the chipset reports the MSI capability on the
1165 * integrated graphics even though the support isn't actually there
1166 * according to the published specs. It doesn't appear to function
1167 * correctly in testing on 945G.
1168 * This may be a side effect of MSI having been made available for PEG
1169 * and the registers being closely associated.
1170 *
1171 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001172 * be lost or delayed, and was defeatured. MSI interrupts seem to
1173 * get lost on g4x as well, and interrupt delivery seems to stay
1174 * properly dead afterwards. So we'll just disable them for all
1175 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001176 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001177 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001178 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001179 DRM_DEBUG_DRIVER("can't enable MSI");
1180 }
1181
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001182 ret = intel_gvt_init(dev_priv);
1183 if (ret)
1184 goto out_ggtt;
1185
Chris Wilson0673ad42016-06-24 14:00:22 +01001186 return 0;
1187
1188out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001189 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001190
1191 return ret;
1192}
1193
1194/**
1195 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1196 * @dev_priv: device private
1197 */
1198static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1199{
David Weinehall52a05c32016-08-22 13:32:44 +03001200 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001201
David Weinehall52a05c32016-08-22 13:32:44 +03001202 if (pdev->msi_enabled)
1203 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001204
1205 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001206 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001207}
1208
1209/**
1210 * i915_driver_register - register the driver with the rest of the system
1211 * @dev_priv: device private
1212 *
1213 * Perform any steps necessary to make the driver available via kernel
1214 * internal or userspace interfaces.
1215 */
1216static void i915_driver_register(struct drm_i915_private *dev_priv)
1217{
Chris Wilson91c8a322016-07-05 10:40:23 +01001218 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001219
1220 i915_gem_shrinker_init(dev_priv);
1221
1222 /*
1223 * Notify a valid surface after modesetting,
1224 * when running inside a VM.
1225 */
1226 if (intel_vgpu_active(dev_priv))
1227 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1228
1229 /* Reveal our presence to userspace */
1230 if (drm_dev_register(dev, 0) == 0) {
1231 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001232 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001233 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001234
1235 /* Depends on sysfs having been initialized */
1236 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001237 } else
1238 DRM_ERROR("Failed to register driver for userspace access!\n");
1239
1240 if (INTEL_INFO(dev_priv)->num_pipes) {
1241 /* Must be done after probing outputs */
1242 intel_opregion_register(dev_priv);
1243 acpi_video_register();
1244 }
1245
1246 if (IS_GEN5(dev_priv))
1247 intel_gpu_ips_init(dev_priv);
1248
Jerome Anandeef57322017-01-25 04:27:49 +05301249 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001250
1251 /*
1252 * Some ports require correctly set-up hpd registers for detection to
1253 * work properly (leading to ghost connected connector status), e.g. VGA
1254 * on gm45. Hence we can only set up the initial fbdev config after hpd
1255 * irqs are fully enabled. We do it last so that the async config
1256 * cannot run before the connectors are registered.
1257 */
1258 intel_fbdev_initial_config_async(dev);
1259}
1260
1261/**
1262 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1263 * @dev_priv: device private
1264 */
1265static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1266{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001267 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301268 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001269
1270 intel_gpu_ips_teardown();
1271 acpi_video_unregister();
1272 intel_opregion_unregister(dev_priv);
1273
Robert Bragg442b8c02016-11-07 19:49:53 +00001274 i915_perf_unregister(dev_priv);
1275
David Weinehall694c2822016-08-22 13:32:43 +03001276 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001277 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001278 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001279
1280 i915_gem_shrinker_cleanup(dev_priv);
1281}
1282
1283/**
1284 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001285 * @pdev: PCI device
1286 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001287 *
1288 * The driver load routine has to do several things:
1289 * - drive output discovery via intel_modeset_init()
1290 * - initialize the memory manager
1291 * - allocate initial config memory
1292 * - setup the DRM framebuffer with the allocated memory
1293 */
Chris Wilson42f55512016-06-24 14:00:26 +01001294int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001295{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001296 const struct intel_device_info *match_info =
1297 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001298 struct drm_i915_private *dev_priv;
1299 int ret;
1300
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001301 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001302 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001303 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001304
Chris Wilson0673ad42016-06-24 14:00:22 +01001305 ret = -ENOMEM;
1306 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1307 if (dev_priv)
1308 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1309 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001310 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001311 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001312 }
1313
Chris Wilson0673ad42016-06-24 14:00:22 +01001314 dev_priv->drm.pdev = pdev;
1315 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001316
1317 ret = pci_enable_device(pdev);
1318 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001319 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001320
1321 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001322 /*
1323 * Disable the system suspend direct complete optimization, which can
1324 * leave the device suspended skipping the driver's suspend handlers
1325 * if the device was already runtime suspended. This is needed due to
1326 * the difference in our runtime and system suspend sequence and
1327 * becaue the HDA driver may require us to enable the audio power
1328 * domain during system suspend.
1329 */
1330 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001331
1332 ret = i915_driver_init_early(dev_priv, ent);
1333 if (ret < 0)
1334 goto out_pci_disable;
1335
1336 intel_runtime_pm_get(dev_priv);
1337
1338 ret = i915_driver_init_mmio(dev_priv);
1339 if (ret < 0)
1340 goto out_runtime_pm_put;
1341
1342 ret = i915_driver_init_hw(dev_priv);
1343 if (ret < 0)
1344 goto out_cleanup_mmio;
1345
1346 /*
1347 * TODO: move the vblank init and parts of modeset init steps into one
1348 * of the i915_driver_init_/i915_driver_register functions according
1349 * to the role/effect of the given init step.
1350 */
1351 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001352 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001353 INTEL_INFO(dev_priv)->num_pipes);
1354 if (ret)
1355 goto out_cleanup_hw;
1356 }
1357
Chris Wilson91c8a322016-07-05 10:40:23 +01001358 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001359 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001360 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001361
1362 i915_driver_register(dev_priv);
1363
1364 intel_runtime_pm_enable(dev_priv);
1365
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301366 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301367
Chris Wilson0525a062016-10-14 14:27:07 +01001368 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1369 DRM_INFO("DRM_I915_DEBUG enabled\n");
1370 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1371 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001372
Chris Wilson0673ad42016-06-24 14:00:22 +01001373 intel_runtime_pm_put(dev_priv);
1374
1375 return 0;
1376
Chris Wilson0673ad42016-06-24 14:00:22 +01001377out_cleanup_hw:
1378 i915_driver_cleanup_hw(dev_priv);
1379out_cleanup_mmio:
1380 i915_driver_cleanup_mmio(dev_priv);
1381out_runtime_pm_put:
1382 intel_runtime_pm_put(dev_priv);
1383 i915_driver_cleanup_early(dev_priv);
1384out_pci_disable:
1385 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001386out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001387 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001388 drm_dev_fini(&dev_priv->drm);
1389out_free:
1390 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001391 return ret;
1392}
1393
Chris Wilson42f55512016-06-24 14:00:26 +01001394void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001395{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001396 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001397 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001398
Daniel Vetter99c539b2017-07-15 00:46:56 +02001399 i915_driver_unregister(dev_priv);
1400
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001401 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001402 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001403
1404 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1405
Daniel Vetter18dddad2017-03-21 17:41:49 +01001406 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001407
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001408 intel_gvt_cleanup(dev_priv);
1409
Chris Wilson0673ad42016-06-24 14:00:22 +01001410 intel_modeset_cleanup(dev);
1411
1412 /*
1413 * free the memory space allocated for the child device
1414 * config parsed from VBT
1415 */
1416 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1417 kfree(dev_priv->vbt.child_dev);
1418 dev_priv->vbt.child_dev = NULL;
1419 dev_priv->vbt.child_dev_num = 0;
1420 }
1421 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1422 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1423 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1424 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1425
David Weinehall52a05c32016-08-22 13:32:44 +03001426 vga_switcheroo_unregister_client(pdev);
1427 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001428
1429 intel_csr_ucode_fini(dev_priv);
1430
1431 /* Free error state after interrupts are fully disabled. */
1432 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001433 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001434
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001435 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001436 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001437 intel_fbc_cleanup_cfb(dev_priv);
1438
1439 intel_power_domains_fini(dev_priv);
1440
1441 i915_driver_cleanup_hw(dev_priv);
1442 i915_driver_cleanup_mmio(dev_priv);
1443
1444 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001445}
1446
1447static void i915_driver_release(struct drm_device *dev)
1448{
1449 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001450
1451 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001452 drm_dev_fini(&dev_priv->drm);
1453
1454 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001455}
1456
1457static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1458{
Chris Wilson829a0af2017-06-20 12:05:45 +01001459 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001460 int ret;
1461
Chris Wilson829a0af2017-06-20 12:05:45 +01001462 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001463 if (ret)
1464 return ret;
1465
1466 return 0;
1467}
1468
1469/**
1470 * i915_driver_lastclose - clean up after all DRM clients have exited
1471 * @dev: DRM device
1472 *
1473 * Take care of cleaning up after all DRM clients have exited. In the
1474 * mode setting case, we want to restore the kernel's initial mode (just
1475 * in case the last client left us in a bad state).
1476 *
1477 * Additionally, in the non-mode setting case, we'll tear down the GTT
1478 * and DMA structures, since the kernel won't be using them, and clea
1479 * up any GEM state.
1480 */
1481static void i915_driver_lastclose(struct drm_device *dev)
1482{
1483 intel_fbdev_restore_mode(dev);
1484 vga_switcheroo_process_delayed_switch();
1485}
1486
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001487static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001488{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001489 struct drm_i915_file_private *file_priv = file->driver_priv;
1490
Chris Wilson0673ad42016-06-24 14:00:22 +01001491 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001492 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001493 i915_gem_release(dev, file);
1494 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001495
1496 kfree(file_priv);
1497}
1498
Imre Deak07f9cd02014-08-18 14:42:45 +03001499static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1500{
Chris Wilson91c8a322016-07-05 10:40:23 +01001501 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001502 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001503
1504 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001505 for_each_intel_encoder(dev, encoder)
1506 if (encoder->suspend)
1507 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001508 drm_modeset_unlock_all(dev);
1509}
1510
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001511static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1512 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001513static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301514
Imre Deakbc872292015-11-18 17:32:30 +02001515static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1516{
1517#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1518 if (acpi_target_system_state() < ACPI_STATE_S3)
1519 return true;
1520#endif
1521 return false;
1522}
Sagar Kambleebc32822014-08-13 23:07:05 +05301523
Imre Deak5e365c32014-10-23 19:23:25 +03001524static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001525{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001526 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001527 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001528 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001529 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001530
Zhang Ruib8efb172013-02-05 15:41:53 +08001531 /* ignore lid events during suspend */
1532 mutex_lock(&dev_priv->modeset_restore_lock);
1533 dev_priv->modeset_restore = MODESET_SUSPENDED;
1534 mutex_unlock(&dev_priv->modeset_restore_lock);
1535
Imre Deak1f814da2015-12-16 02:52:19 +02001536 disable_rpm_wakeref_asserts(dev_priv);
1537
Paulo Zanonic67a4702013-08-19 13:18:09 -03001538 /* We do a lot of poking in a lot of registers, make sure they work
1539 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001540 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001541
Dave Airlie5bcf7192010-12-07 09:20:40 +10001542 drm_kms_helper_poll_disable(dev);
1543
David Weinehall52a05c32016-08-22 13:32:44 +03001544 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001545
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001546 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001547 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001548 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001549 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001550 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001551 }
1552
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001553 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001554
1555 intel_dp_mst_suspend(dev);
1556
1557 intel_runtime_pm_disable_interrupts(dev_priv);
1558 intel_hpd_cancel_work(dev_priv);
1559
1560 intel_suspend_encoders(dev_priv);
1561
Ville Syrjälä712bf362016-10-31 22:37:23 +02001562 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001563
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001564 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001565
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001566 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001567
Imre Deakbc872292015-11-18 17:32:30 +02001568 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001569 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001570
Hans de Goede68f60942017-02-10 11:28:01 +01001571 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001572 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001573
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001574 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001575
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001576 dev_priv->suspend_count++;
1577
Imre Deakf74ed082016-04-18 14:48:21 +03001578 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001579
Imre Deak1f814da2015-12-16 02:52:19 +02001580out:
1581 enable_rpm_wakeref_asserts(dev_priv);
1582
1583 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001584}
1585
David Weinehallc49d13e2016-08-22 13:32:42 +03001586static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001587{
David Weinehallc49d13e2016-08-22 13:32:42 +03001588 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001589 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001590 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001591 int ret;
1592
Imre Deak1f814da2015-12-16 02:52:19 +02001593 disable_rpm_wakeref_asserts(dev_priv);
1594
Imre Deak4c494a52016-10-13 14:34:06 +03001595 intel_display_set_init_power(dev_priv, false);
1596
Imre Deakdd9f31c2017-08-16 17:46:07 +03001597 fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation &&
Imre Deaka7c81252016-04-01 16:02:38 +03001598 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001599 /*
1600 * In case of firmware assisted context save/restore don't manually
1601 * deinit the power domains. This also means the CSR/DMC firmware will
1602 * stay active, it will power down any HW resources as required and
1603 * also enable deeper system power states that would be blocked if the
1604 * firmware was inactive.
1605 */
1606 if (!fw_csr)
1607 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001608
Imre Deak507e1262016-04-20 20:27:54 +03001609 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001610 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001611 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001612 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001613 hsw_enable_pc8(dev_priv);
1614 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1615 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001616
1617 if (ret) {
1618 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001619 if (!fw_csr)
1620 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001621
Imre Deak1f814da2015-12-16 02:52:19 +02001622 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001623 }
1624
David Weinehall52a05c32016-08-22 13:32:44 +03001625 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001626 /*
Imre Deak54875572015-06-30 17:06:47 +03001627 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001628 * the device even though it's already in D3 and hang the machine. So
1629 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001630 * power down the device properly. The issue was seen on multiple old
1631 * GENs with different BIOS vendors, so having an explicit blacklist
1632 * is inpractical; apply the workaround on everything pre GEN6. The
1633 * platforms where the issue was seen:
1634 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1635 * Fujitsu FSC S7110
1636 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001637 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001638 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001639 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001640
Imre Deakbc872292015-11-18 17:32:30 +02001641 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1642
Imre Deak1f814da2015-12-16 02:52:19 +02001643out:
1644 enable_rpm_wakeref_asserts(dev_priv);
1645
1646 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001647}
1648
Matthew Aulda9a251c2016-12-02 10:24:11 +00001649static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001650{
1651 int error;
1652
Chris Wilsonded8b072016-07-05 10:40:22 +01001653 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001654 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001655 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001656 return -ENODEV;
1657 }
1658
Imre Deak0b14cbd2014-09-10 18:16:55 +03001659 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1660 state.event != PM_EVENT_FREEZE))
1661 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001662
1663 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1664 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001665
Imre Deak5e365c32014-10-23 19:23:25 +03001666 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001667 if (error)
1668 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001669
Imre Deakab3be732015-03-02 13:04:41 +02001670 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001671}
1672
Imre Deak5e365c32014-10-23 19:23:25 +03001673static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001674{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001675 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001676 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001677
Imre Deak1f814da2015-12-16 02:52:19 +02001678 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001679 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001680
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001681 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001682 if (ret)
1683 DRM_ERROR("failed to re-enable GGTT\n");
1684
Imre Deakf74ed082016-04-18 14:48:21 +03001685 intel_csr_ucode_resume(dev_priv);
1686
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001687 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001688
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001689 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001690 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001691 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001692
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001693 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001694
Peter Antoine364aece2015-05-11 08:50:45 +01001695 /*
1696 * Interrupts have to be enabled before any batches are run. If not the
1697 * GPU will hang. i915_gem_init_hw() will initiate batches to
1698 * update/restore the context.
1699 *
Imre Deak908764f2016-11-29 21:40:29 +02001700 * drm_mode_config_reset() needs AUX interrupts.
1701 *
Peter Antoine364aece2015-05-11 08:50:45 +01001702 * Modeset enabling in intel_modeset_init_hw() also needs working
1703 * interrupts.
1704 */
1705 intel_runtime_pm_enable_interrupts(dev_priv);
1706
Imre Deak908764f2016-11-29 21:40:29 +02001707 drm_mode_config_reset(dev);
1708
Daniel Vetterd5818932015-02-23 12:03:26 +01001709 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001710 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001711 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001712 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001713 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001714 mutex_unlock(&dev->struct_mutex);
1715
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001716 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001717
Daniel Vetterd5818932015-02-23 12:03:26 +01001718 intel_modeset_init_hw(dev);
1719
1720 spin_lock_irq(&dev_priv->irq_lock);
1721 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001722 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001723 spin_unlock_irq(&dev_priv->irq_lock);
1724
Daniel Vetterd5818932015-02-23 12:03:26 +01001725 intel_dp_mst_resume(dev);
1726
Lyudea16b7652016-03-11 10:57:01 -05001727 intel_display_resume(dev);
1728
Lyudee0b70062016-11-01 21:06:30 -04001729 drm_kms_helper_poll_enable(dev);
1730
Daniel Vetterd5818932015-02-23 12:03:26 +01001731 /*
1732 * ... but also need to make sure that hotplug processing
1733 * doesn't cause havoc. Like in the driver load code we don't
1734 * bother with the tiny race here where we might loose hotplug
1735 * notifications.
1736 * */
1737 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001738
Chris Wilson03d92e42016-05-23 15:08:10 +01001739 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001740
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001741 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001742
Zhang Ruib8efb172013-02-05 15:41:53 +08001743 mutex_lock(&dev_priv->modeset_restore_lock);
1744 dev_priv->modeset_restore = MODESET_DONE;
1745 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001746
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001747 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001748
Chris Wilson54b4f682016-07-21 21:16:19 +01001749 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001750
Imre Deak1f814da2015-12-16 02:52:19 +02001751 enable_rpm_wakeref_asserts(dev_priv);
1752
Chris Wilson074c6ad2014-04-09 09:19:43 +01001753 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001754}
1755
Imre Deak5e365c32014-10-23 19:23:25 +03001756static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001757{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001758 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001759 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001760 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001761
Imre Deak76c4b252014-04-01 19:55:22 +03001762 /*
1763 * We have a resume ordering issue with the snd-hda driver also
1764 * requiring our device to be power up. Due to the lack of a
1765 * parent/child relationship we currently solve this with an early
1766 * resume hook.
1767 *
1768 * FIXME: This should be solved with a special hdmi sink device or
1769 * similar so that power domains can be employed.
1770 */
Imre Deak44410cd2016-04-18 14:45:54 +03001771
1772 /*
1773 * Note that we need to set the power state explicitly, since we
1774 * powered off the device during freeze and the PCI core won't power
1775 * it back up for us during thaw. Powering off the device during
1776 * freeze is not a hard requirement though, and during the
1777 * suspend/resume phases the PCI core makes sure we get here with the
1778 * device powered on. So in case we change our freeze logic and keep
1779 * the device powered we can also remove the following set power state
1780 * call.
1781 */
David Weinehall52a05c32016-08-22 13:32:44 +03001782 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001783 if (ret) {
1784 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1785 goto out;
1786 }
1787
1788 /*
1789 * Note that pci_enable_device() first enables any parent bridge
1790 * device and only then sets the power state for this device. The
1791 * bridge enabling is a nop though, since bridge devices are resumed
1792 * first. The order of enabling power and enabling the device is
1793 * imposed by the PCI core as described above, so here we preserve the
1794 * same order for the freeze/thaw phases.
1795 *
1796 * TODO: eventually we should remove pci_disable_device() /
1797 * pci_enable_enable_device() from suspend/resume. Due to how they
1798 * depend on the device enable refcount we can't anyway depend on them
1799 * disabling/enabling the device.
1800 */
David Weinehall52a05c32016-08-22 13:32:44 +03001801 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001802 ret = -EIO;
1803 goto out;
1804 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001805
David Weinehall52a05c32016-08-22 13:32:44 +03001806 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001807
Imre Deak1f814da2015-12-16 02:52:19 +02001808 disable_rpm_wakeref_asserts(dev_priv);
1809
Wayne Boyer666a4532015-12-09 12:29:35 -08001810 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001811 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001812 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001813 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1814 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001815
Hans de Goede68f60942017-02-10 11:28:01 +01001816 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001817
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001818 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001819 if (!dev_priv->suspended_to_idle)
1820 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001821 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001822 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001823 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001824 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001825
Chris Wilsondc979972016-05-10 14:10:04 +01001826 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001827
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001828 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001829 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001830 intel_power_domains_init_hw(dev_priv, true);
1831
Chris Wilson24145512017-01-24 11:01:35 +00001832 i915_gem_sanitize(dev_priv);
1833
Imre Deak6e35e8a2016-04-18 10:04:19 +03001834 enable_rpm_wakeref_asserts(dev_priv);
1835
Imre Deakbc872292015-11-18 17:32:30 +02001836out:
1837 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001838
1839 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001840}
1841
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001842static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001843{
Imre Deak50a00722014-10-23 19:23:17 +03001844 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001845
Imre Deak097dd832014-10-23 19:23:19 +03001846 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1847 return 0;
1848
Imre Deak5e365c32014-10-23 19:23:25 +03001849 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001850 if (ret)
1851 return ret;
1852
Imre Deak5a175142014-10-23 19:23:18 +03001853 return i915_drm_resume(dev);
1854}
1855
Ben Gamari11ed50e2009-09-14 17:48:45 -04001856/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001857 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001858 * @i915: #drm_i915_private to reset
1859 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001860 *
Chris Wilson780f2622016-09-09 14:11:52 +01001861 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1862 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001863 *
Chris Wilson221fe792016-09-09 14:11:51 +01001864 * Caller must hold the struct_mutex.
1865 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001866 * Procedure is fairly simple:
1867 * - reset the chip using the reset reg
1868 * - re-init context state
1869 * - re-init hardware status page
1870 * - re-init ring buffer
1871 * - re-init interrupt state
1872 * - re-init display
1873 */
Chris Wilson535275d2017-07-21 13:32:37 +01001874void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001875{
Chris Wilson535275d2017-07-21 13:32:37 +01001876 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001877 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001878
Chris Wilson535275d2017-07-21 13:32:37 +01001879 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001880 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001881
Chris Wilson8c185ec2017-03-16 17:13:02 +00001882 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001883 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001884
Chris Wilsond98c52c2016-04-13 17:35:05 +01001885 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001886 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001887 goto wakeup;
1888
Chris Wilson535275d2017-07-21 13:32:37 +01001889 if (!(flags & I915_RESET_QUIET))
1890 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001891 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001892
Chris Wilson535275d2017-07-21 13:32:37 +01001893 disable_irq(i915->drm.irq);
1894 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001895 if (ret) {
1896 DRM_ERROR("GPU recovery failed\n");
Chris Wilson535275d2017-07-21 13:32:37 +01001897 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001898 goto error;
1899 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001900
Chris Wilson535275d2017-07-21 13:32:37 +01001901 ret = intel_gpu_reset(i915, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001902 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001903 if (ret != -ENODEV)
1904 DRM_ERROR("Failed to reset chip: %i\n", ret);
1905 else
1906 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001907 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001908 }
1909
Chris Wilson535275d2017-07-21 13:32:37 +01001910 i915_gem_reset(i915);
1911 intel_overlay_reset(i915);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001912
Ben Gamari11ed50e2009-09-14 17:48:45 -04001913 /* Ok, now get things going again... */
1914
1915 /*
1916 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001917 * there.
1918 */
1919 ret = i915_ggtt_enable_hw(i915);
1920 if (ret) {
1921 DRM_ERROR("Failed to re-enable GGTT following reset %d\n", ret);
1922 goto error;
1923 }
1924
1925 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001926 * Next we need to restore the context, but we don't use those
1927 * yet either...
1928 *
1929 * Ring buffer needs to be re-initialized in the KMS case, or if X
1930 * was running at the time of the reset (i.e. we weren't VT
1931 * switched away).
1932 */
Chris Wilson535275d2017-07-21 13:32:37 +01001933 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001934 if (ret) {
1935 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001936 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001937 }
1938
Chris Wilson535275d2017-07-21 13:32:37 +01001939 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001940
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001941finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001942 i915_gem_reset_finish(i915);
1943 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001944
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001945wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001946 clear_bit(I915_RESET_HANDOFF, &error->flags);
1947 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001948 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001949
1950error:
Chris Wilson535275d2017-07-21 13:32:37 +01001951 i915_gem_set_wedged(i915);
1952 i915_gem_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001953 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001954}
1955
Michel Thierry6acbea82017-10-31 15:53:09 -07001956static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
1957 struct intel_engine_cs *engine)
1958{
1959 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
1960}
1961
Michel Thierry142bc7d2017-06-20 10:57:46 +01001962/**
1963 * i915_reset_engine - reset GPU engine to recover from a hang
1964 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01001965 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01001966 *
1967 * Reset a specific GPU engine. Useful if a hang is detected.
1968 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001969 *
1970 * Procedure is:
1971 * - identifies the request that caused the hang and it is dropped
1972 * - reset engine (which will force the engine to idle)
1973 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01001974 */
Chris Wilson535275d2017-07-21 13:32:37 +01001975int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001976{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001977 struct i915_gpu_error *error = &engine->i915->gpu_error;
1978 struct drm_i915_gem_request *active_request;
1979 int ret;
1980
1981 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
1982
Chris Wilson535275d2017-07-21 13:32:37 +01001983 if (!(flags & I915_RESET_QUIET)) {
1984 dev_notice(engine->i915->drm.dev,
1985 "Resetting %s after gpu hang\n", engine->name);
1986 }
Chris Wilson73676122017-07-21 13:32:31 +01001987 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001988
1989 active_request = i915_gem_reset_prepare_engine(engine);
1990 if (IS_ERR(active_request)) {
1991 DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n");
1992 ret = PTR_ERR(active_request);
1993 goto out;
1994 }
1995
Michel Thierry6acbea82017-10-31 15:53:09 -07001996 if (!engine->i915->guc.execbuf_client)
1997 ret = intel_gt_reset_engine(engine->i915, engine);
1998 else
1999 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002000 if (ret) {
2001 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002002 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2003 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002004 engine->name, ret);
2005 goto out;
2006 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002007
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002008 /*
2009 * The request that caused the hang is stuck on elsp, we know the
2010 * active request and can drop it, adjust head to skip the offending
2011 * request to resume executing remaining requests in the queue.
2012 */
2013 i915_gem_reset_engine(engine, active_request);
2014
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002015 /*
2016 * The engine and its registers (and workarounds in case of render)
2017 * have been reset to their default values. Follow the init_ring
2018 * process to program RING_MODE, HWSP and re-enable submission.
2019 */
2020 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002021 if (ret)
2022 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002023
2024out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002025 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002026 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002027}
2028
David Weinehallc49d13e2016-08-22 13:32:42 +03002029static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002030{
David Weinehallc49d13e2016-08-22 13:32:42 +03002031 struct pci_dev *pdev = to_pci_dev(kdev);
2032 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002033
David Weinehallc49d13e2016-08-22 13:32:42 +03002034 if (!dev) {
2035 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002036 return -ENODEV;
2037 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002038
David Weinehallc49d13e2016-08-22 13:32:42 +03002039 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002040 return 0;
2041
David Weinehallc49d13e2016-08-22 13:32:42 +03002042 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002043}
2044
David Weinehallc49d13e2016-08-22 13:32:42 +03002045static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002046{
David Weinehallc49d13e2016-08-22 13:32:42 +03002047 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002048
2049 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002050 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002051 * requiring our device to be power up. Due to the lack of a
2052 * parent/child relationship we currently solve this with an late
2053 * suspend hook.
2054 *
2055 * FIXME: This should be solved with a special hdmi sink device or
2056 * similar so that power domains can be employed.
2057 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002058 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002059 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002060
David Weinehallc49d13e2016-08-22 13:32:42 +03002061 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002062}
2063
David Weinehallc49d13e2016-08-22 13:32:42 +03002064static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002065{
David Weinehallc49d13e2016-08-22 13:32:42 +03002066 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002067
David Weinehallc49d13e2016-08-22 13:32:42 +03002068 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002069 return 0;
2070
David Weinehallc49d13e2016-08-22 13:32:42 +03002071 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002072}
2073
David Weinehallc49d13e2016-08-22 13:32:42 +03002074static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002075{
David Weinehallc49d13e2016-08-22 13:32:42 +03002076 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002077
David Weinehallc49d13e2016-08-22 13:32:42 +03002078 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002079 return 0;
2080
David Weinehallc49d13e2016-08-22 13:32:42 +03002081 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002082}
2083
David Weinehallc49d13e2016-08-22 13:32:42 +03002084static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002085{
David Weinehallc49d13e2016-08-22 13:32:42 +03002086 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002087
David Weinehallc49d13e2016-08-22 13:32:42 +03002088 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002089 return 0;
2090
David Weinehallc49d13e2016-08-22 13:32:42 +03002091 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002092}
2093
Chris Wilson1f19ac22016-05-14 07:26:32 +01002094/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002095static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002096{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002097 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002098 int ret;
2099
Imre Deakdd9f31c2017-08-16 17:46:07 +03002100 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2101 ret = i915_drm_suspend(dev);
2102 if (ret)
2103 return ret;
2104 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002105
2106 ret = i915_gem_freeze(kdev_to_i915(kdev));
2107 if (ret)
2108 return ret;
2109
2110 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002111}
2112
David Weinehallc49d13e2016-08-22 13:32:42 +03002113static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002114{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002115 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002116 int ret;
2117
Imre Deakdd9f31c2017-08-16 17:46:07 +03002118 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2119 ret = i915_drm_suspend_late(dev, true);
2120 if (ret)
2121 return ret;
2122 }
Chris Wilson461fb992016-05-14 07:26:33 +01002123
David Weinehallc49d13e2016-08-22 13:32:42 +03002124 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002125 if (ret)
2126 return ret;
2127
2128 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002129}
2130
2131/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002132static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002133{
David Weinehallc49d13e2016-08-22 13:32:42 +03002134 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002135}
2136
David Weinehallc49d13e2016-08-22 13:32:42 +03002137static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002138{
David Weinehallc49d13e2016-08-22 13:32:42 +03002139 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002140}
2141
2142/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002143static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002144{
David Weinehallc49d13e2016-08-22 13:32:42 +03002145 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002146}
2147
David Weinehallc49d13e2016-08-22 13:32:42 +03002148static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002149{
David Weinehallc49d13e2016-08-22 13:32:42 +03002150 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002151}
2152
Imre Deakddeea5b2014-05-05 15:19:56 +03002153/*
2154 * Save all Gunit registers that may be lost after a D3 and a subsequent
2155 * S0i[R123] transition. The list of registers needing a save/restore is
2156 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2157 * registers in the following way:
2158 * - Driver: saved/restored by the driver
2159 * - Punit : saved/restored by the Punit firmware
2160 * - No, w/o marking: no need to save/restore, since the register is R/O or
2161 * used internally by the HW in a way that doesn't depend
2162 * keeping the content across a suspend/resume.
2163 * - Debug : used for debugging
2164 *
2165 * We save/restore all registers marked with 'Driver', with the following
2166 * exceptions:
2167 * - Registers out of use, including also registers marked with 'Debug'.
2168 * These have no effect on the driver's operation, so we don't save/restore
2169 * them to reduce the overhead.
2170 * - Registers that are fully setup by an initialization function called from
2171 * the resume path. For example many clock gating and RPS/RC6 registers.
2172 * - Registers that provide the right functionality with their reset defaults.
2173 *
2174 * TODO: Except for registers that based on the above 3 criteria can be safely
2175 * ignored, we save/restore all others, practically treating the HW context as
2176 * a black-box for the driver. Further investigation is needed to reduce the
2177 * saved/restored registers even further, by following the same 3 criteria.
2178 */
2179static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2180{
2181 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2182 int i;
2183
2184 /* GAM 0x4000-0x4770 */
2185 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2186 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2187 s->arb_mode = I915_READ(ARB_MODE);
2188 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2189 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2190
2191 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002192 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002193
2194 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002195 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002196
2197 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2198 s->ecochk = I915_READ(GAM_ECOCHK);
2199 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2200 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2201
2202 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2203
2204 /* MBC 0x9024-0x91D0, 0x8500 */
2205 s->g3dctl = I915_READ(VLV_G3DCTL);
2206 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2207 s->mbctl = I915_READ(GEN6_MBCTL);
2208
2209 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2210 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2211 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2212 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2213 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2214 s->rstctl = I915_READ(GEN6_RSTCTL);
2215 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2216
2217 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2218 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2219 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2220 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2221 s->ecobus = I915_READ(ECOBUS);
2222 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2223 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2224 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2225 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2226 s->rcedata = I915_READ(VLV_RCEDATA);
2227 s->spare2gh = I915_READ(VLV_SPAREG2H);
2228
2229 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2230 s->gt_imr = I915_READ(GTIMR);
2231 s->gt_ier = I915_READ(GTIER);
2232 s->pm_imr = I915_READ(GEN6_PMIMR);
2233 s->pm_ier = I915_READ(GEN6_PMIER);
2234
2235 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002236 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002237
2238 /* GT SA CZ domain, 0x100000-0x138124 */
2239 s->tilectl = I915_READ(TILECTL);
2240 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2241 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2242 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2243 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2244
2245 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2246 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2247 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002248 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002249 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2250
2251 /*
2252 * Not saving any of:
2253 * DFT, 0x9800-0x9EC0
2254 * SARB, 0xB000-0xB1FC
2255 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2256 * PCI CFG
2257 */
2258}
2259
2260static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2261{
2262 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2263 u32 val;
2264 int i;
2265
2266 /* GAM 0x4000-0x4770 */
2267 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2268 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2269 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2270 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2271 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2272
2273 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002274 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002275
2276 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002277 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002278
2279 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2280 I915_WRITE(GAM_ECOCHK, s->ecochk);
2281 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2282 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2283
2284 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2285
2286 /* MBC 0x9024-0x91D0, 0x8500 */
2287 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2288 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2289 I915_WRITE(GEN6_MBCTL, s->mbctl);
2290
2291 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2292 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2293 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2294 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2295 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2296 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2297 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2298
2299 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2300 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2301 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2302 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2303 I915_WRITE(ECOBUS, s->ecobus);
2304 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2305 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2306 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2307 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2308 I915_WRITE(VLV_RCEDATA, s->rcedata);
2309 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2310
2311 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2312 I915_WRITE(GTIMR, s->gt_imr);
2313 I915_WRITE(GTIER, s->gt_ier);
2314 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2315 I915_WRITE(GEN6_PMIER, s->pm_ier);
2316
2317 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002318 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002319
2320 /* GT SA CZ domain, 0x100000-0x138124 */
2321 I915_WRITE(TILECTL, s->tilectl);
2322 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2323 /*
2324 * Preserve the GT allow wake and GFX force clock bit, they are not
2325 * be restored, as they are used to control the s0ix suspend/resume
2326 * sequence by the caller.
2327 */
2328 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2329 val &= VLV_GTLC_ALLOWWAKEREQ;
2330 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2331 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2332
2333 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2334 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2335 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2336 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2337
2338 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2339
2340 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2341 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2342 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002343 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002344 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2345}
2346
Chris Wilson3dd14c02017-04-21 14:58:15 +01002347static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2348 u32 mask, u32 val)
2349{
2350 /* The HW does not like us polling for PW_STATUS frequently, so
2351 * use the sleeping loop rather than risk the busy spin within
2352 * intel_wait_for_register().
2353 *
2354 * Transitioning between RC6 states should be at most 2ms (see
2355 * valleyview_enable_rps) so use a 3ms timeout.
2356 */
2357 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2358 3);
2359}
2360
Imre Deak650ad972014-04-18 16:35:02 +03002361int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2362{
2363 u32 val;
2364 int err;
2365
Imre Deak650ad972014-04-18 16:35:02 +03002366 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2367 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2368 if (force_on)
2369 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2370 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2371
2372 if (!force_on)
2373 return 0;
2374
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002375 err = intel_wait_for_register(dev_priv,
2376 VLV_GTLC_SURVIVABILITY_REG,
2377 VLV_GFX_CLK_STATUS_BIT,
2378 VLV_GFX_CLK_STATUS_BIT,
2379 20);
Imre Deak650ad972014-04-18 16:35:02 +03002380 if (err)
2381 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2382 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2383
2384 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002385}
2386
Imre Deakddeea5b2014-05-05 15:19:56 +03002387static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2388{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002389 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002390 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002391 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002392
2393 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2394 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2395 if (allow)
2396 val |= VLV_GTLC_ALLOWWAKEREQ;
2397 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2398 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2399
Chris Wilson3dd14c02017-04-21 14:58:15 +01002400 mask = VLV_GTLC_ALLOWWAKEACK;
2401 val = allow ? mask : 0;
2402
2403 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002404 if (err)
2405 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002406
Imre Deakddeea5b2014-05-05 15:19:56 +03002407 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002408}
2409
Chris Wilson3dd14c02017-04-21 14:58:15 +01002410static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2411 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002412{
2413 u32 mask;
2414 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002415
2416 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2417 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002418
2419 /*
2420 * RC6 transitioning can be delayed up to 2 msec (see
2421 * valleyview_enable_rps), use 3 msec for safety.
2422 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002423 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002424 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002425 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002426}
2427
2428static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2429{
2430 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2431 return;
2432
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002433 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002434 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2435}
2436
Sagar Kambleebc32822014-08-13 23:07:05 +05302437static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002438{
2439 u32 mask;
2440 int err;
2441
2442 /*
2443 * Bspec defines the following GT well on flags as debug only, so
2444 * don't treat them as hard failures.
2445 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002446 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002447
2448 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2449 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2450
2451 vlv_check_no_gt_access(dev_priv);
2452
2453 err = vlv_force_gfx_clock(dev_priv, true);
2454 if (err)
2455 goto err1;
2456
2457 err = vlv_allow_gt_wake(dev_priv, false);
2458 if (err)
2459 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302460
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002461 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302462 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002463
2464 err = vlv_force_gfx_clock(dev_priv, false);
2465 if (err)
2466 goto err2;
2467
2468 return 0;
2469
2470err2:
2471 /* For safety always re-enable waking and disable gfx clock forcing */
2472 vlv_allow_gt_wake(dev_priv, true);
2473err1:
2474 vlv_force_gfx_clock(dev_priv, false);
2475
2476 return err;
2477}
2478
Sagar Kamble016970b2014-08-13 23:07:06 +05302479static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2480 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002481{
Imre Deakddeea5b2014-05-05 15:19:56 +03002482 int err;
2483 int ret;
2484
2485 /*
2486 * If any of the steps fail just try to continue, that's the best we
2487 * can do at this point. Return the first error code (which will also
2488 * leave RPM permanently disabled).
2489 */
2490 ret = vlv_force_gfx_clock(dev_priv, true);
2491
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002492 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302493 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002494
2495 err = vlv_allow_gt_wake(dev_priv, true);
2496 if (!ret)
2497 ret = err;
2498
2499 err = vlv_force_gfx_clock(dev_priv, false);
2500 if (!ret)
2501 ret = err;
2502
2503 vlv_check_no_gt_access(dev_priv);
2504
Chris Wilson7c108fd2016-10-24 13:42:18 +01002505 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002506 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002507
2508 return ret;
2509}
2510
David Weinehallc49d13e2016-08-22 13:32:42 +03002511static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002512{
David Weinehallc49d13e2016-08-22 13:32:42 +03002513 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002514 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002515 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002516 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002517
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01002518 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && intel_rc6_enabled())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002519 return -ENODEV;
2520
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002521 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002522 return -ENODEV;
2523
Paulo Zanoni8a187452013-12-06 20:32:13 -02002524 DRM_DEBUG_KMS("Suspending device\n");
2525
Imre Deak1f814da2015-12-16 02:52:19 +02002526 disable_rpm_wakeref_asserts(dev_priv);
2527
Imre Deakd6102972014-05-07 19:57:49 +03002528 /*
2529 * We are safe here against re-faults, since the fault handler takes
2530 * an RPM reference.
2531 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002532 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002533
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002534 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002535
Imre Deak2eb52522014-11-19 15:30:05 +02002536 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002537
Imre Deak507e1262016-04-20 20:27:54 +03002538 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002539 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002540 bxt_display_core_uninit(dev_priv);
2541 bxt_enable_dc9(dev_priv);
2542 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2543 hsw_enable_pc8(dev_priv);
2544 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2545 ret = vlv_suspend_complete(dev_priv);
2546 }
2547
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002548 if (ret) {
2549 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002550 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002551
Imre Deak1f814da2015-12-16 02:52:19 +02002552 enable_rpm_wakeref_asserts(dev_priv);
2553
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002554 return ret;
2555 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002556
Hans de Goede68f60942017-02-10 11:28:01 +01002557 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002558
2559 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002560 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002561
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002562 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002563 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2564
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002565 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002566
2567 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002568 * FIXME: We really should find a document that references the arguments
2569 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002570 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002571 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002572 /*
2573 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2574 * being detected, and the call we do at intel_runtime_resume()
2575 * won't be able to restore them. Since PCI_D3hot matches the
2576 * actual specification and appears to be working, use it.
2577 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002578 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002579 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002580 /*
2581 * current versions of firmware which depend on this opregion
2582 * notification have repurposed the D1 definition to mean
2583 * "runtime suspended" vs. what you would normally expect (D3)
2584 * to distinguish it from notifications that might be sent via
2585 * the suspend path.
2586 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002587 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002588 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002589
Mika Kuoppala59bad942015-01-16 11:34:40 +02002590 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002591
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002592 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002593 intel_hpd_poll_init(dev_priv);
2594
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002595 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002596 return 0;
2597}
2598
David Weinehallc49d13e2016-08-22 13:32:42 +03002599static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002600{
David Weinehallc49d13e2016-08-22 13:32:42 +03002601 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002602 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002603 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002604 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002605
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002606 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002607 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002608
2609 DRM_DEBUG_KMS("Resuming device\n");
2610
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002611 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002612 disable_rpm_wakeref_asserts(dev_priv);
2613
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002614 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002615 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002616 if (intel_uncore_unclaimed_mmio(dev_priv))
2617 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002618
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002619 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002620
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002621 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002622 bxt_disable_dc9(dev_priv);
2623 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002624 if (dev_priv->csr.dmc_payload &&
2625 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2626 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002627 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002628 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002629 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002630 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002631 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002632
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002633 /*
2634 * No point of rolling back things in case of an error, as the best
2635 * we can do is to hope that things will still work (and disable RPM).
2636 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002637 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002638 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002639
Daniel Vetterb9632912014-09-30 10:56:44 +02002640 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002641
2642 /*
2643 * On VLV/CHV display interrupts are part of the display
2644 * power well, so hpd is reinitialized from there. For
2645 * everyone else do it here.
2646 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002647 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002648 intel_hpd_init(dev_priv);
2649
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302650 intel_enable_ipc(dev_priv);
2651
Imre Deak1f814da2015-12-16 02:52:19 +02002652 enable_rpm_wakeref_asserts(dev_priv);
2653
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002654 if (ret)
2655 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2656 else
2657 DRM_DEBUG_KMS("Device resumed\n");
2658
2659 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002660}
2661
Chris Wilson42f55512016-06-24 14:00:26 +01002662const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002663 /*
2664 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2665 * PMSG_RESUME]
2666 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002667 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002668 .suspend_late = i915_pm_suspend_late,
2669 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002670 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002671
2672 /*
2673 * S4 event handlers
2674 * @freeze, @freeze_late : called (1) before creating the
2675 * hibernation image [PMSG_FREEZE] and
2676 * (2) after rebooting, before restoring
2677 * the image [PMSG_QUIESCE]
2678 * @thaw, @thaw_early : called (1) after creating the hibernation
2679 * image, before writing it [PMSG_THAW]
2680 * and (2) after failing to create or
2681 * restore the image [PMSG_RECOVER]
2682 * @poweroff, @poweroff_late: called after writing the hibernation
2683 * image, before rebooting [PMSG_HIBERNATE]
2684 * @restore, @restore_early : called after rebooting and restoring the
2685 * hibernation image [PMSG_RESTORE]
2686 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002687 .freeze = i915_pm_freeze,
2688 .freeze_late = i915_pm_freeze_late,
2689 .thaw_early = i915_pm_thaw_early,
2690 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002691 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002692 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002693 .restore_early = i915_pm_restore_early,
2694 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002695
2696 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002697 .runtime_suspend = intel_runtime_suspend,
2698 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002699};
2700
Laurent Pinchart78b68552012-05-17 13:27:22 +02002701static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002702 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002703 .open = drm_gem_vm_open,
2704 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002705};
2706
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002707static const struct file_operations i915_driver_fops = {
2708 .owner = THIS_MODULE,
2709 .open = drm_open,
2710 .release = drm_release,
2711 .unlocked_ioctl = drm_ioctl,
2712 .mmap = drm_gem_mmap,
2713 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002714 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002715 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002716 .llseek = noop_llseek,
2717};
2718
Chris Wilson0673ad42016-06-24 14:00:22 +01002719static int
2720i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2721 struct drm_file *file)
2722{
2723 return -ENODEV;
2724}
2725
2726static const struct drm_ioctl_desc i915_ioctls[] = {
2727 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2728 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2729 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2730 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2731 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2732 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2733 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2734 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2735 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2736 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2737 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2738 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2739 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2740 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2741 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2742 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2743 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2744 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2745 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002746 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002747 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2748 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2749 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2750 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2751 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2752 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2753 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2754 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2755 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2756 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2757 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2758 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2759 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2760 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2761 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002762 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2763 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002764 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2765 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2766 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2767 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2768 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2769 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2770 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2771 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2772 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2773 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2774 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2775 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2776 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2777 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2778 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002779 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002780 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2781 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002782};
2783
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002785 /* Don't use MTRRs here; the Xserver or userspace app should
2786 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002787 */
Eric Anholt673a3942008-07-30 12:06:12 -07002788 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002789 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002790 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002791 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002792 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002793 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002794 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002795
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002796 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002797 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002798 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002799
2800 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2801 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2802 .gem_prime_export = i915_gem_prime_export,
2803 .gem_prime_import = i915_gem_prime_import,
2804
Dave Airlieff72145b2011-02-07 12:16:14 +10002805 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002806 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002808 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002809 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002810 .name = DRIVER_NAME,
2811 .desc = DRIVER_DESC,
2812 .date = DRIVER_DATE,
2813 .major = DRIVER_MAJOR,
2814 .minor = DRIVER_MINOR,
2815 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002817
2818#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2819#include "selftests/mock_drm.c"
2820#endif