blob: a9a26fe65266c866d32f645ae6be57a8ca45e157 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010044#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010045#include <drm/drm_ioctl.h>
46#include <drm/drm_irq.h>
47#include <drm/drm_probe_helper.h>
David Howells760285e2012-10-02 18:01:07 +010048#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010049
Jani Nikula379bc102019-06-13 11:44:15 +030050#include "display/intel_dp.h"
51#include "display/intel_gmbus.h"
52
Chris Wilson10be98a2019-05-28 10:29:49 +010053#include "gem/i915_gem_context.h"
Chris Wilsonafa13082019-05-28 10:29:43 +010054#include "gem/i915_gem_ioctls.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010055#include "gt/intel_gt_pm.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010056#include "gt/intel_reset.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010057#include "gt/intel_workarounds.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010058
Jani Nikula2126d3e2019-05-02 18:02:43 +030059#include "i915_debugfs.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030061#include "i915_irq.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000062#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000063#include "i915_query.h"
Jani Nikula331c2012019-04-05 14:00:03 +030064#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010065#include "i915_vgpu.h"
Jani Nikula4e49d352019-05-02 18:02:42 +030066#include "intel_acpi.h"
Jani Nikula331c2012019-04-05 14:00:03 +030067#include "intel_audio.h"
Ville Syrjäläc457d9c2019-05-24 18:36:14 +030068#include "intel_bw.h"
Jani Nikulae7674ef2019-04-05 14:00:25 +030069#include "intel_cdclk.h"
Jani Nikula174594d2019-04-05 14:00:07 +030070#include "intel_csr.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070071#include "intel_drv.h"
Jani Nikula6dfccb92019-04-05 14:00:16 +030072#include "intel_fbdev.h"
Jani Nikuladbeb38d2019-04-29 15:50:11 +030073#include "intel_hotplug.h"
Jani Nikula05ca9302019-04-29 15:29:31 +030074#include "intel_overlay.h"
Jani Nikula2126d3e2019-05-02 18:02:43 +030075#include "intel_pipe_crc.h"
Jani Nikula696173b2019-04-05 14:00:15 +030076#include "intel_pm.h"
Jani Nikulaf9a79f92019-04-05 14:00:24 +030077#include "intel_sprite.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080078#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Kristian Høgsberg112b7152009-01-04 16:55:33 -050080static struct drm_driver driver;
81
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000082#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010083static unsigned int i915_load_fail_count;
84
85bool __i915_inject_load_failure(const char *func, int line)
86{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000087 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010088 return false;
89
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000090 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010091 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000092 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010093 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010094 return true;
95 }
96
97 return false;
98}
Chris Wilson51c18bf2018-06-09 12:10:58 +010099
100bool i915_error_injected(void)
101{
102 return i915_load_fail_count && !i915_modparams.inject_load_failure;
103}
104
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000105#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100106
107#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
108#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
109 "providing the dmesg log by booting with drm.debug=0xf"
110
111void
112__i915_printk(struct drm_i915_private *dev_priv, const char *level,
113 const char *fmt, ...)
114{
115 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +0300116 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100117 bool is_error = level[1] <= KERN_ERR[1];
118 bool is_debug = level[1] == KERN_DEBUG[1];
119 struct va_format vaf;
120 va_list args;
121
122 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
123 return;
124
125 va_start(args, fmt);
126
127 vaf.fmt = fmt;
128 vaf.va = &args;
129
Chris Wilson8cff1f42018-07-09 14:48:58 +0100130 if (is_error)
131 dev_printk(level, kdev, "%pV", &vaf);
132 else
133 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
134 __builtin_return_address(0), &vaf);
135
136 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100137
138 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100139 /*
140 * Ask the user to file a bug report for the error, except
141 * if they may have caused the bug by fiddling with unsafe
142 * module parameters.
143 */
144 if (!test_taint(TAINT_USER))
145 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100146 shown_bug_once = true;
147 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100148}
149
Jani Nikulada6c10c22018-02-05 19:31:36 +0200150/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
151static enum intel_pch
152intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
153{
154 switch (id) {
155 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800157 WARN_ON(!IS_GEN(dev_priv, 5));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200158 return PCH_IBX;
159 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
160 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800161 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200162 return PCH_CPT;
163 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
164 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800165 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200166 /* PantherPoint is CPT compatible */
167 return PCH_CPT;
168 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
169 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
170 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
171 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
172 return PCH_LPT;
173 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
174 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
175 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
176 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
177 return PCH_LPT;
178 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
179 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
180 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
181 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
182 /* WildcatPoint is LPT compatible */
183 return PCH_LPT;
184 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
185 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
186 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
187 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
188 /* WildcatPoint is LPT compatible */
189 return PCH_LPT;
190 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
191 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
192 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
193 return PCH_SPT;
194 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
195 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
196 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
197 return PCH_SPT;
198 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
199 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
200 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
201 !IS_COFFEELAKE(dev_priv));
Ville Syrjälä9ab91a32019-05-06 18:26:27 +0300202 /* KBP is SPT compatible */
203 return PCH_SPT;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200204 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
205 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
206 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
207 return PCH_CNP;
208 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
209 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
210 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
211 return PCH_CNP;
Anusha Srivatsa729ae332019-03-18 13:01:33 -0700212 case INTEL_PCH_CMP_DEVICE_ID_TYPE:
213 DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
214 WARN_ON(!IS_COFFEELAKE(dev_priv));
215 /* CometPoint is CNP Compatible */
216 return PCH_CNP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200217 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
218 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
219 WARN_ON(!IS_ICELAKE(dev_priv));
220 return PCH_ICP;
221 default:
222 return PCH_NONE;
223 }
224}
Chris Wilson0673ad42016-06-24 14:00:22 +0100225
Jani Nikula435ad2c2018-02-05 19:31:37 +0200226static bool intel_is_virt_pch(unsigned short id,
227 unsigned short svendor, unsigned short sdevice)
228{
229 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
230 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
231 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
232 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
233 sdevice == PCI_SUBDEVICE_ID_QEMU));
234}
235
Jani Nikula40ace642018-02-05 19:31:38 +0200236static unsigned short
237intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100238{
Jani Nikula40ace642018-02-05 19:31:38 +0200239 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100240
241 /*
242 * In a virtualized passthrough environment we can be in a
243 * setup where the ISA bridge is not able to be passed through.
244 * In this case, a south bridge can be emulated and we have to
245 * make an educated guess as to which PCH is really there.
246 */
247
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800248 if (IS_ICELAKE(dev_priv))
249 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
250 else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
251 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
252 else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
253 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
Jani Nikula40ace642018-02-05 19:31:38 +0200254 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
255 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
256 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
257 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800258 else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
259 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
260 else if (IS_GEN(dev_priv, 5))
261 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100262
Jani Nikula40ace642018-02-05 19:31:38 +0200263 if (id)
264 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
265 else
266 DRM_DEBUG_KMS("Assuming no PCH\n");
267
268 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100269}
270
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000271static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800272{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200273 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800274
275 /*
276 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
277 * make graphics device passthrough work easy for VMM, that only
278 * need to expose ISA bridge to let driver know the real hardware
279 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800280 *
281 * In some virtualized environments (e.g. XEN), there is irrelevant
282 * ISA bridge in the system. To work reliably, we should scan trhough
283 * all the ISA bridge devices and check for the first match, instead
284 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800285 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200286 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200287 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200288 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300289
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200290 if (pch->vendor != PCI_VENDOR_ID_INTEL)
291 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700292
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200293 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200294
Jani Nikulada6c10c22018-02-05 19:31:36 +0200295 pch_type = intel_pch_type(dev_priv, id);
296 if (pch_type != PCH_NONE) {
297 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200298 dev_priv->pch_id = id;
299 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200300 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200301 pch->subsystem_device)) {
302 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300303 pch_type = intel_pch_type(dev_priv, id);
304
305 /* Sanity check virtual PCH id */
306 if (WARN_ON(id && pch_type == PCH_NONE))
307 id = 0;
308
Jani Nikula40ace642018-02-05 19:31:38 +0200309 dev_priv->pch_type = pch_type;
310 dev_priv->pch_id = id;
311 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800312 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800313 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300314
315 /*
316 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
317 * display.
318 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800319 if (pch && !HAS_DISPLAY(dev_priv)) {
Jani Nikula07ba0a82018-06-08 15:33:30 +0300320 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
321 dev_priv->pch_type = PCH_NOP;
322 dev_priv->pch_id = 0;
323 }
324
Rui Guo6a9c4b32013-06-19 21:10:23 +0800325 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200326 DRM_DEBUG_KMS("No PCH found.\n");
327
328 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800329}
330
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200331static int i915_getparam_ioctl(struct drm_device *dev, void *data,
332 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100333{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100334 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300335 struct pci_dev *pdev = dev_priv->drm.pdev;
Stuart Summersbd41ca42019-05-24 08:40:18 -0700336 const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 drm_i915_getparam_t *param = data;
Jani Nikulaa10f3612019-05-29 11:21:50 +0300338 int value;
Chris Wilson0673ad42016-06-24 14:00:22 +0100339
340 switch (param->param) {
341 case I915_PARAM_IRQ_ACTIVE:
342 case I915_PARAM_ALLOW_BATCHBUFFER:
343 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800344 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100345 /* Reject all old ums/dri params. */
346 return -ENODEV;
347 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300348 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
350 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300351 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 case I915_PARAM_NUM_FENCES_AVAIL:
Chris Wilson0cf289b2019-06-13 08:32:54 +0100354 value = dev_priv->ggtt.num_fences;
Chris Wilson0673ad42016-06-24 14:00:22 +0100355 break;
356 case I915_PARAM_HAS_OVERLAY:
357 value = dev_priv->overlay ? 1 : 0;
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 case I915_PARAM_HAS_BSD:
Chris Wilson8a68d462019-03-05 18:03:30 +0000360 value = !!dev_priv->engine[VCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 break;
362 case I915_PARAM_HAS_BLT:
Chris Wilson8a68d462019-03-05 18:03:30 +0000363 value = !!dev_priv->engine[BCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100364 break;
365 case I915_PARAM_HAS_VEBOX:
Chris Wilson8a68d462019-03-05 18:03:30 +0000366 value = !!dev_priv->engine[VECS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 break;
368 case I915_PARAM_HAS_BSD2:
Chris Wilson8a68d462019-03-05 18:03:30 +0000369 value = !!dev_priv->engine[VCS1];
Chris Wilson0673ad42016-06-24 14:00:22 +0100370 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100371 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300372 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100373 break;
374 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300375 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100376 break;
377 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson51d623b2019-03-14 22:38:37 +0000378 value = INTEL_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100379 break;
380 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilsone8861962019-03-01 17:09:00 +0000381 value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
Chris Wilson0673ad42016-06-24 14:00:22 +0100382 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100383 case I915_PARAM_HAS_SECURE_BATCHES:
384 value = capable(CAP_SYS_ADMIN);
385 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100386 case I915_PARAM_CMD_PARSER_VERSION:
387 value = i915_cmd_parser_get_version(dev_priv);
388 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100389 case I915_PARAM_SUBSLICE_TOTAL:
Stuart Summers0040fd12019-05-24 08:40:21 -0700390 value = intel_sseu_subslice_total(sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100391 if (!value)
392 return -ENODEV;
393 break;
394 case I915_PARAM_EU_TOTAL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700395 value = sseu->eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100396 if (!value)
397 return -ENODEV;
398 break;
399 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000400 value = i915_modparams.enable_hangcheck &&
401 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100402 if (value && intel_has_reset_engine(dev_priv))
403 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100404 break;
405 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700406 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100407 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100408 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300409 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100410 break;
411 case I915_PARAM_MIN_EU_IN_POOL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700412 value = sseu->min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100413 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800414 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000415 value = intel_huc_check_status(&dev_priv->huc);
416 if (value < 0)
417 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800418 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100419 case I915_PARAM_MMAP_GTT_VERSION:
420 /* Though we've started our numbering from 1, and so class all
421 * earlier versions as 0, in effect their value is undefined as
422 * the ioctl will report EINVAL for the unknown param!
423 */
424 value = i915_gem_mmap_gtt_version();
425 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000426 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000427 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000428 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100429
David Weinehall16162472016-09-02 13:46:17 +0300430 case I915_PARAM_MMAP_VERSION:
431 /* Remember to bump this if the version changes! */
432 case I915_PARAM_HAS_GEM:
433 case I915_PARAM_HAS_PAGEFLIPPING:
434 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
435 case I915_PARAM_HAS_RELAXED_FENCING:
436 case I915_PARAM_HAS_COHERENT_RINGS:
437 case I915_PARAM_HAS_RELAXED_DELTA:
438 case I915_PARAM_HAS_GEN7_SOL_RESET:
439 case I915_PARAM_HAS_WAIT_TIMEOUT:
440 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
441 case I915_PARAM_HAS_PINNED_BATCHES:
442 case I915_PARAM_HAS_EXEC_NO_RELOC:
443 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
444 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
445 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000446 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000447 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100448 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100449 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100450 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
Chris Wilsona88b6e42019-05-21 22:11:34 +0100451 case I915_PARAM_HAS_EXEC_SUBMIT_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300452 /* For the time being all of these are always true;
453 * if some supported hardware does not have one of these
454 * features this value needs to be provided from
455 * INTEL_INFO(), a feature macro, or similar.
456 */
457 value = 1;
458 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000459 case I915_PARAM_HAS_CONTEXT_ISOLATION:
460 value = intel_engines_has_context_isolation(dev_priv);
461 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100462 case I915_PARAM_SLICE_MASK:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700463 value = sseu->slice_mask;
Robert Bragg7fed5552017-06-13 12:22:59 +0100464 if (!value)
465 return -ENODEV;
466 break;
Robert Braggf5320232017-06-13 12:23:00 +0100467 case I915_PARAM_SUBSLICE_MASK:
Jani Nikulaa10f3612019-05-29 11:21:50 +0300468 value = sseu->subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100469 if (!value)
470 return -ENODEV;
471 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000472 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Jani Nikula02584042018-12-31 16:56:41 +0200473 value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000474 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100475 case I915_PARAM_MMAP_GTT_COHERENT:
476 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
477 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100478 default:
479 DRM_DEBUG("Unknown parameter %d\n", param->param);
480 return -EINVAL;
481 }
482
Chris Wilsondda33002016-06-24 14:00:23 +0100483 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100484 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100485
486 return 0;
487}
488
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000489static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100490{
Sinan Kaya57b296462017-11-27 11:57:46 -0500491 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
492
493 dev_priv->bridge_dev =
494 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100495 if (!dev_priv->bridge_dev) {
496 DRM_ERROR("bridge device not found\n");
497 return -1;
498 }
499 return 0;
500}
501
502/* Allocate space for the MCH regs if needed, return nonzero on error */
503static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000504intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100505{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000506 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100507 u32 temp_lo, temp_hi = 0;
508 u64 mchbar_addr;
509 int ret;
510
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000511 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100512 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
513 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
514 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
515
516 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
517#ifdef CONFIG_PNP
518 if (mchbar_addr &&
519 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
520 return 0;
521#endif
522
523 /* Get some space for it */
524 dev_priv->mch_res.name = "i915 MCHBAR";
525 dev_priv->mch_res.flags = IORESOURCE_MEM;
526 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
527 &dev_priv->mch_res,
528 MCHBAR_SIZE, MCHBAR_SIZE,
529 PCIBIOS_MIN_MEM,
530 0, pcibios_align_resource,
531 dev_priv->bridge_dev);
532 if (ret) {
533 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
534 dev_priv->mch_res.start = 0;
535 return ret;
536 }
537
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000538 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100539 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
540 upper_32_bits(dev_priv->mch_res.start));
541
542 pci_write_config_dword(dev_priv->bridge_dev, reg,
543 lower_32_bits(dev_priv->mch_res.start));
544 return 0;
545}
546
547/* Setup MCHBAR if possible, return true if we should disable it again */
548static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000549intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100550{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000551 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100552 u32 temp;
553 bool enabled;
554
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100555 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100556 return;
557
558 dev_priv->mchbar_need_disable = false;
559
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100560 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100561 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
562 enabled = !!(temp & DEVEN_MCHBAR_EN);
563 } else {
564 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
565 enabled = temp & 1;
566 }
567
568 /* If it's already enabled, don't have to do anything */
569 if (enabled)
570 return;
571
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000572 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100573 return;
574
575 dev_priv->mchbar_need_disable = true;
576
577 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100578 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100579 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
580 temp | DEVEN_MCHBAR_EN);
581 } else {
582 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
583 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
584 }
585}
586
587static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100589{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000590 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100591
592 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100593 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100594 u32 deven_val;
595
596 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
597 &deven_val);
598 deven_val &= ~DEVEN_MCHBAR_EN;
599 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
600 deven_val);
601 } else {
602 u32 mchbar_val;
603
604 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
605 &mchbar_val);
606 mchbar_val &= ~1;
607 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
608 mchbar_val);
609 }
610 }
611
612 if (dev_priv->mch_res.start)
613 release_resource(&dev_priv->mch_res);
614}
615
616/* true = enable decode, false = disable decoder */
617static unsigned int i915_vga_set_decode(void *cookie, bool state)
618{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000619 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100620
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000621 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100622 if (state)
623 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
624 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
625 else
626 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
627}
628
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000629static int i915_resume_switcheroo(struct drm_device *dev);
630static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
631
Chris Wilson0673ad42016-06-24 14:00:22 +0100632static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
633{
634 struct drm_device *dev = pci_get_drvdata(pdev);
635 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
636
637 if (state == VGA_SWITCHEROO_ON) {
638 pr_info("switched on\n");
639 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
640 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300641 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642 i915_resume_switcheroo(dev);
643 dev->switch_power_state = DRM_SWITCH_POWER_ON;
644 } else {
645 pr_info("switched off\n");
646 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
647 i915_suspend_switcheroo(dev, pmm);
648 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
649 }
650}
651
652static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
653{
654 struct drm_device *dev = pci_get_drvdata(pdev);
655
656 /*
657 * FIXME: open_count is protected by drm_global_mutex but that would lead to
658 * locking inversion with the driver load path. And the access here is
659 * completely racy anyway. So don't bother with locking for now.
660 */
661 return dev->open_count == 0;
662}
663
664static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
665 .set_gpu_state = i915_switcheroo_set_state,
666 .reprobe = NULL,
667 .can_switch = i915_switcheroo_can_switch,
668};
669
Chris Wilson0673ad42016-06-24 14:00:22 +0100670static int i915_load_modeset_init(struct drm_device *dev)
671{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100672 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300673 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100674 int ret;
675
676 if (i915_inject_load_failure())
677 return -ENODEV;
678
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800679 if (HAS_DISPLAY(dev_priv)) {
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800680 ret = drm_vblank_init(&dev_priv->drm,
681 INTEL_INFO(dev_priv)->num_pipes);
682 if (ret)
683 goto out;
684 }
685
Jani Nikula66578852017-03-10 15:27:57 +0200686 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100687
688 /* If we have > 1 VGA cards, then we need to arbitrate access
689 * to the common VGA resources.
690 *
691 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
692 * then we do not take part in VGA arbitration and the
693 * vga_client_register() fails with -ENODEV.
694 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000695 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100696 if (ret && ret != -ENODEV)
697 goto out;
698
699 intel_register_dsm_handler();
700
David Weinehall52a05c32016-08-22 13:32:44 +0300701 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100702 if (ret)
703 goto cleanup_vga_client;
704
705 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
706 intel_update_rawclk(dev_priv);
707
708 intel_power_domains_init_hw(dev_priv, false);
709
710 intel_csr_ucode_init(dev_priv);
711
712 ret = intel_irq_install(dev_priv);
713 if (ret)
714 goto cleanup_csr;
715
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300716 intel_gmbus_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100717
718 /* Important: The output setup functions called by modeset_init need
719 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300720 ret = intel_modeset_init(dev);
721 if (ret)
722 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100723
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000724 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100725 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100726 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100727
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800728 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100729
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800730 if (!HAS_DISPLAY(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100731 return 0;
732
733 ret = intel_fbdev_init(dev);
734 if (ret)
735 goto cleanup_gem;
736
737 /* Only enable hotplug handling once the fbdev is fully set up. */
738 intel_hpd_init(dev_priv);
739
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800740 intel_init_ipc(dev_priv);
741
Chris Wilson0673ad42016-06-24 14:00:22 +0100742 return 0;
743
744cleanup_gem:
Chris Wilson5861b012019-03-08 09:36:54 +0000745 i915_gem_suspend(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +0200746 i915_gem_fini_hw(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100747 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100748cleanup_modeset:
749 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100750cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100751 drm_irq_uninstall(dev);
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300752 intel_gmbus_teardown(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100753cleanup_csr:
754 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300755 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300756 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100757cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300758 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100759out:
760 return ret;
761}
762
Chris Wilson0673ad42016-06-24 14:00:22 +0100763static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
764{
765 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100766 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100767 struct i915_ggtt *ggtt = &dev_priv->ggtt;
768 bool primary;
769 int ret;
770
771 ap = alloc_apertures(1);
772 if (!ap)
773 return -ENOMEM;
774
Matthew Auld73ebd502017-12-11 15:18:20 +0000775 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100776 ap->ranges[0].size = ggtt->mappable_end;
777
778 primary =
779 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
780
Daniel Vetter44adece2016-08-10 18:52:34 +0200781 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100782
783 kfree(ap);
784
785 return ret;
786}
Chris Wilson0673ad42016-06-24 14:00:22 +0100787
Chris Wilson0673ad42016-06-24 14:00:22 +0100788static void intel_init_dpio(struct drm_i915_private *dev_priv)
789{
790 /*
791 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
792 * CHV x1 PHY (DP/HDMI D)
793 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
794 */
795 if (IS_CHERRYVIEW(dev_priv)) {
796 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
797 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
798 } else if (IS_VALLEYVIEW(dev_priv)) {
799 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
800 }
801}
802
803static int i915_workqueues_init(struct drm_i915_private *dev_priv)
804{
805 /*
806 * The i915 workqueue is primarily used for batched retirement of
807 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000808 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100809 * need high-priority retirement, such as waiting for an explicit
810 * bo.
811 *
812 * It is also used for periodic low-priority events, such as
813 * idle-timers and recording error state.
814 *
815 * All tasks on the workqueue are expected to acquire the dev mutex
816 * so there is no point in running more than one instance of the
817 * workqueue at any time. Use an ordered one.
818 */
819 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
820 if (dev_priv->wq == NULL)
821 goto out_err;
822
823 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
824 if (dev_priv->hotplug.dp_wq == NULL)
825 goto out_free_wq;
826
Chris Wilson0673ad42016-06-24 14:00:22 +0100827 return 0;
828
Chris Wilson0673ad42016-06-24 14:00:22 +0100829out_free_wq:
830 destroy_workqueue(dev_priv->wq);
831out_err:
832 DRM_ERROR("Failed to allocate workqueues.\n");
833
834 return -ENOMEM;
835}
836
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000837static void i915_engines_cleanup(struct drm_i915_private *i915)
838{
839 struct intel_engine_cs *engine;
840 enum intel_engine_id id;
841
842 for_each_engine(engine, i915, id)
843 kfree(engine);
844}
845
Chris Wilson0673ad42016-06-24 14:00:22 +0100846static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
847{
Chris Wilson0673ad42016-06-24 14:00:22 +0100848 destroy_workqueue(dev_priv->hotplug.dp_wq);
849 destroy_workqueue(dev_priv->wq);
850}
851
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300852/*
853 * We don't keep the workarounds for pre-production hardware, so we expect our
854 * driver to fail on these machines in one way or another. A little warning on
855 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000856 *
857 * Our policy for removing pre-production workarounds is to keep the
858 * current gen workarounds as a guide to the bring-up of the next gen
859 * (workarounds have a habit of persisting!). Anything older than that
860 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300861 */
862static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
863{
Chris Wilson248a1242017-01-30 10:44:56 +0000864 bool pre = false;
865
866 pre |= IS_HSW_EARLY_SDV(dev_priv);
867 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000868 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000869 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Chris Wilson248a1242017-01-30 10:44:56 +0000870
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000871 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300872 DRM_ERROR("This is a pre-production stepping. "
873 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000874 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
875 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300876}
877
Chris Wilson0673ad42016-06-24 14:00:22 +0100878/**
879 * i915_driver_init_early - setup state not requiring device access
880 * @dev_priv: device private
881 *
882 * Initialize everything that is a "SW-only" state, that is state not
883 * requiring accessing the device or exposing the driver via kernel internal
884 * or userspace interfaces. Example steps belonging here: lock initialization,
885 * system memory allocation, setting up device specific attributes and
886 * function hooks not requiring accessing the device.
887 */
Chris Wilson55ac5a12018-09-05 15:09:20 +0100888static int i915_driver_init_early(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100889{
Chris Wilson0673ad42016-06-24 14:00:22 +0100890 int ret = 0;
891
892 if (i915_inject_load_failure())
893 return -ENODEV;
894
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000895 intel_device_info_subplatform_init(dev_priv);
896
Daniele Ceraolo Spurio6cbe88302019-04-02 13:10:31 -0700897 intel_uncore_init_early(&dev_priv->uncore);
898
Chris Wilson0673ad42016-06-24 14:00:22 +0100899 spin_lock_init(&dev_priv->irq_lock);
900 spin_lock_init(&dev_priv->gpu_error.lock);
901 mutex_init(&dev_priv->backlight_lock);
Lyude317eaa92017-02-03 21:18:25 -0500902
Chris Wilson0673ad42016-06-24 14:00:22 +0100903 mutex_init(&dev_priv->sb_lock);
Chris Wilsona75d0352019-04-26 09:17:18 +0100904 pm_qos_add_request(&dev_priv->sb_qos,
905 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
906
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 mutex_init(&dev_priv->av_mutex);
908 mutex_init(&dev_priv->wm.wm_mutex);
909 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530910 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100912 i915_memcpy_init_early(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -0700913 intel_runtime_pm_init_early(&dev_priv->runtime_pm);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100914
Chris Wilson0673ad42016-06-24 14:00:22 +0100915 ret = i915_workqueues_init(dev_priv);
916 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000917 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100918
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000919 ret = i915_gem_init_early(dev_priv);
920 if (ret < 0)
921 goto err_workqueues;
922
Chris Wilson0673ad42016-06-24 14:00:22 +0100923 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000924 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000926 intel_wopcm_init_early(&dev_priv->wopcm);
927 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000928 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300930 ret = intel_power_domains_init(dev_priv);
931 if (ret < 0)
932 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100933 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200934 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100935 intel_init_display_hooks(dev_priv);
936 intel_init_clock_gating_hooks(dev_priv);
937 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300938 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100939
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300940 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941
942 return 0;
943
Imre Deakf28ec6f2018-08-06 12:58:37 +0300944err_uc:
945 intel_uc_cleanup_early(dev_priv);
946 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000947err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000949err_engines:
950 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100951 return ret;
952}
953
954/**
955 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
956 * @dev_priv: device private
957 */
958static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
959{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300960 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300961 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000962 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000963 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100964 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000965 i915_engines_cleanup(dev_priv);
Chris Wilsona75d0352019-04-26 09:17:18 +0100966
967 pm_qos_remove_request(&dev_priv->sb_qos);
968 mutex_destroy(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100969}
970
Chris Wilson0673ad42016-06-24 14:00:22 +0100971/**
972 * i915_driver_init_mmio - setup device MMIO
973 * @dev_priv: device private
974 *
975 * Setup minimal device state necessary for MMIO accesses later in the
976 * initialization sequence. The setup here should avoid any other device-wide
977 * side effects or exposing the driver via kernel internal or user space
978 * interfaces.
979 */
980static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
981{
Chris Wilson0673ad42016-06-24 14:00:22 +0100982 int ret;
983
984 if (i915_inject_load_failure())
985 return -ENODEV;
986
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000987 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100988 return -EIO;
989
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700990 ret = intel_uncore_init_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100991 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300992 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100993
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700994 /* Try to make sure MCHBAR is enabled before poking at it */
995 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300996
Oscar Mateo26376a72018-03-16 14:14:49 +0200997 intel_device_info_init_mmio(dev_priv);
998
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700999 intel_uncore_prune_mmio_domains(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +02001000
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001001 intel_uc_init_mmio(dev_priv);
1002
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001003 ret = intel_engines_init_mmio(dev_priv);
1004 if (ret)
1005 goto err_uncore;
1006
Chris Wilson24145512017-01-24 11:01:35 +00001007 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001008
1009 return 0;
1010
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001011err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001012 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001013 intel_uncore_fini_mmio(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001014err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001015 pci_dev_put(dev_priv->bridge_dev);
1016
1017 return ret;
1018}
1019
1020/**
1021 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1022 * @dev_priv: device private
1023 */
1024static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1025{
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001026 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001027 intel_uncore_fini_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +01001028 pci_dev_put(dev_priv->bridge_dev);
1029}
1030
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001031static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1032{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001033 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001034}
1035
Ville Syrjäläb185a352019-03-06 22:35:51 +02001036#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type
1037
1038static const char *intel_dram_type_str(enum intel_dram_type type)
1039{
1040 static const char * const str[] = {
1041 DRAM_TYPE_STR(UNKNOWN),
1042 DRAM_TYPE_STR(DDR3),
1043 DRAM_TYPE_STR(DDR4),
1044 DRAM_TYPE_STR(LPDDR3),
1045 DRAM_TYPE_STR(LPDDR4),
1046 };
1047
1048 if (type >= ARRAY_SIZE(str))
1049 type = INTEL_DRAM_UNKNOWN;
1050
1051 return str[type];
1052}
1053
1054#undef DRAM_TYPE_STR
1055
Ville Syrjälä54561b22019-03-06 22:35:42 +02001056static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
1057{
1058 return dimm->ranks * 64 / (dimm->width ?: 1);
1059}
1060
Ville Syrjäläea411e62019-03-06 22:35:41 +02001061/* Returns total GB for the whole DIMM */
1062static int skl_get_dimm_size(u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301063{
Ville Syrjäläea411e62019-03-06 22:35:41 +02001064 return val & SKL_DRAM_SIZE_MASK;
1065}
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301066
Ville Syrjäläea411e62019-03-06 22:35:41 +02001067static int skl_get_dimm_width(u16 val)
1068{
1069 if (skl_get_dimm_size(val) == 0)
1070 return 0;
1071
1072 switch (val & SKL_DRAM_WIDTH_MASK) {
1073 case SKL_DRAM_WIDTH_X8:
1074 case SKL_DRAM_WIDTH_X16:
1075 case SKL_DRAM_WIDTH_X32:
1076 val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1077 return 8 << val;
1078 default:
1079 MISSING_CASE(val);
1080 return 0;
1081 }
1082}
1083
1084static int skl_get_dimm_ranks(u16 val)
1085{
1086 if (skl_get_dimm_size(val) == 0)
1087 return 0;
1088
1089 val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;
1090
1091 return val + 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301092}
1093
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001094/* Returns total GB for the whole DIMM */
1095static int cnl_get_dimm_size(u16 val)
1096{
1097 return (val & CNL_DRAM_SIZE_MASK) / 2;
1098}
1099
1100static int cnl_get_dimm_width(u16 val)
1101{
1102 if (cnl_get_dimm_size(val) == 0)
1103 return 0;
1104
1105 switch (val & CNL_DRAM_WIDTH_MASK) {
1106 case CNL_DRAM_WIDTH_X8:
1107 case CNL_DRAM_WIDTH_X16:
1108 case CNL_DRAM_WIDTH_X32:
1109 val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
1110 return 8 << val;
1111 default:
1112 MISSING_CASE(val);
1113 return 0;
1114 }
1115}
1116
1117static int cnl_get_dimm_ranks(u16 val)
1118{
1119 if (cnl_get_dimm_size(val) == 0)
1120 return 0;
1121
1122 val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;
1123
1124 return val + 1;
1125}
1126
Mahesh Kumar86b59282018-08-31 16:39:42 +05301127static bool
Ville Syrjälä54561b22019-03-06 22:35:42 +02001128skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05301129{
Ville Syrjälä54561b22019-03-06 22:35:42 +02001130 /* Convert total GB to Gb per DRAM device */
1131 return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301132}
1133
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001134static void
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001135skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
1136 struct dram_dimm_info *dimm,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001137 int channel, char dimm_name, u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301138{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001139 if (INTEL_GEN(dev_priv) >= 10) {
1140 dimm->size = cnl_get_dimm_size(val);
1141 dimm->width = cnl_get_dimm_width(val);
1142 dimm->ranks = cnl_get_dimm_ranks(val);
1143 } else {
1144 dimm->size = skl_get_dimm_size(val);
1145 dimm->width = skl_get_dimm_width(val);
1146 dimm->ranks = skl_get_dimm_ranks(val);
1147 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301148
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001149 DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
1150 channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
1151 yesno(skl_is_16gb_dimm(dimm)));
1152}
Ville Syrjäläea411e62019-03-06 22:35:41 +02001153
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001154static int
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001155skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
1156 struct dram_channel_info *ch,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001157 int channel, u32 val)
1158{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001159 skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
1160 channel, 'L', val & 0xffff);
1161 skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
1162 channel, 'S', val >> 16);
Ville Syrjäläea411e62019-03-06 22:35:41 +02001163
Ville Syrjälä1d559672019-03-06 22:35:48 +02001164 if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001165 DRM_DEBUG_KMS("CH%u not populated\n", channel);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301166 return -EINVAL;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001167 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301168
Ville Syrjälä1d559672019-03-06 22:35:48 +02001169 if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001170 ch->ranks = 2;
Ville Syrjälä1d559672019-03-06 22:35:48 +02001171 else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001172 ch->ranks = 2;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301173 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001174 ch->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301175
Ville Syrjälä54561b22019-03-06 22:35:42 +02001176 ch->is_16gb_dimm =
Ville Syrjälä1d559672019-03-06 22:35:48 +02001177 skl_is_16gb_dimm(&ch->dimm_l) ||
1178 skl_is_16gb_dimm(&ch->dimm_s);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301179
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001180 DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
1181 channel, ch->ranks, yesno(ch->is_16gb_dimm));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301182
1183 return 0;
1184}
1185
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301186static bool
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001187intel_is_dram_symmetric(const struct dram_channel_info *ch0,
1188 const struct dram_channel_info *ch1)
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301189{
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001190 return !memcmp(ch0, ch1, sizeof(*ch0)) &&
Ville Syrjälä1d559672019-03-06 22:35:48 +02001191 (ch0->dimm_s.size == 0 ||
1192 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301193}
1194
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301195static int
1196skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1197{
1198 struct dram_info *dram_info = &dev_priv->dram_info;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001199 struct dram_channel_info ch0 = {}, ch1 = {};
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001200 u32 val;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301201 int ret;
1202
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001203 val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001204 ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301205 if (ret == 0)
1206 dram_info->num_channels++;
1207
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001208 val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001209 ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301210 if (ret == 0)
1211 dram_info->num_channels++;
1212
1213 if (dram_info->num_channels == 0) {
1214 DRM_INFO("Number of memory channels is zero\n");
1215 return -EINVAL;
1216 }
1217
1218 /*
1219 * If any of the channel is single rank channel, worst case output
1220 * will be same as if single rank memory, so consider single rank
1221 * memory.
1222 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001223 if (ch0.ranks == 1 || ch1.ranks == 1)
1224 dram_info->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301225 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001226 dram_info->ranks = max(ch0.ranks, ch1.ranks);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301227
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001228 if (dram_info->ranks == 0) {
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301229 DRM_INFO("couldn't get memory rank information\n");
1230 return -EINVAL;
1231 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301232
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001233 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301234
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001235 dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301236
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001237 DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
1238 yesno(dram_info->symmetric_memory));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301239 return 0;
1240}
1241
Ville Syrjäläb185a352019-03-06 22:35:51 +02001242static enum intel_dram_type
1243skl_get_dram_type(struct drm_i915_private *dev_priv)
1244{
1245 u32 val;
1246
1247 val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);
1248
1249 switch (val & SKL_DRAM_DDR_TYPE_MASK) {
1250 case SKL_DRAM_DDR_TYPE_DDR3:
1251 return INTEL_DRAM_DDR3;
1252 case SKL_DRAM_DDR_TYPE_DDR4:
1253 return INTEL_DRAM_DDR4;
1254 case SKL_DRAM_DDR_TYPE_LPDDR3:
1255 return INTEL_DRAM_LPDDR3;
1256 case SKL_DRAM_DDR_TYPE_LPDDR4:
1257 return INTEL_DRAM_LPDDR4;
1258 default:
1259 MISSING_CASE(val);
1260 return INTEL_DRAM_UNKNOWN;
1261 }
1262}
1263
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301264static int
1265skl_get_dram_info(struct drm_i915_private *dev_priv)
1266{
1267 struct dram_info *dram_info = &dev_priv->dram_info;
1268 u32 mem_freq_khz, val;
1269 int ret;
1270
Ville Syrjäläb185a352019-03-06 22:35:51 +02001271 dram_info->type = skl_get_dram_type(dev_priv);
1272 DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));
1273
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301274 ret = skl_dram_get_channels_info(dev_priv);
1275 if (ret)
1276 return ret;
1277
1278 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1279 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1280 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1281
1282 dram_info->bandwidth_kbps = dram_info->num_channels *
1283 mem_freq_khz * 8;
1284
1285 if (dram_info->bandwidth_kbps == 0) {
1286 DRM_INFO("Couldn't get system memory bandwidth\n");
1287 return -EINVAL;
1288 }
1289
1290 dram_info->valid = true;
1291 return 0;
1292}
1293
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001294/* Returns Gb per DRAM device */
1295static int bxt_get_dimm_size(u32 val)
1296{
1297 switch (val & BXT_DRAM_SIZE_MASK) {
Ville Syrjälä88603432019-03-06 22:35:44 +02001298 case BXT_DRAM_SIZE_4GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001299 return 4;
Ville Syrjälä88603432019-03-06 22:35:44 +02001300 case BXT_DRAM_SIZE_6GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001301 return 6;
Ville Syrjälä88603432019-03-06 22:35:44 +02001302 case BXT_DRAM_SIZE_8GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001303 return 8;
Ville Syrjälä88603432019-03-06 22:35:44 +02001304 case BXT_DRAM_SIZE_12GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001305 return 12;
Ville Syrjälä88603432019-03-06 22:35:44 +02001306 case BXT_DRAM_SIZE_16GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001307 return 16;
1308 default:
1309 MISSING_CASE(val);
1310 return 0;
1311 }
1312}
1313
1314static int bxt_get_dimm_width(u32 val)
1315{
1316 if (!bxt_get_dimm_size(val))
1317 return 0;
1318
1319 val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1320
1321 return 8 << val;
1322}
1323
1324static int bxt_get_dimm_ranks(u32 val)
1325{
1326 if (!bxt_get_dimm_size(val))
1327 return 0;
1328
1329 switch (val & BXT_DRAM_RANK_MASK) {
1330 case BXT_DRAM_RANK_SINGLE:
1331 return 1;
1332 case BXT_DRAM_RANK_DUAL:
1333 return 2;
1334 default:
1335 MISSING_CASE(val);
1336 return 0;
1337 }
1338}
1339
Ville Syrjäläb185a352019-03-06 22:35:51 +02001340static enum intel_dram_type bxt_get_dimm_type(u32 val)
1341{
1342 if (!bxt_get_dimm_size(val))
1343 return INTEL_DRAM_UNKNOWN;
1344
1345 switch (val & BXT_DRAM_TYPE_MASK) {
1346 case BXT_DRAM_TYPE_DDR3:
1347 return INTEL_DRAM_DDR3;
1348 case BXT_DRAM_TYPE_LPDDR3:
1349 return INTEL_DRAM_LPDDR3;
1350 case BXT_DRAM_TYPE_DDR4:
1351 return INTEL_DRAM_DDR4;
1352 case BXT_DRAM_TYPE_LPDDR4:
1353 return INTEL_DRAM_LPDDR4;
1354 default:
1355 MISSING_CASE(val);
1356 return INTEL_DRAM_UNKNOWN;
1357 }
1358}
1359
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001360static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
1361 u32 val)
1362{
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001363 dimm->width = bxt_get_dimm_width(val);
1364 dimm->ranks = bxt_get_dimm_ranks(val);
Ville Syrjälä88603432019-03-06 22:35:44 +02001365
1366 /*
1367 * Size in register is Gb per DRAM device. Convert to total
1368 * GB to match the way we report this for non-LP platforms.
1369 */
1370 dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001371}
1372
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301373static int
1374bxt_get_dram_info(struct drm_i915_private *dev_priv)
1375{
1376 struct dram_info *dram_info = &dev_priv->dram_info;
1377 u32 dram_channels;
1378 u32 mem_freq_khz, val;
1379 u8 num_active_channels;
1380 int i;
1381
1382 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1383 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1384 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1385
1386 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1387 num_active_channels = hweight32(dram_channels);
1388
1389 /* Each active bit represents 4-byte channel */
1390 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1391
1392 if (dram_info->bandwidth_kbps == 0) {
1393 DRM_INFO("Couldn't get system memory bandwidth\n");
1394 return -EINVAL;
1395 }
1396
1397 /*
1398 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1399 */
1400 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001401 struct dram_dimm_info dimm;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001402 enum intel_dram_type type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301403
1404 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1405 if (val == 0xFFFFFFFF)
1406 continue;
1407
1408 dram_info->num_channels++;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301409
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001410 bxt_get_dimm_info(&dimm, val);
Ville Syrjäläb185a352019-03-06 22:35:51 +02001411 type = bxt_get_dimm_type(val);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301412
Ville Syrjäläb185a352019-03-06 22:35:51 +02001413 WARN_ON(type != INTEL_DRAM_UNKNOWN &&
1414 dram_info->type != INTEL_DRAM_UNKNOWN &&
1415 dram_info->type != type);
1416
1417 DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001418 i - BXT_D_CR_DRP0_DUNIT_START,
Ville Syrjäläb185a352019-03-06 22:35:51 +02001419 dimm.size, dimm.width, dimm.ranks,
1420 intel_dram_type_str(type));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301421
1422 /*
1423 * If any of the channel is single rank channel,
1424 * worst case output will be same as if single rank
1425 * memory, so consider single rank memory.
1426 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001427 if (dram_info->ranks == 0)
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001428 dram_info->ranks = dimm.ranks;
1429 else if (dimm.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001430 dram_info->ranks = 1;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001431
1432 if (type != INTEL_DRAM_UNKNOWN)
1433 dram_info->type = type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301434 }
1435
Ville Syrjäläb185a352019-03-06 22:35:51 +02001436 if (dram_info->type == INTEL_DRAM_UNKNOWN ||
1437 dram_info->ranks == 0) {
1438 DRM_INFO("couldn't get memory information\n");
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301439 return -EINVAL;
1440 }
1441
1442 dram_info->valid = true;
1443 return 0;
1444}
1445
1446static void
1447intel_get_dram_info(struct drm_i915_private *dev_priv)
1448{
1449 struct dram_info *dram_info = &dev_priv->dram_info;
1450 int ret;
1451
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001452 /*
1453 * Assume 16Gb DIMMs are present until proven otherwise.
1454 * This is only used for the level 0 watermark latency
1455 * w/a which does not apply to bxt/glk.
1456 */
1457 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1458
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001459 if (INTEL_GEN(dev_priv) < 9)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301460 return;
1461
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001462 if (IS_GEN9_LP(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301463 ret = bxt_get_dram_info(dev_priv);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301464 else
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001465 ret = skl_get_dram_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301466 if (ret)
1467 return;
1468
Ville Syrjälä30a533e2019-03-06 22:35:49 +02001469 DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
1470 dram_info->bandwidth_kbps,
1471 dram_info->num_channels);
1472
Ville Syrjälä54561b22019-03-06 22:35:42 +02001473 DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001474 dram_info->ranks, yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301475}
1476
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001477static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
1478{
1479 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
1480 const unsigned int sets[4] = { 1, 1, 2, 2 };
1481
1482 return EDRAM_NUM_BANKS(cap) *
1483 ways[EDRAM_WAYS_IDX(cap)] *
1484 sets[EDRAM_SETS_IDX(cap)];
1485}
1486
1487static void edram_detect(struct drm_i915_private *dev_priv)
1488{
1489 u32 edram_cap = 0;
1490
1491 if (!(IS_HASWELL(dev_priv) ||
1492 IS_BROADWELL(dev_priv) ||
1493 INTEL_GEN(dev_priv) >= 9))
1494 return;
1495
1496 edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);
1497
1498 /* NB: We can't write IDICR yet because we don't have gt funcs set up */
1499
1500 if (!(edram_cap & EDRAM_ENABLED))
1501 return;
1502
1503 /*
1504 * The needed capability bits for size calculation are not there with
1505 * pre gen9 so return 128MB always.
1506 */
1507 if (INTEL_GEN(dev_priv) < 9)
1508 dev_priv->edram_size_mb = 128;
1509 else
1510 dev_priv->edram_size_mb =
1511 gen9_edram_size_mb(dev_priv, edram_cap);
1512
1513 DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1514}
1515
Chris Wilson0673ad42016-06-24 14:00:22 +01001516/**
1517 * i915_driver_init_hw - setup state requiring device access
1518 * @dev_priv: device private
1519 *
1520 * Setup state that requires accessing the device, but doesn't require
1521 * exposing the driver via kernel internal or userspace interfaces.
1522 */
1523static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1524{
David Weinehall52a05c32016-08-22 13:32:44 +03001525 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001526 int ret;
1527
1528 if (i915_inject_load_failure())
1529 return -ENODEV;
1530
Jani Nikula1400cc72018-12-31 16:56:43 +02001531 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001532
Chris Wilson4bdafb92018-09-26 21:12:22 +01001533 if (HAS_PPGTT(dev_priv)) {
1534 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +00001535 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +01001536 i915_report_error(dev_priv,
1537 "incompatible vGPU found, support for isolated ppGTT required\n");
1538 return -ENXIO;
1539 }
1540 }
1541
Chris Wilson46592892018-11-30 12:59:54 +00001542 if (HAS_EXECLISTS(dev_priv)) {
1543 /*
1544 * Older GVT emulation depends upon intercepting CSB mmio,
1545 * which we no longer use, preferring to use the HWSP cache
1546 * instead.
1547 */
1548 if (intel_vgpu_active(dev_priv) &&
1549 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
1550 i915_report_error(dev_priv,
1551 "old vGPU host found, support for HWSP emulation required\n");
1552 return -ENXIO;
1553 }
1554 }
1555
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001556 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001557
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001558 /* needs to be done before ggtt probe */
1559 edram_detect(dev_priv);
1560
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001561 i915_perf_init(dev_priv);
1562
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001563 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001564 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001565 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001566
Chris Wilson9f172f62018-04-14 10:12:33 +01001567 /*
1568 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1569 * otherwise the vga fbdev driver falls over.
1570 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001571 ret = i915_kick_out_firmware_fb(dev_priv);
1572 if (ret) {
1573 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001574 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001575 }
1576
Gerd Hoffmannc6b38fb2019-03-01 10:24:59 +01001577 ret = vga_remove_vgacon(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001578 if (ret) {
1579 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001580 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001581 }
1582
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001583 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001584 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001585 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001586
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001587 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001588 if (ret) {
1589 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001590 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001591 }
1592
David Weinehall52a05c32016-08-22 13:32:44 +03001593 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001594
1595 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001596 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001597 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001598 if (ret) {
1599 DRM_ERROR("failed to set DMA mask\n");
1600
Chris Wilson9f172f62018-04-14 10:12:33 +01001601 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001602 }
1603 }
1604
Chris Wilson0673ad42016-06-24 14:00:22 +01001605 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1606 * using 32bit addressing, overwriting memory if HWS is located
1607 * above 4GB.
1608 *
1609 * The documentation also mentions an issue with undefined
1610 * behaviour if any general state is accessed within a page above 4GB,
1611 * which also needs to be handled carefully.
1612 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001613 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001614 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001615
1616 if (ret) {
1617 DRM_ERROR("failed to set DMA mask\n");
1618
Chris Wilson9f172f62018-04-14 10:12:33 +01001619 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001620 }
1621 }
1622
Chris Wilson0673ad42016-06-24 14:00:22 +01001623 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1624 PM_QOS_DEFAULT_VALUE);
1625
1626 intel_uncore_sanitize(dev_priv);
1627
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001628 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001629
1630 /* On the 945G/GM, the chipset reports the MSI capability on the
1631 * integrated graphics even though the support isn't actually there
1632 * according to the published specs. It doesn't appear to function
1633 * correctly in testing on 945G.
1634 * This may be a side effect of MSI having been made available for PEG
1635 * and the registers being closely associated.
1636 *
1637 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001638 * be lost or delayed, and was defeatured. MSI interrupts seem to
1639 * get lost on g4x as well, and interrupt delivery seems to stay
1640 * properly dead afterwards. So we'll just disable them for all
1641 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001642 *
1643 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1644 * interrupts even when in MSI mode. This results in spurious
1645 * interrupt warnings if the legacy irq no. is shared with another
1646 * device. The kernel then disables that interrupt source and so
1647 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001648 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001649 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001650 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001651 DRM_DEBUG_DRIVER("can't enable MSI");
1652 }
1653
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001654 ret = intel_gvt_init(dev_priv);
1655 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001656 goto err_msi;
1657
1658 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301659 /*
1660 * Fill the dram structure to get the system raw bandwidth and
1661 * dram info. This will be used for memory latency calculation.
1662 */
1663 intel_get_dram_info(dev_priv);
1664
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001665 intel_bw_init_hw(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001666
Chris Wilson0673ad42016-06-24 14:00:22 +01001667 return 0;
1668
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001669err_msi:
1670 if (pdev->msi_enabled)
1671 pci_disable_msi(pdev);
1672 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001673err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001674 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001675err_perf:
1676 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001677 return ret;
1678}
1679
1680/**
1681 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1682 * @dev_priv: device private
1683 */
1684static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1685{
David Weinehall52a05c32016-08-22 13:32:44 +03001686 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001687
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001688 i915_perf_fini(dev_priv);
1689
David Weinehall52a05c32016-08-22 13:32:44 +03001690 if (pdev->msi_enabled)
1691 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001692
1693 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson0673ad42016-06-24 14:00:22 +01001694}
1695
1696/**
1697 * i915_driver_register - register the driver with the rest of the system
1698 * @dev_priv: device private
1699 *
1700 * Perform any steps necessary to make the driver available via kernel
1701 * internal or userspace interfaces.
1702 */
1703static void i915_driver_register(struct drm_i915_private *dev_priv)
1704{
Chris Wilson91c8a322016-07-05 10:40:23 +01001705 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001706
Chris Wilson848b3652017-11-23 11:53:37 +00001707 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001708 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001709
1710 /*
1711 * Notify a valid surface after modesetting,
1712 * when running inside a VM.
1713 */
1714 if (intel_vgpu_active(dev_priv))
1715 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1716
1717 /* Reveal our presence to userspace */
1718 if (drm_dev_register(dev, 0) == 0) {
1719 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001720 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001721
1722 /* Depends on sysfs having been initialized */
1723 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001724 } else
1725 DRM_ERROR("Failed to register driver for userspace access!\n");
1726
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001727 if (HAS_DISPLAY(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +01001728 /* Must be done after probing outputs */
1729 intel_opregion_register(dev_priv);
1730 acpi_video_register();
1731 }
1732
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001733 if (IS_GEN(dev_priv, 5))
Chris Wilson0673ad42016-06-24 14:00:22 +01001734 intel_gpu_ips_init(dev_priv);
1735
Jerome Anandeef57322017-01-25 04:27:49 +05301736 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001737
1738 /*
1739 * Some ports require correctly set-up hpd registers for detection to
1740 * work properly (leading to ghost connected connector status), e.g. VGA
1741 * on gm45. Hence we can only set up the initial fbdev config after hpd
1742 * irqs are fully enabled. We do it last so that the async config
1743 * cannot run before the connectors are registered.
1744 */
1745 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001746
1747 /*
1748 * We need to coordinate the hotplugs with the asynchronous fbdev
1749 * configuration, for which we use the fbdev->async_cookie.
1750 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001751 if (HAS_DISPLAY(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +00001752 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001753
Imre Deak2cd9a682018-08-16 15:37:57 +03001754 intel_power_domains_enable(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001755 intel_runtime_pm_enable(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001756}
1757
1758/**
1759 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1760 * @dev_priv: device private
1761 */
1762static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1763{
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001764 intel_runtime_pm_disable(&dev_priv->runtime_pm);
Imre Deak2cd9a682018-08-16 15:37:57 +03001765 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001766
Daniel Vetter4f256d82017-07-15 00:46:55 +02001767 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301768 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001769
Chris Wilson448aa912017-11-28 11:01:47 +00001770 /*
1771 * After flushing the fbdev (incl. a late async config which will
1772 * have delayed queuing of a hotplug event), then flush the hotplug
1773 * events.
1774 */
1775 drm_kms_helper_poll_fini(&dev_priv->drm);
1776
Chris Wilson0673ad42016-06-24 14:00:22 +01001777 intel_gpu_ips_teardown();
1778 acpi_video_unregister();
1779 intel_opregion_unregister(dev_priv);
1780
Robert Bragg442b8c02016-11-07 19:49:53 +00001781 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001782 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001783
David Weinehall694c2822016-08-22 13:32:43 +03001784 i915_teardown_sysfs(dev_priv);
Janusz Krzysztofikd69990e2019-04-05 15:02:34 +02001785 drm_dev_unplug(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001786
Chris Wilson848b3652017-11-23 11:53:37 +00001787 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001788}
1789
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001790static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1791{
1792 if (drm_debug & DRM_UT_DRIVER) {
1793 struct drm_printer p = drm_debug_printer("i915 device info:");
1794
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001795 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +02001796 INTEL_DEVID(dev_priv),
1797 INTEL_REVID(dev_priv),
1798 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001799 intel_subplatform(RUNTIME_INFO(dev_priv),
1800 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +02001801 INTEL_GEN(dev_priv));
1802
1803 intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
Jani Nikula02584042018-12-31 16:56:41 +02001804 intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001805 }
1806
1807 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1808 DRM_INFO("DRM_I915_DEBUG enabled\n");
1809 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1810 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001811 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1812 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001813}
1814
Chris Wilson55ac5a12018-09-05 15:09:20 +01001815static struct drm_i915_private *
1816i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1817{
1818 const struct intel_device_info *match_info =
1819 (struct intel_device_info *)ent->driver_data;
1820 struct intel_device_info *device_info;
1821 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001822 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001823
1824 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1825 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001826 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001827
Andi Shyti2ddcc982018-10-02 12:20:47 +03001828 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1829 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001830 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001831 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001832 }
1833
1834 i915->drm.pdev = pdev;
1835 i915->drm.dev_private = i915;
1836 pci_set_drvdata(pdev, &i915->drm);
1837
1838 /* Setup the write-once "constant" device info */
1839 device_info = mkwrite_device_info(i915);
1840 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +02001841 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001842
Chris Wilson74f6e182018-09-26 11:47:07 +01001843 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001844
1845 return i915;
1846}
1847
Chris Wilson31962ca2018-09-05 15:09:21 +01001848static void i915_driver_destroy(struct drm_i915_private *i915)
1849{
1850 struct pci_dev *pdev = i915->drm.pdev;
1851
1852 drm_dev_fini(&i915->drm);
1853 kfree(i915);
1854
1855 /* And make sure we never chase our dangling pointer from pci_dev */
1856 pci_set_drvdata(pdev, NULL);
1857}
1858
Chris Wilson0673ad42016-06-24 14:00:22 +01001859/**
1860 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001861 * @pdev: PCI device
1862 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001863 *
1864 * The driver load routine has to do several things:
1865 * - drive output discovery via intel_modeset_init()
1866 * - initialize the memory manager
1867 * - allocate initial config memory
1868 * - setup the DRM framebuffer with the allocated memory
1869 */
Chris Wilson42f55512016-06-24 14:00:26 +01001870int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001871{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001872 const struct intel_device_info *match_info =
1873 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001874 struct drm_i915_private *dev_priv;
1875 int ret;
1876
Chris Wilson55ac5a12018-09-05 15:09:20 +01001877 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001878 if (IS_ERR(dev_priv))
1879 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001880
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001881 /* Disable nuclear pageflip by default on pre-ILK */
1882 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1883 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1884
Chris Wilson0673ad42016-06-24 14:00:22 +01001885 ret = pci_enable_device(pdev);
1886 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001887 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001888
Chris Wilson55ac5a12018-09-05 15:09:20 +01001889 ret = i915_driver_init_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001890 if (ret < 0)
1891 goto out_pci_disable;
1892
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001893 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001894
1895 ret = i915_driver_init_mmio(dev_priv);
1896 if (ret < 0)
1897 goto out_runtime_pm_put;
1898
1899 ret = i915_driver_init_hw(dev_priv);
1900 if (ret < 0)
1901 goto out_cleanup_mmio;
1902
Chris Wilson91c8a322016-07-05 10:40:23 +01001903 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001904 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001905 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001906
1907 i915_driver_register(dev_priv);
1908
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001909 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001910
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001911 i915_welcome_messages(dev_priv);
1912
Chris Wilson0673ad42016-06-24 14:00:22 +01001913 return 0;
1914
Chris Wilson0673ad42016-06-24 14:00:22 +01001915out_cleanup_hw:
1916 i915_driver_cleanup_hw(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001917 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001918out_cleanup_mmio:
1919 i915_driver_cleanup_mmio(dev_priv);
1920out_runtime_pm_put:
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001921 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001922 i915_driver_cleanup_early(dev_priv);
1923out_pci_disable:
1924 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001925out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001926 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001927 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001928 return ret;
1929}
1930
Chris Wilson42f55512016-06-24 14:00:26 +01001931void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001932{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001933 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001934 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001935
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001936 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson07d80572018-08-16 15:37:56 +03001937
Daniel Vetter99c539b2017-07-15 00:46:56 +02001938 i915_driver_unregister(dev_priv);
1939
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001940 /*
1941 * After unregistering the device to prevent any new users, cancel
1942 * all in-flight requests so that we can quickly unbind the active
1943 * resources.
1944 */
1945 i915_gem_set_wedged(dev_priv);
1946
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001947 /* Flush any external code that still may be under the RCU lock */
1948 synchronize_rcu();
1949
Chris Wilson5861b012019-03-08 09:36:54 +00001950 i915_gem_suspend(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001951
Daniel Vetter18dddad2017-03-21 17:41:49 +01001952 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001953
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001954 intel_gvt_cleanup(dev_priv);
1955
Chris Wilson0673ad42016-06-24 14:00:22 +01001956 intel_modeset_cleanup(dev);
1957
Hans de Goede785f0762018-02-14 09:21:49 +01001958 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001959
David Weinehall52a05c32016-08-22 13:32:44 +03001960 vga_switcheroo_unregister_client(pdev);
1961 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001962
1963 intel_csr_ucode_fini(dev_priv);
1964
1965 /* Free error state after interrupts are fully disabled. */
1966 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001967 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001968
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001969 i915_gem_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001970
Imre Deak48a287e2018-08-06 12:58:35 +03001971 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001972
1973 i915_driver_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001974
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001975 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsoncad36882017-02-10 16:35:21 +00001976}
1977
1978static void i915_driver_release(struct drm_device *dev)
1979{
1980 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001981 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001982
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001983 disable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001984
1985 i915_gem_fini(dev_priv);
1986
1987 i915_ggtt_cleanup_hw(dev_priv);
1988 i915_driver_cleanup_mmio(dev_priv);
1989
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001990 enable_rpm_wakeref_asserts(rpm);
1991 intel_runtime_pm_cleanup(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001992
Chris Wilson0673ad42016-06-24 14:00:22 +01001993 i915_driver_cleanup_early(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01001994 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001995}
1996
1997static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1998{
Chris Wilson829a0af2017-06-20 12:05:45 +01001999 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01002000 int ret;
2001
Chris Wilson829a0af2017-06-20 12:05:45 +01002002 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002003 if (ret)
2004 return ret;
2005
2006 return 0;
2007}
2008
2009/**
2010 * i915_driver_lastclose - clean up after all DRM clients have exited
2011 * @dev: DRM device
2012 *
2013 * Take care of cleaning up after all DRM clients have exited. In the
2014 * mode setting case, we want to restore the kernel's initial mode (just
2015 * in case the last client left us in a bad state).
2016 *
2017 * Additionally, in the non-mode setting case, we'll tear down the GTT
2018 * and DMA structures, since the kernel won't be using them, and clea
2019 * up any GEM state.
2020 */
2021static void i915_driver_lastclose(struct drm_device *dev)
2022{
2023 intel_fbdev_restore_mode(dev);
2024 vga_switcheroo_process_delayed_switch();
2025}
2026
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002027static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01002028{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002029 struct drm_i915_file_private *file_priv = file->driver_priv;
2030
Chris Wilson0673ad42016-06-24 14:00:22 +01002031 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01002032 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002033 i915_gem_release(dev, file);
2034 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01002035
2036 kfree(file_priv);
2037}
2038
Imre Deak07f9cd02014-08-18 14:42:45 +03002039static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
2040{
Chris Wilson91c8a322016-07-05 10:40:23 +01002041 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02002042 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03002043
2044 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02002045 for_each_intel_encoder(dev, encoder)
2046 if (encoder->suspend)
2047 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03002048 drm_modeset_unlock_all(dev);
2049}
2050
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002051static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2052 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03002053static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05302054
Imre Deakbc872292015-11-18 17:32:30 +02002055static bool suspend_to_idle(struct drm_i915_private *dev_priv)
2056{
2057#if IS_ENABLED(CONFIG_ACPI_SLEEP)
2058 if (acpi_target_system_state() < ACPI_STATE_S3)
2059 return true;
2060#endif
2061 return false;
2062}
Sagar Kambleebc32822014-08-13 23:07:05 +05302063
Chris Wilson73b66f82018-05-25 10:26:29 +01002064static int i915_drm_prepare(struct drm_device *dev)
2065{
2066 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002067
2068 /*
2069 * NB intel_display_suspend() may issue new requests after we've
2070 * ostensibly marked the GPU as ready-to-sleep here. We need to
2071 * split out that work and pull it forward so that after point,
2072 * the GPU is not woken again.
2073 */
Chris Wilson5861b012019-03-08 09:36:54 +00002074 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01002075
Chris Wilson5861b012019-03-08 09:36:54 +00002076 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01002077}
2078
Imre Deak5e365c32014-10-23 19:23:25 +03002079static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002080{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002081 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002082 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07002083 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002084
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002085 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002086
Paulo Zanonic67a4702013-08-19 13:18:09 -03002087 /* We do a lot of poking in a lot of registers, make sure they work
2088 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03002089 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02002090
Dave Airlie5bcf7192010-12-07 09:20:40 +10002091 drm_kms_helper_poll_disable(dev);
2092
David Weinehall52a05c32016-08-22 13:32:44 +03002093 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002094
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02002095 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01002096
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002097 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002098
2099 intel_runtime_pm_disable_interrupts(dev_priv);
2100 intel_hpd_cancel_work(dev_priv);
2101
2102 intel_suspend_encoders(dev_priv);
2103
Ville Syrjälä712bf362016-10-31 22:37:23 +02002104 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002105
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002106 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002107
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002108 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002109
Imre Deakbc872292015-11-18 17:32:30 +02002110 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00002111 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002112
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002113 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01002114
Mika Kuoppala62d5d692014-02-25 17:11:28 +02002115 dev_priv->suspend_count++;
2116
Imre Deakf74ed082016-04-18 14:48:21 +03002117 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02002118
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002119 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002120
Chris Wilson73b66f82018-05-25 10:26:29 +01002121 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002122}
2123
Imre Deak2cd9a682018-08-16 15:37:57 +03002124static enum i915_drm_suspend_mode
2125get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
2126{
2127 if (hibernate)
2128 return I915_DRM_SUSPEND_HIBERNATE;
2129
2130 if (suspend_to_idle(dev_priv))
2131 return I915_DRM_SUSPEND_IDLE;
2132
2133 return I915_DRM_SUSPEND_MEM;
2134}
2135
David Weinehallc49d13e2016-08-22 13:32:42 +03002136static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03002137{
David Weinehallc49d13e2016-08-22 13:32:42 +03002138 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002139 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002140 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deakc3c09c92014-10-23 19:23:15 +03002141 int ret;
2142
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002143 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002144
Chris Wilsonec92ad02018-05-31 09:22:46 +01002145 i915_gem_suspend_late(dev_priv);
2146
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002147 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03002148
Imre Deak2cd9a682018-08-16 15:37:57 +03002149 intel_power_domains_suspend(dev_priv,
2150 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02002151
Imre Deak507e1262016-04-20 20:27:54 +03002152 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07002153 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002154 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03002155 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002156 hsw_enable_pc8(dev_priv);
2157 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2158 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002159
2160 if (ret) {
2161 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002162 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002163
Imre Deak1f814da2015-12-16 02:52:19 +02002164 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03002165 }
2166
David Weinehall52a05c32016-08-22 13:32:44 +03002167 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02002168 /*
Imre Deak54875572015-06-30 17:06:47 +03002169 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02002170 * the device even though it's already in D3 and hang the machine. So
2171 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03002172 * power down the device properly. The issue was seen on multiple old
2173 * GENs with different BIOS vendors, so having an explicit blacklist
2174 * is inpractical; apply the workaround on everything pre GEN6. The
2175 * platforms where the issue was seen:
2176 * Lenovo Thinkpad X301, X61s, X60, T60, X41
2177 * Fujitsu FSC S7110
2178 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02002179 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00002180 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03002181 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03002182
Imre Deak1f814da2015-12-16 02:52:19 +02002183out:
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002184 enable_rpm_wakeref_asserts(rpm);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002185 if (!dev_priv->uncore.user_forcewake.count)
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002186 intel_runtime_pm_cleanup(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002187
2188 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03002189}
2190
Matthew Aulda9a251c2016-12-02 10:24:11 +00002191static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002192{
2193 int error;
2194
Chris Wilsonded8b072016-07-05 10:40:22 +01002195 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002196 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002197 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002198 return -ENODEV;
2199 }
2200
Imre Deak0b14cbd2014-09-10 18:16:55 +03002201 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2202 state.event != PM_EVENT_FREEZE))
2203 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002204
2205 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2206 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002207
Imre Deak5e365c32014-10-23 19:23:25 +03002208 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002209 if (error)
2210 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002211
Imre Deakab3be732015-03-02 13:04:41 +02002212 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002213}
2214
Imre Deak5e365c32014-10-23 19:23:25 +03002215static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002216{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002217 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002218 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002219
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002220 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002221 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002222
Chris Wilson12887862018-06-14 10:40:59 +01002223 i915_gem_sanitize(dev_priv);
2224
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002225 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002226 if (ret)
2227 DRM_ERROR("failed to re-enable GGTT\n");
2228
Imre Deakf74ed082016-04-18 14:48:21 +03002229 intel_csr_ucode_resume(dev_priv);
2230
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002231 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002232 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002233
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002234 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002235
Peter Antoine364aece2015-05-11 08:50:45 +01002236 /*
2237 * Interrupts have to be enabled before any batches are run. If not the
2238 * GPU will hang. i915_gem_init_hw() will initiate batches to
2239 * update/restore the context.
2240 *
Imre Deak908764f2016-11-29 21:40:29 +02002241 * drm_mode_config_reset() needs AUX interrupts.
2242 *
Peter Antoine364aece2015-05-11 08:50:45 +01002243 * Modeset enabling in intel_modeset_init_hw() also needs working
2244 * interrupts.
2245 */
2246 intel_runtime_pm_enable_interrupts(dev_priv);
2247
Imre Deak908764f2016-11-29 21:40:29 +02002248 drm_mode_config_reset(dev);
2249
Chris Wilson37cd3302017-11-12 11:27:38 +00002250 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002251
Daniel Vetterd5818932015-02-23 12:03:26 +01002252 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002253 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002254
2255 spin_lock_irq(&dev_priv->irq_lock);
2256 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002257 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002258 spin_unlock_irq(&dev_priv->irq_lock);
2259
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002260 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002261
Lyudea16b7652016-03-11 10:57:01 -05002262 intel_display_resume(dev);
2263
Lyudee0b70062016-11-01 21:06:30 -04002264 drm_kms_helper_poll_enable(dev);
2265
Daniel Vetterd5818932015-02-23 12:03:26 +01002266 /*
2267 * ... but also need to make sure that hotplug processing
2268 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002269 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002270 * notifications.
2271 * */
2272 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002273
Chris Wilsona950adc2018-10-30 11:05:54 +00002274 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002275
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002276 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002277
Imre Deak2cd9a682018-08-16 15:37:57 +03002278 intel_power_domains_enable(dev_priv);
2279
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002280 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002281
Chris Wilson074c6ad2014-04-09 09:19:43 +01002282 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002283}
2284
Imre Deak5e365c32014-10-23 19:23:25 +03002285static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002286{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002287 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002288 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002289 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002290
Imre Deak76c4b252014-04-01 19:55:22 +03002291 /*
2292 * We have a resume ordering issue with the snd-hda driver also
2293 * requiring our device to be power up. Due to the lack of a
2294 * parent/child relationship we currently solve this with an early
2295 * resume hook.
2296 *
2297 * FIXME: This should be solved with a special hdmi sink device or
2298 * similar so that power domains can be employed.
2299 */
Imre Deak44410cd2016-04-18 14:45:54 +03002300
2301 /*
2302 * Note that we need to set the power state explicitly, since we
2303 * powered off the device during freeze and the PCI core won't power
2304 * it back up for us during thaw. Powering off the device during
2305 * freeze is not a hard requirement though, and during the
2306 * suspend/resume phases the PCI core makes sure we get here with the
2307 * device powered on. So in case we change our freeze logic and keep
2308 * the device powered we can also remove the following set power state
2309 * call.
2310 */
David Weinehall52a05c32016-08-22 13:32:44 +03002311 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002312 if (ret) {
2313 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002314 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002315 }
2316
2317 /*
2318 * Note that pci_enable_device() first enables any parent bridge
2319 * device and only then sets the power state for this device. The
2320 * bridge enabling is a nop though, since bridge devices are resumed
2321 * first. The order of enabling power and enabling the device is
2322 * imposed by the PCI core as described above, so here we preserve the
2323 * same order for the freeze/thaw phases.
2324 *
2325 * TODO: eventually we should remove pci_disable_device() /
2326 * pci_enable_enable_device() from suspend/resume. Due to how they
2327 * depend on the device enable refcount we can't anyway depend on them
2328 * disabling/enabling the device.
2329 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002330 if (pci_enable_device(pdev))
2331 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002332
David Weinehall52a05c32016-08-22 13:32:44 +03002333 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002334
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002335 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002336
Wayne Boyer666a4532015-12-09 12:29:35 -08002337 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002338 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002339 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002340 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2341 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002342
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002343 intel_uncore_resume_early(&dev_priv->uncore);
2344
2345 i915_check_and_clear_faults(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002346
Animesh Manna3e689282018-10-29 15:14:10 -07002347 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002348 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002349 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002350 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002351 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002352 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002353
Chris Wilsondc979972016-05-10 14:10:04 +01002354 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002355
Imre Deak2cd9a682018-08-16 15:37:57 +03002356 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002357
Chris Wilson79ffac852019-04-24 21:07:17 +01002358 intel_gt_sanitize(dev_priv, true);
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002359
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002360 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak6e35e8a2016-04-18 10:04:19 +03002361
Imre Deak36d61e62014-10-23 19:23:24 +03002362 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002363}
2364
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002365static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002366{
Imre Deak50a00722014-10-23 19:23:17 +03002367 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002368
Imre Deak097dd832014-10-23 19:23:19 +03002369 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2370 return 0;
2371
Imre Deak5e365c32014-10-23 19:23:25 +03002372 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002373 if (ret)
2374 return ret;
2375
Imre Deak5a175142014-10-23 19:23:18 +03002376 return i915_drm_resume(dev);
2377}
2378
Chris Wilson73b66f82018-05-25 10:26:29 +01002379static int i915_pm_prepare(struct device *kdev)
2380{
2381 struct pci_dev *pdev = to_pci_dev(kdev);
2382 struct drm_device *dev = pci_get_drvdata(pdev);
2383
2384 if (!dev) {
2385 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2386 return -ENODEV;
2387 }
2388
2389 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2390 return 0;
2391
2392 return i915_drm_prepare(dev);
2393}
2394
David Weinehallc49d13e2016-08-22 13:32:42 +03002395static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002396{
David Weinehallc49d13e2016-08-22 13:32:42 +03002397 struct pci_dev *pdev = to_pci_dev(kdev);
2398 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002399
David Weinehallc49d13e2016-08-22 13:32:42 +03002400 if (!dev) {
2401 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002402 return -ENODEV;
2403 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002404
David Weinehallc49d13e2016-08-22 13:32:42 +03002405 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002406 return 0;
2407
David Weinehallc49d13e2016-08-22 13:32:42 +03002408 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002409}
2410
David Weinehallc49d13e2016-08-22 13:32:42 +03002411static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002412{
David Weinehallc49d13e2016-08-22 13:32:42 +03002413 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002414
2415 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002416 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002417 * requiring our device to be power up. Due to the lack of a
2418 * parent/child relationship we currently solve this with an late
2419 * suspend hook.
2420 *
2421 * FIXME: This should be solved with a special hdmi sink device or
2422 * similar so that power domains can be employed.
2423 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002424 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002425 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002426
David Weinehallc49d13e2016-08-22 13:32:42 +03002427 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002428}
2429
David Weinehallc49d13e2016-08-22 13:32:42 +03002430static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002431{
David Weinehallc49d13e2016-08-22 13:32:42 +03002432 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002433
David Weinehallc49d13e2016-08-22 13:32:42 +03002434 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002435 return 0;
2436
David Weinehallc49d13e2016-08-22 13:32:42 +03002437 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002438}
2439
David Weinehallc49d13e2016-08-22 13:32:42 +03002440static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002441{
David Weinehallc49d13e2016-08-22 13:32:42 +03002442 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002443
David Weinehallc49d13e2016-08-22 13:32:42 +03002444 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002445 return 0;
2446
David Weinehallc49d13e2016-08-22 13:32:42 +03002447 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002448}
2449
David Weinehallc49d13e2016-08-22 13:32:42 +03002450static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002451{
David Weinehallc49d13e2016-08-22 13:32:42 +03002452 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002453
David Weinehallc49d13e2016-08-22 13:32:42 +03002454 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002455 return 0;
2456
David Weinehallc49d13e2016-08-22 13:32:42 +03002457 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002458}
2459
Chris Wilson1f19ac22016-05-14 07:26:32 +01002460/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002461static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002462{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002463 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002464 int ret;
2465
Imre Deakdd9f31c2017-08-16 17:46:07 +03002466 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2467 ret = i915_drm_suspend(dev);
2468 if (ret)
2469 return ret;
2470 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002471
2472 ret = i915_gem_freeze(kdev_to_i915(kdev));
2473 if (ret)
2474 return ret;
2475
2476 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002477}
2478
David Weinehallc49d13e2016-08-22 13:32:42 +03002479static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002480{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002481 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002482 int ret;
2483
Imre Deakdd9f31c2017-08-16 17:46:07 +03002484 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2485 ret = i915_drm_suspend_late(dev, true);
2486 if (ret)
2487 return ret;
2488 }
Chris Wilson461fb992016-05-14 07:26:33 +01002489
David Weinehallc49d13e2016-08-22 13:32:42 +03002490 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002491 if (ret)
2492 return ret;
2493
2494 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002495}
2496
2497/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002498static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002499{
David Weinehallc49d13e2016-08-22 13:32:42 +03002500 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002501}
2502
David Weinehallc49d13e2016-08-22 13:32:42 +03002503static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002504{
David Weinehallc49d13e2016-08-22 13:32:42 +03002505 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002506}
2507
2508/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002509static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002510{
David Weinehallc49d13e2016-08-22 13:32:42 +03002511 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002512}
2513
David Weinehallc49d13e2016-08-22 13:32:42 +03002514static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002515{
David Weinehallc49d13e2016-08-22 13:32:42 +03002516 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002517}
2518
Imre Deakddeea5b2014-05-05 15:19:56 +03002519/*
2520 * Save all Gunit registers that may be lost after a D3 and a subsequent
2521 * S0i[R123] transition. The list of registers needing a save/restore is
2522 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2523 * registers in the following way:
2524 * - Driver: saved/restored by the driver
2525 * - Punit : saved/restored by the Punit firmware
2526 * - No, w/o marking: no need to save/restore, since the register is R/O or
2527 * used internally by the HW in a way that doesn't depend
2528 * keeping the content across a suspend/resume.
2529 * - Debug : used for debugging
2530 *
2531 * We save/restore all registers marked with 'Driver', with the following
2532 * exceptions:
2533 * - Registers out of use, including also registers marked with 'Debug'.
2534 * These have no effect on the driver's operation, so we don't save/restore
2535 * them to reduce the overhead.
2536 * - Registers that are fully setup by an initialization function called from
2537 * the resume path. For example many clock gating and RPS/RC6 registers.
2538 * - Registers that provide the right functionality with their reset defaults.
2539 *
2540 * TODO: Except for registers that based on the above 3 criteria can be safely
2541 * ignored, we save/restore all others, practically treating the HW context as
2542 * a black-box for the driver. Further investigation is needed to reduce the
2543 * saved/restored registers even further, by following the same 3 criteria.
2544 */
2545static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2546{
2547 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2548 int i;
2549
2550 /* GAM 0x4000-0x4770 */
2551 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2552 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2553 s->arb_mode = I915_READ(ARB_MODE);
2554 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2555 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2556
2557 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002558 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002559
2560 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002561 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002562
2563 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2564 s->ecochk = I915_READ(GAM_ECOCHK);
2565 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2566 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2567
2568 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2569
2570 /* MBC 0x9024-0x91D0, 0x8500 */
2571 s->g3dctl = I915_READ(VLV_G3DCTL);
2572 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2573 s->mbctl = I915_READ(GEN6_MBCTL);
2574
2575 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2576 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2577 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2578 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2579 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2580 s->rstctl = I915_READ(GEN6_RSTCTL);
2581 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2582
2583 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2584 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2585 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2586 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2587 s->ecobus = I915_READ(ECOBUS);
2588 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2589 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2590 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2591 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2592 s->rcedata = I915_READ(VLV_RCEDATA);
2593 s->spare2gh = I915_READ(VLV_SPAREG2H);
2594
2595 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2596 s->gt_imr = I915_READ(GTIMR);
2597 s->gt_ier = I915_READ(GTIER);
2598 s->pm_imr = I915_READ(GEN6_PMIMR);
2599 s->pm_ier = I915_READ(GEN6_PMIER);
2600
2601 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002602 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002603
2604 /* GT SA CZ domain, 0x100000-0x138124 */
2605 s->tilectl = I915_READ(TILECTL);
2606 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2607 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2608 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2609 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2610
2611 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2612 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2613 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002614 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002615 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2616
2617 /*
2618 * Not saving any of:
2619 * DFT, 0x9800-0x9EC0
2620 * SARB, 0xB000-0xB1FC
2621 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2622 * PCI CFG
2623 */
2624}
2625
2626static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2627{
2628 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2629 u32 val;
2630 int i;
2631
2632 /* GAM 0x4000-0x4770 */
2633 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2634 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2635 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2636 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2637 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2638
2639 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002640 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002641
2642 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002643 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002644
2645 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2646 I915_WRITE(GAM_ECOCHK, s->ecochk);
2647 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2648 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2649
2650 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2651
2652 /* MBC 0x9024-0x91D0, 0x8500 */
2653 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2654 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2655 I915_WRITE(GEN6_MBCTL, s->mbctl);
2656
2657 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2658 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2659 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2660 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2661 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2662 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2663 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2664
2665 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2666 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2667 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2668 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2669 I915_WRITE(ECOBUS, s->ecobus);
2670 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2671 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2672 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2673 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2674 I915_WRITE(VLV_RCEDATA, s->rcedata);
2675 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2676
2677 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2678 I915_WRITE(GTIMR, s->gt_imr);
2679 I915_WRITE(GTIER, s->gt_ier);
2680 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2681 I915_WRITE(GEN6_PMIER, s->pm_ier);
2682
2683 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002684 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002685
2686 /* GT SA CZ domain, 0x100000-0x138124 */
2687 I915_WRITE(TILECTL, s->tilectl);
2688 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2689 /*
2690 * Preserve the GT allow wake and GFX force clock bit, they are not
2691 * be restored, as they are used to control the s0ix suspend/resume
2692 * sequence by the caller.
2693 */
2694 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2695 val &= VLV_GTLC_ALLOWWAKEREQ;
2696 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2697 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2698
2699 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2700 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2701 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2702 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2703
2704 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2705
2706 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2707 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2708 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002709 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002710 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2711}
2712
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002713static int vlv_wait_for_pw_status(struct drm_i915_private *i915,
Chris Wilson3dd14c02017-04-21 14:58:15 +01002714 u32 mask, u32 val)
2715{
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002716 i915_reg_t reg = VLV_GTLC_PW_STATUS;
2717 u32 reg_value;
2718 int ret;
2719
Chris Wilson3dd14c02017-04-21 14:58:15 +01002720 /* The HW does not like us polling for PW_STATUS frequently, so
2721 * use the sleeping loop rather than risk the busy spin within
2722 * intel_wait_for_register().
2723 *
2724 * Transitioning between RC6 states should be at most 2ms (see
2725 * valleyview_enable_rps) so use a 3ms timeout.
2726 */
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002727 ret = wait_for(((reg_value =
2728 intel_uncore_read_notrace(&i915->uncore, reg)) & mask)
2729 == val, 3);
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002730
2731 /* just trace the final value */
2732 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2733
2734 return ret;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002735}
2736
Imre Deak650ad972014-04-18 16:35:02 +03002737int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2738{
2739 u32 val;
2740 int err;
2741
Imre Deak650ad972014-04-18 16:35:02 +03002742 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2743 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2744 if (force_on)
2745 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2746 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2747
2748 if (!force_on)
2749 return 0;
2750
Daniele Ceraolo Spurio97a04e02019-03-25 14:49:39 -07002751 err = intel_wait_for_register(&dev_priv->uncore,
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002752 VLV_GTLC_SURVIVABILITY_REG,
2753 VLV_GFX_CLK_STATUS_BIT,
2754 VLV_GFX_CLK_STATUS_BIT,
2755 20);
Imre Deak650ad972014-04-18 16:35:02 +03002756 if (err)
2757 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2758 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2759
2760 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002761}
2762
Imre Deakddeea5b2014-05-05 15:19:56 +03002763static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2764{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002765 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002766 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002767 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002768
2769 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2770 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2771 if (allow)
2772 val |= VLV_GTLC_ALLOWWAKEREQ;
2773 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2774 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2775
Chris Wilson3dd14c02017-04-21 14:58:15 +01002776 mask = VLV_GTLC_ALLOWWAKEACK;
2777 val = allow ? mask : 0;
2778
2779 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002780 if (err)
2781 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002782
Imre Deakddeea5b2014-05-05 15:19:56 +03002783 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002784}
2785
Chris Wilson3dd14c02017-04-21 14:58:15 +01002786static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2787 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002788{
2789 u32 mask;
2790 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002791
2792 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2793 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002794
2795 /*
2796 * RC6 transitioning can be delayed up to 2 msec (see
2797 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002798 *
2799 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2800 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002801 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002802 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002803 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2804 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002805}
2806
2807static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2808{
2809 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2810 return;
2811
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002812 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002813 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2814}
2815
Sagar Kambleebc32822014-08-13 23:07:05 +05302816static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002817{
2818 u32 mask;
2819 int err;
2820
2821 /*
2822 * Bspec defines the following GT well on flags as debug only, so
2823 * don't treat them as hard failures.
2824 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002825 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002826
2827 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2828 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2829
2830 vlv_check_no_gt_access(dev_priv);
2831
2832 err = vlv_force_gfx_clock(dev_priv, true);
2833 if (err)
2834 goto err1;
2835
2836 err = vlv_allow_gt_wake(dev_priv, false);
2837 if (err)
2838 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302839
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002840 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302841 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002842
2843 err = vlv_force_gfx_clock(dev_priv, false);
2844 if (err)
2845 goto err2;
2846
2847 return 0;
2848
2849err2:
2850 /* For safety always re-enable waking and disable gfx clock forcing */
2851 vlv_allow_gt_wake(dev_priv, true);
2852err1:
2853 vlv_force_gfx_clock(dev_priv, false);
2854
2855 return err;
2856}
2857
Sagar Kamble016970b2014-08-13 23:07:06 +05302858static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2859 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002860{
Imre Deakddeea5b2014-05-05 15:19:56 +03002861 int err;
2862 int ret;
2863
2864 /*
2865 * If any of the steps fail just try to continue, that's the best we
2866 * can do at this point. Return the first error code (which will also
2867 * leave RPM permanently disabled).
2868 */
2869 ret = vlv_force_gfx_clock(dev_priv, true);
2870
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002871 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302872 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002873
2874 err = vlv_allow_gt_wake(dev_priv, true);
2875 if (!ret)
2876 ret = err;
2877
2878 err = vlv_force_gfx_clock(dev_priv, false);
2879 if (!ret)
2880 ret = err;
2881
2882 vlv_check_no_gt_access(dev_priv);
2883
Chris Wilson7c108fd2016-10-24 13:42:18 +01002884 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002885 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002886
2887 return ret;
2888}
2889
David Weinehallc49d13e2016-08-22 13:32:42 +03002890static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002891{
David Weinehallc49d13e2016-08-22 13:32:42 +03002892 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002893 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002894 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07002895 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002896 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002897
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002898 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002899 return -ENODEV;
2900
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002901 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002902 return -ENODEV;
2903
Paulo Zanoni8a187452013-12-06 20:32:13 -02002904 DRM_DEBUG_KMS("Suspending device\n");
2905
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002906 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002907
Imre Deakd6102972014-05-07 19:57:49 +03002908 /*
2909 * We are safe here against re-faults, since the fault handler takes
2910 * an RPM reference.
2911 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002912 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002913
Chris Wilson818f5cb2019-05-02 21:30:09 +01002914 intel_uc_runtime_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002915
Imre Deak2eb52522014-11-19 15:30:05 +02002916 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002917
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002918 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002919
Imre Deak507e1262016-04-20 20:27:54 +03002920 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002921 if (INTEL_GEN(dev_priv) >= 11) {
2922 icl_display_core_uninit(dev_priv);
2923 bxt_enable_dc9(dev_priv);
2924 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002925 bxt_display_core_uninit(dev_priv);
2926 bxt_enable_dc9(dev_priv);
2927 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2928 hsw_enable_pc8(dev_priv);
2929 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2930 ret = vlv_suspend_complete(dev_priv);
2931 }
2932
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002933 if (ret) {
2934 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002935 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002936
Daniel Vetterb9632912014-09-30 10:56:44 +02002937 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002938
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002939 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302940
2941 i915_gem_init_swizzling(dev_priv);
2942 i915_gem_restore_fences(dev_priv);
2943
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002944 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002945
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002946 return ret;
2947 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002948
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002949 enable_rpm_wakeref_asserts(rpm);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002950 intel_runtime_pm_cleanup(rpm);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002951
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002952 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002953 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2954
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002955 rpm->suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002956
2957 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002958 * FIXME: We really should find a document that references the arguments
2959 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002960 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002961 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002962 /*
2963 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2964 * being detected, and the call we do at intel_runtime_resume()
2965 * won't be able to restore them. Since PCI_D3hot matches the
2966 * actual specification and appears to be working, use it.
2967 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002968 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002969 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002970 /*
2971 * current versions of firmware which depend on this opregion
2972 * notification have repurposed the D1 definition to mean
2973 * "runtime suspended" vs. what you would normally expect (D3)
2974 * to distinguish it from notifications that might be sent via
2975 * the suspend path.
2976 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002977 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002978 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002979
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07002980 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002981
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002982 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002983 intel_hpd_poll_init(dev_priv);
2984
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002985 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002986 return 0;
2987}
2988
David Weinehallc49d13e2016-08-22 13:32:42 +03002989static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002990{
David Weinehallc49d13e2016-08-22 13:32:42 +03002991 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002992 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002993 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07002994 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002995 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002996
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002997 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002998 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002999
3000 DRM_DEBUG_KMS("Resuming device\n");
3001
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003002 WARN_ON_ONCE(atomic_read(&rpm->wakeref_count));
3003 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003004
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003005 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003006 rpm->suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07003007 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02003008 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003009
Animesh Manna3e689282018-10-29 15:14:10 -07003010 if (INTEL_GEN(dev_priv) >= 11) {
3011 bxt_disable_dc9(dev_priv);
3012 icl_display_core_init(dev_priv, true);
3013 if (dev_priv->csr.dmc_payload) {
3014 if (dev_priv->csr.allowed_dc_mask &
3015 DC_STATE_EN_UPTO_DC6)
3016 skl_enable_dc6(dev_priv);
3017 else if (dev_priv->csr.allowed_dc_mask &
3018 DC_STATE_EN_UPTO_DC5)
3019 gen9_enable_dc5(dev_priv);
3020 }
3021 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03003022 bxt_disable_dc9(dev_priv);
3023 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03003024 if (dev_priv->csr.dmc_payload &&
3025 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
3026 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003027 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003028 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003029 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003030 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03003031 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003032
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07003033 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01003034
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303035 intel_runtime_pm_enable_interrupts(dev_priv);
3036
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00003037 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303038
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003039 /*
3040 * No point of rolling back things in case of an error, as the best
3041 * we can do is to hope that things will still work (and disable RPM).
3042 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003043 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003044 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003045
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003046 /*
3047 * On VLV/CHV display interrupts are part of the display
3048 * power well, so hpd is reinitialized from there. For
3049 * everyone else do it here.
3050 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003051 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003052 intel_hpd_init(dev_priv);
3053
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303054 intel_enable_ipc(dev_priv);
3055
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003056 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003057
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003058 if (ret)
3059 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3060 else
3061 DRM_DEBUG_KMS("Device resumed\n");
3062
3063 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003064}
3065
Chris Wilson42f55512016-06-24 14:00:26 +01003066const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003067 /*
3068 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3069 * PMSG_RESUME]
3070 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003071 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003072 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003073 .suspend_late = i915_pm_suspend_late,
3074 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003075 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003076
3077 /*
3078 * S4 event handlers
3079 * @freeze, @freeze_late : called (1) before creating the
3080 * hibernation image [PMSG_FREEZE] and
3081 * (2) after rebooting, before restoring
3082 * the image [PMSG_QUIESCE]
3083 * @thaw, @thaw_early : called (1) after creating the hibernation
3084 * image, before writing it [PMSG_THAW]
3085 * and (2) after failing to create or
3086 * restore the image [PMSG_RECOVER]
3087 * @poweroff, @poweroff_late: called after writing the hibernation
3088 * image, before rebooting [PMSG_HIBERNATE]
3089 * @restore, @restore_early : called after rebooting and restoring the
3090 * hibernation image [PMSG_RESTORE]
3091 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003092 .freeze = i915_pm_freeze,
3093 .freeze_late = i915_pm_freeze_late,
3094 .thaw_early = i915_pm_thaw_early,
3095 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003096 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003097 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003098 .restore_early = i915_pm_restore_early,
3099 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003100
3101 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003102 .runtime_suspend = intel_runtime_suspend,
3103 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003104};
3105
Laurent Pinchart78b68552012-05-17 13:27:22 +02003106static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003107 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003108 .open = drm_gem_vm_open,
3109 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003110};
3111
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003112static const struct file_operations i915_driver_fops = {
3113 .owner = THIS_MODULE,
3114 .open = drm_open,
3115 .release = drm_release,
3116 .unlocked_ioctl = drm_ioctl,
3117 .mmap = drm_gem_mmap,
3118 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003119 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003120 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003121 .llseek = noop_llseek,
3122};
3123
Chris Wilson0673ad42016-06-24 14:00:22 +01003124static int
3125i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3126 struct drm_file *file)
3127{
3128 return -ENODEV;
3129}
3130
3131static const struct drm_ioctl_desc i915_ioctls[] = {
3132 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3133 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3134 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3135 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3136 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3137 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003138 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003139 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3140 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3141 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3142 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3143 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3144 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3145 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3146 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3147 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3148 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3149 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003150 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003151 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003152 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3153 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
Christian Königb972fff2019-04-17 13:25:24 +02003154 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003155 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3156 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
Christian Königb972fff2019-04-17 13:25:24 +02003157 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003158 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3159 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3160 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3161 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3162 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3163 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3164 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3165 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3166 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003167 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3168 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003169 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003170 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003171 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003172 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3173 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3174 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3175 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Christian Königb972fff2019-04-17 13:25:24 +02003176 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00003177 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003178 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3179 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3180 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3181 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3182 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3183 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003184 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003185 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3186 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003187 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson7f3f317a2019-05-21 22:11:25 +01003188 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
3189 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003190};
3191
Linus Torvalds1da177e2005-04-16 15:20:36 -07003192static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003193 /* Don't use MTRRs here; the Xserver or userspace app should
3194 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003195 */
Eric Anholt673a3942008-07-30 12:06:12 -07003196 .driver_features =
Daniel Vetter1ff49482019-01-29 11:42:48 +01003197 DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003198 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003199 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003200 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003201 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003202 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003203
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003204 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003205 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003206 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003207
3208 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3209 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3210 .gem_prime_export = i915_gem_prime_export,
3211 .gem_prime_import = i915_gem_prime_import,
3212
Dave Airlieff72145b2011-02-07 12:16:14 +10003213 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003214 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003216 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003217 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003218 .name = DRIVER_NAME,
3219 .desc = DRIVER_DESC,
3220 .date = DRIVER_DATE,
3221 .major = DRIVER_MAJOR,
3222 .minor = DRIVER_MINOR,
3223 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003225
3226#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3227#include "selftests/mock_drm.c"
3228#endif