blob: 3c2af70034cf9994118472ec5c8dd24f4680e5f4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700142 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700143 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700144 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100145 }
146
147 return ret;
148}
149
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000150static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800151{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200152 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800153
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
155 * (which really amounts to a PCH but no South Display).
156 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000157 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700158 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700159 return;
160 }
161
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800162 /*
163 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
164 * make graphics device passthrough work easy for VMM, that only
165 * need to expose ISA bridge to let driver know the real hardware
166 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800167 *
168 * In some virtualized environments (e.g. XEN), there is irrelevant
169 * ISA bridge in the system. To work reliably, we should scan trhough
170 * all the ISA bridge devices and check for the first match, instead
171 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800172 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200173 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200175 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700176 unsigned short id_ext = pch->device &
177 INTEL_PCH_DEVICE_ID_MASK_EXT;
178
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200179 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180
Jesse Barnes90711d52011-04-28 14:48:02 -0700181 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
182 dev_priv->pch_type = PCH_IBX;
183 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100184 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700185 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800186 dev_priv->pch_type = PCH_CPT;
187 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700190 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
191 /* PantherPoint is CPT compatible */
192 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300193 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100194 WARN_ON(!(IS_GEN6(dev_priv) ||
195 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300196 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(IS_HSW_ULT(dev_priv) ||
202 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800203 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_LPT;
205 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100206 WARN_ON(!IS_HASWELL(dev_priv) &&
207 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100208 WARN_ON(!IS_HSW_ULT(dev_priv) &&
209 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530210 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
211 dev_priv->pch_type = PCH_SPT;
212 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100213 WARN_ON(!IS_SKYLAKE(dev_priv) &&
214 !IS_KABYLAKE(dev_priv));
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700215 } else if (id_ext == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530216 dev_priv->pch_type = PCH_SPT;
217 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100218 WARN_ON(!IS_SKYLAKE(dev_priv) &&
219 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700220 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
221 dev_priv->pch_type = PCH_KBP;
222 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200223 WARN_ON(!IS_SKYLAKE(dev_priv) &&
224 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700225 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
226 dev_priv->pch_type = PCH_CNP;
227 DRM_DEBUG_KMS("Found CannonPoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700228 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
229 !IS_COFFEELAKE(dev_priv));
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700230 } else if (id_ext == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
231 dev_priv->pch_type = PCH_CNP;
232 DRM_DEBUG_KMS("Found CannonPoint LP PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700233 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
234 !IS_COFFEELAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100235 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700236 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100237 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200238 pch->subsystem_vendor ==
239 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
240 pch->subsystem_device ==
241 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100242 dev_priv->pch_type =
243 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200244 } else
245 continue;
246
Rui Guo6a9c4b32013-06-19 21:10:23 +0800247 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800248 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800249 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800250 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200251 DRM_DEBUG_KMS("No PCH found.\n");
252
253 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800254}
255
Chris Wilson0673ad42016-06-24 14:00:22 +0100256static int i915_getparam(struct drm_device *dev, void *data,
257 struct drm_file *file_priv)
258{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100259 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300260 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100261 drm_i915_getparam_t *param = data;
262 int value;
263
264 switch (param->param) {
265 case I915_PARAM_IRQ_ACTIVE:
266 case I915_PARAM_ALLOW_BATCHBUFFER:
267 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800268 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 /* Reject all old ums/dri params. */
270 return -ENODEV;
271 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300272 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100273 break;
274 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300275 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100277 case I915_PARAM_NUM_FENCES_AVAIL:
278 value = dev_priv->num_fence_regs;
279 break;
280 case I915_PARAM_HAS_OVERLAY:
281 value = dev_priv->overlay ? 1 : 0;
282 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100283 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530284 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100285 break;
286 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530287 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 break;
289 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530290 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 break;
292 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530293 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300296 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 break;
298 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300299 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 break;
301 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300302 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100303 break;
304 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100305 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100306 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 case I915_PARAM_HAS_SECURE_BATCHES:
308 value = capable(CAP_SYS_ADMIN);
309 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 case I915_PARAM_CMD_PARSER_VERSION:
311 value = i915_cmd_parser_get_version(dev_priv);
312 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300314 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 if (!value)
316 return -ENODEV;
317 break;
318 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300319 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100320 if (!value)
321 return -ENODEV;
322 break;
323 case I915_PARAM_HAS_GPU_RESET:
324 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
325 break;
326 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300327 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100328 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100329 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300330 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100331 break;
332 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300333 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100334 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800335 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530336 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800337 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530338 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800339 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100340 case I915_PARAM_MMAP_GTT_VERSION:
341 /* Though we've started our numbering from 1, and so class all
342 * earlier versions as 0, in effect their value is undefined as
343 * the ioctl will report EINVAL for the unknown param!
344 */
345 value = i915_gem_mmap_gtt_version();
346 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000347 case I915_PARAM_HAS_SCHEDULER:
348 value = dev_priv->engine[RCS] &&
349 dev_priv->engine[RCS]->schedule;
350 break;
David Weinehall16162472016-09-02 13:46:17 +0300351 case I915_PARAM_MMAP_VERSION:
352 /* Remember to bump this if the version changes! */
353 case I915_PARAM_HAS_GEM:
354 case I915_PARAM_HAS_PAGEFLIPPING:
355 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
356 case I915_PARAM_HAS_RELAXED_FENCING:
357 case I915_PARAM_HAS_COHERENT_RINGS:
358 case I915_PARAM_HAS_RELAXED_DELTA:
359 case I915_PARAM_HAS_GEN7_SOL_RESET:
360 case I915_PARAM_HAS_WAIT_TIMEOUT:
361 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
362 case I915_PARAM_HAS_PINNED_BATCHES:
363 case I915_PARAM_HAS_EXEC_NO_RELOC:
364 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
365 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
366 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000367 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000368 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100369 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100370 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
David Weinehall16162472016-09-02 13:46:17 +0300371 /* For the time being all of these are always true;
372 * if some supported hardware does not have one of these
373 * features this value needs to be provided from
374 * INTEL_INFO(), a feature macro, or similar.
375 */
376 value = 1;
377 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100378 case I915_PARAM_SLICE_MASK:
379 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
380 if (!value)
381 return -ENODEV;
382 break;
Robert Braggf5320232017-06-13 12:23:00 +0100383 case I915_PARAM_SUBSLICE_MASK:
384 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
385 if (!value)
386 return -ENODEV;
387 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100388 default:
389 DRM_DEBUG("Unknown parameter %d\n", param->param);
390 return -EINVAL;
391 }
392
Chris Wilsondda33002016-06-24 14:00:23 +0100393 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100394 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100395
396 return 0;
397}
398
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000399static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100400{
Chris Wilson0673ad42016-06-24 14:00:22 +0100401 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
402 if (!dev_priv->bridge_dev) {
403 DRM_ERROR("bridge device not found\n");
404 return -1;
405 }
406 return 0;
407}
408
409/* Allocate space for the MCH regs if needed, return nonzero on error */
410static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000411intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100412{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000413 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100414 u32 temp_lo, temp_hi = 0;
415 u64 mchbar_addr;
416 int ret;
417
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000418 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100419 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
420 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
421 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
422
423 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
424#ifdef CONFIG_PNP
425 if (mchbar_addr &&
426 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
427 return 0;
428#endif
429
430 /* Get some space for it */
431 dev_priv->mch_res.name = "i915 MCHBAR";
432 dev_priv->mch_res.flags = IORESOURCE_MEM;
433 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
434 &dev_priv->mch_res,
435 MCHBAR_SIZE, MCHBAR_SIZE,
436 PCIBIOS_MIN_MEM,
437 0, pcibios_align_resource,
438 dev_priv->bridge_dev);
439 if (ret) {
440 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
441 dev_priv->mch_res.start = 0;
442 return ret;
443 }
444
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000445 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100446 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
447 upper_32_bits(dev_priv->mch_res.start));
448
449 pci_write_config_dword(dev_priv->bridge_dev, reg,
450 lower_32_bits(dev_priv->mch_res.start));
451 return 0;
452}
453
454/* Setup MCHBAR if possible, return true if we should disable it again */
455static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000456intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100457{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000458 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100459 u32 temp;
460 bool enabled;
461
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100462 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100463 return;
464
465 dev_priv->mchbar_need_disable = false;
466
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100467 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100468 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
469 enabled = !!(temp & DEVEN_MCHBAR_EN);
470 } else {
471 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
472 enabled = temp & 1;
473 }
474
475 /* If it's already enabled, don't have to do anything */
476 if (enabled)
477 return;
478
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000479 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100480 return;
481
482 dev_priv->mchbar_need_disable = true;
483
484 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100485 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100486 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
487 temp | DEVEN_MCHBAR_EN);
488 } else {
489 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
490 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
491 }
492}
493
494static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000495intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100496{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000497 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100498
499 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100500 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100501 u32 deven_val;
502
503 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
504 &deven_val);
505 deven_val &= ~DEVEN_MCHBAR_EN;
506 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
507 deven_val);
508 } else {
509 u32 mchbar_val;
510
511 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
512 &mchbar_val);
513 mchbar_val &= ~1;
514 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
515 mchbar_val);
516 }
517 }
518
519 if (dev_priv->mch_res.start)
520 release_resource(&dev_priv->mch_res);
521}
522
523/* true = enable decode, false = disable decoder */
524static unsigned int i915_vga_set_decode(void *cookie, bool state)
525{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000526 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100527
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000528 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100529 if (state)
530 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
531 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
532 else
533 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
534}
535
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000536static int i915_resume_switcheroo(struct drm_device *dev);
537static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
538
Chris Wilson0673ad42016-06-24 14:00:22 +0100539static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
540{
541 struct drm_device *dev = pci_get_drvdata(pdev);
542 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
543
544 if (state == VGA_SWITCHEROO_ON) {
545 pr_info("switched on\n");
546 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
547 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300548 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100549 i915_resume_switcheroo(dev);
550 dev->switch_power_state = DRM_SWITCH_POWER_ON;
551 } else {
552 pr_info("switched off\n");
553 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
554 i915_suspend_switcheroo(dev, pmm);
555 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
556 }
557}
558
559static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
560{
561 struct drm_device *dev = pci_get_drvdata(pdev);
562
563 /*
564 * FIXME: open_count is protected by drm_global_mutex but that would lead to
565 * locking inversion with the driver load path. And the access here is
566 * completely racy anyway. So don't bother with locking for now.
567 */
568 return dev->open_count == 0;
569}
570
571static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
572 .set_gpu_state = i915_switcheroo_set_state,
573 .reprobe = NULL,
574 .can_switch = i915_switcheroo_can_switch,
575};
576
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100577static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100578{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100579 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700580 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000581 i915_gem_cleanup_engines(dev_priv);
582 i915_gem_context_fini(dev_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +0100583 i915_gem_cleanup_userptr(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100584 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100585
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000586 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100587
588 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100589}
590
591static int i915_load_modeset_init(struct drm_device *dev)
592{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100593 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300594 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100595 int ret;
596
597 if (i915_inject_load_failure())
598 return -ENODEV;
599
Jani Nikula66578852017-03-10 15:27:57 +0200600 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100601
602 /* If we have > 1 VGA cards, then we need to arbitrate access
603 * to the common VGA resources.
604 *
605 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
606 * then we do not take part in VGA arbitration and the
607 * vga_client_register() fails with -ENODEV.
608 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000609 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100610 if (ret && ret != -ENODEV)
611 goto out;
612
613 intel_register_dsm_handler();
614
David Weinehall52a05c32016-08-22 13:32:44 +0300615 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100616 if (ret)
617 goto cleanup_vga_client;
618
619 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
620 intel_update_rawclk(dev_priv);
621
622 intel_power_domains_init_hw(dev_priv, false);
623
624 intel_csr_ucode_init(dev_priv);
625
626 ret = intel_irq_install(dev_priv);
627 if (ret)
628 goto cleanup_csr;
629
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000630 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100631
632 /* Important: The output setup functions called by modeset_init need
633 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300634 ret = intel_modeset_init(dev);
635 if (ret)
636 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100637
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100638 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100639
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000640 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700642 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100643
644 intel_modeset_gem_init(dev);
645
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000646 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100647 return 0;
648
649 ret = intel_fbdev_init(dev);
650 if (ret)
651 goto cleanup_gem;
652
653 /* Only enable hotplug handling once the fbdev is fully set up. */
654 intel_hpd_init(dev_priv);
655
656 drm_kms_helper_poll_init(dev);
657
658 return 0;
659
660cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000661 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300662 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100663 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700664cleanup_uc:
665 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100666cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100667 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000668 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100669cleanup_csr:
670 intel_csr_ucode_fini(dev_priv);
671 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300672 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100673cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300674 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100675out:
676 return ret;
677}
678
Chris Wilson0673ad42016-06-24 14:00:22 +0100679static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
680{
681 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100682 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100683 struct i915_ggtt *ggtt = &dev_priv->ggtt;
684 bool primary;
685 int ret;
686
687 ap = alloc_apertures(1);
688 if (!ap)
689 return -ENOMEM;
690
691 ap->ranges[0].base = ggtt->mappable_base;
692 ap->ranges[0].size = ggtt->mappable_end;
693
694 primary =
695 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
696
Daniel Vetter44adece2016-08-10 18:52:34 +0200697 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100698
699 kfree(ap);
700
701 return ret;
702}
Chris Wilson0673ad42016-06-24 14:00:22 +0100703
704#if !defined(CONFIG_VGA_CONSOLE)
705static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
706{
707 return 0;
708}
709#elif !defined(CONFIG_DUMMY_CONSOLE)
710static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
711{
712 return -ENODEV;
713}
714#else
715static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
716{
717 int ret = 0;
718
719 DRM_INFO("Replacing VGA console driver\n");
720
721 console_lock();
722 if (con_is_bound(&vga_con))
723 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
724 if (ret == 0) {
725 ret = do_unregister_con_driver(&vga_con);
726
727 /* Ignore "already unregistered". */
728 if (ret == -ENODEV)
729 ret = 0;
730 }
731 console_unlock();
732
733 return ret;
734}
735#endif
736
Chris Wilson0673ad42016-06-24 14:00:22 +0100737static void intel_init_dpio(struct drm_i915_private *dev_priv)
738{
739 /*
740 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
741 * CHV x1 PHY (DP/HDMI D)
742 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
743 */
744 if (IS_CHERRYVIEW(dev_priv)) {
745 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
746 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
747 } else if (IS_VALLEYVIEW(dev_priv)) {
748 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
749 }
750}
751
752static int i915_workqueues_init(struct drm_i915_private *dev_priv)
753{
754 /*
755 * The i915 workqueue is primarily used for batched retirement of
756 * requests (and thus managing bo) once the task has been completed
757 * by the GPU. i915_gem_retire_requests() is called directly when we
758 * need high-priority retirement, such as waiting for an explicit
759 * bo.
760 *
761 * It is also used for periodic low-priority events, such as
762 * idle-timers and recording error state.
763 *
764 * All tasks on the workqueue are expected to acquire the dev mutex
765 * so there is no point in running more than one instance of the
766 * workqueue at any time. Use an ordered one.
767 */
768 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
769 if (dev_priv->wq == NULL)
770 goto out_err;
771
772 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
773 if (dev_priv->hotplug.dp_wq == NULL)
774 goto out_free_wq;
775
Chris Wilson0673ad42016-06-24 14:00:22 +0100776 return 0;
777
Chris Wilson0673ad42016-06-24 14:00:22 +0100778out_free_wq:
779 destroy_workqueue(dev_priv->wq);
780out_err:
781 DRM_ERROR("Failed to allocate workqueues.\n");
782
783 return -ENOMEM;
784}
785
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000786static void i915_engines_cleanup(struct drm_i915_private *i915)
787{
788 struct intel_engine_cs *engine;
789 enum intel_engine_id id;
790
791 for_each_engine(engine, i915, id)
792 kfree(engine);
793}
794
Chris Wilson0673ad42016-06-24 14:00:22 +0100795static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
796{
Chris Wilson0673ad42016-06-24 14:00:22 +0100797 destroy_workqueue(dev_priv->hotplug.dp_wq);
798 destroy_workqueue(dev_priv->wq);
799}
800
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300801/*
802 * We don't keep the workarounds for pre-production hardware, so we expect our
803 * driver to fail on these machines in one way or another. A little warning on
804 * dmesg may help both the user and the bug triagers.
805 */
806static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
807{
Chris Wilson248a1242017-01-30 10:44:56 +0000808 bool pre = false;
809
810 pre |= IS_HSW_EARLY_SDV(dev_priv);
811 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000812 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000813
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000814 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300815 DRM_ERROR("This is a pre-production stepping. "
816 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000817 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
818 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300819}
820
Chris Wilson0673ad42016-06-24 14:00:22 +0100821/**
822 * i915_driver_init_early - setup state not requiring device access
823 * @dev_priv: device private
824 *
825 * Initialize everything that is a "SW-only" state, that is state not
826 * requiring accessing the device or exposing the driver via kernel internal
827 * or userspace interfaces. Example steps belonging here: lock initialization,
828 * system memory allocation, setting up device specific attributes and
829 * function hooks not requiring accessing the device.
830 */
831static int i915_driver_init_early(struct drm_i915_private *dev_priv,
832 const struct pci_device_id *ent)
833{
834 const struct intel_device_info *match_info =
835 (struct intel_device_info *)ent->driver_data;
836 struct intel_device_info *device_info;
837 int ret = 0;
838
839 if (i915_inject_load_failure())
840 return -ENODEV;
841
842 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100843 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100844 memcpy(device_info, match_info, sizeof(*device_info));
845 device_info->device_id = dev_priv->drm.pdev->device;
846
847 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
848 device_info->gen_mask = BIT(device_info->gen - 1);
849
850 spin_lock_init(&dev_priv->irq_lock);
851 spin_lock_init(&dev_priv->gpu_error.lock);
852 mutex_init(&dev_priv->backlight_lock);
853 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500854
Chris Wilson0673ad42016-06-24 14:00:22 +0100855 spin_lock_init(&dev_priv->mm.object_stat_lock);
856 spin_lock_init(&dev_priv->mmio_flip_lock);
857 mutex_init(&dev_priv->sb_lock);
858 mutex_init(&dev_priv->modeset_restore_lock);
859 mutex_init(&dev_priv->av_mutex);
860 mutex_init(&dev_priv->wm.wm_mutex);
861 mutex_init(&dev_priv->pps_mutex);
862
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100863 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100864 i915_memcpy_init_early(dev_priv);
865
Chris Wilson0673ad42016-06-24 14:00:22 +0100866 ret = i915_workqueues_init(dev_priv);
867 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000868 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100869
Chris Wilson0673ad42016-06-24 14:00:22 +0100870 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000871 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100872
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000873 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100874 intel_init_dpio(dev_priv);
875 intel_power_domains_init(dev_priv);
876 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200877 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100878 intel_init_display_hooks(dev_priv);
879 intel_init_clock_gating_hooks(dev_priv);
880 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000881 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100882 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300883 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100884
David Weinehall36cdd012016-08-22 13:59:31 +0300885 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100886
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100887 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100888
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300889 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100890
Robert Braggeec688e2016-11-07 19:49:47 +0000891 i915_perf_init(dev_priv);
892
Chris Wilson0673ad42016-06-24 14:00:22 +0100893 return 0;
894
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300895err_irq:
896 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000898err_engines:
899 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 return ret;
901}
902
903/**
904 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
905 * @dev_priv: device private
906 */
907static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
908{
Robert Braggeec688e2016-11-07 19:49:47 +0000909 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000910 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300911 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100912 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000913 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100914}
915
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000916static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100917{
David Weinehall52a05c32016-08-22 13:32:44 +0300918 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 int mmio_bar;
920 int mmio_size;
921
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100922 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100923 /*
924 * Before gen4, the registers and the GTT are behind different BARs.
925 * However, from gen4 onwards, the registers and the GTT are shared
926 * in the same BAR, so we want to restrict this ioremap from
927 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
928 * the register BAR remains the same size for all the earlier
929 * generations up to Ironlake.
930 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000931 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100932 mmio_size = 512 * 1024;
933 else
934 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300935 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936 if (dev_priv->regs == NULL) {
937 DRM_ERROR("failed to map registers\n");
938
939 return -EIO;
940 }
941
942 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000943 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100944
945 return 0;
946}
947
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000948static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100949{
David Weinehall52a05c32016-08-22 13:32:44 +0300950 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100951
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000952 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300953 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100954}
955
956/**
957 * i915_driver_init_mmio - setup device MMIO
958 * @dev_priv: device private
959 *
960 * Setup minimal device state necessary for MMIO accesses later in the
961 * initialization sequence. The setup here should avoid any other device-wide
962 * side effects or exposing the driver via kernel internal or user space
963 * interfaces.
964 */
965static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
966{
Chris Wilson0673ad42016-06-24 14:00:22 +0100967 int ret;
968
969 if (i915_inject_load_failure())
970 return -ENODEV;
971
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000972 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100973 return -EIO;
974
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000975 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100976 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300977 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100978
979 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300980
981 ret = intel_engines_init_mmio(dev_priv);
982 if (ret)
983 goto err_uncore;
984
Chris Wilson24145512017-01-24 11:01:35 +0000985 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100986
987 return 0;
988
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300989err_uncore:
990 intel_uncore_fini(dev_priv);
991err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +0100992 pci_dev_put(dev_priv->bridge_dev);
993
994 return ret;
995}
996
997/**
998 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
999 * @dev_priv: device private
1000 */
1001static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1002{
Chris Wilson0673ad42016-06-24 14:00:22 +01001003 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001004 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001005 pci_dev_put(dev_priv->bridge_dev);
1006}
1007
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001008static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1009{
1010 i915.enable_execlists =
1011 intel_sanitize_enable_execlists(dev_priv,
1012 i915.enable_execlists);
1013
1014 /*
1015 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1016 * user's requested state against the hardware/driver capabilities. We
1017 * do this now so that we can print out any log messages once rather
1018 * than every time we check intel_enable_ppgtt().
1019 */
1020 i915.enable_ppgtt =
1021 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
1022 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001023
1024 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +00001025 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001026
1027 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001028
1029 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001030}
1031
Chris Wilson0673ad42016-06-24 14:00:22 +01001032/**
1033 * i915_driver_init_hw - setup state requiring device access
1034 * @dev_priv: device private
1035 *
1036 * Setup state that requires accessing the device, but doesn't require
1037 * exposing the driver via kernel internal or userspace interfaces.
1038 */
1039static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1040{
David Weinehall52a05c32016-08-22 13:32:44 +03001041 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001042 int ret;
1043
1044 if (i915_inject_load_failure())
1045 return -ENODEV;
1046
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001047 intel_device_info_runtime_init(dev_priv);
1048
1049 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001050
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001051 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001052 if (ret)
1053 return ret;
1054
Chris Wilson0673ad42016-06-24 14:00:22 +01001055 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1056 * otherwise the vga fbdev driver falls over. */
1057 ret = i915_kick_out_firmware_fb(dev_priv);
1058 if (ret) {
1059 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1060 goto out_ggtt;
1061 }
1062
1063 ret = i915_kick_out_vgacon(dev_priv);
1064 if (ret) {
1065 DRM_ERROR("failed to remove conflicting VGA console\n");
1066 goto out_ggtt;
1067 }
1068
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001069 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001070 if (ret)
1071 return ret;
1072
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001073 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001074 if (ret) {
1075 DRM_ERROR("failed to enable GGTT\n");
1076 goto out_ggtt;
1077 }
1078
David Weinehall52a05c32016-08-22 13:32:44 +03001079 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001080
1081 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001082 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001083 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001084 if (ret) {
1085 DRM_ERROR("failed to set DMA mask\n");
1086
1087 goto out_ggtt;
1088 }
1089 }
1090
Chris Wilson0673ad42016-06-24 14:00:22 +01001091 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1092 * using 32bit addressing, overwriting memory if HWS is located
1093 * above 4GB.
1094 *
1095 * The documentation also mentions an issue with undefined
1096 * behaviour if any general state is accessed within a page above 4GB,
1097 * which also needs to be handled carefully.
1098 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001099 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001100 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001101
1102 if (ret) {
1103 DRM_ERROR("failed to set DMA mask\n");
1104
1105 goto out_ggtt;
1106 }
1107 }
1108
Chris Wilson0673ad42016-06-24 14:00:22 +01001109 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1110 PM_QOS_DEFAULT_VALUE);
1111
1112 intel_uncore_sanitize(dev_priv);
1113
1114 intel_opregion_setup(dev_priv);
1115
1116 i915_gem_load_init_fences(dev_priv);
1117
1118 /* On the 945G/GM, the chipset reports the MSI capability on the
1119 * integrated graphics even though the support isn't actually there
1120 * according to the published specs. It doesn't appear to function
1121 * correctly in testing on 945G.
1122 * This may be a side effect of MSI having been made available for PEG
1123 * and the registers being closely associated.
1124 *
1125 * According to chipset errata, on the 965GM, MSI interrupts may
1126 * be lost or delayed, but we use them anyways to avoid
1127 * stuck interrupts on some machines.
1128 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001129 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001130 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001131 DRM_DEBUG_DRIVER("can't enable MSI");
1132 }
1133
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001134 ret = intel_gvt_init(dev_priv);
1135 if (ret)
1136 goto out_ggtt;
1137
Chris Wilson0673ad42016-06-24 14:00:22 +01001138 return 0;
1139
1140out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001141 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001142
1143 return ret;
1144}
1145
1146/**
1147 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1148 * @dev_priv: device private
1149 */
1150static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1151{
David Weinehall52a05c32016-08-22 13:32:44 +03001152 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001153
David Weinehall52a05c32016-08-22 13:32:44 +03001154 if (pdev->msi_enabled)
1155 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001156
1157 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001158 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001159}
1160
1161/**
1162 * i915_driver_register - register the driver with the rest of the system
1163 * @dev_priv: device private
1164 *
1165 * Perform any steps necessary to make the driver available via kernel
1166 * internal or userspace interfaces.
1167 */
1168static void i915_driver_register(struct drm_i915_private *dev_priv)
1169{
Chris Wilson91c8a322016-07-05 10:40:23 +01001170 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001171
1172 i915_gem_shrinker_init(dev_priv);
1173
1174 /*
1175 * Notify a valid surface after modesetting,
1176 * when running inside a VM.
1177 */
1178 if (intel_vgpu_active(dev_priv))
1179 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1180
1181 /* Reveal our presence to userspace */
1182 if (drm_dev_register(dev, 0) == 0) {
1183 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001184 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001185 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001186
1187 /* Depends on sysfs having been initialized */
1188 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001189 } else
1190 DRM_ERROR("Failed to register driver for userspace access!\n");
1191
1192 if (INTEL_INFO(dev_priv)->num_pipes) {
1193 /* Must be done after probing outputs */
1194 intel_opregion_register(dev_priv);
1195 acpi_video_register();
1196 }
1197
1198 if (IS_GEN5(dev_priv))
1199 intel_gpu_ips_init(dev_priv);
1200
Jerome Anandeef57322017-01-25 04:27:49 +05301201 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001202
1203 /*
1204 * Some ports require correctly set-up hpd registers for detection to
1205 * work properly (leading to ghost connected connector status), e.g. VGA
1206 * on gm45. Hence we can only set up the initial fbdev config after hpd
1207 * irqs are fully enabled. We do it last so that the async config
1208 * cannot run before the connectors are registered.
1209 */
1210 intel_fbdev_initial_config_async(dev);
1211}
1212
1213/**
1214 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1215 * @dev_priv: device private
1216 */
1217static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1218{
Jerome Anandeef57322017-01-25 04:27:49 +05301219 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001220
1221 intel_gpu_ips_teardown();
1222 acpi_video_unregister();
1223 intel_opregion_unregister(dev_priv);
1224
Robert Bragg442b8c02016-11-07 19:49:53 +00001225 i915_perf_unregister(dev_priv);
1226
David Weinehall694c2822016-08-22 13:32:43 +03001227 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001228 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001229 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001230
1231 i915_gem_shrinker_cleanup(dev_priv);
1232}
1233
1234/**
1235 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001236 * @pdev: PCI device
1237 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001238 *
1239 * The driver load routine has to do several things:
1240 * - drive output discovery via intel_modeset_init()
1241 * - initialize the memory manager
1242 * - allocate initial config memory
1243 * - setup the DRM framebuffer with the allocated memory
1244 */
Chris Wilson42f55512016-06-24 14:00:26 +01001245int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001246{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001247 const struct intel_device_info *match_info =
1248 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001249 struct drm_i915_private *dev_priv;
1250 int ret;
1251
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001252 /* Enable nuclear pageflip on ILK+ */
1253 if (!i915.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001254 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001255
Chris Wilson0673ad42016-06-24 14:00:22 +01001256 ret = -ENOMEM;
1257 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1258 if (dev_priv)
1259 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1260 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001261 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001262 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001263 }
1264
Chris Wilson0673ad42016-06-24 14:00:22 +01001265 dev_priv->drm.pdev = pdev;
1266 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001267
1268 ret = pci_enable_device(pdev);
1269 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001270 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001271
1272 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001273 /*
1274 * Disable the system suspend direct complete optimization, which can
1275 * leave the device suspended skipping the driver's suspend handlers
1276 * if the device was already runtime suspended. This is needed due to
1277 * the difference in our runtime and system suspend sequence and
1278 * becaue the HDA driver may require us to enable the audio power
1279 * domain during system suspend.
1280 */
1281 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001282
1283 ret = i915_driver_init_early(dev_priv, ent);
1284 if (ret < 0)
1285 goto out_pci_disable;
1286
1287 intel_runtime_pm_get(dev_priv);
1288
1289 ret = i915_driver_init_mmio(dev_priv);
1290 if (ret < 0)
1291 goto out_runtime_pm_put;
1292
1293 ret = i915_driver_init_hw(dev_priv);
1294 if (ret < 0)
1295 goto out_cleanup_mmio;
1296
1297 /*
1298 * TODO: move the vblank init and parts of modeset init steps into one
1299 * of the i915_driver_init_/i915_driver_register functions according
1300 * to the role/effect of the given init step.
1301 */
1302 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001303 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001304 INTEL_INFO(dev_priv)->num_pipes);
1305 if (ret)
1306 goto out_cleanup_hw;
1307 }
1308
Chris Wilson91c8a322016-07-05 10:40:23 +01001309 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001310 if (ret < 0)
1311 goto out_cleanup_vblank;
1312
1313 i915_driver_register(dev_priv);
1314
1315 intel_runtime_pm_enable(dev_priv);
1316
Mahesh Kumara3a89862016-12-01 21:19:34 +05301317 dev_priv->ipc_enabled = false;
1318
Chris Wilson0525a062016-10-14 14:27:07 +01001319 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1320 DRM_INFO("DRM_I915_DEBUG enabled\n");
1321 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1322 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001323
Chris Wilson0673ad42016-06-24 14:00:22 +01001324 intel_runtime_pm_put(dev_priv);
1325
1326 return 0;
1327
1328out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001329 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001330out_cleanup_hw:
1331 i915_driver_cleanup_hw(dev_priv);
1332out_cleanup_mmio:
1333 i915_driver_cleanup_mmio(dev_priv);
1334out_runtime_pm_put:
1335 intel_runtime_pm_put(dev_priv);
1336 i915_driver_cleanup_early(dev_priv);
1337out_pci_disable:
1338 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001339out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001340 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001341 drm_dev_fini(&dev_priv->drm);
1342out_free:
1343 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001344 return ret;
1345}
1346
Chris Wilson42f55512016-06-24 14:00:26 +01001347void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001348{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001349 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001350 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001351
1352 intel_fbdev_fini(dev);
1353
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001354 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001355 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001356
1357 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1358
Daniel Vetter18dddad2017-03-21 17:41:49 +01001359 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001360
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001361 intel_gvt_cleanup(dev_priv);
1362
Chris Wilson0673ad42016-06-24 14:00:22 +01001363 i915_driver_unregister(dev_priv);
1364
1365 drm_vblank_cleanup(dev);
1366
1367 intel_modeset_cleanup(dev);
1368
1369 /*
1370 * free the memory space allocated for the child device
1371 * config parsed from VBT
1372 */
1373 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1374 kfree(dev_priv->vbt.child_dev);
1375 dev_priv->vbt.child_dev = NULL;
1376 dev_priv->vbt.child_dev_num = 0;
1377 }
1378 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1379 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1380 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1381 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1382
David Weinehall52a05c32016-08-22 13:32:44 +03001383 vga_switcheroo_unregister_client(pdev);
1384 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001385
1386 intel_csr_ucode_fini(dev_priv);
1387
1388 /* Free error state after interrupts are fully disabled. */
1389 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001390 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001391
1392 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001393 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001394
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001395 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001396 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001397 intel_fbc_cleanup_cfb(dev_priv);
1398
1399 intel_power_domains_fini(dev_priv);
1400
1401 i915_driver_cleanup_hw(dev_priv);
1402 i915_driver_cleanup_mmio(dev_priv);
1403
1404 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001405}
1406
1407static void i915_driver_release(struct drm_device *dev)
1408{
1409 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001410
1411 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001412 drm_dev_fini(&dev_priv->drm);
1413
1414 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001415}
1416
1417static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1418{
1419 int ret;
1420
1421 ret = i915_gem_open(dev, file);
1422 if (ret)
1423 return ret;
1424
1425 return 0;
1426}
1427
1428/**
1429 * i915_driver_lastclose - clean up after all DRM clients have exited
1430 * @dev: DRM device
1431 *
1432 * Take care of cleaning up after all DRM clients have exited. In the
1433 * mode setting case, we want to restore the kernel's initial mode (just
1434 * in case the last client left us in a bad state).
1435 *
1436 * Additionally, in the non-mode setting case, we'll tear down the GTT
1437 * and DMA structures, since the kernel won't be using them, and clea
1438 * up any GEM state.
1439 */
1440static void i915_driver_lastclose(struct drm_device *dev)
1441{
1442 intel_fbdev_restore_mode(dev);
1443 vga_switcheroo_process_delayed_switch();
1444}
1445
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001446static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001447{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001448 struct drm_i915_file_private *file_priv = file->driver_priv;
1449
Chris Wilson0673ad42016-06-24 14:00:22 +01001450 mutex_lock(&dev->struct_mutex);
1451 i915_gem_context_close(dev, file);
1452 i915_gem_release(dev, file);
1453 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001454
1455 kfree(file_priv);
1456}
1457
Imre Deak07f9cd02014-08-18 14:42:45 +03001458static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1459{
Chris Wilson91c8a322016-07-05 10:40:23 +01001460 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001461 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001462
1463 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001464 for_each_intel_encoder(dev, encoder)
1465 if (encoder->suspend)
1466 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001467 drm_modeset_unlock_all(dev);
1468}
1469
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001470static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1471 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001472static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301473
Imre Deakbc872292015-11-18 17:32:30 +02001474static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1475{
1476#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1477 if (acpi_target_system_state() < ACPI_STATE_S3)
1478 return true;
1479#endif
1480 return false;
1481}
Sagar Kambleebc32822014-08-13 23:07:05 +05301482
Imre Deak5e365c32014-10-23 19:23:25 +03001483static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001484{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001485 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001486 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001487 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001488 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001489
Zhang Ruib8efb172013-02-05 15:41:53 +08001490 /* ignore lid events during suspend */
1491 mutex_lock(&dev_priv->modeset_restore_lock);
1492 dev_priv->modeset_restore = MODESET_SUSPENDED;
1493 mutex_unlock(&dev_priv->modeset_restore_lock);
1494
Imre Deak1f814da2015-12-16 02:52:19 +02001495 disable_rpm_wakeref_asserts(dev_priv);
1496
Paulo Zanonic67a4702013-08-19 13:18:09 -03001497 /* We do a lot of poking in a lot of registers, make sure they work
1498 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001499 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001500
Dave Airlie5bcf7192010-12-07 09:20:40 +10001501 drm_kms_helper_poll_disable(dev);
1502
David Weinehall52a05c32016-08-22 13:32:44 +03001503 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001504
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001505 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001506 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001507 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001508 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001509 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001510 }
1511
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001512 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001513
1514 intel_dp_mst_suspend(dev);
1515
1516 intel_runtime_pm_disable_interrupts(dev_priv);
1517 intel_hpd_cancel_work(dev_priv);
1518
1519 intel_suspend_encoders(dev_priv);
1520
Ville Syrjälä712bf362016-10-31 22:37:23 +02001521 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001522
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001523 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001524
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001525 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001526
Imre Deakbc872292015-11-18 17:32:30 +02001527 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001528 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001529
Hans de Goede68f60942017-02-10 11:28:01 +01001530 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001531 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001532
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001533 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001534
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001535 dev_priv->suspend_count++;
1536
Imre Deakf74ed082016-04-18 14:48:21 +03001537 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001538
Imre Deak1f814da2015-12-16 02:52:19 +02001539out:
1540 enable_rpm_wakeref_asserts(dev_priv);
1541
1542 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001543}
1544
David Weinehallc49d13e2016-08-22 13:32:42 +03001545static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001546{
David Weinehallc49d13e2016-08-22 13:32:42 +03001547 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001548 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001549 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001550 int ret;
1551
Imre Deak1f814da2015-12-16 02:52:19 +02001552 disable_rpm_wakeref_asserts(dev_priv);
1553
Imre Deak4c494a52016-10-13 14:34:06 +03001554 intel_display_set_init_power(dev_priv, false);
1555
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001556 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001557 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001558 /*
1559 * In case of firmware assisted context save/restore don't manually
1560 * deinit the power domains. This also means the CSR/DMC firmware will
1561 * stay active, it will power down any HW resources as required and
1562 * also enable deeper system power states that would be blocked if the
1563 * firmware was inactive.
1564 */
1565 if (!fw_csr)
1566 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001567
Imre Deak507e1262016-04-20 20:27:54 +03001568 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001569 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001570 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001571 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001572 hsw_enable_pc8(dev_priv);
1573 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1574 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001575
1576 if (ret) {
1577 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001578 if (!fw_csr)
1579 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001580
Imre Deak1f814da2015-12-16 02:52:19 +02001581 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001582 }
1583
David Weinehall52a05c32016-08-22 13:32:44 +03001584 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001585 /*
Imre Deak54875572015-06-30 17:06:47 +03001586 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001587 * the device even though it's already in D3 and hang the machine. So
1588 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001589 * power down the device properly. The issue was seen on multiple old
1590 * GENs with different BIOS vendors, so having an explicit blacklist
1591 * is inpractical; apply the workaround on everything pre GEN6. The
1592 * platforms where the issue was seen:
1593 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1594 * Fujitsu FSC S7110
1595 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001596 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001597 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001598 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001599
Imre Deakbc872292015-11-18 17:32:30 +02001600 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1601
Imre Deak1f814da2015-12-16 02:52:19 +02001602out:
1603 enable_rpm_wakeref_asserts(dev_priv);
1604
1605 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001606}
1607
Matthew Aulda9a251c2016-12-02 10:24:11 +00001608static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001609{
1610 int error;
1611
Chris Wilsonded8b072016-07-05 10:40:22 +01001612 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001613 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001614 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001615 return -ENODEV;
1616 }
1617
Imre Deak0b14cbd2014-09-10 18:16:55 +03001618 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1619 state.event != PM_EVENT_FREEZE))
1620 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001621
1622 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1623 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001624
Imre Deak5e365c32014-10-23 19:23:25 +03001625 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001626 if (error)
1627 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001628
Imre Deakab3be732015-03-02 13:04:41 +02001629 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001630}
1631
Imre Deak5e365c32014-10-23 19:23:25 +03001632static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001633{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001634 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001635 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001636
Imre Deak1f814da2015-12-16 02:52:19 +02001637 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001638 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001639
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001640 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001641 if (ret)
1642 DRM_ERROR("failed to re-enable GGTT\n");
1643
Imre Deakf74ed082016-04-18 14:48:21 +03001644 intel_csr_ucode_resume(dev_priv);
1645
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001646 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001647
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001648 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001649 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001650 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001651
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001652 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001653
Peter Antoine364aece2015-05-11 08:50:45 +01001654 /*
1655 * Interrupts have to be enabled before any batches are run. If not the
1656 * GPU will hang. i915_gem_init_hw() will initiate batches to
1657 * update/restore the context.
1658 *
Imre Deak908764f2016-11-29 21:40:29 +02001659 * drm_mode_config_reset() needs AUX interrupts.
1660 *
Peter Antoine364aece2015-05-11 08:50:45 +01001661 * Modeset enabling in intel_modeset_init_hw() also needs working
1662 * interrupts.
1663 */
1664 intel_runtime_pm_enable_interrupts(dev_priv);
1665
Imre Deak908764f2016-11-29 21:40:29 +02001666 drm_mode_config_reset(dev);
1667
Daniel Vetterd5818932015-02-23 12:03:26 +01001668 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001669 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001670 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001671 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001672 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001673 mutex_unlock(&dev->struct_mutex);
1674
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001675 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001676
Daniel Vetterd5818932015-02-23 12:03:26 +01001677 intel_modeset_init_hw(dev);
1678
1679 spin_lock_irq(&dev_priv->irq_lock);
1680 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001681 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001682 spin_unlock_irq(&dev_priv->irq_lock);
1683
Daniel Vetterd5818932015-02-23 12:03:26 +01001684 intel_dp_mst_resume(dev);
1685
Lyudea16b7652016-03-11 10:57:01 -05001686 intel_display_resume(dev);
1687
Lyudee0b70062016-11-01 21:06:30 -04001688 drm_kms_helper_poll_enable(dev);
1689
Daniel Vetterd5818932015-02-23 12:03:26 +01001690 /*
1691 * ... but also need to make sure that hotplug processing
1692 * doesn't cause havoc. Like in the driver load code we don't
1693 * bother with the tiny race here where we might loose hotplug
1694 * notifications.
1695 * */
1696 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001697
Chris Wilson03d92e42016-05-23 15:08:10 +01001698 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001699
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001700 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001701
Zhang Ruib8efb172013-02-05 15:41:53 +08001702 mutex_lock(&dev_priv->modeset_restore_lock);
1703 dev_priv->modeset_restore = MODESET_DONE;
1704 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001705
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001706 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001707
Chris Wilson54b4f682016-07-21 21:16:19 +01001708 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001709
Imre Deak1f814da2015-12-16 02:52:19 +02001710 enable_rpm_wakeref_asserts(dev_priv);
1711
Chris Wilson074c6ad2014-04-09 09:19:43 +01001712 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001713}
1714
Imre Deak5e365c32014-10-23 19:23:25 +03001715static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001716{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001717 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001718 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001719 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001720
Imre Deak76c4b252014-04-01 19:55:22 +03001721 /*
1722 * We have a resume ordering issue with the snd-hda driver also
1723 * requiring our device to be power up. Due to the lack of a
1724 * parent/child relationship we currently solve this with an early
1725 * resume hook.
1726 *
1727 * FIXME: This should be solved with a special hdmi sink device or
1728 * similar so that power domains can be employed.
1729 */
Imre Deak44410cd2016-04-18 14:45:54 +03001730
1731 /*
1732 * Note that we need to set the power state explicitly, since we
1733 * powered off the device during freeze and the PCI core won't power
1734 * it back up for us during thaw. Powering off the device during
1735 * freeze is not a hard requirement though, and during the
1736 * suspend/resume phases the PCI core makes sure we get here with the
1737 * device powered on. So in case we change our freeze logic and keep
1738 * the device powered we can also remove the following set power state
1739 * call.
1740 */
David Weinehall52a05c32016-08-22 13:32:44 +03001741 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001742 if (ret) {
1743 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1744 goto out;
1745 }
1746
1747 /*
1748 * Note that pci_enable_device() first enables any parent bridge
1749 * device and only then sets the power state for this device. The
1750 * bridge enabling is a nop though, since bridge devices are resumed
1751 * first. The order of enabling power and enabling the device is
1752 * imposed by the PCI core as described above, so here we preserve the
1753 * same order for the freeze/thaw phases.
1754 *
1755 * TODO: eventually we should remove pci_disable_device() /
1756 * pci_enable_enable_device() from suspend/resume. Due to how they
1757 * depend on the device enable refcount we can't anyway depend on them
1758 * disabling/enabling the device.
1759 */
David Weinehall52a05c32016-08-22 13:32:44 +03001760 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001761 ret = -EIO;
1762 goto out;
1763 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001764
David Weinehall52a05c32016-08-22 13:32:44 +03001765 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001766
Imre Deak1f814da2015-12-16 02:52:19 +02001767 disable_rpm_wakeref_asserts(dev_priv);
1768
Wayne Boyer666a4532015-12-09 12:29:35 -08001769 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001770 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001771 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001772 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1773 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001774
Hans de Goede68f60942017-02-10 11:28:01 +01001775 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001776
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001777 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001778 if (!dev_priv->suspended_to_idle)
1779 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001780 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001781 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001782 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001783 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001784
Chris Wilsondc979972016-05-10 14:10:04 +01001785 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001786
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001787 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001788 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001789 intel_power_domains_init_hw(dev_priv, true);
1790
Chris Wilson24145512017-01-24 11:01:35 +00001791 i915_gem_sanitize(dev_priv);
1792
Imre Deak6e35e8a2016-04-18 10:04:19 +03001793 enable_rpm_wakeref_asserts(dev_priv);
1794
Imre Deakbc872292015-11-18 17:32:30 +02001795out:
1796 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001797
1798 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001799}
1800
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001801static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001802{
Imre Deak50a00722014-10-23 19:23:17 +03001803 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001804
Imre Deak097dd832014-10-23 19:23:19 +03001805 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1806 return 0;
1807
Imre Deak5e365c32014-10-23 19:23:25 +03001808 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001809 if (ret)
1810 return ret;
1811
Imre Deak5a175142014-10-23 19:23:18 +03001812 return i915_drm_resume(dev);
1813}
1814
Ben Gamari11ed50e2009-09-14 17:48:45 -04001815/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001816 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001817 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001818 *
Chris Wilson780f2622016-09-09 14:11:52 +01001819 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1820 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001821 *
Chris Wilson221fe792016-09-09 14:11:51 +01001822 * Caller must hold the struct_mutex.
1823 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001824 * Procedure is fairly simple:
1825 * - reset the chip using the reset reg
1826 * - re-init context state
1827 * - re-init hardware status page
1828 * - re-init ring buffer
1829 * - re-init interrupt state
1830 * - re-init display
1831 */
Chris Wilson780f2622016-09-09 14:11:52 +01001832void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001833{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001834 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001835 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001836
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001837 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001838 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001839
Chris Wilson8c185ec2017-03-16 17:13:02 +00001840 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001841 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001842
Chris Wilsond98c52c2016-04-13 17:35:05 +01001843 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001844 if (!i915_gem_unset_wedged(dev_priv))
1845 goto wakeup;
1846
Chris Wilson8af29b02016-09-09 14:11:47 +01001847 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001848
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001849 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001850 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001851 ret = i915_gem_reset_prepare(dev_priv);
1852 if (ret) {
1853 DRM_ERROR("GPU recovery failed\n");
1854 intel_gpu_reset(dev_priv, ALL_ENGINES);
1855 goto error;
1856 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001857
Chris Wilsondc979972016-05-10 14:10:04 +01001858 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001859 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001860 if (ret != -ENODEV)
1861 DRM_ERROR("Failed to reset chip: %i\n", ret);
1862 else
1863 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001864 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001865 }
1866
Chris Wilsond8027092017-02-08 14:30:32 +00001867 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001868 intel_overlay_reset(dev_priv);
1869
Ben Gamari11ed50e2009-09-14 17:48:45 -04001870 /* Ok, now get things going again... */
1871
1872 /*
1873 * Everything depends on having the GTT running, so we need to start
1874 * there. Fortunately we don't need to do this unless we reset the
1875 * chip at a PCI level.
1876 *
1877 * Next we need to restore the context, but we don't use those
1878 * yet either...
1879 *
1880 * Ring buffer needs to be re-initialized in the KMS case, or if X
1881 * was running at the time of the reset (i.e. we weren't VT
1882 * switched away).
1883 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001884 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001885 if (ret) {
1886 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001887 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001888 }
1889
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001890 i915_queue_hangcheck(dev_priv);
1891
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001892finish:
Chris Wilson8d613c52017-02-12 17:19:59 +00001893 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001894 enable_irq(dev_priv->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001895
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001896wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001897 clear_bit(I915_RESET_HANDOFF, &error->flags);
1898 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001899 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001900
1901error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001902 i915_gem_set_wedged(dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001903 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001904}
1905
David Weinehallc49d13e2016-08-22 13:32:42 +03001906static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001907{
David Weinehallc49d13e2016-08-22 13:32:42 +03001908 struct pci_dev *pdev = to_pci_dev(kdev);
1909 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001910
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 if (!dev) {
1912 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001913 return -ENODEV;
1914 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001915
David Weinehallc49d13e2016-08-22 13:32:42 +03001916 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001917 return 0;
1918
David Weinehallc49d13e2016-08-22 13:32:42 +03001919 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001920}
1921
David Weinehallc49d13e2016-08-22 13:32:42 +03001922static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001923{
David Weinehallc49d13e2016-08-22 13:32:42 +03001924 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001925
1926 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001927 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001928 * requiring our device to be power up. Due to the lack of a
1929 * parent/child relationship we currently solve this with an late
1930 * suspend hook.
1931 *
1932 * FIXME: This should be solved with a special hdmi sink device or
1933 * similar so that power domains can be employed.
1934 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001935 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001936 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001937
David Weinehallc49d13e2016-08-22 13:32:42 +03001938 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001939}
1940
David Weinehallc49d13e2016-08-22 13:32:42 +03001941static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001942{
David Weinehallc49d13e2016-08-22 13:32:42 +03001943 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001944
David Weinehallc49d13e2016-08-22 13:32:42 +03001945 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001946 return 0;
1947
David Weinehallc49d13e2016-08-22 13:32:42 +03001948 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001949}
1950
David Weinehallc49d13e2016-08-22 13:32:42 +03001951static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001952{
David Weinehallc49d13e2016-08-22 13:32:42 +03001953 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001954
David Weinehallc49d13e2016-08-22 13:32:42 +03001955 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001956 return 0;
1957
David Weinehallc49d13e2016-08-22 13:32:42 +03001958 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001959}
1960
David Weinehallc49d13e2016-08-22 13:32:42 +03001961static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001962{
David Weinehallc49d13e2016-08-22 13:32:42 +03001963 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001964
David Weinehallc49d13e2016-08-22 13:32:42 +03001965 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001966 return 0;
1967
David Weinehallc49d13e2016-08-22 13:32:42 +03001968 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001969}
1970
Chris Wilson1f19ac22016-05-14 07:26:32 +01001971/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001972static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001973{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001974 int ret;
1975
1976 ret = i915_pm_suspend(kdev);
1977 if (ret)
1978 return ret;
1979
1980 ret = i915_gem_freeze(kdev_to_i915(kdev));
1981 if (ret)
1982 return ret;
1983
1984 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001985}
1986
David Weinehallc49d13e2016-08-22 13:32:42 +03001987static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001988{
Chris Wilson461fb992016-05-14 07:26:33 +01001989 int ret;
1990
David Weinehallc49d13e2016-08-22 13:32:42 +03001991 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001992 if (ret)
1993 return ret;
1994
David Weinehallc49d13e2016-08-22 13:32:42 +03001995 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001996 if (ret)
1997 return ret;
1998
1999 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002000}
2001
2002/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002003static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002004{
David Weinehallc49d13e2016-08-22 13:32:42 +03002005 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002006}
2007
David Weinehallc49d13e2016-08-22 13:32:42 +03002008static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002009{
David Weinehallc49d13e2016-08-22 13:32:42 +03002010 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002011}
2012
2013/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002014static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002015{
David Weinehallc49d13e2016-08-22 13:32:42 +03002016 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002017}
2018
David Weinehallc49d13e2016-08-22 13:32:42 +03002019static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002020{
David Weinehallc49d13e2016-08-22 13:32:42 +03002021 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002022}
2023
Imre Deakddeea5b2014-05-05 15:19:56 +03002024/*
2025 * Save all Gunit registers that may be lost after a D3 and a subsequent
2026 * S0i[R123] transition. The list of registers needing a save/restore is
2027 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2028 * registers in the following way:
2029 * - Driver: saved/restored by the driver
2030 * - Punit : saved/restored by the Punit firmware
2031 * - No, w/o marking: no need to save/restore, since the register is R/O or
2032 * used internally by the HW in a way that doesn't depend
2033 * keeping the content across a suspend/resume.
2034 * - Debug : used for debugging
2035 *
2036 * We save/restore all registers marked with 'Driver', with the following
2037 * exceptions:
2038 * - Registers out of use, including also registers marked with 'Debug'.
2039 * These have no effect on the driver's operation, so we don't save/restore
2040 * them to reduce the overhead.
2041 * - Registers that are fully setup by an initialization function called from
2042 * the resume path. For example many clock gating and RPS/RC6 registers.
2043 * - Registers that provide the right functionality with their reset defaults.
2044 *
2045 * TODO: Except for registers that based on the above 3 criteria can be safely
2046 * ignored, we save/restore all others, practically treating the HW context as
2047 * a black-box for the driver. Further investigation is needed to reduce the
2048 * saved/restored registers even further, by following the same 3 criteria.
2049 */
2050static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2051{
2052 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2053 int i;
2054
2055 /* GAM 0x4000-0x4770 */
2056 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2057 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2058 s->arb_mode = I915_READ(ARB_MODE);
2059 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2060 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2061
2062 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002063 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002064
2065 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002066 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002067
2068 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2069 s->ecochk = I915_READ(GAM_ECOCHK);
2070 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2071 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2072
2073 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2074
2075 /* MBC 0x9024-0x91D0, 0x8500 */
2076 s->g3dctl = I915_READ(VLV_G3DCTL);
2077 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2078 s->mbctl = I915_READ(GEN6_MBCTL);
2079
2080 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2081 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2082 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2083 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2084 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2085 s->rstctl = I915_READ(GEN6_RSTCTL);
2086 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2087
2088 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2089 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2090 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2091 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2092 s->ecobus = I915_READ(ECOBUS);
2093 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2094 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2095 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2096 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2097 s->rcedata = I915_READ(VLV_RCEDATA);
2098 s->spare2gh = I915_READ(VLV_SPAREG2H);
2099
2100 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2101 s->gt_imr = I915_READ(GTIMR);
2102 s->gt_ier = I915_READ(GTIER);
2103 s->pm_imr = I915_READ(GEN6_PMIMR);
2104 s->pm_ier = I915_READ(GEN6_PMIER);
2105
2106 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002107 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002108
2109 /* GT SA CZ domain, 0x100000-0x138124 */
2110 s->tilectl = I915_READ(TILECTL);
2111 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2112 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2113 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2114 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2115
2116 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2117 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2118 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002119 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002120 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2121
2122 /*
2123 * Not saving any of:
2124 * DFT, 0x9800-0x9EC0
2125 * SARB, 0xB000-0xB1FC
2126 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2127 * PCI CFG
2128 */
2129}
2130
2131static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2132{
2133 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2134 u32 val;
2135 int i;
2136
2137 /* GAM 0x4000-0x4770 */
2138 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2139 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2140 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2141 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2142 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2143
2144 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002145 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002146
2147 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002148 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002149
2150 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2151 I915_WRITE(GAM_ECOCHK, s->ecochk);
2152 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2153 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2154
2155 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2156
2157 /* MBC 0x9024-0x91D0, 0x8500 */
2158 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2159 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2160 I915_WRITE(GEN6_MBCTL, s->mbctl);
2161
2162 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2163 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2164 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2165 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2166 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2167 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2168 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2169
2170 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2171 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2172 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2173 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2174 I915_WRITE(ECOBUS, s->ecobus);
2175 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2176 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2177 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2178 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2179 I915_WRITE(VLV_RCEDATA, s->rcedata);
2180 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2181
2182 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2183 I915_WRITE(GTIMR, s->gt_imr);
2184 I915_WRITE(GTIER, s->gt_ier);
2185 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2186 I915_WRITE(GEN6_PMIER, s->pm_ier);
2187
2188 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002189 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002190
2191 /* GT SA CZ domain, 0x100000-0x138124 */
2192 I915_WRITE(TILECTL, s->tilectl);
2193 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2194 /*
2195 * Preserve the GT allow wake and GFX force clock bit, they are not
2196 * be restored, as they are used to control the s0ix suspend/resume
2197 * sequence by the caller.
2198 */
2199 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2200 val &= VLV_GTLC_ALLOWWAKEREQ;
2201 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2202 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2203
2204 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2205 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2206 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2207 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2208
2209 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2210
2211 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2212 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2213 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002214 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002215 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2216}
2217
Chris Wilson3dd14c02017-04-21 14:58:15 +01002218static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2219 u32 mask, u32 val)
2220{
2221 /* The HW does not like us polling for PW_STATUS frequently, so
2222 * use the sleeping loop rather than risk the busy spin within
2223 * intel_wait_for_register().
2224 *
2225 * Transitioning between RC6 states should be at most 2ms (see
2226 * valleyview_enable_rps) so use a 3ms timeout.
2227 */
2228 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2229 3);
2230}
2231
Imre Deak650ad972014-04-18 16:35:02 +03002232int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2233{
2234 u32 val;
2235 int err;
2236
Imre Deak650ad972014-04-18 16:35:02 +03002237 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2238 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2239 if (force_on)
2240 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2241 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2242
2243 if (!force_on)
2244 return 0;
2245
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002246 err = intel_wait_for_register(dev_priv,
2247 VLV_GTLC_SURVIVABILITY_REG,
2248 VLV_GFX_CLK_STATUS_BIT,
2249 VLV_GFX_CLK_STATUS_BIT,
2250 20);
Imre Deak650ad972014-04-18 16:35:02 +03002251 if (err)
2252 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2253 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2254
2255 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002256}
2257
Imre Deakddeea5b2014-05-05 15:19:56 +03002258static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2259{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002260 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002261 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002262 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002263
2264 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2265 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2266 if (allow)
2267 val |= VLV_GTLC_ALLOWWAKEREQ;
2268 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2269 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2270
Chris Wilson3dd14c02017-04-21 14:58:15 +01002271 mask = VLV_GTLC_ALLOWWAKEACK;
2272 val = allow ? mask : 0;
2273
2274 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002275 if (err)
2276 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002277
Imre Deakddeea5b2014-05-05 15:19:56 +03002278 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002279}
2280
Chris Wilson3dd14c02017-04-21 14:58:15 +01002281static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2282 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002283{
2284 u32 mask;
2285 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002286
2287 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2288 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002289
2290 /*
2291 * RC6 transitioning can be delayed up to 2 msec (see
2292 * valleyview_enable_rps), use 3 msec for safety.
2293 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002294 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002295 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002296 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002297}
2298
2299static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2300{
2301 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2302 return;
2303
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002304 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002305 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2306}
2307
Sagar Kambleebc32822014-08-13 23:07:05 +05302308static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002309{
2310 u32 mask;
2311 int err;
2312
2313 /*
2314 * Bspec defines the following GT well on flags as debug only, so
2315 * don't treat them as hard failures.
2316 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002317 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002318
2319 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2320 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2321
2322 vlv_check_no_gt_access(dev_priv);
2323
2324 err = vlv_force_gfx_clock(dev_priv, true);
2325 if (err)
2326 goto err1;
2327
2328 err = vlv_allow_gt_wake(dev_priv, false);
2329 if (err)
2330 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302331
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002332 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302333 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002334
2335 err = vlv_force_gfx_clock(dev_priv, false);
2336 if (err)
2337 goto err2;
2338
2339 return 0;
2340
2341err2:
2342 /* For safety always re-enable waking and disable gfx clock forcing */
2343 vlv_allow_gt_wake(dev_priv, true);
2344err1:
2345 vlv_force_gfx_clock(dev_priv, false);
2346
2347 return err;
2348}
2349
Sagar Kamble016970b2014-08-13 23:07:06 +05302350static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2351 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002352{
Imre Deakddeea5b2014-05-05 15:19:56 +03002353 int err;
2354 int ret;
2355
2356 /*
2357 * If any of the steps fail just try to continue, that's the best we
2358 * can do at this point. Return the first error code (which will also
2359 * leave RPM permanently disabled).
2360 */
2361 ret = vlv_force_gfx_clock(dev_priv, true);
2362
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002363 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302364 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002365
2366 err = vlv_allow_gt_wake(dev_priv, true);
2367 if (!ret)
2368 ret = err;
2369
2370 err = vlv_force_gfx_clock(dev_priv, false);
2371 if (!ret)
2372 ret = err;
2373
2374 vlv_check_no_gt_access(dev_priv);
2375
Chris Wilson7c108fd2016-10-24 13:42:18 +01002376 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002377 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002378
2379 return ret;
2380}
2381
David Weinehallc49d13e2016-08-22 13:32:42 +03002382static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002383{
David Weinehallc49d13e2016-08-22 13:32:42 +03002384 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002385 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002386 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002387 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002388
Chris Wilsondc979972016-05-10 14:10:04 +01002389 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002390 return -ENODEV;
2391
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002392 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002393 return -ENODEV;
2394
Paulo Zanoni8a187452013-12-06 20:32:13 -02002395 DRM_DEBUG_KMS("Suspending device\n");
2396
Imre Deak1f814da2015-12-16 02:52:19 +02002397 disable_rpm_wakeref_asserts(dev_priv);
2398
Imre Deakd6102972014-05-07 19:57:49 +03002399 /*
2400 * We are safe here against re-faults, since the fault handler takes
2401 * an RPM reference.
2402 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002403 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002404
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002405 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002406
Imre Deak2eb52522014-11-19 15:30:05 +02002407 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002408
Imre Deak507e1262016-04-20 20:27:54 +03002409 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002410 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002411 bxt_display_core_uninit(dev_priv);
2412 bxt_enable_dc9(dev_priv);
2413 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2414 hsw_enable_pc8(dev_priv);
2415 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2416 ret = vlv_suspend_complete(dev_priv);
2417 }
2418
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002419 if (ret) {
2420 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002421 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002422
Imre Deak1f814da2015-12-16 02:52:19 +02002423 enable_rpm_wakeref_asserts(dev_priv);
2424
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002425 return ret;
2426 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002427
Hans de Goede68f60942017-02-10 11:28:01 +01002428 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002429
2430 enable_rpm_wakeref_asserts(dev_priv);
2431 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002432
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002433 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002434 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2435
Paulo Zanoni8a187452013-12-06 20:32:13 -02002436 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002437
2438 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002439 * FIXME: We really should find a document that references the arguments
2440 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002441 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002442 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002443 /*
2444 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2445 * being detected, and the call we do at intel_runtime_resume()
2446 * won't be able to restore them. Since PCI_D3hot matches the
2447 * actual specification and appears to be working, use it.
2448 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002449 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002450 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002451 /*
2452 * current versions of firmware which depend on this opregion
2453 * notification have repurposed the D1 definition to mean
2454 * "runtime suspended" vs. what you would normally expect (D3)
2455 * to distinguish it from notifications that might be sent via
2456 * the suspend path.
2457 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002458 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002459 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002460
Mika Kuoppala59bad942015-01-16 11:34:40 +02002461 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002462
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002463 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002464 intel_hpd_poll_init(dev_priv);
2465
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002466 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002467 return 0;
2468}
2469
David Weinehallc49d13e2016-08-22 13:32:42 +03002470static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002471{
David Weinehallc49d13e2016-08-22 13:32:42 +03002472 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002473 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002474 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002475 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002476
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002477 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002478 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002479
2480 DRM_DEBUG_KMS("Resuming device\n");
2481
Imre Deak1f814da2015-12-16 02:52:19 +02002482 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2483 disable_rpm_wakeref_asserts(dev_priv);
2484
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002485 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002486 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002487 if (intel_uncore_unclaimed_mmio(dev_priv))
2488 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002489
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002490 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002491
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002492 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002493 bxt_disable_dc9(dev_priv);
2494 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002495 if (dev_priv->csr.dmc_payload &&
2496 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2497 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002498 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002499 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002500 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002501 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002502 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002503
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002504 /*
2505 * No point of rolling back things in case of an error, as the best
2506 * we can do is to hope that things will still work (and disable RPM).
2507 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002508 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002509 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002510
Daniel Vetterb9632912014-09-30 10:56:44 +02002511 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002512
2513 /*
2514 * On VLV/CHV display interrupts are part of the display
2515 * power well, so hpd is reinitialized from there. For
2516 * everyone else do it here.
2517 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002518 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002519 intel_hpd_init(dev_priv);
2520
Imre Deak1f814da2015-12-16 02:52:19 +02002521 enable_rpm_wakeref_asserts(dev_priv);
2522
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002523 if (ret)
2524 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2525 else
2526 DRM_DEBUG_KMS("Device resumed\n");
2527
2528 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002529}
2530
Chris Wilson42f55512016-06-24 14:00:26 +01002531const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002532 /*
2533 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2534 * PMSG_RESUME]
2535 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002536 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002537 .suspend_late = i915_pm_suspend_late,
2538 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002539 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002540
2541 /*
2542 * S4 event handlers
2543 * @freeze, @freeze_late : called (1) before creating the
2544 * hibernation image [PMSG_FREEZE] and
2545 * (2) after rebooting, before restoring
2546 * the image [PMSG_QUIESCE]
2547 * @thaw, @thaw_early : called (1) after creating the hibernation
2548 * image, before writing it [PMSG_THAW]
2549 * and (2) after failing to create or
2550 * restore the image [PMSG_RECOVER]
2551 * @poweroff, @poweroff_late: called after writing the hibernation
2552 * image, before rebooting [PMSG_HIBERNATE]
2553 * @restore, @restore_early : called after rebooting and restoring the
2554 * hibernation image [PMSG_RESTORE]
2555 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002556 .freeze = i915_pm_freeze,
2557 .freeze_late = i915_pm_freeze_late,
2558 .thaw_early = i915_pm_thaw_early,
2559 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002560 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002561 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002562 .restore_early = i915_pm_restore_early,
2563 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002564
2565 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002566 .runtime_suspend = intel_runtime_suspend,
2567 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002568};
2569
Laurent Pinchart78b68552012-05-17 13:27:22 +02002570static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002571 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002572 .open = drm_gem_vm_open,
2573 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002574};
2575
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002576static const struct file_operations i915_driver_fops = {
2577 .owner = THIS_MODULE,
2578 .open = drm_open,
2579 .release = drm_release,
2580 .unlocked_ioctl = drm_ioctl,
2581 .mmap = drm_gem_mmap,
2582 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002583 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002584 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002585 .llseek = noop_llseek,
2586};
2587
Chris Wilson0673ad42016-06-24 14:00:22 +01002588static int
2589i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2590 struct drm_file *file)
2591{
2592 return -ENODEV;
2593}
2594
2595static const struct drm_ioctl_desc i915_ioctls[] = {
2596 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2597 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2598 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2599 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2600 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2601 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2602 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2604 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2605 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2606 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2607 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2608 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2609 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2610 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2611 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2612 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2613 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2614 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002615 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002616 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2617 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2618 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2619 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2620 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2621 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2622 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2623 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2624 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2625 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2626 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2627 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2628 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2629 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2630 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002631 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2632 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002633 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2634 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2635 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2636 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2637 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2638 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2639 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2640 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2641 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2642 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2643 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2644 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2645 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2646 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2647 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002648 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002649};
2650
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002652 /* Don't use MTRRs here; the Xserver or userspace app should
2653 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002654 */
Eric Anholt673a3942008-07-30 12:06:12 -07002655 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002656 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002657 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002658 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002659 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002660 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002661 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002662 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002663
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002664 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002665 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002666 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002667
2668 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2669 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2670 .gem_prime_export = i915_gem_prime_export,
2671 .gem_prime_import = i915_gem_prime_import,
2672
Dave Airlieff72145b2011-02-07 12:16:14 +10002673 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002674 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002675 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002677 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002678 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002679 .name = DRIVER_NAME,
2680 .desc = DRIVER_DESC,
2681 .date = DRIVER_DATE,
2682 .major = DRIVER_MAJOR,
2683 .minor = DRIVER_MINOR,
2684 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002686
2687#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2688#include "selftests/mock_drm.c"
2689#endif