blob: 0667f480df9786dc1b05ea19f8e2126ccd55cfa2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000147static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800148{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200149 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800150
Ben Widawskyce1bb322013-04-05 13:12:44 -0700151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700156 return;
157 }
158
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800169 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200173 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174
Jesse Barnes90711d52011-04-28 14:48:02 -0700175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100178 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100217 WARN_ON(!IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100218 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700219 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100220 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200221 pch->subsystem_vendor ==
222 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
223 pch->subsystem_device ==
224 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100225 dev_priv->pch_type =
226 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200227 } else
228 continue;
229
Rui Guo6a9c4b32013-06-19 21:10:23 +0800230 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800232 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800233 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200234 DRM_DEBUG_KMS("No PCH found.\n");
235
236 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800237}
238
Chris Wilson0673ad42016-06-24 14:00:22 +0100239static int i915_getparam(struct drm_device *dev, void *data,
240 struct drm_file *file_priv)
241{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100242 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300243 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100244 drm_i915_getparam_t *param = data;
245 int value;
246
247 switch (param->param) {
248 case I915_PARAM_IRQ_ACTIVE:
249 case I915_PARAM_ALLOW_BATCHBUFFER:
250 case I915_PARAM_LAST_DISPATCH:
251 /* Reject all old ums/dri params. */
252 return -ENODEV;
253 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300254 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100255 break;
256 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300257 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100259 case I915_PARAM_NUM_FENCES_AVAIL:
260 value = dev_priv->num_fence_regs;
261 break;
262 case I915_PARAM_HAS_OVERLAY:
263 value = dev_priv->overlay ? 1 : 0;
264 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100265 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530266 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100267 break;
268 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530269 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100270 break;
271 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530272 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100273 break;
274 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530275 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100277 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300278 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 break;
280 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300281 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100282 break;
283 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300284 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100285 break;
286 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300287 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 break;
289 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100290 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 case I915_PARAM_HAS_SECURE_BATCHES:
293 value = capable(CAP_SYS_ADMIN);
294 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 case I915_PARAM_CMD_PARSER_VERSION:
296 value = i915_cmd_parser_get_version(dev_priv);
297 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100298 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300299 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 if (!value)
301 return -ENODEV;
302 break;
303 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300304 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100305 if (!value)
306 return -ENODEV;
307 break;
308 case I915_PARAM_HAS_GPU_RESET:
309 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
310 break;
311 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300312 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100314 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300315 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100316 break;
317 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300318 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100319 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800320 case I915_PARAM_HUC_STATUS:
321 /* The register is already force-woken. We dont need
322 * any rpm here
323 */
324 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
325 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100326 case I915_PARAM_MMAP_GTT_VERSION:
327 /* Though we've started our numbering from 1, and so class all
328 * earlier versions as 0, in effect their value is undefined as
329 * the ioctl will report EINVAL for the unknown param!
330 */
331 value = i915_gem_mmap_gtt_version();
332 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000333 case I915_PARAM_HAS_SCHEDULER:
334 value = dev_priv->engine[RCS] &&
335 dev_priv->engine[RCS]->schedule;
336 break;
David Weinehall16162472016-09-02 13:46:17 +0300337 case I915_PARAM_MMAP_VERSION:
338 /* Remember to bump this if the version changes! */
339 case I915_PARAM_HAS_GEM:
340 case I915_PARAM_HAS_PAGEFLIPPING:
341 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
342 case I915_PARAM_HAS_RELAXED_FENCING:
343 case I915_PARAM_HAS_COHERENT_RINGS:
344 case I915_PARAM_HAS_RELAXED_DELTA:
345 case I915_PARAM_HAS_GEN7_SOL_RESET:
346 case I915_PARAM_HAS_WAIT_TIMEOUT:
347 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
348 case I915_PARAM_HAS_PINNED_BATCHES:
349 case I915_PARAM_HAS_EXEC_NO_RELOC:
350 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
351 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
352 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000353 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000354 case I915_PARAM_HAS_EXEC_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300355 /* For the time being all of these are always true;
356 * if some supported hardware does not have one of these
357 * features this value needs to be provided from
358 * INTEL_INFO(), a feature macro, or similar.
359 */
360 value = 1;
361 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100362 default:
363 DRM_DEBUG("Unknown parameter %d\n", param->param);
364 return -EINVAL;
365 }
366
Chris Wilsondda33002016-06-24 14:00:23 +0100367 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100368 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100369
370 return 0;
371}
372
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000373static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100374{
Chris Wilson0673ad42016-06-24 14:00:22 +0100375 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
376 if (!dev_priv->bridge_dev) {
377 DRM_ERROR("bridge device not found\n");
378 return -1;
379 }
380 return 0;
381}
382
383/* Allocate space for the MCH regs if needed, return nonzero on error */
384static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000385intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100386{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000387 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100388 u32 temp_lo, temp_hi = 0;
389 u64 mchbar_addr;
390 int ret;
391
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000392 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100393 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
394 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
395 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
396
397 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
398#ifdef CONFIG_PNP
399 if (mchbar_addr &&
400 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
401 return 0;
402#endif
403
404 /* Get some space for it */
405 dev_priv->mch_res.name = "i915 MCHBAR";
406 dev_priv->mch_res.flags = IORESOURCE_MEM;
407 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
408 &dev_priv->mch_res,
409 MCHBAR_SIZE, MCHBAR_SIZE,
410 PCIBIOS_MIN_MEM,
411 0, pcibios_align_resource,
412 dev_priv->bridge_dev);
413 if (ret) {
414 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
415 dev_priv->mch_res.start = 0;
416 return ret;
417 }
418
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000419 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100420 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
421 upper_32_bits(dev_priv->mch_res.start));
422
423 pci_write_config_dword(dev_priv->bridge_dev, reg,
424 lower_32_bits(dev_priv->mch_res.start));
425 return 0;
426}
427
428/* Setup MCHBAR if possible, return true if we should disable it again */
429static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000430intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100431{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000432 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100433 u32 temp;
434 bool enabled;
435
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100436 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100437 return;
438
439 dev_priv->mchbar_need_disable = false;
440
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100441 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100442 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
443 enabled = !!(temp & DEVEN_MCHBAR_EN);
444 } else {
445 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
446 enabled = temp & 1;
447 }
448
449 /* If it's already enabled, don't have to do anything */
450 if (enabled)
451 return;
452
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000453 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100454 return;
455
456 dev_priv->mchbar_need_disable = true;
457
458 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100459 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100460 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
461 temp | DEVEN_MCHBAR_EN);
462 } else {
463 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
464 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
465 }
466}
467
468static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000469intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100470{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000471 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100472
473 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100474 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100475 u32 deven_val;
476
477 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
478 &deven_val);
479 deven_val &= ~DEVEN_MCHBAR_EN;
480 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
481 deven_val);
482 } else {
483 u32 mchbar_val;
484
485 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
486 &mchbar_val);
487 mchbar_val &= ~1;
488 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
489 mchbar_val);
490 }
491 }
492
493 if (dev_priv->mch_res.start)
494 release_resource(&dev_priv->mch_res);
495}
496
497/* true = enable decode, false = disable decoder */
498static unsigned int i915_vga_set_decode(void *cookie, bool state)
499{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000500 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100501
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000502 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100503 if (state)
504 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
505 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
506 else
507 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
508}
509
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000510static int i915_resume_switcheroo(struct drm_device *dev);
511static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
512
Chris Wilson0673ad42016-06-24 14:00:22 +0100513static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
514{
515 struct drm_device *dev = pci_get_drvdata(pdev);
516 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
517
518 if (state == VGA_SWITCHEROO_ON) {
519 pr_info("switched on\n");
520 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
521 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300522 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100523 i915_resume_switcheroo(dev);
524 dev->switch_power_state = DRM_SWITCH_POWER_ON;
525 } else {
526 pr_info("switched off\n");
527 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
528 i915_suspend_switcheroo(dev, pmm);
529 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
530 }
531}
532
533static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
534{
535 struct drm_device *dev = pci_get_drvdata(pdev);
536
537 /*
538 * FIXME: open_count is protected by drm_global_mutex but that would lead to
539 * locking inversion with the driver load path. And the access here is
540 * completely racy anyway. So don't bother with locking for now.
541 */
542 return dev->open_count == 0;
543}
544
545static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
546 .set_gpu_state = i915_switcheroo_set_state,
547 .reprobe = NULL,
548 .can_switch = i915_switcheroo_can_switch,
549};
550
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100551static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100552{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100553 mutex_lock(&dev_priv->drm.struct_mutex);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000554 i915_gem_cleanup_engines(dev_priv);
555 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100556 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100557
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000558 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100559
560 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100561}
562
563static int i915_load_modeset_init(struct drm_device *dev)
564{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100565 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300566 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100567 int ret;
568
569 if (i915_inject_load_failure())
570 return -ENODEV;
571
572 ret = intel_bios_init(dev_priv);
573 if (ret)
574 DRM_INFO("failed to find VBIOS tables\n");
575
576 /* If we have > 1 VGA cards, then we need to arbitrate access
577 * to the common VGA resources.
578 *
579 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
580 * then we do not take part in VGA arbitration and the
581 * vga_client_register() fails with -ENODEV.
582 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000583 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100584 if (ret && ret != -ENODEV)
585 goto out;
586
587 intel_register_dsm_handler();
588
David Weinehall52a05c32016-08-22 13:32:44 +0300589 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100590 if (ret)
591 goto cleanup_vga_client;
592
593 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
594 intel_update_rawclk(dev_priv);
595
596 intel_power_domains_init_hw(dev_priv, false);
597
598 intel_csr_ucode_init(dev_priv);
599
600 ret = intel_irq_install(dev_priv);
601 if (ret)
602 goto cleanup_csr;
603
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000604 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100605
606 /* Important: The output setup functions called by modeset_init need
607 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300608 ret = intel_modeset_init(dev);
609 if (ret)
610 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100611
Anusha Srivatsabd132852017-01-18 08:05:53 -0800612 intel_huc_init(dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000613 intel_guc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100614
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000615 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100616 if (ret)
617 goto cleanup_irq;
618
619 intel_modeset_gem_init(dev);
620
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000621 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100622 return 0;
623
624 ret = intel_fbdev_init(dev);
625 if (ret)
626 goto cleanup_gem;
627
628 /* Only enable hotplug handling once the fbdev is fully set up. */
629 intel_hpd_init(dev_priv);
630
631 drm_kms_helper_poll_init(dev);
632
633 return 0;
634
635cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000636 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300637 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100638 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100639cleanup_irq:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000640 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -0800641 intel_huc_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000643 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100644cleanup_csr:
645 intel_csr_ucode_fini(dev_priv);
646 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300647 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100648cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300649 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100650out:
651 return ret;
652}
653
Chris Wilson0673ad42016-06-24 14:00:22 +0100654static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
655{
656 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100657 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100658 struct i915_ggtt *ggtt = &dev_priv->ggtt;
659 bool primary;
660 int ret;
661
662 ap = alloc_apertures(1);
663 if (!ap)
664 return -ENOMEM;
665
666 ap->ranges[0].base = ggtt->mappable_base;
667 ap->ranges[0].size = ggtt->mappable_end;
668
669 primary =
670 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
671
Daniel Vetter44adece2016-08-10 18:52:34 +0200672 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100673
674 kfree(ap);
675
676 return ret;
677}
Chris Wilson0673ad42016-06-24 14:00:22 +0100678
679#if !defined(CONFIG_VGA_CONSOLE)
680static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
681{
682 return 0;
683}
684#elif !defined(CONFIG_DUMMY_CONSOLE)
685static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
686{
687 return -ENODEV;
688}
689#else
690static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
691{
692 int ret = 0;
693
694 DRM_INFO("Replacing VGA console driver\n");
695
696 console_lock();
697 if (con_is_bound(&vga_con))
698 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
699 if (ret == 0) {
700 ret = do_unregister_con_driver(&vga_con);
701
702 /* Ignore "already unregistered". */
703 if (ret == -ENODEV)
704 ret = 0;
705 }
706 console_unlock();
707
708 return ret;
709}
710#endif
711
Chris Wilson0673ad42016-06-24 14:00:22 +0100712static void intel_init_dpio(struct drm_i915_private *dev_priv)
713{
714 /*
715 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
716 * CHV x1 PHY (DP/HDMI D)
717 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
718 */
719 if (IS_CHERRYVIEW(dev_priv)) {
720 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
721 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
722 } else if (IS_VALLEYVIEW(dev_priv)) {
723 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
724 }
725}
726
727static int i915_workqueues_init(struct drm_i915_private *dev_priv)
728{
729 /*
730 * The i915 workqueue is primarily used for batched retirement of
731 * requests (and thus managing bo) once the task has been completed
732 * by the GPU. i915_gem_retire_requests() is called directly when we
733 * need high-priority retirement, such as waiting for an explicit
734 * bo.
735 *
736 * It is also used for periodic low-priority events, such as
737 * idle-timers and recording error state.
738 *
739 * All tasks on the workqueue are expected to acquire the dev mutex
740 * so there is no point in running more than one instance of the
741 * workqueue at any time. Use an ordered one.
742 */
743 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
744 if (dev_priv->wq == NULL)
745 goto out_err;
746
747 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
748 if (dev_priv->hotplug.dp_wq == NULL)
749 goto out_free_wq;
750
Chris Wilson0673ad42016-06-24 14:00:22 +0100751 return 0;
752
Chris Wilson0673ad42016-06-24 14:00:22 +0100753out_free_wq:
754 destroy_workqueue(dev_priv->wq);
755out_err:
756 DRM_ERROR("Failed to allocate workqueues.\n");
757
758 return -ENOMEM;
759}
760
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000761static void i915_engines_cleanup(struct drm_i915_private *i915)
762{
763 struct intel_engine_cs *engine;
764 enum intel_engine_id id;
765
766 for_each_engine(engine, i915, id)
767 kfree(engine);
768}
769
Chris Wilson0673ad42016-06-24 14:00:22 +0100770static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
771{
Chris Wilson0673ad42016-06-24 14:00:22 +0100772 destroy_workqueue(dev_priv->hotplug.dp_wq);
773 destroy_workqueue(dev_priv->wq);
774}
775
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300776/*
777 * We don't keep the workarounds for pre-production hardware, so we expect our
778 * driver to fail on these machines in one way or another. A little warning on
779 * dmesg may help both the user and the bug triagers.
780 */
781static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
782{
Chris Wilson248a1242017-01-30 10:44:56 +0000783 bool pre = false;
784
785 pre |= IS_HSW_EARLY_SDV(dev_priv);
786 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000787 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000788
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000789 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300790 DRM_ERROR("This is a pre-production stepping. "
791 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000792 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
793 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300794}
795
Chris Wilson0673ad42016-06-24 14:00:22 +0100796/**
797 * i915_driver_init_early - setup state not requiring device access
798 * @dev_priv: device private
799 *
800 * Initialize everything that is a "SW-only" state, that is state not
801 * requiring accessing the device or exposing the driver via kernel internal
802 * or userspace interfaces. Example steps belonging here: lock initialization,
803 * system memory allocation, setting up device specific attributes and
804 * function hooks not requiring accessing the device.
805 */
806static int i915_driver_init_early(struct drm_i915_private *dev_priv,
807 const struct pci_device_id *ent)
808{
809 const struct intel_device_info *match_info =
810 (struct intel_device_info *)ent->driver_data;
811 struct intel_device_info *device_info;
812 int ret = 0;
813
814 if (i915_inject_load_failure())
815 return -ENODEV;
816
817 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100818 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100819 memcpy(device_info, match_info, sizeof(*device_info));
820 device_info->device_id = dev_priv->drm.pdev->device;
821
822 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
823 device_info->gen_mask = BIT(device_info->gen - 1);
824
825 spin_lock_init(&dev_priv->irq_lock);
826 spin_lock_init(&dev_priv->gpu_error.lock);
827 mutex_init(&dev_priv->backlight_lock);
828 spin_lock_init(&dev_priv->uncore.lock);
829 spin_lock_init(&dev_priv->mm.object_stat_lock);
830 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +0200831 spin_lock_init(&dev_priv->wm.dsparb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100832 mutex_init(&dev_priv->sb_lock);
833 mutex_init(&dev_priv->modeset_restore_lock);
834 mutex_init(&dev_priv->av_mutex);
835 mutex_init(&dev_priv->wm.wm_mutex);
836 mutex_init(&dev_priv->pps_mutex);
837
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100838 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100839 i915_memcpy_init_early(dev_priv);
840
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000841 ret = intel_engines_init_early(dev_priv);
842 if (ret)
843 return ret;
844
Chris Wilson0673ad42016-06-24 14:00:22 +0100845 ret = i915_workqueues_init(dev_priv);
846 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000847 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100848
849 ret = intel_gvt_init(dev_priv);
850 if (ret < 0)
851 goto err_workqueues;
852
853 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000854 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100855
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000856 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100857 intel_init_dpio(dev_priv);
858 intel_power_domains_init(dev_priv);
859 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200860 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100861 intel_init_display_hooks(dev_priv);
862 intel_init_clock_gating_hooks(dev_priv);
863 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000864 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100865 if (ret < 0)
866 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100867
David Weinehall36cdd012016-08-22 13:59:31 +0300868 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100869
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100870 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100871
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300872 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100873
Robert Braggeec688e2016-11-07 19:49:47 +0000874 i915_perf_init(dev_priv);
875
Chris Wilson0673ad42016-06-24 14:00:22 +0100876 return 0;
877
Chris Wilson73cb9702016-10-28 13:58:46 +0100878err_gvt:
879 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100880err_workqueues:
881 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000882err_engines:
883 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100884 return ret;
885}
886
887/**
888 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
889 * @dev_priv: device private
890 */
891static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
892{
Robert Braggeec688e2016-11-07 19:49:47 +0000893 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000894 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100895 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000896 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897}
898
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000899static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100900{
David Weinehall52a05c32016-08-22 13:32:44 +0300901 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100902 int mmio_bar;
903 int mmio_size;
904
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100905 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100906 /*
907 * Before gen4, the registers and the GTT are behind different BARs.
908 * However, from gen4 onwards, the registers and the GTT are shared
909 * in the same BAR, so we want to restrict this ioremap from
910 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
911 * the register BAR remains the same size for all the earlier
912 * generations up to Ironlake.
913 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000914 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100915 mmio_size = 512 * 1024;
916 else
917 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300918 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 if (dev_priv->regs == NULL) {
920 DRM_ERROR("failed to map registers\n");
921
922 return -EIO;
923 }
924
925 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000926 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100927
928 return 0;
929}
930
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000931static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100932{
David Weinehall52a05c32016-08-22 13:32:44 +0300933 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100934
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000935 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300936 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100937}
938
939/**
940 * i915_driver_init_mmio - setup device MMIO
941 * @dev_priv: device private
942 *
943 * Setup minimal device state necessary for MMIO accesses later in the
944 * initialization sequence. The setup here should avoid any other device-wide
945 * side effects or exposing the driver via kernel internal or user space
946 * interfaces.
947 */
948static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
949{
Chris Wilson0673ad42016-06-24 14:00:22 +0100950 int ret;
951
952 if (i915_inject_load_failure())
953 return -ENODEV;
954
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000955 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100956 return -EIO;
957
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000958 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100959 if (ret < 0)
960 goto put_bridge;
961
962 intel_uncore_init(dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +0000963 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100964
965 return 0;
966
967put_bridge:
968 pci_dev_put(dev_priv->bridge_dev);
969
970 return ret;
971}
972
973/**
974 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
975 * @dev_priv: device private
976 */
977static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
978{
Chris Wilson0673ad42016-06-24 14:00:22 +0100979 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000980 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100981 pci_dev_put(dev_priv->bridge_dev);
982}
983
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100984static void intel_sanitize_options(struct drm_i915_private *dev_priv)
985{
986 i915.enable_execlists =
987 intel_sanitize_enable_execlists(dev_priv,
988 i915.enable_execlists);
989
990 /*
991 * i915.enable_ppgtt is read-only, so do an early pass to validate the
992 * user's requested state against the hardware/driver capabilities. We
993 * do this now so that we can print out any log messages once rather
994 * than every time we check intel_enable_ppgtt().
995 */
996 i915.enable_ppgtt =
997 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
998 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100999
1000 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
1001 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001002}
1003
Chris Wilson0673ad42016-06-24 14:00:22 +01001004/**
1005 * i915_driver_init_hw - setup state requiring device access
1006 * @dev_priv: device private
1007 *
1008 * Setup state that requires accessing the device, but doesn't require
1009 * exposing the driver via kernel internal or userspace interfaces.
1010 */
1011static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1012{
David Weinehall52a05c32016-08-22 13:32:44 +03001013 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001014 int ret;
1015
1016 if (i915_inject_load_failure())
1017 return -ENODEV;
1018
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001019 intel_device_info_runtime_init(dev_priv);
1020
1021 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001022
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001023 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001024 if (ret)
1025 return ret;
1026
Chris Wilson0673ad42016-06-24 14:00:22 +01001027 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1028 * otherwise the vga fbdev driver falls over. */
1029 ret = i915_kick_out_firmware_fb(dev_priv);
1030 if (ret) {
1031 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1032 goto out_ggtt;
1033 }
1034
1035 ret = i915_kick_out_vgacon(dev_priv);
1036 if (ret) {
1037 DRM_ERROR("failed to remove conflicting VGA console\n");
1038 goto out_ggtt;
1039 }
1040
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001041 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001042 if (ret)
1043 return ret;
1044
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001045 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001046 if (ret) {
1047 DRM_ERROR("failed to enable GGTT\n");
1048 goto out_ggtt;
1049 }
1050
David Weinehall52a05c32016-08-22 13:32:44 +03001051 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001052
1053 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001054 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001055 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001056 if (ret) {
1057 DRM_ERROR("failed to set DMA mask\n");
1058
1059 goto out_ggtt;
1060 }
1061 }
1062
Chris Wilson0673ad42016-06-24 14:00:22 +01001063 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1064 * using 32bit addressing, overwriting memory if HWS is located
1065 * above 4GB.
1066 *
1067 * The documentation also mentions an issue with undefined
1068 * behaviour if any general state is accessed within a page above 4GB,
1069 * which also needs to be handled carefully.
1070 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001071 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001072 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001073
1074 if (ret) {
1075 DRM_ERROR("failed to set DMA mask\n");
1076
1077 goto out_ggtt;
1078 }
1079 }
1080
Chris Wilson0673ad42016-06-24 14:00:22 +01001081 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1082 PM_QOS_DEFAULT_VALUE);
1083
1084 intel_uncore_sanitize(dev_priv);
1085
1086 intel_opregion_setup(dev_priv);
1087
1088 i915_gem_load_init_fences(dev_priv);
1089
1090 /* On the 945G/GM, the chipset reports the MSI capability on the
1091 * integrated graphics even though the support isn't actually there
1092 * according to the published specs. It doesn't appear to function
1093 * correctly in testing on 945G.
1094 * This may be a side effect of MSI having been made available for PEG
1095 * and the registers being closely associated.
1096 *
1097 * According to chipset errata, on the 965GM, MSI interrupts may
1098 * be lost or delayed, but we use them anyways to avoid
1099 * stuck interrupts on some machines.
1100 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001101 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001102 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001103 DRM_DEBUG_DRIVER("can't enable MSI");
1104 }
1105
1106 return 0;
1107
1108out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001109 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001110
1111 return ret;
1112}
1113
1114/**
1115 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1116 * @dev_priv: device private
1117 */
1118static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1119{
David Weinehall52a05c32016-08-22 13:32:44 +03001120 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001121
David Weinehall52a05c32016-08-22 13:32:44 +03001122 if (pdev->msi_enabled)
1123 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001124
1125 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001126 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001127}
1128
1129/**
1130 * i915_driver_register - register the driver with the rest of the system
1131 * @dev_priv: device private
1132 *
1133 * Perform any steps necessary to make the driver available via kernel
1134 * internal or userspace interfaces.
1135 */
1136static void i915_driver_register(struct drm_i915_private *dev_priv)
1137{
Chris Wilson91c8a322016-07-05 10:40:23 +01001138 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001139
1140 i915_gem_shrinker_init(dev_priv);
1141
1142 /*
1143 * Notify a valid surface after modesetting,
1144 * when running inside a VM.
1145 */
1146 if (intel_vgpu_active(dev_priv))
1147 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1148
1149 /* Reveal our presence to userspace */
1150 if (drm_dev_register(dev, 0) == 0) {
1151 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001152 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001153 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001154
1155 /* Depends on sysfs having been initialized */
1156 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001157 } else
1158 DRM_ERROR("Failed to register driver for userspace access!\n");
1159
1160 if (INTEL_INFO(dev_priv)->num_pipes) {
1161 /* Must be done after probing outputs */
1162 intel_opregion_register(dev_priv);
1163 acpi_video_register();
1164 }
1165
1166 if (IS_GEN5(dev_priv))
1167 intel_gpu_ips_init(dev_priv);
1168
1169 i915_audio_component_init(dev_priv);
1170
1171 /*
1172 * Some ports require correctly set-up hpd registers for detection to
1173 * work properly (leading to ghost connected connector status), e.g. VGA
1174 * on gm45. Hence we can only set up the initial fbdev config after hpd
1175 * irqs are fully enabled. We do it last so that the async config
1176 * cannot run before the connectors are registered.
1177 */
1178 intel_fbdev_initial_config_async(dev);
1179}
1180
1181/**
1182 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1183 * @dev_priv: device private
1184 */
1185static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1186{
1187 i915_audio_component_cleanup(dev_priv);
1188
1189 intel_gpu_ips_teardown();
1190 acpi_video_unregister();
1191 intel_opregion_unregister(dev_priv);
1192
Robert Bragg442b8c02016-11-07 19:49:53 +00001193 i915_perf_unregister(dev_priv);
1194
David Weinehall694c2822016-08-22 13:32:43 +03001195 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001196 i915_guc_log_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001197 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001198 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001199
1200 i915_gem_shrinker_cleanup(dev_priv);
1201}
1202
1203/**
1204 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001205 * @pdev: PCI device
1206 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001207 *
1208 * The driver load routine has to do several things:
1209 * - drive output discovery via intel_modeset_init()
1210 * - initialize the memory manager
1211 * - allocate initial config memory
1212 * - setup the DRM framebuffer with the allocated memory
1213 */
Chris Wilson42f55512016-06-24 14:00:26 +01001214int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001215{
1216 struct drm_i915_private *dev_priv;
1217 int ret;
1218
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001219 if (i915.nuclear_pageflip)
1220 driver.driver_features |= DRIVER_ATOMIC;
1221
Chris Wilson0673ad42016-06-24 14:00:22 +01001222 ret = -ENOMEM;
1223 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1224 if (dev_priv)
1225 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1226 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001227 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001228 kfree(dev_priv);
1229 return ret;
1230 }
1231
Chris Wilson0673ad42016-06-24 14:00:22 +01001232 dev_priv->drm.pdev = pdev;
1233 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001234
1235 ret = pci_enable_device(pdev);
1236 if (ret)
1237 goto out_free_priv;
1238
1239 pci_set_drvdata(pdev, &dev_priv->drm);
1240
1241 ret = i915_driver_init_early(dev_priv, ent);
1242 if (ret < 0)
1243 goto out_pci_disable;
1244
1245 intel_runtime_pm_get(dev_priv);
1246
1247 ret = i915_driver_init_mmio(dev_priv);
1248 if (ret < 0)
1249 goto out_runtime_pm_put;
1250
1251 ret = i915_driver_init_hw(dev_priv);
1252 if (ret < 0)
1253 goto out_cleanup_mmio;
1254
1255 /*
1256 * TODO: move the vblank init and parts of modeset init steps into one
1257 * of the i915_driver_init_/i915_driver_register functions according
1258 * to the role/effect of the given init step.
1259 */
1260 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001261 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001262 INTEL_INFO(dev_priv)->num_pipes);
1263 if (ret)
1264 goto out_cleanup_hw;
1265 }
1266
Chris Wilson91c8a322016-07-05 10:40:23 +01001267 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001268 if (ret < 0)
1269 goto out_cleanup_vblank;
1270
1271 i915_driver_register(dev_priv);
1272
1273 intel_runtime_pm_enable(dev_priv);
1274
Mahesh Kumara3a89862016-12-01 21:19:34 +05301275 dev_priv->ipc_enabled = false;
1276
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001277 /* Everything is in place, we can now relax! */
1278 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1279 driver.name, driver.major, driver.minor, driver.patchlevel,
1280 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001281 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1282 DRM_INFO("DRM_I915_DEBUG enabled\n");
1283 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1284 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001285
Chris Wilson0673ad42016-06-24 14:00:22 +01001286 intel_runtime_pm_put(dev_priv);
1287
1288 return 0;
1289
1290out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001291 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001292out_cleanup_hw:
1293 i915_driver_cleanup_hw(dev_priv);
1294out_cleanup_mmio:
1295 i915_driver_cleanup_mmio(dev_priv);
1296out_runtime_pm_put:
1297 intel_runtime_pm_put(dev_priv);
1298 i915_driver_cleanup_early(dev_priv);
1299out_pci_disable:
1300 pci_disable_device(pdev);
1301out_free_priv:
1302 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1303 drm_dev_unref(&dev_priv->drm);
1304 return ret;
1305}
1306
Chris Wilson42f55512016-06-24 14:00:26 +01001307void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001308{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001309 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001310 struct pci_dev *pdev = dev_priv->drm.pdev;
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001311 struct drm_modeset_acquire_ctx ctx;
1312 int ret;
Chris Wilson0673ad42016-06-24 14:00:22 +01001313
1314 intel_fbdev_fini(dev);
1315
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001316 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001317 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001318
1319 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1320
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001321 drm_modeset_acquire_init(&ctx, 0);
1322 while (1) {
1323 ret = drm_modeset_lock_all_ctx(dev, &ctx);
1324 if (!ret)
1325 ret = drm_atomic_helper_disable_all(dev, &ctx);
1326
1327 if (ret != -EDEADLK)
1328 break;
1329
1330 drm_modeset_backoff(&ctx);
1331 }
1332
1333 if (ret)
1334 DRM_ERROR("Disabling all crtc's during unload failed with %i\n", ret);
1335
1336 drm_modeset_drop_locks(&ctx);
1337 drm_modeset_acquire_fini(&ctx);
1338
Chris Wilson0673ad42016-06-24 14:00:22 +01001339 i915_driver_unregister(dev_priv);
1340
1341 drm_vblank_cleanup(dev);
1342
1343 intel_modeset_cleanup(dev);
1344
1345 /*
1346 * free the memory space allocated for the child device
1347 * config parsed from VBT
1348 */
1349 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1350 kfree(dev_priv->vbt.child_dev);
1351 dev_priv->vbt.child_dev = NULL;
1352 dev_priv->vbt.child_dev_num = 0;
1353 }
1354 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1355 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1356 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1357 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1358
David Weinehall52a05c32016-08-22 13:32:44 +03001359 vga_switcheroo_unregister_client(pdev);
1360 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001361
1362 intel_csr_ucode_fini(dev_priv);
1363
1364 /* Free error state after interrupts are fully disabled. */
1365 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001366 i915_destroy_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001367
1368 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001369 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001370
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001371 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -08001372 intel_huc_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001373 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001374 intel_fbc_cleanup_cfb(dev_priv);
1375
1376 intel_power_domains_fini(dev_priv);
1377
1378 i915_driver_cleanup_hw(dev_priv);
1379 i915_driver_cleanup_mmio(dev_priv);
1380
1381 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1382
1383 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001384}
1385
1386static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1387{
1388 int ret;
1389
1390 ret = i915_gem_open(dev, file);
1391 if (ret)
1392 return ret;
1393
1394 return 0;
1395}
1396
1397/**
1398 * i915_driver_lastclose - clean up after all DRM clients have exited
1399 * @dev: DRM device
1400 *
1401 * Take care of cleaning up after all DRM clients have exited. In the
1402 * mode setting case, we want to restore the kernel's initial mode (just
1403 * in case the last client left us in a bad state).
1404 *
1405 * Additionally, in the non-mode setting case, we'll tear down the GTT
1406 * and DMA structures, since the kernel won't be using them, and clea
1407 * up any GEM state.
1408 */
1409static void i915_driver_lastclose(struct drm_device *dev)
1410{
1411 intel_fbdev_restore_mode(dev);
1412 vga_switcheroo_process_delayed_switch();
1413}
1414
1415static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1416{
1417 mutex_lock(&dev->struct_mutex);
1418 i915_gem_context_close(dev, file);
1419 i915_gem_release(dev, file);
1420 mutex_unlock(&dev->struct_mutex);
1421}
1422
1423static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1424{
1425 struct drm_i915_file_private *file_priv = file->driver_priv;
1426
1427 kfree(file_priv);
1428}
1429
Imre Deak07f9cd02014-08-18 14:42:45 +03001430static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1431{
Chris Wilson91c8a322016-07-05 10:40:23 +01001432 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001433 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001434
1435 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001436 for_each_intel_encoder(dev, encoder)
1437 if (encoder->suspend)
1438 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001439 drm_modeset_unlock_all(dev);
1440}
1441
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001442static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1443 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001444static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301445
Imre Deakbc872292015-11-18 17:32:30 +02001446static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1447{
1448#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1449 if (acpi_target_system_state() < ACPI_STATE_S3)
1450 return true;
1451#endif
1452 return false;
1453}
Sagar Kambleebc32822014-08-13 23:07:05 +05301454
Imre Deak5e365c32014-10-23 19:23:25 +03001455static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001456{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001457 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001458 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001459 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001460 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001461
Zhang Ruib8efb172013-02-05 15:41:53 +08001462 /* ignore lid events during suspend */
1463 mutex_lock(&dev_priv->modeset_restore_lock);
1464 dev_priv->modeset_restore = MODESET_SUSPENDED;
1465 mutex_unlock(&dev_priv->modeset_restore_lock);
1466
Imre Deak1f814da2015-12-16 02:52:19 +02001467 disable_rpm_wakeref_asserts(dev_priv);
1468
Paulo Zanonic67a4702013-08-19 13:18:09 -03001469 /* We do a lot of poking in a lot of registers, make sure they work
1470 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001471 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001472
Dave Airlie5bcf7192010-12-07 09:20:40 +10001473 drm_kms_helper_poll_disable(dev);
1474
David Weinehall52a05c32016-08-22 13:32:44 +03001475 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001476
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001477 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001478 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001479 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001480 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001481 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001482 }
1483
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001484 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001485
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001486 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001487
1488 intel_dp_mst_suspend(dev);
1489
1490 intel_runtime_pm_disable_interrupts(dev_priv);
1491 intel_hpd_cancel_work(dev_priv);
1492
1493 intel_suspend_encoders(dev_priv);
1494
Ville Syrjälä712bf362016-10-31 22:37:23 +02001495 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001496
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001497 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001498
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001499 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001500
Imre Deakbc872292015-11-18 17:32:30 +02001501 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001502 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001503
Chris Wilsondc979972016-05-10 14:10:04 +01001504 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001505 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001506
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001507 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001508
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001509 dev_priv->suspend_count++;
1510
Imre Deakf74ed082016-04-18 14:48:21 +03001511 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001512
Imre Deak1f814da2015-12-16 02:52:19 +02001513out:
1514 enable_rpm_wakeref_asserts(dev_priv);
1515
1516 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001517}
1518
David Weinehallc49d13e2016-08-22 13:32:42 +03001519static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001520{
David Weinehallc49d13e2016-08-22 13:32:42 +03001521 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001522 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001523 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001524 int ret;
1525
Imre Deak1f814da2015-12-16 02:52:19 +02001526 disable_rpm_wakeref_asserts(dev_priv);
1527
Imre Deak4c494a52016-10-13 14:34:06 +03001528 intel_display_set_init_power(dev_priv, false);
1529
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001530 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001531 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001532 /*
1533 * In case of firmware assisted context save/restore don't manually
1534 * deinit the power domains. This also means the CSR/DMC firmware will
1535 * stay active, it will power down any HW resources as required and
1536 * also enable deeper system power states that would be blocked if the
1537 * firmware was inactive.
1538 */
1539 if (!fw_csr)
1540 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001541
Imre Deak507e1262016-04-20 20:27:54 +03001542 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001543 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001544 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001545 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001546 hsw_enable_pc8(dev_priv);
1547 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1548 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001549
1550 if (ret) {
1551 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001552 if (!fw_csr)
1553 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001554
Imre Deak1f814da2015-12-16 02:52:19 +02001555 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001556 }
1557
David Weinehall52a05c32016-08-22 13:32:44 +03001558 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001559 /*
Imre Deak54875572015-06-30 17:06:47 +03001560 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001561 * the device even though it's already in D3 and hang the machine. So
1562 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001563 * power down the device properly. The issue was seen on multiple old
1564 * GENs with different BIOS vendors, so having an explicit blacklist
1565 * is inpractical; apply the workaround on everything pre GEN6. The
1566 * platforms where the issue was seen:
1567 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1568 * Fujitsu FSC S7110
1569 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001570 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001571 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001572 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001573
Imre Deakbc872292015-11-18 17:32:30 +02001574 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1575
Imre Deak1f814da2015-12-16 02:52:19 +02001576out:
1577 enable_rpm_wakeref_asserts(dev_priv);
1578
1579 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001580}
1581
Matthew Aulda9a251c2016-12-02 10:24:11 +00001582static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001583{
1584 int error;
1585
Chris Wilsonded8b072016-07-05 10:40:22 +01001586 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001587 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001588 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001589 return -ENODEV;
1590 }
1591
Imre Deak0b14cbd2014-09-10 18:16:55 +03001592 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1593 state.event != PM_EVENT_FREEZE))
1594 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001595
1596 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1597 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001598
Imre Deak5e365c32014-10-23 19:23:25 +03001599 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001600 if (error)
1601 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001602
Imre Deakab3be732015-03-02 13:04:41 +02001603 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001604}
1605
Imre Deak5e365c32014-10-23 19:23:25 +03001606static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001607{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001608 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001609 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001610
Imre Deak1f814da2015-12-16 02:52:19 +02001611 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001612 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001613
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001614 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001615 if (ret)
1616 DRM_ERROR("failed to re-enable GGTT\n");
1617
Imre Deakf74ed082016-04-18 14:48:21 +03001618 intel_csr_ucode_resume(dev_priv);
1619
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001620 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001621
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001622 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001623 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001624 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001625
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001626 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001627
Peter Antoine364aece2015-05-11 08:50:45 +01001628 /*
1629 * Interrupts have to be enabled before any batches are run. If not the
1630 * GPU will hang. i915_gem_init_hw() will initiate batches to
1631 * update/restore the context.
1632 *
Imre Deak908764f2016-11-29 21:40:29 +02001633 * drm_mode_config_reset() needs AUX interrupts.
1634 *
Peter Antoine364aece2015-05-11 08:50:45 +01001635 * Modeset enabling in intel_modeset_init_hw() also needs working
1636 * interrupts.
1637 */
1638 intel_runtime_pm_enable_interrupts(dev_priv);
1639
Imre Deak908764f2016-11-29 21:40:29 +02001640 drm_mode_config_reset(dev);
1641
Daniel Vetterd5818932015-02-23 12:03:26 +01001642 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001643 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001644 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001645 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001646 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001647 mutex_unlock(&dev->struct_mutex);
1648
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001649 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001650
Daniel Vetterd5818932015-02-23 12:03:26 +01001651 intel_modeset_init_hw(dev);
1652
1653 spin_lock_irq(&dev_priv->irq_lock);
1654 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001655 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001656 spin_unlock_irq(&dev_priv->irq_lock);
1657
Daniel Vetterd5818932015-02-23 12:03:26 +01001658 intel_dp_mst_resume(dev);
1659
Lyudea16b7652016-03-11 10:57:01 -05001660 intel_display_resume(dev);
1661
Lyudee0b70062016-11-01 21:06:30 -04001662 drm_kms_helper_poll_enable(dev);
1663
Daniel Vetterd5818932015-02-23 12:03:26 +01001664 /*
1665 * ... but also need to make sure that hotplug processing
1666 * doesn't cause havoc. Like in the driver load code we don't
1667 * bother with the tiny race here where we might loose hotplug
1668 * notifications.
1669 * */
1670 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001671
Chris Wilson03d92e42016-05-23 15:08:10 +01001672 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001673
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001674 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001675
Zhang Ruib8efb172013-02-05 15:41:53 +08001676 mutex_lock(&dev_priv->modeset_restore_lock);
1677 dev_priv->modeset_restore = MODESET_DONE;
1678 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001679
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001680 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001681
Chris Wilson54b4f682016-07-21 21:16:19 +01001682 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001683
Imre Deak1f814da2015-12-16 02:52:19 +02001684 enable_rpm_wakeref_asserts(dev_priv);
1685
Chris Wilson074c6ad2014-04-09 09:19:43 +01001686 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001687}
1688
Imre Deak5e365c32014-10-23 19:23:25 +03001689static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001690{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001691 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001692 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001693 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001694
Imre Deak76c4b252014-04-01 19:55:22 +03001695 /*
1696 * We have a resume ordering issue with the snd-hda driver also
1697 * requiring our device to be power up. Due to the lack of a
1698 * parent/child relationship we currently solve this with an early
1699 * resume hook.
1700 *
1701 * FIXME: This should be solved with a special hdmi sink device or
1702 * similar so that power domains can be employed.
1703 */
Imre Deak44410cd2016-04-18 14:45:54 +03001704
1705 /*
1706 * Note that we need to set the power state explicitly, since we
1707 * powered off the device during freeze and the PCI core won't power
1708 * it back up for us during thaw. Powering off the device during
1709 * freeze is not a hard requirement though, and during the
1710 * suspend/resume phases the PCI core makes sure we get here with the
1711 * device powered on. So in case we change our freeze logic and keep
1712 * the device powered we can also remove the following set power state
1713 * call.
1714 */
David Weinehall52a05c32016-08-22 13:32:44 +03001715 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001716 if (ret) {
1717 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1718 goto out;
1719 }
1720
1721 /*
1722 * Note that pci_enable_device() first enables any parent bridge
1723 * device and only then sets the power state for this device. The
1724 * bridge enabling is a nop though, since bridge devices are resumed
1725 * first. The order of enabling power and enabling the device is
1726 * imposed by the PCI core as described above, so here we preserve the
1727 * same order for the freeze/thaw phases.
1728 *
1729 * TODO: eventually we should remove pci_disable_device() /
1730 * pci_enable_enable_device() from suspend/resume. Due to how they
1731 * depend on the device enable refcount we can't anyway depend on them
1732 * disabling/enabling the device.
1733 */
David Weinehall52a05c32016-08-22 13:32:44 +03001734 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001735 ret = -EIO;
1736 goto out;
1737 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001738
David Weinehall52a05c32016-08-22 13:32:44 +03001739 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001740
Imre Deak1f814da2015-12-16 02:52:19 +02001741 disable_rpm_wakeref_asserts(dev_priv);
1742
Wayne Boyer666a4532015-12-09 12:29:35 -08001743 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001744 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001745 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001746 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1747 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001748
Chris Wilsondc979972016-05-10 14:10:04 +01001749 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001750
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001751 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001752 if (!dev_priv->suspended_to_idle)
1753 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001754 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001755 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001756 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001757 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001758
Chris Wilsondc979972016-05-10 14:10:04 +01001759 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001760
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001761 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001762 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001763 intel_power_domains_init_hw(dev_priv, true);
1764
Chris Wilson24145512017-01-24 11:01:35 +00001765 i915_gem_sanitize(dev_priv);
1766
Imre Deak6e35e8a2016-04-18 10:04:19 +03001767 enable_rpm_wakeref_asserts(dev_priv);
1768
Imre Deakbc872292015-11-18 17:32:30 +02001769out:
1770 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001771
1772 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001773}
1774
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001775static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001776{
Imre Deak50a00722014-10-23 19:23:17 +03001777 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001778
Imre Deak097dd832014-10-23 19:23:19 +03001779 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1780 return 0;
1781
Imre Deak5e365c32014-10-23 19:23:25 +03001782 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001783 if (ret)
1784 return ret;
1785
Imre Deak5a175142014-10-23 19:23:18 +03001786 return i915_drm_resume(dev);
1787}
1788
Ben Gamari11ed50e2009-09-14 17:48:45 -04001789/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001790 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001791 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001792 *
Chris Wilson780f2622016-09-09 14:11:52 +01001793 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1794 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001795 *
Chris Wilson221fe792016-09-09 14:11:51 +01001796 * Caller must hold the struct_mutex.
1797 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001798 * Procedure is fairly simple:
1799 * - reset the chip using the reset reg
1800 * - re-init context state
1801 * - re-init hardware status page
1802 * - re-init ring buffer
1803 * - re-init interrupt state
1804 * - re-init display
1805 */
Chris Wilson780f2622016-09-09 14:11:52 +01001806void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001807{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001808 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001809 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001810
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001811 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson221fe792016-09-09 14:11:51 +01001812
1813 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001814 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001815
Chris Wilsond98c52c2016-04-13 17:35:05 +01001816 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001817 __clear_bit(I915_WEDGED, &error->flags);
1818 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001819
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001820 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001821 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001822 ret = i915_gem_reset_prepare(dev_priv);
1823 if (ret) {
1824 DRM_ERROR("GPU recovery failed\n");
1825 intel_gpu_reset(dev_priv, ALL_ENGINES);
1826 goto error;
1827 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001828
Chris Wilsondc979972016-05-10 14:10:04 +01001829 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001830 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001831 if (ret != -ENODEV)
1832 DRM_ERROR("Failed to reset chip: %i\n", ret);
1833 else
1834 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001835 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001836 }
1837
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00001838 i915_gem_reset_finish(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001839 intel_overlay_reset(dev_priv);
1840
Ben Gamari11ed50e2009-09-14 17:48:45 -04001841 /* Ok, now get things going again... */
1842
1843 /*
1844 * Everything depends on having the GTT running, so we need to start
1845 * there. Fortunately we don't need to do this unless we reset the
1846 * chip at a PCI level.
1847 *
1848 * Next we need to restore the context, but we don't use those
1849 * yet either...
1850 *
1851 * Ring buffer needs to be re-initialized in the KMS case, or if X
1852 * was running at the time of the reset (i.e. we weren't VT
1853 * switched away).
1854 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001855 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001856 if (ret) {
1857 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001858 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001859 }
1860
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001861 i915_queue_hangcheck(dev_priv);
1862
Chris Wilson780f2622016-09-09 14:11:52 +01001863wakeup:
Chris Wilson4c965542017-01-17 17:59:01 +02001864 enable_irq(dev_priv->drm.irq);
Chris Wilson780f2622016-09-09 14:11:52 +01001865 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1866 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001867
1868error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001869 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001870 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001871}
1872
David Weinehallc49d13e2016-08-22 13:32:42 +03001873static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001874{
David Weinehallc49d13e2016-08-22 13:32:42 +03001875 struct pci_dev *pdev = to_pci_dev(kdev);
1876 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001877
David Weinehallc49d13e2016-08-22 13:32:42 +03001878 if (!dev) {
1879 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001880 return -ENODEV;
1881 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001882
David Weinehallc49d13e2016-08-22 13:32:42 +03001883 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001884 return 0;
1885
David Weinehallc49d13e2016-08-22 13:32:42 +03001886 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001887}
1888
David Weinehallc49d13e2016-08-22 13:32:42 +03001889static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001890{
David Weinehallc49d13e2016-08-22 13:32:42 +03001891 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001892
1893 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001894 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001895 * requiring our device to be power up. Due to the lack of a
1896 * parent/child relationship we currently solve this with an late
1897 * suspend hook.
1898 *
1899 * FIXME: This should be solved with a special hdmi sink device or
1900 * similar so that power domains can be employed.
1901 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001902 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001903 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001904
David Weinehallc49d13e2016-08-22 13:32:42 +03001905 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001906}
1907
David Weinehallc49d13e2016-08-22 13:32:42 +03001908static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001909{
David Weinehallc49d13e2016-08-22 13:32:42 +03001910 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001911
David Weinehallc49d13e2016-08-22 13:32:42 +03001912 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001913 return 0;
1914
David Weinehallc49d13e2016-08-22 13:32:42 +03001915 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001916}
1917
David Weinehallc49d13e2016-08-22 13:32:42 +03001918static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001919{
David Weinehallc49d13e2016-08-22 13:32:42 +03001920 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001921
David Weinehallc49d13e2016-08-22 13:32:42 +03001922 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001923 return 0;
1924
David Weinehallc49d13e2016-08-22 13:32:42 +03001925 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001926}
1927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001929{
David Weinehallc49d13e2016-08-22 13:32:42 +03001930 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001931
David Weinehallc49d13e2016-08-22 13:32:42 +03001932 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001933 return 0;
1934
David Weinehallc49d13e2016-08-22 13:32:42 +03001935 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001936}
1937
Chris Wilson1f19ac22016-05-14 07:26:32 +01001938/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001939static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001940{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001941 int ret;
1942
1943 ret = i915_pm_suspend(kdev);
1944 if (ret)
1945 return ret;
1946
1947 ret = i915_gem_freeze(kdev_to_i915(kdev));
1948 if (ret)
1949 return ret;
1950
1951 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001952}
1953
David Weinehallc49d13e2016-08-22 13:32:42 +03001954static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001955{
Chris Wilson461fb992016-05-14 07:26:33 +01001956 int ret;
1957
David Weinehallc49d13e2016-08-22 13:32:42 +03001958 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001959 if (ret)
1960 return ret;
1961
David Weinehallc49d13e2016-08-22 13:32:42 +03001962 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001963 if (ret)
1964 return ret;
1965
1966 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001967}
1968
1969/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001970static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001971{
David Weinehallc49d13e2016-08-22 13:32:42 +03001972 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001973}
1974
David Weinehallc49d13e2016-08-22 13:32:42 +03001975static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001976{
David Weinehallc49d13e2016-08-22 13:32:42 +03001977 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001978}
1979
1980/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001981static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001982{
David Weinehallc49d13e2016-08-22 13:32:42 +03001983 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001984}
1985
David Weinehallc49d13e2016-08-22 13:32:42 +03001986static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001987{
David Weinehallc49d13e2016-08-22 13:32:42 +03001988 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001989}
1990
Imre Deakddeea5b2014-05-05 15:19:56 +03001991/*
1992 * Save all Gunit registers that may be lost after a D3 and a subsequent
1993 * S0i[R123] transition. The list of registers needing a save/restore is
1994 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1995 * registers in the following way:
1996 * - Driver: saved/restored by the driver
1997 * - Punit : saved/restored by the Punit firmware
1998 * - No, w/o marking: no need to save/restore, since the register is R/O or
1999 * used internally by the HW in a way that doesn't depend
2000 * keeping the content across a suspend/resume.
2001 * - Debug : used for debugging
2002 *
2003 * We save/restore all registers marked with 'Driver', with the following
2004 * exceptions:
2005 * - Registers out of use, including also registers marked with 'Debug'.
2006 * These have no effect on the driver's operation, so we don't save/restore
2007 * them to reduce the overhead.
2008 * - Registers that are fully setup by an initialization function called from
2009 * the resume path. For example many clock gating and RPS/RC6 registers.
2010 * - Registers that provide the right functionality with their reset defaults.
2011 *
2012 * TODO: Except for registers that based on the above 3 criteria can be safely
2013 * ignored, we save/restore all others, practically treating the HW context as
2014 * a black-box for the driver. Further investigation is needed to reduce the
2015 * saved/restored registers even further, by following the same 3 criteria.
2016 */
2017static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2018{
2019 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2020 int i;
2021
2022 /* GAM 0x4000-0x4770 */
2023 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2024 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2025 s->arb_mode = I915_READ(ARB_MODE);
2026 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2027 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2028
2029 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002030 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002031
2032 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002033 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002034
2035 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2036 s->ecochk = I915_READ(GAM_ECOCHK);
2037 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2038 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2039
2040 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2041
2042 /* MBC 0x9024-0x91D0, 0x8500 */
2043 s->g3dctl = I915_READ(VLV_G3DCTL);
2044 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2045 s->mbctl = I915_READ(GEN6_MBCTL);
2046
2047 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2048 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2049 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2050 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2051 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2052 s->rstctl = I915_READ(GEN6_RSTCTL);
2053 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2054
2055 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2056 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2057 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2058 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2059 s->ecobus = I915_READ(ECOBUS);
2060 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2061 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2062 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2063 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2064 s->rcedata = I915_READ(VLV_RCEDATA);
2065 s->spare2gh = I915_READ(VLV_SPAREG2H);
2066
2067 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2068 s->gt_imr = I915_READ(GTIMR);
2069 s->gt_ier = I915_READ(GTIER);
2070 s->pm_imr = I915_READ(GEN6_PMIMR);
2071 s->pm_ier = I915_READ(GEN6_PMIER);
2072
2073 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002074 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002075
2076 /* GT SA CZ domain, 0x100000-0x138124 */
2077 s->tilectl = I915_READ(TILECTL);
2078 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2079 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2080 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2081 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2082
2083 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2084 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2085 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002086 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002087 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2088
2089 /*
2090 * Not saving any of:
2091 * DFT, 0x9800-0x9EC0
2092 * SARB, 0xB000-0xB1FC
2093 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2094 * PCI CFG
2095 */
2096}
2097
2098static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2099{
2100 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2101 u32 val;
2102 int i;
2103
2104 /* GAM 0x4000-0x4770 */
2105 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2106 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2107 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2108 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2109 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2110
2111 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002112 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002113
2114 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002115 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002116
2117 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2118 I915_WRITE(GAM_ECOCHK, s->ecochk);
2119 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2120 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2121
2122 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2123
2124 /* MBC 0x9024-0x91D0, 0x8500 */
2125 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2126 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2127 I915_WRITE(GEN6_MBCTL, s->mbctl);
2128
2129 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2130 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2131 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2132 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2133 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2134 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2135 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2136
2137 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2138 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2139 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2140 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2141 I915_WRITE(ECOBUS, s->ecobus);
2142 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2143 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2144 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2145 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2146 I915_WRITE(VLV_RCEDATA, s->rcedata);
2147 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2148
2149 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2150 I915_WRITE(GTIMR, s->gt_imr);
2151 I915_WRITE(GTIER, s->gt_ier);
2152 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2153 I915_WRITE(GEN6_PMIER, s->pm_ier);
2154
2155 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002156 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002157
2158 /* GT SA CZ domain, 0x100000-0x138124 */
2159 I915_WRITE(TILECTL, s->tilectl);
2160 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2161 /*
2162 * Preserve the GT allow wake and GFX force clock bit, they are not
2163 * be restored, as they are used to control the s0ix suspend/resume
2164 * sequence by the caller.
2165 */
2166 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2167 val &= VLV_GTLC_ALLOWWAKEREQ;
2168 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2169 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2170
2171 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2172 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2173 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2174 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2175
2176 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2177
2178 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2179 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2180 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002181 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002182 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2183}
2184
Imre Deak650ad972014-04-18 16:35:02 +03002185int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2186{
2187 u32 val;
2188 int err;
2189
Imre Deak650ad972014-04-18 16:35:02 +03002190 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2191 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2192 if (force_on)
2193 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2194 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2195
2196 if (!force_on)
2197 return 0;
2198
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002199 err = intel_wait_for_register(dev_priv,
2200 VLV_GTLC_SURVIVABILITY_REG,
2201 VLV_GFX_CLK_STATUS_BIT,
2202 VLV_GFX_CLK_STATUS_BIT,
2203 20);
Imre Deak650ad972014-04-18 16:35:02 +03002204 if (err)
2205 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2206 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2207
2208 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002209}
2210
Imre Deakddeea5b2014-05-05 15:19:56 +03002211static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2212{
2213 u32 val;
2214 int err = 0;
2215
2216 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2217 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2218 if (allow)
2219 val |= VLV_GTLC_ALLOWWAKEREQ;
2220 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2221 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2222
Chris Wilsonb2736692016-06-30 15:32:47 +01002223 err = intel_wait_for_register(dev_priv,
2224 VLV_GTLC_PW_STATUS,
2225 VLV_GTLC_ALLOWWAKEACK,
2226 allow,
2227 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002228 if (err)
2229 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002230
Imre Deakddeea5b2014-05-05 15:19:56 +03002231 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002232}
2233
2234static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2235 bool wait_for_on)
2236{
2237 u32 mask;
2238 u32 val;
2239 int err;
2240
2241 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2242 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002243 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002244 return 0;
2245
2246 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002247 onoff(wait_for_on),
2248 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002249
2250 /*
2251 * RC6 transitioning can be delayed up to 2 msec (see
2252 * valleyview_enable_rps), use 3 msec for safety.
2253 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002254 err = intel_wait_for_register(dev_priv,
2255 VLV_GTLC_PW_STATUS, mask, val,
2256 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002257 if (err)
2258 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002259 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002260
2261 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002262}
2263
2264static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2265{
2266 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2267 return;
2268
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002269 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002270 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2271}
2272
Sagar Kambleebc32822014-08-13 23:07:05 +05302273static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002274{
2275 u32 mask;
2276 int err;
2277
2278 /*
2279 * Bspec defines the following GT well on flags as debug only, so
2280 * don't treat them as hard failures.
2281 */
2282 (void)vlv_wait_for_gt_wells(dev_priv, false);
2283
2284 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2285 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2286
2287 vlv_check_no_gt_access(dev_priv);
2288
2289 err = vlv_force_gfx_clock(dev_priv, true);
2290 if (err)
2291 goto err1;
2292
2293 err = vlv_allow_gt_wake(dev_priv, false);
2294 if (err)
2295 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302296
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002297 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302298 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002299
2300 err = vlv_force_gfx_clock(dev_priv, false);
2301 if (err)
2302 goto err2;
2303
2304 return 0;
2305
2306err2:
2307 /* For safety always re-enable waking and disable gfx clock forcing */
2308 vlv_allow_gt_wake(dev_priv, true);
2309err1:
2310 vlv_force_gfx_clock(dev_priv, false);
2311
2312 return err;
2313}
2314
Sagar Kamble016970b2014-08-13 23:07:06 +05302315static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2316 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002317{
Imre Deakddeea5b2014-05-05 15:19:56 +03002318 int err;
2319 int ret;
2320
2321 /*
2322 * If any of the steps fail just try to continue, that's the best we
2323 * can do at this point. Return the first error code (which will also
2324 * leave RPM permanently disabled).
2325 */
2326 ret = vlv_force_gfx_clock(dev_priv, true);
2327
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002328 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302329 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002330
2331 err = vlv_allow_gt_wake(dev_priv, true);
2332 if (!ret)
2333 ret = err;
2334
2335 err = vlv_force_gfx_clock(dev_priv, false);
2336 if (!ret)
2337 ret = err;
2338
2339 vlv_check_no_gt_access(dev_priv);
2340
Chris Wilson7c108fd2016-10-24 13:42:18 +01002341 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002342 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002343
2344 return ret;
2345}
2346
David Weinehallc49d13e2016-08-22 13:32:42 +03002347static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002348{
David Weinehallc49d13e2016-08-22 13:32:42 +03002349 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002350 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002351 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002352 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002353
Chris Wilsondc979972016-05-10 14:10:04 +01002354 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002355 return -ENODEV;
2356
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002357 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002358 return -ENODEV;
2359
Paulo Zanoni8a187452013-12-06 20:32:13 -02002360 DRM_DEBUG_KMS("Suspending device\n");
2361
Imre Deak1f814da2015-12-16 02:52:19 +02002362 disable_rpm_wakeref_asserts(dev_priv);
2363
Imre Deakd6102972014-05-07 19:57:49 +03002364 /*
2365 * We are safe here against re-faults, since the fault handler takes
2366 * an RPM reference.
2367 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002368 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002369
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002370 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002371
Imre Deak2eb52522014-11-19 15:30:05 +02002372 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002373
Imre Deak507e1262016-04-20 20:27:54 +03002374 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002375 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002376 bxt_display_core_uninit(dev_priv);
2377 bxt_enable_dc9(dev_priv);
2378 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2379 hsw_enable_pc8(dev_priv);
2380 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2381 ret = vlv_suspend_complete(dev_priv);
2382 }
2383
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002384 if (ret) {
2385 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002386 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002387
Imre Deak1f814da2015-12-16 02:52:19 +02002388 enable_rpm_wakeref_asserts(dev_priv);
2389
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002390 return ret;
2391 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002392
Chris Wilsondc979972016-05-10 14:10:04 +01002393 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002394
2395 enable_rpm_wakeref_asserts(dev_priv);
2396 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002397
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002398 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002399 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2400
Paulo Zanoni8a187452013-12-06 20:32:13 -02002401 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002402
2403 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002404 * FIXME: We really should find a document that references the arguments
2405 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002406 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002407 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002408 /*
2409 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2410 * being detected, and the call we do at intel_runtime_resume()
2411 * won't be able to restore them. Since PCI_D3hot matches the
2412 * actual specification and appears to be working, use it.
2413 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002414 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002415 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002416 /*
2417 * current versions of firmware which depend on this opregion
2418 * notification have repurposed the D1 definition to mean
2419 * "runtime suspended" vs. what you would normally expect (D3)
2420 * to distinguish it from notifications that might be sent via
2421 * the suspend path.
2422 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002423 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002424 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002425
Mika Kuoppala59bad942015-01-16 11:34:40 +02002426 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002427
Ander Conselvan de Oliveira04313b02017-01-20 16:28:43 +02002428 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002429 intel_hpd_poll_init(dev_priv);
2430
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002431 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002432 return 0;
2433}
2434
David Weinehallc49d13e2016-08-22 13:32:42 +03002435static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002436{
David Weinehallc49d13e2016-08-22 13:32:42 +03002437 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002438 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002439 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002440 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002441
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002442 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002443 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002444
2445 DRM_DEBUG_KMS("Resuming device\n");
2446
Imre Deak1f814da2015-12-16 02:52:19 +02002447 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2448 disable_rpm_wakeref_asserts(dev_priv);
2449
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002450 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002451 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002452 if (intel_uncore_unclaimed_mmio(dev_priv))
2453 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002454
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002455 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002456
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002457 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002458 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302459
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002460 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002461 bxt_disable_dc9(dev_priv);
2462 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002463 if (dev_priv->csr.dmc_payload &&
2464 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2465 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002466 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002467 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002468 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002469 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002470 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002471
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002472 /*
2473 * No point of rolling back things in case of an error, as the best
2474 * we can do is to hope that things will still work (and disable RPM).
2475 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002476 i915_gem_init_swizzling(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002477
Daniel Vetterb9632912014-09-30 10:56:44 +02002478 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002479
2480 /*
2481 * On VLV/CHV display interrupts are part of the display
2482 * power well, so hpd is reinitialized from there. For
2483 * everyone else do it here.
2484 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002485 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002486 intel_hpd_init(dev_priv);
2487
Imre Deak1f814da2015-12-16 02:52:19 +02002488 enable_rpm_wakeref_asserts(dev_priv);
2489
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002490 if (ret)
2491 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2492 else
2493 DRM_DEBUG_KMS("Device resumed\n");
2494
2495 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002496}
2497
Chris Wilson42f55512016-06-24 14:00:26 +01002498const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002499 /*
2500 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2501 * PMSG_RESUME]
2502 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002503 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002504 .suspend_late = i915_pm_suspend_late,
2505 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002506 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002507
2508 /*
2509 * S4 event handlers
2510 * @freeze, @freeze_late : called (1) before creating the
2511 * hibernation image [PMSG_FREEZE] and
2512 * (2) after rebooting, before restoring
2513 * the image [PMSG_QUIESCE]
2514 * @thaw, @thaw_early : called (1) after creating the hibernation
2515 * image, before writing it [PMSG_THAW]
2516 * and (2) after failing to create or
2517 * restore the image [PMSG_RECOVER]
2518 * @poweroff, @poweroff_late: called after writing the hibernation
2519 * image, before rebooting [PMSG_HIBERNATE]
2520 * @restore, @restore_early : called after rebooting and restoring the
2521 * hibernation image [PMSG_RESTORE]
2522 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002523 .freeze = i915_pm_freeze,
2524 .freeze_late = i915_pm_freeze_late,
2525 .thaw_early = i915_pm_thaw_early,
2526 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002527 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002528 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002529 .restore_early = i915_pm_restore_early,
2530 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002531
2532 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002533 .runtime_suspend = intel_runtime_suspend,
2534 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002535};
2536
Laurent Pinchart78b68552012-05-17 13:27:22 +02002537static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002538 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002539 .open = drm_gem_vm_open,
2540 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002541};
2542
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002543static const struct file_operations i915_driver_fops = {
2544 .owner = THIS_MODULE,
2545 .open = drm_open,
2546 .release = drm_release,
2547 .unlocked_ioctl = drm_ioctl,
2548 .mmap = drm_gem_mmap,
2549 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002550 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002551 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002552 .llseek = noop_llseek,
2553};
2554
Chris Wilson0673ad42016-06-24 14:00:22 +01002555static int
2556i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2557 struct drm_file *file)
2558{
2559 return -ENODEV;
2560}
2561
2562static const struct drm_ioctl_desc i915_ioctls[] = {
2563 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2564 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2565 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2566 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2567 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2568 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2569 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2570 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2571 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2572 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2573 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2574 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2575 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2576 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2577 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2578 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2579 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2580 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2581 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002582 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002583 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2584 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2585 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2586 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2587 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2588 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2589 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2590 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2591 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2592 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2593 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2594 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2595 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2596 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2597 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002598 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002600 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2601 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2602 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2605 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2607 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2608 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2609 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2611 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2612 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2613 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2614 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002615 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002616};
2617
Linus Torvalds1da177e2005-04-16 15:20:36 -07002618static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002619 /* Don't use MTRRs here; the Xserver or userspace app should
2620 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002621 */
Eric Anholt673a3942008-07-30 12:06:12 -07002622 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002623 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002624 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002625 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002626 .lastclose = i915_driver_lastclose,
2627 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002628 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002629 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002630
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002631 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002632 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002633 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002634
2635 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2636 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2637 .gem_prime_export = i915_gem_prime_export,
2638 .gem_prime_import = i915_gem_prime_import,
2639
Dave Airlieff72145b2011-02-07 12:16:14 +10002640 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002641 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002642 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002644 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002645 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002646 .name = DRIVER_NAME,
2647 .desc = DRIVER_DESC,
2648 .date = DRIVER_DATE,
2649 .major = DRIVER_MAJOR,
2650 .minor = DRIVER_MINOR,
2651 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652};