blob: 6a8b31f631ac8874daee7ca5302a470d2ae509f1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010044#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010045#include <drm/drm_ioctl.h>
46#include <drm/drm_irq.h>
47#include <drm/drm_probe_helper.h>
David Howells760285e2012-10-02 18:01:07 +010048#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010049
Chris Wilson10be98a2019-05-28 10:29:49 +010050#include "gem/i915_gem_context.h"
Chris Wilsonafa13082019-05-28 10:29:43 +010051#include "gem/i915_gem_ioctls.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010052#include "gt/intel_gt_pm.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010053#include "gt/intel_reset.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010054#include "gt/intel_workarounds.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010055
Jani Nikula2126d3e2019-05-02 18:02:43 +030056#include "i915_debugfs.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030058#include "i915_irq.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000059#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000060#include "i915_query.h"
Jani Nikula331c2012019-04-05 14:00:03 +030061#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010062#include "i915_vgpu.h"
Jani Nikula4e49d352019-05-02 18:02:42 +030063#include "intel_acpi.h"
Jani Nikula331c2012019-04-05 14:00:03 +030064#include "intel_audio.h"
Ville Syrjäläc457d9c2019-05-24 18:36:14 +030065#include "intel_bw.h"
Jani Nikulae7674ef2019-04-05 14:00:25 +030066#include "intel_cdclk.h"
Jani Nikula174594d2019-04-05 14:00:07 +030067#include "intel_csr.h"
Jani Nikula27fec1f2019-04-05 14:00:17 +030068#include "intel_dp.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070069#include "intel_drv.h"
Jani Nikula6dfccb92019-04-05 14:00:16 +030070#include "intel_fbdev.h"
Jani Nikula3ce2ea62019-05-02 18:02:47 +030071#include "intel_gmbus.h"
Jani Nikuladbeb38d2019-04-29 15:50:11 +030072#include "intel_hotplug.h"
Jani Nikula05ca9302019-04-29 15:29:31 +030073#include "intel_overlay.h"
Jani Nikula2126d3e2019-05-02 18:02:43 +030074#include "intel_pipe_crc.h"
Jani Nikula696173b2019-04-05 14:00:15 +030075#include "intel_pm.h"
Jani Nikulaf9a79f92019-04-05 14:00:24 +030076#include "intel_sprite.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080077#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Kristian Høgsberg112b7152009-01-04 16:55:33 -050079static struct drm_driver driver;
80
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000081#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010082static unsigned int i915_load_fail_count;
83
84bool __i915_inject_load_failure(const char *func, int line)
85{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000086 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010087 return false;
88
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000089 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010090 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000091 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010092 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010093 return true;
94 }
95
96 return false;
97}
Chris Wilson51c18bf2018-06-09 12:10:58 +010098
99bool i915_error_injected(void)
100{
101 return i915_load_fail_count && !i915_modparams.inject_load_failure;
102}
103
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000104#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100105
106#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
107#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
108 "providing the dmesg log by booting with drm.debug=0xf"
109
110void
111__i915_printk(struct drm_i915_private *dev_priv, const char *level,
112 const char *fmt, ...)
113{
114 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +0300115 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100116 bool is_error = level[1] <= KERN_ERR[1];
117 bool is_debug = level[1] == KERN_DEBUG[1];
118 struct va_format vaf;
119 va_list args;
120
121 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
122 return;
123
124 va_start(args, fmt);
125
126 vaf.fmt = fmt;
127 vaf.va = &args;
128
Chris Wilson8cff1f42018-07-09 14:48:58 +0100129 if (is_error)
130 dev_printk(level, kdev, "%pV", &vaf);
131 else
132 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
133 __builtin_return_address(0), &vaf);
134
135 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100136
137 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100138 /*
139 * Ask the user to file a bug report for the error, except
140 * if they may have caused the bug by fiddling with unsafe
141 * module parameters.
142 */
143 if (!test_taint(TAINT_USER))
144 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100145 shown_bug_once = true;
146 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100147}
148
Jani Nikulada6c10c22018-02-05 19:31:36 +0200149/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
150static enum intel_pch
151intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
152{
153 switch (id) {
154 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
155 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800156 WARN_ON(!IS_GEN(dev_priv, 5));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200157 return PCH_IBX;
158 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
159 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800160 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200161 return PCH_CPT;
162 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
163 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800164 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200165 /* PantherPoint is CPT compatible */
166 return PCH_CPT;
167 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
168 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
169 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
170 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
171 return PCH_LPT;
172 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
173 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
174 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
175 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
176 return PCH_LPT;
177 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
178 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
179 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
180 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
181 /* WildcatPoint is LPT compatible */
182 return PCH_LPT;
183 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
184 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
185 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
186 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
187 /* WildcatPoint is LPT compatible */
188 return PCH_LPT;
189 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
190 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
191 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
192 return PCH_SPT;
193 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
194 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
195 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
196 return PCH_SPT;
197 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
198 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
199 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
200 !IS_COFFEELAKE(dev_priv));
Ville Syrjälä9ab91a32019-05-06 18:26:27 +0300201 /* KBP is SPT compatible */
202 return PCH_SPT;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200203 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
204 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
205 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
206 return PCH_CNP;
207 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
208 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
209 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
210 return PCH_CNP;
Anusha Srivatsa729ae332019-03-18 13:01:33 -0700211 case INTEL_PCH_CMP_DEVICE_ID_TYPE:
212 DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
213 WARN_ON(!IS_COFFEELAKE(dev_priv));
214 /* CometPoint is CNP Compatible */
215 return PCH_CNP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200216 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
217 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
218 WARN_ON(!IS_ICELAKE(dev_priv));
219 return PCH_ICP;
220 default:
221 return PCH_NONE;
222 }
223}
Chris Wilson0673ad42016-06-24 14:00:22 +0100224
Jani Nikula435ad2c2018-02-05 19:31:37 +0200225static bool intel_is_virt_pch(unsigned short id,
226 unsigned short svendor, unsigned short sdevice)
227{
228 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
229 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
230 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
231 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
232 sdevice == PCI_SUBDEVICE_ID_QEMU));
233}
234
Jani Nikula40ace642018-02-05 19:31:38 +0200235static unsigned short
236intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100237{
Jani Nikula40ace642018-02-05 19:31:38 +0200238 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100239
240 /*
241 * In a virtualized passthrough environment we can be in a
242 * setup where the ISA bridge is not able to be passed through.
243 * In this case, a south bridge can be emulated and we have to
244 * make an educated guess as to which PCH is really there.
245 */
246
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800247 if (IS_ICELAKE(dev_priv))
248 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
249 else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
250 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
251 else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
252 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
Jani Nikula40ace642018-02-05 19:31:38 +0200253 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
254 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
255 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
256 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800257 else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
258 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
259 else if (IS_GEN(dev_priv, 5))
260 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100261
Jani Nikula40ace642018-02-05 19:31:38 +0200262 if (id)
263 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
264 else
265 DRM_DEBUG_KMS("Assuming no PCH\n");
266
267 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100268}
269
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000270static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800271{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200272 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800273
274 /*
275 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
276 * make graphics device passthrough work easy for VMM, that only
277 * need to expose ISA bridge to let driver know the real hardware
278 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800279 *
280 * In some virtualized environments (e.g. XEN), there is irrelevant
281 * ISA bridge in the system. To work reliably, we should scan trhough
282 * all the ISA bridge devices and check for the first match, instead
283 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800284 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200285 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200286 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200287 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300288
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200289 if (pch->vendor != PCI_VENDOR_ID_INTEL)
290 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700291
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200292 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200293
Jani Nikulada6c10c22018-02-05 19:31:36 +0200294 pch_type = intel_pch_type(dev_priv, id);
295 if (pch_type != PCH_NONE) {
296 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200297 dev_priv->pch_id = id;
298 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200299 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200300 pch->subsystem_device)) {
301 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300302 pch_type = intel_pch_type(dev_priv, id);
303
304 /* Sanity check virtual PCH id */
305 if (WARN_ON(id && pch_type == PCH_NONE))
306 id = 0;
307
Jani Nikula40ace642018-02-05 19:31:38 +0200308 dev_priv->pch_type = pch_type;
309 dev_priv->pch_id = id;
310 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800311 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800312 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300313
314 /*
315 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
316 * display.
317 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800318 if (pch && !HAS_DISPLAY(dev_priv)) {
Jani Nikula07ba0a82018-06-08 15:33:30 +0300319 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
320 dev_priv->pch_type = PCH_NOP;
321 dev_priv->pch_id = 0;
322 }
323
Rui Guo6a9c4b32013-06-19 21:10:23 +0800324 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200325 DRM_DEBUG_KMS("No PCH found.\n");
326
327 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800328}
329
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200330static int i915_getparam_ioctl(struct drm_device *dev, void *data,
331 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100332{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100333 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300334 struct pci_dev *pdev = dev_priv->drm.pdev;
Stuart Summersbd41ca42019-05-24 08:40:18 -0700335 const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
Chris Wilson0673ad42016-06-24 14:00:22 +0100336 drm_i915_getparam_t *param = data;
Jani Nikulaa10f3612019-05-29 11:21:50 +0300337 int value;
Chris Wilson0673ad42016-06-24 14:00:22 +0100338
339 switch (param->param) {
340 case I915_PARAM_IRQ_ACTIVE:
341 case I915_PARAM_ALLOW_BATCHBUFFER:
342 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800343 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100344 /* Reject all old ums/dri params. */
345 return -ENODEV;
346 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300347 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 break;
349 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300350 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 case I915_PARAM_NUM_FENCES_AVAIL:
353 value = dev_priv->num_fence_regs;
354 break;
355 case I915_PARAM_HAS_OVERLAY:
356 value = dev_priv->overlay ? 1 : 0;
357 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100358 case I915_PARAM_HAS_BSD:
Chris Wilson8a68d462019-03-05 18:03:30 +0000359 value = !!dev_priv->engine[VCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 break;
361 case I915_PARAM_HAS_BLT:
Chris Wilson8a68d462019-03-05 18:03:30 +0000362 value = !!dev_priv->engine[BCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100363 break;
364 case I915_PARAM_HAS_VEBOX:
Chris Wilson8a68d462019-03-05 18:03:30 +0000365 value = !!dev_priv->engine[VECS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 break;
367 case I915_PARAM_HAS_BSD2:
Chris Wilson8a68d462019-03-05 18:03:30 +0000368 value = !!dev_priv->engine[VCS1];
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100370 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300371 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100372 break;
373 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300374 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100375 break;
376 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson51d623b2019-03-14 22:38:37 +0000377 value = INTEL_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100378 break;
379 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilsone8861962019-03-01 17:09:00 +0000380 value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
Chris Wilson0673ad42016-06-24 14:00:22 +0100381 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100382 case I915_PARAM_HAS_SECURE_BATCHES:
383 value = capable(CAP_SYS_ADMIN);
384 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100385 case I915_PARAM_CMD_PARSER_VERSION:
386 value = i915_cmd_parser_get_version(dev_priv);
387 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100388 case I915_PARAM_SUBSLICE_TOTAL:
Stuart Summers0040fd12019-05-24 08:40:21 -0700389 value = intel_sseu_subslice_total(sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100390 if (!value)
391 return -ENODEV;
392 break;
393 case I915_PARAM_EU_TOTAL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700394 value = sseu->eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100395 if (!value)
396 return -ENODEV;
397 break;
398 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000399 value = i915_modparams.enable_hangcheck &&
400 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100401 if (value && intel_has_reset_engine(dev_priv))
402 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100403 break;
404 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700405 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100406 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100407 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300408 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100409 break;
410 case I915_PARAM_MIN_EU_IN_POOL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700411 value = sseu->min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100412 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800413 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000414 value = intel_huc_check_status(&dev_priv->huc);
415 if (value < 0)
416 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800417 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100418 case I915_PARAM_MMAP_GTT_VERSION:
419 /* Though we've started our numbering from 1, and so class all
420 * earlier versions as 0, in effect their value is undefined as
421 * the ioctl will report EINVAL for the unknown param!
422 */
423 value = i915_gem_mmap_gtt_version();
424 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000425 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000426 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000427 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100428
David Weinehall16162472016-09-02 13:46:17 +0300429 case I915_PARAM_MMAP_VERSION:
430 /* Remember to bump this if the version changes! */
431 case I915_PARAM_HAS_GEM:
432 case I915_PARAM_HAS_PAGEFLIPPING:
433 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
434 case I915_PARAM_HAS_RELAXED_FENCING:
435 case I915_PARAM_HAS_COHERENT_RINGS:
436 case I915_PARAM_HAS_RELAXED_DELTA:
437 case I915_PARAM_HAS_GEN7_SOL_RESET:
438 case I915_PARAM_HAS_WAIT_TIMEOUT:
439 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
440 case I915_PARAM_HAS_PINNED_BATCHES:
441 case I915_PARAM_HAS_EXEC_NO_RELOC:
442 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
443 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
444 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000445 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000446 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100447 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100448 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100449 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
Chris Wilsona88b6e42019-05-21 22:11:34 +0100450 case I915_PARAM_HAS_EXEC_SUBMIT_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300451 /* For the time being all of these are always true;
452 * if some supported hardware does not have one of these
453 * features this value needs to be provided from
454 * INTEL_INFO(), a feature macro, or similar.
455 */
456 value = 1;
457 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000458 case I915_PARAM_HAS_CONTEXT_ISOLATION:
459 value = intel_engines_has_context_isolation(dev_priv);
460 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100461 case I915_PARAM_SLICE_MASK:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700462 value = sseu->slice_mask;
Robert Bragg7fed5552017-06-13 12:22:59 +0100463 if (!value)
464 return -ENODEV;
465 break;
Robert Braggf5320232017-06-13 12:23:00 +0100466 case I915_PARAM_SUBSLICE_MASK:
Jani Nikulaa10f3612019-05-29 11:21:50 +0300467 value = sseu->subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100468 if (!value)
469 return -ENODEV;
470 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000471 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Jani Nikula02584042018-12-31 16:56:41 +0200472 value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000473 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100474 case I915_PARAM_MMAP_GTT_COHERENT:
475 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
476 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100477 default:
478 DRM_DEBUG("Unknown parameter %d\n", param->param);
479 return -EINVAL;
480 }
481
Chris Wilsondda33002016-06-24 14:00:23 +0100482 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100483 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100484
485 return 0;
486}
487
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000488static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100489{
Sinan Kaya57b296462017-11-27 11:57:46 -0500490 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
491
492 dev_priv->bridge_dev =
493 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100494 if (!dev_priv->bridge_dev) {
495 DRM_ERROR("bridge device not found\n");
496 return -1;
497 }
498 return 0;
499}
500
501/* Allocate space for the MCH regs if needed, return nonzero on error */
502static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000503intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100504{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000505 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100506 u32 temp_lo, temp_hi = 0;
507 u64 mchbar_addr;
508 int ret;
509
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000510 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100511 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
512 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
513 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
514
515 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
516#ifdef CONFIG_PNP
517 if (mchbar_addr &&
518 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
519 return 0;
520#endif
521
522 /* Get some space for it */
523 dev_priv->mch_res.name = "i915 MCHBAR";
524 dev_priv->mch_res.flags = IORESOURCE_MEM;
525 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
526 &dev_priv->mch_res,
527 MCHBAR_SIZE, MCHBAR_SIZE,
528 PCIBIOS_MIN_MEM,
529 0, pcibios_align_resource,
530 dev_priv->bridge_dev);
531 if (ret) {
532 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
533 dev_priv->mch_res.start = 0;
534 return ret;
535 }
536
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000537 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100538 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
539 upper_32_bits(dev_priv->mch_res.start));
540
541 pci_write_config_dword(dev_priv->bridge_dev, reg,
542 lower_32_bits(dev_priv->mch_res.start));
543 return 0;
544}
545
546/* Setup MCHBAR if possible, return true if we should disable it again */
547static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000548intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100549{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000550 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100551 u32 temp;
552 bool enabled;
553
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100554 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100555 return;
556
557 dev_priv->mchbar_need_disable = false;
558
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100559 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100560 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
561 enabled = !!(temp & DEVEN_MCHBAR_EN);
562 } else {
563 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
564 enabled = temp & 1;
565 }
566
567 /* If it's already enabled, don't have to do anything */
568 if (enabled)
569 return;
570
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000571 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100572 return;
573
574 dev_priv->mchbar_need_disable = true;
575
576 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100577 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100578 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
579 temp | DEVEN_MCHBAR_EN);
580 } else {
581 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
582 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
583 }
584}
585
586static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000587intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100588{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000589 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100590
591 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100592 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100593 u32 deven_val;
594
595 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
596 &deven_val);
597 deven_val &= ~DEVEN_MCHBAR_EN;
598 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
599 deven_val);
600 } else {
601 u32 mchbar_val;
602
603 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
604 &mchbar_val);
605 mchbar_val &= ~1;
606 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
607 mchbar_val);
608 }
609 }
610
611 if (dev_priv->mch_res.start)
612 release_resource(&dev_priv->mch_res);
613}
614
615/* true = enable decode, false = disable decoder */
616static unsigned int i915_vga_set_decode(void *cookie, bool state)
617{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000618 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100619
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000620 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100621 if (state)
622 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
623 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
624 else
625 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
626}
627
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000628static int i915_resume_switcheroo(struct drm_device *dev);
629static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
630
Chris Wilson0673ad42016-06-24 14:00:22 +0100631static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
632{
633 struct drm_device *dev = pci_get_drvdata(pdev);
634 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
635
636 if (state == VGA_SWITCHEROO_ON) {
637 pr_info("switched on\n");
638 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
639 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300640 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641 i915_resume_switcheroo(dev);
642 dev->switch_power_state = DRM_SWITCH_POWER_ON;
643 } else {
644 pr_info("switched off\n");
645 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
646 i915_suspend_switcheroo(dev, pmm);
647 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
648 }
649}
650
651static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
652{
653 struct drm_device *dev = pci_get_drvdata(pdev);
654
655 /*
656 * FIXME: open_count is protected by drm_global_mutex but that would lead to
657 * locking inversion with the driver load path. And the access here is
658 * completely racy anyway. So don't bother with locking for now.
659 */
660 return dev->open_count == 0;
661}
662
663static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
664 .set_gpu_state = i915_switcheroo_set_state,
665 .reprobe = NULL,
666 .can_switch = i915_switcheroo_can_switch,
667};
668
Chris Wilson0673ad42016-06-24 14:00:22 +0100669static int i915_load_modeset_init(struct drm_device *dev)
670{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100671 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300672 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100673 int ret;
674
675 if (i915_inject_load_failure())
676 return -ENODEV;
677
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800678 if (HAS_DISPLAY(dev_priv)) {
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800679 ret = drm_vblank_init(&dev_priv->drm,
680 INTEL_INFO(dev_priv)->num_pipes);
681 if (ret)
682 goto out;
683 }
684
Jani Nikula66578852017-03-10 15:27:57 +0200685 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100686
687 /* If we have > 1 VGA cards, then we need to arbitrate access
688 * to the common VGA resources.
689 *
690 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
691 * then we do not take part in VGA arbitration and the
692 * vga_client_register() fails with -ENODEV.
693 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000694 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100695 if (ret && ret != -ENODEV)
696 goto out;
697
698 intel_register_dsm_handler();
699
David Weinehall52a05c32016-08-22 13:32:44 +0300700 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100701 if (ret)
702 goto cleanup_vga_client;
703
704 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
705 intel_update_rawclk(dev_priv);
706
707 intel_power_domains_init_hw(dev_priv, false);
708
709 intel_csr_ucode_init(dev_priv);
710
711 ret = intel_irq_install(dev_priv);
712 if (ret)
713 goto cleanup_csr;
714
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300715 intel_gmbus_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100716
717 /* Important: The output setup functions called by modeset_init need
718 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300719 ret = intel_modeset_init(dev);
720 if (ret)
721 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100722
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000723 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100724 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100725 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100726
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800727 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100728
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800729 if (!HAS_DISPLAY(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100730 return 0;
731
732 ret = intel_fbdev_init(dev);
733 if (ret)
734 goto cleanup_gem;
735
736 /* Only enable hotplug handling once the fbdev is fully set up. */
737 intel_hpd_init(dev_priv);
738
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800739 intel_init_ipc(dev_priv);
740
Chris Wilson0673ad42016-06-24 14:00:22 +0100741 return 0;
742
743cleanup_gem:
Chris Wilson5861b012019-03-08 09:36:54 +0000744 i915_gem_suspend(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100745 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100746cleanup_modeset:
747 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100748cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100749 drm_irq_uninstall(dev);
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300750 intel_gmbus_teardown(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100751cleanup_csr:
752 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300753 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300754 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100755cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300756 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100757out:
758 return ret;
759}
760
Chris Wilson0673ad42016-06-24 14:00:22 +0100761static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
762{
763 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100764 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100765 struct i915_ggtt *ggtt = &dev_priv->ggtt;
766 bool primary;
767 int ret;
768
769 ap = alloc_apertures(1);
770 if (!ap)
771 return -ENOMEM;
772
Matthew Auld73ebd502017-12-11 15:18:20 +0000773 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100774 ap->ranges[0].size = ggtt->mappable_end;
775
776 primary =
777 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
778
Daniel Vetter44adece2016-08-10 18:52:34 +0200779 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100780
781 kfree(ap);
782
783 return ret;
784}
Chris Wilson0673ad42016-06-24 14:00:22 +0100785
Chris Wilson0673ad42016-06-24 14:00:22 +0100786static void intel_init_dpio(struct drm_i915_private *dev_priv)
787{
788 /*
789 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
790 * CHV x1 PHY (DP/HDMI D)
791 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
792 */
793 if (IS_CHERRYVIEW(dev_priv)) {
794 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
795 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
796 } else if (IS_VALLEYVIEW(dev_priv)) {
797 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
798 }
799}
800
801static int i915_workqueues_init(struct drm_i915_private *dev_priv)
802{
803 /*
804 * The i915 workqueue is primarily used for batched retirement of
805 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000806 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100807 * need high-priority retirement, such as waiting for an explicit
808 * bo.
809 *
810 * It is also used for periodic low-priority events, such as
811 * idle-timers and recording error state.
812 *
813 * All tasks on the workqueue are expected to acquire the dev mutex
814 * so there is no point in running more than one instance of the
815 * workqueue at any time. Use an ordered one.
816 */
817 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
818 if (dev_priv->wq == NULL)
819 goto out_err;
820
821 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
822 if (dev_priv->hotplug.dp_wq == NULL)
823 goto out_free_wq;
824
Chris Wilson0673ad42016-06-24 14:00:22 +0100825 return 0;
826
Chris Wilson0673ad42016-06-24 14:00:22 +0100827out_free_wq:
828 destroy_workqueue(dev_priv->wq);
829out_err:
830 DRM_ERROR("Failed to allocate workqueues.\n");
831
832 return -ENOMEM;
833}
834
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000835static void i915_engines_cleanup(struct drm_i915_private *i915)
836{
837 struct intel_engine_cs *engine;
838 enum intel_engine_id id;
839
840 for_each_engine(engine, i915, id)
841 kfree(engine);
842}
843
Chris Wilson0673ad42016-06-24 14:00:22 +0100844static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
845{
Chris Wilson0673ad42016-06-24 14:00:22 +0100846 destroy_workqueue(dev_priv->hotplug.dp_wq);
847 destroy_workqueue(dev_priv->wq);
848}
849
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300850/*
851 * We don't keep the workarounds for pre-production hardware, so we expect our
852 * driver to fail on these machines in one way or another. A little warning on
853 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000854 *
855 * Our policy for removing pre-production workarounds is to keep the
856 * current gen workarounds as a guide to the bring-up of the next gen
857 * (workarounds have a habit of persisting!). Anything older than that
858 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300859 */
860static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
861{
Chris Wilson248a1242017-01-30 10:44:56 +0000862 bool pre = false;
863
864 pre |= IS_HSW_EARLY_SDV(dev_priv);
865 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000866 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000867 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Chris Wilson248a1242017-01-30 10:44:56 +0000868
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000869 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300870 DRM_ERROR("This is a pre-production stepping. "
871 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000872 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
873 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300874}
875
Chris Wilson0673ad42016-06-24 14:00:22 +0100876/**
877 * i915_driver_init_early - setup state not requiring device access
878 * @dev_priv: device private
879 *
880 * Initialize everything that is a "SW-only" state, that is state not
881 * requiring accessing the device or exposing the driver via kernel internal
882 * or userspace interfaces. Example steps belonging here: lock initialization,
883 * system memory allocation, setting up device specific attributes and
884 * function hooks not requiring accessing the device.
885 */
Chris Wilson55ac5a12018-09-05 15:09:20 +0100886static int i915_driver_init_early(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100887{
Chris Wilson0673ad42016-06-24 14:00:22 +0100888 int ret = 0;
889
890 if (i915_inject_load_failure())
891 return -ENODEV;
892
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000893 intel_device_info_subplatform_init(dev_priv);
894
Daniele Ceraolo Spurio6cbe88302019-04-02 13:10:31 -0700895 intel_uncore_init_early(&dev_priv->uncore);
896
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 spin_lock_init(&dev_priv->irq_lock);
898 spin_lock_init(&dev_priv->gpu_error.lock);
899 mutex_init(&dev_priv->backlight_lock);
Lyude317eaa92017-02-03 21:18:25 -0500900
Chris Wilson0673ad42016-06-24 14:00:22 +0100901 mutex_init(&dev_priv->sb_lock);
Chris Wilsona75d0352019-04-26 09:17:18 +0100902 pm_qos_add_request(&dev_priv->sb_qos,
903 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
904
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 mutex_init(&dev_priv->av_mutex);
906 mutex_init(&dev_priv->wm.wm_mutex);
907 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530908 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100909
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100910 i915_memcpy_init_early(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +0000911 intel_runtime_pm_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100912
Chris Wilson0673ad42016-06-24 14:00:22 +0100913 ret = i915_workqueues_init(dev_priv);
914 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000915 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100916
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000917 ret = i915_gem_init_early(dev_priv);
918 if (ret < 0)
919 goto err_workqueues;
920
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000922 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000924 intel_wopcm_init_early(&dev_priv->wopcm);
925 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000926 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100927 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300928 ret = intel_power_domains_init(dev_priv);
929 if (ret < 0)
930 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100931 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200932 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100933 intel_init_display_hooks(dev_priv);
934 intel_init_clock_gating_hooks(dev_priv);
935 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300936 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100937
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300938 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100939
940 return 0;
941
Imre Deakf28ec6f2018-08-06 12:58:37 +0300942err_uc:
943 intel_uc_cleanup_early(dev_priv);
944 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000945err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100946 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000947err_engines:
948 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100949 return ret;
950}
951
952/**
953 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
954 * @dev_priv: device private
955 */
956static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
957{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300958 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300959 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000960 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000961 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100962 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000963 i915_engines_cleanup(dev_priv);
Chris Wilsona75d0352019-04-26 09:17:18 +0100964
965 pm_qos_remove_request(&dev_priv->sb_qos);
966 mutex_destroy(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100967}
968
Chris Wilson0673ad42016-06-24 14:00:22 +0100969/**
970 * i915_driver_init_mmio - setup device MMIO
971 * @dev_priv: device private
972 *
973 * Setup minimal device state necessary for MMIO accesses later in the
974 * initialization sequence. The setup here should avoid any other device-wide
975 * side effects or exposing the driver via kernel internal or user space
976 * interfaces.
977 */
978static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
979{
Chris Wilson0673ad42016-06-24 14:00:22 +0100980 int ret;
981
982 if (i915_inject_load_failure())
983 return -ENODEV;
984
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000985 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100986 return -EIO;
987
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700988 ret = intel_uncore_init_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100989 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300990 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100991
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700992 /* Try to make sure MCHBAR is enabled before poking at it */
993 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300994
Oscar Mateo26376a72018-03-16 14:14:49 +0200995 intel_device_info_init_mmio(dev_priv);
996
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700997 intel_uncore_prune_mmio_domains(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +0200998
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000999 intel_uc_init_mmio(dev_priv);
1000
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001001 ret = intel_engines_init_mmio(dev_priv);
1002 if (ret)
1003 goto err_uncore;
1004
Chris Wilson24145512017-01-24 11:01:35 +00001005 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001006
1007 return 0;
1008
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001009err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001010 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001011 intel_uncore_fini_mmio(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001012err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001013 pci_dev_put(dev_priv->bridge_dev);
1014
1015 return ret;
1016}
1017
1018/**
1019 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1020 * @dev_priv: device private
1021 */
1022static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1023{
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001024 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001025 intel_uncore_fini_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +01001026 pci_dev_put(dev_priv->bridge_dev);
1027}
1028
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001029static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1030{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001031 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001032}
1033
Ville Syrjäläb185a352019-03-06 22:35:51 +02001034#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type
1035
1036static const char *intel_dram_type_str(enum intel_dram_type type)
1037{
1038 static const char * const str[] = {
1039 DRAM_TYPE_STR(UNKNOWN),
1040 DRAM_TYPE_STR(DDR3),
1041 DRAM_TYPE_STR(DDR4),
1042 DRAM_TYPE_STR(LPDDR3),
1043 DRAM_TYPE_STR(LPDDR4),
1044 };
1045
1046 if (type >= ARRAY_SIZE(str))
1047 type = INTEL_DRAM_UNKNOWN;
1048
1049 return str[type];
1050}
1051
1052#undef DRAM_TYPE_STR
1053
Ville Syrjälä54561b22019-03-06 22:35:42 +02001054static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
1055{
1056 return dimm->ranks * 64 / (dimm->width ?: 1);
1057}
1058
Ville Syrjäläea411e62019-03-06 22:35:41 +02001059/* Returns total GB for the whole DIMM */
1060static int skl_get_dimm_size(u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301061{
Ville Syrjäläea411e62019-03-06 22:35:41 +02001062 return val & SKL_DRAM_SIZE_MASK;
1063}
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301064
Ville Syrjäläea411e62019-03-06 22:35:41 +02001065static int skl_get_dimm_width(u16 val)
1066{
1067 if (skl_get_dimm_size(val) == 0)
1068 return 0;
1069
1070 switch (val & SKL_DRAM_WIDTH_MASK) {
1071 case SKL_DRAM_WIDTH_X8:
1072 case SKL_DRAM_WIDTH_X16:
1073 case SKL_DRAM_WIDTH_X32:
1074 val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1075 return 8 << val;
1076 default:
1077 MISSING_CASE(val);
1078 return 0;
1079 }
1080}
1081
1082static int skl_get_dimm_ranks(u16 val)
1083{
1084 if (skl_get_dimm_size(val) == 0)
1085 return 0;
1086
1087 val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;
1088
1089 return val + 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301090}
1091
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001092/* Returns total GB for the whole DIMM */
1093static int cnl_get_dimm_size(u16 val)
1094{
1095 return (val & CNL_DRAM_SIZE_MASK) / 2;
1096}
1097
1098static int cnl_get_dimm_width(u16 val)
1099{
1100 if (cnl_get_dimm_size(val) == 0)
1101 return 0;
1102
1103 switch (val & CNL_DRAM_WIDTH_MASK) {
1104 case CNL_DRAM_WIDTH_X8:
1105 case CNL_DRAM_WIDTH_X16:
1106 case CNL_DRAM_WIDTH_X32:
1107 val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
1108 return 8 << val;
1109 default:
1110 MISSING_CASE(val);
1111 return 0;
1112 }
1113}
1114
1115static int cnl_get_dimm_ranks(u16 val)
1116{
1117 if (cnl_get_dimm_size(val) == 0)
1118 return 0;
1119
1120 val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;
1121
1122 return val + 1;
1123}
1124
Mahesh Kumar86b59282018-08-31 16:39:42 +05301125static bool
Ville Syrjälä54561b22019-03-06 22:35:42 +02001126skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05301127{
Ville Syrjälä54561b22019-03-06 22:35:42 +02001128 /* Convert total GB to Gb per DRAM device */
1129 return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301130}
1131
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001132static void
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001133skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
1134 struct dram_dimm_info *dimm,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001135 int channel, char dimm_name, u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301136{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001137 if (INTEL_GEN(dev_priv) >= 10) {
1138 dimm->size = cnl_get_dimm_size(val);
1139 dimm->width = cnl_get_dimm_width(val);
1140 dimm->ranks = cnl_get_dimm_ranks(val);
1141 } else {
1142 dimm->size = skl_get_dimm_size(val);
1143 dimm->width = skl_get_dimm_width(val);
1144 dimm->ranks = skl_get_dimm_ranks(val);
1145 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301146
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001147 DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
1148 channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
1149 yesno(skl_is_16gb_dimm(dimm)));
1150}
Ville Syrjäläea411e62019-03-06 22:35:41 +02001151
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001152static int
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001153skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
1154 struct dram_channel_info *ch,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001155 int channel, u32 val)
1156{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001157 skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
1158 channel, 'L', val & 0xffff);
1159 skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
1160 channel, 'S', val >> 16);
Ville Syrjäläea411e62019-03-06 22:35:41 +02001161
Ville Syrjälä1d559672019-03-06 22:35:48 +02001162 if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001163 DRM_DEBUG_KMS("CH%u not populated\n", channel);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301164 return -EINVAL;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001165 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301166
Ville Syrjälä1d559672019-03-06 22:35:48 +02001167 if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001168 ch->ranks = 2;
Ville Syrjälä1d559672019-03-06 22:35:48 +02001169 else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001170 ch->ranks = 2;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301171 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001172 ch->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301173
Ville Syrjälä54561b22019-03-06 22:35:42 +02001174 ch->is_16gb_dimm =
Ville Syrjälä1d559672019-03-06 22:35:48 +02001175 skl_is_16gb_dimm(&ch->dimm_l) ||
1176 skl_is_16gb_dimm(&ch->dimm_s);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301177
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001178 DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
1179 channel, ch->ranks, yesno(ch->is_16gb_dimm));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301180
1181 return 0;
1182}
1183
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301184static bool
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001185intel_is_dram_symmetric(const struct dram_channel_info *ch0,
1186 const struct dram_channel_info *ch1)
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301187{
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001188 return !memcmp(ch0, ch1, sizeof(*ch0)) &&
Ville Syrjälä1d559672019-03-06 22:35:48 +02001189 (ch0->dimm_s.size == 0 ||
1190 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301191}
1192
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301193static int
1194skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1195{
1196 struct dram_info *dram_info = &dev_priv->dram_info;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001197 struct dram_channel_info ch0 = {}, ch1 = {};
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001198 u32 val;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301199 int ret;
1200
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001201 val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001202 ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301203 if (ret == 0)
1204 dram_info->num_channels++;
1205
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001206 val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001207 ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301208 if (ret == 0)
1209 dram_info->num_channels++;
1210
1211 if (dram_info->num_channels == 0) {
1212 DRM_INFO("Number of memory channels is zero\n");
1213 return -EINVAL;
1214 }
1215
1216 /*
1217 * If any of the channel is single rank channel, worst case output
1218 * will be same as if single rank memory, so consider single rank
1219 * memory.
1220 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001221 if (ch0.ranks == 1 || ch1.ranks == 1)
1222 dram_info->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301223 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001224 dram_info->ranks = max(ch0.ranks, ch1.ranks);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301225
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001226 if (dram_info->ranks == 0) {
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301227 DRM_INFO("couldn't get memory rank information\n");
1228 return -EINVAL;
1229 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301230
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001231 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301232
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001233 dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301234
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001235 DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
1236 yesno(dram_info->symmetric_memory));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301237 return 0;
1238}
1239
Ville Syrjäläb185a352019-03-06 22:35:51 +02001240static enum intel_dram_type
1241skl_get_dram_type(struct drm_i915_private *dev_priv)
1242{
1243 u32 val;
1244
1245 val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);
1246
1247 switch (val & SKL_DRAM_DDR_TYPE_MASK) {
1248 case SKL_DRAM_DDR_TYPE_DDR3:
1249 return INTEL_DRAM_DDR3;
1250 case SKL_DRAM_DDR_TYPE_DDR4:
1251 return INTEL_DRAM_DDR4;
1252 case SKL_DRAM_DDR_TYPE_LPDDR3:
1253 return INTEL_DRAM_LPDDR3;
1254 case SKL_DRAM_DDR_TYPE_LPDDR4:
1255 return INTEL_DRAM_LPDDR4;
1256 default:
1257 MISSING_CASE(val);
1258 return INTEL_DRAM_UNKNOWN;
1259 }
1260}
1261
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301262static int
1263skl_get_dram_info(struct drm_i915_private *dev_priv)
1264{
1265 struct dram_info *dram_info = &dev_priv->dram_info;
1266 u32 mem_freq_khz, val;
1267 int ret;
1268
Ville Syrjäläb185a352019-03-06 22:35:51 +02001269 dram_info->type = skl_get_dram_type(dev_priv);
1270 DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));
1271
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301272 ret = skl_dram_get_channels_info(dev_priv);
1273 if (ret)
1274 return ret;
1275
1276 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1277 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1278 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1279
1280 dram_info->bandwidth_kbps = dram_info->num_channels *
1281 mem_freq_khz * 8;
1282
1283 if (dram_info->bandwidth_kbps == 0) {
1284 DRM_INFO("Couldn't get system memory bandwidth\n");
1285 return -EINVAL;
1286 }
1287
1288 dram_info->valid = true;
1289 return 0;
1290}
1291
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001292/* Returns Gb per DRAM device */
1293static int bxt_get_dimm_size(u32 val)
1294{
1295 switch (val & BXT_DRAM_SIZE_MASK) {
Ville Syrjälä88603432019-03-06 22:35:44 +02001296 case BXT_DRAM_SIZE_4GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001297 return 4;
Ville Syrjälä88603432019-03-06 22:35:44 +02001298 case BXT_DRAM_SIZE_6GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001299 return 6;
Ville Syrjälä88603432019-03-06 22:35:44 +02001300 case BXT_DRAM_SIZE_8GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001301 return 8;
Ville Syrjälä88603432019-03-06 22:35:44 +02001302 case BXT_DRAM_SIZE_12GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001303 return 12;
Ville Syrjälä88603432019-03-06 22:35:44 +02001304 case BXT_DRAM_SIZE_16GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001305 return 16;
1306 default:
1307 MISSING_CASE(val);
1308 return 0;
1309 }
1310}
1311
1312static int bxt_get_dimm_width(u32 val)
1313{
1314 if (!bxt_get_dimm_size(val))
1315 return 0;
1316
1317 val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1318
1319 return 8 << val;
1320}
1321
1322static int bxt_get_dimm_ranks(u32 val)
1323{
1324 if (!bxt_get_dimm_size(val))
1325 return 0;
1326
1327 switch (val & BXT_DRAM_RANK_MASK) {
1328 case BXT_DRAM_RANK_SINGLE:
1329 return 1;
1330 case BXT_DRAM_RANK_DUAL:
1331 return 2;
1332 default:
1333 MISSING_CASE(val);
1334 return 0;
1335 }
1336}
1337
Ville Syrjäläb185a352019-03-06 22:35:51 +02001338static enum intel_dram_type bxt_get_dimm_type(u32 val)
1339{
1340 if (!bxt_get_dimm_size(val))
1341 return INTEL_DRAM_UNKNOWN;
1342
1343 switch (val & BXT_DRAM_TYPE_MASK) {
1344 case BXT_DRAM_TYPE_DDR3:
1345 return INTEL_DRAM_DDR3;
1346 case BXT_DRAM_TYPE_LPDDR3:
1347 return INTEL_DRAM_LPDDR3;
1348 case BXT_DRAM_TYPE_DDR4:
1349 return INTEL_DRAM_DDR4;
1350 case BXT_DRAM_TYPE_LPDDR4:
1351 return INTEL_DRAM_LPDDR4;
1352 default:
1353 MISSING_CASE(val);
1354 return INTEL_DRAM_UNKNOWN;
1355 }
1356}
1357
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001358static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
1359 u32 val)
1360{
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001361 dimm->width = bxt_get_dimm_width(val);
1362 dimm->ranks = bxt_get_dimm_ranks(val);
Ville Syrjälä88603432019-03-06 22:35:44 +02001363
1364 /*
1365 * Size in register is Gb per DRAM device. Convert to total
1366 * GB to match the way we report this for non-LP platforms.
1367 */
1368 dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001369}
1370
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301371static int
1372bxt_get_dram_info(struct drm_i915_private *dev_priv)
1373{
1374 struct dram_info *dram_info = &dev_priv->dram_info;
1375 u32 dram_channels;
1376 u32 mem_freq_khz, val;
1377 u8 num_active_channels;
1378 int i;
1379
1380 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1381 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1382 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1383
1384 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1385 num_active_channels = hweight32(dram_channels);
1386
1387 /* Each active bit represents 4-byte channel */
1388 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1389
1390 if (dram_info->bandwidth_kbps == 0) {
1391 DRM_INFO("Couldn't get system memory bandwidth\n");
1392 return -EINVAL;
1393 }
1394
1395 /*
1396 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1397 */
1398 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001399 struct dram_dimm_info dimm;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001400 enum intel_dram_type type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301401
1402 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1403 if (val == 0xFFFFFFFF)
1404 continue;
1405
1406 dram_info->num_channels++;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301407
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001408 bxt_get_dimm_info(&dimm, val);
Ville Syrjäläb185a352019-03-06 22:35:51 +02001409 type = bxt_get_dimm_type(val);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301410
Ville Syrjäläb185a352019-03-06 22:35:51 +02001411 WARN_ON(type != INTEL_DRAM_UNKNOWN &&
1412 dram_info->type != INTEL_DRAM_UNKNOWN &&
1413 dram_info->type != type);
1414
1415 DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001416 i - BXT_D_CR_DRP0_DUNIT_START,
Ville Syrjäläb185a352019-03-06 22:35:51 +02001417 dimm.size, dimm.width, dimm.ranks,
1418 intel_dram_type_str(type));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301419
1420 /*
1421 * If any of the channel is single rank channel,
1422 * worst case output will be same as if single rank
1423 * memory, so consider single rank memory.
1424 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001425 if (dram_info->ranks == 0)
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001426 dram_info->ranks = dimm.ranks;
1427 else if (dimm.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001428 dram_info->ranks = 1;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001429
1430 if (type != INTEL_DRAM_UNKNOWN)
1431 dram_info->type = type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301432 }
1433
Ville Syrjäläb185a352019-03-06 22:35:51 +02001434 if (dram_info->type == INTEL_DRAM_UNKNOWN ||
1435 dram_info->ranks == 0) {
1436 DRM_INFO("couldn't get memory information\n");
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301437 return -EINVAL;
1438 }
1439
1440 dram_info->valid = true;
1441 return 0;
1442}
1443
1444static void
1445intel_get_dram_info(struct drm_i915_private *dev_priv)
1446{
1447 struct dram_info *dram_info = &dev_priv->dram_info;
1448 int ret;
1449
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001450 /*
1451 * Assume 16Gb DIMMs are present until proven otherwise.
1452 * This is only used for the level 0 watermark latency
1453 * w/a which does not apply to bxt/glk.
1454 */
1455 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1456
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001457 if (INTEL_GEN(dev_priv) < 9)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301458 return;
1459
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001460 if (IS_GEN9_LP(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301461 ret = bxt_get_dram_info(dev_priv);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301462 else
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001463 ret = skl_get_dram_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301464 if (ret)
1465 return;
1466
Ville Syrjälä30a533e2019-03-06 22:35:49 +02001467 DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
1468 dram_info->bandwidth_kbps,
1469 dram_info->num_channels);
1470
Ville Syrjälä54561b22019-03-06 22:35:42 +02001471 DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001472 dram_info->ranks, yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301473}
1474
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001475static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
1476{
1477 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
1478 const unsigned int sets[4] = { 1, 1, 2, 2 };
1479
1480 return EDRAM_NUM_BANKS(cap) *
1481 ways[EDRAM_WAYS_IDX(cap)] *
1482 sets[EDRAM_SETS_IDX(cap)];
1483}
1484
1485static void edram_detect(struct drm_i915_private *dev_priv)
1486{
1487 u32 edram_cap = 0;
1488
1489 if (!(IS_HASWELL(dev_priv) ||
1490 IS_BROADWELL(dev_priv) ||
1491 INTEL_GEN(dev_priv) >= 9))
1492 return;
1493
1494 edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);
1495
1496 /* NB: We can't write IDICR yet because we don't have gt funcs set up */
1497
1498 if (!(edram_cap & EDRAM_ENABLED))
1499 return;
1500
1501 /*
1502 * The needed capability bits for size calculation are not there with
1503 * pre gen9 so return 128MB always.
1504 */
1505 if (INTEL_GEN(dev_priv) < 9)
1506 dev_priv->edram_size_mb = 128;
1507 else
1508 dev_priv->edram_size_mb =
1509 gen9_edram_size_mb(dev_priv, edram_cap);
1510
1511 DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1512}
1513
Chris Wilson0673ad42016-06-24 14:00:22 +01001514/**
1515 * i915_driver_init_hw - setup state requiring device access
1516 * @dev_priv: device private
1517 *
1518 * Setup state that requires accessing the device, but doesn't require
1519 * exposing the driver via kernel internal or userspace interfaces.
1520 */
1521static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1522{
David Weinehall52a05c32016-08-22 13:32:44 +03001523 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001524 int ret;
1525
1526 if (i915_inject_load_failure())
1527 return -ENODEV;
1528
Jani Nikula1400cc72018-12-31 16:56:43 +02001529 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001530
Chris Wilson4bdafb92018-09-26 21:12:22 +01001531 if (HAS_PPGTT(dev_priv)) {
1532 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +00001533 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +01001534 i915_report_error(dev_priv,
1535 "incompatible vGPU found, support for isolated ppGTT required\n");
1536 return -ENXIO;
1537 }
1538 }
1539
Chris Wilson46592892018-11-30 12:59:54 +00001540 if (HAS_EXECLISTS(dev_priv)) {
1541 /*
1542 * Older GVT emulation depends upon intercepting CSB mmio,
1543 * which we no longer use, preferring to use the HWSP cache
1544 * instead.
1545 */
1546 if (intel_vgpu_active(dev_priv) &&
1547 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
1548 i915_report_error(dev_priv,
1549 "old vGPU host found, support for HWSP emulation required\n");
1550 return -ENXIO;
1551 }
1552 }
1553
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001554 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001555
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001556 /* needs to be done before ggtt probe */
1557 edram_detect(dev_priv);
1558
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001559 i915_perf_init(dev_priv);
1560
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001561 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001562 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001563 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001564
Chris Wilson9f172f62018-04-14 10:12:33 +01001565 /*
1566 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1567 * otherwise the vga fbdev driver falls over.
1568 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001569 ret = i915_kick_out_firmware_fb(dev_priv);
1570 if (ret) {
1571 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001572 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001573 }
1574
Gerd Hoffmannc6b38fb2019-03-01 10:24:59 +01001575 ret = vga_remove_vgacon(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001576 if (ret) {
1577 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001578 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001579 }
1580
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001581 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001582 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001583 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001584
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001585 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001586 if (ret) {
1587 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001588 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001589 }
1590
David Weinehall52a05c32016-08-22 13:32:44 +03001591 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001592
1593 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001594 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001595 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001596 if (ret) {
1597 DRM_ERROR("failed to set DMA mask\n");
1598
Chris Wilson9f172f62018-04-14 10:12:33 +01001599 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001600 }
1601 }
1602
Chris Wilson0673ad42016-06-24 14:00:22 +01001603 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1604 * using 32bit addressing, overwriting memory if HWS is located
1605 * above 4GB.
1606 *
1607 * The documentation also mentions an issue with undefined
1608 * behaviour if any general state is accessed within a page above 4GB,
1609 * which also needs to be handled carefully.
1610 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001611 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001612 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001613
1614 if (ret) {
1615 DRM_ERROR("failed to set DMA mask\n");
1616
Chris Wilson9f172f62018-04-14 10:12:33 +01001617 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001618 }
1619 }
1620
Chris Wilson0673ad42016-06-24 14:00:22 +01001621 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1622 PM_QOS_DEFAULT_VALUE);
1623
1624 intel_uncore_sanitize(dev_priv);
1625
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001626 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001627 i915_gem_load_init_fences(dev_priv);
1628
1629 /* On the 945G/GM, the chipset reports the MSI capability on the
1630 * integrated graphics even though the support isn't actually there
1631 * according to the published specs. It doesn't appear to function
1632 * correctly in testing on 945G.
1633 * This may be a side effect of MSI having been made available for PEG
1634 * and the registers being closely associated.
1635 *
1636 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001637 * be lost or delayed, and was defeatured. MSI interrupts seem to
1638 * get lost on g4x as well, and interrupt delivery seems to stay
1639 * properly dead afterwards. So we'll just disable them for all
1640 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001641 *
1642 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1643 * interrupts even when in MSI mode. This results in spurious
1644 * interrupt warnings if the legacy irq no. is shared with another
1645 * device. The kernel then disables that interrupt source and so
1646 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001647 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001648 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001649 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001650 DRM_DEBUG_DRIVER("can't enable MSI");
1651 }
1652
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001653 ret = intel_gvt_init(dev_priv);
1654 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001655 goto err_msi;
1656
1657 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301658 /*
1659 * Fill the dram structure to get the system raw bandwidth and
1660 * dram info. This will be used for memory latency calculation.
1661 */
1662 intel_get_dram_info(dev_priv);
1663
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001664 intel_bw_init_hw(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001665
Chris Wilson0673ad42016-06-24 14:00:22 +01001666 return 0;
1667
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001668err_msi:
1669 if (pdev->msi_enabled)
1670 pci_disable_msi(pdev);
1671 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001672err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001673 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001674err_perf:
1675 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001676 return ret;
1677}
1678
1679/**
1680 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1681 * @dev_priv: device private
1682 */
1683static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1684{
David Weinehall52a05c32016-08-22 13:32:44 +03001685 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001686
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001687 i915_perf_fini(dev_priv);
1688
David Weinehall52a05c32016-08-22 13:32:44 +03001689 if (pdev->msi_enabled)
1690 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001691
1692 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001693 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001694}
1695
1696/**
1697 * i915_driver_register - register the driver with the rest of the system
1698 * @dev_priv: device private
1699 *
1700 * Perform any steps necessary to make the driver available via kernel
1701 * internal or userspace interfaces.
1702 */
1703static void i915_driver_register(struct drm_i915_private *dev_priv)
1704{
Chris Wilson91c8a322016-07-05 10:40:23 +01001705 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001706
Chris Wilson848b3652017-11-23 11:53:37 +00001707 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001708 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001709
1710 /*
1711 * Notify a valid surface after modesetting,
1712 * when running inside a VM.
1713 */
1714 if (intel_vgpu_active(dev_priv))
1715 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1716
1717 /* Reveal our presence to userspace */
1718 if (drm_dev_register(dev, 0) == 0) {
1719 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001720 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001721
1722 /* Depends on sysfs having been initialized */
1723 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001724 } else
1725 DRM_ERROR("Failed to register driver for userspace access!\n");
1726
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001727 if (HAS_DISPLAY(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +01001728 /* Must be done after probing outputs */
1729 intel_opregion_register(dev_priv);
1730 acpi_video_register();
1731 }
1732
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001733 if (IS_GEN(dev_priv, 5))
Chris Wilson0673ad42016-06-24 14:00:22 +01001734 intel_gpu_ips_init(dev_priv);
1735
Jerome Anandeef57322017-01-25 04:27:49 +05301736 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001737
1738 /*
1739 * Some ports require correctly set-up hpd registers for detection to
1740 * work properly (leading to ghost connected connector status), e.g. VGA
1741 * on gm45. Hence we can only set up the initial fbdev config after hpd
1742 * irqs are fully enabled. We do it last so that the async config
1743 * cannot run before the connectors are registered.
1744 */
1745 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001746
1747 /*
1748 * We need to coordinate the hotplugs with the asynchronous fbdev
1749 * configuration, for which we use the fbdev->async_cookie.
1750 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001751 if (HAS_DISPLAY(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +00001752 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001753
Imre Deak2cd9a682018-08-16 15:37:57 +03001754 intel_power_domains_enable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001755 intel_runtime_pm_enable(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001756}
1757
1758/**
1759 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1760 * @dev_priv: device private
1761 */
1762static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1763{
Chris Wilson07d80572018-08-16 15:37:56 +03001764 intel_runtime_pm_disable(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03001765 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001766
Daniel Vetter4f256d82017-07-15 00:46:55 +02001767 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301768 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001769
Chris Wilson448aa912017-11-28 11:01:47 +00001770 /*
1771 * After flushing the fbdev (incl. a late async config which will
1772 * have delayed queuing of a hotplug event), then flush the hotplug
1773 * events.
1774 */
1775 drm_kms_helper_poll_fini(&dev_priv->drm);
1776
Chris Wilson0673ad42016-06-24 14:00:22 +01001777 intel_gpu_ips_teardown();
1778 acpi_video_unregister();
1779 intel_opregion_unregister(dev_priv);
1780
Robert Bragg442b8c02016-11-07 19:49:53 +00001781 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001782 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001783
David Weinehall694c2822016-08-22 13:32:43 +03001784 i915_teardown_sysfs(dev_priv);
Janusz Krzysztofikd69990e2019-04-05 15:02:34 +02001785 drm_dev_unplug(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001786
Chris Wilson848b3652017-11-23 11:53:37 +00001787 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001788}
1789
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001790static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1791{
1792 if (drm_debug & DRM_UT_DRIVER) {
1793 struct drm_printer p = drm_debug_printer("i915 device info:");
1794
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001795 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +02001796 INTEL_DEVID(dev_priv),
1797 INTEL_REVID(dev_priv),
1798 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001799 intel_subplatform(RUNTIME_INFO(dev_priv),
1800 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +02001801 INTEL_GEN(dev_priv));
1802
1803 intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
Jani Nikula02584042018-12-31 16:56:41 +02001804 intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001805 }
1806
1807 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1808 DRM_INFO("DRM_I915_DEBUG enabled\n");
1809 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1810 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001811 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1812 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001813}
1814
Chris Wilson55ac5a12018-09-05 15:09:20 +01001815static struct drm_i915_private *
1816i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1817{
1818 const struct intel_device_info *match_info =
1819 (struct intel_device_info *)ent->driver_data;
1820 struct intel_device_info *device_info;
1821 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001822 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001823
1824 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1825 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001826 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001827
Andi Shyti2ddcc982018-10-02 12:20:47 +03001828 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1829 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001830 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001831 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001832 }
1833
1834 i915->drm.pdev = pdev;
1835 i915->drm.dev_private = i915;
1836 pci_set_drvdata(pdev, &i915->drm);
1837
1838 /* Setup the write-once "constant" device info */
1839 device_info = mkwrite_device_info(i915);
1840 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +02001841 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001842
Chris Wilson74f6e182018-09-26 11:47:07 +01001843 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001844
1845 return i915;
1846}
1847
Chris Wilson31962ca2018-09-05 15:09:21 +01001848static void i915_driver_destroy(struct drm_i915_private *i915)
1849{
1850 struct pci_dev *pdev = i915->drm.pdev;
1851
1852 drm_dev_fini(&i915->drm);
1853 kfree(i915);
1854
1855 /* And make sure we never chase our dangling pointer from pci_dev */
1856 pci_set_drvdata(pdev, NULL);
1857}
1858
Chris Wilson0673ad42016-06-24 14:00:22 +01001859/**
1860 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001861 * @pdev: PCI device
1862 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001863 *
1864 * The driver load routine has to do several things:
1865 * - drive output discovery via intel_modeset_init()
1866 * - initialize the memory manager
1867 * - allocate initial config memory
1868 * - setup the DRM framebuffer with the allocated memory
1869 */
Chris Wilson42f55512016-06-24 14:00:26 +01001870int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001871{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001872 const struct intel_device_info *match_info =
1873 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001874 struct drm_i915_private *dev_priv;
1875 int ret;
1876
Chris Wilson55ac5a12018-09-05 15:09:20 +01001877 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001878 if (IS_ERR(dev_priv))
1879 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001880
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001881 /* Disable nuclear pageflip by default on pre-ILK */
1882 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1883 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1884
Chris Wilson0673ad42016-06-24 14:00:22 +01001885 ret = pci_enable_device(pdev);
1886 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001887 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001888
Chris Wilson55ac5a12018-09-05 15:09:20 +01001889 ret = i915_driver_init_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001890 if (ret < 0)
1891 goto out_pci_disable;
1892
Imre Deak2cd9a682018-08-16 15:37:57 +03001893 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001894
1895 ret = i915_driver_init_mmio(dev_priv);
1896 if (ret < 0)
1897 goto out_runtime_pm_put;
1898
1899 ret = i915_driver_init_hw(dev_priv);
1900 if (ret < 0)
1901 goto out_cleanup_mmio;
1902
Chris Wilson91c8a322016-07-05 10:40:23 +01001903 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001904 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001905 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001906
1907 i915_driver_register(dev_priv);
1908
Imre Deak2cd9a682018-08-16 15:37:57 +03001909 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001910
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001911 i915_welcome_messages(dev_priv);
1912
Chris Wilson0673ad42016-06-24 14:00:22 +01001913 return 0;
1914
Chris Wilson0673ad42016-06-24 14:00:22 +01001915out_cleanup_hw:
1916 i915_driver_cleanup_hw(dev_priv);
1917out_cleanup_mmio:
1918 i915_driver_cleanup_mmio(dev_priv);
1919out_runtime_pm_put:
Imre Deak2cd9a682018-08-16 15:37:57 +03001920 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001921 i915_driver_cleanup_early(dev_priv);
1922out_pci_disable:
1923 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001924out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001925 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001926 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001927 return ret;
1928}
1929
Chris Wilson42f55512016-06-24 14:00:26 +01001930void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001931{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001932 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001933 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001934
Imre Deak2cd9a682018-08-16 15:37:57 +03001935 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001936
Daniel Vetter99c539b2017-07-15 00:46:56 +02001937 i915_driver_unregister(dev_priv);
1938
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001939 /*
1940 * After unregistering the device to prevent any new users, cancel
1941 * all in-flight requests so that we can quickly unbind the active
1942 * resources.
1943 */
1944 i915_gem_set_wedged(dev_priv);
1945
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001946 /* Flush any external code that still may be under the RCU lock */
1947 synchronize_rcu();
1948
Chris Wilson5861b012019-03-08 09:36:54 +00001949 i915_gem_suspend(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001950
Daniel Vetter18dddad2017-03-21 17:41:49 +01001951 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001952
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001953 intel_gvt_cleanup(dev_priv);
1954
Chris Wilson0673ad42016-06-24 14:00:22 +01001955 intel_modeset_cleanup(dev);
1956
Hans de Goede785f0762018-02-14 09:21:49 +01001957 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001958
David Weinehall52a05c32016-08-22 13:32:44 +03001959 vga_switcheroo_unregister_client(pdev);
1960 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001961
1962 intel_csr_ucode_fini(dev_priv);
1963
1964 /* Free error state after interrupts are fully disabled. */
1965 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001966 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001967
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001968 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001969
Imre Deak48a287e2018-08-06 12:58:35 +03001970 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001971
1972 i915_driver_cleanup_hw(dev_priv);
1973 i915_driver_cleanup_mmio(dev_priv);
1974
Imre Deak2cd9a682018-08-16 15:37:57 +03001975 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00001976 intel_runtime_pm_cleanup(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001977}
1978
1979static void i915_driver_release(struct drm_device *dev)
1980{
1981 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001982
1983 i915_driver_cleanup_early(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01001984 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001985}
1986
1987static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1988{
Chris Wilson829a0af2017-06-20 12:05:45 +01001989 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001990 int ret;
1991
Chris Wilson829a0af2017-06-20 12:05:45 +01001992 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001993 if (ret)
1994 return ret;
1995
1996 return 0;
1997}
1998
1999/**
2000 * i915_driver_lastclose - clean up after all DRM clients have exited
2001 * @dev: DRM device
2002 *
2003 * Take care of cleaning up after all DRM clients have exited. In the
2004 * mode setting case, we want to restore the kernel's initial mode (just
2005 * in case the last client left us in a bad state).
2006 *
2007 * Additionally, in the non-mode setting case, we'll tear down the GTT
2008 * and DMA structures, since the kernel won't be using them, and clea
2009 * up any GEM state.
2010 */
2011static void i915_driver_lastclose(struct drm_device *dev)
2012{
2013 intel_fbdev_restore_mode(dev);
2014 vga_switcheroo_process_delayed_switch();
2015}
2016
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002017static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01002018{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002019 struct drm_i915_file_private *file_priv = file->driver_priv;
2020
Chris Wilson0673ad42016-06-24 14:00:22 +01002021 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01002022 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002023 i915_gem_release(dev, file);
2024 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01002025
2026 kfree(file_priv);
2027}
2028
Imre Deak07f9cd02014-08-18 14:42:45 +03002029static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
2030{
Chris Wilson91c8a322016-07-05 10:40:23 +01002031 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02002032 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03002033
2034 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02002035 for_each_intel_encoder(dev, encoder)
2036 if (encoder->suspend)
2037 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03002038 drm_modeset_unlock_all(dev);
2039}
2040
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002041static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2042 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03002043static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05302044
Imre Deakbc872292015-11-18 17:32:30 +02002045static bool suspend_to_idle(struct drm_i915_private *dev_priv)
2046{
2047#if IS_ENABLED(CONFIG_ACPI_SLEEP)
2048 if (acpi_target_system_state() < ACPI_STATE_S3)
2049 return true;
2050#endif
2051 return false;
2052}
Sagar Kambleebc32822014-08-13 23:07:05 +05302053
Chris Wilson73b66f82018-05-25 10:26:29 +01002054static int i915_drm_prepare(struct drm_device *dev)
2055{
2056 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002057
2058 /*
2059 * NB intel_display_suspend() may issue new requests after we've
2060 * ostensibly marked the GPU as ready-to-sleep here. We need to
2061 * split out that work and pull it forward so that after point,
2062 * the GPU is not woken again.
2063 */
Chris Wilson5861b012019-03-08 09:36:54 +00002064 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01002065
Chris Wilson5861b012019-03-08 09:36:54 +00002066 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01002067}
2068
Imre Deak5e365c32014-10-23 19:23:25 +03002069static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002070{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002071 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002072 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07002073 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002074
Imre Deak1f814da2015-12-16 02:52:19 +02002075 disable_rpm_wakeref_asserts(dev_priv);
2076
Paulo Zanonic67a4702013-08-19 13:18:09 -03002077 /* We do a lot of poking in a lot of registers, make sure they work
2078 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03002079 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02002080
Dave Airlie5bcf7192010-12-07 09:20:40 +10002081 drm_kms_helper_poll_disable(dev);
2082
David Weinehall52a05c32016-08-22 13:32:44 +03002083 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002084
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02002085 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01002086
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002087 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002088
2089 intel_runtime_pm_disable_interrupts(dev_priv);
2090 intel_hpd_cancel_work(dev_priv);
2091
2092 intel_suspend_encoders(dev_priv);
2093
Ville Syrjälä712bf362016-10-31 22:37:23 +02002094 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002095
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002096 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002097
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002098 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002099
Imre Deakbc872292015-11-18 17:32:30 +02002100 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00002101 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002102
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002103 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01002104
Mika Kuoppala62d5d692014-02-25 17:11:28 +02002105 dev_priv->suspend_count++;
2106
Imre Deakf74ed082016-04-18 14:48:21 +03002107 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02002108
Imre Deak1f814da2015-12-16 02:52:19 +02002109 enable_rpm_wakeref_asserts(dev_priv);
2110
Chris Wilson73b66f82018-05-25 10:26:29 +01002111 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002112}
2113
Imre Deak2cd9a682018-08-16 15:37:57 +03002114static enum i915_drm_suspend_mode
2115get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
2116{
2117 if (hibernate)
2118 return I915_DRM_SUSPEND_HIBERNATE;
2119
2120 if (suspend_to_idle(dev_priv))
2121 return I915_DRM_SUSPEND_IDLE;
2122
2123 return I915_DRM_SUSPEND_MEM;
2124}
2125
David Weinehallc49d13e2016-08-22 13:32:42 +03002126static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03002127{
David Weinehallc49d13e2016-08-22 13:32:42 +03002128 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002129 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03002130 int ret;
2131
Imre Deak1f814da2015-12-16 02:52:19 +02002132 disable_rpm_wakeref_asserts(dev_priv);
2133
Chris Wilsonec92ad02018-05-31 09:22:46 +01002134 i915_gem_suspend_late(dev_priv);
2135
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002136 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03002137
Imre Deak2cd9a682018-08-16 15:37:57 +03002138 intel_power_domains_suspend(dev_priv,
2139 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02002140
Imre Deak507e1262016-04-20 20:27:54 +03002141 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07002142 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002143 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03002144 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002145 hsw_enable_pc8(dev_priv);
2146 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2147 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002148
2149 if (ret) {
2150 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002151 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002152
Imre Deak1f814da2015-12-16 02:52:19 +02002153 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03002154 }
2155
David Weinehall52a05c32016-08-22 13:32:44 +03002156 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02002157 /*
Imre Deak54875572015-06-30 17:06:47 +03002158 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02002159 * the device even though it's already in D3 and hang the machine. So
2160 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03002161 * power down the device properly. The issue was seen on multiple old
2162 * GENs with different BIOS vendors, so having an explicit blacklist
2163 * is inpractical; apply the workaround on everything pre GEN6. The
2164 * platforms where the issue was seen:
2165 * Lenovo Thinkpad X301, X61s, X60, T60, X41
2166 * Fujitsu FSC S7110
2167 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02002168 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00002169 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03002170 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03002171
Imre Deak1f814da2015-12-16 02:52:19 +02002172out:
2173 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002174 if (!dev_priv->uncore.user_forcewake.count)
2175 intel_runtime_pm_cleanup(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002176
2177 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03002178}
2179
Matthew Aulda9a251c2016-12-02 10:24:11 +00002180static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002181{
2182 int error;
2183
Chris Wilsonded8b072016-07-05 10:40:22 +01002184 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002185 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002186 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002187 return -ENODEV;
2188 }
2189
Imre Deak0b14cbd2014-09-10 18:16:55 +03002190 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2191 state.event != PM_EVENT_FREEZE))
2192 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002193
2194 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2195 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002196
Imre Deak5e365c32014-10-23 19:23:25 +03002197 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002198 if (error)
2199 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002200
Imre Deakab3be732015-03-02 13:04:41 +02002201 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002202}
2203
Imre Deak5e365c32014-10-23 19:23:25 +03002204static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002205{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002206 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002207 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002208
Imre Deak1f814da2015-12-16 02:52:19 +02002209 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002210 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002211
Chris Wilson12887862018-06-14 10:40:59 +01002212 i915_gem_sanitize(dev_priv);
2213
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002214 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002215 if (ret)
2216 DRM_ERROR("failed to re-enable GGTT\n");
2217
Imre Deakf74ed082016-04-18 14:48:21 +03002218 intel_csr_ucode_resume(dev_priv);
2219
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002220 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002221 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002222
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002223 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002224
Peter Antoine364aece2015-05-11 08:50:45 +01002225 /*
2226 * Interrupts have to be enabled before any batches are run. If not the
2227 * GPU will hang. i915_gem_init_hw() will initiate batches to
2228 * update/restore the context.
2229 *
Imre Deak908764f2016-11-29 21:40:29 +02002230 * drm_mode_config_reset() needs AUX interrupts.
2231 *
Peter Antoine364aece2015-05-11 08:50:45 +01002232 * Modeset enabling in intel_modeset_init_hw() also needs working
2233 * interrupts.
2234 */
2235 intel_runtime_pm_enable_interrupts(dev_priv);
2236
Imre Deak908764f2016-11-29 21:40:29 +02002237 drm_mode_config_reset(dev);
2238
Chris Wilson37cd3302017-11-12 11:27:38 +00002239 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002240
Daniel Vetterd5818932015-02-23 12:03:26 +01002241 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002242 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002243
2244 spin_lock_irq(&dev_priv->irq_lock);
2245 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002246 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002247 spin_unlock_irq(&dev_priv->irq_lock);
2248
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002249 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002250
Lyudea16b7652016-03-11 10:57:01 -05002251 intel_display_resume(dev);
2252
Lyudee0b70062016-11-01 21:06:30 -04002253 drm_kms_helper_poll_enable(dev);
2254
Daniel Vetterd5818932015-02-23 12:03:26 +01002255 /*
2256 * ... but also need to make sure that hotplug processing
2257 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002258 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002259 * notifications.
2260 * */
2261 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002262
Chris Wilsona950adc2018-10-30 11:05:54 +00002263 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002264
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002265 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002266
Imre Deak2cd9a682018-08-16 15:37:57 +03002267 intel_power_domains_enable(dev_priv);
2268
Imre Deak1f814da2015-12-16 02:52:19 +02002269 enable_rpm_wakeref_asserts(dev_priv);
2270
Chris Wilson074c6ad2014-04-09 09:19:43 +01002271 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002272}
2273
Imre Deak5e365c32014-10-23 19:23:25 +03002274static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002275{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002276 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002277 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002278 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002279
Imre Deak76c4b252014-04-01 19:55:22 +03002280 /*
2281 * We have a resume ordering issue with the snd-hda driver also
2282 * requiring our device to be power up. Due to the lack of a
2283 * parent/child relationship we currently solve this with an early
2284 * resume hook.
2285 *
2286 * FIXME: This should be solved with a special hdmi sink device or
2287 * similar so that power domains can be employed.
2288 */
Imre Deak44410cd2016-04-18 14:45:54 +03002289
2290 /*
2291 * Note that we need to set the power state explicitly, since we
2292 * powered off the device during freeze and the PCI core won't power
2293 * it back up for us during thaw. Powering off the device during
2294 * freeze is not a hard requirement though, and during the
2295 * suspend/resume phases the PCI core makes sure we get here with the
2296 * device powered on. So in case we change our freeze logic and keep
2297 * the device powered we can also remove the following set power state
2298 * call.
2299 */
David Weinehall52a05c32016-08-22 13:32:44 +03002300 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002301 if (ret) {
2302 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002303 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002304 }
2305
2306 /*
2307 * Note that pci_enable_device() first enables any parent bridge
2308 * device and only then sets the power state for this device. The
2309 * bridge enabling is a nop though, since bridge devices are resumed
2310 * first. The order of enabling power and enabling the device is
2311 * imposed by the PCI core as described above, so here we preserve the
2312 * same order for the freeze/thaw phases.
2313 *
2314 * TODO: eventually we should remove pci_disable_device() /
2315 * pci_enable_enable_device() from suspend/resume. Due to how they
2316 * depend on the device enable refcount we can't anyway depend on them
2317 * disabling/enabling the device.
2318 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002319 if (pci_enable_device(pdev))
2320 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002321
David Weinehall52a05c32016-08-22 13:32:44 +03002322 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002323
Imre Deak1f814da2015-12-16 02:52:19 +02002324 disable_rpm_wakeref_asserts(dev_priv);
2325
Wayne Boyer666a4532015-12-09 12:29:35 -08002326 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002327 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002328 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002329 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2330 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002331
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002332 intel_uncore_resume_early(&dev_priv->uncore);
2333
2334 i915_check_and_clear_faults(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002335
Animesh Manna3e689282018-10-29 15:14:10 -07002336 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002337 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002338 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002339 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002340 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002341 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002342
Chris Wilsondc979972016-05-10 14:10:04 +01002343 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002344
Imre Deak2cd9a682018-08-16 15:37:57 +03002345 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002346
Chris Wilson79ffac852019-04-24 21:07:17 +01002347 intel_gt_sanitize(dev_priv, true);
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002348
Imre Deak6e35e8a2016-04-18 10:04:19 +03002349 enable_rpm_wakeref_asserts(dev_priv);
2350
Imre Deak36d61e62014-10-23 19:23:24 +03002351 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002352}
2353
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002354static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002355{
Imre Deak50a00722014-10-23 19:23:17 +03002356 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002357
Imre Deak097dd832014-10-23 19:23:19 +03002358 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2359 return 0;
2360
Imre Deak5e365c32014-10-23 19:23:25 +03002361 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002362 if (ret)
2363 return ret;
2364
Imre Deak5a175142014-10-23 19:23:18 +03002365 return i915_drm_resume(dev);
2366}
2367
Chris Wilson73b66f82018-05-25 10:26:29 +01002368static int i915_pm_prepare(struct device *kdev)
2369{
2370 struct pci_dev *pdev = to_pci_dev(kdev);
2371 struct drm_device *dev = pci_get_drvdata(pdev);
2372
2373 if (!dev) {
2374 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2375 return -ENODEV;
2376 }
2377
2378 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2379 return 0;
2380
2381 return i915_drm_prepare(dev);
2382}
2383
David Weinehallc49d13e2016-08-22 13:32:42 +03002384static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002385{
David Weinehallc49d13e2016-08-22 13:32:42 +03002386 struct pci_dev *pdev = to_pci_dev(kdev);
2387 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002388
David Weinehallc49d13e2016-08-22 13:32:42 +03002389 if (!dev) {
2390 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002391 return -ENODEV;
2392 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002393
David Weinehallc49d13e2016-08-22 13:32:42 +03002394 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002395 return 0;
2396
David Weinehallc49d13e2016-08-22 13:32:42 +03002397 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002398}
2399
David Weinehallc49d13e2016-08-22 13:32:42 +03002400static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002401{
David Weinehallc49d13e2016-08-22 13:32:42 +03002402 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002403
2404 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002405 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002406 * requiring our device to be power up. Due to the lack of a
2407 * parent/child relationship we currently solve this with an late
2408 * suspend hook.
2409 *
2410 * FIXME: This should be solved with a special hdmi sink device or
2411 * similar so that power domains can be employed.
2412 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002413 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002414 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002415
David Weinehallc49d13e2016-08-22 13:32:42 +03002416 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002417}
2418
David Weinehallc49d13e2016-08-22 13:32:42 +03002419static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002420{
David Weinehallc49d13e2016-08-22 13:32:42 +03002421 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002422
David Weinehallc49d13e2016-08-22 13:32:42 +03002423 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002424 return 0;
2425
David Weinehallc49d13e2016-08-22 13:32:42 +03002426 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002427}
2428
David Weinehallc49d13e2016-08-22 13:32:42 +03002429static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002430{
David Weinehallc49d13e2016-08-22 13:32:42 +03002431 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002432
David Weinehallc49d13e2016-08-22 13:32:42 +03002433 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002434 return 0;
2435
David Weinehallc49d13e2016-08-22 13:32:42 +03002436 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002437}
2438
David Weinehallc49d13e2016-08-22 13:32:42 +03002439static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002440{
David Weinehallc49d13e2016-08-22 13:32:42 +03002441 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002442
David Weinehallc49d13e2016-08-22 13:32:42 +03002443 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002444 return 0;
2445
David Weinehallc49d13e2016-08-22 13:32:42 +03002446 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002447}
2448
Chris Wilson1f19ac22016-05-14 07:26:32 +01002449/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002450static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002451{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002452 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002453 int ret;
2454
Imre Deakdd9f31c2017-08-16 17:46:07 +03002455 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2456 ret = i915_drm_suspend(dev);
2457 if (ret)
2458 return ret;
2459 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002460
2461 ret = i915_gem_freeze(kdev_to_i915(kdev));
2462 if (ret)
2463 return ret;
2464
2465 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002466}
2467
David Weinehallc49d13e2016-08-22 13:32:42 +03002468static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002469{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002470 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002471 int ret;
2472
Imre Deakdd9f31c2017-08-16 17:46:07 +03002473 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2474 ret = i915_drm_suspend_late(dev, true);
2475 if (ret)
2476 return ret;
2477 }
Chris Wilson461fb992016-05-14 07:26:33 +01002478
David Weinehallc49d13e2016-08-22 13:32:42 +03002479 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002480 if (ret)
2481 return ret;
2482
2483 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002484}
2485
2486/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002487static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002488{
David Weinehallc49d13e2016-08-22 13:32:42 +03002489 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002490}
2491
David Weinehallc49d13e2016-08-22 13:32:42 +03002492static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002493{
David Weinehallc49d13e2016-08-22 13:32:42 +03002494 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002495}
2496
2497/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002498static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002499{
David Weinehallc49d13e2016-08-22 13:32:42 +03002500 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002501}
2502
David Weinehallc49d13e2016-08-22 13:32:42 +03002503static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002504{
David Weinehallc49d13e2016-08-22 13:32:42 +03002505 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002506}
2507
Imre Deakddeea5b2014-05-05 15:19:56 +03002508/*
2509 * Save all Gunit registers that may be lost after a D3 and a subsequent
2510 * S0i[R123] transition. The list of registers needing a save/restore is
2511 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2512 * registers in the following way:
2513 * - Driver: saved/restored by the driver
2514 * - Punit : saved/restored by the Punit firmware
2515 * - No, w/o marking: no need to save/restore, since the register is R/O or
2516 * used internally by the HW in a way that doesn't depend
2517 * keeping the content across a suspend/resume.
2518 * - Debug : used for debugging
2519 *
2520 * We save/restore all registers marked with 'Driver', with the following
2521 * exceptions:
2522 * - Registers out of use, including also registers marked with 'Debug'.
2523 * These have no effect on the driver's operation, so we don't save/restore
2524 * them to reduce the overhead.
2525 * - Registers that are fully setup by an initialization function called from
2526 * the resume path. For example many clock gating and RPS/RC6 registers.
2527 * - Registers that provide the right functionality with their reset defaults.
2528 *
2529 * TODO: Except for registers that based on the above 3 criteria can be safely
2530 * ignored, we save/restore all others, practically treating the HW context as
2531 * a black-box for the driver. Further investigation is needed to reduce the
2532 * saved/restored registers even further, by following the same 3 criteria.
2533 */
2534static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2535{
2536 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2537 int i;
2538
2539 /* GAM 0x4000-0x4770 */
2540 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2541 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2542 s->arb_mode = I915_READ(ARB_MODE);
2543 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2544 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2545
2546 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002547 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002548
2549 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002550 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002551
2552 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2553 s->ecochk = I915_READ(GAM_ECOCHK);
2554 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2555 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2556
2557 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2558
2559 /* MBC 0x9024-0x91D0, 0x8500 */
2560 s->g3dctl = I915_READ(VLV_G3DCTL);
2561 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2562 s->mbctl = I915_READ(GEN6_MBCTL);
2563
2564 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2565 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2566 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2567 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2568 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2569 s->rstctl = I915_READ(GEN6_RSTCTL);
2570 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2571
2572 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2573 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2574 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2575 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2576 s->ecobus = I915_READ(ECOBUS);
2577 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2578 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2579 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2580 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2581 s->rcedata = I915_READ(VLV_RCEDATA);
2582 s->spare2gh = I915_READ(VLV_SPAREG2H);
2583
2584 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2585 s->gt_imr = I915_READ(GTIMR);
2586 s->gt_ier = I915_READ(GTIER);
2587 s->pm_imr = I915_READ(GEN6_PMIMR);
2588 s->pm_ier = I915_READ(GEN6_PMIER);
2589
2590 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002591 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002592
2593 /* GT SA CZ domain, 0x100000-0x138124 */
2594 s->tilectl = I915_READ(TILECTL);
2595 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2596 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2597 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2598 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2599
2600 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2601 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2602 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002603 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002604 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2605
2606 /*
2607 * Not saving any of:
2608 * DFT, 0x9800-0x9EC0
2609 * SARB, 0xB000-0xB1FC
2610 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2611 * PCI CFG
2612 */
2613}
2614
2615static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2616{
2617 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2618 u32 val;
2619 int i;
2620
2621 /* GAM 0x4000-0x4770 */
2622 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2623 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2624 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2625 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2626 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2627
2628 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002629 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002630
2631 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002632 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002633
2634 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2635 I915_WRITE(GAM_ECOCHK, s->ecochk);
2636 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2637 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2638
2639 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2640
2641 /* MBC 0x9024-0x91D0, 0x8500 */
2642 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2643 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2644 I915_WRITE(GEN6_MBCTL, s->mbctl);
2645
2646 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2647 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2648 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2649 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2650 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2651 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2652 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2653
2654 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2655 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2656 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2657 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2658 I915_WRITE(ECOBUS, s->ecobus);
2659 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2660 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2661 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2662 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2663 I915_WRITE(VLV_RCEDATA, s->rcedata);
2664 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2665
2666 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2667 I915_WRITE(GTIMR, s->gt_imr);
2668 I915_WRITE(GTIER, s->gt_ier);
2669 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2670 I915_WRITE(GEN6_PMIER, s->pm_ier);
2671
2672 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002673 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002674
2675 /* GT SA CZ domain, 0x100000-0x138124 */
2676 I915_WRITE(TILECTL, s->tilectl);
2677 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2678 /*
2679 * Preserve the GT allow wake and GFX force clock bit, they are not
2680 * be restored, as they are used to control the s0ix suspend/resume
2681 * sequence by the caller.
2682 */
2683 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2684 val &= VLV_GTLC_ALLOWWAKEREQ;
2685 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2686 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2687
2688 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2689 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2690 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2691 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2692
2693 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2694
2695 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2696 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2697 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002698 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002699 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2700}
2701
Chris Wilson3dd14c02017-04-21 14:58:15 +01002702static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2703 u32 mask, u32 val)
2704{
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002705 i915_reg_t reg = VLV_GTLC_PW_STATUS;
2706 u32 reg_value;
2707 int ret;
2708
Chris Wilson3dd14c02017-04-21 14:58:15 +01002709 /* The HW does not like us polling for PW_STATUS frequently, so
2710 * use the sleeping loop rather than risk the busy spin within
2711 * intel_wait_for_register().
2712 *
2713 * Transitioning between RC6 states should be at most 2ms (see
2714 * valleyview_enable_rps) so use a 3ms timeout.
2715 */
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002716 ret = wait_for(((reg_value = I915_READ_NOTRACE(reg)) & mask) == val, 3);
2717
2718 /* just trace the final value */
2719 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2720
2721 return ret;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002722}
2723
Imre Deak650ad972014-04-18 16:35:02 +03002724int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2725{
2726 u32 val;
2727 int err;
2728
Imre Deak650ad972014-04-18 16:35:02 +03002729 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2730 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2731 if (force_on)
2732 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2733 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2734
2735 if (!force_on)
2736 return 0;
2737
Daniele Ceraolo Spurio97a04e02019-03-25 14:49:39 -07002738 err = intel_wait_for_register(&dev_priv->uncore,
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002739 VLV_GTLC_SURVIVABILITY_REG,
2740 VLV_GFX_CLK_STATUS_BIT,
2741 VLV_GFX_CLK_STATUS_BIT,
2742 20);
Imre Deak650ad972014-04-18 16:35:02 +03002743 if (err)
2744 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2745 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2746
2747 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002748}
2749
Imre Deakddeea5b2014-05-05 15:19:56 +03002750static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2751{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002752 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002753 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002754 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002755
2756 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2757 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2758 if (allow)
2759 val |= VLV_GTLC_ALLOWWAKEREQ;
2760 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2761 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2762
Chris Wilson3dd14c02017-04-21 14:58:15 +01002763 mask = VLV_GTLC_ALLOWWAKEACK;
2764 val = allow ? mask : 0;
2765
2766 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002767 if (err)
2768 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002769
Imre Deakddeea5b2014-05-05 15:19:56 +03002770 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002771}
2772
Chris Wilson3dd14c02017-04-21 14:58:15 +01002773static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2774 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002775{
2776 u32 mask;
2777 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002778
2779 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2780 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002781
2782 /*
2783 * RC6 transitioning can be delayed up to 2 msec (see
2784 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002785 *
2786 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2787 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002788 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002789 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002790 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2791 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002792}
2793
2794static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2795{
2796 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2797 return;
2798
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002799 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002800 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2801}
2802
Sagar Kambleebc32822014-08-13 23:07:05 +05302803static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002804{
2805 u32 mask;
2806 int err;
2807
2808 /*
2809 * Bspec defines the following GT well on flags as debug only, so
2810 * don't treat them as hard failures.
2811 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002812 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002813
2814 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2815 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2816
2817 vlv_check_no_gt_access(dev_priv);
2818
2819 err = vlv_force_gfx_clock(dev_priv, true);
2820 if (err)
2821 goto err1;
2822
2823 err = vlv_allow_gt_wake(dev_priv, false);
2824 if (err)
2825 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302826
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002827 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302828 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002829
2830 err = vlv_force_gfx_clock(dev_priv, false);
2831 if (err)
2832 goto err2;
2833
2834 return 0;
2835
2836err2:
2837 /* For safety always re-enable waking and disable gfx clock forcing */
2838 vlv_allow_gt_wake(dev_priv, true);
2839err1:
2840 vlv_force_gfx_clock(dev_priv, false);
2841
2842 return err;
2843}
2844
Sagar Kamble016970b2014-08-13 23:07:06 +05302845static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2846 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002847{
Imre Deakddeea5b2014-05-05 15:19:56 +03002848 int err;
2849 int ret;
2850
2851 /*
2852 * If any of the steps fail just try to continue, that's the best we
2853 * can do at this point. Return the first error code (which will also
2854 * leave RPM permanently disabled).
2855 */
2856 ret = vlv_force_gfx_clock(dev_priv, true);
2857
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002858 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302859 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002860
2861 err = vlv_allow_gt_wake(dev_priv, true);
2862 if (!ret)
2863 ret = err;
2864
2865 err = vlv_force_gfx_clock(dev_priv, false);
2866 if (!ret)
2867 ret = err;
2868
2869 vlv_check_no_gt_access(dev_priv);
2870
Chris Wilson7c108fd2016-10-24 13:42:18 +01002871 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002872 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002873
2874 return ret;
2875}
2876
David Weinehallc49d13e2016-08-22 13:32:42 +03002877static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002878{
David Weinehallc49d13e2016-08-22 13:32:42 +03002879 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002880 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002881 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002882 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002883
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002884 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002885 return -ENODEV;
2886
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002887 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002888 return -ENODEV;
2889
Paulo Zanoni8a187452013-12-06 20:32:13 -02002890 DRM_DEBUG_KMS("Suspending device\n");
2891
Imre Deak1f814da2015-12-16 02:52:19 +02002892 disable_rpm_wakeref_asserts(dev_priv);
2893
Imre Deakd6102972014-05-07 19:57:49 +03002894 /*
2895 * We are safe here against re-faults, since the fault handler takes
2896 * an RPM reference.
2897 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002898 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002899
Chris Wilson818f5cb2019-05-02 21:30:09 +01002900 intel_uc_runtime_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002901
Imre Deak2eb52522014-11-19 15:30:05 +02002902 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002903
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002904 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002905
Imre Deak507e1262016-04-20 20:27:54 +03002906 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002907 if (INTEL_GEN(dev_priv) >= 11) {
2908 icl_display_core_uninit(dev_priv);
2909 bxt_enable_dc9(dev_priv);
2910 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002911 bxt_display_core_uninit(dev_priv);
2912 bxt_enable_dc9(dev_priv);
2913 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2914 hsw_enable_pc8(dev_priv);
2915 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2916 ret = vlv_suspend_complete(dev_priv);
2917 }
2918
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002919 if (ret) {
2920 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002921 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002922
Daniel Vetterb9632912014-09-30 10:56:44 +02002923 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002924
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002925 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302926
2927 i915_gem_init_swizzling(dev_priv);
2928 i915_gem_restore_fences(dev_priv);
2929
Imre Deak1f814da2015-12-16 02:52:19 +02002930 enable_rpm_wakeref_asserts(dev_priv);
2931
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002932 return ret;
2933 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002934
Imre Deak1f814da2015-12-16 02:52:19 +02002935 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002936 intel_runtime_pm_cleanup(dev_priv);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002937
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002938 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002939 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2940
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002941 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002942
2943 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002944 * FIXME: We really should find a document that references the arguments
2945 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002946 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002947 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002948 /*
2949 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2950 * being detected, and the call we do at intel_runtime_resume()
2951 * won't be able to restore them. Since PCI_D3hot matches the
2952 * actual specification and appears to be working, use it.
2953 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002954 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002955 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002956 /*
2957 * current versions of firmware which depend on this opregion
2958 * notification have repurposed the D1 definition to mean
2959 * "runtime suspended" vs. what you would normally expect (D3)
2960 * to distinguish it from notifications that might be sent via
2961 * the suspend path.
2962 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002963 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002964 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002965
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07002966 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002967
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002968 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002969 intel_hpd_poll_init(dev_priv);
2970
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002971 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002972 return 0;
2973}
2974
David Weinehallc49d13e2016-08-22 13:32:42 +03002975static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002976{
David Weinehallc49d13e2016-08-22 13:32:42 +03002977 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002978 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002979 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002980 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002981
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002982 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002983 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002984
2985 DRM_DEBUG_KMS("Resuming device\n");
2986
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002987 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002988 disable_rpm_wakeref_asserts(dev_priv);
2989
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002990 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002991 dev_priv->runtime_pm.suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002992 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002993 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002994
Animesh Manna3e689282018-10-29 15:14:10 -07002995 if (INTEL_GEN(dev_priv) >= 11) {
2996 bxt_disable_dc9(dev_priv);
2997 icl_display_core_init(dev_priv, true);
2998 if (dev_priv->csr.dmc_payload) {
2999 if (dev_priv->csr.allowed_dc_mask &
3000 DC_STATE_EN_UPTO_DC6)
3001 skl_enable_dc6(dev_priv);
3002 else if (dev_priv->csr.allowed_dc_mask &
3003 DC_STATE_EN_UPTO_DC5)
3004 gen9_enable_dc5(dev_priv);
3005 }
3006 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03003007 bxt_disable_dc9(dev_priv);
3008 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03003009 if (dev_priv->csr.dmc_payload &&
3010 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
3011 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003012 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003013 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003014 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003015 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03003016 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003017
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07003018 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01003019
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303020 intel_runtime_pm_enable_interrupts(dev_priv);
3021
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00003022 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303023
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003024 /*
3025 * No point of rolling back things in case of an error, as the best
3026 * we can do is to hope that things will still work (and disable RPM).
3027 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003028 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003029 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003030
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003031 /*
3032 * On VLV/CHV display interrupts are part of the display
3033 * power well, so hpd is reinitialized from there. For
3034 * everyone else do it here.
3035 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003036 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003037 intel_hpd_init(dev_priv);
3038
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303039 intel_enable_ipc(dev_priv);
3040
Imre Deak1f814da2015-12-16 02:52:19 +02003041 enable_rpm_wakeref_asserts(dev_priv);
3042
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003043 if (ret)
3044 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3045 else
3046 DRM_DEBUG_KMS("Device resumed\n");
3047
3048 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003049}
3050
Chris Wilson42f55512016-06-24 14:00:26 +01003051const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003052 /*
3053 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3054 * PMSG_RESUME]
3055 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003056 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003057 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003058 .suspend_late = i915_pm_suspend_late,
3059 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003060 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003061
3062 /*
3063 * S4 event handlers
3064 * @freeze, @freeze_late : called (1) before creating the
3065 * hibernation image [PMSG_FREEZE] and
3066 * (2) after rebooting, before restoring
3067 * the image [PMSG_QUIESCE]
3068 * @thaw, @thaw_early : called (1) after creating the hibernation
3069 * image, before writing it [PMSG_THAW]
3070 * and (2) after failing to create or
3071 * restore the image [PMSG_RECOVER]
3072 * @poweroff, @poweroff_late: called after writing the hibernation
3073 * image, before rebooting [PMSG_HIBERNATE]
3074 * @restore, @restore_early : called after rebooting and restoring the
3075 * hibernation image [PMSG_RESTORE]
3076 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003077 .freeze = i915_pm_freeze,
3078 .freeze_late = i915_pm_freeze_late,
3079 .thaw_early = i915_pm_thaw_early,
3080 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003081 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003082 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003083 .restore_early = i915_pm_restore_early,
3084 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003085
3086 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003087 .runtime_suspend = intel_runtime_suspend,
3088 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003089};
3090
Laurent Pinchart78b68552012-05-17 13:27:22 +02003091static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003092 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003093 .open = drm_gem_vm_open,
3094 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003095};
3096
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003097static const struct file_operations i915_driver_fops = {
3098 .owner = THIS_MODULE,
3099 .open = drm_open,
3100 .release = drm_release,
3101 .unlocked_ioctl = drm_ioctl,
3102 .mmap = drm_gem_mmap,
3103 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003104 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003105 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003106 .llseek = noop_llseek,
3107};
3108
Chris Wilson0673ad42016-06-24 14:00:22 +01003109static int
3110i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3111 struct drm_file *file)
3112{
3113 return -ENODEV;
3114}
3115
3116static const struct drm_ioctl_desc i915_ioctls[] = {
3117 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3118 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3119 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3120 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3121 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3122 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003123 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003124 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3125 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3126 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3127 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3128 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3129 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3130 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3131 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3132 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3133 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3134 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003135 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003136 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003137 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3138 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
Christian Königb972fff2019-04-17 13:25:24 +02003139 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003140 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3141 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
Christian Königb972fff2019-04-17 13:25:24 +02003142 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003143 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3144 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3145 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3146 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3147 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3148 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3149 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3150 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3151 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003152 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3153 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003154 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003155 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003156 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003157 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3158 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3159 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3160 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Christian Königb972fff2019-04-17 13:25:24 +02003161 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00003162 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003163 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3164 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3165 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3166 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3167 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3168 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003169 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003170 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3171 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003172 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson7f3f317a2019-05-21 22:11:25 +01003173 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
3174 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003175};
3176
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003178 /* Don't use MTRRs here; the Xserver or userspace app should
3179 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003180 */
Eric Anholt673a3942008-07-30 12:06:12 -07003181 .driver_features =
Daniel Vetter1ff49482019-01-29 11:42:48 +01003182 DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003183 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003184 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003185 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003186 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003187 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003188
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003189 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003190 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003191 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003192
3193 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3194 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3195 .gem_prime_export = i915_gem_prime_export,
3196 .gem_prime_import = i915_gem_prime_import,
3197
Dave Airlieff72145b2011-02-07 12:16:14 +10003198 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003199 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003201 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003202 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003203 .name = DRIVER_NAME,
3204 .desc = DRIVER_DESC,
3205 .date = DRIVER_DATE,
3206 .major = DRIVER_MAJOR,
3207 .minor = DRIVER_MINOR,
3208 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003210
3211#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3212#include "selftests/mock_drm.c"
3213#endif