blob: a9c8c66bb5258daf3795bef9b8792c604b12cb19 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010070 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010071 return true;
72 }
73
74 return false;
75}
Chris Wilson51c18bf2018-06-09 12:10:58 +010076
77bool i915_error_injected(void)
78{
79 return i915_load_fail_count && !i915_modparams.inject_load_failure;
80}
81
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000082#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010083
84#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
85#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
86 "providing the dmesg log by booting with drm.debug=0xf"
87
88void
89__i915_printk(struct drm_i915_private *dev_priv, const char *level,
90 const char *fmt, ...)
91{
92 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030093 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010094 bool is_error = level[1] <= KERN_ERR[1];
95 bool is_debug = level[1] == KERN_DEBUG[1];
96 struct va_format vaf;
97 va_list args;
98
99 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
100 return;
101
102 va_start(args, fmt);
103
104 vaf.fmt = fmt;
105 vaf.va = &args;
106
David Weinehallc49d13e2016-08-22 13:32:42 +0300107 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100108 __builtin_return_address(0), &vaf);
109
110 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100111 /*
112 * Ask the user to file a bug report for the error, except
113 * if they may have caused the bug by fiddling with unsafe
114 * module parameters.
115 */
116 if (!test_taint(TAINT_USER))
117 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100118 shown_bug_once = true;
119 }
120
121 va_end(args);
122}
123
Jani Nikulada6c10c22018-02-05 19:31:36 +0200124/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
125static enum intel_pch
126intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
127{
128 switch (id) {
129 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
130 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
131 WARN_ON(!IS_GEN5(dev_priv));
132 return PCH_IBX;
133 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
134 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
135 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
136 return PCH_CPT;
137 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
138 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
139 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
140 /* PantherPoint is CPT compatible */
141 return PCH_CPT;
142 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
143 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
144 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
145 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
146 return PCH_LPT;
147 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
148 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
149 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
150 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
151 return PCH_LPT;
152 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
153 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
154 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
155 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
156 /* WildcatPoint is LPT compatible */
157 return PCH_LPT;
158 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
159 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
160 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
161 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
162 /* WildcatPoint is LPT compatible */
163 return PCH_LPT;
164 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
165 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
166 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
167 return PCH_SPT;
168 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
169 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
170 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
171 return PCH_SPT;
172 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
173 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
174 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
175 !IS_COFFEELAKE(dev_priv));
176 return PCH_KBP;
177 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
178 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
179 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
180 return PCH_CNP;
181 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
182 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
183 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
184 return PCH_CNP;
185 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
186 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
187 WARN_ON(!IS_ICELAKE(dev_priv));
188 return PCH_ICP;
189 default:
190 return PCH_NONE;
191 }
192}
Chris Wilson0673ad42016-06-24 14:00:22 +0100193
Jani Nikula435ad2c2018-02-05 19:31:37 +0200194static bool intel_is_virt_pch(unsigned short id,
195 unsigned short svendor, unsigned short sdevice)
196{
197 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
198 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
199 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
200 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
201 sdevice == PCI_SUBDEVICE_ID_QEMU));
202}
203
Jani Nikula40ace642018-02-05 19:31:38 +0200204static unsigned short
205intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100206{
Jani Nikula40ace642018-02-05 19:31:38 +0200207 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100208
209 /*
210 * In a virtualized passthrough environment we can be in a
211 * setup where the ISA bridge is not able to be passed through.
212 * In this case, a south bridge can be emulated and we have to
213 * make an educated guess as to which PCH is really there.
214 */
215
Jani Nikula40ace642018-02-05 19:31:38 +0200216 if (IS_GEN5(dev_priv))
217 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
218 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
219 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
220 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
221 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
222 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
223 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
224 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
225 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
226 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
227 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Anusha Srivatsaf17ca502018-05-21 17:25:43 -0700228 else if (IS_ICELAKE(dev_priv))
229 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100230
Jani Nikula40ace642018-02-05 19:31:38 +0200231 if (id)
232 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
233 else
234 DRM_DEBUG_KMS("Assuming no PCH\n");
235
236 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100237}
238
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000239static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800240{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200241 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800242
243 /*
244 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
245 * make graphics device passthrough work easy for VMM, that only
246 * need to expose ISA bridge to let driver know the real hardware
247 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800248 *
249 * In some virtualized environments (e.g. XEN), there is irrelevant
250 * ISA bridge in the system. To work reliably, we should scan trhough
251 * all the ISA bridge devices and check for the first match, instead
252 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800253 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200254 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200255 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200256 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300257
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200258 if (pch->vendor != PCI_VENDOR_ID_INTEL)
259 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700260
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200261 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200262
Jani Nikulada6c10c22018-02-05 19:31:36 +0200263 pch_type = intel_pch_type(dev_priv, id);
264 if (pch_type != PCH_NONE) {
265 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200266 dev_priv->pch_id = id;
267 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200268 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200269 pch->subsystem_device)) {
270 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300271 pch_type = intel_pch_type(dev_priv, id);
272
273 /* Sanity check virtual PCH id */
274 if (WARN_ON(id && pch_type == PCH_NONE))
275 id = 0;
276
Jani Nikula40ace642018-02-05 19:31:38 +0200277 dev_priv->pch_type = pch_type;
278 dev_priv->pch_id = id;
279 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800280 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800281 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300282
283 /*
284 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
285 * display.
286 */
287 if (pch && INTEL_INFO(dev_priv)->num_pipes == 0) {
288 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
289 dev_priv->pch_type = PCH_NOP;
290 dev_priv->pch_id = 0;
291 }
292
Rui Guo6a9c4b32013-06-19 21:10:23 +0800293 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200294 DRM_DEBUG_KMS("No PCH found.\n");
295
296 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800297}
298
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200299static int i915_getparam_ioctl(struct drm_device *dev, void *data,
300 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100301{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100302 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300303 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 drm_i915_getparam_t *param = data;
305 int value;
306
307 switch (param->param) {
308 case I915_PARAM_IRQ_ACTIVE:
309 case I915_PARAM_ALLOW_BATCHBUFFER:
310 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800311 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 /* Reject all old ums/dri params. */
313 return -ENODEV;
314 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300315 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 break;
317 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300318 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100320 case I915_PARAM_NUM_FENCES_AVAIL:
321 value = dev_priv->num_fence_regs;
322 break;
323 case I915_PARAM_HAS_OVERLAY:
324 value = dev_priv->overlay ? 1 : 0;
325 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530327 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100328 break;
329 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530330 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 break;
332 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 break;
335 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530336 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100338 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300339 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
341 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300342 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
344 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300345 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000348 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 case I915_PARAM_HAS_SECURE_BATCHES:
351 value = capable(CAP_SYS_ADMIN);
352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 case I915_PARAM_CMD_PARSER_VERSION:
354 value = i915_cmd_parser_get_version(dev_priv);
355 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300357 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100358 if (!value)
359 return -ENODEV;
360 break;
361 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300362 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100363 if (!value)
364 return -ENODEV;
365 break;
366 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000367 value = i915_modparams.enable_hangcheck &&
368 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100369 if (value && intel_has_reset_engine(dev_priv))
370 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100371 break;
372 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300373 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100375 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300376 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100377 break;
378 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300379 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100380 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800381 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000382 value = intel_huc_check_status(&dev_priv->huc);
383 if (value < 0)
384 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800385 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100386 case I915_PARAM_MMAP_GTT_VERSION:
387 /* Though we've started our numbering from 1, and so class all
388 * earlier versions as 0, in effect their value is undefined as
389 * the ioctl will report EINVAL for the unknown param!
390 */
391 value = i915_gem_mmap_gtt_version();
392 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000393 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000394 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000395 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100396
David Weinehall16162472016-09-02 13:46:17 +0300397 case I915_PARAM_MMAP_VERSION:
398 /* Remember to bump this if the version changes! */
399 case I915_PARAM_HAS_GEM:
400 case I915_PARAM_HAS_PAGEFLIPPING:
401 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
402 case I915_PARAM_HAS_RELAXED_FENCING:
403 case I915_PARAM_HAS_COHERENT_RINGS:
404 case I915_PARAM_HAS_RELAXED_DELTA:
405 case I915_PARAM_HAS_GEN7_SOL_RESET:
406 case I915_PARAM_HAS_WAIT_TIMEOUT:
407 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
408 case I915_PARAM_HAS_PINNED_BATCHES:
409 case I915_PARAM_HAS_EXEC_NO_RELOC:
410 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
411 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
412 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000413 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000414 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100415 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100416 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100417 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300418 /* For the time being all of these are always true;
419 * if some supported hardware does not have one of these
420 * features this value needs to be provided from
421 * INTEL_INFO(), a feature macro, or similar.
422 */
423 value = 1;
424 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000425 case I915_PARAM_HAS_CONTEXT_ISOLATION:
426 value = intel_engines_has_context_isolation(dev_priv);
427 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100428 case I915_PARAM_SLICE_MASK:
429 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
430 if (!value)
431 return -ENODEV;
432 break;
Robert Braggf5320232017-06-13 12:23:00 +0100433 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000434 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100435 if (!value)
436 return -ENODEV;
437 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000438 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000439 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000440 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100441 default:
442 DRM_DEBUG("Unknown parameter %d\n", param->param);
443 return -EINVAL;
444 }
445
Chris Wilsondda33002016-06-24 14:00:23 +0100446 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100447 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100448
449 return 0;
450}
451
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000452static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100453{
Sinan Kaya57b296462017-11-27 11:57:46 -0500454 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
455
456 dev_priv->bridge_dev =
457 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100458 if (!dev_priv->bridge_dev) {
459 DRM_ERROR("bridge device not found\n");
460 return -1;
461 }
462 return 0;
463}
464
465/* Allocate space for the MCH regs if needed, return nonzero on error */
466static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000467intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100468{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000469 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100470 u32 temp_lo, temp_hi = 0;
471 u64 mchbar_addr;
472 int ret;
473
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000474 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100475 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
476 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
477 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
478
479 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
480#ifdef CONFIG_PNP
481 if (mchbar_addr &&
482 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
483 return 0;
484#endif
485
486 /* Get some space for it */
487 dev_priv->mch_res.name = "i915 MCHBAR";
488 dev_priv->mch_res.flags = IORESOURCE_MEM;
489 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
490 &dev_priv->mch_res,
491 MCHBAR_SIZE, MCHBAR_SIZE,
492 PCIBIOS_MIN_MEM,
493 0, pcibios_align_resource,
494 dev_priv->bridge_dev);
495 if (ret) {
496 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
497 dev_priv->mch_res.start = 0;
498 return ret;
499 }
500
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000501 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100502 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
503 upper_32_bits(dev_priv->mch_res.start));
504
505 pci_write_config_dword(dev_priv->bridge_dev, reg,
506 lower_32_bits(dev_priv->mch_res.start));
507 return 0;
508}
509
510/* Setup MCHBAR if possible, return true if we should disable it again */
511static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000512intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100513{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000514 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100515 u32 temp;
516 bool enabled;
517
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100518 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100519 return;
520
521 dev_priv->mchbar_need_disable = false;
522
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100523 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100524 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
525 enabled = !!(temp & DEVEN_MCHBAR_EN);
526 } else {
527 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
528 enabled = temp & 1;
529 }
530
531 /* If it's already enabled, don't have to do anything */
532 if (enabled)
533 return;
534
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000535 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100536 return;
537
538 dev_priv->mchbar_need_disable = true;
539
540 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100541 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100542 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
543 temp | DEVEN_MCHBAR_EN);
544 } else {
545 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
546 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
547 }
548}
549
550static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000551intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100552{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000553 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100554
555 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100556 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100557 u32 deven_val;
558
559 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
560 &deven_val);
561 deven_val &= ~DEVEN_MCHBAR_EN;
562 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
563 deven_val);
564 } else {
565 u32 mchbar_val;
566
567 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
568 &mchbar_val);
569 mchbar_val &= ~1;
570 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
571 mchbar_val);
572 }
573 }
574
575 if (dev_priv->mch_res.start)
576 release_resource(&dev_priv->mch_res);
577}
578
579/* true = enable decode, false = disable decoder */
580static unsigned int i915_vga_set_decode(void *cookie, bool state)
581{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000582 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100583
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000584 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100585 if (state)
586 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
587 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
588 else
589 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
590}
591
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000592static int i915_resume_switcheroo(struct drm_device *dev);
593static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
594
Chris Wilson0673ad42016-06-24 14:00:22 +0100595static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
596{
597 struct drm_device *dev = pci_get_drvdata(pdev);
598 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
599
600 if (state == VGA_SWITCHEROO_ON) {
601 pr_info("switched on\n");
602 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
603 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300604 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100605 i915_resume_switcheroo(dev);
606 dev->switch_power_state = DRM_SWITCH_POWER_ON;
607 } else {
608 pr_info("switched off\n");
609 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
610 i915_suspend_switcheroo(dev, pmm);
611 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
612 }
613}
614
615static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
616{
617 struct drm_device *dev = pci_get_drvdata(pdev);
618
619 /*
620 * FIXME: open_count is protected by drm_global_mutex but that would lead to
621 * locking inversion with the driver load path. And the access here is
622 * completely racy anyway. So don't bother with locking for now.
623 */
624 return dev->open_count == 0;
625}
626
627static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
628 .set_gpu_state = i915_switcheroo_set_state,
629 .reprobe = NULL,
630 .can_switch = i915_switcheroo_can_switch,
631};
632
Chris Wilson0673ad42016-06-24 14:00:22 +0100633static int i915_load_modeset_init(struct drm_device *dev)
634{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100635 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300636 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100637 int ret;
638
639 if (i915_inject_load_failure())
640 return -ENODEV;
641
Jani Nikula66578852017-03-10 15:27:57 +0200642 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100643
644 /* If we have > 1 VGA cards, then we need to arbitrate access
645 * to the common VGA resources.
646 *
647 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
648 * then we do not take part in VGA arbitration and the
649 * vga_client_register() fails with -ENODEV.
650 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000651 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100652 if (ret && ret != -ENODEV)
653 goto out;
654
655 intel_register_dsm_handler();
656
David Weinehall52a05c32016-08-22 13:32:44 +0300657 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100658 if (ret)
659 goto cleanup_vga_client;
660
661 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
662 intel_update_rawclk(dev_priv);
663
664 intel_power_domains_init_hw(dev_priv, false);
665
666 intel_csr_ucode_init(dev_priv);
667
668 ret = intel_irq_install(dev_priv);
669 if (ret)
670 goto cleanup_csr;
671
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000672 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100673
674 /* Important: The output setup functions called by modeset_init need
675 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300676 ret = intel_modeset_init(dev);
677 if (ret)
678 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000680 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100681 if (ret)
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000682 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100683
Chris Wilsond378a3e2017-11-10 14:26:31 +0000684 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100685
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000686 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100687 return 0;
688
689 ret = intel_fbdev_init(dev);
690 if (ret)
691 goto cleanup_gem;
692
693 /* Only enable hotplug handling once the fbdev is fully set up. */
694 intel_hpd_init(dev_priv);
695
Chris Wilson0673ad42016-06-24 14:00:22 +0100696 return 0;
697
698cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000699 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300700 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100701 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100702cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100703 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000704 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100705cleanup_csr:
706 intel_csr_ucode_fini(dev_priv);
707 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300708 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100709cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300710 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100711out:
712 return ret;
713}
714
Chris Wilson0673ad42016-06-24 14:00:22 +0100715static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
716{
717 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100718 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100719 struct i915_ggtt *ggtt = &dev_priv->ggtt;
720 bool primary;
721 int ret;
722
723 ap = alloc_apertures(1);
724 if (!ap)
725 return -ENOMEM;
726
Matthew Auld73ebd502017-12-11 15:18:20 +0000727 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100728 ap->ranges[0].size = ggtt->mappable_end;
729
730 primary =
731 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
732
Daniel Vetter44adece2016-08-10 18:52:34 +0200733 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100734
735 kfree(ap);
736
737 return ret;
738}
Chris Wilson0673ad42016-06-24 14:00:22 +0100739
740#if !defined(CONFIG_VGA_CONSOLE)
741static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
742{
743 return 0;
744}
745#elif !defined(CONFIG_DUMMY_CONSOLE)
746static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
747{
748 return -ENODEV;
749}
750#else
751static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
752{
753 int ret = 0;
754
755 DRM_INFO("Replacing VGA console driver\n");
756
757 console_lock();
758 if (con_is_bound(&vga_con))
759 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
760 if (ret == 0) {
761 ret = do_unregister_con_driver(&vga_con);
762
763 /* Ignore "already unregistered". */
764 if (ret == -ENODEV)
765 ret = 0;
766 }
767 console_unlock();
768
769 return ret;
770}
771#endif
772
Chris Wilson0673ad42016-06-24 14:00:22 +0100773static void intel_init_dpio(struct drm_i915_private *dev_priv)
774{
775 /*
776 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
777 * CHV x1 PHY (DP/HDMI D)
778 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
779 */
780 if (IS_CHERRYVIEW(dev_priv)) {
781 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
782 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
783 } else if (IS_VALLEYVIEW(dev_priv)) {
784 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
785 }
786}
787
788static int i915_workqueues_init(struct drm_i915_private *dev_priv)
789{
790 /*
791 * The i915 workqueue is primarily used for batched retirement of
792 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000793 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100794 * need high-priority retirement, such as waiting for an explicit
795 * bo.
796 *
797 * It is also used for periodic low-priority events, such as
798 * idle-timers and recording error state.
799 *
800 * All tasks on the workqueue are expected to acquire the dev mutex
801 * so there is no point in running more than one instance of the
802 * workqueue at any time. Use an ordered one.
803 */
804 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
805 if (dev_priv->wq == NULL)
806 goto out_err;
807
808 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
809 if (dev_priv->hotplug.dp_wq == NULL)
810 goto out_free_wq;
811
Chris Wilson0673ad42016-06-24 14:00:22 +0100812 return 0;
813
Chris Wilson0673ad42016-06-24 14:00:22 +0100814out_free_wq:
815 destroy_workqueue(dev_priv->wq);
816out_err:
817 DRM_ERROR("Failed to allocate workqueues.\n");
818
819 return -ENOMEM;
820}
821
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000822static void i915_engines_cleanup(struct drm_i915_private *i915)
823{
824 struct intel_engine_cs *engine;
825 enum intel_engine_id id;
826
827 for_each_engine(engine, i915, id)
828 kfree(engine);
829}
830
Chris Wilson0673ad42016-06-24 14:00:22 +0100831static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
832{
Chris Wilson0673ad42016-06-24 14:00:22 +0100833 destroy_workqueue(dev_priv->hotplug.dp_wq);
834 destroy_workqueue(dev_priv->wq);
835}
836
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300837/*
838 * We don't keep the workarounds for pre-production hardware, so we expect our
839 * driver to fail on these machines in one way or another. A little warning on
840 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000841 *
842 * Our policy for removing pre-production workarounds is to keep the
843 * current gen workarounds as a guide to the bring-up of the next gen
844 * (workarounds have a habit of persisting!). Anything older than that
845 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300846 */
847static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
848{
Chris Wilson248a1242017-01-30 10:44:56 +0000849 bool pre = false;
850
851 pre |= IS_HSW_EARLY_SDV(dev_priv);
852 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000853 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000854
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000855 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300856 DRM_ERROR("This is a pre-production stepping. "
857 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000858 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
859 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300860}
861
Chris Wilson0673ad42016-06-24 14:00:22 +0100862/**
863 * i915_driver_init_early - setup state not requiring device access
864 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000865 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100866 *
867 * Initialize everything that is a "SW-only" state, that is state not
868 * requiring accessing the device or exposing the driver via kernel internal
869 * or userspace interfaces. Example steps belonging here: lock initialization,
870 * system memory allocation, setting up device specific attributes and
871 * function hooks not requiring accessing the device.
872 */
873static int i915_driver_init_early(struct drm_i915_private *dev_priv,
874 const struct pci_device_id *ent)
875{
876 const struct intel_device_info *match_info =
877 (struct intel_device_info *)ent->driver_data;
878 struct intel_device_info *device_info;
879 int ret = 0;
880
881 if (i915_inject_load_failure())
882 return -ENODEV;
883
884 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100885 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100886 memcpy(device_info, match_info, sizeof(*device_info));
887 device_info->device_id = dev_priv->drm.pdev->device;
888
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100889 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
890 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100891 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100892 spin_lock_init(&dev_priv->irq_lock);
893 spin_lock_init(&dev_priv->gpu_error.lock);
894 mutex_init(&dev_priv->backlight_lock);
895 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500896
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 mutex_init(&dev_priv->sb_lock);
898 mutex_init(&dev_priv->modeset_restore_lock);
899 mutex_init(&dev_priv->av_mutex);
900 mutex_init(&dev_priv->wm.wm_mutex);
901 mutex_init(&dev_priv->pps_mutex);
902
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100903 i915_memcpy_init_early(dev_priv);
904
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 ret = i915_workqueues_init(dev_priv);
906 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000907 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100908
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000909 ret = i915_gem_init_early(dev_priv);
910 if (ret < 0)
911 goto err_workqueues;
912
Chris Wilson0673ad42016-06-24 14:00:22 +0100913 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000914 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100915
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000916 intel_wopcm_init_early(&dev_priv->wopcm);
917 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000918 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 intel_init_dpio(dev_priv);
920 intel_power_domains_init(dev_priv);
921 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200922 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923 intel_init_display_hooks(dev_priv);
924 intel_init_clock_gating_hooks(dev_priv);
925 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300926 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100927
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300928 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929
930 return 0;
931
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000932err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100933 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000934err_engines:
935 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936 return ret;
937}
938
939/**
940 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
941 * @dev_priv: device private
942 */
943static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
944{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300945 intel_irq_fini(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000946 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000947 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000949 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100950}
951
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000952static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100953{
David Weinehall52a05c32016-08-22 13:32:44 +0300954 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100955 int mmio_bar;
956 int mmio_size;
957
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100958 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100959 /*
960 * Before gen4, the registers and the GTT are behind different BARs.
961 * However, from gen4 onwards, the registers and the GTT are shared
962 * in the same BAR, so we want to restrict this ioremap from
963 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
964 * the register BAR remains the same size for all the earlier
965 * generations up to Ironlake.
966 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000967 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100968 mmio_size = 512 * 1024;
969 else
970 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300971 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100972 if (dev_priv->regs == NULL) {
973 DRM_ERROR("failed to map registers\n");
974
975 return -EIO;
976 }
977
978 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000979 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100980
981 return 0;
982}
983
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000984static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100985{
David Weinehall52a05c32016-08-22 13:32:44 +0300986 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100987
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000988 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300989 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100990}
991
992/**
993 * i915_driver_init_mmio - setup device MMIO
994 * @dev_priv: device private
995 *
996 * Setup minimal device state necessary for MMIO accesses later in the
997 * initialization sequence. The setup here should avoid any other device-wide
998 * side effects or exposing the driver via kernel internal or user space
999 * interfaces.
1000 */
1001static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1002{
Chris Wilson0673ad42016-06-24 14:00:22 +01001003 int ret;
1004
1005 if (i915_inject_load_failure())
1006 return -ENODEV;
1007
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001008 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001009 return -EIO;
1010
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001011 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001012 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001013 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001014
1015 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001016
Oscar Mateo26376a72018-03-16 14:14:49 +02001017 intel_device_info_init_mmio(dev_priv);
1018
1019 intel_uncore_prune(dev_priv);
1020
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001021 intel_uc_init_mmio(dev_priv);
1022
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001023 ret = intel_engines_init_mmio(dev_priv);
1024 if (ret)
1025 goto err_uncore;
1026
Chris Wilson24145512017-01-24 11:01:35 +00001027 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001028
1029 return 0;
1030
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001031err_uncore:
1032 intel_uncore_fini(dev_priv);
1033err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001034 pci_dev_put(dev_priv->bridge_dev);
1035
1036 return ret;
1037}
1038
1039/**
1040 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1041 * @dev_priv: device private
1042 */
1043static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1044{
Chris Wilson0673ad42016-06-24 14:00:22 +01001045 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001046 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001047 pci_dev_put(dev_priv->bridge_dev);
1048}
1049
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001050static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1051{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001052 /*
1053 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1054 * user's requested state against the hardware/driver capabilities. We
1055 * do this now so that we can print out any log messages once rather
1056 * than every time we check intel_enable_ppgtt().
1057 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001058 i915_modparams.enable_ppgtt =
1059 intel_sanitize_enable_ppgtt(dev_priv,
1060 i915_modparams.enable_ppgtt);
1061 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001062
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001063 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001064}
1065
Chris Wilson0673ad42016-06-24 14:00:22 +01001066/**
1067 * i915_driver_init_hw - setup state requiring device access
1068 * @dev_priv: device private
1069 *
1070 * Setup state that requires accessing the device, but doesn't require
1071 * exposing the driver via kernel internal or userspace interfaces.
1072 */
1073static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1074{
David Weinehall52a05c32016-08-22 13:32:44 +03001075 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001076 int ret;
1077
1078 if (i915_inject_load_failure())
1079 return -ENODEV;
1080
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001081 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001082
1083 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001084
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001085 i915_perf_init(dev_priv);
1086
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001087 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001088 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001089 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001090
Chris Wilson9f172f62018-04-14 10:12:33 +01001091 /*
1092 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1093 * otherwise the vga fbdev driver falls over.
1094 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001095 ret = i915_kick_out_firmware_fb(dev_priv);
1096 if (ret) {
1097 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001098 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001099 }
1100
1101 ret = i915_kick_out_vgacon(dev_priv);
1102 if (ret) {
1103 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001104 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001105 }
1106
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001107 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001108 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001109 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001110
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001111 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001112 if (ret) {
1113 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001114 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001115 }
1116
David Weinehall52a05c32016-08-22 13:32:44 +03001117 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001118
1119 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001120 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001121 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001122 if (ret) {
1123 DRM_ERROR("failed to set DMA mask\n");
1124
Chris Wilson9f172f62018-04-14 10:12:33 +01001125 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001126 }
1127 }
1128
Chris Wilson0673ad42016-06-24 14:00:22 +01001129 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1130 * using 32bit addressing, overwriting memory if HWS is located
1131 * above 4GB.
1132 *
1133 * The documentation also mentions an issue with undefined
1134 * behaviour if any general state is accessed within a page above 4GB,
1135 * which also needs to be handled carefully.
1136 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001137 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001138 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001139
1140 if (ret) {
1141 DRM_ERROR("failed to set DMA mask\n");
1142
Chris Wilson9f172f62018-04-14 10:12:33 +01001143 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001144 }
1145 }
1146
Chris Wilson0673ad42016-06-24 14:00:22 +01001147 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1148 PM_QOS_DEFAULT_VALUE);
1149
1150 intel_uncore_sanitize(dev_priv);
1151
1152 intel_opregion_setup(dev_priv);
1153
1154 i915_gem_load_init_fences(dev_priv);
1155
1156 /* On the 945G/GM, the chipset reports the MSI capability on the
1157 * integrated graphics even though the support isn't actually there
1158 * according to the published specs. It doesn't appear to function
1159 * correctly in testing on 945G.
1160 * This may be a side effect of MSI having been made available for PEG
1161 * and the registers being closely associated.
1162 *
1163 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001164 * be lost or delayed, and was defeatured. MSI interrupts seem to
1165 * get lost on g4x as well, and interrupt delivery seems to stay
1166 * properly dead afterwards. So we'll just disable them for all
1167 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001168 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001169 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001170 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001171 DRM_DEBUG_DRIVER("can't enable MSI");
1172 }
1173
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001174 ret = intel_gvt_init(dev_priv);
1175 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001176 goto err_ggtt;
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001177
Chris Wilson0673ad42016-06-24 14:00:22 +01001178 return 0;
1179
Chris Wilson9f172f62018-04-14 10:12:33 +01001180err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001181 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001182err_perf:
1183 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001184 return ret;
1185}
1186
1187/**
1188 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1189 * @dev_priv: device private
1190 */
1191static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1192{
David Weinehall52a05c32016-08-22 13:32:44 +03001193 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001194
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001195 i915_perf_fini(dev_priv);
1196
David Weinehall52a05c32016-08-22 13:32:44 +03001197 if (pdev->msi_enabled)
1198 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001199
1200 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001201 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001202}
1203
1204/**
1205 * i915_driver_register - register the driver with the rest of the system
1206 * @dev_priv: device private
1207 *
1208 * Perform any steps necessary to make the driver available via kernel
1209 * internal or userspace interfaces.
1210 */
1211static void i915_driver_register(struct drm_i915_private *dev_priv)
1212{
Chris Wilson91c8a322016-07-05 10:40:23 +01001213 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001214
Chris Wilson848b3652017-11-23 11:53:37 +00001215 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001216 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001217
1218 /*
1219 * Notify a valid surface after modesetting,
1220 * when running inside a VM.
1221 */
1222 if (intel_vgpu_active(dev_priv))
1223 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1224
1225 /* Reveal our presence to userspace */
1226 if (drm_dev_register(dev, 0) == 0) {
1227 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001228 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001229
1230 /* Depends on sysfs having been initialized */
1231 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001232 } else
1233 DRM_ERROR("Failed to register driver for userspace access!\n");
1234
1235 if (INTEL_INFO(dev_priv)->num_pipes) {
1236 /* Must be done after probing outputs */
1237 intel_opregion_register(dev_priv);
1238 acpi_video_register();
1239 }
1240
1241 if (IS_GEN5(dev_priv))
1242 intel_gpu_ips_init(dev_priv);
1243
Jerome Anandeef57322017-01-25 04:27:49 +05301244 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001245
1246 /*
1247 * Some ports require correctly set-up hpd registers for detection to
1248 * work properly (leading to ghost connected connector status), e.g. VGA
1249 * on gm45. Hence we can only set up the initial fbdev config after hpd
1250 * irqs are fully enabled. We do it last so that the async config
1251 * cannot run before the connectors are registered.
1252 */
1253 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001254
1255 /*
1256 * We need to coordinate the hotplugs with the asynchronous fbdev
1257 * configuration, for which we use the fbdev->async_cookie.
1258 */
1259 if (INTEL_INFO(dev_priv)->num_pipes)
1260 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001261}
1262
1263/**
1264 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1265 * @dev_priv: device private
1266 */
1267static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1268{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001269 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301270 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001271
Chris Wilson448aa912017-11-28 11:01:47 +00001272 /*
1273 * After flushing the fbdev (incl. a late async config which will
1274 * have delayed queuing of a hotplug event), then flush the hotplug
1275 * events.
1276 */
1277 drm_kms_helper_poll_fini(&dev_priv->drm);
1278
Chris Wilson0673ad42016-06-24 14:00:22 +01001279 intel_gpu_ips_teardown();
1280 acpi_video_unregister();
1281 intel_opregion_unregister(dev_priv);
1282
Robert Bragg442b8c02016-11-07 19:49:53 +00001283 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001284 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001285
David Weinehall694c2822016-08-22 13:32:43 +03001286 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001287 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001288
Chris Wilson848b3652017-11-23 11:53:37 +00001289 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001290}
1291
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001292static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1293{
1294 if (drm_debug & DRM_UT_DRIVER) {
1295 struct drm_printer p = drm_debug_printer("i915 device info:");
1296
1297 intel_device_info_dump(&dev_priv->info, &p);
1298 intel_device_info_dump_runtime(&dev_priv->info, &p);
1299 }
1300
1301 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1302 DRM_INFO("DRM_I915_DEBUG enabled\n");
1303 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1304 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1305}
1306
Chris Wilson0673ad42016-06-24 14:00:22 +01001307/**
1308 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001309 * @pdev: PCI device
1310 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001311 *
1312 * The driver load routine has to do several things:
1313 * - drive output discovery via intel_modeset_init()
1314 * - initialize the memory manager
1315 * - allocate initial config memory
1316 * - setup the DRM framebuffer with the allocated memory
1317 */
Chris Wilson42f55512016-06-24 14:00:26 +01001318int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001319{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001320 const struct intel_device_info *match_info =
1321 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001322 struct drm_i915_private *dev_priv;
1323 int ret;
1324
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001325 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001326 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001327 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001328
Chris Wilson0673ad42016-06-24 14:00:22 +01001329 ret = -ENOMEM;
1330 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1331 if (dev_priv)
1332 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1333 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001334 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001335 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001336 }
1337
Chris Wilson0673ad42016-06-24 14:00:22 +01001338 dev_priv->drm.pdev = pdev;
1339 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001340
1341 ret = pci_enable_device(pdev);
1342 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001343 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001344
1345 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001346 /*
1347 * Disable the system suspend direct complete optimization, which can
1348 * leave the device suspended skipping the driver's suspend handlers
1349 * if the device was already runtime suspended. This is needed due to
1350 * the difference in our runtime and system suspend sequence and
1351 * becaue the HDA driver may require us to enable the audio power
1352 * domain during system suspend.
1353 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001354 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001355
1356 ret = i915_driver_init_early(dev_priv, ent);
1357 if (ret < 0)
1358 goto out_pci_disable;
1359
1360 intel_runtime_pm_get(dev_priv);
1361
1362 ret = i915_driver_init_mmio(dev_priv);
1363 if (ret < 0)
1364 goto out_runtime_pm_put;
1365
1366 ret = i915_driver_init_hw(dev_priv);
1367 if (ret < 0)
1368 goto out_cleanup_mmio;
1369
1370 /*
1371 * TODO: move the vblank init and parts of modeset init steps into one
1372 * of the i915_driver_init_/i915_driver_register functions according
1373 * to the role/effect of the given init step.
1374 */
1375 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001376 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001377 INTEL_INFO(dev_priv)->num_pipes);
1378 if (ret)
1379 goto out_cleanup_hw;
1380 }
1381
Chris Wilson91c8a322016-07-05 10:40:23 +01001382 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001383 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001384 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001385
1386 i915_driver_register(dev_priv);
1387
1388 intel_runtime_pm_enable(dev_priv);
1389
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301390 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301391
Chris Wilson0673ad42016-06-24 14:00:22 +01001392 intel_runtime_pm_put(dev_priv);
1393
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001394 i915_welcome_messages(dev_priv);
1395
Chris Wilson0673ad42016-06-24 14:00:22 +01001396 return 0;
1397
Chris Wilson0673ad42016-06-24 14:00:22 +01001398out_cleanup_hw:
1399 i915_driver_cleanup_hw(dev_priv);
1400out_cleanup_mmio:
1401 i915_driver_cleanup_mmio(dev_priv);
1402out_runtime_pm_put:
1403 intel_runtime_pm_put(dev_priv);
1404 i915_driver_cleanup_early(dev_priv);
1405out_pci_disable:
1406 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001407out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001408 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001409 drm_dev_fini(&dev_priv->drm);
1410out_free:
1411 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001412 return ret;
1413}
1414
Chris Wilson42f55512016-06-24 14:00:26 +01001415void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001416{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001417 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001418 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001419
Daniel Vetter99c539b2017-07-15 00:46:56 +02001420 i915_driver_unregister(dev_priv);
1421
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001422 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001423 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001424
1425 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1426
Daniel Vetter18dddad2017-03-21 17:41:49 +01001427 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001428
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001429 intel_gvt_cleanup(dev_priv);
1430
Chris Wilson0673ad42016-06-24 14:00:22 +01001431 intel_modeset_cleanup(dev);
1432
Hans de Goede785f0762018-02-14 09:21:49 +01001433 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001434
David Weinehall52a05c32016-08-22 13:32:44 +03001435 vga_switcheroo_unregister_client(pdev);
1436 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001437
1438 intel_csr_ucode_fini(dev_priv);
1439
1440 /* Free error state after interrupts are fully disabled. */
1441 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001442 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001443
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001444 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001445 intel_fbc_cleanup_cfb(dev_priv);
1446
1447 intel_power_domains_fini(dev_priv);
1448
1449 i915_driver_cleanup_hw(dev_priv);
1450 i915_driver_cleanup_mmio(dev_priv);
1451
1452 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001453}
1454
1455static void i915_driver_release(struct drm_device *dev)
1456{
1457 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001458
1459 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001460 drm_dev_fini(&dev_priv->drm);
1461
1462 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001463}
1464
1465static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1466{
Chris Wilson829a0af2017-06-20 12:05:45 +01001467 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001468 int ret;
1469
Chris Wilson829a0af2017-06-20 12:05:45 +01001470 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001471 if (ret)
1472 return ret;
1473
1474 return 0;
1475}
1476
1477/**
1478 * i915_driver_lastclose - clean up after all DRM clients have exited
1479 * @dev: DRM device
1480 *
1481 * Take care of cleaning up after all DRM clients have exited. In the
1482 * mode setting case, we want to restore the kernel's initial mode (just
1483 * in case the last client left us in a bad state).
1484 *
1485 * Additionally, in the non-mode setting case, we'll tear down the GTT
1486 * and DMA structures, since the kernel won't be using them, and clea
1487 * up any GEM state.
1488 */
1489static void i915_driver_lastclose(struct drm_device *dev)
1490{
1491 intel_fbdev_restore_mode(dev);
1492 vga_switcheroo_process_delayed_switch();
1493}
1494
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001495static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001496{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001497 struct drm_i915_file_private *file_priv = file->driver_priv;
1498
Chris Wilson0673ad42016-06-24 14:00:22 +01001499 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001500 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001501 i915_gem_release(dev, file);
1502 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001503
1504 kfree(file_priv);
1505}
1506
Imre Deak07f9cd02014-08-18 14:42:45 +03001507static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1508{
Chris Wilson91c8a322016-07-05 10:40:23 +01001509 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001510 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001511
1512 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001513 for_each_intel_encoder(dev, encoder)
1514 if (encoder->suspend)
1515 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001516 drm_modeset_unlock_all(dev);
1517}
1518
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001519static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1520 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001521static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301522
Imre Deakbc872292015-11-18 17:32:30 +02001523static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1524{
1525#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1526 if (acpi_target_system_state() < ACPI_STATE_S3)
1527 return true;
1528#endif
1529 return false;
1530}
Sagar Kambleebc32822014-08-13 23:07:05 +05301531
Chris Wilson73b66f82018-05-25 10:26:29 +01001532static int i915_drm_prepare(struct drm_device *dev)
1533{
1534 struct drm_i915_private *i915 = to_i915(dev);
1535 int err;
1536
1537 /*
1538 * NB intel_display_suspend() may issue new requests after we've
1539 * ostensibly marked the GPU as ready-to-sleep here. We need to
1540 * split out that work and pull it forward so that after point,
1541 * the GPU is not woken again.
1542 */
1543 err = i915_gem_suspend(i915);
1544 if (err)
1545 dev_err(&i915->drm.pdev->dev,
1546 "GEM idle failed, suspend/resume might fail\n");
1547
1548 return err;
1549}
1550
Imre Deak5e365c32014-10-23 19:23:25 +03001551static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001552{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001553 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001554 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001555 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001556
Zhang Ruib8efb172013-02-05 15:41:53 +08001557 /* ignore lid events during suspend */
1558 mutex_lock(&dev_priv->modeset_restore_lock);
1559 dev_priv->modeset_restore = MODESET_SUSPENDED;
1560 mutex_unlock(&dev_priv->modeset_restore_lock);
1561
Imre Deak1f814da2015-12-16 02:52:19 +02001562 disable_rpm_wakeref_asserts(dev_priv);
1563
Paulo Zanonic67a4702013-08-19 13:18:09 -03001564 /* We do a lot of poking in a lot of registers, make sure they work
1565 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001566 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001567
Dave Airlie5bcf7192010-12-07 09:20:40 +10001568 drm_kms_helper_poll_disable(dev);
1569
David Weinehall52a05c32016-08-22 13:32:44 +03001570 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001571
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001572 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001573
1574 intel_dp_mst_suspend(dev);
1575
1576 intel_runtime_pm_disable_interrupts(dev_priv);
1577 intel_hpd_cancel_work(dev_priv);
1578
1579 intel_suspend_encoders(dev_priv);
1580
Ville Syrjälä712bf362016-10-31 22:37:23 +02001581 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001582
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001583 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001584
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001585 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001586
Imre Deakbc872292015-11-18 17:32:30 +02001587 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001588 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001589
Chris Wilson03d92e42016-05-23 15:08:10 +01001590 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001591
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001592 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001593
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001594 dev_priv->suspend_count++;
1595
Imre Deakf74ed082016-04-18 14:48:21 +03001596 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001597
Imre Deak1f814da2015-12-16 02:52:19 +02001598 enable_rpm_wakeref_asserts(dev_priv);
1599
Chris Wilson73b66f82018-05-25 10:26:29 +01001600 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001601}
1602
David Weinehallc49d13e2016-08-22 13:32:42 +03001603static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001604{
David Weinehallc49d13e2016-08-22 13:32:42 +03001605 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001606 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001607 int ret;
1608
Imre Deak1f814da2015-12-16 02:52:19 +02001609 disable_rpm_wakeref_asserts(dev_priv);
1610
Chris Wilsonec92ad02018-05-31 09:22:46 +01001611 i915_gem_suspend_late(dev_priv);
1612
Imre Deak4c494a52016-10-13 14:34:06 +03001613 intel_display_set_init_power(dev_priv, false);
Chris Wilsonec92ad02018-05-31 09:22:46 +01001614 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001615
Imre Deakbc872292015-11-18 17:32:30 +02001616 /*
1617 * In case of firmware assisted context save/restore don't manually
1618 * deinit the power domains. This also means the CSR/DMC firmware will
1619 * stay active, it will power down any HW resources as required and
1620 * also enable deeper system power states that would be blocked if the
1621 * firmware was inactive.
1622 */
Imre Deak0f906032018-03-22 16:36:42 +02001623 if (IS_GEN9_LP(dev_priv) || hibernation || !suspend_to_idle(dev_priv) ||
1624 dev_priv->csr.dmc_payload == NULL) {
Imre Deakbc872292015-11-18 17:32:30 +02001625 intel_power_domains_suspend(dev_priv);
Imre Deak0f906032018-03-22 16:36:42 +02001626 dev_priv->power_domains_suspended = true;
1627 }
Imre Deak73dfc222015-11-17 17:33:53 +02001628
Imre Deak507e1262016-04-20 20:27:54 +03001629 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001630 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001631 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001632 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001633 hsw_enable_pc8(dev_priv);
1634 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1635 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001636
1637 if (ret) {
1638 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak0f906032018-03-22 16:36:42 +02001639 if (dev_priv->power_domains_suspended) {
Imre Deakbc872292015-11-18 17:32:30 +02001640 intel_power_domains_init_hw(dev_priv, true);
Imre Deak0f906032018-03-22 16:36:42 +02001641 dev_priv->power_domains_suspended = false;
1642 }
Imre Deakc3c09c92014-10-23 19:23:15 +03001643
Imre Deak1f814da2015-12-16 02:52:19 +02001644 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001645 }
1646
David Weinehall52a05c32016-08-22 13:32:44 +03001647 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001648 /*
Imre Deak54875572015-06-30 17:06:47 +03001649 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001650 * the device even though it's already in D3 and hang the machine. So
1651 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001652 * power down the device properly. The issue was seen on multiple old
1653 * GENs with different BIOS vendors, so having an explicit blacklist
1654 * is inpractical; apply the workaround on everything pre GEN6. The
1655 * platforms where the issue was seen:
1656 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1657 * Fujitsu FSC S7110
1658 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001659 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001660 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001661 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001662
Imre Deak1f814da2015-12-16 02:52:19 +02001663out:
1664 enable_rpm_wakeref_asserts(dev_priv);
1665
1666 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001667}
1668
Matthew Aulda9a251c2016-12-02 10:24:11 +00001669static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001670{
1671 int error;
1672
Chris Wilsonded8b072016-07-05 10:40:22 +01001673 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001674 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001675 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001676 return -ENODEV;
1677 }
1678
Imre Deak0b14cbd2014-09-10 18:16:55 +03001679 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1680 state.event != PM_EVENT_FREEZE))
1681 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001682
1683 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1684 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001685
Imre Deak5e365c32014-10-23 19:23:25 +03001686 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001687 if (error)
1688 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001689
Imre Deakab3be732015-03-02 13:04:41 +02001690 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001691}
1692
Imre Deak5e365c32014-10-23 19:23:25 +03001693static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001694{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001695 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001696 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001697
Imre Deak1f814da2015-12-16 02:52:19 +02001698 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001699 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001700
Chris Wilson12887862018-06-14 10:40:59 +01001701 i915_gem_sanitize(dev_priv);
1702
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001703 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001704 if (ret)
1705 DRM_ERROR("failed to re-enable GGTT\n");
1706
Imre Deakf74ed082016-04-18 14:48:21 +03001707 intel_csr_ucode_resume(dev_priv);
1708
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001709 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001710 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001711 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001712
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001713 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001714
Peter Antoine364aece2015-05-11 08:50:45 +01001715 /*
1716 * Interrupts have to be enabled before any batches are run. If not the
1717 * GPU will hang. i915_gem_init_hw() will initiate batches to
1718 * update/restore the context.
1719 *
Imre Deak908764f2016-11-29 21:40:29 +02001720 * drm_mode_config_reset() needs AUX interrupts.
1721 *
Peter Antoine364aece2015-05-11 08:50:45 +01001722 * Modeset enabling in intel_modeset_init_hw() also needs working
1723 * interrupts.
1724 */
1725 intel_runtime_pm_enable_interrupts(dev_priv);
1726
Imre Deak908764f2016-11-29 21:40:29 +02001727 drm_mode_config_reset(dev);
1728
Chris Wilson37cd3302017-11-12 11:27:38 +00001729 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001730
Daniel Vetterd5818932015-02-23 12:03:26 +01001731 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001732 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001733
1734 spin_lock_irq(&dev_priv->irq_lock);
1735 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001736 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001737 spin_unlock_irq(&dev_priv->irq_lock);
1738
Daniel Vetterd5818932015-02-23 12:03:26 +01001739 intel_dp_mst_resume(dev);
1740
Lyudea16b7652016-03-11 10:57:01 -05001741 intel_display_resume(dev);
1742
Lyudee0b70062016-11-01 21:06:30 -04001743 drm_kms_helper_poll_enable(dev);
1744
Daniel Vetterd5818932015-02-23 12:03:26 +01001745 /*
1746 * ... but also need to make sure that hotplug processing
1747 * doesn't cause havoc. Like in the driver load code we don't
1748 * bother with the tiny race here where we might loose hotplug
1749 * notifications.
1750 * */
1751 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001752
Chris Wilson03d92e42016-05-23 15:08:10 +01001753 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001754
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001755 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001756
Zhang Ruib8efb172013-02-05 15:41:53 +08001757 mutex_lock(&dev_priv->modeset_restore_lock);
1758 dev_priv->modeset_restore = MODESET_DONE;
1759 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001760
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001761 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001762
Imre Deak1f814da2015-12-16 02:52:19 +02001763 enable_rpm_wakeref_asserts(dev_priv);
1764
Chris Wilson074c6ad2014-04-09 09:19:43 +01001765 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001766}
1767
Imre Deak5e365c32014-10-23 19:23:25 +03001768static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001769{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001770 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001771 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001772 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001773
Imre Deak76c4b252014-04-01 19:55:22 +03001774 /*
1775 * We have a resume ordering issue with the snd-hda driver also
1776 * requiring our device to be power up. Due to the lack of a
1777 * parent/child relationship we currently solve this with an early
1778 * resume hook.
1779 *
1780 * FIXME: This should be solved with a special hdmi sink device or
1781 * similar so that power domains can be employed.
1782 */
Imre Deak44410cd2016-04-18 14:45:54 +03001783
1784 /*
1785 * Note that we need to set the power state explicitly, since we
1786 * powered off the device during freeze and the PCI core won't power
1787 * it back up for us during thaw. Powering off the device during
1788 * freeze is not a hard requirement though, and during the
1789 * suspend/resume phases the PCI core makes sure we get here with the
1790 * device powered on. So in case we change our freeze logic and keep
1791 * the device powered we can also remove the following set power state
1792 * call.
1793 */
David Weinehall52a05c32016-08-22 13:32:44 +03001794 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001795 if (ret) {
1796 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1797 goto out;
1798 }
1799
1800 /*
1801 * Note that pci_enable_device() first enables any parent bridge
1802 * device and only then sets the power state for this device. The
1803 * bridge enabling is a nop though, since bridge devices are resumed
1804 * first. The order of enabling power and enabling the device is
1805 * imposed by the PCI core as described above, so here we preserve the
1806 * same order for the freeze/thaw phases.
1807 *
1808 * TODO: eventually we should remove pci_disable_device() /
1809 * pci_enable_enable_device() from suspend/resume. Due to how they
1810 * depend on the device enable refcount we can't anyway depend on them
1811 * disabling/enabling the device.
1812 */
David Weinehall52a05c32016-08-22 13:32:44 +03001813 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001814 ret = -EIO;
1815 goto out;
1816 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001817
David Weinehall52a05c32016-08-22 13:32:44 +03001818 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001819
Imre Deak1f814da2015-12-16 02:52:19 +02001820 disable_rpm_wakeref_asserts(dev_priv);
1821
Wayne Boyer666a4532015-12-09 12:29:35 -08001822 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001823 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001824 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001825 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1826 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001827
Hans de Goede68f60942017-02-10 11:28:01 +01001828 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001829
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001830 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001831 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001832 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001833 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001834 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001835 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001836
Chris Wilsondc979972016-05-10 14:10:04 +01001837 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001838
Imre Deak0f906032018-03-22 16:36:42 +02001839 if (dev_priv->power_domains_suspended)
Imre Deakbc872292015-11-18 17:32:30 +02001840 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001841 else
1842 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001843
Imre Deak6e35e8a2016-04-18 10:04:19 +03001844 enable_rpm_wakeref_asserts(dev_priv);
1845
Imre Deakbc872292015-11-18 17:32:30 +02001846out:
Imre Deak0f906032018-03-22 16:36:42 +02001847 dev_priv->power_domains_suspended = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001848
1849 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001850}
1851
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001852static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001853{
Imre Deak50a00722014-10-23 19:23:17 +03001854 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001855
Imre Deak097dd832014-10-23 19:23:19 +03001856 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1857 return 0;
1858
Imre Deak5e365c32014-10-23 19:23:25 +03001859 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001860 if (ret)
1861 return ret;
1862
Imre Deak5a175142014-10-23 19:23:18 +03001863 return i915_drm_resume(dev);
1864}
1865
Ben Gamari11ed50e2009-09-14 17:48:45 -04001866/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001867 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001868 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001869 * @stalled_mask: mask of the stalled engines with the guilty requests
1870 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001871 *
Chris Wilson780f2622016-09-09 14:11:52 +01001872 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1873 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001874 *
Chris Wilson221fe792016-09-09 14:11:51 +01001875 * Caller must hold the struct_mutex.
1876 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001877 * Procedure is fairly simple:
1878 * - reset the chip using the reset reg
1879 * - re-init context state
1880 * - re-init hardware status page
1881 * - re-init ring buffer
1882 * - re-init interrupt state
1883 * - re-init display
1884 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001885void i915_reset(struct drm_i915_private *i915,
1886 unsigned int stalled_mask,
1887 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001888{
Chris Wilson535275d2017-07-21 13:32:37 +01001889 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001890 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001891 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001892
Chris Wilson02866672018-03-30 14:18:01 +01001893 GEM_TRACE("flags=%lx\n", error->flags);
1894
Chris Wilsonf7096d42017-12-01 12:20:11 +00001895 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001896 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001897 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001898
Chris Wilson8c185ec2017-03-16 17:13:02 +00001899 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001900 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001901
Chris Wilsond98c52c2016-04-13 17:35:05 +01001902 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001903 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001904 goto wakeup;
1905
Chris Wilsond0667e92018-04-06 23:03:54 +01001906 if (reason)
1907 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001908 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001909
Chris Wilson535275d2017-07-21 13:32:37 +01001910 disable_irq(i915->drm.irq);
1911 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001912 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001913 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001914 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001915 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001916
Chris Wilsonf7096d42017-12-01 12:20:11 +00001917 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001918 if (i915_modparams.reset)
1919 dev_err(i915->drm.dev, "GPU reset not supported\n");
1920 else
1921 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001922 goto error;
1923 }
1924
1925 for (i = 0; i < 3; i++) {
1926 ret = intel_gpu_reset(i915, ALL_ENGINES);
1927 if (ret == 0)
1928 break;
1929
1930 msleep(100);
1931 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001932 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001933 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001934 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001935 }
1936
1937 /* Ok, now get things going again... */
1938
1939 /*
1940 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001941 * there.
1942 */
1943 ret = i915_ggtt_enable_hw(i915);
1944 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001945 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1946 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001947 goto error;
1948 }
1949
Chris Wilsond0667e92018-04-06 23:03:54 +01001950 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001951 intel_overlay_reset(i915);
1952
Chris Wilson0db8c962017-09-06 12:14:05 +01001953 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001954 * Next we need to restore the context, but we don't use those
1955 * yet either...
1956 *
1957 * Ring buffer needs to be re-initialized in the KMS case, or if X
1958 * was running at the time of the reset (i.e. we weren't VT
1959 * switched away).
1960 */
Chris Wilson535275d2017-07-21 13:32:37 +01001961 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001962 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001963 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1964 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001965 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001966 }
1967
Chris Wilson535275d2017-07-21 13:32:37 +01001968 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001969
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001970finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001971 i915_gem_reset_finish(i915);
1972 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001973
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001974wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001975 clear_bit(I915_RESET_HANDOFF, &error->flags);
1976 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001977 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001978
Chris Wilson107783d2017-12-05 17:27:57 +00001979taint:
1980 /*
1981 * History tells us that if we cannot reset the GPU now, we
1982 * never will. This then impacts everything that is run
1983 * subsequently. On failing the reset, we mark the driver
1984 * as wedged, preventing further execution on the GPU.
1985 * We also want to go one step further and add a taint to the
1986 * kernel so that any subsequent faults can be traced back to
1987 * this failure. This is important for CI, where if the
1988 * GPU/driver fails we would like to reboot and restart testing
1989 * rather than continue on into oblivion. For everyone else,
1990 * the system should still plod along, but they have been warned!
1991 */
1992 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001993error:
Chris Wilson535275d2017-07-21 13:32:37 +01001994 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001995 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001996 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001997}
1998
Michel Thierry6acbea82017-10-31 15:53:09 -07001999static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2000 struct intel_engine_cs *engine)
2001{
2002 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2003}
2004
Michel Thierry142bc7d2017-06-20 10:57:46 +01002005/**
2006 * i915_reset_engine - reset GPU engine to recover from a hang
2007 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002008 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002009 *
2010 * Reset a specific GPU engine. Useful if a hang is detected.
2011 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002012 *
2013 * Procedure is:
2014 * - identifies the request that caused the hang and it is dropped
2015 * - reset engine (which will force the engine to idle)
2016 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002017 */
Chris Wilsonce800752018-03-20 10:04:49 +00002018int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002019{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002020 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002021 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002022 int ret;
2023
Chris Wilson02866672018-03-30 14:18:01 +01002024 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002025 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2026
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002027 active_request = i915_gem_reset_prepare_engine(engine);
2028 if (IS_ERR_OR_NULL(active_request)) {
2029 /* Either the previous reset failed, or we pardon the reset. */
2030 ret = PTR_ERR(active_request);
2031 goto out;
2032 }
2033
Chris Wilsonce800752018-03-20 10:04:49 +00002034 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002035 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002036 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002037 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002038
Michel Thierry6acbea82017-10-31 15:53:09 -07002039 if (!engine->i915->guc.execbuf_client)
2040 ret = intel_gt_reset_engine(engine->i915, engine);
2041 else
2042 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002043 if (ret) {
2044 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002045 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2046 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002047 engine->name, ret);
2048 goto out;
2049 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002050
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002051 /*
2052 * The request that caused the hang is stuck on elsp, we know the
2053 * active request and can drop it, adjust head to skip the offending
2054 * request to resume executing remaining requests in the queue.
2055 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002056 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002057
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002058 /*
2059 * The engine and its registers (and workarounds in case of render)
2060 * have been reset to their default values. Follow the init_ring
2061 * process to program RING_MODE, HWSP and re-enable submission.
2062 */
2063 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002064 if (ret)
2065 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002066
2067out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002068 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002069 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002070}
2071
Chris Wilson73b66f82018-05-25 10:26:29 +01002072static int i915_pm_prepare(struct device *kdev)
2073{
2074 struct pci_dev *pdev = to_pci_dev(kdev);
2075 struct drm_device *dev = pci_get_drvdata(pdev);
2076
2077 if (!dev) {
2078 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2079 return -ENODEV;
2080 }
2081
2082 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2083 return 0;
2084
2085 return i915_drm_prepare(dev);
2086}
2087
David Weinehallc49d13e2016-08-22 13:32:42 +03002088static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002089{
David Weinehallc49d13e2016-08-22 13:32:42 +03002090 struct pci_dev *pdev = to_pci_dev(kdev);
2091 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002092
David Weinehallc49d13e2016-08-22 13:32:42 +03002093 if (!dev) {
2094 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002095 return -ENODEV;
2096 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002097
David Weinehallc49d13e2016-08-22 13:32:42 +03002098 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002099 return 0;
2100
David Weinehallc49d13e2016-08-22 13:32:42 +03002101 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002102}
2103
David Weinehallc49d13e2016-08-22 13:32:42 +03002104static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002105{
David Weinehallc49d13e2016-08-22 13:32:42 +03002106 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002107
2108 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002109 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002110 * requiring our device to be power up. Due to the lack of a
2111 * parent/child relationship we currently solve this with an late
2112 * suspend hook.
2113 *
2114 * FIXME: This should be solved with a special hdmi sink device or
2115 * similar so that power domains can be employed.
2116 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002117 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002118 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002119
David Weinehallc49d13e2016-08-22 13:32:42 +03002120 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002121}
2122
David Weinehallc49d13e2016-08-22 13:32:42 +03002123static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002124{
David Weinehallc49d13e2016-08-22 13:32:42 +03002125 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002126
David Weinehallc49d13e2016-08-22 13:32:42 +03002127 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002128 return 0;
2129
David Weinehallc49d13e2016-08-22 13:32:42 +03002130 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002131}
2132
David Weinehallc49d13e2016-08-22 13:32:42 +03002133static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002134{
David Weinehallc49d13e2016-08-22 13:32:42 +03002135 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002136
David Weinehallc49d13e2016-08-22 13:32:42 +03002137 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002138 return 0;
2139
David Weinehallc49d13e2016-08-22 13:32:42 +03002140 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002141}
2142
David Weinehallc49d13e2016-08-22 13:32:42 +03002143static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002144{
David Weinehallc49d13e2016-08-22 13:32:42 +03002145 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002146
David Weinehallc49d13e2016-08-22 13:32:42 +03002147 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002148 return 0;
2149
David Weinehallc49d13e2016-08-22 13:32:42 +03002150 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002151}
2152
Chris Wilson1f19ac22016-05-14 07:26:32 +01002153/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002154static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002155{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002156 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002157 int ret;
2158
Imre Deakdd9f31c2017-08-16 17:46:07 +03002159 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2160 ret = i915_drm_suspend(dev);
2161 if (ret)
2162 return ret;
2163 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002164
2165 ret = i915_gem_freeze(kdev_to_i915(kdev));
2166 if (ret)
2167 return ret;
2168
2169 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002170}
2171
David Weinehallc49d13e2016-08-22 13:32:42 +03002172static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002173{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002174 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002175 int ret;
2176
Imre Deakdd9f31c2017-08-16 17:46:07 +03002177 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2178 ret = i915_drm_suspend_late(dev, true);
2179 if (ret)
2180 return ret;
2181 }
Chris Wilson461fb992016-05-14 07:26:33 +01002182
David Weinehallc49d13e2016-08-22 13:32:42 +03002183 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002184 if (ret)
2185 return ret;
2186
2187 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002188}
2189
2190/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002191static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002192{
David Weinehallc49d13e2016-08-22 13:32:42 +03002193 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002194}
2195
David Weinehallc49d13e2016-08-22 13:32:42 +03002196static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002197{
David Weinehallc49d13e2016-08-22 13:32:42 +03002198 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002199}
2200
2201/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002202static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002203{
David Weinehallc49d13e2016-08-22 13:32:42 +03002204 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002205}
2206
David Weinehallc49d13e2016-08-22 13:32:42 +03002207static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002208{
David Weinehallc49d13e2016-08-22 13:32:42 +03002209 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002210}
2211
Imre Deakddeea5b2014-05-05 15:19:56 +03002212/*
2213 * Save all Gunit registers that may be lost after a D3 and a subsequent
2214 * S0i[R123] transition. The list of registers needing a save/restore is
2215 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2216 * registers in the following way:
2217 * - Driver: saved/restored by the driver
2218 * - Punit : saved/restored by the Punit firmware
2219 * - No, w/o marking: no need to save/restore, since the register is R/O or
2220 * used internally by the HW in a way that doesn't depend
2221 * keeping the content across a suspend/resume.
2222 * - Debug : used for debugging
2223 *
2224 * We save/restore all registers marked with 'Driver', with the following
2225 * exceptions:
2226 * - Registers out of use, including also registers marked with 'Debug'.
2227 * These have no effect on the driver's operation, so we don't save/restore
2228 * them to reduce the overhead.
2229 * - Registers that are fully setup by an initialization function called from
2230 * the resume path. For example many clock gating and RPS/RC6 registers.
2231 * - Registers that provide the right functionality with their reset defaults.
2232 *
2233 * TODO: Except for registers that based on the above 3 criteria can be safely
2234 * ignored, we save/restore all others, practically treating the HW context as
2235 * a black-box for the driver. Further investigation is needed to reduce the
2236 * saved/restored registers even further, by following the same 3 criteria.
2237 */
2238static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2239{
2240 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2241 int i;
2242
2243 /* GAM 0x4000-0x4770 */
2244 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2245 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2246 s->arb_mode = I915_READ(ARB_MODE);
2247 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2248 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2249
2250 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002251 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002252
2253 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002254 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002255
2256 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2257 s->ecochk = I915_READ(GAM_ECOCHK);
2258 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2259 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2260
2261 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2262
2263 /* MBC 0x9024-0x91D0, 0x8500 */
2264 s->g3dctl = I915_READ(VLV_G3DCTL);
2265 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2266 s->mbctl = I915_READ(GEN6_MBCTL);
2267
2268 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2269 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2270 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2271 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2272 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2273 s->rstctl = I915_READ(GEN6_RSTCTL);
2274 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2275
2276 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2277 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2278 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2279 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2280 s->ecobus = I915_READ(ECOBUS);
2281 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2282 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2283 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2284 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2285 s->rcedata = I915_READ(VLV_RCEDATA);
2286 s->spare2gh = I915_READ(VLV_SPAREG2H);
2287
2288 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2289 s->gt_imr = I915_READ(GTIMR);
2290 s->gt_ier = I915_READ(GTIER);
2291 s->pm_imr = I915_READ(GEN6_PMIMR);
2292 s->pm_ier = I915_READ(GEN6_PMIER);
2293
2294 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002295 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002296
2297 /* GT SA CZ domain, 0x100000-0x138124 */
2298 s->tilectl = I915_READ(TILECTL);
2299 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2300 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2301 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2302 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2303
2304 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2305 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2306 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002307 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002308 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2309
2310 /*
2311 * Not saving any of:
2312 * DFT, 0x9800-0x9EC0
2313 * SARB, 0xB000-0xB1FC
2314 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2315 * PCI CFG
2316 */
2317}
2318
2319static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2320{
2321 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2322 u32 val;
2323 int i;
2324
2325 /* GAM 0x4000-0x4770 */
2326 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2327 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2328 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2329 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2330 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2331
2332 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002333 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002334
2335 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002336 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002337
2338 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2339 I915_WRITE(GAM_ECOCHK, s->ecochk);
2340 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2341 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2342
2343 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2344
2345 /* MBC 0x9024-0x91D0, 0x8500 */
2346 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2347 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2348 I915_WRITE(GEN6_MBCTL, s->mbctl);
2349
2350 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2351 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2352 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2353 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2354 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2355 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2356 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2357
2358 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2359 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2360 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2361 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2362 I915_WRITE(ECOBUS, s->ecobus);
2363 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2364 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2365 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2366 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2367 I915_WRITE(VLV_RCEDATA, s->rcedata);
2368 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2369
2370 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2371 I915_WRITE(GTIMR, s->gt_imr);
2372 I915_WRITE(GTIER, s->gt_ier);
2373 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2374 I915_WRITE(GEN6_PMIER, s->pm_ier);
2375
2376 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002377 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002378
2379 /* GT SA CZ domain, 0x100000-0x138124 */
2380 I915_WRITE(TILECTL, s->tilectl);
2381 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2382 /*
2383 * Preserve the GT allow wake and GFX force clock bit, they are not
2384 * be restored, as they are used to control the s0ix suspend/resume
2385 * sequence by the caller.
2386 */
2387 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2388 val &= VLV_GTLC_ALLOWWAKEREQ;
2389 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2390 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2391
2392 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2393 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2394 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2395 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2396
2397 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2398
2399 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2400 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2401 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002402 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002403 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2404}
2405
Chris Wilson3dd14c02017-04-21 14:58:15 +01002406static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2407 u32 mask, u32 val)
2408{
2409 /* The HW does not like us polling for PW_STATUS frequently, so
2410 * use the sleeping loop rather than risk the busy spin within
2411 * intel_wait_for_register().
2412 *
2413 * Transitioning between RC6 states should be at most 2ms (see
2414 * valleyview_enable_rps) so use a 3ms timeout.
2415 */
2416 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2417 3);
2418}
2419
Imre Deak650ad972014-04-18 16:35:02 +03002420int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2421{
2422 u32 val;
2423 int err;
2424
Imre Deak650ad972014-04-18 16:35:02 +03002425 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2426 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2427 if (force_on)
2428 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2429 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2430
2431 if (!force_on)
2432 return 0;
2433
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002434 err = intel_wait_for_register(dev_priv,
2435 VLV_GTLC_SURVIVABILITY_REG,
2436 VLV_GFX_CLK_STATUS_BIT,
2437 VLV_GFX_CLK_STATUS_BIT,
2438 20);
Imre Deak650ad972014-04-18 16:35:02 +03002439 if (err)
2440 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2441 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2442
2443 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002444}
2445
Imre Deakddeea5b2014-05-05 15:19:56 +03002446static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2447{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002448 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002449 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002450 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002451
2452 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2453 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2454 if (allow)
2455 val |= VLV_GTLC_ALLOWWAKEREQ;
2456 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2457 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2458
Chris Wilson3dd14c02017-04-21 14:58:15 +01002459 mask = VLV_GTLC_ALLOWWAKEACK;
2460 val = allow ? mask : 0;
2461
2462 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002463 if (err)
2464 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002465
Imre Deakddeea5b2014-05-05 15:19:56 +03002466 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002467}
2468
Chris Wilson3dd14c02017-04-21 14:58:15 +01002469static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2470 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002471{
2472 u32 mask;
2473 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002474
2475 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2476 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002477
2478 /*
2479 * RC6 transitioning can be delayed up to 2 msec (see
2480 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002481 *
2482 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2483 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002484 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002485 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002486 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2487 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002488}
2489
2490static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2491{
2492 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2493 return;
2494
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002495 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002496 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2497}
2498
Sagar Kambleebc32822014-08-13 23:07:05 +05302499static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002500{
2501 u32 mask;
2502 int err;
2503
2504 /*
2505 * Bspec defines the following GT well on flags as debug only, so
2506 * don't treat them as hard failures.
2507 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002508 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002509
2510 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2511 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2512
2513 vlv_check_no_gt_access(dev_priv);
2514
2515 err = vlv_force_gfx_clock(dev_priv, true);
2516 if (err)
2517 goto err1;
2518
2519 err = vlv_allow_gt_wake(dev_priv, false);
2520 if (err)
2521 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302522
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002523 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302524 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002525
2526 err = vlv_force_gfx_clock(dev_priv, false);
2527 if (err)
2528 goto err2;
2529
2530 return 0;
2531
2532err2:
2533 /* For safety always re-enable waking and disable gfx clock forcing */
2534 vlv_allow_gt_wake(dev_priv, true);
2535err1:
2536 vlv_force_gfx_clock(dev_priv, false);
2537
2538 return err;
2539}
2540
Sagar Kamble016970b2014-08-13 23:07:06 +05302541static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2542 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002543{
Imre Deakddeea5b2014-05-05 15:19:56 +03002544 int err;
2545 int ret;
2546
2547 /*
2548 * If any of the steps fail just try to continue, that's the best we
2549 * can do at this point. Return the first error code (which will also
2550 * leave RPM permanently disabled).
2551 */
2552 ret = vlv_force_gfx_clock(dev_priv, true);
2553
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002554 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302555 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002556
2557 err = vlv_allow_gt_wake(dev_priv, true);
2558 if (!ret)
2559 ret = err;
2560
2561 err = vlv_force_gfx_clock(dev_priv, false);
2562 if (!ret)
2563 ret = err;
2564
2565 vlv_check_no_gt_access(dev_priv);
2566
Chris Wilson7c108fd2016-10-24 13:42:18 +01002567 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002568 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002569
2570 return ret;
2571}
2572
David Weinehallc49d13e2016-08-22 13:32:42 +03002573static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002574{
David Weinehallc49d13e2016-08-22 13:32:42 +03002575 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002576 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002577 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002578 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002579
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002580 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002581 return -ENODEV;
2582
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002583 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002584 return -ENODEV;
2585
Paulo Zanoni8a187452013-12-06 20:32:13 -02002586 DRM_DEBUG_KMS("Suspending device\n");
2587
Imre Deak1f814da2015-12-16 02:52:19 +02002588 disable_rpm_wakeref_asserts(dev_priv);
2589
Imre Deakd6102972014-05-07 19:57:49 +03002590 /*
2591 * We are safe here against re-faults, since the fault handler takes
2592 * an RPM reference.
2593 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002594 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002595
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002596 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002597
Imre Deak2eb52522014-11-19 15:30:05 +02002598 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002599
Hans de Goede01c799c2017-11-14 14:55:18 +01002600 intel_uncore_suspend(dev_priv);
2601
Imre Deak507e1262016-04-20 20:27:54 +03002602 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002603 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002604 bxt_display_core_uninit(dev_priv);
2605 bxt_enable_dc9(dev_priv);
2606 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2607 hsw_enable_pc8(dev_priv);
2608 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2609 ret = vlv_suspend_complete(dev_priv);
2610 }
2611
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002612 if (ret) {
2613 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002614 intel_uncore_runtime_resume(dev_priv);
2615
Daniel Vetterb9632912014-09-30 10:56:44 +02002616 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002617
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002618 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302619
2620 i915_gem_init_swizzling(dev_priv);
2621 i915_gem_restore_fences(dev_priv);
2622
Imre Deak1f814da2015-12-16 02:52:19 +02002623 enable_rpm_wakeref_asserts(dev_priv);
2624
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002625 return ret;
2626 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002627
Imre Deak1f814da2015-12-16 02:52:19 +02002628 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002629 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002630
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002631 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002632 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2633
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002634 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002635
2636 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002637 * FIXME: We really should find a document that references the arguments
2638 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002639 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002640 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002641 /*
2642 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2643 * being detected, and the call we do at intel_runtime_resume()
2644 * won't be able to restore them. Since PCI_D3hot matches the
2645 * actual specification and appears to be working, use it.
2646 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002647 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002648 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002649 /*
2650 * current versions of firmware which depend on this opregion
2651 * notification have repurposed the D1 definition to mean
2652 * "runtime suspended" vs. what you would normally expect (D3)
2653 * to distinguish it from notifications that might be sent via
2654 * the suspend path.
2655 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002656 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002657 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002658
Mika Kuoppala59bad942015-01-16 11:34:40 +02002659 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002660
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002661 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002662 intel_hpd_poll_init(dev_priv);
2663
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002664 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002665 return 0;
2666}
2667
David Weinehallc49d13e2016-08-22 13:32:42 +03002668static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002669{
David Weinehallc49d13e2016-08-22 13:32:42 +03002670 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002671 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002672 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002673 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002674
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002675 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002676 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002677
2678 DRM_DEBUG_KMS("Resuming device\n");
2679
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002680 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002681 disable_rpm_wakeref_asserts(dev_priv);
2682
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002683 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002684 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002685 if (intel_uncore_unclaimed_mmio(dev_priv))
2686 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002687
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002688 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002689 bxt_disable_dc9(dev_priv);
2690 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002691 if (dev_priv->csr.dmc_payload &&
2692 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2693 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002694 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002695 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002696 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002697 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002698 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002699
Hans de Goedebedf4d72017-11-14 14:55:17 +01002700 intel_uncore_runtime_resume(dev_priv);
2701
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302702 intel_runtime_pm_enable_interrupts(dev_priv);
2703
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002704 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302705
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002706 /*
2707 * No point of rolling back things in case of an error, as the best
2708 * we can do is to hope that things will still work (and disable RPM).
2709 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002710 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002711 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002712
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002713 /*
2714 * On VLV/CHV display interrupts are part of the display
2715 * power well, so hpd is reinitialized from there. For
2716 * everyone else do it here.
2717 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002718 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002719 intel_hpd_init(dev_priv);
2720
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302721 intel_enable_ipc(dev_priv);
2722
Imre Deak1f814da2015-12-16 02:52:19 +02002723 enable_rpm_wakeref_asserts(dev_priv);
2724
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002725 if (ret)
2726 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2727 else
2728 DRM_DEBUG_KMS("Device resumed\n");
2729
2730 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002731}
2732
Chris Wilson42f55512016-06-24 14:00:26 +01002733const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002734 /*
2735 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2736 * PMSG_RESUME]
2737 */
Chris Wilson73b66f82018-05-25 10:26:29 +01002738 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04002739 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002740 .suspend_late = i915_pm_suspend_late,
2741 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002742 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002743
2744 /*
2745 * S4 event handlers
2746 * @freeze, @freeze_late : called (1) before creating the
2747 * hibernation image [PMSG_FREEZE] and
2748 * (2) after rebooting, before restoring
2749 * the image [PMSG_QUIESCE]
2750 * @thaw, @thaw_early : called (1) after creating the hibernation
2751 * image, before writing it [PMSG_THAW]
2752 * and (2) after failing to create or
2753 * restore the image [PMSG_RECOVER]
2754 * @poweroff, @poweroff_late: called after writing the hibernation
2755 * image, before rebooting [PMSG_HIBERNATE]
2756 * @restore, @restore_early : called after rebooting and restoring the
2757 * hibernation image [PMSG_RESTORE]
2758 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002759 .freeze = i915_pm_freeze,
2760 .freeze_late = i915_pm_freeze_late,
2761 .thaw_early = i915_pm_thaw_early,
2762 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002763 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002764 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002765 .restore_early = i915_pm_restore_early,
2766 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002767
2768 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002769 .runtime_suspend = intel_runtime_suspend,
2770 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002771};
2772
Laurent Pinchart78b68552012-05-17 13:27:22 +02002773static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002774 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002775 .open = drm_gem_vm_open,
2776 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002777};
2778
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002779static const struct file_operations i915_driver_fops = {
2780 .owner = THIS_MODULE,
2781 .open = drm_open,
2782 .release = drm_release,
2783 .unlocked_ioctl = drm_ioctl,
2784 .mmap = drm_gem_mmap,
2785 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002786 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002787 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002788 .llseek = noop_llseek,
2789};
2790
Chris Wilson0673ad42016-06-24 14:00:22 +01002791static int
2792i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2793 struct drm_file *file)
2794{
2795 return -ENODEV;
2796}
2797
2798static const struct drm_ioctl_desc i915_ioctls[] = {
2799 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2800 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2801 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2802 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2803 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2804 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002805 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002806 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2807 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2808 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2809 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2810 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2811 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2812 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2813 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2814 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2815 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2816 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002817 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2818 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002819 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2820 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2821 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2822 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2823 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2824 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2825 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2826 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2827 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2828 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2829 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2831 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002834 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2835 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002836 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002837 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002838 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2839 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2840 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002841 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002842 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2843 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2844 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2845 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2846 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2847 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2848 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2849 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2850 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002851 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002852 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2853 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002854 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002855};
2856
Linus Torvalds1da177e2005-04-16 15:20:36 -07002857static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002858 /* Don't use MTRRs here; the Xserver or userspace app should
2859 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002860 */
Eric Anholt673a3942008-07-30 12:06:12 -07002861 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002862 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002863 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002864 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002865 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002866 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002867 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002868
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002869 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002870 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002871 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002872
2873 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2874 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2875 .gem_prime_export = i915_gem_prime_export,
2876 .gem_prime_import = i915_gem_prime_import,
2877
Dave Airlieff72145b2011-02-07 12:16:14 +10002878 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002879 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002881 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002882 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002883 .name = DRIVER_NAME,
2884 .desc = DRIVER_DESC,
2885 .date = DRIVER_DATE,
2886 .major = DRIVER_MAJOR,
2887 .minor = DRIVER_MINOR,
2888 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002890
2891#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2892#include "selftests/mock_drm.c"
2893#endif