Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 30 | #include <linux/acpi.h> |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 31 | #include <linux/device.h> |
| 32 | #include <linux/oom.h> |
| 33 | #include <linux/module.h> |
| 34 | #include <linux/pci.h> |
| 35 | #include <linux/pm.h> |
| 36 | #include <linux/pm_runtime.h> |
| 37 | #include <linux/pnp.h> |
| 38 | #include <linux/slab.h> |
| 39 | #include <linux/vgaarb.h> |
| 40 | #include <linux/vga_switcheroo.h> |
| 41 | #include <linux/vt.h> |
| 42 | #include <acpi/video.h> |
| 43 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 44 | #include <drm/drmP.h> |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 45 | #include <drm/drm_crtc_helper.h> |
Maarten Lankhorst | a667fb4 | 2016-12-15 15:29:44 +0100 | [diff] [blame] | 46 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 47 | #include <drm/i915_drm.h> |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 48 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | #include "i915_drv.h" |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 50 | #include "i915_trace.h" |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 51 | #include "i915_vgpu.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 52 | #include "intel_drv.h" |
Anusha Srivatsa | 5464cd6 | 2017-01-18 08:05:58 -0800 | [diff] [blame] | 53 | #include "intel_uc.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 55 | static struct drm_driver driver; |
| 56 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 57 | static unsigned int i915_load_fail_count; |
| 58 | |
| 59 | bool __i915_inject_load_failure(const char *func, int line) |
| 60 | { |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 61 | if (i915_load_fail_count >= i915_modparams.inject_load_failure) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 62 | return false; |
| 63 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 64 | if (++i915_load_fail_count == i915_modparams.inject_load_failure) { |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 65 | DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n", |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 66 | i915_modparams.inject_load_failure, func, line); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 67 | return true; |
| 68 | } |
| 69 | |
| 70 | return false; |
| 71 | } |
| 72 | |
| 73 | #define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI" |
| 74 | #define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \ |
| 75 | "providing the dmesg log by booting with drm.debug=0xf" |
| 76 | |
| 77 | void |
| 78 | __i915_printk(struct drm_i915_private *dev_priv, const char *level, |
| 79 | const char *fmt, ...) |
| 80 | { |
| 81 | static bool shown_bug_once; |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 82 | struct device *kdev = dev_priv->drm.dev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 83 | bool is_error = level[1] <= KERN_ERR[1]; |
| 84 | bool is_debug = level[1] == KERN_DEBUG[1]; |
| 85 | struct va_format vaf; |
| 86 | va_list args; |
| 87 | |
| 88 | if (is_debug && !(drm_debug & DRM_UT_DRIVER)) |
| 89 | return; |
| 90 | |
| 91 | va_start(args, fmt); |
| 92 | |
| 93 | vaf.fmt = fmt; |
| 94 | vaf.va = &args; |
| 95 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 96 | dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV", |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 97 | __builtin_return_address(0), &vaf); |
| 98 | |
| 99 | if (is_error && !shown_bug_once) { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 100 | dev_notice(kdev, "%s", FDO_BUG_MSG); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 101 | shown_bug_once = true; |
| 102 | } |
| 103 | |
| 104 | va_end(args); |
| 105 | } |
| 106 | |
| 107 | static bool i915_error_injected(struct drm_i915_private *dev_priv) |
| 108 | { |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 109 | return i915_modparams.inject_load_failure && |
| 110 | i915_load_fail_count == i915_modparams.inject_load_failure; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 111 | } |
| 112 | |
| 113 | #define i915_load_error(dev_priv, fmt, ...) \ |
| 114 | __i915_printk(dev_priv, \ |
| 115 | i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \ |
| 116 | fmt, ##__VA_ARGS__) |
| 117 | |
| 118 | |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 119 | static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv) |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 120 | { |
| 121 | enum intel_pch ret = PCH_NOP; |
| 122 | |
| 123 | /* |
| 124 | * In a virtualized passthrough environment we can be in a |
| 125 | * setup where the ISA bridge is not able to be passed through. |
| 126 | * In this case, a south bridge can be emulated and we have to |
| 127 | * make an educated guess as to which PCH is really there. |
| 128 | */ |
| 129 | |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 130 | if (IS_GEN5(dev_priv)) { |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 131 | ret = PCH_IBX; |
| 132 | DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n"); |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 133 | } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) { |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 134 | ret = PCH_CPT; |
Ville Syrjälä | aa03213 | 2017-06-20 16:03:07 +0300 | [diff] [blame] | 135 | DRM_DEBUG_KMS("Assuming CougarPoint PCH\n"); |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 136 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 137 | ret = PCH_LPT; |
Xiong Zhang | 817aef5 | 2017-06-15 11:11:45 +0800 | [diff] [blame] | 138 | if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv)) |
| 139 | dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE; |
| 140 | else |
| 141 | dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE; |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 142 | DRM_DEBUG_KMS("Assuming LynxPoint PCH\n"); |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 143 | } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 144 | ret = PCH_SPT; |
| 145 | DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n"); |
Rodrigo Vivi | 8093781 | 2017-06-08 08:49:59 -0700 | [diff] [blame] | 146 | } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) { |
Rodrigo Vivi | acf1dba | 2017-06-06 13:30:31 -0700 | [diff] [blame] | 147 | ret = PCH_CNP; |
Rodrigo Vivi | 8093781 | 2017-06-08 08:49:59 -0700 | [diff] [blame] | 148 | DRM_DEBUG_KMS("Assuming CannonPoint PCH\n"); |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 149 | } |
| 150 | |
| 151 | return ret; |
| 152 | } |
| 153 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 154 | static void intel_detect_pch(struct drm_i915_private *dev_priv) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 155 | { |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 156 | struct pci_dev *pch = NULL; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 157 | |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 158 | /* In all current cases, num_pipes is equivalent to the PCH_NOP setting |
| 159 | * (which really amounts to a PCH but no South Display). |
| 160 | */ |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 161 | if (INTEL_INFO(dev_priv)->num_pipes == 0) { |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 162 | dev_priv->pch_type = PCH_NOP; |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 163 | return; |
| 164 | } |
| 165 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 166 | /* |
| 167 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 168 | * make graphics device passthrough work easy for VMM, that only |
| 169 | * need to expose ISA bridge to let driver know the real hardware |
| 170 | * underneath. This is a requirement from virtualization team. |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 171 | * |
| 172 | * In some virtualized environments (e.g. XEN), there is irrelevant |
| 173 | * ISA bridge in the system. To work reliably, we should scan trhough |
| 174 | * all the ISA bridge devices and check for the first match, instead |
| 175 | * of only checking the first one. |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 176 | */ |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 177 | while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 178 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 179 | unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
Ville Syrjälä | c5e855d | 2017-06-21 20:49:44 +0300 | [diff] [blame] | 180 | |
| 181 | dev_priv->pch_id = id; |
Dhinakaran Pandiyan | ec7e0bb | 2017-06-02 13:06:40 -0700 | [diff] [blame] | 182 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 183 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 184 | dev_priv->pch_type = PCH_IBX; |
| 185 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 186 | WARN_ON(!IS_GEN5(dev_priv)); |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 187 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 188 | dev_priv->pch_type = PCH_CPT; |
| 189 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Ville Syrjälä | d4cdbf0 | 2017-06-20 16:03:09 +0300 | [diff] [blame] | 190 | WARN_ON(!IS_GEN6(dev_priv) && |
| 191 | !IS_IVYBRIDGE(dev_priv)); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 192 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 193 | /* PantherPoint is CPT compatible */ |
| 194 | dev_priv->pch_type = PCH_CPT; |
Jani Nikula | 492ab66 | 2013-10-01 12:12:33 +0300 | [diff] [blame] | 195 | DRM_DEBUG_KMS("Found PantherPoint PCH\n"); |
Ville Syrjälä | d4cdbf0 | 2017-06-20 16:03:09 +0300 | [diff] [blame] | 196 | WARN_ON(!IS_GEN6(dev_priv) && |
| 197 | !IS_IVYBRIDGE(dev_priv)); |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 198 | } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { |
| 199 | dev_priv->pch_type = PCH_LPT; |
| 200 | DRM_DEBUG_KMS("Found LynxPoint PCH\n"); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 201 | WARN_ON(!IS_HASWELL(dev_priv) && |
| 202 | !IS_BROADWELL(dev_priv)); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 203 | WARN_ON(IS_HSW_ULT(dev_priv) || |
| 204 | IS_BDW_ULT(dev_priv)); |
Ben Widawsky | e76e063 | 2013-11-07 21:40:41 -0800 | [diff] [blame] | 205 | } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { |
| 206 | dev_priv->pch_type = PCH_LPT; |
| 207 | DRM_DEBUG_KMS("Found LynxPoint LP PCH\n"); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 208 | WARN_ON(!IS_HASWELL(dev_priv) && |
| 209 | !IS_BROADWELL(dev_priv)); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 210 | WARN_ON(!IS_HSW_ULT(dev_priv) && |
| 211 | !IS_BDW_ULT(dev_priv)); |
Ville Syrjälä | c5e855d | 2017-06-21 20:49:44 +0300 | [diff] [blame] | 212 | } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) { |
| 213 | /* WildcatPoint is LPT compatible */ |
| 214 | dev_priv->pch_type = PCH_LPT; |
| 215 | DRM_DEBUG_KMS("Found WildcatPoint PCH\n"); |
| 216 | WARN_ON(!IS_HASWELL(dev_priv) && |
| 217 | !IS_BROADWELL(dev_priv)); |
| 218 | WARN_ON(IS_HSW_ULT(dev_priv) || |
| 219 | IS_BDW_ULT(dev_priv)); |
| 220 | } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) { |
| 221 | /* WildcatPoint is LPT compatible */ |
| 222 | dev_priv->pch_type = PCH_LPT; |
| 223 | DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n"); |
| 224 | WARN_ON(!IS_HASWELL(dev_priv) && |
| 225 | !IS_BROADWELL(dev_priv)); |
| 226 | WARN_ON(!IS_HSW_ULT(dev_priv) && |
| 227 | !IS_BDW_ULT(dev_priv)); |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 228 | } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) { |
| 229 | dev_priv->pch_type = PCH_SPT; |
| 230 | DRM_DEBUG_KMS("Found SunrisePoint PCH\n"); |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 231 | WARN_ON(!IS_SKYLAKE(dev_priv) && |
| 232 | !IS_KABYLAKE(dev_priv)); |
Ville Syrjälä | c5e855d | 2017-06-21 20:49:44 +0300 | [diff] [blame] | 233 | } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) { |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 234 | dev_priv->pch_type = PCH_SPT; |
| 235 | DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n"); |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 236 | WARN_ON(!IS_SKYLAKE(dev_priv) && |
| 237 | !IS_KABYLAKE(dev_priv)); |
Rodrigo Vivi | 22dea0b | 2016-07-01 17:07:12 -0700 | [diff] [blame] | 238 | } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) { |
| 239 | dev_priv->pch_type = PCH_KBP; |
Rodrigo Vivi | 23247d7 | 2017-07-31 11:52:20 -0700 | [diff] [blame] | 240 | DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n"); |
Jani Nikula | 8532774 | 2017-02-01 15:46:09 +0200 | [diff] [blame] | 241 | WARN_ON(!IS_SKYLAKE(dev_priv) && |
Rodrigo Vivi | eb37193 | 2017-08-21 16:50:56 -0700 | [diff] [blame] | 242 | !IS_KABYLAKE(dev_priv) && |
| 243 | !IS_COFFEELAKE(dev_priv)); |
Rodrigo Vivi | 7b22b8c | 2017-06-02 13:06:39 -0700 | [diff] [blame] | 244 | } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) { |
| 245 | dev_priv->pch_type = PCH_CNP; |
Rodrigo Vivi | 23247d7 | 2017-07-31 11:52:20 -0700 | [diff] [blame] | 246 | DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n"); |
Rodrigo Vivi | 8093781 | 2017-06-08 08:49:59 -0700 | [diff] [blame] | 247 | WARN_ON(!IS_CANNONLAKE(dev_priv) && |
| 248 | !IS_COFFEELAKE(dev_priv)); |
Ville Syrjälä | c5e855d | 2017-06-21 20:49:44 +0300 | [diff] [blame] | 249 | } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) { |
Dhinakaran Pandiyan | ec7e0bb | 2017-06-02 13:06:40 -0700 | [diff] [blame] | 250 | dev_priv->pch_type = PCH_CNP; |
Rodrigo Vivi | 23247d7 | 2017-07-31 11:52:20 -0700 | [diff] [blame] | 251 | DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n"); |
Rodrigo Vivi | 8093781 | 2017-06-08 08:49:59 -0700 | [diff] [blame] | 252 | WARN_ON(!IS_CANNONLAKE(dev_priv) && |
| 253 | !IS_COFFEELAKE(dev_priv)); |
Ville Syrjälä | d4cdbf0 | 2017-06-20 16:03:09 +0300 | [diff] [blame] | 254 | } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE || |
| 255 | id == INTEL_PCH_P3X_DEVICE_ID_TYPE || |
| 256 | (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE && |
Gerd Hoffmann | 94bb489 | 2016-06-13 14:38:56 +0200 | [diff] [blame] | 257 | pch->subsystem_vendor == |
| 258 | PCI_SUBVENDOR_ID_REDHAT_QUMRANET && |
| 259 | pch->subsystem_device == |
| 260 | PCI_SUBDEVICE_ID_QEMU)) { |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 261 | dev_priv->pch_type = |
| 262 | intel_virt_detect_pch(dev_priv); |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 263 | } else |
| 264 | continue; |
| 265 | |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 266 | break; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 267 | } |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 268 | } |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 269 | if (!pch) |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 270 | DRM_DEBUG_KMS("No PCH found.\n"); |
| 271 | |
| 272 | pci_dev_put(pch); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 273 | } |
| 274 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 275 | static int i915_getparam(struct drm_device *dev, void *data, |
| 276 | struct drm_file *file_priv) |
| 277 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 278 | struct drm_i915_private *dev_priv = to_i915(dev); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 279 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 280 | drm_i915_getparam_t *param = data; |
| 281 | int value; |
| 282 | |
| 283 | switch (param->param) { |
| 284 | case I915_PARAM_IRQ_ACTIVE: |
| 285 | case I915_PARAM_ALLOW_BATCHBUFFER: |
| 286 | case I915_PARAM_LAST_DISPATCH: |
Kenneth Graunke | ef0f411 | 2017-02-15 01:34:46 -0800 | [diff] [blame] | 287 | case I915_PARAM_HAS_EXEC_CONSTANTS: |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 288 | /* Reject all old ums/dri params. */ |
| 289 | return -ENODEV; |
| 290 | case I915_PARAM_CHIPSET_ID: |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 291 | value = pdev->device; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 292 | break; |
| 293 | case I915_PARAM_REVISION: |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 294 | value = pdev->revision; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 295 | break; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 296 | case I915_PARAM_NUM_FENCES_AVAIL: |
| 297 | value = dev_priv->num_fence_regs; |
| 298 | break; |
| 299 | case I915_PARAM_HAS_OVERLAY: |
| 300 | value = dev_priv->overlay ? 1 : 0; |
| 301 | break; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 302 | case I915_PARAM_HAS_BSD: |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 303 | value = !!dev_priv->engine[VCS]; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 304 | break; |
| 305 | case I915_PARAM_HAS_BLT: |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 306 | value = !!dev_priv->engine[BCS]; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 307 | break; |
| 308 | case I915_PARAM_HAS_VEBOX: |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 309 | value = !!dev_priv->engine[VECS]; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 310 | break; |
| 311 | case I915_PARAM_HAS_BSD2: |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 312 | value = !!dev_priv->engine[VCS2]; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 313 | break; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 314 | case I915_PARAM_HAS_LLC: |
David Weinehall | 1616247 | 2016-09-02 13:46:17 +0300 | [diff] [blame] | 315 | value = HAS_LLC(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 316 | break; |
| 317 | case I915_PARAM_HAS_WT: |
David Weinehall | 1616247 | 2016-09-02 13:46:17 +0300 | [diff] [blame] | 318 | value = HAS_WT(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 319 | break; |
| 320 | case I915_PARAM_HAS_ALIASING_PPGTT: |
David Weinehall | 1616247 | 2016-09-02 13:46:17 +0300 | [diff] [blame] | 321 | value = USES_PPGTT(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 322 | break; |
| 323 | case I915_PARAM_HAS_SEMAPHORES: |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 324 | value = i915_modparams.semaphores; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 325 | break; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 326 | case I915_PARAM_HAS_SECURE_BATCHES: |
| 327 | value = capable(CAP_SYS_ADMIN); |
| 328 | break; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 329 | case I915_PARAM_CMD_PARSER_VERSION: |
| 330 | value = i915_cmd_parser_get_version(dev_priv); |
| 331 | break; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 332 | case I915_PARAM_SUBSLICE_TOTAL: |
Imre Deak | 57ec171 | 2016-08-31 19:13:05 +0300 | [diff] [blame] | 333 | value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 334 | if (!value) |
| 335 | return -ENODEV; |
| 336 | break; |
| 337 | case I915_PARAM_EU_TOTAL: |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 338 | value = INTEL_INFO(dev_priv)->sseu.eu_total; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 339 | if (!value) |
| 340 | return -ENODEV; |
| 341 | break; |
| 342 | case I915_PARAM_HAS_GPU_RESET: |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 343 | value = i915_modparams.enable_hangcheck && |
| 344 | intel_has_gpu_reset(dev_priv); |
Michel Thierry | 142bc7d | 2017-06-20 10:57:46 +0100 | [diff] [blame] | 345 | if (value && intel_has_reset_engine(dev_priv)) |
| 346 | value = 2; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 347 | break; |
| 348 | case I915_PARAM_HAS_RESOURCE_STREAMER: |
David Weinehall | 1616247 | 2016-09-02 13:46:17 +0300 | [diff] [blame] | 349 | value = HAS_RESOURCE_STREAMER(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 350 | break; |
arun.siluvery@linux.intel.com | 37f501a | 2016-07-01 11:43:02 +0100 | [diff] [blame] | 351 | case I915_PARAM_HAS_POOLED_EU: |
David Weinehall | 1616247 | 2016-09-02 13:46:17 +0300 | [diff] [blame] | 352 | value = HAS_POOLED_EU(dev_priv); |
arun.siluvery@linux.intel.com | 37f501a | 2016-07-01 11:43:02 +0100 | [diff] [blame] | 353 | break; |
| 354 | case I915_PARAM_MIN_EU_IN_POOL: |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 355 | value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool; |
arun.siluvery@linux.intel.com | 37f501a | 2016-07-01 11:43:02 +0100 | [diff] [blame] | 356 | break; |
Anusha Srivatsa | 5464cd6 | 2017-01-18 08:05:58 -0800 | [diff] [blame] | 357 | case I915_PARAM_HUC_STATUS: |
sagar.a.kamble@intel.com | 3582ad1 | 2017-02-03 13:58:33 +0530 | [diff] [blame] | 358 | intel_runtime_pm_get(dev_priv); |
Anusha Srivatsa | 5464cd6 | 2017-01-18 08:05:58 -0800 | [diff] [blame] | 359 | value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED; |
sagar.a.kamble@intel.com | 3582ad1 | 2017-02-03 13:58:33 +0530 | [diff] [blame] | 360 | intel_runtime_pm_put(dev_priv); |
Anusha Srivatsa | 5464cd6 | 2017-01-18 08:05:58 -0800 | [diff] [blame] | 361 | break; |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 362 | case I915_PARAM_MMAP_GTT_VERSION: |
| 363 | /* Though we've started our numbering from 1, and so class all |
| 364 | * earlier versions as 0, in effect their value is undefined as |
| 365 | * the ioctl will report EINVAL for the unknown param! |
| 366 | */ |
| 367 | value = i915_gem_mmap_gtt_version(); |
| 368 | break; |
Chris Wilson | 0de9136 | 2016-11-14 20:41:01 +0000 | [diff] [blame] | 369 | case I915_PARAM_HAS_SCHEDULER: |
| 370 | value = dev_priv->engine[RCS] && |
| 371 | dev_priv->engine[RCS]->schedule; |
| 372 | break; |
David Weinehall | 1616247 | 2016-09-02 13:46:17 +0300 | [diff] [blame] | 373 | case I915_PARAM_MMAP_VERSION: |
| 374 | /* Remember to bump this if the version changes! */ |
| 375 | case I915_PARAM_HAS_GEM: |
| 376 | case I915_PARAM_HAS_PAGEFLIPPING: |
| 377 | case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */ |
| 378 | case I915_PARAM_HAS_RELAXED_FENCING: |
| 379 | case I915_PARAM_HAS_COHERENT_RINGS: |
| 380 | case I915_PARAM_HAS_RELAXED_DELTA: |
| 381 | case I915_PARAM_HAS_GEN7_SOL_RESET: |
| 382 | case I915_PARAM_HAS_WAIT_TIMEOUT: |
| 383 | case I915_PARAM_HAS_PRIME_VMAP_FLUSH: |
| 384 | case I915_PARAM_HAS_PINNED_BATCHES: |
| 385 | case I915_PARAM_HAS_EXEC_NO_RELOC: |
| 386 | case I915_PARAM_HAS_EXEC_HANDLE_LUT: |
| 387 | case I915_PARAM_HAS_COHERENT_PHYS_GTT: |
| 388 | case I915_PARAM_HAS_EXEC_SOFTPIN: |
Chris Wilson | 77ae995 | 2017-01-27 09:40:07 +0000 | [diff] [blame] | 389 | case I915_PARAM_HAS_EXEC_ASYNC: |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 390 | case I915_PARAM_HAS_EXEC_FENCE: |
Chris Wilson | b0fd47a | 2017-04-15 10:39:02 +0100 | [diff] [blame] | 391 | case I915_PARAM_HAS_EXEC_CAPTURE: |
Chris Wilson | 1a71cf2 | 2017-06-16 15:05:23 +0100 | [diff] [blame] | 392 | case I915_PARAM_HAS_EXEC_BATCH_FIRST: |
Jason Ekstrand | cf6e7ba | 2017-08-15 15:57:33 +0100 | [diff] [blame] | 393 | case I915_PARAM_HAS_EXEC_FENCE_ARRAY: |
David Weinehall | 1616247 | 2016-09-02 13:46:17 +0300 | [diff] [blame] | 394 | /* For the time being all of these are always true; |
| 395 | * if some supported hardware does not have one of these |
| 396 | * features this value needs to be provided from |
| 397 | * INTEL_INFO(), a feature macro, or similar. |
| 398 | */ |
| 399 | value = 1; |
| 400 | break; |
Robert Bragg | 7fed555 | 2017-06-13 12:22:59 +0100 | [diff] [blame] | 401 | case I915_PARAM_SLICE_MASK: |
| 402 | value = INTEL_INFO(dev_priv)->sseu.slice_mask; |
| 403 | if (!value) |
| 404 | return -ENODEV; |
| 405 | break; |
Robert Bragg | f532023 | 2017-06-13 12:23:00 +0100 | [diff] [blame] | 406 | case I915_PARAM_SUBSLICE_MASK: |
| 407 | value = INTEL_INFO(dev_priv)->sseu.subslice_mask; |
| 408 | if (!value) |
| 409 | return -ENODEV; |
| 410 | break; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 411 | default: |
| 412 | DRM_DEBUG("Unknown parameter %d\n", param->param); |
| 413 | return -EINVAL; |
| 414 | } |
| 415 | |
Chris Wilson | dda3300 | 2016-06-24 14:00:23 +0100 | [diff] [blame] | 416 | if (put_user(value, param->value)) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 417 | return -EFAULT; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 418 | |
| 419 | return 0; |
| 420 | } |
| 421 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 422 | static int i915_get_bridge_dev(struct drm_i915_private *dev_priv) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 423 | { |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 424 | dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0)); |
| 425 | if (!dev_priv->bridge_dev) { |
| 426 | DRM_ERROR("bridge device not found\n"); |
| 427 | return -1; |
| 428 | } |
| 429 | return 0; |
| 430 | } |
| 431 | |
| 432 | /* Allocate space for the MCH regs if needed, return nonzero on error */ |
| 433 | static int |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 434 | intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 435 | { |
Tvrtko Ursulin | 514e1d6 | 2016-11-04 14:42:48 +0000 | [diff] [blame] | 436 | int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 437 | u32 temp_lo, temp_hi = 0; |
| 438 | u64 mchbar_addr; |
| 439 | int ret; |
| 440 | |
Tvrtko Ursulin | 514e1d6 | 2016-11-04 14:42:48 +0000 | [diff] [blame] | 441 | if (INTEL_GEN(dev_priv) >= 4) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 442 | pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi); |
| 443 | pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo); |
| 444 | mchbar_addr = ((u64)temp_hi << 32) | temp_lo; |
| 445 | |
| 446 | /* If ACPI doesn't have it, assume we need to allocate it ourselves */ |
| 447 | #ifdef CONFIG_PNP |
| 448 | if (mchbar_addr && |
| 449 | pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) |
| 450 | return 0; |
| 451 | #endif |
| 452 | |
| 453 | /* Get some space for it */ |
| 454 | dev_priv->mch_res.name = "i915 MCHBAR"; |
| 455 | dev_priv->mch_res.flags = IORESOURCE_MEM; |
| 456 | ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, |
| 457 | &dev_priv->mch_res, |
| 458 | MCHBAR_SIZE, MCHBAR_SIZE, |
| 459 | PCIBIOS_MIN_MEM, |
| 460 | 0, pcibios_align_resource, |
| 461 | dev_priv->bridge_dev); |
| 462 | if (ret) { |
| 463 | DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret); |
| 464 | dev_priv->mch_res.start = 0; |
| 465 | return ret; |
| 466 | } |
| 467 | |
Tvrtko Ursulin | 514e1d6 | 2016-11-04 14:42:48 +0000 | [diff] [blame] | 468 | if (INTEL_GEN(dev_priv) >= 4) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 469 | pci_write_config_dword(dev_priv->bridge_dev, reg + 4, |
| 470 | upper_32_bits(dev_priv->mch_res.start)); |
| 471 | |
| 472 | pci_write_config_dword(dev_priv->bridge_dev, reg, |
| 473 | lower_32_bits(dev_priv->mch_res.start)); |
| 474 | return 0; |
| 475 | } |
| 476 | |
| 477 | /* Setup MCHBAR if possible, return true if we should disable it again */ |
| 478 | static void |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 479 | intel_setup_mchbar(struct drm_i915_private *dev_priv) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 480 | { |
Tvrtko Ursulin | 514e1d6 | 2016-11-04 14:42:48 +0000 | [diff] [blame] | 481 | int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 482 | u32 temp; |
| 483 | bool enabled; |
| 484 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 485 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 486 | return; |
| 487 | |
| 488 | dev_priv->mchbar_need_disable = false; |
| 489 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 490 | if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) { |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 491 | pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp); |
| 492 | enabled = !!(temp & DEVEN_MCHBAR_EN); |
| 493 | } else { |
| 494 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); |
| 495 | enabled = temp & 1; |
| 496 | } |
| 497 | |
| 498 | /* If it's already enabled, don't have to do anything */ |
| 499 | if (enabled) |
| 500 | return; |
| 501 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 502 | if (intel_alloc_mchbar_resource(dev_priv)) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 503 | return; |
| 504 | |
| 505 | dev_priv->mchbar_need_disable = true; |
| 506 | |
| 507 | /* Space is allocated or reserved, so enable it. */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 508 | if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) { |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 509 | pci_write_config_dword(dev_priv->bridge_dev, DEVEN, |
| 510 | temp | DEVEN_MCHBAR_EN); |
| 511 | } else { |
| 512 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); |
| 513 | pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1); |
| 514 | } |
| 515 | } |
| 516 | |
| 517 | static void |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 518 | intel_teardown_mchbar(struct drm_i915_private *dev_priv) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 519 | { |
Tvrtko Ursulin | 514e1d6 | 2016-11-04 14:42:48 +0000 | [diff] [blame] | 520 | int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 521 | |
| 522 | if (dev_priv->mchbar_need_disable) { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 523 | if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) { |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 524 | u32 deven_val; |
| 525 | |
| 526 | pci_read_config_dword(dev_priv->bridge_dev, DEVEN, |
| 527 | &deven_val); |
| 528 | deven_val &= ~DEVEN_MCHBAR_EN; |
| 529 | pci_write_config_dword(dev_priv->bridge_dev, DEVEN, |
| 530 | deven_val); |
| 531 | } else { |
| 532 | u32 mchbar_val; |
| 533 | |
| 534 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, |
| 535 | &mchbar_val); |
| 536 | mchbar_val &= ~1; |
| 537 | pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, |
| 538 | mchbar_val); |
| 539 | } |
| 540 | } |
| 541 | |
| 542 | if (dev_priv->mch_res.start) |
| 543 | release_resource(&dev_priv->mch_res); |
| 544 | } |
| 545 | |
| 546 | /* true = enable decode, false = disable decoder */ |
| 547 | static unsigned int i915_vga_set_decode(void *cookie, bool state) |
| 548 | { |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 549 | struct drm_i915_private *dev_priv = cookie; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 550 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 551 | intel_modeset_vga_set_state(dev_priv, state); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 552 | if (state) |
| 553 | return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | |
| 554 | VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 555 | else |
| 556 | return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 557 | } |
| 558 | |
Tvrtko Ursulin | 7f26cb8 | 2016-12-01 14:16:41 +0000 | [diff] [blame] | 559 | static int i915_resume_switcheroo(struct drm_device *dev); |
| 560 | static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state); |
| 561 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 562 | static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) |
| 563 | { |
| 564 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 565 | pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; |
| 566 | |
| 567 | if (state == VGA_SWITCHEROO_ON) { |
| 568 | pr_info("switched on\n"); |
| 569 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
| 570 | /* i915 resume handler doesn't set to D0 */ |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 571 | pci_set_power_state(pdev, PCI_D0); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 572 | i915_resume_switcheroo(dev); |
| 573 | dev->switch_power_state = DRM_SWITCH_POWER_ON; |
| 574 | } else { |
| 575 | pr_info("switched off\n"); |
| 576 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
| 577 | i915_suspend_switcheroo(dev, pmm); |
| 578 | dev->switch_power_state = DRM_SWITCH_POWER_OFF; |
| 579 | } |
| 580 | } |
| 581 | |
| 582 | static bool i915_switcheroo_can_switch(struct pci_dev *pdev) |
| 583 | { |
| 584 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 585 | |
| 586 | /* |
| 587 | * FIXME: open_count is protected by drm_global_mutex but that would lead to |
| 588 | * locking inversion with the driver load path. And the access here is |
| 589 | * completely racy anyway. So don't bother with locking for now. |
| 590 | */ |
| 591 | return dev->open_count == 0; |
| 592 | } |
| 593 | |
| 594 | static const struct vga_switcheroo_client_ops i915_switcheroo_ops = { |
| 595 | .set_gpu_state = i915_switcheroo_set_state, |
| 596 | .reprobe = NULL, |
| 597 | .can_switch = i915_switcheroo_can_switch, |
| 598 | }; |
| 599 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 600 | static void i915_gem_fini(struct drm_i915_private *dev_priv) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 601 | { |
Chris Wilson | 3b19f16 | 2017-07-18 14:41:24 +0100 | [diff] [blame] | 602 | /* Flush any outstanding unpin_work. */ |
| 603 | i915_gem_drain_workqueue(dev_priv); |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 604 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 605 | mutex_lock(&dev_priv->drm.struct_mutex); |
Oscar Mateo | b899140 | 2017-03-28 09:53:47 -0700 | [diff] [blame] | 606 | intel_uc_fini_hw(dev_priv); |
Tvrtko Ursulin | cb15d9f | 2016-12-01 14:16:39 +0000 | [diff] [blame] | 607 | i915_gem_cleanup_engines(dev_priv); |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 608 | i915_gem_contexts_fini(dev_priv); |
Chris Wilson | 8a2421b | 2017-06-16 15:05:22 +0100 | [diff] [blame] | 609 | i915_gem_cleanup_userptr(dev_priv); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 610 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 611 | |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 612 | i915_gem_drain_freed_objects(dev_priv); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 613 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 614 | WARN_ON(!list_empty(&dev_priv->contexts.list)); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 615 | } |
| 616 | |
| 617 | static int i915_load_modeset_init(struct drm_device *dev) |
| 618 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 619 | struct drm_i915_private *dev_priv = to_i915(dev); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 620 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 621 | int ret; |
| 622 | |
| 623 | if (i915_inject_load_failure()) |
| 624 | return -ENODEV; |
| 625 | |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 626 | intel_bios_init(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 627 | |
| 628 | /* If we have > 1 VGA cards, then we need to arbitrate access |
| 629 | * to the common VGA resources. |
| 630 | * |
| 631 | * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA), |
| 632 | * then we do not take part in VGA arbitration and the |
| 633 | * vga_client_register() fails with -ENODEV. |
| 634 | */ |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 635 | ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 636 | if (ret && ret != -ENODEV) |
| 637 | goto out; |
| 638 | |
| 639 | intel_register_dsm_handler(); |
| 640 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 641 | ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 642 | if (ret) |
| 643 | goto cleanup_vga_client; |
| 644 | |
| 645 | /* must happen before intel_power_domains_init_hw() on VLV/CHV */ |
| 646 | intel_update_rawclk(dev_priv); |
| 647 | |
| 648 | intel_power_domains_init_hw(dev_priv, false); |
| 649 | |
| 650 | intel_csr_ucode_init(dev_priv); |
| 651 | |
| 652 | ret = intel_irq_install(dev_priv); |
| 653 | if (ret) |
| 654 | goto cleanup_csr; |
| 655 | |
Tvrtko Ursulin | 4019644 | 2016-12-01 14:16:42 +0000 | [diff] [blame] | 656 | intel_setup_gmbus(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 657 | |
| 658 | /* Important: The output setup functions called by modeset_init need |
| 659 | * working irqs for e.g. gmbus and dp aux transfers. */ |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 660 | ret = intel_modeset_init(dev); |
| 661 | if (ret) |
| 662 | goto cleanup_irq; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 663 | |
Arkadiusz Hiler | 29ad6a3 | 2017-03-14 15:28:09 +0100 | [diff] [blame] | 664 | intel_uc_init_fw(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 665 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 666 | ret = i915_gem_init(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 667 | if (ret) |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 668 | goto cleanup_uc; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 669 | |
| 670 | intel_modeset_gem_init(dev); |
| 671 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 672 | if (INTEL_INFO(dev_priv)->num_pipes == 0) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 673 | return 0; |
| 674 | |
| 675 | ret = intel_fbdev_init(dev); |
| 676 | if (ret) |
| 677 | goto cleanup_gem; |
| 678 | |
| 679 | /* Only enable hotplug handling once the fbdev is fully set up. */ |
| 680 | intel_hpd_init(dev_priv); |
| 681 | |
| 682 | drm_kms_helper_poll_init(dev); |
| 683 | |
| 684 | return 0; |
| 685 | |
| 686 | cleanup_gem: |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 687 | if (i915_gem_suspend(dev_priv)) |
Imre Deak | 1c777c5 | 2016-10-12 17:46:37 +0300 | [diff] [blame] | 688 | DRM_ERROR("failed to idle hardware; continuing to unload!\n"); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 689 | i915_gem_fini(dev_priv); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 690 | cleanup_uc: |
| 691 | intel_uc_fini_fw(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 692 | cleanup_irq: |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 693 | drm_irq_uninstall(dev); |
Tvrtko Ursulin | 4019644 | 2016-12-01 14:16:42 +0000 | [diff] [blame] | 694 | intel_teardown_gmbus(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 695 | cleanup_csr: |
| 696 | intel_csr_ucode_fini(dev_priv); |
| 697 | intel_power_domains_fini(dev_priv); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 698 | vga_switcheroo_unregister_client(pdev); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 699 | cleanup_vga_client: |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 700 | vga_client_register(pdev, NULL, NULL, NULL); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 701 | out: |
| 702 | return ret; |
| 703 | } |
| 704 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 705 | static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv) |
| 706 | { |
| 707 | struct apertures_struct *ap; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 708 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 709 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
| 710 | bool primary; |
| 711 | int ret; |
| 712 | |
| 713 | ap = alloc_apertures(1); |
| 714 | if (!ap) |
| 715 | return -ENOMEM; |
| 716 | |
| 717 | ap->ranges[0].base = ggtt->mappable_base; |
| 718 | ap->ranges[0].size = ggtt->mappable_end; |
| 719 | |
| 720 | primary = |
| 721 | pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW; |
| 722 | |
Daniel Vetter | 44adece | 2016-08-10 18:52:34 +0200 | [diff] [blame] | 723 | ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 724 | |
| 725 | kfree(ap); |
| 726 | |
| 727 | return ret; |
| 728 | } |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 729 | |
| 730 | #if !defined(CONFIG_VGA_CONSOLE) |
| 731 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 732 | { |
| 733 | return 0; |
| 734 | } |
| 735 | #elif !defined(CONFIG_DUMMY_CONSOLE) |
| 736 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 737 | { |
| 738 | return -ENODEV; |
| 739 | } |
| 740 | #else |
| 741 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 742 | { |
| 743 | int ret = 0; |
| 744 | |
| 745 | DRM_INFO("Replacing VGA console driver\n"); |
| 746 | |
| 747 | console_lock(); |
| 748 | if (con_is_bound(&vga_con)) |
| 749 | ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1); |
| 750 | if (ret == 0) { |
| 751 | ret = do_unregister_con_driver(&vga_con); |
| 752 | |
| 753 | /* Ignore "already unregistered". */ |
| 754 | if (ret == -ENODEV) |
| 755 | ret = 0; |
| 756 | } |
| 757 | console_unlock(); |
| 758 | |
| 759 | return ret; |
| 760 | } |
| 761 | #endif |
| 762 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 763 | static void intel_init_dpio(struct drm_i915_private *dev_priv) |
| 764 | { |
| 765 | /* |
| 766 | * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C), |
| 767 | * CHV x1 PHY (DP/HDMI D) |
| 768 | * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C) |
| 769 | */ |
| 770 | if (IS_CHERRYVIEW(dev_priv)) { |
| 771 | DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2; |
| 772 | DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO; |
| 773 | } else if (IS_VALLEYVIEW(dev_priv)) { |
| 774 | DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO; |
| 775 | } |
| 776 | } |
| 777 | |
| 778 | static int i915_workqueues_init(struct drm_i915_private *dev_priv) |
| 779 | { |
| 780 | /* |
| 781 | * The i915 workqueue is primarily used for batched retirement of |
| 782 | * requests (and thus managing bo) once the task has been completed |
| 783 | * by the GPU. i915_gem_retire_requests() is called directly when we |
| 784 | * need high-priority retirement, such as waiting for an explicit |
| 785 | * bo. |
| 786 | * |
| 787 | * It is also used for periodic low-priority events, such as |
| 788 | * idle-timers and recording error state. |
| 789 | * |
| 790 | * All tasks on the workqueue are expected to acquire the dev mutex |
| 791 | * so there is no point in running more than one instance of the |
| 792 | * workqueue at any time. Use an ordered one. |
| 793 | */ |
| 794 | dev_priv->wq = alloc_ordered_workqueue("i915", 0); |
| 795 | if (dev_priv->wq == NULL) |
| 796 | goto out_err; |
| 797 | |
| 798 | dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0); |
| 799 | if (dev_priv->hotplug.dp_wq == NULL) |
| 800 | goto out_free_wq; |
| 801 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 802 | return 0; |
| 803 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 804 | out_free_wq: |
| 805 | destroy_workqueue(dev_priv->wq); |
| 806 | out_err: |
| 807 | DRM_ERROR("Failed to allocate workqueues.\n"); |
| 808 | |
| 809 | return -ENOMEM; |
| 810 | } |
| 811 | |
Chris Wilson | bb8f0f5 | 2017-01-24 11:01:34 +0000 | [diff] [blame] | 812 | static void i915_engines_cleanup(struct drm_i915_private *i915) |
| 813 | { |
| 814 | struct intel_engine_cs *engine; |
| 815 | enum intel_engine_id id; |
| 816 | |
| 817 | for_each_engine(engine, i915, id) |
| 818 | kfree(engine); |
| 819 | } |
| 820 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 821 | static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv) |
| 822 | { |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 823 | destroy_workqueue(dev_priv->hotplug.dp_wq); |
| 824 | destroy_workqueue(dev_priv->wq); |
| 825 | } |
| 826 | |
Paulo Zanoni | 4fc7e84 | 2016-09-26 15:07:52 +0300 | [diff] [blame] | 827 | /* |
| 828 | * We don't keep the workarounds for pre-production hardware, so we expect our |
| 829 | * driver to fail on these machines in one way or another. A little warning on |
| 830 | * dmesg may help both the user and the bug triagers. |
| 831 | */ |
| 832 | static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv) |
| 833 | { |
Chris Wilson | 248a124 | 2017-01-30 10:44:56 +0000 | [diff] [blame] | 834 | bool pre = false; |
| 835 | |
| 836 | pre |= IS_HSW_EARLY_SDV(dev_priv); |
| 837 | pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0); |
Chris Wilson | 0102ba1 | 2017-01-30 10:44:58 +0000 | [diff] [blame] | 838 | pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST); |
Chris Wilson | 248a124 | 2017-01-30 10:44:56 +0000 | [diff] [blame] | 839 | |
Chris Wilson | 7c5ff4a | 2017-01-30 10:44:57 +0000 | [diff] [blame] | 840 | if (pre) { |
Paulo Zanoni | 4fc7e84 | 2016-09-26 15:07:52 +0300 | [diff] [blame] | 841 | DRM_ERROR("This is a pre-production stepping. " |
| 842 | "It may not be fully functional.\n"); |
Chris Wilson | 7c5ff4a | 2017-01-30 10:44:57 +0000 | [diff] [blame] | 843 | add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK); |
| 844 | } |
Paulo Zanoni | 4fc7e84 | 2016-09-26 15:07:52 +0300 | [diff] [blame] | 845 | } |
| 846 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 847 | /** |
| 848 | * i915_driver_init_early - setup state not requiring device access |
| 849 | * @dev_priv: device private |
| 850 | * |
| 851 | * Initialize everything that is a "SW-only" state, that is state not |
| 852 | * requiring accessing the device or exposing the driver via kernel internal |
| 853 | * or userspace interfaces. Example steps belonging here: lock initialization, |
| 854 | * system memory allocation, setting up device specific attributes and |
| 855 | * function hooks not requiring accessing the device. |
| 856 | */ |
| 857 | static int i915_driver_init_early(struct drm_i915_private *dev_priv, |
| 858 | const struct pci_device_id *ent) |
| 859 | { |
| 860 | const struct intel_device_info *match_info = |
| 861 | (struct intel_device_info *)ent->driver_data; |
| 862 | struct intel_device_info *device_info; |
| 863 | int ret = 0; |
| 864 | |
| 865 | if (i915_inject_load_failure()) |
| 866 | return -ENODEV; |
| 867 | |
| 868 | /* Setup the write-once "constant" device info */ |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 869 | device_info = mkwrite_device_info(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 870 | memcpy(device_info, match_info, sizeof(*device_info)); |
| 871 | device_info->device_id = dev_priv->drm.pdev->device; |
| 872 | |
Tvrtko Ursulin | ae7617f | 2017-09-27 17:41:38 +0100 | [diff] [blame] | 873 | BUILD_BUG_ON(INTEL_MAX_PLATFORMS > |
| 874 | sizeof(device_info->platform_mask) * BITS_PER_BYTE); |
| 875 | device_info->platform_mask = BIT(device_info->platform); |
| 876 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 877 | BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE); |
| 878 | device_info->gen_mask = BIT(device_info->gen - 1); |
| 879 | |
| 880 | spin_lock_init(&dev_priv->irq_lock); |
| 881 | spin_lock_init(&dev_priv->gpu_error.lock); |
| 882 | mutex_init(&dev_priv->backlight_lock); |
| 883 | spin_lock_init(&dev_priv->uncore.lock); |
Lyude | 317eaa9 | 2017-02-03 21:18:25 -0500 | [diff] [blame] | 884 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 885 | spin_lock_init(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 886 | mutex_init(&dev_priv->sb_lock); |
| 887 | mutex_init(&dev_priv->modeset_restore_lock); |
| 888 | mutex_init(&dev_priv->av_mutex); |
| 889 | mutex_init(&dev_priv->wm.wm_mutex); |
| 890 | mutex_init(&dev_priv->pps_mutex); |
| 891 | |
Arkadiusz Hiler | 413e8fd | 2016-11-25 18:59:36 +0100 | [diff] [blame] | 892 | intel_uc_init_early(dev_priv); |
Chris Wilson | 0b1de5d | 2016-08-12 12:39:59 +0100 | [diff] [blame] | 893 | i915_memcpy_init_early(dev_priv); |
| 894 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 895 | ret = i915_workqueues_init(dev_priv); |
| 896 | if (ret < 0) |
Chris Wilson | bb8f0f5 | 2017-01-24 11:01:34 +0000 | [diff] [blame] | 897 | goto err_engines; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 898 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 899 | /* This must be called before any calls to HAS_PCH_* */ |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 900 | intel_detect_pch(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 901 | |
Tvrtko Ursulin | 192aa18 | 2016-12-01 14:16:45 +0000 | [diff] [blame] | 902 | intel_pm_setup(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 903 | intel_init_dpio(dev_priv); |
| 904 | intel_power_domains_init(dev_priv); |
| 905 | intel_irq_init(dev_priv); |
Mika Kuoppala | 3ac168a | 2016-11-01 18:43:03 +0200 | [diff] [blame] | 906 | intel_hangcheck_init(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 907 | intel_init_display_hooks(dev_priv); |
| 908 | intel_init_clock_gating_hooks(dev_priv); |
| 909 | intel_init_audio_hooks(dev_priv); |
Tvrtko Ursulin | cb15d9f | 2016-12-01 14:16:39 +0000 | [diff] [blame] | 910 | ret = i915_gem_load_init(dev_priv); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 911 | if (ret < 0) |
Joonas Lahtinen | cefcff8 | 2017-04-28 10:58:39 +0300 | [diff] [blame] | 912 | goto err_irq; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 913 | |
David Weinehall | 36cdd01 | 2016-08-22 13:59:31 +0300 | [diff] [blame] | 914 | intel_display_crc_init(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 915 | |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 916 | intel_device_info_dump(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 917 | |
Paulo Zanoni | 4fc7e84 | 2016-09-26 15:07:52 +0300 | [diff] [blame] | 918 | intel_detect_preproduction_hw(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 919 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 920 | i915_perf_init(dev_priv); |
| 921 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 922 | return 0; |
| 923 | |
Joonas Lahtinen | cefcff8 | 2017-04-28 10:58:39 +0300 | [diff] [blame] | 924 | err_irq: |
| 925 | intel_irq_fini(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 926 | i915_workqueues_cleanup(dev_priv); |
Chris Wilson | bb8f0f5 | 2017-01-24 11:01:34 +0000 | [diff] [blame] | 927 | err_engines: |
| 928 | i915_engines_cleanup(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 929 | return ret; |
| 930 | } |
| 931 | |
| 932 | /** |
| 933 | * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early() |
| 934 | * @dev_priv: device private |
| 935 | */ |
| 936 | static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv) |
| 937 | { |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 938 | i915_perf_fini(dev_priv); |
Tvrtko Ursulin | cb15d9f | 2016-12-01 14:16:39 +0000 | [diff] [blame] | 939 | i915_gem_load_cleanup(dev_priv); |
Joonas Lahtinen | cefcff8 | 2017-04-28 10:58:39 +0300 | [diff] [blame] | 940 | intel_irq_fini(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 941 | i915_workqueues_cleanup(dev_priv); |
Chris Wilson | bb8f0f5 | 2017-01-24 11:01:34 +0000 | [diff] [blame] | 942 | i915_engines_cleanup(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 943 | } |
| 944 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 945 | static int i915_mmio_setup(struct drm_i915_private *dev_priv) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 946 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 947 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 948 | int mmio_bar; |
| 949 | int mmio_size; |
| 950 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 951 | mmio_bar = IS_GEN2(dev_priv) ? 1 : 0; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 952 | /* |
| 953 | * Before gen4, the registers and the GTT are behind different BARs. |
| 954 | * However, from gen4 onwards, the registers and the GTT are shared |
| 955 | * in the same BAR, so we want to restrict this ioremap from |
| 956 | * clobbering the GTT which we want ioremap_wc instead. Fortunately, |
| 957 | * the register BAR remains the same size for all the earlier |
| 958 | * generations up to Ironlake. |
| 959 | */ |
Tvrtko Ursulin | 514e1d6 | 2016-11-04 14:42:48 +0000 | [diff] [blame] | 960 | if (INTEL_GEN(dev_priv) < 5) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 961 | mmio_size = 512 * 1024; |
| 962 | else |
| 963 | mmio_size = 2 * 1024 * 1024; |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 964 | dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 965 | if (dev_priv->regs == NULL) { |
| 966 | DRM_ERROR("failed to map registers\n"); |
| 967 | |
| 968 | return -EIO; |
| 969 | } |
| 970 | |
| 971 | /* Try to make sure MCHBAR is enabled before poking at it */ |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 972 | intel_setup_mchbar(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 973 | |
| 974 | return 0; |
| 975 | } |
| 976 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 977 | static void i915_mmio_cleanup(struct drm_i915_private *dev_priv) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 978 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 979 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 980 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 981 | intel_teardown_mchbar(dev_priv); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 982 | pci_iounmap(pdev, dev_priv->regs); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 983 | } |
| 984 | |
| 985 | /** |
| 986 | * i915_driver_init_mmio - setup device MMIO |
| 987 | * @dev_priv: device private |
| 988 | * |
| 989 | * Setup minimal device state necessary for MMIO accesses later in the |
| 990 | * initialization sequence. The setup here should avoid any other device-wide |
| 991 | * side effects or exposing the driver via kernel internal or user space |
| 992 | * interfaces. |
| 993 | */ |
| 994 | static int i915_driver_init_mmio(struct drm_i915_private *dev_priv) |
| 995 | { |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 996 | int ret; |
| 997 | |
| 998 | if (i915_inject_load_failure()) |
| 999 | return -ENODEV; |
| 1000 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 1001 | if (i915_get_bridge_dev(dev_priv)) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1002 | return -EIO; |
| 1003 | |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 1004 | ret = i915_mmio_setup(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1005 | if (ret < 0) |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 1006 | goto err_bridge; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1007 | |
| 1008 | intel_uncore_init(dev_priv); |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 1009 | |
| 1010 | ret = intel_engines_init_mmio(dev_priv); |
| 1011 | if (ret) |
| 1012 | goto err_uncore; |
| 1013 | |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 1014 | i915_gem_init_mmio(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1015 | |
| 1016 | return 0; |
| 1017 | |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 1018 | err_uncore: |
| 1019 | intel_uncore_fini(dev_priv); |
| 1020 | err_bridge: |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1021 | pci_dev_put(dev_priv->bridge_dev); |
| 1022 | |
| 1023 | return ret; |
| 1024 | } |
| 1025 | |
| 1026 | /** |
| 1027 | * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio() |
| 1028 | * @dev_priv: device private |
| 1029 | */ |
| 1030 | static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv) |
| 1031 | { |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1032 | intel_uncore_fini(dev_priv); |
Tvrtko Ursulin | da5f53b | 2016-12-01 14:16:40 +0000 | [diff] [blame] | 1033 | i915_mmio_cleanup(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1034 | pci_dev_put(dev_priv->bridge_dev); |
| 1035 | } |
| 1036 | |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 1037 | static void intel_sanitize_options(struct drm_i915_private *dev_priv) |
| 1038 | { |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 1039 | i915_modparams.enable_execlists = |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 1040 | intel_sanitize_enable_execlists(dev_priv, |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 1041 | i915_modparams.enable_execlists); |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 1042 | |
| 1043 | /* |
| 1044 | * i915.enable_ppgtt is read-only, so do an early pass to validate the |
| 1045 | * user's requested state against the hardware/driver capabilities. We |
| 1046 | * do this now so that we can print out any log messages once rather |
| 1047 | * than every time we check intel_enable_ppgtt(). |
| 1048 | */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 1049 | i915_modparams.enable_ppgtt = |
| 1050 | intel_sanitize_enable_ppgtt(dev_priv, |
| 1051 | i915_modparams.enable_ppgtt); |
| 1052 | DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt); |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 1053 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 1054 | i915_modparams.semaphores = |
| 1055 | intel_sanitize_semaphores(dev_priv, i915_modparams.semaphores); |
| 1056 | DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", |
| 1057 | yesno(i915_modparams.semaphores)); |
Arkadiusz Hiler | d2be9f2 | 2017-03-14 15:28:10 +0100 | [diff] [blame] | 1058 | |
| 1059 | intel_uc_sanitize_options(dev_priv); |
Chuanxiao Dong | 67b7f33 | 2017-05-27 17:44:17 +0800 | [diff] [blame] | 1060 | |
| 1061 | intel_gvt_sanitize_options(dev_priv); |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 1062 | } |
| 1063 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1064 | /** |
| 1065 | * i915_driver_init_hw - setup state requiring device access |
| 1066 | * @dev_priv: device private |
| 1067 | * |
| 1068 | * Setup state that requires accessing the device, but doesn't require |
| 1069 | * exposing the driver via kernel internal or userspace interfaces. |
| 1070 | */ |
| 1071 | static int i915_driver_init_hw(struct drm_i915_private *dev_priv) |
| 1072 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1073 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1074 | int ret; |
| 1075 | |
| 1076 | if (i915_inject_load_failure()) |
| 1077 | return -ENODEV; |
| 1078 | |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 1079 | intel_device_info_runtime_init(dev_priv); |
| 1080 | |
| 1081 | intel_sanitize_options(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1082 | |
Chris Wilson | 97d6d7a | 2016-08-04 07:52:22 +0100 | [diff] [blame] | 1083 | ret = i915_ggtt_probe_hw(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1084 | if (ret) |
| 1085 | return ret; |
| 1086 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1087 | /* WARNING: Apparently we must kick fbdev drivers before vgacon, |
| 1088 | * otherwise the vga fbdev driver falls over. */ |
| 1089 | ret = i915_kick_out_firmware_fb(dev_priv); |
| 1090 | if (ret) { |
| 1091 | DRM_ERROR("failed to remove conflicting framebuffer drivers\n"); |
| 1092 | goto out_ggtt; |
| 1093 | } |
| 1094 | |
| 1095 | ret = i915_kick_out_vgacon(dev_priv); |
| 1096 | if (ret) { |
| 1097 | DRM_ERROR("failed to remove conflicting VGA console\n"); |
| 1098 | goto out_ggtt; |
| 1099 | } |
| 1100 | |
Chris Wilson | 97d6d7a | 2016-08-04 07:52:22 +0100 | [diff] [blame] | 1101 | ret = i915_ggtt_init_hw(dev_priv); |
Chris Wilson | 0088e52 | 2016-08-04 07:52:21 +0100 | [diff] [blame] | 1102 | if (ret) |
| 1103 | return ret; |
| 1104 | |
Chris Wilson | 97d6d7a | 2016-08-04 07:52:22 +0100 | [diff] [blame] | 1105 | ret = i915_ggtt_enable_hw(dev_priv); |
Chris Wilson | 0088e52 | 2016-08-04 07:52:21 +0100 | [diff] [blame] | 1106 | if (ret) { |
| 1107 | DRM_ERROR("failed to enable GGTT\n"); |
| 1108 | goto out_ggtt; |
| 1109 | } |
| 1110 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1111 | pci_set_master(pdev); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1112 | |
| 1113 | /* overlay on gen2 is broken and can't address above 1G */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1114 | if (IS_GEN2(dev_priv)) { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1115 | ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30)); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1116 | if (ret) { |
| 1117 | DRM_ERROR("failed to set DMA mask\n"); |
| 1118 | |
| 1119 | goto out_ggtt; |
| 1120 | } |
| 1121 | } |
| 1122 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1123 | /* 965GM sometimes incorrectly writes to hardware status page (HWS) |
| 1124 | * using 32bit addressing, overwriting memory if HWS is located |
| 1125 | * above 4GB. |
| 1126 | * |
| 1127 | * The documentation also mentions an issue with undefined |
| 1128 | * behaviour if any general state is accessed within a page above 4GB, |
| 1129 | * which also needs to be handled carefully. |
| 1130 | */ |
Jani Nikula | c0f8683 | 2016-12-07 12:13:04 +0200 | [diff] [blame] | 1131 | if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1132 | ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32)); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1133 | |
| 1134 | if (ret) { |
| 1135 | DRM_ERROR("failed to set DMA mask\n"); |
| 1136 | |
| 1137 | goto out_ggtt; |
| 1138 | } |
| 1139 | } |
| 1140 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1141 | pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, |
| 1142 | PM_QOS_DEFAULT_VALUE); |
| 1143 | |
| 1144 | intel_uncore_sanitize(dev_priv); |
| 1145 | |
| 1146 | intel_opregion_setup(dev_priv); |
| 1147 | |
| 1148 | i915_gem_load_init_fences(dev_priv); |
| 1149 | |
| 1150 | /* On the 945G/GM, the chipset reports the MSI capability on the |
| 1151 | * integrated graphics even though the support isn't actually there |
| 1152 | * according to the published specs. It doesn't appear to function |
| 1153 | * correctly in testing on 945G. |
| 1154 | * This may be a side effect of MSI having been made available for PEG |
| 1155 | * and the registers being closely associated. |
| 1156 | * |
| 1157 | * According to chipset errata, on the 965GM, MSI interrupts may |
Ville Syrjälä | e38c2da | 2017-06-26 23:30:51 +0300 | [diff] [blame] | 1158 | * be lost or delayed, and was defeatured. MSI interrupts seem to |
| 1159 | * get lost on g4x as well, and interrupt delivery seems to stay |
| 1160 | * properly dead afterwards. So we'll just disable them for all |
| 1161 | * pre-gen5 chipsets. |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1162 | */ |
Ville Syrjälä | e38c2da | 2017-06-26 23:30:51 +0300 | [diff] [blame] | 1163 | if (INTEL_GEN(dev_priv) >= 5) { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1164 | if (pci_enable_msi(pdev) < 0) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1165 | DRM_DEBUG_DRIVER("can't enable MSI"); |
| 1166 | } |
| 1167 | |
Zhenyu Wang | 26f837e | 2017-01-13 10:46:09 +0800 | [diff] [blame] | 1168 | ret = intel_gvt_init(dev_priv); |
| 1169 | if (ret) |
| 1170 | goto out_ggtt; |
| 1171 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1172 | return 0; |
| 1173 | |
| 1174 | out_ggtt: |
Chris Wilson | 97d6d7a | 2016-08-04 07:52:22 +0100 | [diff] [blame] | 1175 | i915_ggtt_cleanup_hw(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1176 | |
| 1177 | return ret; |
| 1178 | } |
| 1179 | |
| 1180 | /** |
| 1181 | * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw() |
| 1182 | * @dev_priv: device private |
| 1183 | */ |
| 1184 | static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv) |
| 1185 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1186 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1187 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1188 | if (pdev->msi_enabled) |
| 1189 | pci_disable_msi(pdev); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1190 | |
| 1191 | pm_qos_remove_request(&dev_priv->pm_qos); |
Chris Wilson | 97d6d7a | 2016-08-04 07:52:22 +0100 | [diff] [blame] | 1192 | i915_ggtt_cleanup_hw(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1193 | } |
| 1194 | |
| 1195 | /** |
| 1196 | * i915_driver_register - register the driver with the rest of the system |
| 1197 | * @dev_priv: device private |
| 1198 | * |
| 1199 | * Perform any steps necessary to make the driver available via kernel |
| 1200 | * internal or userspace interfaces. |
| 1201 | */ |
| 1202 | static void i915_driver_register(struct drm_i915_private *dev_priv) |
| 1203 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1204 | struct drm_device *dev = &dev_priv->drm; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1205 | |
| 1206 | i915_gem_shrinker_init(dev_priv); |
| 1207 | |
| 1208 | /* |
| 1209 | * Notify a valid surface after modesetting, |
| 1210 | * when running inside a VM. |
| 1211 | */ |
| 1212 | if (intel_vgpu_active(dev_priv)) |
| 1213 | I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY); |
| 1214 | |
| 1215 | /* Reveal our presence to userspace */ |
| 1216 | if (drm_dev_register(dev, 0) == 0) { |
| 1217 | i915_debugfs_register(dev_priv); |
Michal Wajdeczko | f9cda04 | 2017-01-13 17:41:57 +0000 | [diff] [blame] | 1218 | i915_guc_log_register(dev_priv); |
David Weinehall | 694c282 | 2016-08-22 13:32:43 +0300 | [diff] [blame] | 1219 | i915_setup_sysfs(dev_priv); |
Robert Bragg | 442b8c0 | 2016-11-07 19:49:53 +0000 | [diff] [blame] | 1220 | |
| 1221 | /* Depends on sysfs having been initialized */ |
| 1222 | i915_perf_register(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1223 | } else |
| 1224 | DRM_ERROR("Failed to register driver for userspace access!\n"); |
| 1225 | |
| 1226 | if (INTEL_INFO(dev_priv)->num_pipes) { |
| 1227 | /* Must be done after probing outputs */ |
| 1228 | intel_opregion_register(dev_priv); |
| 1229 | acpi_video_register(); |
| 1230 | } |
| 1231 | |
| 1232 | if (IS_GEN5(dev_priv)) |
| 1233 | intel_gpu_ips_init(dev_priv); |
| 1234 | |
Jerome Anand | eef5732 | 2017-01-25 04:27:49 +0530 | [diff] [blame] | 1235 | intel_audio_init(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1236 | |
| 1237 | /* |
| 1238 | * Some ports require correctly set-up hpd registers for detection to |
| 1239 | * work properly (leading to ghost connected connector status), e.g. VGA |
| 1240 | * on gm45. Hence we can only set up the initial fbdev config after hpd |
| 1241 | * irqs are fully enabled. We do it last so that the async config |
| 1242 | * cannot run before the connectors are registered. |
| 1243 | */ |
| 1244 | intel_fbdev_initial_config_async(dev); |
| 1245 | } |
| 1246 | |
| 1247 | /** |
| 1248 | * i915_driver_unregister - cleanup the registration done in i915_driver_regiser() |
| 1249 | * @dev_priv: device private |
| 1250 | */ |
| 1251 | static void i915_driver_unregister(struct drm_i915_private *dev_priv) |
| 1252 | { |
Daniel Vetter | 4f256d8 | 2017-07-15 00:46:55 +0200 | [diff] [blame] | 1253 | intel_fbdev_unregister(dev_priv); |
Jerome Anand | eef5732 | 2017-01-25 04:27:49 +0530 | [diff] [blame] | 1254 | intel_audio_deinit(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1255 | |
| 1256 | intel_gpu_ips_teardown(); |
| 1257 | acpi_video_unregister(); |
| 1258 | intel_opregion_unregister(dev_priv); |
| 1259 | |
Robert Bragg | 442b8c0 | 2016-11-07 19:49:53 +0000 | [diff] [blame] | 1260 | i915_perf_unregister(dev_priv); |
| 1261 | |
David Weinehall | 694c282 | 2016-08-22 13:32:43 +0300 | [diff] [blame] | 1262 | i915_teardown_sysfs(dev_priv); |
Michal Wajdeczko | f9cda04 | 2017-01-13 17:41:57 +0000 | [diff] [blame] | 1263 | i915_guc_log_unregister(dev_priv); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1264 | drm_dev_unregister(&dev_priv->drm); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1265 | |
| 1266 | i915_gem_shrinker_cleanup(dev_priv); |
| 1267 | } |
| 1268 | |
| 1269 | /** |
| 1270 | * i915_driver_load - setup chip and create an initial config |
Joonas Lahtinen | d2ad3ae | 2016-11-10 15:36:34 +0200 | [diff] [blame] | 1271 | * @pdev: PCI device |
| 1272 | * @ent: matching PCI ID entry |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1273 | * |
| 1274 | * The driver load routine has to do several things: |
| 1275 | * - drive output discovery via intel_modeset_init() |
| 1276 | * - initialize the memory manager |
| 1277 | * - allocate initial config memory |
| 1278 | * - setup the DRM framebuffer with the allocated memory |
| 1279 | */ |
Chris Wilson | 42f5551 | 2016-06-24 14:00:26 +0100 | [diff] [blame] | 1280 | int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1281 | { |
Maarten Lankhorst | 8d2b47d | 2017-02-02 08:41:42 +0100 | [diff] [blame] | 1282 | const struct intel_device_info *match_info = |
| 1283 | (struct intel_device_info *)ent->driver_data; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1284 | struct drm_i915_private *dev_priv; |
| 1285 | int ret; |
| 1286 | |
Ville Syrjälä | ff4c3b7 | 2017-03-03 17:19:28 +0200 | [diff] [blame] | 1287 | /* Enable nuclear pageflip on ILK+ */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 1288 | if (!i915_modparams.nuclear_pageflip && match_info->gen < 5) |
Maarten Lankhorst | 8d2b47d | 2017-02-02 08:41:42 +0100 | [diff] [blame] | 1289 | driver.driver_features &= ~DRIVER_ATOMIC; |
Chris Wilson | a09d0ba | 2016-06-24 14:00:27 +0100 | [diff] [blame] | 1290 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1291 | ret = -ENOMEM; |
| 1292 | dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL); |
| 1293 | if (dev_priv) |
| 1294 | ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev); |
| 1295 | if (ret) { |
Tvrtko Ursulin | 87a6752 | 2016-12-06 19:04:13 +0000 | [diff] [blame] | 1296 | DRM_DEV_ERROR(&pdev->dev, "allocation failed\n"); |
Chris Wilson | cad3688 | 2017-02-10 16:35:21 +0000 | [diff] [blame] | 1297 | goto out_free; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1298 | } |
| 1299 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1300 | dev_priv->drm.pdev = pdev; |
| 1301 | dev_priv->drm.dev_private = dev_priv; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1302 | |
| 1303 | ret = pci_enable_device(pdev); |
| 1304 | if (ret) |
Chris Wilson | cad3688 | 2017-02-10 16:35:21 +0000 | [diff] [blame] | 1305 | goto out_fini; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1306 | |
| 1307 | pci_set_drvdata(pdev, &dev_priv->drm); |
Imre Deak | adfdf85 | 2017-05-02 15:04:09 +0300 | [diff] [blame] | 1308 | /* |
| 1309 | * Disable the system suspend direct complete optimization, which can |
| 1310 | * leave the device suspended skipping the driver's suspend handlers |
| 1311 | * if the device was already runtime suspended. This is needed due to |
| 1312 | * the difference in our runtime and system suspend sequence and |
| 1313 | * becaue the HDA driver may require us to enable the audio power |
| 1314 | * domain during system suspend. |
| 1315 | */ |
| 1316 | pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1317 | |
| 1318 | ret = i915_driver_init_early(dev_priv, ent); |
| 1319 | if (ret < 0) |
| 1320 | goto out_pci_disable; |
| 1321 | |
| 1322 | intel_runtime_pm_get(dev_priv); |
| 1323 | |
| 1324 | ret = i915_driver_init_mmio(dev_priv); |
| 1325 | if (ret < 0) |
| 1326 | goto out_runtime_pm_put; |
| 1327 | |
| 1328 | ret = i915_driver_init_hw(dev_priv); |
| 1329 | if (ret < 0) |
| 1330 | goto out_cleanup_mmio; |
| 1331 | |
| 1332 | /* |
| 1333 | * TODO: move the vblank init and parts of modeset init steps into one |
| 1334 | * of the i915_driver_init_/i915_driver_register functions according |
| 1335 | * to the role/effect of the given init step. |
| 1336 | */ |
| 1337 | if (INTEL_INFO(dev_priv)->num_pipes) { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1338 | ret = drm_vblank_init(&dev_priv->drm, |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1339 | INTEL_INFO(dev_priv)->num_pipes); |
| 1340 | if (ret) |
| 1341 | goto out_cleanup_hw; |
| 1342 | } |
| 1343 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1344 | ret = i915_load_modeset_init(&dev_priv->drm); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1345 | if (ret < 0) |
Daniel Vetter | baf5438 | 2017-06-21 10:28:41 +0200 | [diff] [blame] | 1346 | goto out_cleanup_hw; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1347 | |
| 1348 | i915_driver_register(dev_priv); |
| 1349 | |
| 1350 | intel_runtime_pm_enable(dev_priv); |
| 1351 | |
Kumar, Mahesh | 2503a0f | 2017-08-17 19:15:28 +0530 | [diff] [blame] | 1352 | intel_init_ipc(dev_priv); |
Mahesh Kumar | a3a8986 | 2016-12-01 21:19:34 +0530 | [diff] [blame] | 1353 | |
Chris Wilson | 0525a06 | 2016-10-14 14:27:07 +0100 | [diff] [blame] | 1354 | if (IS_ENABLED(CONFIG_DRM_I915_DEBUG)) |
| 1355 | DRM_INFO("DRM_I915_DEBUG enabled\n"); |
| 1356 | if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)) |
| 1357 | DRM_INFO("DRM_I915_DEBUG_GEM enabled\n"); |
Chris Wilson | bc5ca47 | 2016-08-25 08:23:14 +0100 | [diff] [blame] | 1358 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1359 | intel_runtime_pm_put(dev_priv); |
| 1360 | |
| 1361 | return 0; |
| 1362 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1363 | out_cleanup_hw: |
| 1364 | i915_driver_cleanup_hw(dev_priv); |
| 1365 | out_cleanup_mmio: |
| 1366 | i915_driver_cleanup_mmio(dev_priv); |
| 1367 | out_runtime_pm_put: |
| 1368 | intel_runtime_pm_put(dev_priv); |
| 1369 | i915_driver_cleanup_early(dev_priv); |
| 1370 | out_pci_disable: |
| 1371 | pci_disable_device(pdev); |
Chris Wilson | cad3688 | 2017-02-10 16:35:21 +0000 | [diff] [blame] | 1372 | out_fini: |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1373 | i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret); |
Chris Wilson | cad3688 | 2017-02-10 16:35:21 +0000 | [diff] [blame] | 1374 | drm_dev_fini(&dev_priv->drm); |
| 1375 | out_free: |
| 1376 | kfree(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1377 | return ret; |
| 1378 | } |
| 1379 | |
Chris Wilson | 42f5551 | 2016-06-24 14:00:26 +0100 | [diff] [blame] | 1380 | void i915_driver_unload(struct drm_device *dev) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1381 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1382 | struct drm_i915_private *dev_priv = to_i915(dev); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1383 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1384 | |
Daniel Vetter | 99c539b | 2017-07-15 00:46:56 +0200 | [diff] [blame] | 1385 | i915_driver_unregister(dev_priv); |
| 1386 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1387 | if (i915_gem_suspend(dev_priv)) |
Chris Wilson | 42f5551 | 2016-06-24 14:00:26 +0100 | [diff] [blame] | 1388 | DRM_ERROR("failed to idle hardware; continuing to unload!\n"); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1389 | |
| 1390 | intel_display_power_get(dev_priv, POWER_DOMAIN_INIT); |
| 1391 | |
Daniel Vetter | 18dddad | 2017-03-21 17:41:49 +0100 | [diff] [blame] | 1392 | drm_atomic_helper_shutdown(dev); |
Maarten Lankhorst | a667fb4 | 2016-12-15 15:29:44 +0100 | [diff] [blame] | 1393 | |
Zhenyu Wang | 26f837e | 2017-01-13 10:46:09 +0800 | [diff] [blame] | 1394 | intel_gvt_cleanup(dev_priv); |
| 1395 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1396 | intel_modeset_cleanup(dev); |
| 1397 | |
| 1398 | /* |
| 1399 | * free the memory space allocated for the child device |
| 1400 | * config parsed from VBT |
| 1401 | */ |
| 1402 | if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) { |
| 1403 | kfree(dev_priv->vbt.child_dev); |
| 1404 | dev_priv->vbt.child_dev = NULL; |
| 1405 | dev_priv->vbt.child_dev_num = 0; |
| 1406 | } |
| 1407 | kfree(dev_priv->vbt.sdvo_lvds_vbt_mode); |
| 1408 | dev_priv->vbt.sdvo_lvds_vbt_mode = NULL; |
| 1409 | kfree(dev_priv->vbt.lfp_lvds_vbt_mode); |
| 1410 | dev_priv->vbt.lfp_lvds_vbt_mode = NULL; |
| 1411 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1412 | vga_switcheroo_unregister_client(pdev); |
| 1413 | vga_client_register(pdev, NULL, NULL, NULL); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1414 | |
| 1415 | intel_csr_ucode_fini(dev_priv); |
| 1416 | |
| 1417 | /* Free error state after interrupts are fully disabled. */ |
| 1418 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | 5a4c6f1 | 2017-02-14 16:46:11 +0000 | [diff] [blame] | 1419 | i915_reset_error_state(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1420 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 1421 | i915_gem_fini(dev_priv); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1422 | intel_uc_fini_fw(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1423 | intel_fbc_cleanup_cfb(dev_priv); |
| 1424 | |
| 1425 | intel_power_domains_fini(dev_priv); |
| 1426 | |
| 1427 | i915_driver_cleanup_hw(dev_priv); |
| 1428 | i915_driver_cleanup_mmio(dev_priv); |
| 1429 | |
| 1430 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); |
Chris Wilson | cad3688 | 2017-02-10 16:35:21 +0000 | [diff] [blame] | 1431 | } |
| 1432 | |
| 1433 | static void i915_driver_release(struct drm_device *dev) |
| 1434 | { |
| 1435 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1436 | |
| 1437 | i915_driver_cleanup_early(dev_priv); |
Chris Wilson | cad3688 | 2017-02-10 16:35:21 +0000 | [diff] [blame] | 1438 | drm_dev_fini(&dev_priv->drm); |
| 1439 | |
| 1440 | kfree(dev_priv); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1441 | } |
| 1442 | |
| 1443 | static int i915_driver_open(struct drm_device *dev, struct drm_file *file) |
| 1444 | { |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 1445 | struct drm_i915_private *i915 = to_i915(dev); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1446 | int ret; |
| 1447 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 1448 | ret = i915_gem_open(i915, file); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1449 | if (ret) |
| 1450 | return ret; |
| 1451 | |
| 1452 | return 0; |
| 1453 | } |
| 1454 | |
| 1455 | /** |
| 1456 | * i915_driver_lastclose - clean up after all DRM clients have exited |
| 1457 | * @dev: DRM device |
| 1458 | * |
| 1459 | * Take care of cleaning up after all DRM clients have exited. In the |
| 1460 | * mode setting case, we want to restore the kernel's initial mode (just |
| 1461 | * in case the last client left us in a bad state). |
| 1462 | * |
| 1463 | * Additionally, in the non-mode setting case, we'll tear down the GTT |
| 1464 | * and DMA structures, since the kernel won't be using them, and clea |
| 1465 | * up any GEM state. |
| 1466 | */ |
| 1467 | static void i915_driver_lastclose(struct drm_device *dev) |
| 1468 | { |
| 1469 | intel_fbdev_restore_mode(dev); |
| 1470 | vga_switcheroo_process_delayed_switch(); |
| 1471 | } |
| 1472 | |
Daniel Vetter | 7d2ec88 | 2017-03-08 15:12:45 +0100 | [diff] [blame] | 1473 | static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file) |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1474 | { |
Daniel Vetter | 7d2ec88 | 2017-03-08 15:12:45 +0100 | [diff] [blame] | 1475 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 1476 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1477 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 1478 | i915_gem_context_close(file); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1479 | i915_gem_release(dev, file); |
| 1480 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 1481 | |
| 1482 | kfree(file_priv); |
| 1483 | } |
| 1484 | |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 1485 | static void intel_suspend_encoders(struct drm_i915_private *dev_priv) |
| 1486 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1487 | struct drm_device *dev = &dev_priv->drm; |
Jani Nikula | 19c8054 | 2015-12-16 12:48:16 +0200 | [diff] [blame] | 1488 | struct intel_encoder *encoder; |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 1489 | |
| 1490 | drm_modeset_lock_all(dev); |
Jani Nikula | 19c8054 | 2015-12-16 12:48:16 +0200 | [diff] [blame] | 1491 | for_each_intel_encoder(dev, encoder) |
| 1492 | if (encoder->suspend) |
| 1493 | encoder->suspend(encoder); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 1494 | drm_modeset_unlock_all(dev); |
| 1495 | } |
| 1496 | |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 1497 | static int vlv_resume_prepare(struct drm_i915_private *dev_priv, |
| 1498 | bool rpm_resume); |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 1499 | static int vlv_suspend_complete(struct drm_i915_private *dev_priv); |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 1500 | |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1501 | static bool suspend_to_idle(struct drm_i915_private *dev_priv) |
| 1502 | { |
| 1503 | #if IS_ENABLED(CONFIG_ACPI_SLEEP) |
| 1504 | if (acpi_target_system_state() < ACPI_STATE_S3) |
| 1505 | return true; |
| 1506 | #endif |
| 1507 | return false; |
| 1508 | } |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1509 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 1510 | static int i915_drm_suspend(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1511 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1512 | struct drm_i915_private *dev_priv = to_i915(dev); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1513 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 1514 | pci_power_t opregion_target_state; |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1515 | int error; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 1516 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1517 | /* ignore lid events during suspend */ |
| 1518 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 1519 | dev_priv->modeset_restore = MODESET_SUSPENDED; |
| 1520 | mutex_unlock(&dev_priv->modeset_restore_lock); |
| 1521 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1522 | disable_rpm_wakeref_asserts(dev_priv); |
| 1523 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1524 | /* We do a lot of poking in a lot of registers, make sure they work |
| 1525 | * properly. */ |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 1526 | intel_display_set_init_power(dev_priv, true); |
Paulo Zanoni | cb10799 | 2013-01-25 16:59:15 -0200 | [diff] [blame] | 1527 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 1528 | drm_kms_helper_poll_disable(dev); |
| 1529 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1530 | pci_save_state(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1531 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1532 | error = i915_gem_suspend(dev_priv); |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1533 | if (error) { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1534 | dev_err(&pdev->dev, |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1535 | "GEM idle failed, resume might fail\n"); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1536 | goto out; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1537 | } |
| 1538 | |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 1539 | intel_display_suspend(dev); |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1540 | |
| 1541 | intel_dp_mst_suspend(dev); |
| 1542 | |
| 1543 | intel_runtime_pm_disable_interrupts(dev_priv); |
| 1544 | intel_hpd_cancel_work(dev_priv); |
| 1545 | |
| 1546 | intel_suspend_encoders(dev_priv); |
| 1547 | |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 1548 | intel_suspend_hw(dev_priv); |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1549 | |
Tvrtko Ursulin | 275a991 | 2016-11-16 08:55:34 +0000 | [diff] [blame] | 1550 | i915_gem_suspend_gtt_mappings(dev_priv); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1551 | |
Tvrtko Ursulin | af6dc74 | 2016-12-01 14:16:44 +0000 | [diff] [blame] | 1552 | i915_save_state(dev_priv); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1553 | |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1554 | opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold; |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 1555 | intel_opregion_notify_adapter(dev_priv, opregion_target_state); |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 1556 | |
Hans de Goede | 68f6094 | 2017-02-10 11:28:01 +0100 | [diff] [blame] | 1557 | intel_uncore_suspend(dev_priv); |
Chris Wilson | 03d92e4 | 2016-05-23 15:08:10 +0100 | [diff] [blame] | 1558 | intel_opregion_unregister(dev_priv); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1559 | |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1560 | intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true); |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 1561 | |
Mika Kuoppala | 62d5d69 | 2014-02-25 17:11:28 +0200 | [diff] [blame] | 1562 | dev_priv->suspend_count++; |
| 1563 | |
Imre Deak | f74ed08 | 2016-04-18 14:48:21 +0300 | [diff] [blame] | 1564 | intel_csr_ucode_suspend(dev_priv); |
Imre Deak | f514c2d | 2015-10-28 23:59:06 +0200 | [diff] [blame] | 1565 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1566 | out: |
| 1567 | enable_rpm_wakeref_asserts(dev_priv); |
| 1568 | |
| 1569 | return error; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1570 | } |
| 1571 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 1572 | static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation) |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 1573 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 1574 | struct drm_i915_private *dev_priv = to_i915(dev); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1575 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1576 | bool fw_csr; |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 1577 | int ret; |
| 1578 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1579 | disable_rpm_wakeref_asserts(dev_priv); |
| 1580 | |
Imre Deak | 4c494a5 | 2016-10-13 14:34:06 +0300 | [diff] [blame] | 1581 | intel_display_set_init_power(dev_priv, false); |
| 1582 | |
Imre Deak | dd9f31c | 2017-08-16 17:46:07 +0300 | [diff] [blame^] | 1583 | fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation && |
Imre Deak | a7c8125 | 2016-04-01 16:02:38 +0300 | [diff] [blame] | 1584 | suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload; |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1585 | /* |
| 1586 | * In case of firmware assisted context save/restore don't manually |
| 1587 | * deinit the power domains. This also means the CSR/DMC firmware will |
| 1588 | * stay active, it will power down any HW resources as required and |
| 1589 | * also enable deeper system power states that would be blocked if the |
| 1590 | * firmware was inactive. |
| 1591 | */ |
| 1592 | if (!fw_csr) |
| 1593 | intel_power_domains_suspend(dev_priv); |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 1594 | |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 1595 | ret = 0; |
Rodrigo Vivi | b9fd799 | 2016-12-16 17:42:25 +0200 | [diff] [blame] | 1596 | if (IS_GEN9_LP(dev_priv)) |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 1597 | bxt_enable_dc9(dev_priv); |
Imre Deak | b8aea3d1 | 2016-04-20 20:27:55 +0300 | [diff] [blame] | 1598 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 1599 | hsw_enable_pc8(dev_priv); |
| 1600 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 1601 | ret = vlv_suspend_complete(dev_priv); |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 1602 | |
| 1603 | if (ret) { |
| 1604 | DRM_ERROR("Suspend complete failed: %d\n", ret); |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1605 | if (!fw_csr) |
| 1606 | intel_power_domains_init_hw(dev_priv, true); |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 1607 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1608 | goto out; |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 1609 | } |
| 1610 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1611 | pci_disable_device(pdev); |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 1612 | /* |
Imre Deak | 5487557 | 2015-06-30 17:06:47 +0300 | [diff] [blame] | 1613 | * During hibernation on some platforms the BIOS may try to access |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 1614 | * the device even though it's already in D3 and hang the machine. So |
| 1615 | * leave the device in D0 on those platforms and hope the BIOS will |
Imre Deak | 5487557 | 2015-06-30 17:06:47 +0300 | [diff] [blame] | 1616 | * power down the device properly. The issue was seen on multiple old |
| 1617 | * GENs with different BIOS vendors, so having an explicit blacklist |
| 1618 | * is inpractical; apply the workaround on everything pre GEN6. The |
| 1619 | * platforms where the issue was seen: |
| 1620 | * Lenovo Thinkpad X301, X61s, X60, T60, X41 |
| 1621 | * Fujitsu FSC S7110 |
| 1622 | * Acer Aspire 1830T |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 1623 | */ |
Tvrtko Ursulin | 514e1d6 | 2016-11-04 14:42:48 +0000 | [diff] [blame] | 1624 | if (!(hibernation && INTEL_GEN(dev_priv) < 6)) |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1625 | pci_set_power_state(pdev, PCI_D3hot); |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 1626 | |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1627 | dev_priv->suspended_to_idle = suspend_to_idle(dev_priv); |
| 1628 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1629 | out: |
| 1630 | enable_rpm_wakeref_asserts(dev_priv); |
| 1631 | |
| 1632 | return ret; |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 1633 | } |
| 1634 | |
Matthew Auld | a9a251c | 2016-12-02 10:24:11 +0000 | [diff] [blame] | 1635 | static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1636 | { |
| 1637 | int error; |
| 1638 | |
Chris Wilson | ded8b07 | 2016-07-05 10:40:22 +0100 | [diff] [blame] | 1639 | if (!dev) { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1640 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 1641 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1642 | return -ENODEV; |
| 1643 | } |
| 1644 | |
Imre Deak | 0b14cbd | 2014-09-10 18:16:55 +0300 | [diff] [blame] | 1645 | if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND && |
| 1646 | state.event != PM_EVENT_FREEZE)) |
| 1647 | return -EINVAL; |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 1648 | |
| 1649 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 1650 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 1651 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 1652 | error = i915_drm_suspend(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1653 | if (error) |
| 1654 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1655 | |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 1656 | return i915_drm_suspend_late(dev, false); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1657 | } |
| 1658 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 1659 | static int i915_drm_resume(struct drm_device *dev) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1660 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1661 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | ac840ae | 2016-05-06 21:35:55 +0300 | [diff] [blame] | 1662 | int ret; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 1663 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1664 | disable_rpm_wakeref_asserts(dev_priv); |
Chris Wilson | abc80ab | 2016-08-24 10:27:01 +0100 | [diff] [blame] | 1665 | intel_sanitize_gt_powersave(dev_priv); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1666 | |
Chris Wilson | 97d6d7a | 2016-08-04 07:52:22 +0100 | [diff] [blame] | 1667 | ret = i915_ggtt_enable_hw(dev_priv); |
Ville Syrjälä | ac840ae | 2016-05-06 21:35:55 +0300 | [diff] [blame] | 1668 | if (ret) |
| 1669 | DRM_ERROR("failed to re-enable GGTT\n"); |
| 1670 | |
Imre Deak | f74ed08 | 2016-04-18 14:48:21 +0300 | [diff] [blame] | 1671 | intel_csr_ucode_resume(dev_priv); |
| 1672 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1673 | i915_gem_resume(dev_priv); |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 1674 | |
Tvrtko Ursulin | af6dc74 | 2016-12-01 14:16:44 +0000 | [diff] [blame] | 1675 | i915_restore_state(dev_priv); |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 1676 | intel_pps_unlock_regs_wa(dev_priv); |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 1677 | intel_opregion_setup(dev_priv); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 1678 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1679 | intel_init_pch_refclk(dev_priv); |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 1680 | |
Peter Antoine | 364aece | 2015-05-11 08:50:45 +0100 | [diff] [blame] | 1681 | /* |
| 1682 | * Interrupts have to be enabled before any batches are run. If not the |
| 1683 | * GPU will hang. i915_gem_init_hw() will initiate batches to |
| 1684 | * update/restore the context. |
| 1685 | * |
Imre Deak | 908764f | 2016-11-29 21:40:29 +0200 | [diff] [blame] | 1686 | * drm_mode_config_reset() needs AUX interrupts. |
| 1687 | * |
Peter Antoine | 364aece | 2015-05-11 08:50:45 +0100 | [diff] [blame] | 1688 | * Modeset enabling in intel_modeset_init_hw() also needs working |
| 1689 | * interrupts. |
| 1690 | */ |
| 1691 | intel_runtime_pm_enable_interrupts(dev_priv); |
| 1692 | |
Imre Deak | 908764f | 2016-11-29 21:40:29 +0200 | [diff] [blame] | 1693 | drm_mode_config_reset(dev); |
| 1694 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1695 | mutex_lock(&dev->struct_mutex); |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1696 | if (i915_gem_init_hw(dev_priv)) { |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1697 | DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n"); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1698 | i915_gem_set_wedged(dev_priv); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 1699 | } |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1700 | mutex_unlock(&dev->struct_mutex); |
| 1701 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1702 | intel_guc_resume(dev_priv); |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1703 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1704 | intel_modeset_init_hw(dev); |
| 1705 | |
| 1706 | spin_lock_irq(&dev_priv->irq_lock); |
| 1707 | if (dev_priv->display.hpd_irq_setup) |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 1708 | dev_priv->display.hpd_irq_setup(dev_priv); |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1709 | spin_unlock_irq(&dev_priv->irq_lock); |
| 1710 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1711 | intel_dp_mst_resume(dev); |
| 1712 | |
Lyude | a16b765 | 2016-03-11 10:57:01 -0500 | [diff] [blame] | 1713 | intel_display_resume(dev); |
| 1714 | |
Lyude | e0b7006 | 2016-11-01 21:06:30 -0400 | [diff] [blame] | 1715 | drm_kms_helper_poll_enable(dev); |
| 1716 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 1717 | /* |
| 1718 | * ... but also need to make sure that hotplug processing |
| 1719 | * doesn't cause havoc. Like in the driver load code we don't |
| 1720 | * bother with the tiny race here where we might loose hotplug |
| 1721 | * notifications. |
| 1722 | * */ |
| 1723 | intel_hpd_init(dev_priv); |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 1724 | |
Chris Wilson | 03d92e4 | 2016-05-23 15:08:10 +0100 | [diff] [blame] | 1725 | intel_opregion_register(dev_priv); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1726 | |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1727 | intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false); |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 1728 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1729 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 1730 | dev_priv->modeset_restore = MODESET_DONE; |
| 1731 | mutex_unlock(&dev_priv->modeset_restore_lock); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1732 | |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 1733 | intel_opregion_notify_adapter(dev_priv, PCI_D0); |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 1734 | |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 1735 | intel_autoenable_gt_powersave(dev_priv); |
Imre Deak | ee6f280 | 2014-10-23 19:23:22 +0300 | [diff] [blame] | 1736 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1737 | enable_rpm_wakeref_asserts(dev_priv); |
| 1738 | |
Chris Wilson | 074c6ad | 2014-04-09 09:19:43 +0100 | [diff] [blame] | 1739 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1740 | } |
| 1741 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 1742 | static int i915_drm_resume_early(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1743 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1744 | struct drm_i915_private *dev_priv = to_i915(dev); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1745 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Imre Deak | 44410cd | 2016-04-18 14:45:54 +0300 | [diff] [blame] | 1746 | int ret; |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 1747 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1748 | /* |
| 1749 | * We have a resume ordering issue with the snd-hda driver also |
| 1750 | * requiring our device to be power up. Due to the lack of a |
| 1751 | * parent/child relationship we currently solve this with an early |
| 1752 | * resume hook. |
| 1753 | * |
| 1754 | * FIXME: This should be solved with a special hdmi sink device or |
| 1755 | * similar so that power domains can be employed. |
| 1756 | */ |
Imre Deak | 44410cd | 2016-04-18 14:45:54 +0300 | [diff] [blame] | 1757 | |
| 1758 | /* |
| 1759 | * Note that we need to set the power state explicitly, since we |
| 1760 | * powered off the device during freeze and the PCI core won't power |
| 1761 | * it back up for us during thaw. Powering off the device during |
| 1762 | * freeze is not a hard requirement though, and during the |
| 1763 | * suspend/resume phases the PCI core makes sure we get here with the |
| 1764 | * device powered on. So in case we change our freeze logic and keep |
| 1765 | * the device powered we can also remove the following set power state |
| 1766 | * call. |
| 1767 | */ |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1768 | ret = pci_set_power_state(pdev, PCI_D0); |
Imre Deak | 44410cd | 2016-04-18 14:45:54 +0300 | [diff] [blame] | 1769 | if (ret) { |
| 1770 | DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret); |
| 1771 | goto out; |
| 1772 | } |
| 1773 | |
| 1774 | /* |
| 1775 | * Note that pci_enable_device() first enables any parent bridge |
| 1776 | * device and only then sets the power state for this device. The |
| 1777 | * bridge enabling is a nop though, since bridge devices are resumed |
| 1778 | * first. The order of enabling power and enabling the device is |
| 1779 | * imposed by the PCI core as described above, so here we preserve the |
| 1780 | * same order for the freeze/thaw phases. |
| 1781 | * |
| 1782 | * TODO: eventually we should remove pci_disable_device() / |
| 1783 | * pci_enable_enable_device() from suspend/resume. Due to how they |
| 1784 | * depend on the device enable refcount we can't anyway depend on them |
| 1785 | * disabling/enabling the device. |
| 1786 | */ |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1787 | if (pci_enable_device(pdev)) { |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1788 | ret = -EIO; |
| 1789 | goto out; |
| 1790 | } |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1791 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 1792 | pci_set_master(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1793 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1794 | disable_rpm_wakeref_asserts(dev_priv); |
| 1795 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 1796 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 1797 | ret = vlv_resume_prepare(dev_priv, false); |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 1798 | if (ret) |
Damien Lespiau | ff0b187 | 2015-05-20 14:45:15 +0100 | [diff] [blame] | 1799 | DRM_ERROR("Resume prepare failed: %d, continuing anyway\n", |
| 1800 | ret); |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 1801 | |
Hans de Goede | 68f6094 | 2017-02-10 11:28:01 +0100 | [diff] [blame] | 1802 | intel_uncore_resume_early(dev_priv); |
Paulo Zanoni | efee833 | 2014-10-27 17:54:33 -0200 | [diff] [blame] | 1803 | |
Rodrigo Vivi | b9fd799 | 2016-12-16 17:42:25 +0200 | [diff] [blame] | 1804 | if (IS_GEN9_LP(dev_priv)) { |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 1805 | if (!dev_priv->suspended_to_idle) |
| 1806 | gen9_sanitize_dc_state(dev_priv); |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 1807 | bxt_disable_dc9(dev_priv); |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 1808 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Damien Lespiau | a9a6b73 | 2015-05-20 14:45:14 +0100 | [diff] [blame] | 1809 | hsw_disable_pc8(dev_priv); |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 1810 | } |
Paulo Zanoni | efee833 | 2014-10-27 17:54:33 -0200 | [diff] [blame] | 1811 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1812 | intel_uncore_sanitize(dev_priv); |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1813 | |
Rodrigo Vivi | b9fd799 | 2016-12-16 17:42:25 +0200 | [diff] [blame] | 1814 | if (IS_GEN9_LP(dev_priv) || |
Imre Deak | a7c8125 | 2016-04-01 16:02:38 +0300 | [diff] [blame] | 1815 | !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload)) |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1816 | intel_power_domains_init_hw(dev_priv, true); |
| 1817 | |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 1818 | i915_gem_sanitize(dev_priv); |
| 1819 | |
Imre Deak | 6e35e8a | 2016-04-18 10:04:19 +0300 | [diff] [blame] | 1820 | enable_rpm_wakeref_asserts(dev_priv); |
| 1821 | |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 1822 | out: |
| 1823 | dev_priv->suspended_to_idle = false; |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 1824 | |
| 1825 | return ret; |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1826 | } |
| 1827 | |
Tvrtko Ursulin | 7f26cb8 | 2016-12-01 14:16:41 +0000 | [diff] [blame] | 1828 | static int i915_resume_switcheroo(struct drm_device *dev) |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1829 | { |
Imre Deak | 50a0072 | 2014-10-23 19:23:17 +0300 | [diff] [blame] | 1830 | int ret; |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1831 | |
Imre Deak | 097dd83 | 2014-10-23 19:23:19 +0300 | [diff] [blame] | 1832 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 1833 | return 0; |
| 1834 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 1835 | ret = i915_drm_resume_early(dev); |
Imre Deak | 50a0072 | 2014-10-23 19:23:17 +0300 | [diff] [blame] | 1836 | if (ret) |
| 1837 | return ret; |
| 1838 | |
Imre Deak | 5a17514 | 2014-10-23 19:23:18 +0300 | [diff] [blame] | 1839 | return i915_drm_resume(dev); |
| 1840 | } |
| 1841 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1842 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 1843 | * i915_reset - reset chip after a hang |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1844 | * @i915: #drm_i915_private to reset |
| 1845 | * @flags: Instructions |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1846 | * |
Chris Wilson | 780f262 | 2016-09-09 14:11:52 +0100 | [diff] [blame] | 1847 | * Reset the chip. Useful if a hang is detected. Marks the device as wedged |
| 1848 | * on failure. |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1849 | * |
Chris Wilson | 221fe79 | 2016-09-09 14:11:51 +0100 | [diff] [blame] | 1850 | * Caller must hold the struct_mutex. |
| 1851 | * |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1852 | * Procedure is fairly simple: |
| 1853 | * - reset the chip using the reset reg |
| 1854 | * - re-init context state |
| 1855 | * - re-init hardware status page |
| 1856 | * - re-init ring buffer |
| 1857 | * - re-init interrupt state |
| 1858 | * - re-init display |
| 1859 | */ |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1860 | void i915_reset(struct drm_i915_private *i915, unsigned int flags) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1861 | { |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1862 | struct i915_gpu_error *error = &i915->gpu_error; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 1863 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1864 | |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1865 | lockdep_assert_held(&i915->drm.struct_mutex); |
Chris Wilson | 8c185ec | 2017-03-16 17:13:02 +0000 | [diff] [blame] | 1866 | GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags)); |
Chris Wilson | 221fe79 | 2016-09-09 14:11:51 +0100 | [diff] [blame] | 1867 | |
Chris Wilson | 8c185ec | 2017-03-16 17:13:02 +0000 | [diff] [blame] | 1868 | if (!test_bit(I915_RESET_HANDOFF, &error->flags)) |
Chris Wilson | 780f262 | 2016-09-09 14:11:52 +0100 | [diff] [blame] | 1869 | return; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1870 | |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 1871 | /* Clear any previous failed attempts at recovery. Time to try again. */ |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1872 | if (!i915_gem_unset_wedged(i915)) |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 1873 | goto wakeup; |
| 1874 | |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1875 | if (!(flags & I915_RESET_QUIET)) |
| 1876 | dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n"); |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 1877 | error->reset_count++; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 1878 | |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1879 | disable_irq(i915->drm.irq); |
| 1880 | ret = i915_gem_reset_prepare(i915); |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 1881 | if (ret) { |
| 1882 | DRM_ERROR("GPU recovery failed\n"); |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1883 | intel_gpu_reset(i915, ALL_ENGINES); |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 1884 | goto error; |
| 1885 | } |
Chris Wilson | 9e60ab0 | 2016-10-04 21:11:28 +0100 | [diff] [blame] | 1886 | |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1887 | ret = intel_gpu_reset(i915, ALL_ENGINES); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 1888 | if (ret) { |
Chris Wilson | 804e59a | 2016-04-13 17:35:09 +0100 | [diff] [blame] | 1889 | if (ret != -ENODEV) |
| 1890 | DRM_ERROR("Failed to reset chip: %i\n", ret); |
| 1891 | else |
| 1892 | DRM_DEBUG_DRIVER("GPU reset disabled\n"); |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 1893 | goto error; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1894 | } |
| 1895 | |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1896 | i915_gem_reset(i915); |
| 1897 | intel_overlay_reset(i915); |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 1898 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1899 | /* Ok, now get things going again... */ |
| 1900 | |
| 1901 | /* |
| 1902 | * Everything depends on having the GTT running, so we need to start |
Chris Wilson | 0db8c96 | 2017-09-06 12:14:05 +0100 | [diff] [blame] | 1903 | * there. |
| 1904 | */ |
| 1905 | ret = i915_ggtt_enable_hw(i915); |
| 1906 | if (ret) { |
| 1907 | DRM_ERROR("Failed to re-enable GGTT following reset %d\n", ret); |
| 1908 | goto error; |
| 1909 | } |
| 1910 | |
| 1911 | /* |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1912 | * Next we need to restore the context, but we don't use those |
| 1913 | * yet either... |
| 1914 | * |
| 1915 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 1916 | * was running at the time of the reset (i.e. we weren't VT |
| 1917 | * switched away). |
| 1918 | */ |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1919 | ret = i915_gem_init_hw(i915); |
Daniel Vetter | 33d30a9 | 2015-02-23 12:03:27 +0100 | [diff] [blame] | 1920 | if (ret) { |
| 1921 | DRM_ERROR("Failed hw init on reset %d\n", ret); |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 1922 | goto error; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1923 | } |
| 1924 | |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1925 | i915_queue_hangcheck(i915); |
Chris Wilson | c2a126a | 2016-11-22 14:41:19 +0000 | [diff] [blame] | 1926 | |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 1927 | finish: |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1928 | i915_gem_reset_finish(i915); |
| 1929 | enable_irq(i915->drm.irq); |
Chris Wilson | 8c185ec | 2017-03-16 17:13:02 +0000 | [diff] [blame] | 1930 | |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 1931 | wakeup: |
Chris Wilson | 8c185ec | 2017-03-16 17:13:02 +0000 | [diff] [blame] | 1932 | clear_bit(I915_RESET_HANDOFF, &error->flags); |
| 1933 | wake_up_bit(&error->flags, I915_RESET_HANDOFF); |
Chris Wilson | 780f262 | 2016-09-09 14:11:52 +0100 | [diff] [blame] | 1934 | return; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 1935 | |
| 1936 | error: |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1937 | i915_gem_set_wedged(i915); |
| 1938 | i915_gem_retire_requests(i915); |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 1939 | goto finish; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1940 | } |
| 1941 | |
Michel Thierry | 142bc7d | 2017-06-20 10:57:46 +0100 | [diff] [blame] | 1942 | /** |
| 1943 | * i915_reset_engine - reset GPU engine to recover from a hang |
| 1944 | * @engine: engine to reset |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1945 | * @flags: options |
Michel Thierry | 142bc7d | 2017-06-20 10:57:46 +0100 | [diff] [blame] | 1946 | * |
| 1947 | * Reset a specific GPU engine. Useful if a hang is detected. |
| 1948 | * Returns zero on successful reset or otherwise an error code. |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 1949 | * |
| 1950 | * Procedure is: |
| 1951 | * - identifies the request that caused the hang and it is dropped |
| 1952 | * - reset engine (which will force the engine to idle) |
| 1953 | * - re-init/configure engine |
Michel Thierry | 142bc7d | 2017-06-20 10:57:46 +0100 | [diff] [blame] | 1954 | */ |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1955 | int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags) |
Michel Thierry | 142bc7d | 2017-06-20 10:57:46 +0100 | [diff] [blame] | 1956 | { |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 1957 | struct i915_gpu_error *error = &engine->i915->gpu_error; |
| 1958 | struct drm_i915_gem_request *active_request; |
| 1959 | int ret; |
| 1960 | |
| 1961 | GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags)); |
| 1962 | |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 1963 | if (!(flags & I915_RESET_QUIET)) { |
| 1964 | dev_notice(engine->i915->drm.dev, |
| 1965 | "Resetting %s after gpu hang\n", engine->name); |
| 1966 | } |
Chris Wilson | 7367612 | 2017-07-21 13:32:31 +0100 | [diff] [blame] | 1967 | error->reset_engine_count[engine->id]++; |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 1968 | |
| 1969 | active_request = i915_gem_reset_prepare_engine(engine); |
| 1970 | if (IS_ERR(active_request)) { |
| 1971 | DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n"); |
| 1972 | ret = PTR_ERR(active_request); |
| 1973 | goto out; |
| 1974 | } |
| 1975 | |
Chris Wilson | b4f3e16 | 2017-07-21 13:32:20 +0100 | [diff] [blame] | 1976 | ret = intel_gpu_reset(engine->i915, intel_engine_flag(engine)); |
Chris Wilson | 0364cd1 | 2017-07-21 13:32:21 +0100 | [diff] [blame] | 1977 | if (ret) { |
| 1978 | /* If we fail here, we expect to fallback to a global reset */ |
| 1979 | DRM_DEBUG_DRIVER("Failed to reset %s, ret=%d\n", |
| 1980 | engine->name, ret); |
| 1981 | goto out; |
| 1982 | } |
Chris Wilson | b4f3e16 | 2017-07-21 13:32:20 +0100 | [diff] [blame] | 1983 | |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 1984 | /* |
| 1985 | * The request that caused the hang is stuck on elsp, we know the |
| 1986 | * active request and can drop it, adjust head to skip the offending |
| 1987 | * request to resume executing remaining requests in the queue. |
| 1988 | */ |
| 1989 | i915_gem_reset_engine(engine, active_request); |
| 1990 | |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 1991 | /* |
| 1992 | * The engine and its registers (and workarounds in case of render) |
| 1993 | * have been reset to their default values. Follow the init_ring |
| 1994 | * process to program RING_MODE, HWSP and re-enable submission. |
| 1995 | */ |
| 1996 | ret = engine->init_hw(engine); |
Michel Thierry | 702c8f8 | 2017-06-20 10:57:48 +0100 | [diff] [blame] | 1997 | if (ret) |
| 1998 | goto out; |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 1999 | |
| 2000 | out: |
Chris Wilson | 0364cd1 | 2017-07-21 13:32:21 +0100 | [diff] [blame] | 2001 | i915_gem_reset_finish_engine(engine); |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 2002 | return ret; |
Michel Thierry | 142bc7d | 2017-06-20 10:57:46 +0100 | [diff] [blame] | 2003 | } |
| 2004 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2005 | static int i915_pm_suspend(struct device *kdev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 2006 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2007 | struct pci_dev *pdev = to_pci_dev(kdev); |
| 2008 | struct drm_device *dev = pci_get_drvdata(pdev); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 2009 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2010 | if (!dev) { |
| 2011 | dev_err(kdev, "DRM not initialized, aborting suspend.\n"); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 2012 | return -ENODEV; |
| 2013 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 2014 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2015 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 2016 | return 0; |
| 2017 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2018 | return i915_drm_suspend(dev); |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2019 | } |
| 2020 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2021 | static int i915_pm_suspend_late(struct device *kdev) |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2022 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2023 | struct drm_device *dev = &kdev_to_i915(kdev)->drm; |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2024 | |
| 2025 | /* |
Damien Lespiau | c965d995 | 2015-05-18 19:53:48 +0100 | [diff] [blame] | 2026 | * We have a suspend ordering issue with the snd-hda driver also |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2027 | * requiring our device to be power up. Due to the lack of a |
| 2028 | * parent/child relationship we currently solve this with an late |
| 2029 | * suspend hook. |
| 2030 | * |
| 2031 | * FIXME: This should be solved with a special hdmi sink device or |
| 2032 | * similar so that power domains can be employed. |
| 2033 | */ |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2034 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2035 | return 0; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 2036 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2037 | return i915_drm_suspend_late(dev, false); |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 2038 | } |
| 2039 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2040 | static int i915_pm_poweroff_late(struct device *kdev) |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 2041 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2042 | struct drm_device *dev = &kdev_to_i915(kdev)->drm; |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 2043 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2044 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 2045 | return 0; |
| 2046 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2047 | return i915_drm_suspend_late(dev, true); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 2048 | } |
| 2049 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2050 | static int i915_pm_resume_early(struct device *kdev) |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2051 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2052 | struct drm_device *dev = &kdev_to_i915(kdev)->drm; |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2053 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2054 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
Imre Deak | 097dd83 | 2014-10-23 19:23:19 +0300 | [diff] [blame] | 2055 | return 0; |
| 2056 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2057 | return i915_drm_resume_early(dev); |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2058 | } |
| 2059 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2060 | static int i915_pm_resume(struct device *kdev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 2061 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2062 | struct drm_device *dev = &kdev_to_i915(kdev)->drm; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 2063 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2064 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
Imre Deak | 097dd83 | 2014-10-23 19:23:19 +0300 | [diff] [blame] | 2065 | return 0; |
| 2066 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2067 | return i915_drm_resume(dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 2068 | } |
| 2069 | |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2070 | /* freeze: before creating the hibernation_image */ |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2071 | static int i915_pm_freeze(struct device *kdev) |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2072 | { |
Imre Deak | dd9f31c | 2017-08-16 17:46:07 +0300 | [diff] [blame^] | 2073 | struct drm_device *dev = &kdev_to_i915(kdev)->drm; |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 2074 | int ret; |
| 2075 | |
Imre Deak | dd9f31c | 2017-08-16 17:46:07 +0300 | [diff] [blame^] | 2076 | if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) { |
| 2077 | ret = i915_drm_suspend(dev); |
| 2078 | if (ret) |
| 2079 | return ret; |
| 2080 | } |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 2081 | |
| 2082 | ret = i915_gem_freeze(kdev_to_i915(kdev)); |
| 2083 | if (ret) |
| 2084 | return ret; |
| 2085 | |
| 2086 | return 0; |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2087 | } |
| 2088 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2089 | static int i915_pm_freeze_late(struct device *kdev) |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2090 | { |
Imre Deak | dd9f31c | 2017-08-16 17:46:07 +0300 | [diff] [blame^] | 2091 | struct drm_device *dev = &kdev_to_i915(kdev)->drm; |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 2092 | int ret; |
| 2093 | |
Imre Deak | dd9f31c | 2017-08-16 17:46:07 +0300 | [diff] [blame^] | 2094 | if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) { |
| 2095 | ret = i915_drm_suspend_late(dev, true); |
| 2096 | if (ret) |
| 2097 | return ret; |
| 2098 | } |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 2099 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2100 | ret = i915_gem_freeze_late(kdev_to_i915(kdev)); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 2101 | if (ret) |
| 2102 | return ret; |
| 2103 | |
| 2104 | return 0; |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2105 | } |
| 2106 | |
| 2107 | /* thaw: called after creating the hibernation image, but before turning off. */ |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2108 | static int i915_pm_thaw_early(struct device *kdev) |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2109 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2110 | return i915_pm_resume_early(kdev); |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2111 | } |
| 2112 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2113 | static int i915_pm_thaw(struct device *kdev) |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2114 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2115 | return i915_pm_resume(kdev); |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2116 | } |
| 2117 | |
| 2118 | /* restore: called after loading the hibernation image. */ |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2119 | static int i915_pm_restore_early(struct device *kdev) |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2120 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2121 | return i915_pm_resume_early(kdev); |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2122 | } |
| 2123 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2124 | static int i915_pm_restore(struct device *kdev) |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2125 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2126 | return i915_pm_resume(kdev); |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2127 | } |
| 2128 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2129 | /* |
| 2130 | * Save all Gunit registers that may be lost after a D3 and a subsequent |
| 2131 | * S0i[R123] transition. The list of registers needing a save/restore is |
| 2132 | * defined in the VLV2_S0IXRegs document. This documents marks all Gunit |
| 2133 | * registers in the following way: |
| 2134 | * - Driver: saved/restored by the driver |
| 2135 | * - Punit : saved/restored by the Punit firmware |
| 2136 | * - No, w/o marking: no need to save/restore, since the register is R/O or |
| 2137 | * used internally by the HW in a way that doesn't depend |
| 2138 | * keeping the content across a suspend/resume. |
| 2139 | * - Debug : used for debugging |
| 2140 | * |
| 2141 | * We save/restore all registers marked with 'Driver', with the following |
| 2142 | * exceptions: |
| 2143 | * - Registers out of use, including also registers marked with 'Debug'. |
| 2144 | * These have no effect on the driver's operation, so we don't save/restore |
| 2145 | * them to reduce the overhead. |
| 2146 | * - Registers that are fully setup by an initialization function called from |
| 2147 | * the resume path. For example many clock gating and RPS/RC6 registers. |
| 2148 | * - Registers that provide the right functionality with their reset defaults. |
| 2149 | * |
| 2150 | * TODO: Except for registers that based on the above 3 criteria can be safely |
| 2151 | * ignored, we save/restore all others, practically treating the HW context as |
| 2152 | * a black-box for the driver. Further investigation is needed to reduce the |
| 2153 | * saved/restored registers even further, by following the same 3 criteria. |
| 2154 | */ |
| 2155 | static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv) |
| 2156 | { |
| 2157 | struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state; |
| 2158 | int i; |
| 2159 | |
| 2160 | /* GAM 0x4000-0x4770 */ |
| 2161 | s->wr_watermark = I915_READ(GEN7_WR_WATERMARK); |
| 2162 | s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL); |
| 2163 | s->arb_mode = I915_READ(ARB_MODE); |
| 2164 | s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0); |
| 2165 | s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1); |
| 2166 | |
| 2167 | for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++) |
Ville Syrjälä | 22dfe79 | 2015-09-18 20:03:16 +0300 | [diff] [blame] | 2168 | s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i)); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2169 | |
| 2170 | s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT); |
Imre Deak | b5f1c97 | 2015-04-15 16:52:30 -0700 | [diff] [blame] | 2171 | s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2172 | |
| 2173 | s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7); |
| 2174 | s->ecochk = I915_READ(GAM_ECOCHK); |
| 2175 | s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7); |
| 2176 | s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7); |
| 2177 | |
| 2178 | s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR); |
| 2179 | |
| 2180 | /* MBC 0x9024-0x91D0, 0x8500 */ |
| 2181 | s->g3dctl = I915_READ(VLV_G3DCTL); |
| 2182 | s->gsckgctl = I915_READ(VLV_GSCKGCTL); |
| 2183 | s->mbctl = I915_READ(GEN6_MBCTL); |
| 2184 | |
| 2185 | /* GCP 0x9400-0x9424, 0x8100-0x810C */ |
| 2186 | s->ucgctl1 = I915_READ(GEN6_UCGCTL1); |
| 2187 | s->ucgctl3 = I915_READ(GEN6_UCGCTL3); |
| 2188 | s->rcgctl1 = I915_READ(GEN6_RCGCTL1); |
| 2189 | s->rcgctl2 = I915_READ(GEN6_RCGCTL2); |
| 2190 | s->rstctl = I915_READ(GEN6_RSTCTL); |
| 2191 | s->misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 2192 | |
| 2193 | /* GPM 0xA000-0xAA84, 0x8000-0x80FC */ |
| 2194 | s->gfxpause = I915_READ(GEN6_GFXPAUSE); |
| 2195 | s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC); |
| 2196 | s->rpdeuc = I915_READ(GEN6_RPDEUC); |
| 2197 | s->ecobus = I915_READ(ECOBUS); |
| 2198 | s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL); |
| 2199 | s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT); |
| 2200 | s->rp_deucsw = I915_READ(GEN6_RPDEUCSW); |
| 2201 | s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR); |
| 2202 | s->rcedata = I915_READ(VLV_RCEDATA); |
| 2203 | s->spare2gh = I915_READ(VLV_SPAREG2H); |
| 2204 | |
| 2205 | /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */ |
| 2206 | s->gt_imr = I915_READ(GTIMR); |
| 2207 | s->gt_ier = I915_READ(GTIER); |
| 2208 | s->pm_imr = I915_READ(GEN6_PMIMR); |
| 2209 | s->pm_ier = I915_READ(GEN6_PMIER); |
| 2210 | |
| 2211 | for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++) |
Ville Syrjälä | 22dfe79 | 2015-09-18 20:03:16 +0300 | [diff] [blame] | 2212 | s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i)); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2213 | |
| 2214 | /* GT SA CZ domain, 0x100000-0x138124 */ |
| 2215 | s->tilectl = I915_READ(TILECTL); |
| 2216 | s->gt_fifoctl = I915_READ(GTFIFOCTL); |
| 2217 | s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 2218 | s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 2219 | s->pmwgicz = I915_READ(VLV_PMWGICZ); |
| 2220 | |
| 2221 | /* Gunit-Display CZ domain, 0x182028-0x1821CF */ |
| 2222 | s->gu_ctl0 = I915_READ(VLV_GU_CTL0); |
| 2223 | s->gu_ctl1 = I915_READ(VLV_GU_CTL1); |
Jesse Barnes | 9c25210 | 2015-04-01 14:22:57 -0700 | [diff] [blame] | 2224 | s->pcbr = I915_READ(VLV_PCBR); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2225 | s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2); |
| 2226 | |
| 2227 | /* |
| 2228 | * Not saving any of: |
| 2229 | * DFT, 0x9800-0x9EC0 |
| 2230 | * SARB, 0xB000-0xB1FC |
| 2231 | * GAC, 0x5208-0x524C, 0x14000-0x14C000 |
| 2232 | * PCI CFG |
| 2233 | */ |
| 2234 | } |
| 2235 | |
| 2236 | static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv) |
| 2237 | { |
| 2238 | struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state; |
| 2239 | u32 val; |
| 2240 | int i; |
| 2241 | |
| 2242 | /* GAM 0x4000-0x4770 */ |
| 2243 | I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark); |
| 2244 | I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl); |
| 2245 | I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16)); |
| 2246 | I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0); |
| 2247 | I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1); |
| 2248 | |
| 2249 | for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++) |
Ville Syrjälä | 22dfe79 | 2015-09-18 20:03:16 +0300 | [diff] [blame] | 2250 | I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2251 | |
| 2252 | I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count); |
Imre Deak | b5f1c97 | 2015-04-15 16:52:30 -0700 | [diff] [blame] | 2253 | I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2254 | |
| 2255 | I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp); |
| 2256 | I915_WRITE(GAM_ECOCHK, s->ecochk); |
| 2257 | I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp); |
| 2258 | I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp); |
| 2259 | |
| 2260 | I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr); |
| 2261 | |
| 2262 | /* MBC 0x9024-0x91D0, 0x8500 */ |
| 2263 | I915_WRITE(VLV_G3DCTL, s->g3dctl); |
| 2264 | I915_WRITE(VLV_GSCKGCTL, s->gsckgctl); |
| 2265 | I915_WRITE(GEN6_MBCTL, s->mbctl); |
| 2266 | |
| 2267 | /* GCP 0x9400-0x9424, 0x8100-0x810C */ |
| 2268 | I915_WRITE(GEN6_UCGCTL1, s->ucgctl1); |
| 2269 | I915_WRITE(GEN6_UCGCTL3, s->ucgctl3); |
| 2270 | I915_WRITE(GEN6_RCGCTL1, s->rcgctl1); |
| 2271 | I915_WRITE(GEN6_RCGCTL2, s->rcgctl2); |
| 2272 | I915_WRITE(GEN6_RSTCTL, s->rstctl); |
| 2273 | I915_WRITE(GEN7_MISCCPCTL, s->misccpctl); |
| 2274 | |
| 2275 | /* GPM 0xA000-0xAA84, 0x8000-0x80FC */ |
| 2276 | I915_WRITE(GEN6_GFXPAUSE, s->gfxpause); |
| 2277 | I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc); |
| 2278 | I915_WRITE(GEN6_RPDEUC, s->rpdeuc); |
| 2279 | I915_WRITE(ECOBUS, s->ecobus); |
| 2280 | I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl); |
| 2281 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout); |
| 2282 | I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw); |
| 2283 | I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr); |
| 2284 | I915_WRITE(VLV_RCEDATA, s->rcedata); |
| 2285 | I915_WRITE(VLV_SPAREG2H, s->spare2gh); |
| 2286 | |
| 2287 | /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */ |
| 2288 | I915_WRITE(GTIMR, s->gt_imr); |
| 2289 | I915_WRITE(GTIER, s->gt_ier); |
| 2290 | I915_WRITE(GEN6_PMIMR, s->pm_imr); |
| 2291 | I915_WRITE(GEN6_PMIER, s->pm_ier); |
| 2292 | |
| 2293 | for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++) |
Ville Syrjälä | 22dfe79 | 2015-09-18 20:03:16 +0300 | [diff] [blame] | 2294 | I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2295 | |
| 2296 | /* GT SA CZ domain, 0x100000-0x138124 */ |
| 2297 | I915_WRITE(TILECTL, s->tilectl); |
| 2298 | I915_WRITE(GTFIFOCTL, s->gt_fifoctl); |
| 2299 | /* |
| 2300 | * Preserve the GT allow wake and GFX force clock bit, they are not |
| 2301 | * be restored, as they are used to control the s0ix suspend/resume |
| 2302 | * sequence by the caller. |
| 2303 | */ |
| 2304 | val = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 2305 | val &= VLV_GTLC_ALLOWWAKEREQ; |
| 2306 | val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ; |
| 2307 | I915_WRITE(VLV_GTLC_WAKE_CTRL, val); |
| 2308 | |
| 2309 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 2310 | val &= VLV_GFX_CLK_FORCE_ON_BIT; |
| 2311 | val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT; |
| 2312 | I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val); |
| 2313 | |
| 2314 | I915_WRITE(VLV_PMWGICZ, s->pmwgicz); |
| 2315 | |
| 2316 | /* Gunit-Display CZ domain, 0x182028-0x1821CF */ |
| 2317 | I915_WRITE(VLV_GU_CTL0, s->gu_ctl0); |
| 2318 | I915_WRITE(VLV_GU_CTL1, s->gu_ctl1); |
Jesse Barnes | 9c25210 | 2015-04-01 14:22:57 -0700 | [diff] [blame] | 2319 | I915_WRITE(VLV_PCBR, s->pcbr); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2320 | I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2); |
| 2321 | } |
| 2322 | |
Chris Wilson | 3dd14c0 | 2017-04-21 14:58:15 +0100 | [diff] [blame] | 2323 | static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv, |
| 2324 | u32 mask, u32 val) |
| 2325 | { |
| 2326 | /* The HW does not like us polling for PW_STATUS frequently, so |
| 2327 | * use the sleeping loop rather than risk the busy spin within |
| 2328 | * intel_wait_for_register(). |
| 2329 | * |
| 2330 | * Transitioning between RC6 states should be at most 2ms (see |
| 2331 | * valleyview_enable_rps) so use a 3ms timeout. |
| 2332 | */ |
| 2333 | return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val, |
| 2334 | 3); |
| 2335 | } |
| 2336 | |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2337 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on) |
| 2338 | { |
| 2339 | u32 val; |
| 2340 | int err; |
| 2341 | |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2342 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 2343 | val &= ~VLV_GFX_CLK_FORCE_ON_BIT; |
| 2344 | if (force_on) |
| 2345 | val |= VLV_GFX_CLK_FORCE_ON_BIT; |
| 2346 | I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val); |
| 2347 | |
| 2348 | if (!force_on) |
| 2349 | return 0; |
| 2350 | |
Chris Wilson | c6ddc5f | 2016-06-30 15:32:46 +0100 | [diff] [blame] | 2351 | err = intel_wait_for_register(dev_priv, |
| 2352 | VLV_GTLC_SURVIVABILITY_REG, |
| 2353 | VLV_GFX_CLK_STATUS_BIT, |
| 2354 | VLV_GFX_CLK_STATUS_BIT, |
| 2355 | 20); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2356 | if (err) |
| 2357 | DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n", |
| 2358 | I915_READ(VLV_GTLC_SURVIVABILITY_REG)); |
| 2359 | |
| 2360 | return err; |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2361 | } |
| 2362 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2363 | static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow) |
| 2364 | { |
Chris Wilson | 3dd14c0 | 2017-04-21 14:58:15 +0100 | [diff] [blame] | 2365 | u32 mask; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2366 | u32 val; |
Chris Wilson | 3dd14c0 | 2017-04-21 14:58:15 +0100 | [diff] [blame] | 2367 | int err; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2368 | |
| 2369 | val = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 2370 | val &= ~VLV_GTLC_ALLOWWAKEREQ; |
| 2371 | if (allow) |
| 2372 | val |= VLV_GTLC_ALLOWWAKEREQ; |
| 2373 | I915_WRITE(VLV_GTLC_WAKE_CTRL, val); |
| 2374 | POSTING_READ(VLV_GTLC_WAKE_CTRL); |
| 2375 | |
Chris Wilson | 3dd14c0 | 2017-04-21 14:58:15 +0100 | [diff] [blame] | 2376 | mask = VLV_GTLC_ALLOWWAKEACK; |
| 2377 | val = allow ? mask : 0; |
| 2378 | |
| 2379 | err = vlv_wait_for_pw_status(dev_priv, mask, val); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2380 | if (err) |
| 2381 | DRM_ERROR("timeout disabling GT waking\n"); |
Chris Wilson | b273669 | 2016-06-30 15:32:47 +0100 | [diff] [blame] | 2382 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2383 | return err; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2384 | } |
| 2385 | |
Chris Wilson | 3dd14c0 | 2017-04-21 14:58:15 +0100 | [diff] [blame] | 2386 | static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv, |
| 2387 | bool wait_for_on) |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2388 | { |
| 2389 | u32 mask; |
| 2390 | u32 val; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2391 | |
| 2392 | mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK; |
| 2393 | val = wait_for_on ? mask : 0; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2394 | |
| 2395 | /* |
| 2396 | * RC6 transitioning can be delayed up to 2 msec (see |
| 2397 | * valleyview_enable_rps), use 3 msec for safety. |
| 2398 | */ |
Chris Wilson | 3dd14c0 | 2017-04-21 14:58:15 +0100 | [diff] [blame] | 2399 | if (vlv_wait_for_pw_status(dev_priv, mask, val)) |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2400 | DRM_ERROR("timeout waiting for GT wells to go %s\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 2401 | onoff(wait_for_on)); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2402 | } |
| 2403 | |
| 2404 | static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv) |
| 2405 | { |
| 2406 | if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR)) |
| 2407 | return; |
| 2408 | |
Daniel Vetter | 6fa283b | 2016-01-19 21:00:56 +0100 | [diff] [blame] | 2409 | DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n"); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2410 | I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR); |
| 2411 | } |
| 2412 | |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 2413 | static int vlv_suspend_complete(struct drm_i915_private *dev_priv) |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2414 | { |
| 2415 | u32 mask; |
| 2416 | int err; |
| 2417 | |
| 2418 | /* |
| 2419 | * Bspec defines the following GT well on flags as debug only, so |
| 2420 | * don't treat them as hard failures. |
| 2421 | */ |
Chris Wilson | 3dd14c0 | 2017-04-21 14:58:15 +0100 | [diff] [blame] | 2422 | vlv_wait_for_gt_wells(dev_priv, false); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2423 | |
| 2424 | mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS; |
| 2425 | WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask); |
| 2426 | |
| 2427 | vlv_check_no_gt_access(dev_priv); |
| 2428 | |
| 2429 | err = vlv_force_gfx_clock(dev_priv, true); |
| 2430 | if (err) |
| 2431 | goto err1; |
| 2432 | |
| 2433 | err = vlv_allow_gt_wake(dev_priv, false); |
| 2434 | if (err) |
| 2435 | goto err2; |
Deepak S | 9871116 | 2014-12-12 14:18:16 +0530 | [diff] [blame] | 2436 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2437 | if (!IS_CHERRYVIEW(dev_priv)) |
Deepak S | 9871116 | 2014-12-12 14:18:16 +0530 | [diff] [blame] | 2438 | vlv_save_gunit_s0ix_state(dev_priv); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2439 | |
| 2440 | err = vlv_force_gfx_clock(dev_priv, false); |
| 2441 | if (err) |
| 2442 | goto err2; |
| 2443 | |
| 2444 | return 0; |
| 2445 | |
| 2446 | err2: |
| 2447 | /* For safety always re-enable waking and disable gfx clock forcing */ |
| 2448 | vlv_allow_gt_wake(dev_priv, true); |
| 2449 | err1: |
| 2450 | vlv_force_gfx_clock(dev_priv, false); |
| 2451 | |
| 2452 | return err; |
| 2453 | } |
| 2454 | |
Sagar Kamble | 016970b | 2014-08-13 23:07:06 +0530 | [diff] [blame] | 2455 | static int vlv_resume_prepare(struct drm_i915_private *dev_priv, |
| 2456 | bool rpm_resume) |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2457 | { |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2458 | int err; |
| 2459 | int ret; |
| 2460 | |
| 2461 | /* |
| 2462 | * If any of the steps fail just try to continue, that's the best we |
| 2463 | * can do at this point. Return the first error code (which will also |
| 2464 | * leave RPM permanently disabled). |
| 2465 | */ |
| 2466 | ret = vlv_force_gfx_clock(dev_priv, true); |
| 2467 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2468 | if (!IS_CHERRYVIEW(dev_priv)) |
Deepak S | 9871116 | 2014-12-12 14:18:16 +0530 | [diff] [blame] | 2469 | vlv_restore_gunit_s0ix_state(dev_priv); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2470 | |
| 2471 | err = vlv_allow_gt_wake(dev_priv, true); |
| 2472 | if (!ret) |
| 2473 | ret = err; |
| 2474 | |
| 2475 | err = vlv_force_gfx_clock(dev_priv, false); |
| 2476 | if (!ret) |
| 2477 | ret = err; |
| 2478 | |
| 2479 | vlv_check_no_gt_access(dev_priv); |
| 2480 | |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2481 | if (rpm_resume) |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 2482 | intel_init_clock_gating(dev_priv); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2483 | |
| 2484 | return ret; |
| 2485 | } |
| 2486 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2487 | static int intel_runtime_suspend(struct device *kdev) |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2488 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2489 | struct pci_dev *pdev = to_pci_dev(kdev); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2490 | struct drm_device *dev = pci_get_drvdata(pdev); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2491 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 2492 | int ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2493 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2494 | if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6()))) |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 2495 | return -ENODEV; |
| 2496 | |
Tvrtko Ursulin | 6772ffe | 2016-10-13 11:02:55 +0100 | [diff] [blame] | 2497 | if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv))) |
Imre Deak | 604effb | 2014-08-26 13:26:56 +0300 | [diff] [blame] | 2498 | return -ENODEV; |
| 2499 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2500 | DRM_DEBUG_KMS("Suspending device\n"); |
| 2501 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2502 | disable_rpm_wakeref_asserts(dev_priv); |
| 2503 | |
Imre Deak | d610297 | 2014-05-07 19:57:49 +0300 | [diff] [blame] | 2504 | /* |
| 2505 | * We are safe here against re-faults, since the fault handler takes |
| 2506 | * an RPM reference. |
| 2507 | */ |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2508 | i915_gem_runtime_suspend(dev_priv); |
Imre Deak | d610297 | 2014-05-07 19:57:49 +0300 | [diff] [blame] | 2509 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 2510 | intel_guc_suspend(dev_priv); |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 2511 | |
Imre Deak | 2eb5252 | 2014-11-19 15:30:05 +0200 | [diff] [blame] | 2512 | intel_runtime_pm_disable_interrupts(dev_priv); |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 2513 | |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 2514 | ret = 0; |
Rodrigo Vivi | b9fd799 | 2016-12-16 17:42:25 +0200 | [diff] [blame] | 2515 | if (IS_GEN9_LP(dev_priv)) { |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 2516 | bxt_display_core_uninit(dev_priv); |
| 2517 | bxt_enable_dc9(dev_priv); |
| 2518 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
| 2519 | hsw_enable_pc8(dev_priv); |
| 2520 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
| 2521 | ret = vlv_suspend_complete(dev_priv); |
| 2522 | } |
| 2523 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 2524 | if (ret) { |
| 2525 | DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret); |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 2526 | intel_runtime_pm_enable_interrupts(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 2527 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2528 | enable_rpm_wakeref_asserts(dev_priv); |
| 2529 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 2530 | return ret; |
| 2531 | } |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 2532 | |
Hans de Goede | 68f6094 | 2017-02-10 11:28:01 +0100 | [diff] [blame] | 2533 | intel_uncore_suspend(dev_priv); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2534 | |
| 2535 | enable_rpm_wakeref_asserts(dev_priv); |
| 2536 | WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count)); |
Mika Kuoppala | 55ec45c | 2015-12-15 16:25:08 +0200 | [diff] [blame] | 2537 | |
Mika Kuoppala | bc3b934 | 2016-01-08 15:51:20 +0200 | [diff] [blame] | 2538 | if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv)) |
Mika Kuoppala | 55ec45c | 2015-12-15 16:25:08 +0200 | [diff] [blame] | 2539 | DRM_ERROR("Unclaimed access detected prior to suspending\n"); |
| 2540 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2541 | dev_priv->pm.suspended = true; |
Kristen Carlson Accardi | 1fb2362 | 2014-01-14 15:36:15 -0800 | [diff] [blame] | 2542 | |
| 2543 | /* |
Paulo Zanoni | c8a0bd4 | 2014-08-21 17:09:38 -0300 | [diff] [blame] | 2544 | * FIXME: We really should find a document that references the arguments |
| 2545 | * used below! |
Kristen Carlson Accardi | 1fb2362 | 2014-01-14 15:36:15 -0800 | [diff] [blame] | 2546 | */ |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 2547 | if (IS_BROADWELL(dev_priv)) { |
Paulo Zanoni | d37ae19 | 2015-07-30 18:20:29 -0300 | [diff] [blame] | 2548 | /* |
| 2549 | * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop |
| 2550 | * being detected, and the call we do at intel_runtime_resume() |
| 2551 | * won't be able to restore them. Since PCI_D3hot matches the |
| 2552 | * actual specification and appears to be working, use it. |
| 2553 | */ |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 2554 | intel_opregion_notify_adapter(dev_priv, PCI_D3hot); |
Paulo Zanoni | d37ae19 | 2015-07-30 18:20:29 -0300 | [diff] [blame] | 2555 | } else { |
Paulo Zanoni | c8a0bd4 | 2014-08-21 17:09:38 -0300 | [diff] [blame] | 2556 | /* |
| 2557 | * current versions of firmware which depend on this opregion |
| 2558 | * notification have repurposed the D1 definition to mean |
| 2559 | * "runtime suspended" vs. what you would normally expect (D3) |
| 2560 | * to distinguish it from notifications that might be sent via |
| 2561 | * the suspend path. |
| 2562 | */ |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 2563 | intel_opregion_notify_adapter(dev_priv, PCI_D1); |
Paulo Zanoni | c8a0bd4 | 2014-08-21 17:09:38 -0300 | [diff] [blame] | 2564 | } |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2565 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2566 | assert_forcewakes_inactive(dev_priv); |
Chris Wilson | dc9fb09 | 2015-01-16 11:34:34 +0200 | [diff] [blame] | 2567 | |
Ander Conselvan de Oliveira | 21d6e0b | 2017-01-20 16:28:43 +0200 | [diff] [blame] | 2568 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) |
Lyude | 19625e8 | 2016-06-21 17:03:44 -0400 | [diff] [blame] | 2569 | intel_hpd_poll_init(dev_priv); |
| 2570 | |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 2571 | DRM_DEBUG_KMS("Device suspended\n"); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2572 | return 0; |
| 2573 | } |
| 2574 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2575 | static int intel_runtime_resume(struct device *kdev) |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2576 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2577 | struct pci_dev *pdev = to_pci_dev(kdev); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2578 | struct drm_device *dev = pci_get_drvdata(pdev); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2579 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 2580 | int ret = 0; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2581 | |
Tvrtko Ursulin | 6772ffe | 2016-10-13 11:02:55 +0100 | [diff] [blame] | 2582 | if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv))) |
Imre Deak | 604effb | 2014-08-26 13:26:56 +0300 | [diff] [blame] | 2583 | return -ENODEV; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2584 | |
| 2585 | DRM_DEBUG_KMS("Resuming device\n"); |
| 2586 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2587 | WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count)); |
| 2588 | disable_rpm_wakeref_asserts(dev_priv); |
| 2589 | |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 2590 | intel_opregion_notify_adapter(dev_priv, PCI_D0); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2591 | dev_priv->pm.suspended = false; |
Mika Kuoppala | 55ec45c | 2015-12-15 16:25:08 +0200 | [diff] [blame] | 2592 | if (intel_uncore_unclaimed_mmio(dev_priv)) |
| 2593 | DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n"); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2594 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 2595 | intel_guc_resume(dev_priv); |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 2596 | |
Rodrigo Vivi | b9fd799 | 2016-12-16 17:42:25 +0200 | [diff] [blame] | 2597 | if (IS_GEN9_LP(dev_priv)) { |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 2598 | bxt_disable_dc9(dev_priv); |
| 2599 | bxt_display_core_init(dev_priv, true); |
Imre Deak | f62c79b | 2016-04-20 20:27:57 +0300 | [diff] [blame] | 2600 | if (dev_priv->csr.dmc_payload && |
| 2601 | (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)) |
| 2602 | gen9_enable_dc5(dev_priv); |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 2603 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 2604 | hsw_disable_pc8(dev_priv); |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 2605 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 2606 | ret = vlv_resume_prepare(dev_priv, true); |
Imre Deak | 507e126 | 2016-04-20 20:27:54 +0300 | [diff] [blame] | 2607 | } |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 2608 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 2609 | /* |
| 2610 | * No point of rolling back things in case of an error, as the best |
| 2611 | * we can do is to hope that things will still work (and disable RPM). |
| 2612 | */ |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 2613 | i915_gem_init_swizzling(dev_priv); |
Chris Wilson | 83bf6d5 | 2017-02-03 12:57:17 +0000 | [diff] [blame] | 2614 | i915_gem_restore_fences(dev_priv); |
Imre Deak | 92b806d | 2014-04-14 20:24:39 +0300 | [diff] [blame] | 2615 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 2616 | intel_runtime_pm_enable_interrupts(dev_priv); |
Ville Syrjälä | 08d8a23 | 2015-08-27 23:56:08 +0300 | [diff] [blame] | 2617 | |
| 2618 | /* |
| 2619 | * On VLV/CHV display interrupts are part of the display |
| 2620 | * power well, so hpd is reinitialized from there. For |
| 2621 | * everyone else do it here. |
| 2622 | */ |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 2623 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 08d8a23 | 2015-08-27 23:56:08 +0300 | [diff] [blame] | 2624 | intel_hpd_init(dev_priv); |
| 2625 | |
Kumar, Mahesh | 2503a0f | 2017-08-17 19:15:28 +0530 | [diff] [blame] | 2626 | intel_enable_ipc(dev_priv); |
| 2627 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2628 | enable_rpm_wakeref_asserts(dev_priv); |
| 2629 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 2630 | if (ret) |
| 2631 | DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret); |
| 2632 | else |
| 2633 | DRM_DEBUG_KMS("Device resumed\n"); |
| 2634 | |
| 2635 | return ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2636 | } |
| 2637 | |
Chris Wilson | 42f5551 | 2016-06-24 14:00:26 +0100 | [diff] [blame] | 2638 | const struct dev_pm_ops i915_pm_ops = { |
Imre Deak | 5545dbb | 2014-10-23 19:23:28 +0300 | [diff] [blame] | 2639 | /* |
| 2640 | * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND, |
| 2641 | * PMSG_RESUME] |
| 2642 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2643 | .suspend = i915_pm_suspend, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 2644 | .suspend_late = i915_pm_suspend_late, |
| 2645 | .resume_early = i915_pm_resume_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2646 | .resume = i915_pm_resume, |
Imre Deak | 5545dbb | 2014-10-23 19:23:28 +0300 | [diff] [blame] | 2647 | |
| 2648 | /* |
| 2649 | * S4 event handlers |
| 2650 | * @freeze, @freeze_late : called (1) before creating the |
| 2651 | * hibernation image [PMSG_FREEZE] and |
| 2652 | * (2) after rebooting, before restoring |
| 2653 | * the image [PMSG_QUIESCE] |
| 2654 | * @thaw, @thaw_early : called (1) after creating the hibernation |
| 2655 | * image, before writing it [PMSG_THAW] |
| 2656 | * and (2) after failing to create or |
| 2657 | * restore the image [PMSG_RECOVER] |
| 2658 | * @poweroff, @poweroff_late: called after writing the hibernation |
| 2659 | * image, before rebooting [PMSG_HIBERNATE] |
| 2660 | * @restore, @restore_early : called after rebooting and restoring the |
| 2661 | * hibernation image [PMSG_RESTORE] |
| 2662 | */ |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2663 | .freeze = i915_pm_freeze, |
| 2664 | .freeze_late = i915_pm_freeze_late, |
| 2665 | .thaw_early = i915_pm_thaw_early, |
| 2666 | .thaw = i915_pm_thaw, |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 2667 | .poweroff = i915_pm_suspend, |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 2668 | .poweroff_late = i915_pm_poweroff_late, |
Chris Wilson | 1f19ac2 | 2016-05-14 07:26:32 +0100 | [diff] [blame] | 2669 | .restore_early = i915_pm_restore_early, |
| 2670 | .restore = i915_pm_restore, |
Imre Deak | 5545dbb | 2014-10-23 19:23:28 +0300 | [diff] [blame] | 2671 | |
| 2672 | /* S0ix (via runtime suspend) event handlers */ |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 2673 | .runtime_suspend = intel_runtime_suspend, |
| 2674 | .runtime_resume = intel_runtime_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 2675 | }; |
| 2676 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 2677 | static const struct vm_operations_struct i915_gem_vm_ops = { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2678 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 2679 | .open = drm_gem_vm_open, |
| 2680 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2681 | }; |
| 2682 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 2683 | static const struct file_operations i915_driver_fops = { |
| 2684 | .owner = THIS_MODULE, |
| 2685 | .open = drm_open, |
| 2686 | .release = drm_release, |
| 2687 | .unlocked_ioctl = drm_ioctl, |
| 2688 | .mmap = drm_gem_mmap, |
| 2689 | .poll = drm_poll, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 2690 | .read = drm_read, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 2691 | .compat_ioctl = i915_compat_ioctl, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 2692 | .llseek = noop_llseek, |
| 2693 | }; |
| 2694 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 2695 | static int |
| 2696 | i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data, |
| 2697 | struct drm_file *file) |
| 2698 | { |
| 2699 | return -ENODEV; |
| 2700 | } |
| 2701 | |
| 2702 | static const struct drm_ioctl_desc i915_ioctls[] = { |
| 2703 | DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2704 | DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH), |
| 2705 | DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH), |
| 2706 | DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH), |
| 2707 | DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH), |
| 2708 | DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH), |
| 2709 | DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW), |
| 2710 | DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2711 | DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH), |
| 2712 | DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH), |
| 2713 | DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2714 | DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH), |
| 2715 | DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2716 | DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2717 | DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH), |
| 2718 | DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH), |
| 2719 | DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2720 | DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2721 | DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH), |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 2722 | DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW), |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 2723 | DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), |
| 2724 | DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), |
| 2725 | DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 2726 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW), |
| 2727 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW), |
| 2728 | DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 2729 | DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2730 | DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 2731 | DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW), |
| 2732 | DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW), |
| 2733 | DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW), |
| 2734 | DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW), |
| 2735 | DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW), |
| 2736 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW), |
| 2737 | DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW), |
Chris Wilson | 111dbca | 2017-01-10 12:10:44 +0000 | [diff] [blame] | 2738 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW), |
| 2739 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW), |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 2740 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW), |
| 2741 | DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0), |
| 2742 | DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW), |
| 2743 | DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW), |
| 2744 | DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW), |
| 2745 | DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW), |
| 2746 | DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW), |
| 2747 | DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 2748 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW), |
| 2749 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW), |
| 2750 | DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW), |
| 2751 | DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW), |
| 2752 | DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW), |
| 2753 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW), |
| 2754 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW), |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 2755 | DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW), |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 2756 | DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 2757 | DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 2758 | }; |
| 2759 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2760 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 2761 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 2762 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 2763 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2764 | .driver_features = |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 2765 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME | |
Jason Ekstrand | cf6e7ba | 2017-08-15 15:57:33 +0100 | [diff] [blame] | 2766 | DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ, |
Chris Wilson | cad3688 | 2017-02-10 16:35:21 +0000 | [diff] [blame] | 2767 | .release = i915_driver_release, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2768 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 2769 | .lastclose = i915_driver_lastclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2770 | .postclose = i915_driver_postclose, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 2771 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2772 | .gem_close_object = i915_gem_close_object, |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 2773 | .gem_free_object_unlocked = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2774 | .gem_vm_ops = &i915_gem_vm_ops, |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2775 | |
| 2776 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 2777 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 2778 | .gem_prime_export = i915_gem_prime_export, |
| 2779 | .gem_prime_import = i915_gem_prime_import, |
| 2780 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2781 | .dumb_create = i915_gem_dumb_create, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2782 | .dumb_map_offset = i915_gem_mmap_gtt, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2783 | .ioctls = i915_ioctls, |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 2784 | .num_ioctls = ARRAY_SIZE(i915_ioctls), |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 2785 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 2786 | .name = DRIVER_NAME, |
| 2787 | .desc = DRIVER_DESC, |
| 2788 | .date = DRIVER_DATE, |
| 2789 | .major = DRIVER_MAJOR, |
| 2790 | .minor = DRIVER_MINOR, |
| 2791 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2792 | }; |
Chris Wilson | 66d9cb5 | 2017-02-13 17:15:17 +0000 | [diff] [blame] | 2793 | |
| 2794 | #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST) |
| 2795 | #include "selftests/mock_drm.c" |
| 2796 | #endif |