blob: 0a1b09bb658fe8c2fe29d403e9d6bd03ad897c41 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010070 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010071 return true;
72 }
73
74 return false;
75}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000076#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010077
78#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
79#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
80 "providing the dmesg log by booting with drm.debug=0xf"
81
82void
83__i915_printk(struct drm_i915_private *dev_priv, const char *level,
84 const char *fmt, ...)
85{
86 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030087 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010088 bool is_error = level[1] <= KERN_ERR[1];
89 bool is_debug = level[1] == KERN_DEBUG[1];
90 struct va_format vaf;
91 va_list args;
92
93 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
94 return;
95
96 va_start(args, fmt);
97
98 vaf.fmt = fmt;
99 vaf.va = &args;
100
David Weinehallc49d13e2016-08-22 13:32:42 +0300101 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100102 __builtin_return_address(0), &vaf);
103
104 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100105 /*
106 * Ask the user to file a bug report for the error, except
107 * if they may have caused the bug by fiddling with unsafe
108 * module parameters.
109 */
110 if (!test_taint(TAINT_USER))
111 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100112 shown_bug_once = true;
113 }
114
115 va_end(args);
116}
117
118static bool i915_error_injected(struct drm_i915_private *dev_priv)
119{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000120#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilsoncf68f0c2018-06-06 15:41:53 +0100121 return i915_load_fail_count && !i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000122#else
123 return false;
124#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
Chris Wilsoncf68f0c2018-06-06 15:41:53 +0100127#define i915_load_error(i915, fmt, ...) \
128 __i915_printk(i915, \
129 i915_error_injected(i915) ? KERN_DEBUG : KERN_ERR, \
Chris Wilson0673ad42016-06-24 14:00:22 +0100130 fmt, ##__VA_ARGS__)
131
Jani Nikulada6c10c22018-02-05 19:31:36 +0200132/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
133static enum intel_pch
134intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
135{
136 switch (id) {
137 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
138 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
139 WARN_ON(!IS_GEN5(dev_priv));
140 return PCH_IBX;
141 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
142 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
143 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
144 return PCH_CPT;
145 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
147 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
148 /* PantherPoint is CPT compatible */
149 return PCH_CPT;
150 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
159 return PCH_LPT;
160 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
161 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
162 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
163 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
164 /* WildcatPoint is LPT compatible */
165 return PCH_LPT;
166 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
167 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
168 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
169 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
170 /* WildcatPoint is LPT compatible */
171 return PCH_LPT;
172 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
173 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
174 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
175 return PCH_SPT;
176 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
177 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
178 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
179 return PCH_SPT;
180 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
182 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
183 !IS_COFFEELAKE(dev_priv));
184 return PCH_KBP;
185 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
186 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
187 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
188 return PCH_CNP;
189 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
190 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
191 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
192 return PCH_CNP;
193 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
194 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
195 WARN_ON(!IS_ICELAKE(dev_priv));
196 return PCH_ICP;
197 default:
198 return PCH_NONE;
199 }
200}
Chris Wilson0673ad42016-06-24 14:00:22 +0100201
Jani Nikula435ad2c2018-02-05 19:31:37 +0200202static bool intel_is_virt_pch(unsigned short id,
203 unsigned short svendor, unsigned short sdevice)
204{
205 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
206 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
207 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
208 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
209 sdevice == PCI_SUBDEVICE_ID_QEMU));
210}
211
Jani Nikula40ace642018-02-05 19:31:38 +0200212static unsigned short
213intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100214{
Jani Nikula40ace642018-02-05 19:31:38 +0200215 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100216
217 /*
218 * In a virtualized passthrough environment we can be in a
219 * setup where the ISA bridge is not able to be passed through.
220 * In this case, a south bridge can be emulated and we have to
221 * make an educated guess as to which PCH is really there.
222 */
223
Jani Nikula40ace642018-02-05 19:31:38 +0200224 if (IS_GEN5(dev_priv))
225 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
226 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
227 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
228 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
229 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
230 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
231 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
232 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
233 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
234 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
235 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Anusha Srivatsaf17ca502018-05-21 17:25:43 -0700236 else if (IS_ICELAKE(dev_priv))
237 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100238
Jani Nikula40ace642018-02-05 19:31:38 +0200239 if (id)
240 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
241 else
242 DRM_DEBUG_KMS("Assuming no PCH\n");
243
244 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100245}
246
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000247static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800248{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200249 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800250
Ben Widawskyce1bb322013-04-05 13:12:44 -0700251 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
252 * (which really amounts to a PCH but no South Display).
253 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000254 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700255 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700256 return;
257 }
258
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800259 /*
260 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
261 * make graphics device passthrough work easy for VMM, that only
262 * need to expose ISA bridge to let driver know the real hardware
263 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800264 *
265 * In some virtualized environments (e.g. XEN), there is irrelevant
266 * ISA bridge in the system. To work reliably, we should scan trhough
267 * all the ISA bridge devices and check for the first match, instead
268 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800269 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200270 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200271 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200272 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300273
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200274 if (pch->vendor != PCI_VENDOR_ID_INTEL)
275 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700276
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200277 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200278
Jani Nikulada6c10c22018-02-05 19:31:36 +0200279 pch_type = intel_pch_type(dev_priv, id);
280 if (pch_type != PCH_NONE) {
281 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200282 dev_priv->pch_id = id;
283 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200284 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200285 pch->subsystem_device)) {
286 id = intel_virt_detect_pch(dev_priv);
287 if (id) {
288 pch_type = intel_pch_type(dev_priv, id);
289 if (WARN_ON(pch_type == PCH_NONE))
290 pch_type = PCH_NOP;
291 } else {
292 pch_type = PCH_NOP;
293 }
294 dev_priv->pch_type = pch_type;
295 dev_priv->pch_id = id;
296 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800297 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800298 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800299 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200300 DRM_DEBUG_KMS("No PCH found.\n");
301
302 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800303}
304
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200305static int i915_getparam_ioctl(struct drm_device *dev, void *data,
306 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100307{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100308 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300309 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 drm_i915_getparam_t *param = data;
311 int value;
312
313 switch (param->param) {
314 case I915_PARAM_IRQ_ACTIVE:
315 case I915_PARAM_ALLOW_BATCHBUFFER:
316 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800317 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100318 /* Reject all old ums/dri params. */
319 return -ENODEV;
320 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300321 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
323 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300324 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100325 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 case I915_PARAM_NUM_FENCES_AVAIL:
327 value = dev_priv->num_fence_regs;
328 break;
329 case I915_PARAM_HAS_OVERLAY:
330 value = dev_priv->overlay ? 1 : 0;
331 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 break;
335 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530336 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
338 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530339 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
341 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530342 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100344 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300345 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300348 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
350 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300351 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
353 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000354 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100355 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 case I915_PARAM_HAS_SECURE_BATCHES:
357 value = capable(CAP_SYS_ADMIN);
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 case I915_PARAM_CMD_PARSER_VERSION:
360 value = i915_cmd_parser_get_version(dev_priv);
361 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100362 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300363 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100364 if (!value)
365 return -ENODEV;
366 break;
367 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300368 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 if (!value)
370 return -ENODEV;
371 break;
372 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000373 value = i915_modparams.enable_hangcheck &&
374 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100375 if (value && intel_has_reset_engine(dev_priv))
376 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 break;
378 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300379 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100380 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100381 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300382 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100383 break;
384 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300385 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100386 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800387 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000388 value = intel_huc_check_status(&dev_priv->huc);
389 if (value < 0)
390 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800391 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100392 case I915_PARAM_MMAP_GTT_VERSION:
393 /* Though we've started our numbering from 1, and so class all
394 * earlier versions as 0, in effect their value is undefined as
395 * the ioctl will report EINVAL for the unknown param!
396 */
397 value = i915_gem_mmap_gtt_version();
398 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000399 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000400 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000401 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100402
David Weinehall16162472016-09-02 13:46:17 +0300403 case I915_PARAM_MMAP_VERSION:
404 /* Remember to bump this if the version changes! */
405 case I915_PARAM_HAS_GEM:
406 case I915_PARAM_HAS_PAGEFLIPPING:
407 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
408 case I915_PARAM_HAS_RELAXED_FENCING:
409 case I915_PARAM_HAS_COHERENT_RINGS:
410 case I915_PARAM_HAS_RELAXED_DELTA:
411 case I915_PARAM_HAS_GEN7_SOL_RESET:
412 case I915_PARAM_HAS_WAIT_TIMEOUT:
413 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
414 case I915_PARAM_HAS_PINNED_BATCHES:
415 case I915_PARAM_HAS_EXEC_NO_RELOC:
416 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
417 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
418 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000419 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000420 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100421 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100422 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100423 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300424 /* For the time being all of these are always true;
425 * if some supported hardware does not have one of these
426 * features this value needs to be provided from
427 * INTEL_INFO(), a feature macro, or similar.
428 */
429 value = 1;
430 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000431 case I915_PARAM_HAS_CONTEXT_ISOLATION:
432 value = intel_engines_has_context_isolation(dev_priv);
433 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100434 case I915_PARAM_SLICE_MASK:
435 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
436 if (!value)
437 return -ENODEV;
438 break;
Robert Braggf5320232017-06-13 12:23:00 +0100439 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000440 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100441 if (!value)
442 return -ENODEV;
443 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000444 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000445 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000446 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100447 default:
448 DRM_DEBUG("Unknown parameter %d\n", param->param);
449 return -EINVAL;
450 }
451
Chris Wilsondda33002016-06-24 14:00:23 +0100452 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100453 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100454
455 return 0;
456}
457
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000458static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100459{
Sinan Kaya57b296462017-11-27 11:57:46 -0500460 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
461
462 dev_priv->bridge_dev =
463 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100464 if (!dev_priv->bridge_dev) {
465 DRM_ERROR("bridge device not found\n");
466 return -1;
467 }
468 return 0;
469}
470
471/* Allocate space for the MCH regs if needed, return nonzero on error */
472static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000473intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100474{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000475 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100476 u32 temp_lo, temp_hi = 0;
477 u64 mchbar_addr;
478 int ret;
479
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000480 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100481 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
482 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
483 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
484
485 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
486#ifdef CONFIG_PNP
487 if (mchbar_addr &&
488 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
489 return 0;
490#endif
491
492 /* Get some space for it */
493 dev_priv->mch_res.name = "i915 MCHBAR";
494 dev_priv->mch_res.flags = IORESOURCE_MEM;
495 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
496 &dev_priv->mch_res,
497 MCHBAR_SIZE, MCHBAR_SIZE,
498 PCIBIOS_MIN_MEM,
499 0, pcibios_align_resource,
500 dev_priv->bridge_dev);
501 if (ret) {
502 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
503 dev_priv->mch_res.start = 0;
504 return ret;
505 }
506
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000507 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100508 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
509 upper_32_bits(dev_priv->mch_res.start));
510
511 pci_write_config_dword(dev_priv->bridge_dev, reg,
512 lower_32_bits(dev_priv->mch_res.start));
513 return 0;
514}
515
516/* Setup MCHBAR if possible, return true if we should disable it again */
517static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 u32 temp;
522 bool enabled;
523
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100524 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100525 return;
526
527 dev_priv->mchbar_need_disable = false;
528
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100529 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100530 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
531 enabled = !!(temp & DEVEN_MCHBAR_EN);
532 } else {
533 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
534 enabled = temp & 1;
535 }
536
537 /* If it's already enabled, don't have to do anything */
538 if (enabled)
539 return;
540
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000541 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100542 return;
543
544 dev_priv->mchbar_need_disable = true;
545
546 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100547 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100548 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
549 temp | DEVEN_MCHBAR_EN);
550 } else {
551 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
552 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
553 }
554}
555
556static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000557intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100558{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000559 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100560
561 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100562 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100563 u32 deven_val;
564
565 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
566 &deven_val);
567 deven_val &= ~DEVEN_MCHBAR_EN;
568 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
569 deven_val);
570 } else {
571 u32 mchbar_val;
572
573 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
574 &mchbar_val);
575 mchbar_val &= ~1;
576 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
577 mchbar_val);
578 }
579 }
580
581 if (dev_priv->mch_res.start)
582 release_resource(&dev_priv->mch_res);
583}
584
585/* true = enable decode, false = disable decoder */
586static unsigned int i915_vga_set_decode(void *cookie, bool state)
587{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100589
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000590 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (state)
592 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
593 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
594 else
595 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
596}
597
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000598static int i915_resume_switcheroo(struct drm_device *dev);
599static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
600
Chris Wilson0673ad42016-06-24 14:00:22 +0100601static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
602{
603 struct drm_device *dev = pci_get_drvdata(pdev);
604 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
605
606 if (state == VGA_SWITCHEROO_ON) {
607 pr_info("switched on\n");
608 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
609 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300610 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611 i915_resume_switcheroo(dev);
612 dev->switch_power_state = DRM_SWITCH_POWER_ON;
613 } else {
614 pr_info("switched off\n");
615 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
616 i915_suspend_switcheroo(dev, pmm);
617 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
618 }
619}
620
621static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
622{
623 struct drm_device *dev = pci_get_drvdata(pdev);
624
625 /*
626 * FIXME: open_count is protected by drm_global_mutex but that would lead to
627 * locking inversion with the driver load path. And the access here is
628 * completely racy anyway. So don't bother with locking for now.
629 */
630 return dev->open_count == 0;
631}
632
633static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
634 .set_gpu_state = i915_switcheroo_set_state,
635 .reprobe = NULL,
636 .can_switch = i915_switcheroo_can_switch,
637};
638
Chris Wilson0673ad42016-06-24 14:00:22 +0100639static int i915_load_modeset_init(struct drm_device *dev)
640{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100641 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300642 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100643 int ret;
644
645 if (i915_inject_load_failure())
646 return -ENODEV;
647
Jani Nikula66578852017-03-10 15:27:57 +0200648 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100649
650 /* If we have > 1 VGA cards, then we need to arbitrate access
651 * to the common VGA resources.
652 *
653 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
654 * then we do not take part in VGA arbitration and the
655 * vga_client_register() fails with -ENODEV.
656 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000657 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100658 if (ret && ret != -ENODEV)
659 goto out;
660
661 intel_register_dsm_handler();
662
David Weinehall52a05c32016-08-22 13:32:44 +0300663 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100664 if (ret)
665 goto cleanup_vga_client;
666
667 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
668 intel_update_rawclk(dev_priv);
669
670 intel_power_domains_init_hw(dev_priv, false);
671
672 intel_csr_ucode_init(dev_priv);
673
674 ret = intel_irq_install(dev_priv);
675 if (ret)
676 goto cleanup_csr;
677
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000678 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
680 /* Important: The output setup functions called by modeset_init need
681 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300682 ret = intel_modeset_init(dev);
683 if (ret)
684 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100685
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000686 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100687 if (ret)
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000688 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100689
Chris Wilsond378a3e2017-11-10 14:26:31 +0000690 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000692 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100693 return 0;
694
695 ret = intel_fbdev_init(dev);
696 if (ret)
697 goto cleanup_gem;
698
699 /* Only enable hotplug handling once the fbdev is fully set up. */
700 intel_hpd_init(dev_priv);
701
Chris Wilson0673ad42016-06-24 14:00:22 +0100702 return 0;
703
704cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000705 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300706 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100707 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100708cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100709 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000710 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100711cleanup_csr:
712 intel_csr_ucode_fini(dev_priv);
713 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300714 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100715cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300716 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100717out:
718 return ret;
719}
720
Chris Wilson0673ad42016-06-24 14:00:22 +0100721static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
722{
723 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100724 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100725 struct i915_ggtt *ggtt = &dev_priv->ggtt;
726 bool primary;
727 int ret;
728
729 ap = alloc_apertures(1);
730 if (!ap)
731 return -ENOMEM;
732
Matthew Auld73ebd502017-12-11 15:18:20 +0000733 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100734 ap->ranges[0].size = ggtt->mappable_end;
735
736 primary =
737 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
738
Daniel Vetter44adece2016-08-10 18:52:34 +0200739 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100740
741 kfree(ap);
742
743 return ret;
744}
Chris Wilson0673ad42016-06-24 14:00:22 +0100745
746#if !defined(CONFIG_VGA_CONSOLE)
747static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
748{
749 return 0;
750}
751#elif !defined(CONFIG_DUMMY_CONSOLE)
752static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
753{
754 return -ENODEV;
755}
756#else
757static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
758{
759 int ret = 0;
760
761 DRM_INFO("Replacing VGA console driver\n");
762
763 console_lock();
764 if (con_is_bound(&vga_con))
765 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
766 if (ret == 0) {
767 ret = do_unregister_con_driver(&vga_con);
768
769 /* Ignore "already unregistered". */
770 if (ret == -ENODEV)
771 ret = 0;
772 }
773 console_unlock();
774
775 return ret;
776}
777#endif
778
Chris Wilson0673ad42016-06-24 14:00:22 +0100779static void intel_init_dpio(struct drm_i915_private *dev_priv)
780{
781 /*
782 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
783 * CHV x1 PHY (DP/HDMI D)
784 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
785 */
786 if (IS_CHERRYVIEW(dev_priv)) {
787 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
788 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
789 } else if (IS_VALLEYVIEW(dev_priv)) {
790 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
791 }
792}
793
794static int i915_workqueues_init(struct drm_i915_private *dev_priv)
795{
796 /*
797 * The i915 workqueue is primarily used for batched retirement of
798 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000799 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100800 * need high-priority retirement, such as waiting for an explicit
801 * bo.
802 *
803 * It is also used for periodic low-priority events, such as
804 * idle-timers and recording error state.
805 *
806 * All tasks on the workqueue are expected to acquire the dev mutex
807 * so there is no point in running more than one instance of the
808 * workqueue at any time. Use an ordered one.
809 */
810 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
811 if (dev_priv->wq == NULL)
812 goto out_err;
813
814 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
815 if (dev_priv->hotplug.dp_wq == NULL)
816 goto out_free_wq;
817
Chris Wilson0673ad42016-06-24 14:00:22 +0100818 return 0;
819
Chris Wilson0673ad42016-06-24 14:00:22 +0100820out_free_wq:
821 destroy_workqueue(dev_priv->wq);
822out_err:
823 DRM_ERROR("Failed to allocate workqueues.\n");
824
825 return -ENOMEM;
826}
827
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000828static void i915_engines_cleanup(struct drm_i915_private *i915)
829{
830 struct intel_engine_cs *engine;
831 enum intel_engine_id id;
832
833 for_each_engine(engine, i915, id)
834 kfree(engine);
835}
836
Chris Wilson0673ad42016-06-24 14:00:22 +0100837static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
838{
Chris Wilson0673ad42016-06-24 14:00:22 +0100839 destroy_workqueue(dev_priv->hotplug.dp_wq);
840 destroy_workqueue(dev_priv->wq);
841}
842
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300843/*
844 * We don't keep the workarounds for pre-production hardware, so we expect our
845 * driver to fail on these machines in one way or another. A little warning on
846 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000847 *
848 * Our policy for removing pre-production workarounds is to keep the
849 * current gen workarounds as a guide to the bring-up of the next gen
850 * (workarounds have a habit of persisting!). Anything older than that
851 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300852 */
853static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
854{
Chris Wilson248a1242017-01-30 10:44:56 +0000855 bool pre = false;
856
857 pre |= IS_HSW_EARLY_SDV(dev_priv);
858 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000859 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000860
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000861 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300862 DRM_ERROR("This is a pre-production stepping. "
863 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000864 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
865 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300866}
867
Chris Wilson0673ad42016-06-24 14:00:22 +0100868/**
869 * i915_driver_init_early - setup state not requiring device access
870 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000871 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100872 *
873 * Initialize everything that is a "SW-only" state, that is state not
874 * requiring accessing the device or exposing the driver via kernel internal
875 * or userspace interfaces. Example steps belonging here: lock initialization,
876 * system memory allocation, setting up device specific attributes and
877 * function hooks not requiring accessing the device.
878 */
879static int i915_driver_init_early(struct drm_i915_private *dev_priv,
880 const struct pci_device_id *ent)
881{
882 const struct intel_device_info *match_info =
883 (struct intel_device_info *)ent->driver_data;
884 struct intel_device_info *device_info;
885 int ret = 0;
886
887 if (i915_inject_load_failure())
888 return -ENODEV;
889
890 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100891 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100892 memcpy(device_info, match_info, sizeof(*device_info));
893 device_info->device_id = dev_priv->drm.pdev->device;
894
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100895 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
896 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100898 spin_lock_init(&dev_priv->irq_lock);
899 spin_lock_init(&dev_priv->gpu_error.lock);
900 mutex_init(&dev_priv->backlight_lock);
901 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500902
Chris Wilson0673ad42016-06-24 14:00:22 +0100903 mutex_init(&dev_priv->sb_lock);
904 mutex_init(&dev_priv->modeset_restore_lock);
905 mutex_init(&dev_priv->av_mutex);
906 mutex_init(&dev_priv->wm.wm_mutex);
907 mutex_init(&dev_priv->pps_mutex);
908
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100909 i915_memcpy_init_early(dev_priv);
910
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 ret = i915_workqueues_init(dev_priv);
912 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000913 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100914
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000915 ret = i915_gem_init_early(dev_priv);
916 if (ret < 0)
917 goto err_workqueues;
918
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000920 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100921
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000922 intel_wopcm_init_early(&dev_priv->wopcm);
923 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000924 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925 intel_init_dpio(dev_priv);
926 intel_power_domains_init(dev_priv);
927 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200928 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 intel_init_display_hooks(dev_priv);
930 intel_init_clock_gating_hooks(dev_priv);
931 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300932 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100933
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300934 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100935
936 return 0;
937
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000938err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100939 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000940err_engines:
941 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100942 return ret;
943}
944
945/**
946 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
947 * @dev_priv: device private
948 */
949static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
950{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300951 intel_irq_fini(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000952 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000953 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100954 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000955 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100956}
957
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000958static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100959{
David Weinehall52a05c32016-08-22 13:32:44 +0300960 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100961 int mmio_bar;
962 int mmio_size;
963
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100964 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100965 /*
966 * Before gen4, the registers and the GTT are behind different BARs.
967 * However, from gen4 onwards, the registers and the GTT are shared
968 * in the same BAR, so we want to restrict this ioremap from
969 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
970 * the register BAR remains the same size for all the earlier
971 * generations up to Ironlake.
972 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000973 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100974 mmio_size = 512 * 1024;
975 else
976 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300977 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100978 if (dev_priv->regs == NULL) {
979 DRM_ERROR("failed to map registers\n");
980
981 return -EIO;
982 }
983
984 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000985 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100986
987 return 0;
988}
989
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000990static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100991{
David Weinehall52a05c32016-08-22 13:32:44 +0300992 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100993
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000994 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300995 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100996}
997
998/**
999 * i915_driver_init_mmio - setup device MMIO
1000 * @dev_priv: device private
1001 *
1002 * Setup minimal device state necessary for MMIO accesses later in the
1003 * initialization sequence. The setup here should avoid any other device-wide
1004 * side effects or exposing the driver via kernel internal or user space
1005 * interfaces.
1006 */
1007static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1008{
Chris Wilson0673ad42016-06-24 14:00:22 +01001009 int ret;
1010
1011 if (i915_inject_load_failure())
1012 return -ENODEV;
1013
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001014 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001015 return -EIO;
1016
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001017 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001018 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001019 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001020
1021 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001022
Oscar Mateo26376a72018-03-16 14:14:49 +02001023 intel_device_info_init_mmio(dev_priv);
1024
1025 intel_uncore_prune(dev_priv);
1026
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001027 intel_uc_init_mmio(dev_priv);
1028
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001029 ret = intel_engines_init_mmio(dev_priv);
1030 if (ret)
1031 goto err_uncore;
1032
Chris Wilson24145512017-01-24 11:01:35 +00001033 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001034
1035 return 0;
1036
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001037err_uncore:
1038 intel_uncore_fini(dev_priv);
1039err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001040 pci_dev_put(dev_priv->bridge_dev);
1041
1042 return ret;
1043}
1044
1045/**
1046 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1047 * @dev_priv: device private
1048 */
1049static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1050{
Chris Wilson0673ad42016-06-24 14:00:22 +01001051 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001052 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001053 pci_dev_put(dev_priv->bridge_dev);
1054}
1055
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001056static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1057{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001058 /*
1059 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1060 * user's requested state against the hardware/driver capabilities. We
1061 * do this now so that we can print out any log messages once rather
1062 * than every time we check intel_enable_ppgtt().
1063 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001064 i915_modparams.enable_ppgtt =
1065 intel_sanitize_enable_ppgtt(dev_priv,
1066 i915_modparams.enable_ppgtt);
1067 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001068
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001069 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001070}
1071
Chris Wilson0673ad42016-06-24 14:00:22 +01001072/**
1073 * i915_driver_init_hw - setup state requiring device access
1074 * @dev_priv: device private
1075 *
1076 * Setup state that requires accessing the device, but doesn't require
1077 * exposing the driver via kernel internal or userspace interfaces.
1078 */
1079static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1080{
David Weinehall52a05c32016-08-22 13:32:44 +03001081 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001082 int ret;
1083
1084 if (i915_inject_load_failure())
1085 return -ENODEV;
1086
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001087 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001088
1089 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001090
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001091 i915_perf_init(dev_priv);
1092
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001093 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001094 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001095 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001096
Chris Wilson9f172f62018-04-14 10:12:33 +01001097 /*
1098 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1099 * otherwise the vga fbdev driver falls over.
1100 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001101 ret = i915_kick_out_firmware_fb(dev_priv);
1102 if (ret) {
1103 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001104 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001105 }
1106
1107 ret = i915_kick_out_vgacon(dev_priv);
1108 if (ret) {
1109 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001110 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001111 }
1112
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001113 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001114 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001115 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001116
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001117 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001118 if (ret) {
1119 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001120 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001121 }
1122
David Weinehall52a05c32016-08-22 13:32:44 +03001123 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001124
1125 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001126 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001127 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001128 if (ret) {
1129 DRM_ERROR("failed to set DMA mask\n");
1130
Chris Wilson9f172f62018-04-14 10:12:33 +01001131 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001132 }
1133 }
1134
Chris Wilson0673ad42016-06-24 14:00:22 +01001135 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1136 * using 32bit addressing, overwriting memory if HWS is located
1137 * above 4GB.
1138 *
1139 * The documentation also mentions an issue with undefined
1140 * behaviour if any general state is accessed within a page above 4GB,
1141 * which also needs to be handled carefully.
1142 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001143 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001144 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001145
1146 if (ret) {
1147 DRM_ERROR("failed to set DMA mask\n");
1148
Chris Wilson9f172f62018-04-14 10:12:33 +01001149 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001150 }
1151 }
1152
Chris Wilson0673ad42016-06-24 14:00:22 +01001153 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1154 PM_QOS_DEFAULT_VALUE);
1155
1156 intel_uncore_sanitize(dev_priv);
1157
1158 intel_opregion_setup(dev_priv);
1159
1160 i915_gem_load_init_fences(dev_priv);
1161
1162 /* On the 945G/GM, the chipset reports the MSI capability on the
1163 * integrated graphics even though the support isn't actually there
1164 * according to the published specs. It doesn't appear to function
1165 * correctly in testing on 945G.
1166 * This may be a side effect of MSI having been made available for PEG
1167 * and the registers being closely associated.
1168 *
1169 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001170 * be lost or delayed, and was defeatured. MSI interrupts seem to
1171 * get lost on g4x as well, and interrupt delivery seems to stay
1172 * properly dead afterwards. So we'll just disable them for all
1173 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001174 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001175 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001176 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001177 DRM_DEBUG_DRIVER("can't enable MSI");
1178 }
1179
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001180 ret = intel_gvt_init(dev_priv);
1181 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001182 goto err_ggtt;
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001183
Chris Wilson0673ad42016-06-24 14:00:22 +01001184 return 0;
1185
Chris Wilson9f172f62018-04-14 10:12:33 +01001186err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001187 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001188err_perf:
1189 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001190 return ret;
1191}
1192
1193/**
1194 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1195 * @dev_priv: device private
1196 */
1197static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1198{
David Weinehall52a05c32016-08-22 13:32:44 +03001199 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001200
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001201 i915_perf_fini(dev_priv);
1202
David Weinehall52a05c32016-08-22 13:32:44 +03001203 if (pdev->msi_enabled)
1204 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001205
1206 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001207 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001208}
1209
1210/**
1211 * i915_driver_register - register the driver with the rest of the system
1212 * @dev_priv: device private
1213 *
1214 * Perform any steps necessary to make the driver available via kernel
1215 * internal or userspace interfaces.
1216 */
1217static void i915_driver_register(struct drm_i915_private *dev_priv)
1218{
Chris Wilson91c8a322016-07-05 10:40:23 +01001219 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001220
Chris Wilson848b3652017-11-23 11:53:37 +00001221 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001222 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001223
1224 /*
1225 * Notify a valid surface after modesetting,
1226 * when running inside a VM.
1227 */
1228 if (intel_vgpu_active(dev_priv))
1229 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1230
1231 /* Reveal our presence to userspace */
1232 if (drm_dev_register(dev, 0) == 0) {
1233 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001234 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001235
1236 /* Depends on sysfs having been initialized */
1237 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001238 } else
1239 DRM_ERROR("Failed to register driver for userspace access!\n");
1240
1241 if (INTEL_INFO(dev_priv)->num_pipes) {
1242 /* Must be done after probing outputs */
1243 intel_opregion_register(dev_priv);
1244 acpi_video_register();
1245 }
1246
1247 if (IS_GEN5(dev_priv))
1248 intel_gpu_ips_init(dev_priv);
1249
Jerome Anandeef57322017-01-25 04:27:49 +05301250 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001251
1252 /*
1253 * Some ports require correctly set-up hpd registers for detection to
1254 * work properly (leading to ghost connected connector status), e.g. VGA
1255 * on gm45. Hence we can only set up the initial fbdev config after hpd
1256 * irqs are fully enabled. We do it last so that the async config
1257 * cannot run before the connectors are registered.
1258 */
1259 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001260
1261 /*
1262 * We need to coordinate the hotplugs with the asynchronous fbdev
1263 * configuration, for which we use the fbdev->async_cookie.
1264 */
1265 if (INTEL_INFO(dev_priv)->num_pipes)
1266 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001267}
1268
1269/**
1270 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1271 * @dev_priv: device private
1272 */
1273static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1274{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001275 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301276 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001277
Chris Wilson448aa912017-11-28 11:01:47 +00001278 /*
1279 * After flushing the fbdev (incl. a late async config which will
1280 * have delayed queuing of a hotplug event), then flush the hotplug
1281 * events.
1282 */
1283 drm_kms_helper_poll_fini(&dev_priv->drm);
1284
Chris Wilson0673ad42016-06-24 14:00:22 +01001285 intel_gpu_ips_teardown();
1286 acpi_video_unregister();
1287 intel_opregion_unregister(dev_priv);
1288
Robert Bragg442b8c02016-11-07 19:49:53 +00001289 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001290 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001291
David Weinehall694c2822016-08-22 13:32:43 +03001292 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001293 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001294
Chris Wilson848b3652017-11-23 11:53:37 +00001295 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001296}
1297
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001298static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1299{
1300 if (drm_debug & DRM_UT_DRIVER) {
1301 struct drm_printer p = drm_debug_printer("i915 device info:");
1302
1303 intel_device_info_dump(&dev_priv->info, &p);
1304 intel_device_info_dump_runtime(&dev_priv->info, &p);
1305 }
1306
1307 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1308 DRM_INFO("DRM_I915_DEBUG enabled\n");
1309 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1310 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1311}
1312
Chris Wilson0673ad42016-06-24 14:00:22 +01001313/**
1314 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001315 * @pdev: PCI device
1316 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001317 *
1318 * The driver load routine has to do several things:
1319 * - drive output discovery via intel_modeset_init()
1320 * - initialize the memory manager
1321 * - allocate initial config memory
1322 * - setup the DRM framebuffer with the allocated memory
1323 */
Chris Wilson42f55512016-06-24 14:00:26 +01001324int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001325{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001326 const struct intel_device_info *match_info =
1327 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001328 struct drm_i915_private *dev_priv;
1329 int ret;
1330
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001331 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001332 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001333 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001334
Chris Wilson0673ad42016-06-24 14:00:22 +01001335 ret = -ENOMEM;
1336 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1337 if (dev_priv)
1338 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1339 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001340 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001341 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001342 }
1343
Chris Wilson0673ad42016-06-24 14:00:22 +01001344 dev_priv->drm.pdev = pdev;
1345 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001346
1347 ret = pci_enable_device(pdev);
1348 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001349 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001350
1351 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001352 /*
1353 * Disable the system suspend direct complete optimization, which can
1354 * leave the device suspended skipping the driver's suspend handlers
1355 * if the device was already runtime suspended. This is needed due to
1356 * the difference in our runtime and system suspend sequence and
1357 * becaue the HDA driver may require us to enable the audio power
1358 * domain during system suspend.
1359 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001360 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001361
1362 ret = i915_driver_init_early(dev_priv, ent);
1363 if (ret < 0)
1364 goto out_pci_disable;
1365
1366 intel_runtime_pm_get(dev_priv);
1367
1368 ret = i915_driver_init_mmio(dev_priv);
1369 if (ret < 0)
1370 goto out_runtime_pm_put;
1371
1372 ret = i915_driver_init_hw(dev_priv);
1373 if (ret < 0)
1374 goto out_cleanup_mmio;
1375
1376 /*
1377 * TODO: move the vblank init and parts of modeset init steps into one
1378 * of the i915_driver_init_/i915_driver_register functions according
1379 * to the role/effect of the given init step.
1380 */
1381 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001382 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001383 INTEL_INFO(dev_priv)->num_pipes);
1384 if (ret)
1385 goto out_cleanup_hw;
1386 }
1387
Chris Wilson91c8a322016-07-05 10:40:23 +01001388 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001389 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001390 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001391
1392 i915_driver_register(dev_priv);
1393
1394 intel_runtime_pm_enable(dev_priv);
1395
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301396 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301397
Chris Wilson0673ad42016-06-24 14:00:22 +01001398 intel_runtime_pm_put(dev_priv);
1399
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001400 i915_welcome_messages(dev_priv);
1401
Chris Wilson0673ad42016-06-24 14:00:22 +01001402 return 0;
1403
Chris Wilson0673ad42016-06-24 14:00:22 +01001404out_cleanup_hw:
1405 i915_driver_cleanup_hw(dev_priv);
1406out_cleanup_mmio:
1407 i915_driver_cleanup_mmio(dev_priv);
1408out_runtime_pm_put:
1409 intel_runtime_pm_put(dev_priv);
1410 i915_driver_cleanup_early(dev_priv);
1411out_pci_disable:
1412 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001413out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001414 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001415 drm_dev_fini(&dev_priv->drm);
1416out_free:
1417 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001418 return ret;
1419}
1420
Chris Wilson42f55512016-06-24 14:00:26 +01001421void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001422{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001423 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001424 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001425
Daniel Vetter99c539b2017-07-15 00:46:56 +02001426 i915_driver_unregister(dev_priv);
1427
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001428 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001429 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001430
1431 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1432
Daniel Vetter18dddad2017-03-21 17:41:49 +01001433 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001434
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001435 intel_gvt_cleanup(dev_priv);
1436
Chris Wilson0673ad42016-06-24 14:00:22 +01001437 intel_modeset_cleanup(dev);
1438
Hans de Goede785f0762018-02-14 09:21:49 +01001439 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001440
David Weinehall52a05c32016-08-22 13:32:44 +03001441 vga_switcheroo_unregister_client(pdev);
1442 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001443
1444 intel_csr_ucode_fini(dev_priv);
1445
1446 /* Free error state after interrupts are fully disabled. */
1447 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001448 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001449
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001450 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001451 intel_fbc_cleanup_cfb(dev_priv);
1452
1453 intel_power_domains_fini(dev_priv);
1454
1455 i915_driver_cleanup_hw(dev_priv);
1456 i915_driver_cleanup_mmio(dev_priv);
1457
1458 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001459}
1460
1461static void i915_driver_release(struct drm_device *dev)
1462{
1463 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001464
1465 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001466 drm_dev_fini(&dev_priv->drm);
1467
1468 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001469}
1470
1471static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1472{
Chris Wilson829a0af2017-06-20 12:05:45 +01001473 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001474 int ret;
1475
Chris Wilson829a0af2017-06-20 12:05:45 +01001476 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001477 if (ret)
1478 return ret;
1479
1480 return 0;
1481}
1482
1483/**
1484 * i915_driver_lastclose - clean up after all DRM clients have exited
1485 * @dev: DRM device
1486 *
1487 * Take care of cleaning up after all DRM clients have exited. In the
1488 * mode setting case, we want to restore the kernel's initial mode (just
1489 * in case the last client left us in a bad state).
1490 *
1491 * Additionally, in the non-mode setting case, we'll tear down the GTT
1492 * and DMA structures, since the kernel won't be using them, and clea
1493 * up any GEM state.
1494 */
1495static void i915_driver_lastclose(struct drm_device *dev)
1496{
1497 intel_fbdev_restore_mode(dev);
1498 vga_switcheroo_process_delayed_switch();
1499}
1500
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001501static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001502{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001503 struct drm_i915_file_private *file_priv = file->driver_priv;
1504
Chris Wilson0673ad42016-06-24 14:00:22 +01001505 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001506 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001507 i915_gem_release(dev, file);
1508 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001509
1510 kfree(file_priv);
1511}
1512
Imre Deak07f9cd02014-08-18 14:42:45 +03001513static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1514{
Chris Wilson91c8a322016-07-05 10:40:23 +01001515 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001516 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001517
1518 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001519 for_each_intel_encoder(dev, encoder)
1520 if (encoder->suspend)
1521 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001522 drm_modeset_unlock_all(dev);
1523}
1524
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001525static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1526 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001527static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301528
Imre Deakbc872292015-11-18 17:32:30 +02001529static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1530{
1531#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1532 if (acpi_target_system_state() < ACPI_STATE_S3)
1533 return true;
1534#endif
1535 return false;
1536}
Sagar Kambleebc32822014-08-13 23:07:05 +05301537
Chris Wilson73b66f82018-05-25 10:26:29 +01001538static int i915_drm_prepare(struct drm_device *dev)
1539{
1540 struct drm_i915_private *i915 = to_i915(dev);
1541 int err;
1542
1543 /*
1544 * NB intel_display_suspend() may issue new requests after we've
1545 * ostensibly marked the GPU as ready-to-sleep here. We need to
1546 * split out that work and pull it forward so that after point,
1547 * the GPU is not woken again.
1548 */
1549 err = i915_gem_suspend(i915);
1550 if (err)
1551 dev_err(&i915->drm.pdev->dev,
1552 "GEM idle failed, suspend/resume might fail\n");
1553
1554 return err;
1555}
1556
Imre Deak5e365c32014-10-23 19:23:25 +03001557static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001558{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001559 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001560 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001561 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001562
Zhang Ruib8efb172013-02-05 15:41:53 +08001563 /* ignore lid events during suspend */
1564 mutex_lock(&dev_priv->modeset_restore_lock);
1565 dev_priv->modeset_restore = MODESET_SUSPENDED;
1566 mutex_unlock(&dev_priv->modeset_restore_lock);
1567
Imre Deak1f814da2015-12-16 02:52:19 +02001568 disable_rpm_wakeref_asserts(dev_priv);
1569
Paulo Zanonic67a4702013-08-19 13:18:09 -03001570 /* We do a lot of poking in a lot of registers, make sure they work
1571 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001572 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001573
Dave Airlie5bcf7192010-12-07 09:20:40 +10001574 drm_kms_helper_poll_disable(dev);
1575
David Weinehall52a05c32016-08-22 13:32:44 +03001576 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001577
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001578 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001579
1580 intel_dp_mst_suspend(dev);
1581
1582 intel_runtime_pm_disable_interrupts(dev_priv);
1583 intel_hpd_cancel_work(dev_priv);
1584
1585 intel_suspend_encoders(dev_priv);
1586
Ville Syrjälä712bf362016-10-31 22:37:23 +02001587 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001588
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001589 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001590
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001591 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001592
Imre Deakbc872292015-11-18 17:32:30 +02001593 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001594 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001595
Chris Wilson03d92e42016-05-23 15:08:10 +01001596 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001597
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001598 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001599
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001600 dev_priv->suspend_count++;
1601
Imre Deakf74ed082016-04-18 14:48:21 +03001602 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001603
Imre Deak1f814da2015-12-16 02:52:19 +02001604 enable_rpm_wakeref_asserts(dev_priv);
1605
Chris Wilson73b66f82018-05-25 10:26:29 +01001606 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001607}
1608
David Weinehallc49d13e2016-08-22 13:32:42 +03001609static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001610{
David Weinehallc49d13e2016-08-22 13:32:42 +03001611 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001612 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001613 int ret;
1614
Imre Deak1f814da2015-12-16 02:52:19 +02001615 disable_rpm_wakeref_asserts(dev_priv);
1616
Chris Wilsonec92ad02018-05-31 09:22:46 +01001617 i915_gem_suspend_late(dev_priv);
1618
Imre Deak4c494a52016-10-13 14:34:06 +03001619 intel_display_set_init_power(dev_priv, false);
Chris Wilsonec92ad02018-05-31 09:22:46 +01001620 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001621
Imre Deakbc872292015-11-18 17:32:30 +02001622 /*
1623 * In case of firmware assisted context save/restore don't manually
1624 * deinit the power domains. This also means the CSR/DMC firmware will
1625 * stay active, it will power down any HW resources as required and
1626 * also enable deeper system power states that would be blocked if the
1627 * firmware was inactive.
1628 */
Imre Deak0f906032018-03-22 16:36:42 +02001629 if (IS_GEN9_LP(dev_priv) || hibernation || !suspend_to_idle(dev_priv) ||
1630 dev_priv->csr.dmc_payload == NULL) {
Imre Deakbc872292015-11-18 17:32:30 +02001631 intel_power_domains_suspend(dev_priv);
Imre Deak0f906032018-03-22 16:36:42 +02001632 dev_priv->power_domains_suspended = true;
1633 }
Imre Deak73dfc222015-11-17 17:33:53 +02001634
Imre Deak507e1262016-04-20 20:27:54 +03001635 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001636 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001637 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001638 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001639 hsw_enable_pc8(dev_priv);
1640 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1641 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001642
1643 if (ret) {
1644 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak0f906032018-03-22 16:36:42 +02001645 if (dev_priv->power_domains_suspended) {
Imre Deakbc872292015-11-18 17:32:30 +02001646 intel_power_domains_init_hw(dev_priv, true);
Imre Deak0f906032018-03-22 16:36:42 +02001647 dev_priv->power_domains_suspended = false;
1648 }
Imre Deakc3c09c92014-10-23 19:23:15 +03001649
Imre Deak1f814da2015-12-16 02:52:19 +02001650 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001651 }
1652
David Weinehall52a05c32016-08-22 13:32:44 +03001653 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001654 /*
Imre Deak54875572015-06-30 17:06:47 +03001655 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001656 * the device even though it's already in D3 and hang the machine. So
1657 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001658 * power down the device properly. The issue was seen on multiple old
1659 * GENs with different BIOS vendors, so having an explicit blacklist
1660 * is inpractical; apply the workaround on everything pre GEN6. The
1661 * platforms where the issue was seen:
1662 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1663 * Fujitsu FSC S7110
1664 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001665 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001666 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001667 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001668
Imre Deak1f814da2015-12-16 02:52:19 +02001669out:
1670 enable_rpm_wakeref_asserts(dev_priv);
1671
1672 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001673}
1674
Matthew Aulda9a251c2016-12-02 10:24:11 +00001675static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001676{
1677 int error;
1678
Chris Wilsonded8b072016-07-05 10:40:22 +01001679 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001680 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001681 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001682 return -ENODEV;
1683 }
1684
Imre Deak0b14cbd2014-09-10 18:16:55 +03001685 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1686 state.event != PM_EVENT_FREEZE))
1687 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001688
1689 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1690 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001691
Imre Deak5e365c32014-10-23 19:23:25 +03001692 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001693 if (error)
1694 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001695
Imre Deakab3be732015-03-02 13:04:41 +02001696 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001697}
1698
Imre Deak5e365c32014-10-23 19:23:25 +03001699static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001700{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001701 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001702 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001703
Imre Deak1f814da2015-12-16 02:52:19 +02001704 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001705 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001706
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001707 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001708 if (ret)
1709 DRM_ERROR("failed to re-enable GGTT\n");
1710
Imre Deakf74ed082016-04-18 14:48:21 +03001711 intel_csr_ucode_resume(dev_priv);
1712
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001713 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001714 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001715 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001716
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001717 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001718
Peter Antoine364aece2015-05-11 08:50:45 +01001719 /*
1720 * Interrupts have to be enabled before any batches are run. If not the
1721 * GPU will hang. i915_gem_init_hw() will initiate batches to
1722 * update/restore the context.
1723 *
Imre Deak908764f2016-11-29 21:40:29 +02001724 * drm_mode_config_reset() needs AUX interrupts.
1725 *
Peter Antoine364aece2015-05-11 08:50:45 +01001726 * Modeset enabling in intel_modeset_init_hw() also needs working
1727 * interrupts.
1728 */
1729 intel_runtime_pm_enable_interrupts(dev_priv);
1730
Imre Deak908764f2016-11-29 21:40:29 +02001731 drm_mode_config_reset(dev);
1732
Chris Wilson37cd3302017-11-12 11:27:38 +00001733 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001734
Daniel Vetterd5818932015-02-23 12:03:26 +01001735 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001736 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001737
1738 spin_lock_irq(&dev_priv->irq_lock);
1739 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001740 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001741 spin_unlock_irq(&dev_priv->irq_lock);
1742
Daniel Vetterd5818932015-02-23 12:03:26 +01001743 intel_dp_mst_resume(dev);
1744
Lyudea16b7652016-03-11 10:57:01 -05001745 intel_display_resume(dev);
1746
Lyudee0b70062016-11-01 21:06:30 -04001747 drm_kms_helper_poll_enable(dev);
1748
Daniel Vetterd5818932015-02-23 12:03:26 +01001749 /*
1750 * ... but also need to make sure that hotplug processing
1751 * doesn't cause havoc. Like in the driver load code we don't
1752 * bother with the tiny race here where we might loose hotplug
1753 * notifications.
1754 * */
1755 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001756
Chris Wilson03d92e42016-05-23 15:08:10 +01001757 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001758
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001759 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001760
Zhang Ruib8efb172013-02-05 15:41:53 +08001761 mutex_lock(&dev_priv->modeset_restore_lock);
1762 dev_priv->modeset_restore = MODESET_DONE;
1763 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001764
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001765 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001766
Imre Deak1f814da2015-12-16 02:52:19 +02001767 enable_rpm_wakeref_asserts(dev_priv);
1768
Chris Wilson074c6ad2014-04-09 09:19:43 +01001769 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001770}
1771
Imre Deak5e365c32014-10-23 19:23:25 +03001772static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001773{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001774 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001775 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001776 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001777
Imre Deak76c4b252014-04-01 19:55:22 +03001778 /*
1779 * We have a resume ordering issue with the snd-hda driver also
1780 * requiring our device to be power up. Due to the lack of a
1781 * parent/child relationship we currently solve this with an early
1782 * resume hook.
1783 *
1784 * FIXME: This should be solved with a special hdmi sink device or
1785 * similar so that power domains can be employed.
1786 */
Imre Deak44410cd2016-04-18 14:45:54 +03001787
1788 /*
1789 * Note that we need to set the power state explicitly, since we
1790 * powered off the device during freeze and the PCI core won't power
1791 * it back up for us during thaw. Powering off the device during
1792 * freeze is not a hard requirement though, and during the
1793 * suspend/resume phases the PCI core makes sure we get here with the
1794 * device powered on. So in case we change our freeze logic and keep
1795 * the device powered we can also remove the following set power state
1796 * call.
1797 */
David Weinehall52a05c32016-08-22 13:32:44 +03001798 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001799 if (ret) {
1800 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1801 goto out;
1802 }
1803
1804 /*
1805 * Note that pci_enable_device() first enables any parent bridge
1806 * device and only then sets the power state for this device. The
1807 * bridge enabling is a nop though, since bridge devices are resumed
1808 * first. The order of enabling power and enabling the device is
1809 * imposed by the PCI core as described above, so here we preserve the
1810 * same order for the freeze/thaw phases.
1811 *
1812 * TODO: eventually we should remove pci_disable_device() /
1813 * pci_enable_enable_device() from suspend/resume. Due to how they
1814 * depend on the device enable refcount we can't anyway depend on them
1815 * disabling/enabling the device.
1816 */
David Weinehall52a05c32016-08-22 13:32:44 +03001817 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001818 ret = -EIO;
1819 goto out;
1820 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001821
David Weinehall52a05c32016-08-22 13:32:44 +03001822 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001823
Imre Deak1f814da2015-12-16 02:52:19 +02001824 disable_rpm_wakeref_asserts(dev_priv);
1825
Wayne Boyer666a4532015-12-09 12:29:35 -08001826 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001827 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001828 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001829 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1830 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001831
Hans de Goede68f60942017-02-10 11:28:01 +01001832 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001833
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001834 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001835 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001836 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001837 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001838 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001839 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001840
Chris Wilsondc979972016-05-10 14:10:04 +01001841 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001842
Imre Deak0f906032018-03-22 16:36:42 +02001843 if (dev_priv->power_domains_suspended)
Imre Deakbc872292015-11-18 17:32:30 +02001844 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001845 else
1846 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001847
Chris Wilson24145512017-01-24 11:01:35 +00001848 i915_gem_sanitize(dev_priv);
1849
Imre Deak6e35e8a2016-04-18 10:04:19 +03001850 enable_rpm_wakeref_asserts(dev_priv);
1851
Imre Deakbc872292015-11-18 17:32:30 +02001852out:
Imre Deak0f906032018-03-22 16:36:42 +02001853 dev_priv->power_domains_suspended = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001854
1855 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001856}
1857
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001858static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001859{
Imre Deak50a00722014-10-23 19:23:17 +03001860 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001861
Imre Deak097dd832014-10-23 19:23:19 +03001862 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1863 return 0;
1864
Imre Deak5e365c32014-10-23 19:23:25 +03001865 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001866 if (ret)
1867 return ret;
1868
Imre Deak5a175142014-10-23 19:23:18 +03001869 return i915_drm_resume(dev);
1870}
1871
Ben Gamari11ed50e2009-09-14 17:48:45 -04001872/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001873 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001874 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001875 * @stalled_mask: mask of the stalled engines with the guilty requests
1876 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001877 *
Chris Wilson780f2622016-09-09 14:11:52 +01001878 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1879 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001880 *
Chris Wilson221fe792016-09-09 14:11:51 +01001881 * Caller must hold the struct_mutex.
1882 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001883 * Procedure is fairly simple:
1884 * - reset the chip using the reset reg
1885 * - re-init context state
1886 * - re-init hardware status page
1887 * - re-init ring buffer
1888 * - re-init interrupt state
1889 * - re-init display
1890 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001891void i915_reset(struct drm_i915_private *i915,
1892 unsigned int stalled_mask,
1893 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001894{
Chris Wilson535275d2017-07-21 13:32:37 +01001895 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001896 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001897 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001898
Chris Wilson02866672018-03-30 14:18:01 +01001899 GEM_TRACE("flags=%lx\n", error->flags);
1900
Chris Wilsonf7096d42017-12-01 12:20:11 +00001901 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001902 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001903 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001904
Chris Wilson8c185ec2017-03-16 17:13:02 +00001905 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001906 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001907
Chris Wilsond98c52c2016-04-13 17:35:05 +01001908 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001909 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001910 goto wakeup;
1911
Chris Wilsond0667e92018-04-06 23:03:54 +01001912 if (reason)
1913 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001914 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001915
Chris Wilson535275d2017-07-21 13:32:37 +01001916 disable_irq(i915->drm.irq);
1917 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001918 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001919 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001920 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001921 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001922
Chris Wilsonf7096d42017-12-01 12:20:11 +00001923 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001924 if (i915_modparams.reset)
1925 dev_err(i915->drm.dev, "GPU reset not supported\n");
1926 else
1927 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001928 goto error;
1929 }
1930
1931 for (i = 0; i < 3; i++) {
1932 ret = intel_gpu_reset(i915, ALL_ENGINES);
1933 if (ret == 0)
1934 break;
1935
1936 msleep(100);
1937 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001938 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001939 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001940 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001941 }
1942
1943 /* Ok, now get things going again... */
1944
1945 /*
1946 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001947 * there.
1948 */
1949 ret = i915_ggtt_enable_hw(i915);
1950 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001951 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1952 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001953 goto error;
1954 }
1955
Chris Wilsond0667e92018-04-06 23:03:54 +01001956 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001957 intel_overlay_reset(i915);
1958
Chris Wilson0db8c962017-09-06 12:14:05 +01001959 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001960 * Next we need to restore the context, but we don't use those
1961 * yet either...
1962 *
1963 * Ring buffer needs to be re-initialized in the KMS case, or if X
1964 * was running at the time of the reset (i.e. we weren't VT
1965 * switched away).
1966 */
Chris Wilson535275d2017-07-21 13:32:37 +01001967 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001968 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001969 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1970 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001971 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001972 }
1973
Chris Wilson535275d2017-07-21 13:32:37 +01001974 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001975
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001976finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001977 i915_gem_reset_finish(i915);
1978 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001979
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001980wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001981 clear_bit(I915_RESET_HANDOFF, &error->flags);
1982 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001983 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001984
Chris Wilson107783d2017-12-05 17:27:57 +00001985taint:
1986 /*
1987 * History tells us that if we cannot reset the GPU now, we
1988 * never will. This then impacts everything that is run
1989 * subsequently. On failing the reset, we mark the driver
1990 * as wedged, preventing further execution on the GPU.
1991 * We also want to go one step further and add a taint to the
1992 * kernel so that any subsequent faults can be traced back to
1993 * this failure. This is important for CI, where if the
1994 * GPU/driver fails we would like to reboot and restart testing
1995 * rather than continue on into oblivion. For everyone else,
1996 * the system should still plod along, but they have been warned!
1997 */
1998 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001999error:
Chris Wilson535275d2017-07-21 13:32:37 +01002000 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002001 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002002 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002003}
2004
Michel Thierry6acbea82017-10-31 15:53:09 -07002005static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2006 struct intel_engine_cs *engine)
2007{
2008 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2009}
2010
Michel Thierry142bc7d2017-06-20 10:57:46 +01002011/**
2012 * i915_reset_engine - reset GPU engine to recover from a hang
2013 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002014 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002015 *
2016 * Reset a specific GPU engine. Useful if a hang is detected.
2017 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002018 *
2019 * Procedure is:
2020 * - identifies the request that caused the hang and it is dropped
2021 * - reset engine (which will force the engine to idle)
2022 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002023 */
Chris Wilsonce800752018-03-20 10:04:49 +00002024int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002025{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002026 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002027 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002028 int ret;
2029
Chris Wilson02866672018-03-30 14:18:01 +01002030 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002031 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2032
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002033 active_request = i915_gem_reset_prepare_engine(engine);
2034 if (IS_ERR_OR_NULL(active_request)) {
2035 /* Either the previous reset failed, or we pardon the reset. */
2036 ret = PTR_ERR(active_request);
2037 goto out;
2038 }
2039
Chris Wilsonce800752018-03-20 10:04:49 +00002040 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002041 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002042 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002043 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002044
Michel Thierry6acbea82017-10-31 15:53:09 -07002045 if (!engine->i915->guc.execbuf_client)
2046 ret = intel_gt_reset_engine(engine->i915, engine);
2047 else
2048 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002049 if (ret) {
2050 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002051 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2052 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002053 engine->name, ret);
2054 goto out;
2055 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002056
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002057 /*
2058 * The request that caused the hang is stuck on elsp, we know the
2059 * active request and can drop it, adjust head to skip the offending
2060 * request to resume executing remaining requests in the queue.
2061 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002062 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002063
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002064 /*
2065 * The engine and its registers (and workarounds in case of render)
2066 * have been reset to their default values. Follow the init_ring
2067 * process to program RING_MODE, HWSP and re-enable submission.
2068 */
2069 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002070 if (ret)
2071 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002072
2073out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002074 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002075 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002076}
2077
Chris Wilson73b66f82018-05-25 10:26:29 +01002078static int i915_pm_prepare(struct device *kdev)
2079{
2080 struct pci_dev *pdev = to_pci_dev(kdev);
2081 struct drm_device *dev = pci_get_drvdata(pdev);
2082
2083 if (!dev) {
2084 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2085 return -ENODEV;
2086 }
2087
2088 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2089 return 0;
2090
2091 return i915_drm_prepare(dev);
2092}
2093
David Weinehallc49d13e2016-08-22 13:32:42 +03002094static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002095{
David Weinehallc49d13e2016-08-22 13:32:42 +03002096 struct pci_dev *pdev = to_pci_dev(kdev);
2097 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002098
David Weinehallc49d13e2016-08-22 13:32:42 +03002099 if (!dev) {
2100 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002101 return -ENODEV;
2102 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002103
David Weinehallc49d13e2016-08-22 13:32:42 +03002104 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002105 return 0;
2106
David Weinehallc49d13e2016-08-22 13:32:42 +03002107 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002108}
2109
David Weinehallc49d13e2016-08-22 13:32:42 +03002110static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002111{
David Weinehallc49d13e2016-08-22 13:32:42 +03002112 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002113
2114 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002115 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002116 * requiring our device to be power up. Due to the lack of a
2117 * parent/child relationship we currently solve this with an late
2118 * suspend hook.
2119 *
2120 * FIXME: This should be solved with a special hdmi sink device or
2121 * similar so that power domains can be employed.
2122 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002123 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002124 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002125
David Weinehallc49d13e2016-08-22 13:32:42 +03002126 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002127}
2128
David Weinehallc49d13e2016-08-22 13:32:42 +03002129static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002130{
David Weinehallc49d13e2016-08-22 13:32:42 +03002131 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002132
David Weinehallc49d13e2016-08-22 13:32:42 +03002133 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002134 return 0;
2135
David Weinehallc49d13e2016-08-22 13:32:42 +03002136 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002137}
2138
David Weinehallc49d13e2016-08-22 13:32:42 +03002139static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002140{
David Weinehallc49d13e2016-08-22 13:32:42 +03002141 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002142
David Weinehallc49d13e2016-08-22 13:32:42 +03002143 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002144 return 0;
2145
David Weinehallc49d13e2016-08-22 13:32:42 +03002146 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002147}
2148
David Weinehallc49d13e2016-08-22 13:32:42 +03002149static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002150{
David Weinehallc49d13e2016-08-22 13:32:42 +03002151 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002152
David Weinehallc49d13e2016-08-22 13:32:42 +03002153 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002154 return 0;
2155
David Weinehallc49d13e2016-08-22 13:32:42 +03002156 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002157}
2158
Chris Wilson1f19ac22016-05-14 07:26:32 +01002159/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002160static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002161{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002162 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002163 int ret;
2164
Imre Deakdd9f31c2017-08-16 17:46:07 +03002165 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2166 ret = i915_drm_suspend(dev);
2167 if (ret)
2168 return ret;
2169 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002170
2171 ret = i915_gem_freeze(kdev_to_i915(kdev));
2172 if (ret)
2173 return ret;
2174
2175 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002176}
2177
David Weinehallc49d13e2016-08-22 13:32:42 +03002178static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002179{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002180 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002181 int ret;
2182
Imre Deakdd9f31c2017-08-16 17:46:07 +03002183 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2184 ret = i915_drm_suspend_late(dev, true);
2185 if (ret)
2186 return ret;
2187 }
Chris Wilson461fb992016-05-14 07:26:33 +01002188
David Weinehallc49d13e2016-08-22 13:32:42 +03002189 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002190 if (ret)
2191 return ret;
2192
2193 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002194}
2195
2196/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002197static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002198{
David Weinehallc49d13e2016-08-22 13:32:42 +03002199 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002200}
2201
David Weinehallc49d13e2016-08-22 13:32:42 +03002202static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002203{
David Weinehallc49d13e2016-08-22 13:32:42 +03002204 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002205}
2206
2207/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002208static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002209{
David Weinehallc49d13e2016-08-22 13:32:42 +03002210 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002211}
2212
David Weinehallc49d13e2016-08-22 13:32:42 +03002213static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002214{
David Weinehallc49d13e2016-08-22 13:32:42 +03002215 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002216}
2217
Imre Deakddeea5b2014-05-05 15:19:56 +03002218/*
2219 * Save all Gunit registers that may be lost after a D3 and a subsequent
2220 * S0i[R123] transition. The list of registers needing a save/restore is
2221 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2222 * registers in the following way:
2223 * - Driver: saved/restored by the driver
2224 * - Punit : saved/restored by the Punit firmware
2225 * - No, w/o marking: no need to save/restore, since the register is R/O or
2226 * used internally by the HW in a way that doesn't depend
2227 * keeping the content across a suspend/resume.
2228 * - Debug : used for debugging
2229 *
2230 * We save/restore all registers marked with 'Driver', with the following
2231 * exceptions:
2232 * - Registers out of use, including also registers marked with 'Debug'.
2233 * These have no effect on the driver's operation, so we don't save/restore
2234 * them to reduce the overhead.
2235 * - Registers that are fully setup by an initialization function called from
2236 * the resume path. For example many clock gating and RPS/RC6 registers.
2237 * - Registers that provide the right functionality with their reset defaults.
2238 *
2239 * TODO: Except for registers that based on the above 3 criteria can be safely
2240 * ignored, we save/restore all others, practically treating the HW context as
2241 * a black-box for the driver. Further investigation is needed to reduce the
2242 * saved/restored registers even further, by following the same 3 criteria.
2243 */
2244static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2245{
2246 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2247 int i;
2248
2249 /* GAM 0x4000-0x4770 */
2250 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2251 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2252 s->arb_mode = I915_READ(ARB_MODE);
2253 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2254 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2255
2256 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002257 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002258
2259 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002260 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002261
2262 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2263 s->ecochk = I915_READ(GAM_ECOCHK);
2264 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2265 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2266
2267 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2268
2269 /* MBC 0x9024-0x91D0, 0x8500 */
2270 s->g3dctl = I915_READ(VLV_G3DCTL);
2271 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2272 s->mbctl = I915_READ(GEN6_MBCTL);
2273
2274 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2275 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2276 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2277 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2278 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2279 s->rstctl = I915_READ(GEN6_RSTCTL);
2280 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2281
2282 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2283 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2284 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2285 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2286 s->ecobus = I915_READ(ECOBUS);
2287 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2288 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2289 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2290 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2291 s->rcedata = I915_READ(VLV_RCEDATA);
2292 s->spare2gh = I915_READ(VLV_SPAREG2H);
2293
2294 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2295 s->gt_imr = I915_READ(GTIMR);
2296 s->gt_ier = I915_READ(GTIER);
2297 s->pm_imr = I915_READ(GEN6_PMIMR);
2298 s->pm_ier = I915_READ(GEN6_PMIER);
2299
2300 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002301 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002302
2303 /* GT SA CZ domain, 0x100000-0x138124 */
2304 s->tilectl = I915_READ(TILECTL);
2305 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2306 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2307 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2308 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2309
2310 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2311 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2312 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002313 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002314 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2315
2316 /*
2317 * Not saving any of:
2318 * DFT, 0x9800-0x9EC0
2319 * SARB, 0xB000-0xB1FC
2320 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2321 * PCI CFG
2322 */
2323}
2324
2325static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2326{
2327 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2328 u32 val;
2329 int i;
2330
2331 /* GAM 0x4000-0x4770 */
2332 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2333 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2334 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2335 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2336 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2337
2338 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002339 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002340
2341 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002342 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002343
2344 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2345 I915_WRITE(GAM_ECOCHK, s->ecochk);
2346 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2347 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2348
2349 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2350
2351 /* MBC 0x9024-0x91D0, 0x8500 */
2352 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2353 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2354 I915_WRITE(GEN6_MBCTL, s->mbctl);
2355
2356 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2357 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2358 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2359 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2360 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2361 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2362 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2363
2364 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2365 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2366 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2367 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2368 I915_WRITE(ECOBUS, s->ecobus);
2369 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2370 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2371 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2372 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2373 I915_WRITE(VLV_RCEDATA, s->rcedata);
2374 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2375
2376 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2377 I915_WRITE(GTIMR, s->gt_imr);
2378 I915_WRITE(GTIER, s->gt_ier);
2379 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2380 I915_WRITE(GEN6_PMIER, s->pm_ier);
2381
2382 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002383 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002384
2385 /* GT SA CZ domain, 0x100000-0x138124 */
2386 I915_WRITE(TILECTL, s->tilectl);
2387 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2388 /*
2389 * Preserve the GT allow wake and GFX force clock bit, they are not
2390 * be restored, as they are used to control the s0ix suspend/resume
2391 * sequence by the caller.
2392 */
2393 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2394 val &= VLV_GTLC_ALLOWWAKEREQ;
2395 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2396 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2397
2398 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2399 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2400 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2401 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2402
2403 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2404
2405 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2406 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2407 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002408 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002409 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2410}
2411
Chris Wilson3dd14c02017-04-21 14:58:15 +01002412static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2413 u32 mask, u32 val)
2414{
2415 /* The HW does not like us polling for PW_STATUS frequently, so
2416 * use the sleeping loop rather than risk the busy spin within
2417 * intel_wait_for_register().
2418 *
2419 * Transitioning between RC6 states should be at most 2ms (see
2420 * valleyview_enable_rps) so use a 3ms timeout.
2421 */
2422 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2423 3);
2424}
2425
Imre Deak650ad972014-04-18 16:35:02 +03002426int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2427{
2428 u32 val;
2429 int err;
2430
Imre Deak650ad972014-04-18 16:35:02 +03002431 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2432 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2433 if (force_on)
2434 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2435 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2436
2437 if (!force_on)
2438 return 0;
2439
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002440 err = intel_wait_for_register(dev_priv,
2441 VLV_GTLC_SURVIVABILITY_REG,
2442 VLV_GFX_CLK_STATUS_BIT,
2443 VLV_GFX_CLK_STATUS_BIT,
2444 20);
Imre Deak650ad972014-04-18 16:35:02 +03002445 if (err)
2446 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2447 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2448
2449 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002450}
2451
Imre Deakddeea5b2014-05-05 15:19:56 +03002452static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2453{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002454 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002455 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002456 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002457
2458 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2459 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2460 if (allow)
2461 val |= VLV_GTLC_ALLOWWAKEREQ;
2462 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2463 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2464
Chris Wilson3dd14c02017-04-21 14:58:15 +01002465 mask = VLV_GTLC_ALLOWWAKEACK;
2466 val = allow ? mask : 0;
2467
2468 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002469 if (err)
2470 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002471
Imre Deakddeea5b2014-05-05 15:19:56 +03002472 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002473}
2474
Chris Wilson3dd14c02017-04-21 14:58:15 +01002475static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2476 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002477{
2478 u32 mask;
2479 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002480
2481 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2482 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002483
2484 /*
2485 * RC6 transitioning can be delayed up to 2 msec (see
2486 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002487 *
2488 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2489 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002490 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002491 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002492 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2493 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002494}
2495
2496static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2497{
2498 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2499 return;
2500
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002501 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002502 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2503}
2504
Sagar Kambleebc32822014-08-13 23:07:05 +05302505static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002506{
2507 u32 mask;
2508 int err;
2509
2510 /*
2511 * Bspec defines the following GT well on flags as debug only, so
2512 * don't treat them as hard failures.
2513 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002514 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002515
2516 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2517 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2518
2519 vlv_check_no_gt_access(dev_priv);
2520
2521 err = vlv_force_gfx_clock(dev_priv, true);
2522 if (err)
2523 goto err1;
2524
2525 err = vlv_allow_gt_wake(dev_priv, false);
2526 if (err)
2527 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302528
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002529 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302530 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002531
2532 err = vlv_force_gfx_clock(dev_priv, false);
2533 if (err)
2534 goto err2;
2535
2536 return 0;
2537
2538err2:
2539 /* For safety always re-enable waking and disable gfx clock forcing */
2540 vlv_allow_gt_wake(dev_priv, true);
2541err1:
2542 vlv_force_gfx_clock(dev_priv, false);
2543
2544 return err;
2545}
2546
Sagar Kamble016970b2014-08-13 23:07:06 +05302547static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2548 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002549{
Imre Deakddeea5b2014-05-05 15:19:56 +03002550 int err;
2551 int ret;
2552
2553 /*
2554 * If any of the steps fail just try to continue, that's the best we
2555 * can do at this point. Return the first error code (which will also
2556 * leave RPM permanently disabled).
2557 */
2558 ret = vlv_force_gfx_clock(dev_priv, true);
2559
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002560 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302561 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002562
2563 err = vlv_allow_gt_wake(dev_priv, true);
2564 if (!ret)
2565 ret = err;
2566
2567 err = vlv_force_gfx_clock(dev_priv, false);
2568 if (!ret)
2569 ret = err;
2570
2571 vlv_check_no_gt_access(dev_priv);
2572
Chris Wilson7c108fd2016-10-24 13:42:18 +01002573 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002574 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002575
2576 return ret;
2577}
2578
David Weinehallc49d13e2016-08-22 13:32:42 +03002579static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002580{
David Weinehallc49d13e2016-08-22 13:32:42 +03002581 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002582 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002583 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002584 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002585
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002586 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002587 return -ENODEV;
2588
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002589 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002590 return -ENODEV;
2591
Paulo Zanoni8a187452013-12-06 20:32:13 -02002592 DRM_DEBUG_KMS("Suspending device\n");
2593
Imre Deak1f814da2015-12-16 02:52:19 +02002594 disable_rpm_wakeref_asserts(dev_priv);
2595
Imre Deakd6102972014-05-07 19:57:49 +03002596 /*
2597 * We are safe here against re-faults, since the fault handler takes
2598 * an RPM reference.
2599 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002600 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002601
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002602 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002603
Imre Deak2eb52522014-11-19 15:30:05 +02002604 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002605
Hans de Goede01c799c2017-11-14 14:55:18 +01002606 intel_uncore_suspend(dev_priv);
2607
Imre Deak507e1262016-04-20 20:27:54 +03002608 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002609 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002610 bxt_display_core_uninit(dev_priv);
2611 bxt_enable_dc9(dev_priv);
2612 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2613 hsw_enable_pc8(dev_priv);
2614 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2615 ret = vlv_suspend_complete(dev_priv);
2616 }
2617
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002618 if (ret) {
2619 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002620 intel_uncore_runtime_resume(dev_priv);
2621
Daniel Vetterb9632912014-09-30 10:56:44 +02002622 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002623
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002624 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302625
2626 i915_gem_init_swizzling(dev_priv);
2627 i915_gem_restore_fences(dev_priv);
2628
Imre Deak1f814da2015-12-16 02:52:19 +02002629 enable_rpm_wakeref_asserts(dev_priv);
2630
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002631 return ret;
2632 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002633
Imre Deak1f814da2015-12-16 02:52:19 +02002634 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002635 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002636
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002637 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002638 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2639
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002640 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002641
2642 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002643 * FIXME: We really should find a document that references the arguments
2644 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002645 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002646 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002647 /*
2648 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2649 * being detected, and the call we do at intel_runtime_resume()
2650 * won't be able to restore them. Since PCI_D3hot matches the
2651 * actual specification and appears to be working, use it.
2652 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002653 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002654 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002655 /*
2656 * current versions of firmware which depend on this opregion
2657 * notification have repurposed the D1 definition to mean
2658 * "runtime suspended" vs. what you would normally expect (D3)
2659 * to distinguish it from notifications that might be sent via
2660 * the suspend path.
2661 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002662 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002663 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002664
Mika Kuoppala59bad942015-01-16 11:34:40 +02002665 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002666
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002667 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002668 intel_hpd_poll_init(dev_priv);
2669
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002670 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002671 return 0;
2672}
2673
David Weinehallc49d13e2016-08-22 13:32:42 +03002674static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002675{
David Weinehallc49d13e2016-08-22 13:32:42 +03002676 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002677 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002678 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002679 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002680
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002681 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002682 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002683
2684 DRM_DEBUG_KMS("Resuming device\n");
2685
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002686 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002687 disable_rpm_wakeref_asserts(dev_priv);
2688
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002689 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002690 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002691 if (intel_uncore_unclaimed_mmio(dev_priv))
2692 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002693
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002694 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002695 bxt_disable_dc9(dev_priv);
2696 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002697 if (dev_priv->csr.dmc_payload &&
2698 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2699 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002700 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002701 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002702 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002703 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002704 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002705
Hans de Goedebedf4d72017-11-14 14:55:17 +01002706 intel_uncore_runtime_resume(dev_priv);
2707
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302708 intel_runtime_pm_enable_interrupts(dev_priv);
2709
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002710 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302711
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002712 /*
2713 * No point of rolling back things in case of an error, as the best
2714 * we can do is to hope that things will still work (and disable RPM).
2715 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002716 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002717 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002718
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002719 /*
2720 * On VLV/CHV display interrupts are part of the display
2721 * power well, so hpd is reinitialized from there. For
2722 * everyone else do it here.
2723 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002724 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002725 intel_hpd_init(dev_priv);
2726
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302727 intel_enable_ipc(dev_priv);
2728
Imre Deak1f814da2015-12-16 02:52:19 +02002729 enable_rpm_wakeref_asserts(dev_priv);
2730
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002731 if (ret)
2732 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2733 else
2734 DRM_DEBUG_KMS("Device resumed\n");
2735
2736 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002737}
2738
Chris Wilson42f55512016-06-24 14:00:26 +01002739const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002740 /*
2741 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2742 * PMSG_RESUME]
2743 */
Chris Wilson73b66f82018-05-25 10:26:29 +01002744 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04002745 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002746 .suspend_late = i915_pm_suspend_late,
2747 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002748 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002749
2750 /*
2751 * S4 event handlers
2752 * @freeze, @freeze_late : called (1) before creating the
2753 * hibernation image [PMSG_FREEZE] and
2754 * (2) after rebooting, before restoring
2755 * the image [PMSG_QUIESCE]
2756 * @thaw, @thaw_early : called (1) after creating the hibernation
2757 * image, before writing it [PMSG_THAW]
2758 * and (2) after failing to create or
2759 * restore the image [PMSG_RECOVER]
2760 * @poweroff, @poweroff_late: called after writing the hibernation
2761 * image, before rebooting [PMSG_HIBERNATE]
2762 * @restore, @restore_early : called after rebooting and restoring the
2763 * hibernation image [PMSG_RESTORE]
2764 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002765 .freeze = i915_pm_freeze,
2766 .freeze_late = i915_pm_freeze_late,
2767 .thaw_early = i915_pm_thaw_early,
2768 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002769 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002770 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002771 .restore_early = i915_pm_restore_early,
2772 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002773
2774 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002775 .runtime_suspend = intel_runtime_suspend,
2776 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002777};
2778
Laurent Pinchart78b68552012-05-17 13:27:22 +02002779static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002780 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002781 .open = drm_gem_vm_open,
2782 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002783};
2784
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002785static const struct file_operations i915_driver_fops = {
2786 .owner = THIS_MODULE,
2787 .open = drm_open,
2788 .release = drm_release,
2789 .unlocked_ioctl = drm_ioctl,
2790 .mmap = drm_gem_mmap,
2791 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002792 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002793 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002794 .llseek = noop_llseek,
2795};
2796
Chris Wilson0673ad42016-06-24 14:00:22 +01002797static int
2798i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2799 struct drm_file *file)
2800{
2801 return -ENODEV;
2802}
2803
2804static const struct drm_ioctl_desc i915_ioctls[] = {
2805 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2806 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2807 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2808 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2809 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2810 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002811 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002812 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2813 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2814 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2815 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2816 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2817 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2818 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2819 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2820 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2821 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2822 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002823 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2824 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002825 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2826 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2827 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2828 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2829 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2831 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2835 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2839 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002840 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2841 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002842 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002843 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002844 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2845 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2846 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002847 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002848 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2849 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2850 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2851 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2852 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2853 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2854 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2855 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2856 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002857 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002858 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2859 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002860 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002861};
2862
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002864 /* Don't use MTRRs here; the Xserver or userspace app should
2865 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002866 */
Eric Anholt673a3942008-07-30 12:06:12 -07002867 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002868 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002869 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002870 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002871 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002872 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002873 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002874
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002875 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002876 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002877 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002878
2879 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2880 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2881 .gem_prime_export = i915_gem_prime_export,
2882 .gem_prime_import = i915_gem_prime_import,
2883
Dave Airlieff72145b2011-02-07 12:16:14 +10002884 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002885 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002887 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002888 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002889 .name = DRIVER_NAME,
2890 .desc = DRIVER_DESC,
2891 .date = DRIVER_DATE,
2892 .major = DRIVER_MAJOR,
2893 .minor = DRIVER_MINOR,
2894 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002896
2897#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2898#include "selftests/mock_drm.c"
2899#endif